# Async/Page/Burst CellularRAM® 1.0 Memory #### MT45W256KW16BEGB #### **Features** - Single device supports asynchronous, page, and burst operations - Random access time: 70ns - VCC, VCCQ voltages - 1.7-1.95V VCC - 1.7-3.6V<sup>1</sup> VCCQ - Page mode read access - 16-word page size - Interpage read access: 70ns - Intrapage read access: 20ns - Burst mode write access: continuous burst - Burst mode read access - 4, 8, or 16 words or continuous burst - MAX clock rate: 104 MHz ( ${}^{t}\text{CLK} = 9.62 \text{ns}$ ) - Burst initial latency: 38.5ns (4 clocks) at 104 MHz - tACLK: 7ns at 104 MHz - Low power consumption - Asynchronous read: <20m A</li> - Intrapage read: <15mA - Intrapage read initial access, burst read: (38.5ns [4 clocks] at 104 MHz) <35mA - Continuous burst read: <28mA - Standby: <60µA - Deep power-down (DPD): <10μA (TYP at 25°C) - Low-power features - Partial-array refresh (PAR) - DPD mode #### Options Designator · Configuration MT45W256KW16BE - 256K x 16 Package - 54-ball VFBGA ("green") GB · Access time - 70ns -70 Frequency - 80 MHz 8 - 104 MHz 1 Standby power - Standard None #### Figure 1: 54-Ball VFBGA Ball Assignment | | 1 | 2 | 3 | 4 | 5 | 6 | |---|---------|--------|--------|-------|---------|---------| | Α | ( LB# ) | (OE#) | (A0) | (A1) | (A2) | (CRE) | | В | (DQ8) | (UB#) | (A3) | (A4) | ( CE# ) | (DQ0) | | С | (DQ9) | (DQ10) | (A5) | (A6) | (DQ1) | (DQ2) | | D | VssQ | (DQ11) | (A17) | (A7) | (DQ3) | ( Vcc ) | | E | (VccQ) | (DQ12) | (NC) | (A16) | (DQ4) | (Vss) | | F | (DQ14) | (DQ13) | (A14) | (A15) | DQ5 | (DQ6) | | G | (DQ15) | (NC) | (A12) | (A13) | (WE#) | (DQ7) | | Н | (DNU) | (A8) | (A9) | (A10) | (A11) | (NC) | | J | WAIT | (CLK) | (ADV#) | (NC) | (NC) | (NC) | ### Options (continued) Designator - Operating temperature range - Wireless (-30°C to +85°C)<sup>1</sup> WT - Industrial (-40°C to +85°C)<sup>2</sup> IT - Notes: 1. The 3.6V I/O and the -30°C wireless temperature exceed the CellularRAM Workgroup 1.0 specification. - 2. Contact factory for availability. Part Number Example: #### MT45W256KW16BEGB-701WT ## 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Table of Contents ### **Table of Contents** | Features | 1 | |--------------------------------------------------------------------------------------------|----| | Table of Contents | 2 | | List of Figures | 3 | | List of Tables | 4 | | General Description | | | Functional Block Diagrams | | | Ball Descriptions | 6 | | Bus Operations | | | Part Numbering Information | 9 | | Valid Part Number Combinations | | | Device Marking | 9 | | Functional Description | 10 | | Power-Up Initialization | 10 | | Bus Operating Modes | 10 | | Asynchronous Mode | | | Page Mode READ Operation | 12 | | Burst Mode Operation | 12 | | Mixed-Mode Operation | 14 | | WAIT Operation | 15 | | LB#/UB# Operation | 15 | | Low-Power Operation | 17 | | Standby Mode Operation | 17 | | Deep Power-Down Operation | 17 | | Configuration Registers | 18 | | Access Using CRE | 18 | | Software Access to the Configuration Register | 22 | | Bus Configuration Register | 24 | | Burst Length (BCR[2:0]) Default = Continuous Burst | 25 | | Burst Wrap (BCR[3]) Default = Burst No Wrap (Within Burst Length) | 25 | | Output Impedance (BCR[5]) Default = Outputs Use Full-Drive Strength | 26 | | WAIT Configuration (BCR[8]) Default = WAIT Transitions One Clock Before Data Valid/Invalid | | | WAIT Polarity (BCR[10]) Default = WAIT Active HIGH | 27 | | Latency Counter (BCR[13:11]) Default = Three-Clock Latency | 27 | | Operating Mode (BCR[15]) Default = Asynchronous Operation | 27 | | Refresh Configuration Register | 28 | | Partial-Array Refresh (RCR[2:0]) Default = Full Array Refresh | 28 | | Deep Power-Down (RCR[4]) Default = DPD Disabled | 28 | | Page Mode Operation (RCR[7]) Default = Disabled | 28 | | Electrical Characteristics | | | Typical Standby Currents | 31 | | Timing Requirements | | | Timing Diagrams | | | Package Dimensions | 57 | | Revision History. | 58 | # 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory List of Figures ### List of Figures | Figure 1: | 54-Ball VFBGA Ball Assignment | | |--------------------------|---------------------------------------------------------------------------------|----------| | Figure 2: | Functional Block Diagram (256K x 16) | | | Figure 3: | Part Number Chart | 9 | | Figure 4: | Power-Up Initialization Timing | 10 | | Figure 5: | READ Operation (ADV = LOW) | 11 | | Figure 6: | WRITE Operation (ADV = LOW) | | | Figure 7: | Page Mode READ Operation (ADV = LOW) | | | Figure 8: | Burst Mode READ (4-Word Burst) | | | Figure 9: | Burst Mode WRITE (4-Word Burst) | | | Figure 10: | Wired-OR WAIT Configuration | | | Figure 11: | Refresh Collision During READ Operation | | | Figure 12: | Refresh Collision During WRITE Operation | | | Figure 13: | Asynchronous Mode Configuration Register Write Followed by READ ARRAY Operation | | | Figure 14: | Synchronous Mode Configuration Register WRITE Followed by READ ARRAY Operation | | | Figure 15: | Asynchronous Mode Configuration Register READ Followed by READ ARRAY Operation | | | Figure 16: | Synchronous Mode Configuration Register READ Followed by READ ARRAY Operation | | | Figure 17: | Load Configuration Register | | | Figure 18: | Read Configuration Register | | | Figure 19: | Bus Configuration Register Definition | | | Figure 20: | WAIT Configuration (BCR[8] = 0) | | | Figure 21: | WAIT Configuration (BCR[8] = 1) | | | Figure 22: | WAIT Configuration During Burst Operation | | | Figure 23: | Latency Counter (Variable Latency, No Refresh Collision) | | | Figure 24: | Refresh Configuration Register Mapping | | | Figure 25: | Typical Refresh Current vs. Temperature | | | Figure 26: | AC Input/Output Reference Waveform | | | Figure 27: | Output Load Circuit | | | Figure 28: | Initialization Period | | | Figure 29: | Asynchronous READ | | | Figure 30: | Asynchronous READ Using ADV# | | | Figure 31: | Page Mode READ | | | Figure 32: | Single-Access Burst READ Operation | | | Figure 33: | Four-Word Burst READ Operation | | | Figure 34: | READ Burst Suspend | 42 | | Figure 35:<br>Figure 36: | CE#-Controlled Asynchronous WRITE | 443 | | Figure 30. Figure 37: | LB#/UB#-Controlled Asynchronous WRITE | | | Figure 37. | WE#-Controlled Asynchronous WRITE | | | Figure 39: | Asynchronous WRITE Using ADV# | | | Figure 40: | Burst WRITE Operation | | | Figure 41: | Output Delay in Continuous Burst Write with BCR[8] = 0 for End-of-Row Condition | 40<br>40 | | Figure 42: | Burst WRITE Followed by Burst READ | | | Figure 43: | Asynchronous WRITE Followed by Burst READ | | | Figure 44: | Asynchronous WRITE Followed by Burst READ with ADV# LOW | | | Figure 45: | Burst READ Followed by Asynchronous WRITE (WE#-Controlled) | | | Figure 46: | Burst READ Followed by Asynchronous WRITE Using ADV# | | | Figure 47: | Asynchronous WRITE Followed by Asynchronous READ – ADV# LOW | | | Figure 48: | Asynchronous WRITE Followed by Asynchronous READ | 56 | | Figure 49: | 54-Ball VFBGA | | | | | | ## 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory List of Tables #### **List of Tables** | Table 1: | VFBGA Ball Descriptions | 6 | |-----------|-----------------------------------------------------|----| | Table 2: | Bus Operations: Asynchronous Mode | 7 | | Table 3: | Bus Operations: Burst Mode | 8 | | Table 4: | Sequence and Burst Length | | | Table 5: | Latency Configuration | | | Table 6: | Absolute Maximum Ratings | | | Table 7: | Electrical Characteristics and Operating Conditions | 30 | | Table 8: | Deep Power-Down Specifications | | | Table 9: | Capacitance | | | Table 10: | Asynchronous READ Cycle Timing Requirements | | | Table 11: | Burst READ Cycle Timing Requirements | 34 | | Table 12: | Asynchronous WRITE Cycle Timing Requirements | | | Table 13: | Burst WRITE Cycle Timing Requirements | | | Table 14: | Initialization Timing Parameters | 36 | #### General Description Micron® CellularRAM® is a high-speed, CMOS PSRAM memory developed for low-power, portable applications. The MT45W256KW16BEGB is a 4Mb DRAM core device organized as 256K x 16 bits. This device includes an industry-standard burst mode Flash interface that dramatically increases read/write bandwidth compared with other low-power SRAM or pseudo-SRAM (PSRAM) offerings. For seamless operation on a burst Flash bus, CellularRAM products incorporate a transparent self refresh mechanism. The hidden refresh requires no additional support from the system memory controller and has no significant impact on device read/write performance. Two user-accessible control registers define device operation. The bus configuration register (BCR) defines how the CellularRAM device interacts with the system memory bus and is nearly identical to its counterpart on burst mode Flash devices. The refresh configuration register (RCR) is used to control how refresh is performed on the DRAM array. These registers are automatically loaded with default settings during power-up and can be updated anytime during normal operation. Special attention has been focused on standby current consumption during self refresh. This CellularRAM product includes two system-accessible mechanisms to minimize standby current. Partial-array refresh (PAR) limits refresh to only that part of the DRAM array that contains essential data. Deep power-down (DPD) halts the REFRESH operation altogether and is used when no vital information is stored in the device. These two refresh mechanisms are accessed through the RCR. #### **Functional Block Diagrams** Figure 2: Functional Block Diagram (256K x 16) Note: Functional block diagrams illustrate simplified device operation. See the ball description table and timing diagrams for detailed information. ### **Ball Descriptions** Table 1: VFBGA Ball Descriptions | VFBGA<br>Assignment | Symbol | Туре | Description | |------------------------------------------------------------------------------------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D3, E4, F4, F3,<br>G4, G3, H5, H4,<br>H3, H2, D4, C4,<br>C3, B4, B3, A5,<br>A4, A3 | A[17:0] | Input | Address inputs: Inputs for addresses during READ and WRITE operations. Addresses are internally latched during READ and WRITE cycles. The address lines are also used to define the value to be loaded into the BCR or the RCR. | | JS | CLK | Input | Clock: Synchronizes the memory to the system operating frequency during synchronous operations. When configured for synchronous operation, the address is latched on the first rising CLK edge when ADV# is active. CLK is static LOW or HIGH during asynchronous access READ and WRITE operations and during PAGE READ ACCESS operations. | | J3 | ADV# | Input | Address valid: Indicates that a valid address is present on the address inputs. Addresses can be latched on the rising edge of ADV# during asynchronous READ and WRITE operations. ADV# can be held LOW during asynchronous READ and WRITE operations. | | A6 | CRE | Input | <b>Configuration register enable</b> : When CRE is HIGH, WRITE operations load the RCR or BCR. | | B5 | CE# | Input | <b>Chip enable</b> : Activates the device when LOW. When CE# is HIGH, the device is disabled and goes into standby or DPD mode. | | A2 | OE# | Input | Output enable: Enables the output buffers when LOW. When OE# is HIGH, the output buffers are disabled. | | G5 | WE# | Input | Write enable: Determines whether a given cycle is a WRITE cycle. If WE# is LOW, the cycle is a WRITE either to a configuration register or to the memory array. | | A1 | LB# | Input | Lower byte enable: DQ[7:0]. | | B2 | UB# | Input | Upper byte enable: DQ[15:8]. | | G1, F1, F2, E2,<br>D2, C2, C1, B1,<br>G6, F6, F5, E5,<br>D5, C6, C5, B6 | DQ[15:0] | Input/<br>Output | Data inputs/outputs. | | J1 | WAIT | Output | Wait: Provides data-valid feedback during burst READ and WRITE operations. The signal is gated by CE#. WAIT is used to arbitrate collisions between REFRESH and READ/WRITE operations. WAIT is asserted when a burst crosses a row boundary. WAIT is also used to mask the delay associated with opening a new internal page. WAIT is asserted and should be ignored during asynchronous and page mode operations. WAIT is High-Z when CE# is HIGH. | | D6 | Vcc | Supply | <b>Device power supply (1.7–1.95V)</b> : Power supply for device core operation. | | E1 | VccQ | Supply | I/O power supply (1.7–3.6V): Power supply for input/output buffers. | | E6 | Vss | Supply | Vss must be connected to ground. | | D1 | VssQ | Supply | VssQ must be connected to ground. | | E3, G2, H1, H6,<br>J4, J5, J6 | NC | _ | Not internally connected. | | H1 | DNU | _ | Do not use: DNUs must be left unconnected or tied to ground. | Note: The CLK and ADV# inputs can be tied to Vss if the device is always operating in asynchronous or page mode. WAIT will be asserted, but should be ignored during asynchronous and page mode operations. ### **Bus Operations** Table 2: Bus Operations: Asynchronous Mode | Mode | Power | CLK <sup>1</sup> | ADV# | CE# | OE# | WE# | CRE | LB#/<br>UB# | WAIT <sup>2</sup> | DQ[15:0] <sup>3</sup> | Notes | |------------------------------|--------------------|------------------|------|-----|-----|-----|-----|-------------|-------------------|----------------------------|-------| | READ | Active | L | L | L | L | Н | L | L | Low-Z | Data-out | 4 | | WRITE | Active | L | L | L | Х | L | L | L | Low-Z | Data-in | 4 | | Standby | Standby | L | Х | Н | Χ | Х | L | Х | High-Z | High-Z | 5, 6 | | No operation | ldle | L | Х | L | Χ | Х | L | Х | Low-Z | Х | 4, 6 | | Configuration register WRITE | Active | L | L | L | Н | L | Н | Х | Low-Z | High-Z | | | Configuration register READ | Active | L | L | L | Н | Н | Н | Х | Low-Z | Configuration register out | 7 | | DPD | Deep<br>power-down | L | Х | Н | Х | Х | Х | Х | High-Z | High-Z | 8 | #### Notes: - CLK must be static HIGH or LOW during asynchronous READ and asynchronous WRITE modes and to achieve standby power during standby and DPD modes. CLK must be static (HIGH or LOW) during burst suspend. - 2. The WAIT polarity is configured through the bus configuration register (BCR[10]). - 3. When LB# and UB# are in select mode (LOW), DQ[15:0] are affected. When only LB# is in select mode, DQ[7:0] are affected. When only UB# is in the select mode, DQ[15:8] are affected. - 4. The device will consume active power in this mode whenever addresses are changed. - 5. When the device is in standby mode, address inputs and data inputs/outputs are internally isolated from any external influence. - 6. VIN = VCCQ or 0V; all device balls must be static (unswitched) to achieve standby current. - 7. This device supports CRE-controlled configuration register READS. This feature is not an official Cellular RAM 1.0 feature. - 8. DPD is maintained until RCR is reconfigured. ## 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Bus Operations Table 3: Bus Operations: Burst Mode | Mode | Power | CLK <sup>1</sup> | ADV# | CE# | OE# | WE# | CRE | LB#/<br>UB# | WAIT <sup>2</sup> | DQ[15:0] <sup>3</sup> | Notes | |------------------------------|--------------------|------------------|------|-----|-----|-----|-----|-------------|-------------------|----------------------------|-------| | Asynchronous<br>READ | Active | L | L | L | L | Н | L | L | Low-Z | Data-out | 4 | | Asynchronous<br>WRITE | Active | L | L | L | Х | L | L | L | Low-Z | Data-in | 4 | | Standby | Standby | L | Χ | Н | Χ | Х | L | Х | High-Z | High-Z | 5, 6 | | No operation | ldle | L | Χ | L | Χ | Х | L | Х | Low-Z | Х | 4, 6 | | Initial burst<br>READ | Active | ₽L | L | L | Х | Н | L | L | Low-Z | Х | 4, 7 | | Initial burst<br>WRITE | Active | <b>₽</b> L | L | L | Н | L | L | Х | Low-Z | Х | 4, 7 | | Burst continue | Active | ₽L | Н | L | Х | Х | Х | L | Low-Z | Data-in or<br>data-out | 4, 7 | | Burst suspend | Active | Х | Х | L | Н | Х | L | Х | Low-Z | High-Z | 4, 7 | | Configuration register WRITE | Active | ₽L | L | L | Н | L | Н | Х | Low-Z | High-Z | 7 | | Configuration register READ | Active | ₽L | L | L | Н | Н | Н | Х | Low-Z | Configuration register out | 7, 8 | | DPD | Deep<br>power-down | L | Х | Н | Х | Х | Х | Х | High-Z | High-Z | 9 | #### Notes: - 1. CLK must be static HIGH or LOW during asynchronous READ and asynchronous WRITE modes and to achieve standby power during standby and DPD modes. CLK must be static (HIGH or LOW) during burst suspend. - 2. The WAIT polarity is configured through the bus configuration register (BCR[10]). - 3. When LB# and UB# are in select mode (LOW), DQ[15:0] are affected. When only LB# is in select mode, DQ[7:0] are affected. When only UB# is in the select mode, DQ[15:8] are affected. - 4. The device will consume active power in this mode whenever addresses are changed. - 5. When the device is in standby mode, address inputs and data inputs/outputs are internally isolated from any external influence. - 6. VIN = VCCQ or 0V; all device balls must be static (unswitched) to achieve standby current. - 7. Burst mode operation is initialized through the bus configuration register (BCR[15]). - 8. This device supports CRE-controlled configuration register READS. This feature is not an official Cellular RAM 1.0 feature. - 9. DPD is maintained until RCR is reconfigured. ## 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Part Numbering Information ### **Part Numbering Information** Micron CellularRAM devices are available in several different configurations and densities (see Figure 3). Figure 3: Part Number Chart Notes: 1. The 3.6V I/O and the -30°C wireless temperature exceed the Cellular RAM Workgroup 1.0 specification of -25°C. #### **Valid Part Number Combinations** After building the part number using the part numbering chart, visit the Micron Web site at www.micron.com/psram to verify that the part number is offered and valid. If the device required is not on this list, contact the factory. #### **Device Marking** Due to the size of the package, the Micron-standard part number is not printed on the top of the device. Instead, an abbreviated device mark consisting of a five-digit alphanumeric code is used. The abbreviated device marks are cross-referenced to the Micron part numbers at the FBGA Part Marking Decoder site, www.micron.com/decoder. To find how to locate the abbreviated mark on the device, refer to customer service note CSN-11, "Product Mark/Label," at www.micron.com/csn. ## 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Functional Description #### **Functional Description** In general, MT45W256KW16BEGB devices are high-density alternatives to SRAM and PSRAM products, popular in low-power, portable applications. The MT45W256KW16BEGB contains a 4,194,304-bit DRAM core organized as 262,144 addresses by 16 bits. This device implements the same high-speed bus interface found on burst mode Flash products. The CellularRAM bus interface supports both asynchronous and burst mode transfers. Page mode accesses are also included as a bandwidth-enhancing extension to the asynchronous READ protocol. #### Power-Up Initialization CellularRAM products include an on-chip voltage sensor used to launch the power-up initialization process. Initialization will configure the BCR and the RCR with their default settings (see Figure 19 on page 24 and Figure 24 on page 28). VCC and VCCQ must be applied simultaneously. When VCC and VCCQ reach a stable level at or above 1.7V, the device will require 150µs to complete its self-initialization process. During the initialization period, CE# should remain HIGH. When initialization is complete, the device is ready for normal operation. Figure 4: Power-Up Initialization Timing #### **Bus Operating Modes** The MT45W256KW16BEGB CellularRAM products incorporate a burst mode interface found on Flash products targeting low-power, wireless applications. This bus interface supports asynchronous, page mode, and burst mode READ and WRITE transfers. The specific interface supported is defined by the value loaded into the BCR. Page mode is controlled by the refresh configuration register (RCR[7]). #### Asynchronous Mode CellularRAM products power up in the asynchronous operating mode. This mode uses the industry-standard SRAM control bus (CE#, OE#, WE#, LB#/ UB#). READ operations (Figure 5 on page 11) are initiated by bringing CE#, OE#, and LB#/ UB# LOW while keeping WE# HIGH. Valid data will be driven out of the I/Os after the specified access time has elapsed. WRITE operations (Figure 6 on page 11) occur when CE#, WE#, and LB#/ UB# are driven LOW. During asynchronous WRITE operations, the OE# level is a "Don't Care," and WE# will override OE#. The data to be written is latched on the rising edge of CE#, WE#, or LB#/ UB#, whichever occurs first. Asynchronous operations (page mode disabled) either can use the ADV input to latch the address, or can drive ADV LOW during the entire READ/ WRITE operation. During asynchronous operation, the CLK input must be held static LOW or HIGH. WAIT will be driven while the device is enabled, and its state should be ignored. WE# LOW time must be limited to <sup>t</sup>CEM. Figure 5: READ Operation (ADV = LOW) Note: ADV must remain LOW for page mode operation. Figure 6: WRITE Operation (ADV = LOW) #### Page Mode READ Operation Page mode is a performance-enhancing extension to the legacy asynchronous READ operation. In page-mode-capable products, an initial asynchronous READ access is performed, and then adjacent addresses can be read quickly by simply changing the low-order address. Addresses A[3:0] are used to determine the members of the 16-address CellularRAM page. Any change in addresses A[4] or higher will initiate a new <sup>t</sup>AA access time. Figure 7 on page 12 shows the timing for a page mode access. Page mode takes advantage of the fact that adjacent addresses can be read in a shorter period of time than random addresses. WRITE operations do not include comparable page mode functionality. During asynchronous page mode operation, the CLK input must be held static LOW or HIGH. CE# must be driven HIGH upon completion of a page mode access. WAIT will be driven while the device is enabled, and its state should be ignored. Page mode is enabled by setting RCR[7] to HIGH. ADV must be driven LOW during all page mode READ accesses. The CE# LOW time is limited by refresh considerations. CE# must not stay LOW longer than <sup>t</sup>CEM. Figure 7: Page Mode READ Operation (ADV = LOW) #### **Burst Mode Operation** Burst mode operations enable high-speed synchronous READ and WRITE operations. Burst operations consist of a multiclock sequence that must be performed in an ordered fashion. After CE# goes LOW, the address to access is latched on the next rising edge of CLK that ADV# is LOW. During this first clock rising edge, WE# indicates whether the operation is going to be a READ (WE# = HIGH, Figure 8 on page 13) or a WRITE (WE# = LOW, Figure 9 on page 14). The size of a burst can be specified in the BCR as either fixed-length or continuous. Fixed-length bursts consist of 4, 8, or 16 words. Continuous bursts have the ability to start at a specified address and burst through the entire memory. The latency count stored in the BCR defines the number of clock cycles that elapse before the initial data value is transferred between the processor and CellularRAM device. ### 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Bus Operating Modes The WAIT output will be asserted as soon as CE# goes LOW and will be deasserted to indicate when data is to be transferred into or out of the memory. WAIT will again be asserted if the burst crosses the boundary between 128-word rows. When the CellularRAM device has restored the previous row's data and accessed the next row, WAIT will be de-asserted and the burst can continue (see Figure 35 on page 43). By suspending burst mode, the processor can access other devices without incurring the timing penalty of the initial latency for a new burst. Bursts are suspended by stopping CLK. CLK can be stopped HIGH or LOW. If another device will use the data bus while the burst is suspended, OE# should be taken HIGH to disable the CellularRAM outputs; otherwise, OE# can remain LOW. Note that the WAIT output will continue to be active, and, as a result, no other devices should directly share the WAIT connection to the controller. To continue the burst sequence, OE# is taken LOW, and then CLK is restarted after valid data is available on the bus. The CE# LOW time is limited by refresh considerations. CE# must not stay LOW longer than <sup>t</sup>CEM unless row boundaries are crossed at least every <sup>t</sup>CEM. If a burst suspension will cause CE# to remain LOW for longer than <sup>t</sup>CEM, CE# should be taken HIGH and the burst restarted with a new CE# LOW/ ADV# LOW cycle. Figure 8: Burst Mode READ (4-Word Burst) Note: Nondefault BCR settings: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. Figure 9: Burst Mode WRITE (4-Word Burst) Note: Nondefault BCR settings: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. #### Mixed-Mode Operation The device can support a combination of synchronous READ and asynchronous WRITE operations when the BCR is configured for synchronous operation. The asynchronous WRITE operation requires that the clock (CLK) be held static LOW or HIGH during the entire sequence. The ADV# signal can be used to latch the target address, or it can remain LOW during the entire WRITE operation. CE# must return HIGH when transitioning between mixed-mode operations. Note that the <sup>t</sup>CKA period is the same as a READ or WRITE cycle. This time is required to ensure adequate refresh. Mixed-mode operation facilitates a seam less interface to legacy burst mode Flash memory controllers (see Figure 43 on page 51). ### 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Bus Operating Modes #### **WAIT Operation** The WAIT output on a CellularRAM device is typically connected to a shared, system-level WAIT signal (see Figure 10). The shared WAIT signal is used by the processor to coordinate transactions with multiple memories on the synchronous bus. Figure 10: Wired-OR WAIT Configuration After a READ or WRITE operation has been initiated, WAIT goes active to indicate that the CellularRAM device requires additional time before data can be transferred. For READ operations, WAIT will remain active until valid data is output from the device. For WRITE operations, WAIT will indicate to the memory controller when data will be accepted into the CellularRAM device. When WAIT transitions to an inactive state, the data burst will progress on successive clock edges. During a burst cycle, CE# must remain asserted until the first data is valid. Bringing CE# HIGH during this initial latency may cause data corruption. The WAIT output also performs an arbitration role when a READ or WRITE operation is launched while an on-chip refresh is in progress. If a collision occurs, WAIT is asserted for additional clock cycles until the refresh has completed (see Figure 11 on page 16 and Figure 12 on page 16). When the refresh operation has completed, the READ or WRITE operation will continue normally. WAIT is also asserted when a continuous READ or WRITE burst crosses a row boundary. The WAIT assertion allows time for the new row to be accessed and permits any pending REFRESH operations to be performed. #### LB#/UB# Operation The LB# enable and UB# enable signals support byte-wide data transfers. During READ operations, the enabled byte(s) are driven onto the DQ. The DQ associated with a disabled byte are put into a High-Z state during a READ operation. During WRITE operations, any disabled bytes will not be transferred to the RAM array, and the internal value will remain unchanged. During an asynchronous WRITE cycle, the data to be written is latched on the rising edge of CE#, WE#, LB#, or UB#, whichever occurs first. When both the LB# and UB# are disabled (HIGH) during an operation, the device will disable the data bus from receiving or transmitting data. Although the device will seem to be deselected, it remains in an active mode as long as CE# remains LOW. Note: Nondefault BCR settings: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. Figure 12: Refresh Collision During WRITE Operation Note: Nondefault BCR settings: latency code 2 (3 docks); WAIT active LOW; WAIT asserted during delay. ### 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Low-Power Operation #### Low-Power Operation #### Standby Mode Operation During standby, the device current consumption is reduced to the level necessary to perform the DRAM REFRESH operation. Standby operation occurs when CE# is HIGH. The device will enter a reduced power state upon completion of a READ or WRITE operation or when the address and control inputs remain static for an extended period of time. This mode will continue until a change occurs to the address or control inputs. #### **Deep Power-Down Operation** Deep power-down (DPD) operation disables all refresh-related activity. This mode is used if the system does not require the storage provided by the CellularRAM device. Any stored data will become corrupted when DPD is enabled. When refresh activity has been reenabled by rewriting the RCR, the CellularRAM device will require 150µs to perform an initialization procedure before normal operations can resume. During this 150µs period, the current consumption will be higher than the specified standby levels, but considerably lower than the active current specification. DPD cannot be enabled or disabled by writing to the RCR using the software-access sequence; instead, the RCR should be accessed using CRE. ### **Configuration Registers** Two user-accessible configuration registers define the device operation. The bus configuration register (BCR) defines how the CellularRAM interacts with the system memory bus and is nearly identical to its counterpart on burst mode Flash devices. The refresh configuration register (RCR) is used to control how refresh is performed on the DRAM array. These registers are automatically loaded with default settings during power-up and can be updated any time the devices are operating in a standby state. #### **Access Using CRE** The configuration registers are loaded either using a synchronous or an asynchronous WRITE operation when the configuration register enable (CRE) input is HIGH (see Figure 13 on page 18 and Figure 14 on page 19). When CRE is LOW, a READ or WRITE operation will access the memory array. The register values are placed on address pins A[17:0]. In an asynchronous WRITE, the values are latched into the configuration register on the rising edge of ADV#, CE#, or WE#, whichever occurs first; LB# and UB# are "Don't Care." The BCR is accessed when A[17] is HIGH; the RCR is accessed when A[17] is LOW. For READs, address inputs other than A17 are "Don't Care," and register bits 15:0 are output on DQ[15:0]. Figure 13: Asynchronous Mode Configuration Register Write Followed by READ ARRAY Operation Notes: 1. A[17] = LOW to load RCR; A[17] = HIGH to load BCR. Figure 14: Synchronous Mode Configuration Register WRITE Followed by READ ARRAY Operation Notes: - 1. Nondefault BCR settings for CR WRITE in synchronous mode followed by READ ARRAY operation: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. - 2. A[17] = LOW to load RCR; A[17] = HIGH to load BCR. - CE# must remain LOW to complete a burst-of-one WRITE. WAIT must be monitored—additional WAIT cycles caused by refresh collisions require a corresponding number of additional CE# LOW cycles. Figure 15: Asynchronous Mode Configuration Register READ Followed by READ ARRAY Operation Notes: 1. A[17] = LOW to load RCR; A[17] = HIGH to load BCR. Figure 16: Synchronous Mode Configuration Register READ Followed by READ ARRAY Operation Notes - 1. Nondefault BCR settings for synchronous mode register READ followed by READ ARRAY operation: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. - 2. A[17] = LOW to load RCR; A[17] = HIGH to load BCR. - 3. CE# must remain LOW to complete a burst-of-one READ. WAIT must be monitored—additional WAIT cycles caused by refresh collisions require a corresponding number of additional CE# LOW cycles. #### Software Access to the Configuration Register Software access of the configuration registers uses a sequence of asynchronous READ and asynchronous WRITE operations. The contents of the configuration registers can be read or modified using the software sequence. The configuration registers are loaded using a four-step sequence consisting of two asynchronous READ operations followed by two asynchronous WRITE operations (see Figure 17). The read sequence is virtually identical except that an asynchronous READ is performed during the fourth operation (see Figure 18 on page 23). Note that a third READ cycle of the highest address will cancel the access sequence until a different address is read. The address used during all READ and WRITE operations is the highest address of the CellularRAM device being accessed (3FFFFh); the content at this address is not changed by using this sequence. The data value presented during the third operation (WRITE) in the sequence defines whether the BCR or the RCR is to be accessed. If the data is 0000h, the sequence will access the RCR; if the data is 0001h, the sequence will access the BCR. During the fourth operation, DQ[15:0] transfer data into or out of bits 15–0 of the configuration registers. The use of the software sequence does not affect the ability to perform the standard (CRE-controlled) method of loading the configuration registers. However, the software nature of this access mechanism eliminates the need for the control register enable (CRE) pin. If the software mechanism is used, the CRE pin can simply be tied to Vss. The port line often used for CRE control purposes is no longer required. Figure 17: Load Configuration Register Notes: 1. It is possible that the data stored at the highest memory location will be altered if the data at the falling edge of WE# is not 0000h or 0001h. Figure 18: Read Configuration Register Notes: 1. It is possible that the data stored at the highest memory location will be altered if the data at the falling edge of WE# is not 0000h or 0001h. #### **Bus Configuration Register** The BCR defines how the CellularRAM device interacts with the system memory bus. Page mode operation is enabled by a bit contained in the RCR. Figure 19 defines the control bits in the BCR. At power-up, the BCR is set to 9D4Fh. The BCR is accessed using CRE and A[17] HIGH or through the configuration register software sequence with DQ = 0001h on the third cycle. Figure 19: Bus Configuration Register Definition Notes: 1. All burst WRITEs are continuous. Table 4: Sequence and Burst Length | Burst Wrap | | Starting<br>Address | 4-Word<br>Burst<br>Length | 8-Word<br>Burst Length | 16-Word Burst Length | Continuous Burst | |------------|------|---------------------|---------------------------|--------------------------|-------------------------------------------------|---------------------------| | BCR[3] | Wrap | (Decimal) | Linear | Linear | Linear | Linear | | 0 | Yes | 0 | 0-1-2-3 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7-8-9-10-11-12-13-14-15 | 0-1-2-3-4-5-6 | | | | 1 | 1-2-3-0 | 1-2-3-4-5-6-7-0 | 1-2-3-4-5-6-7-8-9-10-11-12-13-14-15-0 | 1-2-3-4-5-6-7 | | | | 2 | 2-3-0-1 | 2-3-4-5-6-7-0-1 | 2-3-4-5-6-7-8-9-10-11-12-13-14-15-0-1 | 2-3-4-5-6-7-8 | | | | 3 | 3-0-1-2 | 3-4-5-6-7-0-1-2 | 3-4-5-6-7-8-9-10-11-12-13-14-15-0-1-2 | 3-4-5-6-7-8-9 | | | | 4 | | 4-5-6-7-0-1-2-3 | 4-5-6-7-8-9-10-11-12-13-14-15-0-1-2-3 | 4-5-6-7-8-9-10 | | | | 5 | | 5-6-7-0-1-2-3-4 | 5-6-7-8-9-10-11-12-13-14-15-0-1-2-3-4 | 5-6-7-8-9-10-11 | | | | 6 | | 6-7-0-1-2-3-4-5 | 6-7-8-9-10-11-12-13-14-15-0-1-2-3-4-5 | 6-7-8-9-10-11-12 | | | | 7 | | 7-0-1-2-3-4-5-6 | 7-8-9-10-11-12-13-14-15-0-1-2-3-4-5-6 | 7-8-9-10-11-12-13 | | | | | | | | | | | | 14 | | | 14-15-0-1-2-3-4-5-6-7-8-9-10-11-12-13 | 14-15-16-17-18-19-20-<br> | | | | 15 | | | 15-0-1-2-3-4-5-6-7-8-9-10-11-12-13-14 | 15-16-17-18-19-20-21- | | 1 | No | 0 | 0-1-2-3 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7-8-9-10-11-12-13-14-15 | 0-1-2-3-4-5-6 | | | | 1 | 1-2-3-4 | 1-2-3-4-5-6-7-8 | 1-2-3-4-5-6-7-8-9-10-11-12-13-14-15-16 | 1-2-3-4-5-6-7 | | | | 2 | 2-3-4-5 | 2-3-4-5-6-7-8-9 | 2-3-4-5-6-7-8-9-10-11-12-13-14-15-16-<br>17 | 2-3-4-5-6-7-8 | | | | 3 | 3-4-5-6 | 3-4-5-6-7-8-9-10 | 3-4-5-6-7-8-9-10-11-12-13-14-15-16-17-<br>18 | 3-4-5-6-7-8-9 | | | | 4 | | 4-5-6-7-8-9-10-11 | 4-5-6-7-8-9-10-11-12-13-14-15-16-17-<br>18-19 | 4-5-6-7-8-9-10 | | | | 5 | | 5-6-7-8-9-10-11-12 | 5-6-7-8-9-10-11-12-13-14-15-16-17-18-<br>19-20 | 5-6-7-8-9-10-11 | | | | 6 | | 6-7-8-9-10-11-12-13 | 6-7-8-9-10-11-12-13-14-15-16-17-18-19-<br>20-21 | 6-7-8-9-10-11-12 | | | | 7 | | 7-8-9-10-11-12-13-<br>14 | 7-8-9-10-11-12-13-1417-18-19-20-21-<br>22 | 7-8-9-10-11-12-13 | | | | | | | | | | | | 14 | | | 14-15-16-17-18-1923-24-25-26-27-<br>28-29 | 14-15-16-17-18-19-20-<br> | | | | 15 | | | 15-16-17-18-19-2024-25-26-27-28-<br>29-30 | 15-16-17-18-19-20-21-<br> | #### Burst Length (BCR[2:0]) Default = Continuous Burst Burst lengths define the number of words the device outputs during a burst READ operation. The device supports a burst length of 4, 8, or 16 words. The device can also be set in continuous burst mode where data is output sequentially without regard to address boundaries; the internal address wraps to 00000h if the device is read past the last address. WRITE bursts are always performed using continuous burst mode. #### Burst Wrap (BCR[3]) Default = Burst No Wrap (Within Burst Length) The burst wrap option determines whether a 4-, 8-, or 16-word burst READ wraps within the burst length or steps through sequential addresses. If the wrap option is not enabled, the device outputs data from sequential addresses without regard to burst boundaries; the internal address wraps to 00000h if the device is read past the last address. ## 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Configuration Registers #### Output Impedance (BCR[5]) Default = Outputs Use Full-Drive Strength The output driver strength can be altered to adjust for different data bus loading scenarios. The reduced-strength option should be more than adequate in stacked chip (Flash + CellularRAM) environments when there is a dedicated memory bus. The reduced-drive-strength option is included to minimize noise generated on the data bus during READ operations. Normal output impedance should be selected when using a discrete CellularRAM device in a more heavily loaded data bus environment. Partial drive is approximately one-quarter-full drive strength. Outputs are configured at full-drive strength during testing. #### WAIT Configuration (BCR[8]) Default = WAIT Transitions One Clock Before Data Valid/Invalid The WAIT configuration bit is used to determine when WAIT transitions between the asserted and the deasserted state with respect to valid data presented on the data bus. The memory controller will use the WAIT signal to coordinate data transfer during synchronous READ and WRITE operations. When BCR[8] = 0, data will be valid or invalid on the clock edge immediately after WAIT transitions to the deasserted or asserted state, respectively (see Figure 20 and Figure 22 on page 27). When BCR[8] = 1, the WAIT signal transitions one clock period prior to the data bus going valid or invalid (see Figures 21 and Figure 22 on page 27). Figure 20: WAIT Configuration (BCR[8] = 0) Data valid/invalid immediately after WAIT transitions (BCR[8] = 0). See Figure 22 on page 27. Figure 21: WAIT Configuration (BCR[8] = 1) Note: Note: Valid/invalid data delayed for one clock after WAIT transitions (BCR[8] = 1). See Figure 22 on page 27. Figure 22: WAIT Configuration During Burst Operation Note: Nondefault BCR setting for WAIT during BURST operation: WAIT active LOW. #### WAIT Polarity (BCR[10]) Default = WAIT Active HIGH The WAIT polarity bit indicates whether an asserted WAIT output should be HIGH or LOW. This bit will determine whether the WAIT signal requires a pull-up or pull-down resistor to maintain the deasserted state. #### Latency Counter (BCR[13:11]) Default = Three-Clock Latency The latency counter bits determine how many clocks occur between the beginning of a READ or WRITE operation and the first data value transferred. Only latency code 2 (3 clocks) or latency code 3 (4 clocks) is allowed (see Table 5 and Figure 23). #### Operating Mode (BCR[15]) Default = Asynchronous Operation The operating mode bit either selects synchronous BURST operation or the default asynchronous mode of operation. Table 5: Latency Configuration | | Max Input C | Max Input CLK Frequency | | | | | | |----------------------------|--------------|-------------------------|--|--|--|--|--| | Latency Configuration Code | 104 M Hz | 80 M Hz | | | | | | | 2 (3 clocks) | 66 (15ns) | 53 (18.75ns) | | | | | | | 3 (4 clocks) – default | 104 (9.62ns) | 80 (12.5ns) | | | | | | Figure 23: Latency Counter (Variable Latency, No Refresh Collision) #### Refresh Configuration Register The refresh configuration register (RCR) defines how the CellularRAM device performs its transparent self refresh. Altering the refresh parameters can dramatically reduce current consumption during standby mode. Page mode control is also embedded into the RCR. Figure 24 describes the control bits used in the RCR. At power-up, the RCR is set to 0010h. The RCR is accessed using CRE and A[17] LOW or through the configuration register software-access sequence with DQ = 0000h on the third cycle (see "Configuration Registers" on page 18). #### Partial-Array Refresh (RCR[2:0]) Default = Full Array Refresh The PAR bits restrict refresh operation to a portion of the total memory array. The refresh options are full array or none of the array. Figure 24: Refresh Configuration Register Mapping Notes: 1. Other settings result in full-array refresh coverage. #### Deep Power-Down (RCR[4]) Default = DPD Disabled The deep power-down bit enables and disables all refresh-related activity. This mode is used if the system does not require the storage provided by the CellularRAM device. Any stored data will become corrupted when DPD is enabled. When refresh activity has been reenabled, the CellularRAM device will require 150µs to perform an initialization procedure before normal operations can resume. Deep power-down is enabled when RCR[4] = 0 and remains enabled until RCR[4] is set to "1." DPD should not be enabled or disabled with the software-access sequence; instead, use CRE to access the RCR. #### Page Mode Operation (RCR[7]) Default = Disabled The page mode operation bit determines whether page mode is enabled for asynchronous READ operations. In the power-up default state, page mode is disabled. ### 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Electrical Characteristics #### **Electrical Characteristics** Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Table 6: Absolute Maximum Ratings | Parameter | Rating | |-----------------------------------------------------------------|---------------------------------------------------| | Voltage to any ball except Vcc; VccQ relative to Vss | -0.5V to (4.0V or VCCQ + 0.3V, whichever is less) | | Voltage on Vcc supply relative to Vss | -0.2V to +2.45V | | Voltage on VccQ supply relative to Vss | -0.2V to +4.0V | | Storage temperature (plastic) | -55ºCto +150ºC | | Operating temperature (case) | | | Wireless <sup>1</sup> | -30ºCto +85ºC | | Industrial | -40ºCto +85ºC | | Soldering temperature and time<br>10 seconds (solder ball only) | +260°C | Notes: 1. -30°C exceeds the Cellular RAM Workgroup 1.0 specification of -25°C. #### 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Electrical Characteristics #### Table 7: **Electrical Characteristics and Operating Conditions** Wireless temperature $(-30^{\circ}\text{C} < T_{\text{C}} < +85^{\circ}\text{C})$ ; Industrial temperature $(-40^{\circ}\text{C} < T_{\text{C}} < +85^{\circ}\text{C})$ | Description | Conditions | | Symbol | Min | Max | Unit | Notes | |----------------------------------|--------------------------------|-------|-----------------|------------|------------|------|-------| | Supply voltage | | Vcc | | 1.7 | 1.95 | V | | | I/O supply voltage | | VccQ | | 1.7 | 3.6 | V | | | Input high voltage | | ViH | | VccQ - 0.4 | VccQ + 0.2 | V | 2, 3 | | Input low voltage | | VIL | | -0.2 | 0.4 | V | 4 | | Output high voltage | IOH = -0.2mA | Vон | | 0.8 VccQ | _ | V | 5 | | Output low voltage | IOL = +0.2mA | Vol | | - | 0.2 VccQ | V | 5 | | Input leakage current | VIN = 0 to VCCQ | I⊔ | | - | 1 | μΑ | | | Output leakage current | OE# = VIH or<br>chip disabled | ILO | | _ | 1 | μΑ | | | Operating Current | | | Symbol | TYP | Max | Unit | Notes | | Asynchronous random READ/ | VIN = VCCQ or 0V | Icc1 | <del>-</del> 70 | - | 20 | mA | 6 | | WRITE | chip enabled,<br>IOUT = 0 | | | | _ | | | | Asynchronous page READ | | Icc1P | -70 | - | 15 | mA | 6 | | | | | | | _ | | | | Initial access, burst READ/WRITE | | lcc2 | 104 MHz | - | 35 | mA | 6 | | | | | 80 MHz | | 30 | | | | Continuous burst READ | | Icc3R | 104 MHz | - | 28 | mA | 6 | | | | | 80 MHz | ] | 22 | | | | Continuous burst WRITE | | Icc3W | 104 MHz | - | 33 | mA | 6 | | | | | 80 MHz | | 25 | | | | Standby current | VIN = VCCQ or 0V<br>CE# = VCCQ | ISB | Standard | _ | 60 | μΑ | 7 | - Notes: 1. The 3.6V I/O and the -30°C wireless temperature exceed the Cellular RAM Workgroup 1.0 specification of -25°C. - 2. Input signals may overshoot to VCCQ + 1.0V for periods less than 2ns during transitions. - 3. VIH (MIN) value is not aligned with Cellular RAM Workgroup 1.0 specification of VCCQ 0.4V. - 4. Input signals may undershoot to VSS-1.0V for periods less than 2ns during transitions. - 5. BCR[5] = 0b. - 6. This parameter is specified with the outputs disabled to avoid external loading effects. The user must add the current required to drive output capacitance expected in the actual system. - 7. ISB (MAX) values measured with PAR set to FULL ARRAY. To achieve low standby current, all inputs must be driven either to VccQ or Vss. Is might be slightly higher for up to 500ms after power-up, after changes to the PAR array partition, or when entering standby mode. #### **Typical Standby Currents** The following figure refers to typical standby currents for the device. Figure 25: Typical Refresh Current vs. Temperature Note: Typical IsB currents for each PAR setting. Table 8: Deep Power-Down Specifications | Description | Conditions | Symbol | Тур | Unit | |-----------------|---------------------------|--------|-----|------| | Deep power-down | VIN = VCCQ or 0V; +25°C | lzz | 10 | μΑ | Table 9: Capacitance | Description | Conditions | Symbol | Min | Max | Unit | Notes | |-------------------------------|-----------------------------------|--------|-----|-----|------|-------| | Input capacitance | $T_C = +25^{\circ}C$ ; f = 1 MHz; | CIN | 2.0 | 6.5 | pF | 1 | | Input/output capacitance (DQ) | VIN = 0V | Cio | 3.0 | 6.5 | pF | 1 | Notes: 1. These parameters are verified in device characterization and are not 100% tested. Figure 26: AC Input/Output Reference Waveform Notes: - 1. ACtest inputs are driven at VccQ for a logic 1 and VscQ for a logic 0. Input rise and fall times (10% to 90%) <1.6ns. - 2. Input timing begins at VccQ/2. - 3. Output timing ends at VccQ/2. Figure 27: Output Load Circuit Notes: 1. All tests are performed with the outputs configured for full-drive strength (BCR[5] = 0b). ### **Timing Requirements** Table 10: Asynchronous READ Cycle Timing Requirements | | | 7 | 0ns | | | |-------------------------------------------|-------------------|-----|-----|------|-------| | Parameter <sup>1</sup> | Symbol | Min | Max | Unit | Notes | | Address access time | <sup>t</sup> AA | _ | 70 | ns | | | ADV# access time | <sup>t</sup> AADV | _ | 70 | ns | | | Page access time | <sup>t</sup> APA | _ | 20 | ns | | | Address hold from ADV# HIGH | <sup>t</sup> AVH | 5 | _ | ns | | | Address setup to ADV# HIGH | <sup>t</sup> AVS | 5 | _ | ns | | | LB#/UB# access time | <sup>t</sup> BA | _ | 70 | ns | | | LB#/UB# disable to DQ High-Z output | <sup>t</sup> BHZ | _ | 8 | ns | 2 | | LB#/UB# enable to Low-Zoutput | <sup>t</sup> BLZ | 10 | _ | ns | 3 | | Maximum CE# pulse width | <sup>t</sup> CEM | _ | 8 | μs | 4 | | CE# LOW to WAIT valid | <sup>t</sup> CEW | 1 | 7.5 | ns | | | Chip select access time | t <sub>CO</sub> | _ | 70 | ns | | | CE# LOW to ADV# HIGH | <sup>t</sup> CVS | 10 | _ | ns | | | Chip disable to DQ and WAIT High-Z output | <sup>t</sup> HZ | _ | 8 | ns | 2 | | Chip enable to Low-Z output | <sup>t</sup> LZ | 10 | _ | ns | 3 | | Output enable to valid output | <sup>t</sup> OE | _ | 20 | ns | | | Output hold from address change | <sup>t</sup> OH | 5 | _ | ns | | | Output disable to DQ High-Z output | <sup>t</sup> OHZ | _ | 8 | ns | 2 | | Output enable to Low-Z output | <sup>t</sup> OLZ | 3 | _ | ns | 3 | | Page cycle time | <sup>t</sup> PC | 20 | _ | ns | | | READ cycle time | <sup>t</sup> RC | 70 | _ | ns | | | ADV# pulse width LOW | <sup>t</sup> VP | 10 | _ | ns | | | ADV# pulse width HIGH | <sup>t</sup> VPH | 10 | _ | ns | | Notes: - 1. All tests are performed with the outputs configured for full-drive strength (BCR[5] = 0b). - 2. Low-Z to High-Z timings are tested with the circuit shown in Figure 27 on page 32. The High-Z timings measure a 100mV transition either from VOH or VOL toward VCCQ/2. - 3. High-Z to Low-Z timings are tested with the circuit shown in Figure 27 on page 32. The Low-Z timings measure a 100mV transition away from the High-Z (V∞Q/2) level either toward VOH or VOL. - 4. Page mode enabled only. ## 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Timing Requirements Table 11: Burst READ Cycle Timing Requirements | | | 104 M Hz | | 80 M Hz | | | | |-------------------------------------------------------------|-------------------|----------|------|---------|------|------|-------| | Parameter <sup>1</sup> | Symbol | Min | Max | Min | Max | Unit | Notes | | Burst to READ access time | <sup>t</sup> ABA | _ | 35.9 | _ | 46.5 | ns | | | CLK to output delay | <sup>t</sup> ACLK | _ | 7 | _ | 9 | ns | | | Burst OE# LOW to output delay | <sup>t</sup> BOE | _ | 20 | _ | 20 | ns | | | CE# HIGH between subsequent burst and mixed-mode operations | <sup>t</sup> CBPH | 5 | _ | 5 | _ | ns | 2 | | Maximum CE# pulse width | <sup>t</sup> CEM | _ | 8 | - | 8 | μs | | | CE# LOW to WAIT valid | t CEW | 1 | 7.5 | 1 | 7.5 | ns | | | CLK period | <sup>t</sup> CLK | 9.62 | _ | 12.5 | - | ns | | | CE# setup time to active CLK edge | t CSP | 3 | - | 4.5 | - | ns | | | Hold time from active CLK edge | <sup>t</sup> HD | 2 | - | 2 | - | ns | | | Chip disable to DQ and WAIT High-Z output | <sup>t</sup> HZ | _ | 8 | - | 8 | ns | 3 | | CLK rise or fall time | <sup>t</sup> KHKL | _ | 1.6 | - | 1.8 | ns | | | CLK to WAIT valid | <sup>t</sup> KHTL | _ | 7 | - | 9 | ns | | | Output HOLD from CLK | <sup>t</sup> KOH | 2 | - | 2 | - | ns | | | CLK HIGH or LOW time | <sup>t</sup> KP | 3 | - | 4 | - | ns | | | Output disable to DQ High-Z output | <sup>t</sup> OHZ | _ | 8 | _ | 8 | ns | 3 | | Output enable to Low-Z output | <sup>t</sup> OLZ | 3 | _ | 3 | _ | ns | 4 | | Setup time to active CLK edge | <sup>t</sup> SP | 3 | _ | 3 | _ | ns | | Notes: - 1. All tests are performed with the outputs configured for full-drive strength (BCR[5] = 0b). - 2. When configured for synchronous mode (BCR[15] = 0), a refresh opportunity must be provided every <sup>t</sup>CEM. A refresh opportunity is satisfied by either of the following two conditions: clocked CE# HIGH or CE# HIGH for greater than 15ns. - 3. Low-Z to High-Z timings are tested with the circuit shown in Figure 27 on page 32. The High-Z timings measure a 100mV transition either from VOH or VOL toward V∞Q/2. - 4. High-Z to Low-Z timings are tested with the circuit shown in Figure 27 on page 32. The Low-Z timings measure a 100mV transition away from the High-Z (VccQ/2) level either toward VoH or VoL. #### 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Timing Requirements Table 12: Asynchronous WRITE Cycle Timing Requirements | | | 70ns | | | | |-----------------------------------------------------|------------------|------|-----|------|-------| | Parameter | Symbol | Min | Max | Unit | Notes | | Address and ADV# LOW setup time | <sup>t</sup> AS | 0 | _ | ns | | | Address hold from ADV# going HIGH | <sup>t</sup> AVH | 5 | _ | ns | | | Address setup to ADV# going HIGH | <sup>t</sup> AVS | 5 | _ | ns | | | Address valid to end of WRITE | <sup>t</sup> AW | 70 | _ | ns | | | LB#/UB# select to end of WRITE | <sup>t</sup> BW | 70 | _ | ns | | | CE# LOW to WAIT valid | <sup>t</sup> CEW | 1 | 7.5 | ns | | | Asynchronous address-to-burst transition time | <sup>t</sup> CKA | 70 | _ | ns | | | CE# HIGH between subsequent asynchronous operations | <sup>t</sup> CPH | 5 | _ | ns | | | CE# LOW to ADV# HIGH | tCVS | 10 | _ | ns | | | Chip enable to end of WRITE | <sup>t</sup> CW | 70 | _ | ns | | | Data hold from WRITE time | <sup>t</sup> DH | 0 | _ | ns | | | Data WRITE setup time | <sup>t</sup> DW | 23 | _ | ns | | | Chip disable to WAIT High-Z output | <sup>t</sup> HZ | _ | 8 | ns | | | Chip enable to Low-Z output | <sup>t</sup> LZ | 10 | _ | ns | 2 | | End WRITE to Low-Zoutput | <sup>t</sup> OW | 5 | _ | ns | 1 | | ADV# pulse width | <sup>t</sup> VP | 10 | _ | ns | | | ADV# pulse width HIGH | <sup>t</sup> VPH | 10 | _ | ns | | | ADV# setup to end of WRITE | <sup>t</sup> VS | 70 | _ | ns | | | WRITE cycle time | <sup>t</sup> WC | 70 | _ | ns | | | WRITE to DQ High-Z output | <sup>t</sup> WHZ | _ | 8 | ns | 2 | | WRITE pulse width | <sup>t</sup> WP | 46 | _ | ns | 3 | | WRITE pulse width HIGH | <sup>t</sup> WPH | 10 | _ | ns | | | WRITE recovery time | <sup>t</sup> WR | 0 | _ | ns | | - Notes: 1. High-Z to Low-Z timings are tested with the circuit shown in Figure 27 on page 32. The Low-Z timings measure a 100mV transition away from the High-Z (V∞Q/2) level either - 2. Low-Zto High-Ztimings are tested with the circuit shown in Figure 27 on page 32. The High-Z timings measure a 100mV transition either from VOH or VOLtoward VCCQ/2. - 3. WE# LOW time must be limited to <sup>t</sup>CEM (8µs). Table 13: Burst WRITE Cycle Timing Requirements | | | 104 M Hz | | 80 M Hz | | | | |-------------------------------------------------------------|-------------------|----------|-----|---------|-----|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | CE# HIGH between subsequent burst and mixed-mode operations | <sup>t</sup> CBPH | 5 | - | 5 | _ | ns | 1 | | Minimum CE# pulse width | <sup>t</sup> CEM | _ | 8 | - | 8 | μs | 1 | | CE# LOW to WAIT valid | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | | Clock period | <sup>t</sup> CLK | 9.62 | _ | 12.5 | _ | ns | | | CE# setup to CLK active edge | t CSP | 3 | _ | 4.5 | _ | ns | | | Hold time from active CLK edge | tHD | 2 | _ | 2 | _ | ns | | | Chip disable to WAIT High-Zoutput | <sup>t</sup> HZ | _ | 8 | _ | 8 | ns | | | CLK rise or fall time | <sup>t</sup> KHKL | _ | 1.6 | _ | 1.8 | ns | | | Clock to WAIT valid | <sup>t</sup> KHTL | _ | 7 | _ | 9 | ns | | | CLK HIGH or LOW time | <sup>t</sup> KP | 3 | _ | 4 | _ | ns | | | Setup time to active CLK edge | <sup>t</sup> SP | 3 | _ | 3 | _ | ns | | Notes: 1. When configured for synchronous mode (BCR[15] = 0), a refresh opportunity must be provided every <sup>t</sup>CEM. A refresh opportunity is satisfied by either of the following two conditions: clocked CE# HIGH or CE# HIGH for greater than 15ns. Figure 28: Initialization Period Table 14: Initialization Timing Parameters | | | -70 | | | |-----------------------------------------------------------|-----------------|-----|-----|------| | Parameter | Symbol | Min | Max | Unit | | Initialization period (required before normal operations) | <sup>t</sup> PU | _ | 150 | μs | ## **Timing Diagrams** Figure 29: Asynchronous READ Figure 30: Asynchronous READ Using ADV# Figure 31: Page Mode READ Figure 32: Single-Access Burst READ Operation Notes: 1. Nondefault BCR settings for single-access burst READ operation: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. Figure 33: Four-Word Burst READ Operation Notes: 1. Nondefault BCR settings for 4-word burst READ operation: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. Figure 34: READ Burst Suspend Notes: 1. Nondefault BCR settings for READ burst suspend: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. Figure 35: Output Delay in Continuous Burst READ with BCR[8] = 0 for End-of-Row Condition - Nondefault BCR settings for continuous burst READ showing an output delay, BCR[8] = 0 for end-of-row condition: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. - 2. WAIT will be asserted a maximum of (LC) cycles (BCR[8] = 0; WAIT asserted during delay). LC = latency code (BCR[13:11]). - 3. CE# must not remain LOW longer than <sup>t</sup>CEM. Figure 36: CE#-Controlled Asynchronous WRITE Figure 37: LB#/UB#-Controlled Asynchronous WRITE Figure 38: WE#-Controlled Asynchronous WRITE Figure 39: Asynchronous WRITE Using ADV# Figure 40: Burst WRITE Operation Notes: 1. Nondefault BCR settings for burst WRITE operation: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted. Figure 41: Output Delay in Continuous Burst Write with BCR[8] = 0 for End-of-Row Condition - Nondefault BCR settings for continuous burst WRITE, BCR[8] = 0; WAIT active LOW; WAIT asserted during delay. Do not cross row boundaries with fixed latency. - 2. CE# must not remain LOW longer than <sup>t</sup>CEM. - 3. WAIT asserts anywhere from LC to 2LC cycles. LC = latency code (BCR[13:11]). - 4. Taking CE# HIGH or ADV# LOW on the start-of-row cycle will abort the burst and not write the start-of-row data. Devices from different Cellular RAM vendors can assert WAIT so that the start-of-row data is input just before (as shown) or just after WAIT asserts. This difference in behavior will not be noticed by controllers that monitor WAIT or that use WAIT to abort on the start-of-row input cycle. Figure 42: Burst WRITE Followed by Burst READ - 1. Nondefault BCR settings for burst WRITE followed by burst READ: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. - 2. When configured for synchronous mode (BCR[15] = 0), a refresh opportunity must be provided every <sup>†</sup>CEM. A refresh opportunity is satisfied by either of the following two conditions: clocked CE# HIGH or CE# HIGH for greater than 15ns. Note that the CellularRAM Workgroup 1.0 specification requires CE# to be clocked HIGH to terminate the burst. Figure 43: Asynchronous WRITE Followed by Burst READ - 1. Nondefault BCR settings for asynchronous WRITE followed by burst READ: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. - 2. When configured for synchronous mode (BCR[15] = 0), a refresh opportunity must be provided every <sup>t</sup>CEM. A refresh opportunity is satisfied by either of the following two conditions: clocked CE# HIGH or CE# HIGH for greater than 15ns. Note that the CellularRAM Workgroup 1.0 specification requires CE# to be clocked HIGH to terminate the burst. Figure 44: Asynchronous WRITE Followed by Burst READ with ADV# LOW - 1. Nondefault BCR settings for asynchronous WRITE followed by burst READ: latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay. - 2. When configured for synchronous mode (BCR[15] = 0), a refresh opportunity must be provided every <sup>t</sup>CEM. A refresh opportunity is satisfied by either of the following two conditions: clocked CE# HIGH or CE# HIGH for greater than 15ns. Note that the CellularRAM Workgroup 1.0 specification requires CE# to be clocked HIGH to terminate the burst. Figure 45: Burst READ Followed by Asynchronous WRITE (WE#-Controlled) Notes: 1. When configured for synchronous mode (BCR[15] = 0), a refresh opportunity must be provided every <sup>t</sup>CEM. A refresh opportunity is satisfied by either of the following two conditions: clocked CE# HIGH or CE# HIGH for greater than 15ns. Note that CellularRAM Workgroup specification 1.0 requires CE# to be clocked HIGH to terminate the burst. Figure 46: Burst READ Followed by Asynchronous WRITE Using ADV# Notes: 1. When configured for synchronous mode (BCR[15] = 0), a refresh opportunity must be provided every <sup>t</sup>CEM. A refresh opportunity is satisfied by either of the following two conditions: clocked CE# HIGH or CE# HIGH for greater than 15ns. Note that CellularRAM Workgroup specification 1.0 requires CE# to be clocked HIGH to terminate the burst. Figure 47: Asynchronous WRITE Followed by Asynchronous READ - ADV# LOW Notes: 1. When configured for synchronous mode (BCR[15] = 0), CE# must remain HIGH for at least 5ns (<sup>t</sup>CPH) to schedule the appropriate internal refresh operation. Otherwise, <sup>t</sup>CPH is only required after CE#-controlled WRITEs. Figure 48: Asynchronous WRITE Followed by Asynchronous READ Notes: 1. When configured for synchronous mode (BCR[15] = 0), CE# must remain HIGH for at least 5ns (<sup>†</sup>CPH) to schedule the appropriate internal refresh operation. Otherwise, <sup>†</sup>CPH is only required after CE#-controlled WRITEs. ## **Package Dimensions** Figure 49: 54-Ball VFBGA Notes: - 1. All dimensions are in millimeters; MAX/MIN or typical (TYP) where noted. - 2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side. - 3. The MT45W256KW16BEGB uses "green" packaging. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 prodmktg@micron.com www.micron.com Customer Comment Line: 800-932-4992 Micron, the M logo, and the Micron logo are trademarks of Micron Technology, Inc. Cellular RAM is a trademark of Micron Technology, Inc., inside the U.S. and a trademark of Qimonda AG outside the U.S. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur. ## 4Mb: 256K x 16 Async/Page/Burst CellularRAM 1.0 Memory Revision History ## **Revision History** | Rev. B, Production | | 08 | |---------------------|---------------------------------|----| | , | • Changed to production status. | | | | | | | Rev. A, Preliminary | | 08 | | | • Initial release. | |