# HM-6551 March 1997 # 256 x 4 CMOS RAM #### Features | Low Power Standby | 50μ <b>W M</b> ax | |---------------------|-------------------| | Low Power Operation | . 20mW/MHz Max | | Fast Access Time | 220ns Max | | Data Retention | at 2.0V Min | - TTL Compatible Input/Output - · High Output Drive 1 TTL Load - · Internal Latched Chip Select - · High Noise Immunity - On-Chip Address Register - · Latched Outputs - Three-State Output ## Description The HM-6551 is a 256 x 4 static CMOS RAM fabricated using self-aligned silicon gate technology. Synchronous circuit design techniques are employed to achieve high performance and low power operation. On chip latches are provided for address and data outputs allowing efficient interfacing with microprocessor systems. The data output buffers can be forced to a high impedance state for use in expanded memory arrays. The HM-6551 is a fully static RAM and may be maintained in any state for an indefinite period of time. Data retention supply voltage and supply current are guaranteed overtemperature. # Ordering Information | PACKAGE | TEMPERATURE RANGE | 220ns | 300ns | PKG. NO. | |-------------|-------------------|-------------|------------|----------| | Plastic DIP | -40°C to +85°C | HM3-6551B-9 | HM3-6551-9 | E22.4 | | CERDIP | -40°C to +85°C | HM1-6551B-9 | HM1-6551-9 | F22.4 | #### **Pinout** #### HM-6551 (PDIP, CERDIP) TOP VIEW | | 1 | | |-------|----|-----------| | A3 1 | 22 | Vcc | | A2 2 | 21 | A4 | | A1 3 | 20 | W | | A0 4 | 19 | <u>51</u> | | A5 5 | 18 | Ε | | A6 6 | 17 | <u>S2</u> | | A7 7 | 16 | Q3 | | GND 8 | 15 | D3 | | D0 9 | 14 | Q2 | | Q0 10 | 13 | D2 | | D1 11 | 12 | Q1 | | | | | | PIN | DESCRIPTION | |-----|---------------| | Α | Address Input | | Ē | Chip Enable | | W | Write E5able | | S | Chip Select | | D | Data Input | | q | Data Output | # Functional Diagram ## NOTES: - 1. Select Latch: L Low $\rightarrow$ Q = D and Q latches on rising edge of L. - 2. Address Latches And Gated Decoders: Latch on falling edge of $\overline{E}$ and gate on falling edge of $\overline{E}$ . - 3. All lines positive logic-active high. - 4. Three-State Buffers: A high $\rightarrow$ output active. - 5. Data Latches: L High $\rightarrow$ Q = D and Q latches on falling edge of L. ## HM-6551 # **Absolute Maximum Ratings** | Supply Voltage | +7.0V | |------------------------------|--------------------------------------| | Input, Output or I/O Voltage | . GND -0.3V to V <sub>CC</sub> +0.3V | | ESD Classification | Class 1 | # **Operating Conditions** | Operating Voltage Range | +4.5V to +5.5V | |-----------------------------|----------------| | Operating Temperature Range | | | HM-6551B-9 HM-6551-9 | -40°C to +85°C | #### Thermal Information | Thermal Resistance (Typical, Note 1) | $\theta_{\sf JA}$ | $\theta$ JC | |----------------------------------------|-------------------|---------------------| | CERDIP Package | 60°C/W | 15°C/W | | Plastic DIP Package | 75°C/W | N/A | | Maximum Storage Temperature Range | 65 | °C to +150°C | | Maximum Junction Temperature | | | | Ceramic Package | | +175 <sup>0</sup> C | | Plastic Package | | +150 <sup>0</sup> C | | Maximum Lead Temperature (Soldering 10 | s) | +300°C | #### **Die Characteristics** CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 1. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. # DC Electrical Specifications $V_{CC}$ = 5V $\pm 10\%$ ; $T_A$ = -40°C to +85°C (HM-6551B-9, HM-6551-9) | | | LIM | IITS | | | |--------|-----------------------------------|----------------------|----------------------|-------|---------------------------------------------------------------------------------------------------------------| | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | | ICCSB | Standby Supply Current | - | 10 | μΑ | $IO = 0mA$ , $VI = V_{CC}$ or GND,<br>$V_{CC} = 5.5V$ | | ICCOP | Operating Supply Current (Note 1) | - | 4 | mA | $\overline{E}$ = 1MHz, IO = 0mA, V <sub>CC</sub> = 5.5V,<br>VI = V <sub>CC</sub> or GND, $\overline{W}$ = GND | | ICCDR | Data Retention Supply Current | • | 10 | μΑ | $V_{CC}$ = 2.0V, IO = 0mA, VI = $V_{CC}$ or GND, $\overline{E}$ = $V_{CC}$ | | VCCDR | Data Retention Supply Voltage | 2.0 | - | ٧ | | | II | Input Leakage Current | -1.0 | +1.0 | μΑ | $VI = V_{CC}$ or GND, $V_{CC} = 5.5V$ | | IOZ | Output Leakage Current | -1.0 | +1.0 | μΑ | $VO = V_{CC}$ or GND, $V_{CC} = 5.5V$ | | VIL | Input Low Voltage | -0.3 | 0.8 | ٧ | V <sub>CC</sub> = 4.5V | | VIH | Input High Voltage | V <sub>CC</sub> -2.0 | V <sub>CC</sub> +0.3 | ٧ | V <sub>CC</sub> = 5.5V | | VOL | Output Low Voltage | - | 0.4 | ٧ | IO = 1.6mA, V <sub>CC</sub> = 4.5V | | VOH | Output High Voltage | 2.4 | - | ٧ | $IO = -0.4 \text{mA}, V_{CC} = 4.5 \text{V}$ | # Capacitance $T_A = +25$ °C | SYMBOL | PARAMETER | MAX | UNITS | TEST CONDITIONS | |--------|-----------------------------|-----|-------|------------------------------------------------------------| | CI | Input Capacitance (Note 2) | 6 | pF | f = 1MHz, All measurements are<br>referenced to device GND | | CO | Output Capacitance (Note 2) | 10 | pF | referenced to device GND | #### NOTES: - 1. Typical derating 1.5mA/MHz increase in ICCOP. - 2. Tested at initial design and after major design changes. ## HM-6551 # AC Electrical Specifications $V_{CC}$ = 5V $\pm 10\%$ ; $T_A$ = -40°C to +85°C (HM-6551B-9, HM-6551-9) | | | LIMITS | | | | | | |--------------------|--------------------------------------|--------|-------------------|-----|-----|-------|-----------------| | | | HM-65 | 5551B-9 HM-6551-9 | | | | TEST | | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | UNITS | CONDITIONS | | (1) TELQV | Chip Enable Access Time | - | 220 | - | 300 | ns | (Notes 1, 3) | | (2) TAVQV | Address Access Time | - | 220 | - | 300 | ns | (Notes 1, 3, 4) | | (3) TS1LQX | Chip Select 1 Output Enable Time | 5 | 130 | 5 | 150 | ns | (Notes 2, 3) | | (4) TWLQZ | Write Enable Output Disable Time | - | 130 | - | 150 | ns | (Notes 2, 3) | | (5) TS1HQZ | Chip Select 1 Output Disable Time | - | 130 | - | 150 | ns | (Notes 2, 3) | | (6) TELEH | Chip Enable Pulse Negative Width | 220 | - | 300 | - | ns | (Notes 1, 3) | | (7) TEHEL | Chip Enable Pulse Positive Width | 100 | - | 100 | - | ns | (Notes 1, 3) | | (8) TAVEL | Address Setup Time | 0 | - | 0 | - | ns | (Notes 1, 3) | | (9) TS2LEL | Chip Select 2 Output Disable Time | 0 | - | 0 | - | ns | (Notes 1, 3) | | (10) TELAX | Address Hold Time | 40 | - | 50 | - | ns | (Notes 1, 3) | | (11) TELS2X | Chip Select 2 Hold Time | 40 | - | 50 | | | (Notes 1, 3) | | (12) TDVWH | Data Setup Time | 100 | - | 150 | - | ns | (Notes 1, 3) | | (13) TWHDX | Data Hold Time | 0 | - | 0 | - | ns | (Notes 1, 3) | | (14) TWLS1H | Chip Select 1 Write Pulse Setup Time | 120 | - | 180 | - | ns | (Notes 1, 3) | | (15) <b>TWLE</b> H | Chip Enable Write Pulse Setup Time | 120 | - | 180 | - | ns | (Notes 1, 3) | | (16) TS1LWH | Chip Select 1 Write Pulse Hold Time | 120 | - | 180 | - | ns | (Notes 1, 3) | | (17) TELWH | Chip Enable Write Pulse Hold Time | 120 | - | 180 | - | ns | (Notes 1, 3) | | (18) <b>TWLWH</b> | Write Enable Pulse Width | 120 | - | 180 | - | ns | (Notes 1, 3) | | (19) TELEL | Read or Write Cycle Time | 320 | - | 400 | - | ns | (Notes 1, 3) | #### NOTES Input pulse levels: 0.8V to V<sub>CC</sub> - 2.0V; Input rise and fall times: 5ns (max); Input and output timing reference level: 1.5V; Output load: 1 TTL gate equivalent, C<sub>L</sub> = 50pF (min) - for C<sub>L</sub> greater than 50pF, access time is derated by 0.15ns per pF. <sup>2.</sup> Tested at initial design and after major design changes. <sup>3.</sup> $V_{CC} = 4.5V$ and 5.5V. <sup>4.</sup> TAVQV = TELQV + TAVEL. # **Timing Waveforms** FIGURE 1. READ CYCLE TRUTH TABLE | TIME | | | INP | UTS | OUTPUTS | | | | |-----------|--------------|----|-----------|-----|---------|---|---|------------------------------------------------------------| | REFERENCE | Ē | S1 | <u>S2</u> | W | Α | D | Q | FUNCTION | | -1 | Н | Н | Х | Χ | Χ | Х | Z | Memory Disabled | | 0 | _ <b>y</b> _ | Х | L | Н | ٧ | Х | Z | Addresses and \$\overline{\S2}\$ are Latched, Cycle Begins | | 1 | L | L | Х | Н | Х | Х | Х | Output Enabled but Undefined | | 2 | L | L | Х | Н | Х | Х | ٧ | Data Output Valid | | 3 | 7 | L | Х | Н | Х | Х | ٧ | Outputs Latched, Valid Data,<br>S2 Unlatches | | 4 | Н | Н | Х | Х | Х | Х | Z | Prepare for Next Cycle<br>(Same as -1) | | 5 | <b>-</b> | Х | Ĺ | Η | V | Х | Z | Cycle Ends, Next Cycle Begins<br>(Same as 0) | The HM-6551 Read Cycle is initiated by the falling edge of $\overline{E}$ . This signal latches the input address word and $\overline{S2}$ into on chip registers, providing the minimum setup and hold times are met. After the required hold time, these inputs may change state without affecting device operation. $\overline{S2}$ acts as a high order address and simplifies decoding. For the output to be read, $\overline{E}$ , $\overline{S1}$ must be low and $\overline{W}$ must be high. $\overline{S2}$ must have been latched low on the falling edge of $\overline{E}$ . The output data will be valid at access time (TELQV). The HM-6551 has output data latches that are controlled by $\overline{E}$ . On the rising edge of $\overline{E}$ the present data is latched and remains in that state until $\overline{E}$ falls. Also on the rising edge of $\overline{E}$ , $\overline{S2}$ unlatches and controls the outputs along with $\overline{S1}$ . Either or both $\overline{S1}$ or $\overline{S2}$ may be used to force the output buffers into a high impedance state. FIGURE 2. WRITE CYCLE TRUTH TABLE | TIME | INPUTS | | | | | | | | |-----------|--------------|----|----|---|---|---|---|------------------------------------------------------------| | REFERENCE | Ē | S1 | S2 | W | Α | D | œ | FUNCTION | | -1 | Н | Н | X | X | X | X | Z | Memory Disabled | | 0 | _ <b>y</b> _ | Х | L | Х | ٧ | Х | Z | Cycle Begins, Addresses and \$\overline{\S2}\$ are Latched | | 1 | L | L | Х | 7 | Х | Х | Z | Write Period Begins | | 2 | L | L | Х | 1 | Х | ٧ | Z | Data In is Written | | 3 | 7 | Х | Х | Η | Х | Х | Z | Write is Completed | | 4 | Н | Н | Х | Х | X | X | Z | Prepare for Next Cycle (Same as -1) | | 5 | _ <b>y</b> _ | Х | L | Х | ٧ | Х | Z | Cycle Ends, Next Cycle Begins<br>(Same as 0) | In the Write Cycle the falling edge of $\overline{E}$ latches the addresses and $\overline{S2}$ into on chip registers. $\overline{S2}$ must be latched in the low state to enable the device. The write portion of the cycle is defined as $\overline{E}$ , $\overline{W}$ , $\overline{S1}$ being low and $\overline{S2}$ being latched simultaneously. The $\overline{W}$ line may go low at any time during the cycle, providing that the write pulse setup times (TWLEH and TWLS1H) are met. The write portion of the cycle is terminated on the first rising edge of either $\overline{E}$ , $\overline{W}$ , or $\overline{S1}$ . If a series of consecutive write cycles are to be executed, the $\overline{W}$ line may be held low until all desired locations have been written. If this method is used, data setup and hold times must be referenced to the first rising edge of $\overline{E}$ or $\overline{S1}$ . By positioning the write pulse at different times within the $\overline{\mathbb{E}}$ and $\overline{\mathbb{S}1}$ low time (TELEH), various types of write cycles may be performed. If the $\overline{\mathbb{S}1}$ low time (TS1LS1H) is greater than the $\overline{\mathbb{W}}$ pulse plus an output enable time (TS1LQX), a combination read-write cycle is executed. Data may be modified an indefinite number of times during any write cycle (TELEH). The HM-6551 may be used on a common I/O bus structure by tying the input and output pins together. The multiplexing is accomplished internally by the $\overline{W}$ line. In the write cycle, when $\overline{W}$ goes low, the output buffers are forced to a high impedance state. One output disable time delay (TWLQZ) must be allowed before applying input data to the bus. # Test Load Circuit #### NOTE: 1. Test head capacitance includes stray and jig capacitance.