## 0.5 A high-side driver quad intelligent power switch Datasheet - production data #### **Features** - Multipower BCD technology - 0.5 A output current - 8 to 35 V supply voltage range - External programmable current limit - Non-dissipative overcurrent protection - Thermal shutdown - Undervoltage lockout with hysteresys - Diagnostic output for undervoltage, overtemperature and overcurrent - External asynchronous reset input - Presettable delay for overcurrent diagnostic - Open ground protection - Protection against surge transient (IEC 61000-4-5) - Immunity against burst transient (IEC 61000-4-4) #### **Description** This device is a monolithic intelligent power switch in multipower BCD technology to drive inductive, capacitive or resistive loads. Diagnostic for CPU feedback and extensive use of electrical protections make this device robust and suitable for general purpose industrial applications. Table 1: Device summary | Order code | Package | Packing | |-------------|---------|---------------| | L6377D | SO-14L | Tube | | L6377D013TR | 30-14L | Tape and reel | Contents L6377 ### Contents | 1 | Pin con | nnections | 5 | |---|----------|-------------------------------|----| | 2 | | um ratings | | | 3 | Electric | cal characteristics | 7 | | | 3.1 | Schematic diagram | | | | 3.2 | Input section | 10 | | | 3.3 | Overtemperature protection | 10 | | | 3.4 | Undervoltage protection | 10 | | 4 | Overcu | rrent operation | 11 | | 5 | Demagi | netization of inductive loads | 13 | | 6 | Packag | e information | 15 | | | 6.1 | SO-14L package information | 15 | | 7 | Revisio | on history | 18 | L6377 List of tables ## List of tables | Table 1: Device summary | 1 | |-----------------------------------------|---| | Table 2: Pin description | | | Table 3: Absolute maximum ratings | 6 | | Table 4: Thermal data | | | Table 5: Electrical characteristics | | | Table 6: SO-14L package mechanical data | | | Table 7: Document revision history | | | | | List of figures L6377 # List of figures | Figure 1: Pin connections (top view) | 5 | |------------------------------------------------------------|----| | Figure 2: Block diagram | | | Figure 3: Undervoltage comparator hysteresis | | | Figure 4: Switching waveforms | | | Figure 5: Short-circuit operation waveforms | 11 | | Figure 6: Input comparator hysteresis | 13 | | Figure 7: External demagnetisation circuit (versus ground) | 13 | | Figure 8: External demagnetisation circuit | 14 | | Figure 9: SO-14L package outline | 15 | | Figure 10: SO-14L recommended footprint outline | | L6377 Pin connections ### 1 Pin connections Figure 1: Pin connections (top view) Table 2: Pin description | Pin | Pin name | Function | |----------------------|-----------------|--------------------------------------------------------------------------------| | 1, 6, 7, 8, 9,<br>14 | N.C. | Not connected | | 2 | GND | Ground pin | | 3 | OUT | High-side output. Controlled output with current limitation | | 4 | Vs | Supply voltage. Range with undervoltage monitoring | | 5 | R <sub>SC</sub> | Current limiting setting | | 10 | ON<br>DELAY | Delay setting for overcurrent diagnostic | | 11 | DIAG | Diagnostic open drain output for overtemperature, undervoltage and overcurrent | | 12 | IN+ | Comparator non-inverting input | | 13 | RESET | Asynchronous reset input | Maximum ratings L6377 ## 2 Maximum ratings Table 3: Absolute maximum ratings | Symbol | Parameter | Value | Unit | |-----------------------------------|----------------------------------------------------------------|-------------------------|------| | V | Pin 4: supply voltage (tw ≤ 10 ms) | 50 | V | | Vs | Pin 4: supply voltage (DC) | 40 | V | | V <sub>S</sub> - V <sub>OUT</sub> | Pin 4 vs 3: supply to output differential voltage | | | | V <sub>od</sub> | Pin 10: externally forced voltage | -0.3 to 7 | V | | l <sub>od</sub> | Pin 10: externally forced current | ± 1 | mA | | I <sub>RESET</sub> | Pin 13: reset input current (forced) | ± 2 | mA | | V <sub>RESET</sub> | Pin 13: reset input voltage | -0.3 to 40 | V | | l <sub>out</sub> | Pin 3: output current | Internally limited | | | V <sub>out</sub> | Pin 3: output voltage Internally limited | | W | | Eil | Total energy inductive load: (T <sub>J</sub> = 125 °C | | | | P <sub>tot</sub> | Power dissipation | Internally limited | | | V <sub>diag</sub> | Pin 11: external voltage | -0.3 to 40 V | | | I <sub>diag</sub> | Pin 11: externally forced current | -10 to 10 | mA | | l <sub>i</sub> | Pin 12: input current | 20 | mA | | Vi | Pin 12: input voltage -10 to V <sub>s</sub> +0.3 | | V | | T <sub>op</sub> | T <sub>op</sub> Ambient temperature, operating range | | °C | | TJ | T <sub>J</sub> Junction tmperature, operating range -25 to 125 | | °C | | T <sub>stg</sub> | Storage temperature | mperature -55 to 150 °C | | Table 4: Thermal data | Symbol | Parameter | Value | Unit | |---------------------|-------------------------------------|----------|------| | R <sub>th(JA)</sub> | Thermal resistance junction-ambient | 150 max. | °C/W | ### 3 Electrical characteristics $V_S$ = 24 V; $T_J$ = -25 to 125 °C, unless otherwise specified **Table 5: Electrical characteristics** | Symbol | Pin | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------|------|-------------------------------------------------------------|---------------------------------------------------------------|------|------|-------------------|------| | DC opera | tion | | | | | | | | V <sub>smin</sub> | | Supply voltage for valid diagnostic | $I_{diag} \ge 0.5 \text{ mA};$<br>$V_{diag} = 1.5 \text{ V};$ | 4 | | 35 | V | | Vs | | Operative supply voltage | | 8 | 24 | 35 | V | | $V_{\text{sth}}$ | 4 | Undervoltage lower treshold | | 7 | | 8 | V | | $V_{shys}$ | | Undervolatge hysteresis | | 300 | 500 | 700 | mV | | $I_q$ | | Quiescent current | Output pen | | 800 | | μΑ | | I <sub>qo</sub> | | Quiescent current | Output on | | 1.6 | | mA | | $V_{ith}$ | | Input threshold voltage | | 0.8 | 1.3 | 2 | V | | $V_{\text{iths}}$ | | Input threshold hysteresis | | 50 | | 400 | mV | | $V_{il}$ | 12 | Input low level voltage | | -7 | | 8.0 | V | | V <sub>ih</sub> | 12 | Input high level voltage | V <sub>S</sub> < 18 V | 2 | | V <sub>S</sub> -3 | V | | <b>V</b> ih | | input night level voltage | V <sub>S</sub> >18 V | 2 | | 15 | V | | $I_{ib}$ | | Input bias current | $V_i = -7 \text{ to } 15 \text{ V}$ | -250 | | 250 | μΑ | | $V_{\text{rth}}$ | | Reset threshold voltage | | 0.8 | 1.3 | 2 | V | | $V_{rl}$ | 10 | Reset low level voltage | | 0 | | 8.0 | V | | $V_{rh}$ | 13 | Reset high level voltage | | 2 | | 40 | V | | I <sub>rb</sub> | | Reset pull down current | | | 5 | | μA | | I <sub>dch</sub> | 10 | Delay capacitor charging current | ON delay pin shorted-to-ground | | 2.5 | | μΑ | | $V_{rsc}$ | | Output voltage on R <sub>SC</sub> pin | R <sub>sc</sub> pin floating | | 1.25 | | V | | I <sub>rsc</sub> | 5 | Output current on R <sub>SC</sub> pin | R <sub>sc</sub> pin shorted-to-GND | | | 300 | μΑ | | $I_{dlkg}$ | 44 | Diagnostic output leakage current | Diagnostic off | | | 25 | μΑ | | V <sub>diag</sub> | 11 | Diagnostic output voltage drop | I <sub>diag</sub> = 5 mA | | | 1.5 | V | | V | | Output valtage drep | I <sub>out</sub> = 625 mA<br>T <sub>J</sub> = 25 °C | | 250 | 350 | m)/ | | $V_{don}$ | | Output voltage drop | I <sub>out</sub> = 625 mA<br>T <sub>J</sub> = 125 °C | | 400 | 500 | mV | | l <sub>olk</sub> | 3 | Output leakage current | V <sub>i</sub> = Iow; V <sub>out</sub> = 0 | | | 100 | μA | | V <sub>ol</sub> | | Output low-state voltage | V <sub>i</sub> = high; pin floating | | 0.8 | 1.5 | V | | V <sub>cl</sub> | | Internal voltage clamp (V <sub>s</sub> - V <sub>out</sub> ) | I <sub>o</sub> = 200 mA single<br>pulsed = 300 ms | 48 | 53 | 58 | V | | Symbol | Pin | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------------|---------|---------------------------------------------|---------------------------------------------------------------------------------|------------------|-------------------|------|-----------------| | Isc | | Short-circuit output current | $V_s = 8 \text{ to } 35 \text{ V};$ $R_l = 2 \Omega; R_{sc} = 5$ to 30 k \Omega | 5/R <sub>S</sub> | <sub>C</sub> = kΩ | | Α | | T <sub>max</sub> . | | Overtemperature upper threshold | | | 150 | | °C | | T <sub>hys</sub> | | Overtemperature hysteresis | | | 20 | | °C | | AC opera | tion | | | | • | | | | t <sub>r</sub> - t <sub>f</sub> | | Rise or fall time | $V_s = 24 \text{ V}; R_l = 70$<br>$\Omega R_l \text{ to ground}$ | | 20 | | μs | | t <sub>d</sub> | 3 | Delay time | | | 5 | | | | dV/dt | | Slew rate (rise and fall edge) | $V_s = 24 \text{ V}; R_l = 70$<br>$\Omega R_l \text{ to ground}$ | 0.7 | 1 | 1.5 | V/µs | | t <sub>ON</sub> | | On-time during short-<br>circuit condition | 50 pF < C <sub>DON</sub> < 2<br>nF | | 1.28 | | μs/pF | | t <sub>OFF</sub> | 10 | Off-time during short-<br>circuit condition | | | 64 | | t <sub>ON</sub> | | f <sub>max.</sub> | | Maximum operating frequency | | | 25 | | kHz | | Source di | rain NI | DMOS diode | | | | | | | V <sub>fsd</sub> | | Forward on voltage | I <sub>fsd</sub> = 625 mA | | 1 | 1.5 | V | | I <sub>fp</sub> | | Forward peak current | $t_p = 10 \text{ ms; duty}$<br>cycle = 20% | | | 1.5 | Α | | t <sub>rr</sub> | | Reverse recovery time | $I_{fsd} = 500 \text{ mA};$<br>$dI_{fsd}/dt = 25 \text{ A/}\mu\text{s}$ | | 200 | | ns | | t <sub>fr</sub> | | Forward recovery time | | | 50 | | ns | L6377 Electrical characteristics ## 3.1 Schematic diagram Figure 2: Block diagram Figure 3: Undervoltage comparator hysteresis Electrical characteristics L6377 Figure 4: Switching waveforms ### 3.2 Input section An input and asynchronous reset, TTL/CMOS compatible with wide voltage range and high noise immunity (thanks to a built-in hysteresis) is available. #### 3.3 Overtemperature protection An on-chip overtemperature protection provides an excellent protection of the device in extreme conditions. Whenever the temperature, measured on a central portion of the chip, exceeds $T_{max.} = 150~^{\circ}\text{C}$ (typical value) the device shuts down, and the DIAG output goes low. Normal operation is resumed as the chip temperature (normally after few seconds) falls below $T_{max.}$ - $T_{hys} = 130~^{\circ}\text{C}$ (typical value). The hysteresis avoids that an intermittent behavior occurs. ### 3.4 Undervoltage protection The supply voltage operates correctly in a range from 8 to 35 V. Below 8 V the overall system has to be considered not reliable. To avoid any misfunctioning, the supply voltage is continuously monitored to provide an undervoltage protection. As $V_s$ falls below $V_{sth}$ - $V_{shys}$ (typically 7.5 V, see *Figure 4: "Switching waveforms"*) the output power MOSFET switches off and DIAG output goes low. Normal operation is resumed as soon as $V_s$ exceeds $V_{sth}$ . The hysteretic behaviour prevents intermittent operation at low supply voltage. ### 4 Overcurrent operation In order to implement a short-circuit protection, the output power MOSFET is driven to linear mode to limit the output current to the $I_{SC}$ value. This $I_{SC}$ limit is externally set by an external 1/4 W resistor connected from $R_{SC}$ pin and GND. The value of the resistor must be chosen according to the following formula: #### **Equation 1:** $I_{sc}(A) = 5/R_{SC}$ (kohm) with $5 < R_{SC} < 30$ (kohm). Concerning $R_{SC}$ < 5 (kohm) $I_{SC}$ is limited to $I_{SC}$ = 1.1 A (typical value). This condition (current limited to the $I_{SC}$ value) lasts for a $T_{ON}$ time interval, that can be set by a capacitor ( $C_{DON}$ ) connected to the ON DELAY pin according to the following formula: #### **Equation 2:** $t_{\text{ON}}$ = 1.28 µsec/pF for 50 pF < $C_{\text{DON}}$ < 2 nF After the $t_{ON}$ interval has expired the output power MOSFET switches off for the $t_{OFF}$ time interval: #### Equation 3: $t_{OFF} = 64 \cdot t_{ON}$ . Figure 5: Short-circuit operation waveforms When the $t_{\text{OFF}}$ interval has expired, the output power MOSFET switches on. In this manner two conditions may occur: - the overload is still present. In this case, the output power MOSFET is again driven to linear mode (limiting the output current to I<sub>SC</sub>) for another t<sub>ON</sub>, starting a new cycle - the overload condition is removed, and the output power MOSFET is no longer driven to linear mode Please, see the DIAG pin (see *Figure 5: "Short-circuit operation waveforms"*). This unique feature is called short-circuit protection and it ensures a very safe operation even in permanent overload conditions. Note that, the choice of the most appropriate value for the $t_{\text{ON}}$ interval (the value of the $C_{\text{DON}}$ capacitor), a delay (the $t_{\text{ON}}$ itself) prevents a misleading short-circuit information is presented on the DIAG output, when capacitive loads are driven or incandescent lamp (a cold filament has a very low resistive value). The non-dissipative short-circuit protection can be disabled (keeping $t_{\text{ON}}=0$ but with the output current still limited to $I_{\text{SC}}$ , and diagnostic disabled) simply shorting to ground the ON DELAY pin. #### 5 Demagnetization of inductive loads The L6377 has an internal clamping Zener diode, which demagnetises inductive loads. Note that the limitation comes from the peak power that the package can handle. Attention must be paid to a proper thermal design of the board. If load current or inductive value are too big, the peak power dissipation is too high, an external Zener plus diode can perform a demagnetisation versus ground or versus $V_s$ (see *Figure 5: "Short-circuit operation waveforms"* and *Figure 6: "Input comparator hysteresis"*). The breakdown voltage of the external Zener diode must be chosen considering the internal clamping voltage ( $V_s$ ) and the supply voltage ( $V_s$ ) according to: #### **Equation 4:** $V_z < V_{cl(min.)} \text{-} V_{s(max.)}$ for demagnetisation versus ground or #### **Equation 5:** $V_{s(max.)} < V_z < V_{cl(min.)}$ for demagnetisation versus $V_{\mbox{\tiny s}}$ . Figure 6: Input comparator hysteresis Figure 7: External demagnetisation circuit (versus ground) Figure 8: External demagnetisation circuit L6377 Package information ## 6 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark. ### 6.1 SO-14L package information k hx45° Н Ε Α1 田 田 0 田 $\blacksquare$ ppp **₹** 0016019 G Figure 9: SO-14L package outline Table 6: SO-14L package mechanical data | Dim. | · | mm | | |------|------|------|------| | | Min. | Тур. | Max. | | Α | 1.35 | | 1.75 | | A1 | 0.10 | | 0.25 | | A2 | 1.10 | 3.30 | 1.65 | | В | 0.19 | | 0.25 | | С | 1.14 | 1.52 | 1.78 | | D | 8.55 | | 8.75 | | E | 3.80 | | 4.00 | | е | | 1.27 | | | Н | 5.80 | | 6.20 | | h | 0.25 | | 0.50 | | L | 0.40 | | 1.27 | | k | 0 | | 8 | | ddd | | · | 0.10 | Dimension D doesn't include mold flash, protrusions or gate burrs, which do not exceed $0.15\ mm$ per side. Drawing dimensions include single and matrix versions. Figure 10: SO-14L recommended footprint outline Revision history L6377 ## 7 Revision history Table 7: Document revision history | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------| | 17-Aug-2001 | 1 | Initial release. | | 19-Apr-2005 | 2 | Changed style sheet | | 22-Jun-2007 | 3 | Changed style sheet | | 25-Feb-2008 | 4 | Removed obsolete package DIP-14 | | 24-Jul-2015 | 5 | Updated $I_{\text{RESET}}$ and $V_{\text{RESET}}$ parameter in the table of maximum ratings. | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2015 STMicroelectronics - All rights reserved