

# *MPQ4425M*

High Efficiency 1.5A, 36V, 2.2MHz Synchronous Step-Down LED Driver AEC-Q100 Qualified

#### **DESCRIPTION**

MPQ4425M The is high-frequency, а synchronous, rectified, step-down, switch-mode white LED driver with built-in power MOSFETs. It offers a very compact solution to achieve a 1.5A continuous output current with excellent load and line regulation over a wide input The MPQ4425M vlagus range. has synchronous mode operation to get high efficiency.

Current-mode operation provides fast transient response and eases loop stabilization.

Full protection features include over-current protection (OCP) and thermal shut down (TSD).

The MPQ4425M requires a minimal number of readily-available standard external components, and is available in a space-saving QFN-13 (2.5mmx3mm) package.

#### **FEATURES**

- EMI Reduction Technique
- Wide 4V-to-36V Operating Input Range
- 85mΩ/50mΩ Low R<sub>DS(ON)</sub> Internal Power MOSFETs
- High-Efficiency Synchronous Mode Operation
- Default 2.2MHz Switching Frequency
- PWM Dimming (Min 100Hz Dimming Frequency)
- Forced CCM Mode
- 0.2V Reference Voltage
- Internal Soft-Start
- Fault Indication for LED Short, Open and Thermal Shutdown
- Over-Current Protection (OCP) with Valley-Current Detection
- Thermal Shutdown
- Available in a QFN-13 (2.5mmx3mm) Package
- CISPR25 Class 5 Compliant
- Available in a Wettable Flank Package
- Available in AEC-Q100 Grade-1

#### **APPLICATIONS**

#### Automotive LED Lighting

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance.

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

#### TYPICAL APPLICATION



# 8) 80 Load=1 LED 70 65 60 0 0.5 1 1.5 LED CURRENT(A)



## **ORDERING INFORMATION**

| Part Number*        | Package            | Top Marking |
|---------------------|--------------------|-------------|
| MPQ4425MGQB         |                    | See Below   |
| MPQ4425MGQB-AEC1    | QFN-13 (2.5mmx3mm) | See below   |
| MPQ4425MGQBE-AEC1** |                    | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MPQ4425MGQB–Z)

# **TOP MARKING (MPQ4425MGQB & MPQ4425MGQB-AEC1)**

ANP

YWW

LLL

ANP: product code; Y: year code; WW: week code: LLL: lot number;

# **TOP MARKING (MPQ4425MGQBE-AEC1)**

AXT

YWW

LLL

AXT: product code; Y: year code; WW: week code: LLL: lot number;

<sup>\*\*</sup> Wettable Flank



### **PACKAGE REFERENCE**



| ABSOLUTE MAXIMU                   | M RATINGS "                    |
|-----------------------------------|--------------------------------|
| Supply voltage (V <sub>IN</sub> ) |                                |
| Switch voltage (V <sub>SW</sub> ) | 0.3V to $V_{IN} + 0.3V$        |
| BST voltage (V <sub>BST</sub> )   | V <sub>SW</sub> +6V            |
| All other pins                    | 0.3V to 6V <sup>(2)</sup>      |
| Continuous power dissipatio       | $n (T_A = +25^{\circ}C)^{(3)}$ |
| QFN-13 (2.5mmx3mm)                | 2.08W                          |
| Junction temperature              | 150°C                          |
| Lead temperature                  | 260°C                          |
| Storage temperature               | 65°C to 150°C                  |
| Recommended Operating             | g Conditions                   |
| Supply voltage (V <sub>IN</sub> ) |                                |
| ,                                 |                                |

LED current (I<sub>LED</sub>).......Up to 1.5A

Operating junction temp. (T<sub>J</sub>)...-40°C to +125°C

| Thermal Resistance | $^{(4)}$ $\theta_{JA}$ | $oldsymbol{	heta}_{JC}$ |      |
|--------------------|------------------------|-------------------------|------|
| QFN-13 (2.5mmx3mm) | 60                     | 13                      | °C/W |

#### Notes:

- Absolute maximum ratings are rated under room temperature unless otherwise noted. Exceeding these ratings may damage the device.
- About the details of EN/DIM pin's ABS MAX rating, please refer to page 14, Enable control section.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)- $T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

V<sub>IN</sub> = 12V, V<sub>EN</sub> = 2V, T<sub>J</sub>=-40°C to +125°C, unless otherwise noted, typical values are at T<sub>J</sub>=+25°C

| Parameter                                      | Symbol                 | Condition                                                                                  | Min  | Тур  | Max  | Units    |
|------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------|------|------|------|----------|
| Supply current (shutdown)                      | I <sub>IN</sub>        | $V_{EN} = 0V$                                                                              |      | 12   |      | μΑ       |
| Supply current (quiescent)                     | ΙQ                     | $V_{EN} = 2V$ , $V_{FB} = 1V$ , no switching                                               |      | 0.6  | 0.8  | mA       |
| HS switch-on resistance                        | HS <sub>RDS-ON</sub>   | V <sub>BST-SW</sub> =5V                                                                    |      | 85   | 150  | mΩ       |
| LS switch-on resistance                        | LS <sub>RDS-ON</sub>   | V <sub>CC</sub> =5V                                                                        |      | 50   | 105  | mΩ       |
| Switch leakage                                 | SW <sub>LKG</sub>      | V <sub>EN</sub> = 0V, V <sub>SW</sub> =12V                                                 |      |      | 1    | μΑ       |
| Current limit (5)                              | I <sub>LIMIT</sub>     | Under 40% Duty Cycle                                                                       | 2.5  | 4    | 5.5  | Α        |
| Reverse current limit                          |                        |                                                                                            |      | 1.2  |      | Α        |
| Oscillator frequency                           | f <sub>SW</sub>        | V <sub>FB</sub> =100mV                                                                     | 1800 | 2200 | 2600 | kHz      |
| Maximum duty cycle                             | D <sub>MAX</sub>       | V <sub>FB</sub> =100mV                                                                     | 80   | 87   |      | %        |
| Minimum on time <sup>(5)</sup>                 | T <sub>ON MIN</sub>    |                                                                                            |      | 46   |      | ns       |
| Coodle cole velto se                           | \/                     | T <sub>J</sub> =+25°C                                                                      | 192  | 200  | 208  | T        |
| Feedback voltage                               | $V_{FB}$               | T <sub>J</sub> =-40°C to +125°C                                                            | 184  | 200  | 216  | mV       |
| Feedback current                               | I <sub>FB</sub>        | V <sub>FB</sub> =250mV                                                                     |      | 30   | 100  | nA       |
| EN rising threshold                            | V <sub>EN_RISING</sub> |                                                                                            | 1.1  | 1.45 | 1.8  | V        |
| EN falling threshold                           | VEN_FALLING            |                                                                                            | 0.7  | 1    | 1.3  | V        |
| EN threshold hysteresis                        | V <sub>EN_HYS</sub>    |                                                                                            |      | 450  |      | mV       |
| CN input ourrent                               |                        | V <sub>EN</sub> =2V                                                                        |      | 5    | 10   | μΑ       |
| EN input current                               | I <sub>EN</sub>        | V <sub>EN</sub> =0                                                                         |      | 0    | 0.2  | μΑ       |
| EN turn-off delay                              | EN <sub>td-off</sub>   |                                                                                            | 10   | 25   | 50   | ms       |
| VIN under-voltage lockout threshold-rising     | INUV <sub>Vth</sub>    |                                                                                            | 3.2  | 3.5  | 3.8  | ٧        |
| VIN under-voltage lockout threshold-falling    |                        |                                                                                            | 2.8  | 3.1  | 3.5  | V        |
| VIN under-voltage lockout threshold-hysteresis | INUV <sub>HYS</sub>    |                                                                                            |      | 400  |      | mV       |
| Over voltage detection (/FAULT pulled low)     | FT <sub>Vth-Hi</sub>   |                                                                                            |      | 140% |      | $V_{FB}$ |
| Over voltage detection hysteresis              |                        |                                                                                            |      | 20%  |      | $V_{FB}$ |
| /FAULT delay                                   | $FT_Td$                |                                                                                            |      | 10   |      | μs       |
| /FAULT sink current capability                 | V <sub>FT</sub>        | Sink 4mA                                                                                   |      |      | 0.4  | V        |
| /FAULT leakage current                         | I <sub>FT-LEAK</sub>   |                                                                                            |      |      | 100  | nA       |
| VCC regulator                                  | V <sub>CC</sub>        | I <sub>CC</sub> =0mA                                                                       | 4.6  | 4.9  | 5.2  | V        |
| VCC load regulation                            |                        | I <sub>CC</sub> =5mA                                                                       |      | 1.5  | 4    | %        |
| Soft-start time <sup>(5)</sup>                 | t <sub>SS</sub>        | I <sub>LED</sub> =1.5A, L=2.2uH, load=2<br>series LED, I <sub>LED</sub> from 10% to<br>90% |      | 0.9  |      | ms       |
| Thermal shutdown <sup>(5)</sup>                |                        |                                                                                            | 150  | 170  |      | °C       |
| Thermal hysteresis <sup>(5)</sup>              |                        |                                                                                            |      | 30   |      | °C       |

#### Note:

9/30/2017

5) Derived from bench characterization. Not tested in production



# **PIN FUNCTIONS**

| Package<br>Pin # | Name   | Description                                                                                                                                                                                                                                    |
|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2             | IN     | <b>Supply Voltage.</b> The MPQ4425M operates from a 4V to 36V input rail. Requires C <sub>IN</sub> to decouple the input rail. Connect using a wide PCB trace.                                                                                 |
| 3                | NC     | Do not connect.                                                                                                                                                                                                                                |
| 4                | /FAULT | <b>Fault indicator.</b> Open Drain output, pulled to low when LED short, open or thermal shutdown happening.                                                                                                                                   |
| 5                | EN/DIM | <b>Enable/Dimming Control.</b> Pull EN high to enable the MPQ4425M. Apply a 100Hz to 2kHz external clock to the EN/DIM pin for the PWM dimming.                                                                                                |
| 6                | FB     | LED Current Feedback Input.                                                                                                                                                                                                                    |
| 7                | VCC    | Internal bias Supply. Decouple VCC with a 0.1μF-to-0.22μF capacitor. The capacitance should be no more than 0.22μF.                                                                                                                            |
| 8                | AGND   | <b>Analog ground.</b> Reference ground of the logic circuit. AGND is connected to PGND internally. There is no need to add external connections to PGND.                                                                                       |
| 9                | SW     | Switch Output. Connect using a wide PCB trace.                                                                                                                                                                                                 |
| 10               | BST    | <b>Bootstrap.</b> Requires a capacitor connected between SW and BST pins to form a floating supply across the high-side switch driver. A $20\Omega$ resistor placed between SW and BST cap is strongly recommended to reduce SW spike voltage. |
| 11, 12,<br>13    | PGND   | <b>Power Ground.</b> PGND is the reference ground of the power device and requires careful consideration during PCB layout. For best results, connect PGND with copper pours and vias.                                                         |



# **TYPICAL CHARACTERISTICS**

I<sub>Q</sub> vs. Temperature



V<sub>IN</sub> UVLO vs.Temperature



V<sub>FB</sub> vs. Temperature









## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 12V, LOAD=2 series LED, L=2.2 $\mu$ H,  $F_{SW}$ =2.2MHz,  $T_A$  = +25°C, unless otherwise noted.







Efficiency vs.

#### **Current Limit vs.Duty**



#### Frequency vs. V<sub>IN</sub>





 $V_{IN}$  = 12V, LOAD=2 series LED,  $I_{LED}$ =1.5A, L=2.2 $\mu$ H,  $F_{SW}$ =2.2MHz, with EMI filters,  $T_A$  = +25°C, unless otherwise noted. (6)

# CISPR25 Class 5 Peak Radiated Emissions (150kHz-30MHz)



# CISPR25 Class 5 Average Radiated Emissions (150kHz-30MHz)



# CISPR25 Class 5 Peak Radiated Emissions (Vertical, 30MHz-1GHz)



# CISPR25 Class 5 Average Radiated Emissions (Vertical, 30MHz-1GHz)



# CISPR25 Class 5 Peak Radiated Emissions (Horizontal, 30MHz-1GHz)



# CISPR25 Class 5 Average Radiated Emissions (Horizontal, 30MHz-1GHz)





 $V_{IN}$  = 12V, LOAD=2 series LED,  $I_{LED}$ =1.5A, L=2.2 $\mu H,\,F_{SW}$ =2.2MHz, with EMI filters,  $T_A$  = +25°C, unless otherwise noted.  $^{(6)}$ 

# CISPR25 Class5 Peak Conducted Emissions (150kHz-108MHz)

# Grerovertine Leturgsgeounden BHN EN 5025 Peak Hasseg 5 Grerovertine Leturgsgeounden BHN EN 5025 Peak Hasseg 5 Grerovertine Leturgsgeounden BHN EN 5025 Peak Hasseg 5 TOWN 300 400000 8007M 2N 3M MMSM 6 8 97M 20M 30M 40 5060 80 198M Frequent in Hz

# CISPR25 Class5 Average Conducted Emissions (150kHz-108MHz)



#### Note:

6) The EMC test results are based on application circuit with EMI filters as shown in Figure 9.



 $V_{IN}$  = 12V, LOAD=2 series LED, L=2.2 $\mu$ H,  $F_{SW}$ =2.2MHz,  $T_A$  = +25°C, unless otherwise noted.









 $V_{IN}$  = 12V, LOAD=2 series LED, L=2.2 $\mu$ H,  $F_{SW}$ =2.2MHz,  $T_A$  = +25°C, unless otherwise noted.









 $V_{\text{IN}}$  = 12V, LOAD=2 series LED, L=2.2 $\mu$ H,  $F_{\text{SW}}$ =2.2MHz,  $T_{\text{A}}$  = +25°C, unless otherwise noted.

#### **LED+ Short to GND EN On**

**LED+ Short to GND EN Off** 

**LED Open Entry** 







#### **LED Open Recovery**

**LED+ and LED- Short Entry** 

LED+ and LED-Short Recovery









# **BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



#### **OPERATION**

The MPQ4425M is a high-frequency, synchronous rectified, step-down, switch-mode white LED driver with built-in power MOSFETs. It offers a very compact solution to achieve 1.5A continuous output current with excellent load and line regulation over a 4V to 36V input supply range.

The MPQ4425M operates in a fixed-frequency, peak-current—control mode to regulate the output current. An internal clock initiates a PWM cycle. The integrated high-side power MOSFET turns on and remains on until its current reaches the value set by the COMP voltage ( $V_{\text{COMP}}$ ). When the power switch is off, it remains off until the next clock cycle starts. If the current in the power MOSFET does not reach the current value set by  $V_{\text{COMP}}$  within 87% of one PWM period, the power MOSFET is forced off.

#### **Internal Regulator**

The 4.9V internal regulator power most of the internal circuitries. This regulator takes the  $V_{\text{IN}}$  input and operates in the full  $V_{\text{IN}}$  range: When  $V_{\text{IN}}$  exceeds 4.9V, the output of the regulator is in full regulation; when  $V_{\text{IN}}$  falls below 4.9V, the output decreases following  $V_{\text{IN}}$ . A 0.1uF decoupling ceramic capacitor is needed at the pin.

#### **CCM Operation**

The MPQ4425M uses continuous conduction modulation (CCM) mode to ensure that the part works with fixed frequency from a no-load to a full-load range. The advantage of CCM is the controllable frequency and lower output ripple at light load.

#### Frequency Foldback

The MPQ4425M enters frequency foldback when the input voltage is higher than about 21V. The frequency decreases to half the nominal value and changes to 1.1MHz.

Frequency foldback also occurs during soft start and short-circuit protection.

#### **Error Amplifier (EA)**

The error amplifier compares the FB pin voltage to the internal 0.2V reference  $(V_{REF})$  and outputs a current proportional to the difference

between the two. This output current then charges or discharges the internal compensation network to form  $V_{\text{COMP}}$ , which controls the power MOSFET current. The optimized internal compensation network minimizes the external component counts and simplifies the control loop design.

#### **Enable Control (EN)**

EN/DIM is a control pin that turns the regulator on and off. Drive EN/DIM high to turn on the regulator, and drive it low to turn it off. An internal resistor from EN/DIM to GND allows EN/DIM to be floated to shut down the chip.

EN/DIM is clamped internally using a 6.5V series Zener diode (see Figure 2). Connecting the EN/DIM input through a pull-up resistor to the voltage on  $V_{\text{IN}}$  limits the EN input current to less than  $100\mu\text{A}$ .

For example, with 12V connected to  $V_{IN}$ ,  $R_{PULLUP} \ge (12V - 6.5V) \div 100 \mu A = 55 k \Omega$ .

Connecting EN/DIM to a voltage source directly without a pull-up resistor requires limiting the amplitude of the voltage source to ≤6V to prevent damage to the Zener diode.



Figure 2: 6.5V Zener Diode Connection

Drive EN/DIM low longer than 25ms will shutdown the IC.

#### **PWM Dimming**

Apply an external 100Hz to 2kHz PWM waveform to the EN/DIM pin for PWM dimming. The average LED current is proportional to PWM duty. The minimum amplitude of the PWM signal is 1.8V. If dimming signal is applied before the chip starts up, the on time of dimming signal must be longer than 2ms to make sure the soft start is finished, so output current can be built. If dimming signal is applied after soft start is finished, the above 2ms limit is not required.

#### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply



voltage. The UVLO comparator monitors the output voltage of the internal regulator (VCC).

#### Internal Soft Start (SS)

The soft start (SS) prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuitry generates a soft start voltage ( $V_{SS}$ ). When  $V_{SS}$  is lower than the internal reference ( $V_{REF}$ ),  $V_{SS}$  overrides  $V_{REF}$ , so the error amplifier uses  $V_{SS}$  as the reference. When  $V_{SS}$  exceeds  $V_{REF}$ , the error amplifier uses  $V_{REF}$  as the reference.

#### **Fault Indicator**

The MPQ4425M has fault indication. The /FAULT pin is the open drain of a MOSFET. It should be connected to VCC or some other voltage source through a resistor (e.g.  $100k\Omega$ ). /FAULT pin is pulled high at normal operation, and LED short, open or thermal shutdown will pulled down this pin to indicate a fault status.

#### **Over-Current Protection (OCP)**

The MPQ4425M has cycle-by-cycle peak current-limit protection with valley-current detection. The inductor current is monitored during the high-side MOSFET (HS-FET) onstate. If the inductor current exceeds the current-limit value set by the COMP high-clamp voltage, the HS-FET turns off immediately. Then the low-side MOSFET (LS-FET) turns on to discharge the energy, and the inductor current decreases. The HS-FET remains off unless the inductor valley current is lower than a certain current threshold (the valley current limit), even though the internal clock pulses high. If the inductor current does not drop below the valley current limit when the internal clock pulses high, the HS-FET misses the clock, and the switching frequency decreases to half the nominal value. Both the peak and valley current limits assist in keeping the inductor current from running away during an overload or short-circuit condition.

#### Thermal Shutdown (TSD)

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the die temperature exceeds 170°C, the entire chip shuts down. When the temperature

drops below its lower threshold (typically 140°C), the chip is enabled again.

#### Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection, with a rising threshold of 2.2V and hysteresis of 150mV. The bootstrap capacitor voltage is regulated internally by V<sub>IN</sub> through D1, M1, C3, L1 and C4 (see Figure 3). If (V<sub>IN</sub> - V<sub>SW</sub>) exceeds 5V, U1 regulates M1 to maintain a 5V BST voltage across C4. As long as V<sub>IN</sub> is sufficiently higher than SW, the bootstrap capacitor can be charged. When the HS-FET is on, V<sub>IN</sub>≈V<sub>SW</sub>, so the bootstrap capacitor cannot be charged. When the LS-FET is on, V<sub>IN</sub> - V<sub>SW</sub> reaches its maximum for fast charging. When there is no inductor current,  $V_{SW} = V_{OUT}$ , so the difference between V<sub>IN</sub> and V<sub>OUT</sub> can charge the bootstrap capacitor. A 20Ω resistor placed between SW and BST cap is strongly recommended to reduce SW spike voltage.



Figure 3: Internal Bootstrap Charging Circuit Start-up and Shutdown

If both  $V_{\text{IN}}$  and EN exceed their appropriate thresholds, the chip starts up. The reference block starts first, generating stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries.

Three events can shut down the chip:  $V_{\text{IN}}$  low, EN low, and thermal shutdown. During the shutdown procedure, the signaling path is first blocked to avoid any fault triggering.  $V_{\text{COMP}}$  and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.



#### APPLICATION INFORMATION

#### **Setting the Output Current**

The output current is set by the external resistor R<sub>FB</sub> (see Figure 4). Feedback reference voltage is 0.2V, I<sub>LED</sub> is then given by Equation (1):

$$I_{LED} = \frac{0.2V}{R_{FR}} \tag{1}$$



Figure 4: Feedback Network

 $R_{\text{T}}$  is used to set the loop bandwidth. Basically, lower  $R_{\text{T}}$ , higher bandwidth. But high bandwidth may cause insufficient phase margin, resulting in loop unstable. So a proper value of  $R_{\text{T}}$  is needed to make a trade-off between bandwidth and phase margin. Table 1 lists the recommended feedback resistor and  $R_{\text{T}}$  values for common output with 1 or 2 series LED.

**Table 1: Resistor Selection for Common Output** 

| I <sub>LED</sub> (A) | R <sub>FB</sub> (mΩ) | R <sub>τ</sub> (kΩ) |
|----------------------|----------------------|---------------------|
| 0.5                  | 400(1%)              | 200 (1%)            |
| 1                    | 200(1%)              | 150 (1%)            |
| 1.5                  | 133(1%)              | 100 (1%)            |

#### Selecting the Input Capacitor

The input current to the step-down converter is discontinuous, therefore it requires a capacitor to supply the AC current to the converter while maintaining the DC input voltage. For the best performance, use low ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients.

For most application, use a  $4.7\mu F$  to  $10\mu F$  capacitor. And it is strongly recommended to use another lower value capacitor (e.g.  $0.1\mu F$ ) with small package size (0603) to absorb high frequency switching noise. Make sure place the small size capacitor as close to IN and GND pins as possible.

Since  $C_{IN}$  absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (2):

$$I_{CIN} = I_{LED} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (2)

The worst case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (3):

$$I_{CIN} = \frac{I_{LED}}{2} \tag{3}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g.  $0.1\mu F$ ) as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at input. The input voltage ripple caused by capacitance can be estimated with Equation (4):

$$\Delta V_{IN} = \frac{I_{LED}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (4)

#### Selecting the Output Capacitor

The output capacitor maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. For best results, use low ESR capacitors to keep the output voltage ripple low. The output voltage ripple can be estimated with Equation (5):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \cdot (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \cdot (R_{\text{ESR}} + \frac{1}{8f_{\text{SW}} \times C_{\text{OUT}}}) (5)$$

Where L is the inductor value and  $R_{\text{ESR}}$  is the equivalent series resistance (ESR) value of the output capacitor.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency, and the capacitance causes the majority of the output voltage ripple. For



simplification, the output voltage ripple can be estimated with Equation (6):

$$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_{SW}^2 \times L \times C_{OUT}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \quad (6)$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (7):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}}$$
 (7)

The characteristics of the output capacitor also affect the stability of the regulation system. The MPQ4425M can be optimized for a wide range of capacitance and ESR values.

#### Selecting the Inductor

A 1µH to 10µH inductor with a DC current rating at least 25% higher than the maximum load current is recommended for most applications. For higher efficiency, choose an inductor with lower DC resistance. A larger value inductor results in less ripple current and a lower output ripple voltage. However, the larger value inductor also has a larger physical size, higher series resistance, and lower saturation current. A good rule for determining the inductor value is to allow the inductor ripple current to be approximately 30% of the maximum load current. The inductance value can be then be calculated with Equation (8):

$$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (8)

Where  $\Delta I_{L}$  is the peak-to-peak inductor ripple current.

Choose the inductor ripple current to be approximately 30% of the maximum load current. The maximum inductor peak current can be calculated with Equation (9):

$$I_{LP} = I_{LED} + \frac{V_{OUT}}{2f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (9)

#### **VIN UVLO Setting**

MPQ4425M has internal fixed under-voltage lockout (UVLO) threshold: rising threshold is

3.5V while falling threshold is about 3.1V. For the application needs higher UVLO point, external resistor divider between IN and EN/DIM pins can be used to get higher equivalent UVLO threshold (see Figure 5).



Figure 5: Adjustable UVLO using EN divider

The UVLO threshold can be computed with Equation (10) and Equation (11):

$$INUV_{RISING} = \left(1 + \frac{R_{UP}}{500k//R_{DOWN}}\right) \times V_{EN\_RISING}$$
 (10)

$$INUV_{FALLING} = (1 + \frac{R_{UP}}{500k//R_{DOWN}}) \times V_{EN\_FALLING}$$
 (11)

Where V<sub>EN RISING</sub>=1.45V, V<sub>EN FALLING</sub>=1V.

When choosing  $R_{UP}$ , make sure it is big enough to limit the current flows into EN/DIM pin lower than 100uA.

#### **BST Resistor and External BST Diode**

A 20ohm resistor in series with BST capacitor is recommended to reduce the SW spike voltage. Higher resistance is better for SW spike reduction, but will compromise the efficiency on the other hand.

An external BST diode can enhance the efficiency of the regulator when the duty cycle is high (>65%). A power supply between 2.5V and 5V can be used to power the external bootstrap diode and VCC or V<sub>OUT</sub> is the good choice of this power supply in the circuit (see Figure 6).





Figure 6: Optional External Bootstrap Diode to Enhance Efficiency

The recommended external BST diode is IN4148, and the BST capacitor value is  $0.1\mu F$  to  $1\mu F$ .

#### **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation, especially for input capacitor placement. For best results, refer to Figure 7 and follow the guidelines below: (7)

- Use a large ground plane to connect directly to PGND. If the bottom layer is a ground plane, add vias near PGND.
- Ensure that the high-current paths at PGND and IN have short, direct, and wide traces.
- Place the ceramic input capacitor, especially the small package (0603) input bypass capacitor as close to IN and PGND pins as possible to minimize high frequency noise. Keep the connection of the input capacitor and IN as short and wide as possible.
- 4. Place the VCC capacitor to VCC pin and GND pin as close as possible.
- 5. Route SW, BST away from sensitive analog areas such as FB.
- 6. Place the feedback resistors close to chip to ensure the trace which connects to FB pin as short as possible.
- 7. A four-layer layout is strongly recommended to achieve better thermal performance. Use multiple vias to connect the power planes to internal layers.



**Top Layer** 



Inner1 Layer



**Inner2 Layer** 



**Bottom Layer** 

Figure 7: Recommended PCB Layout

#### Note:

7) The recommended layout is based on Figure 8.



# TYPICAL APPLICATION CIRCUIT



Figure 8: Io=1.5A Application Circuit



Figure 9: Io=1.5A Application Circuit with EMI Filters



## **PACKAGE INFORMATION**

# QFN-13 (2.5mmx3mm) Non-Wettable Flank







**BOTTOM VIEW** 



**SIDE VIEW** 



#### IV

**NOTE:** 

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
- 3) JEDEC REFERENCE IS MO-220.
- 4) DRAWING IS NOT TO SCALE.

#### **RECOMMENDED LAND PATTERN**



#### **PACKAGE INFORMATION**

## QFN-13 (2.5mmx3mm) Wettable Flank



**TOP VIEW** 



**BOTTOM VIEW** 



**SIDE VIEW** 



**SECTION A-A** 



#### **NOTE:**

- 1) THE LEAD SIDE IS WETTABLE.
- 2) ALL DIMENSIONS ARE IN MILLIMETERS.
- 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220.
- 5) DRAWING IS NOT TO SCALE.

#### **RECOMMENDED LAND PATTERN**

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.