### **Freescale Semiconductor Technical Data**

Document Number: MPC603E7TEC Rev. 5, 09/2011

# **PowerPC 603e RISC Microprocessor Family: PID7t-603e Hardware Specifications**

The PowerPC™ 603e microprocessor is an implementation of the PowerPC family of reduced instruction set computing (RISC) microprocessors. In this document, the term '603e' is used as an abbreviation for the PowerPC 603e microprocessor. The PowerPC 603e microprocessors are available from Freescale as MPC603e.

The 603e is implemented in several semiconductor fabrication processes. Different processes may require different supply voltages and may have other electrical differences but will have the same functionality. As a technical designator to distinguish between 603e implementations in various processes, a prefix composed of the processor version register (PVR) value and a process identifier (PID) is assigned to the various implementations as shown in [Table 1](#page-1-0).

This document describes the pertinent physical characteristics of the PID7t-603e from Freescale. For functional characteristics of the 603e, refer to the *PowerPC 603e RISC Microprocessor User's Manual*.

To locate any published errata or updates for this document, refer to the website at www.freescale.com.

#### **Contents**





<span id="page-1-0"></span>

| Technical<br><b>Designator</b> | <b>Process</b>           | <b>Core Voltage</b><br>(V) | I/O Voltage<br>(V) | 5-Volt<br><b>Tolerant</b> | <b>Part Number</b>    |  |
|--------------------------------|--------------------------|----------------------------|--------------------|---------------------------|-----------------------|--|
| PID6-603e                      | 0.5 µm CMOS, 4LM         | 3.3                        | 3.3                | Yes                       | MPC603E               |  |
| PID7v-603e                     | 0.35 µm CMOS, 5LM        | 2.5                        | 3.3                | Yes                       | XPC603P (end-of-life) |  |
| PID7t-603e                     | $0.29 \mu m$ CMOS, $5LM$ | 2.5                        | 3.3                | Yes                       | MPC603R               |  |

**Table 1. PowerPC 603e Microprocessors from Freescale**

# <span id="page-1-1"></span>**1 Overview**

The 603e is a low-power implementation of the PowerPC microprocessor family of RISC microprocessors. The 603e implements the 32-bit portion of the PowerPC architecture specification that provides 32-bit effective addresses, integer data types of 8, 16, and 32 bits, and floating-point data types of 32 and 64 bits. For 64-bit PowerPC microprocessors, the PowerPC architecture provides 64-bit integer data types, 64-bit addressing, and other features required to complete the 64-bit architecture.

The 603e provides four software controllable power-saving modes. Three of the modes (the nap, doze, and sleep) are static in nature, and progressively reduce the amount of power dissipated by the processor. The fourth is a dynamic power management mode that causes the functional units in the 603e to automatically enter a low-power mode when the functional units are idle without affecting operational performance, software execution, or any external hardware.

The 603e is a superscalar processor capable of issuing and retiring as many as three instructions per clock. Instructions can execute out of order for increased performance; however, the 603e makes completion appear sequential.

The 603e integrates five execution units—an integer unit (IU), a floating-point unit (FPU), a branch processing unit (BPU), a load/store unit (LSU), and a system register unit (SRU). The ability to execute five instructions in parallel and the use of simple instructions with rapid execution times yield high efficiency and throughput for 603e-based systems. Most integer instructions execute in one clock cycle. The FPU is pipelined, so a single-precision multiply-add instruction can be issued every clock cycle.

The 603e provides independent on-chip, 16-Kbyte, four-way set-associative, physically addressed caches for instructions and data and on-chip instruction and data memory management units (MMUs). The MMUs contain 64-entry, two-way, set-associative data and instruction translation lookaside buffers (DTLB and ITLB) that provide support for demand-paged virtual memory address translation and variable-sized block translation. The TLBs and caches use a least-recently used (LRU) replacement algorithm. The 603e also supports block address translation through the use of two independent instruction and data block address translation (IBAT and DBAT) arrays of four entries each. Effective addresses are compared simultaneously with all four entries in the BAT array during block translation. In accordance with the PowerPC architecture, if an effective address hits in both the TLB and BAT array, the BAT translation takes priority.

The 603e has a selectable 32- or 64-bit data bus and a 32-bit address bus. The 603e interface protocol allows multiple masters to compete for system resources through a central external arbiter. The 603e provides a three-state coherency protocol that supports the exclusive, modified, and invalid cache states. This protocol is a compatible subset of the MESI (modified/exclusive/shared/invalid) four-state protocol and operates coherently in systems that contain four-state caches. The 603e supports single-beat and burst data transfers for memory accesses, and supports memory-mapped I/O.

The 603e uses an advanced, 2.5/3.3-V CMOS process technology and maintains full interface compatibility with TTL devices. The PID7t-603e is offered in both PBGA and CBGA packages. The CBGA package supports speed bins of 200, 266, and 300 MHz. The PBGA package is a pin-compatible drop in replacement for the CBGA; however, this package only supports speeds up to 200 MHz.

# <span id="page-2-0"></span>**2 Features**

This section summarizes features of the 603e's implementation of the PowerPC architecture. Major features of the 603e are as follows:

- High-performance, superscalar microprocessor
	- As many as three instructions issued and retired per clock
	- As many as five instructions in execution per clock
	- Single-cycle execution for most instructions
	- Pipelined FPU for all single-precision and most double-precision operations
- Five independent execution units and two register files
	- BPU featuring static branch prediction
	- $-$  A 32-bit IU
	- Fully IEEE 754-compliant FPU for both single- and double-precision operations
	- LSU for data transfer between data cache and GPRs and FPRs
	- SRU that executes condition register (CR), special-purpose register (SPR) instructions, and integer add/compare instructions
	- 32 GPRs for integer operands
	- 32 FPRs for single- or double-precision operands
- High instruction and data throughput
	- Zero-cycle branch capability (branch folding)
	- Programmable static branch prediction on unresolved conditional branches
	- Instruction fetch unit capable of fetching two instructions per clock from the instruction cache
	- A six-entry instruction queue that provides lookahead capability
	- Independent pipelines with feed-forwarding that reduces data dependencies in hardware
	- 16-Kbyte data cache—four-way, set-associative physically addressed; LRU replacement algorithm
	- 16-Kbyte instruction cache—four-way, set-associative physically addressed; LRU replacement algorithm
	- Cache write-back or write-through operation programmable on a per page or per block basis
	- BPU that performs CR lookahead operations
	- Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte segment size

#### **General Parameters**

- A 64-entry two-way, set-associative ITLB
- A 64-entry two-way, set-associative DTLB
- Four-entry data and instruction BAT arrays providing 128-Kbyte to 256-Mbyte blocks
- Software table search operations and updates supported through fast trap mechanism
- 52-bit virtual and 32-bit physical address
- Facilities for enhanced system performance
	- A 32- or 64-bit split-transaction external data bus with burst transfers
	- Support for one-level address pipelining and out-of-order bus transactions
- Integrated power management
	- Low-power 2.5/3.3-volt design
	- Internal processor/bus clock multiplier that provides  $2:1, 2.5:1, 3:1, 3.5:1, 4:1, 4.5:1, 5:1, 5:5:1$ , and 6:1 ratios
	- Three power-saving modes: doze, nap, and sleep
	- Automatic dynamic power reduction when internal functional units are idle
- In-system testability and debugging features through JTAG boundary-scan capability

# <span id="page-3-0"></span>**3 General Parameters**

The following list provides a summary of the general parameters of the PID7t-603e:



# <span id="page-3-1"></span>**4 Electrical and Thermal Characteristics**

This section provides the AC and DC electrical specifications and thermal characteristics for the PID7t-603e.

# **4.1 DC Electrical Characteristics**

The tables in this section describe the PID7t-603e DC electrical characteristics. This table provides the absolute maximum ratings.





**Note:** 

1. Functional and tested operating conditions are given in [Table 3](#page-4-0). Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

2. **Caution**:  $V_{in}$  must not exceed OV<sub>dd</sub> by more than 2.5 V at any time, including during power-on reset.

3. **Caution**: OV<sub>dd</sub> must not exceed V<sub>dd</sub>/AV<sub>dd</sub> by more than 1.2 V at any time, including during power-on reset.

4. **Caution**: V<sub>dd</sub>/AV<sub>dd</sub> must not exceed OV<sub>dd</sub> by more than 0.4 V at any time, including during power-on reset.

<span id="page-4-0"></span>This table provides the recommended operating conditions for the PID7t-603e.

### **Table 3. Recommended Operating Conditions**



**Note:** These are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

This table provides the package thermal characteristics for the PID7t-603e.

### **Table 4. Package Thermal Characteristics**



**Note:** For more about thermal management, see [Section 8, "System Design Information.](#page-19-0)"

This table provides the DC electrical characteristics for the PID7t-603e.



 $\rm V_{dd}$  = AV $_{dd}$  = 2.5 ± 5% V dc, OV $_{dd}$  = 3.3 ± 5% V dc, GND = 0 V dc, 0  $\leq$  Tj  $\leq$  105 °C



#### **Notes**:

1. Excludes test signals (LSSD\_MODE, L1\_TSTCLK, L2\_TSTCLK, and JTAG signals).

2. The leakage is measured for nominal OV<sub>dd</sub> and V<sub>dd</sub> or both OV<sub>dd</sub> and V<sub>dd</sub> must vary in the same direction (for example, both OV<sub>dd</sub> and V<sub>dd</sub> vary by either +5% or -5%).

3. Capacitance is periodically sampled rather than 100% tested.

This table provides the power consumption for the PID7t-603e.







#### **Table 6. Power Consumption (continued)**

**Note:** 

1. These values apply for all valid PLL\_CFG[0-3] settings and do not include output driver power (OV<sub>dd</sub>) or analog supply power (AV<sub>dd</sub>). OV<sub>dd</sub> power is system dependent but is typically  $\leq$  10% of V<sub>dd</sub>. Worst-case AV<sub>dd</sub> = 15 mW.

2. Typical power is an average value measured at  $V_{dd} = AV_{dd} = 2.5 V$ , OV $_{dd} = 3.3 V$ , in a system executing typical applications and benchmark sequences.

3. Maximum power is measured at 2.625 V using a worst-case instruction mix.

## **4.2 AC Electrical Characteristics**

This section provides the AC electrical characteristics for the PID7t-603e. These specifications are for 200, 266, and 300 MHz processor speed grades. The processor core frequency is determined by the bus (SYSCLK) frequency and the settings of the PLL\_CFG[0–3] signals. All timings are specified respective to the rising edge of SYSCLK. PLL\_CFG signals should be set prior to power up and not altered afterwards.

### <span id="page-6-0"></span>**4.2.1 Clock AC Specifications**

This table provides the clock AC timing specifications as defined in [Figure 1](#page-7-0). After fabrication, parts are sorted by maximum processor core frequency as shown in [Section 4.2.1, "Clock AC Specifications,](#page-6-0)" and tested for conformance to the AC specifications for that frequency. Parts are sold by maximum processor core frequency; see [Section 9, "Ordering Information](#page-28-0)."

### **Table 7. Clock AC Timing Specifications**

<span id="page-6-1"></span> $V_{dd} = AV_{dd} = 2.5 \pm 5\% \text{ V}$  dc,  $OV_{dd} = 3.3 \pm 5\% \text{ V}$  dc,  $GND = 0 \text{ V}$  dc,  $0 \le Tj \le 105 \text{ °C}$ 





 $V_{dd} = AV_{dd} = 2.5 \pm 5\% \text{ V}$  dc,  $OV_{dd} = 3.3 \pm 5\% \text{ V}$  dc,  $GND = 0 \text{ V}$  dc,  $0 \le Tj \le 105 \text{ °C}$ 



**Note:** 

1. **Caution**: The SYSCLK frequency and PLL\_CFG[0–3] settings must be chosen such that the resulting SYSCLK (bus) frequency, CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0–3] signal description in [Section 8, "System Design Information,](#page-19-0)" for valid PLL\_CFG[0–3] settings.

- 2. Rise and fall times for the SYSCLK input are measured from 0.4 V to 2.4 V.
- 3. Timing is guaranteed by design and characterization, and is not tested.
- 4. Cycle-to-cycle jitter, and is guaranteed by design. The total input jitter (short term and long term combined) must be under ±150 ps to guarantee the input/output timing of [Section 4.2.2, "Input AC Specifications,](#page-7-1)" and [Section 4.2.3, "Output AC](#page-9-1)  [Specifications.](#page-9-1)"
- 5. Relock timing is guaranteed by design and characterization, and is not tested. PLL-relock time is the maximum time required for PLL lock after a stable V<sub>dd</sub>, OV<sub>dd</sub>, AV<sub>dd</sub>, and SYSCLK are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL-relock time (100  $\mu$ s) during the power-on reset sequence.
- 6. Operation below 150 MHz is supported only by PLL\_CFG[0–3] = 0b0101. Refer to [Section 8.1, "PLL Configuration](#page-20-0)" for additional information.

This figure provides the SYSCLK input timing diagram.



VM = Midpoint Voltage (1.4 V)

**Figure 1. SYSCLK Input Timing Diagram**

### <span id="page-7-1"></span><span id="page-7-0"></span>**4.2.2 Input AC Specifications**

This table provides the input AC timing specifications for the PID7t-603e as defined in [Figure 2](#page-8-0) and [Figure 3](#page-9-0).

### **Table 8. Input AC Timing Specifications<sup>1</sup>**

 $V_{dd} = AV_{dd} = 2.5 \pm 5\% \text{ V}$  dc,  $OV_{dd} = 3.3 \pm 5\% \text{ V}$  dc,  $GND = 0 \text{ V}$  dc,  $0 \le Tj \le 105^{\circ}$  C



#### **Note:**

- 1. Input specifications are measured from the TTL level (0.8 or 2.0 V) of the signal in question to the 1.4 V of the rising edge of the input SYSCLK. Input and output timings are measured at the pin.
- 2. Address/data/transfer attribute input signals are composed of the following—A[0–31], AP[0–3], TT[0–4], TC[0–1], TBST, TSIZ[0–2], GBL, DH[0–31], DL[0–31], DP[0–7].
- 3. All other input signals are composed of the following—TS, ABB, DBB, ARTRY, BG, AACK, DBG, DBWO, TA, DRTRY, TEA, DBDIS, HRESET, SRESET, INT, SMI, MCP, TBEN, QACK, TLBISYNC.
- 4. The setup and hold time is with respect to the rising edge of HRESET (see [Figure 3\)](#page-9-0).
- 5. t<sub>sysclk</sub> is the period of the external clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (in nanoseconds) of the parameter in question.
- 6. These values are guaranteed by design, and are not tested.
- 7. This specification is for configuration mode only. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the power-on reset sequence.

This figure provides the input timing diagram for the PID7t-603e.

<span id="page-8-0"></span>

VM = Midpoint Voltage (1.4 V)

**Figure 2. Input Timing Diagram**

This figure provides the mode select input timing diagram for the PID7t-603e.



VM = Midpoint Voltage (1.4 V)

### **Figure 3. Mode Select Input Timing Diagram**

### <span id="page-9-1"></span><span id="page-9-0"></span>**4.2.3 Output AC Specifications**

This table provides the output AC timing specifications for the PID7t-603e as defined in [Figure 4](#page-10-0).



 $\rm V_{dd}$  = AV $\rm_{dd}$  = 2.5  $\pm$  5% V dc, OV $\rm_{dd}$  = 3.3  $\pm$  5%, GND = 0 V dc, 0  $\leq$  Tj  $\leq$  105 °C, CL = 50 pF (unless otherwise noted)



### **Table 9. Output AC Timing Specifications<sup>1</sup> (continued)**

 $V_{dd} = AV_{dd} = 2.5 \pm 5\%$  V dc,  $OV_{dd} = 3.3 \pm 5\%$ , GND = 0 V dc,  $0 \le Tj \le 105$  °C, C<sub>L</sub> = 50 pF (unless otherwise noted)



**Note:** 

- 1. All output specifications are measured from the 1.4 V of the rising edge of SYSCLK to the TTL level (0.8 V or 2.0 V) of the signal in question. Both input and output timings are measured at the pin (see [Figure 4](#page-10-0)).
- 2. This minimum parameter assumes  $C_{L} = 0$  pF.
- 3. SYSCLK to output valid (5.5 V to 0.8 V) includes the extra delay associated with discharging the external voltage from 5.5 V to 0.8 V instead of from  $V_{dd}$  to 0.8 V (5-V CMOS levels instead of 3.3-V CMOS levels).
- 4. t<sub>sysclk</sub> is the period of the external bus clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (in nanoseconds) of the parameter in question.
- 5. Output signal transitions from GND to 2.0 V or  $V_{dd}$  to 0.8 V.
- 6. Nominal precharge width for  $\overline{ABB}$  and  $\overline{DBB}$  is 0.5 t<sub>sysclk</sub>.
- 7. Nominal precharge width for  $\overline{\text{ARTRY}}$  is 1.0 t<sub>sysclk</sub>.

This figure provides the output timing diagram for the PID7t-603e.



## <span id="page-10-0"></span>**4.3 JTAG AC Timing Specifications**

This table provides the JTAG AC timing specifications as defined in [Figure 5](#page-11-0)[–Figure 8.](#page-12-0)

### **Table 10. JTAG AC Timing Specifications**

 $\rm V_{dd}$  = AV<sub>dd</sub> = 2.5 ± 5% V dc, OV<sub>dd</sub> = 3.3 ± 5%, GND = 0 V dc, 0 ≤ Tj ≤ 105° C, C<sub>L</sub> = 50 pF



#### **Note:**

1. TRST is an asynchronous signal. The setup time is for test purposes only.

2. Non-test signal input timing with respect to TCK.

3. Non-test signal output timing with respect to TCK.

This figure provides the JTAG clock input timing diagram.

<span id="page-11-0"></span>

**Figure 5. JTAG Clock Input Timing Diagram** VM = Midpoint Voltage (1.4 V)

This figure provides the TRST timing diagram.



**Figure 6. TRST Timing Diagram**

This figure provides the boundary-scan timing diagram.



**Figure 7. Boundary-Scan Timing Diagram**

This figure provides the test access port timing diagram.



<span id="page-12-0"></span>

# <span id="page-13-0"></span>**5 Pin Assignments**

Part A of [Figure 9](#page-14-1) shows the pinout of the CBGA package as viewed from the top surface. Part B shows the side profile of the CBGA package to indicate the direction of the top surface view. The PBGA package has an identical pinout. Part C shows the side profile of the PBGA package to indicate the direction of the top surface view.

**Part A**



**Part B**



**Figure 9. Pinout of the CBGA and PBGA Packages as Viewed from the Top Surface**

# <span id="page-14-1"></span><span id="page-14-0"></span>**6 Pinout Listings**

This table provides the pinout listing for the 603e CBGA and PBGA packages.



<span id="page-14-2"></span>





**Table 11. Pinout Listing for the 255-Pin CBGA and PBGA Packages (continued)**

| <b>Signal Name</b>      | <b>Pin Number</b>                                                                                     | <b>Active</b> | <b>VO</b> |
|-------------------------|-------------------------------------------------------------------------------------------------------|---------------|-----------|
| <b>TS</b>               | J13                                                                                                   | Low           | 1/O       |
| $TSIZ[0-2]$             | A13, D10, B12                                                                                         | High          | $\circ$   |
| $TT[0-4]$               | B13, A15, B16, C14, C15                                                                               | High          | I/O       |
| <b>WT</b>               | D <sub>02</sub>                                                                                       | Low           | $\circ$   |
| $V_{DD}$ <sup>2</sup>   | F06, F08, F09, F11, G07, G10, H06, H08, H09, H11, J06, J08, J09, J11, K07, K10, L06,<br>L08, L09, L11 |               |           |
| VOLTDETGND <sup>3</sup> | F <sub>03</sub>                                                                                       | Low           | $\circ$   |

**Note:** 

1. These are test signals for factory use only and must be pulled up to  $OV_{dd}$  for normal machine operation.

2.  $\text{OV}_{\text{dd}}$  inputs supply power to the I/O drivers and  $\text{V}_{\text{dd}}$  inputs supply power to the processor core.

3. NC (no-connect) in the PID6-603e; internally tied to GND in the PID7v-603e and PID7t-603e CBGA and PBGA package to indicate to the power supply that a low-voltage processor is present.

# <span id="page-16-0"></span>**7 Package Descriptions**

The following sections provide the CBGA and PBGA package parameters and the mechanical dimensions for the 603e.

## **7.1 CBGA Package Description**

The following sections provide the package parameters and mechanical dimensions for the CBGA package.

### **7.1.1 Package Parameters**

The package parameters are as provided in the following list. The package type is 21 mm x 21 mm, 255-lead ceramic ball grid array (CBGA).



**Package Descriptions**

## **7.1.2 Mechanical Dimensions of the CBGA Package**

This figure provides the mechanical dimensions and bottom surface nomenclature of the CBGA package.



**Figure 10. Mechanical Dimensions and Bottom Surface Nomenclature of the CBGA Package**

## **7.2 PBGA Package Description**

The following sections provide the package parameters and mechanical dimensions.

## **7.2.1 Package Parameters**

The package type is 23 mm x 23 mm, 255-lead plastic ball grid array (PBGA).

Package outline 23 mm x 23 mm



### **7.2.2 Mechanical Dimensions of the PBGA Package**

This figure shows the non-JEDEC package mechanical dimensions and bottom surface nomenclature.



**Figure 11. Package Dimensions for the Plastic Ball Grid Array (PBGA)—non-JEDEC Standard**

<span id="page-18-0"></span>Note that [Table 11](#page-14-2) lists the pinout to this non-JEDEC standard in order to be consistent with the CBGA pinout. This figure shows the JEDEC package dimensions of the PBGA package.



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. DIMENSIONS IN MILLIMETERS.<br>3. DIMENSION **b** IS MEASURED AT
- 3. DIMENSION b IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO PRIMARY DATUM C.
- 4. PRIMARY DATUM C AND THE SEATING PLANE ARE



### **CASE 1167-01**



<span id="page-19-1"></span>Note that the pin numberings shown in [Figure 12](#page-19-1) do not match [Table 11](#page-14-2); the pinout of the non-JEDEC standard package (and the CBGA pinout) is shown in [Figure 11](#page-18-0). Note that [Figure 11](#page-18-0) should be used in conjunction with [Table 11](#page-14-2) for the complete pinout description.

# <span id="page-19-0"></span>**8 System Design Information**

This section provides electrical and thermal design recommendations for successful application of 603e.

# <span id="page-20-0"></span>**8.1 PLL Configuration**

The 603e PLL is configured by the PLL\_CFG[0–3] signals. For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and VCO frequency of operation. The PLL configuration for the PID7t-603e is shown in this table for nominal frequencies.





**Note:** 

1. Some PLL configurations may select bus, CPU, or VCO frequencies which are not supported; see [Section 4.2.1, "Clock](#page-6-0)  [AC Specifications](#page-6-0)," for valid SYSCLK and VCO frequencies.

2. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly, the PLL is disabled, and the bus mode is set for 1:1 mode operation. This mode is intended for factory use only.

**Note**: The AC timing specifications given in this document do not apply in PLL-bypass mode.

3. In clock-off mode, no clocking occurs inside the 603e regardless of the SYSCLK input.

4. 80 MHz operation is not supported for the PBGA package (see [Table 7](#page-6-1)).

## **8.2 PLL Power Supply Filtering**

The AV<sub>dd</sub> power signal is provided on the 603e to provide power to the clock generation phase-locked loop. To ensure stability of the internal clock, the power supplied to the  $AV_{dd}$  input signal should be filtered

#### **System Design Information**

using a circuit similar to the one shown in [Figure 13](#page-21-0). The circuit should be placed as close as possible to the AV $_{dd}$  pin to ensure it filters out as much noise as possible. The 0.1  $\mu$ F capacitor should be closest to the AV<sub>dd</sub> pin, followed by the 10  $\mu$ F capacitor, and finally the 10  $\Omega$  resistor to V<sub>dd</sub>. These traces should be kept short and direct.



**Figure 13. PLL Power Supply Filter Circuit**

## <span id="page-21-0"></span>**8.3 Decoupling Recommendations**

Due to the 603e's dynamic power management feature, large address, data buses, and high-operating frequencies, it can generate transient power surges and high-frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the 603e system. It requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer places at least one decoupling capacitor at each  $V_{dd}$  and  $OV_{dd}$  pin of the 603e. It is also recommended that these decoupling capacitors receive their power from separate  $V_{dd}$ ,  $OV_{dd}$ , and GND power planes in the PCB, utilizing short traces to minimize inductance.

These capacitors should vary in value from 220 pF to 10  $\mu$ F to provide both high- and low-frequency filtering, and should be placed as close as possible to their associated  $V_{dd}$  or  $OV_{dd}$  pin. Suggested values for the V<sub>dd</sub> pins are: 220 pF (ceramic), 0.01  $\mu$ F (ceramic), and 0.1  $\mu$ F (ceramic). Suggested values for the OV<sub>dd</sub> pins are: 0.01  $\mu$ F (ceramic), 0.1  $\mu$ F (ceramic), and 10  $\mu$ F (tantalum). Only SMT capacitors should be used to minimize lead inductance.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{dd}$  and  $OV_{dd}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should also have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100  $\mu$ F (AVX TPS tantalum) or 330  $\mu$ F (AVX TPS tantalum).

## **8.4 Connection Recommendations**

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to  $V_{dd}$ . Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external  $V_{dd}$ ,  $OV_{dd}$ , and GND pins of the 603e.

## **8.5 Pull-up Resistor Requirements**

The 603e requires high-resistive (weak: 10 K $\Omega$ ) pull-up resistors on several control signals of the bus interface to maintain the control signals in the negated state after they have been actively negated and released by the 603e or other bus master. These signals are:  $\overline{TS}$ ,  $\overline{ABB}$ ,  $\overline{DBB}$ , and  $\overline{ARTRY}$ .

In addition, the 603e has three open-drain style outputs that require pull-up resistors (weak or stronger: 4.7 K $\Omega$ –10 K $\Omega$ ) if they are used by the system. These signals are: APE, DPE, and CKSTP OUT.

During inactive periods on the bus, the address and transfer attributes on the bus are not driven by any master and may float in the high-impedance state for relatively long periods of time. Since the 603e must continually monitor these signals for snooping, this float condition may cause excessive power draw by the input receivers on the 603e. It is recommended that these signals be pulled up through weak (10 K $\Omega$ ) pull-up resistors or restored in some manner by the system. The snooped address and transfer attribute inputs are—A[0–31], AP[0–3], TT[0–4], TBST, and GBL.

The data bus input receivers are normally turned off when no read operation is in progress and do not require pull-up resistors on the data bus.

## <span id="page-22-0"></span>**8.6 Thermal Management Information**

This section provides thermal management information for the CBGA and PBGA packages for air-cooled applications. Proper thermal control design is primarily dependent upon the system-level design—the heat sink, airflow and thermal interface material.

This figure shows the upper and lower limits of the die junction-to-ambient thermal resistance for both package styles. The lower limit is shown for the case of a densely populated PCB with high thermal loading of adjacent and neighboring components.





To reduce the die-junction temperature, heat sinks may be attached to the package by several methods—adhesive, spring clip to holes in the printed-circuit board or package, and mounting clip and screw assembly (both CBGA and PGBA packages); see [Figure 15](#page-24-0).

### **CAUTION**

While choosing a heat sink attachment method, any attachment mechanism should not degrade the package structural integrity and/or the package-to-board interconnect reliability. For additional general information, see this paper—*Investigation of Heat Sink Attach Methodologies and the Effects on Package Structural Integrity and Interconnect Reliability*.





<span id="page-24-0"></span>The board designer can choose between several types of commercially available heat sinks to place on the 603e. Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost.

## **8.6.1 Internal Package Conduction Resistance**

For this packaging technology, the intrinsic thermal conduction resistance (as shown in [Table 3\)](#page-4-0) versus the external thermal resistance paths are shown in this figure for a package with an attached heat sink mounted to a PCB.



(Note the internal versus external package resistance)

**Figure 16. Package with Heat Sink Mounted to a Printed-Circuit Board** 

### <span id="page-25-0"></span>**8.6.2 Thermal Interface Materials**

A thermal interface material is recommended at the package lid-to-heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, as shown in [Figure 17.](#page-26-0) The thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. That is, the bare joint results in a thermal resistance approximately seven times greater than the thermal grease joint. Therefore, the synthetic grease offers the best thermal performance, considering the low-interface pressure. Of course, the selection of any thermal interface material depends on many factors—thermal performance requirements, manufacturability, service temperature, dielectric properties, cost, etc.



**Figure 17. Thermal Performance of Select Thermal Interface Material**

<span id="page-26-0"></span>The board designer can choose between several types of thermal interface. Heat sink adhesive materials should be selected based upon high conductivity, yet adequate mechanical strength to meet equipment shock/vibration requirements.

### **8.6.3 Heat Sink Selection Example**

For preliminary heat sink sizing, the die-junction temperature can be expressed as follows:

$$
T_j = T_a + T_r + (\theta_{jc} + \theta_{int} + \theta_{sa}) * P_d
$$
 Eqn. 1

where:

 $T_i$  is the die-junction temperature

 $T_a$  is the inlet cabinet ambient temperature

 $T_r$  is the air temperature rise within the computer cabinet

 $\theta_{\rm ic}$  is the die junction-to-case thermal resistance

 $\theta_{\text{int}}$  is the adhesive or interface material thermal resistance

 $\theta_{sa}$  is the heat sink base-to-ambient thermal resistance

 $P_d$  is the power dissipated by the device

#### **System Design Information**

During operation the die-junction temperatures  $(T_j)$  should be maintained less than the value specified in [Table 3](#page-4-0). The temperature of the air cooling the component greatly depends upon the ambient inlet air temperature and the air temperature rise within the electronic cabinet. An electronic cabinet inlet-air temperature  $(T_a)$  may range from 30 to 40 °C. The air temperature rise within a cabinet  $(T_r)$  may be in the range of 5 to 10 °C. The thermal resistance of the thermal interface material  $(\theta_{int})$  is typically about 1 °C/W. Assuming a T<sub>a</sub> of 30 °C, a T<sub>r</sub> of 5 °C a CBGA package  $\theta_{jc}$  = 0.095, and a power consumption (P<sub>d</sub>) of 3.0 Watts, the following expression for  $T_j$  is obtained:

Die-junction temperature:  $T_j = 30 \degree C + 5 \degree C + (0.095 \degree C/W + 1.0 \degree C/W + R_{sa}) * 3.0 W$ . For example, the heat sink-to-ambient thermal resistance  $(R_{sa})$  versus airflow velocity is shown in this figure.



**Figure 18. Example of Heat Sink-to-Ambient Thermal Resistance Versus Airflow Velocity**

Assuming an air velocity of 0.5 m/s, we have an effective  $R_{sa}$  of 7 °C/W, thus

$$
T_j = 30^{\circ}\text{C} + 5^{\circ}\text{C} + (0.095 \text{ }^{\circ}\text{C/W} + 1.0 \text{ }^{\circ}\text{C/W} + 7 \text{ }^{\circ}\text{C/W}) \text{ }^{\star} \text{ } 3.0 \text{ W},
$$
 Eqn. 2

resulting in a die-junction temperature of approximately 60 °C which is well within the maximum operating temperature of the component.

For a PBGA package, and assuming a T<sub>a</sub> of 30 °C, a T<sub>r</sub> of 5 °C a PBGA package  $\theta_{jc} = 8$ , and a power consumption ( $P_d$ ) of 3.0 Watts, the following expression for die-junction temperature,  $T_j$ , is obtained as:

$$
T_j = 30 \text{ °C} + 5 \text{ °C} + (8 \text{ °C/W} + 1.0 \text{ °C/W} + R_{sa}) \text{ * } 3.0 \text{ W}
$$
 \t\t\tEqn. 3

Assuming an air velocity of 0.5 m/s, we have an effective  $R_{sa}$  of 7 °C/W, thus

### $T_j = 30^{\circ}\text{C} + 5^{\circ}\text{C} + (8^{\circ}\text{C/W} + 1.0^{\circ}\text{C/W} + 7^{\circ}\text{C/W})$  \* 3.0 W, Eqn. 4

resulting in a die-junction temperature of approximately 83 °C that is well within the maximum operating temperature of the component. Commercially available heat sinks have different heat sink-to-ambient thermal resistances, and may or may not need air flow.

Though the die junction-to-ambient and the heat sink-to-ambient thermal resistances are a common figure-of-merit used for comparing the thermal performance of various microelectronic packaging technologies, one should exercise caution when only using this metric in determining thermal management because no single parameter can adequately describe three-dimensional heat flow. The final die-junction operating temperature is not only a function of the component-level thermal resistance, but the system-level design and its operating conditions. In addition to the component's power consumption, a number of factors affect the final operating die-junction temperature—airflow, board population (local heat flux of adjacent components), heat sink efficiency, heat sink attach, heat sink placement, next-level interconnect technology, system air temperature rise, altitude, etc.

Due to the complexity and the many variations of system-level boundary conditions for today's microelectronic equipment, the combined effects of the heat transfer mechanisms (radiation, convection, and conduction) may vary widely. For these reasons, we recommend using conjugate heat transfer models for the board, as well as, system-level designs. To expedite system-level thermal analysis, several "compact" thermal-package models are available within FLOTHERM®. These are available upon request.

# <span id="page-28-0"></span>**9 Ordering Information**

This figure provides the part numbering nomenclature for the PID7t-603e. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office.

In addition to the processor frequency, the part numbering scheme also consists of a part modifier and application modifier. The part modifier indicates any enhancement(s) in the part from the original design. The application modifier may specify special bus frequencies or application conditions. Each part number also contains a revision code. This refers to the die mask revision number and is specified in the part numbering scheme for identification purposes only.

<span id="page-28-1"></span>

**Figure 19. Part Number Key**

# <span id="page-29-0"></span>**10 Revision History**

This table summarizes revision history for this document.



### **Table 13. Document Revision History**

• Deleted thermal heat sink and thermal interface vendor details from [8.6/-23](#page-22-0) and [8.6.2/-26](#page-25-0).

#### **How to Reach Us:**

**Home Page:**  www.freescale.com

**email:**  support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 1-800-521-6274 480-768-2130 support@freescale.com

#### **Europe, Middle East, and Africa:**

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### **Japan:**

Freescale Semiconductor Japan Ltd. **Headquarters** ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 3 5437 9125 support.japan@freescale.com

#### **Asia/Pacific:**

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### **For Literature Requests Only:**

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC603E7TEC Rev. 5 09/2011

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, CodeWarrior, PowerQUICC, and StarCore are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2011 Freescale Semiconductor, Inc.

