

# H-Bridge and Dual Half Bridge Driver IC





### **Features**

- PWM/DIR-interface drives 4 N-Channel Power MOSFETs
- Unlimited D.C. switch on time of low and high-side MOSFETs
- 0 ... 95% at 20 kHz & 100% duty cycle of high-side MOSFETs
- 0 ... 100% duty cycle of low-side MOSFETs
- Additional output to drive a reverse polarity protection N-MOSFET
- Current sense OPAMP
- · Low quiescent current mode
- Internal shoot through protection
- · Adjustable dead time
- 1-bit diagnosis / ERR
- Overcurrent warning based on current sense OPAMP with fixed warning level
- Analog adjustable short circuit protection levels via SCDL pin with open pin detection
- · Overtemperature warning
- Overvoltage warning
- · Undervoltage warning and shutdown
- Green Product (RoHS compliant)
- AEC Qualified

# **Potential applications**

General automotive applications.

# **Product validation**

Qualified for automotive applications. Product validation according to AEC-Q100/101.

# **Description**

Typical applications are fans, pumps and electric power steering. The TLE7181EM is designed for a 12 V power net.



# H-Bridge and Dual Half Bridge Driver IC



# Table 1 Product summary

| Parameter                               | Symbol            | Values      |  |
|-----------------------------------------|-------------------|-------------|--|
| Specified operating voltage             | $V_{SOP}$         | 7.0 V 34 V  |  |
| Junction temperature                    | T <sub>j</sub>    | -40°C 150°C |  |
| Maximum output source resistance        | R <sub>Sou</sub>  | 13.5 Ω      |  |
| Maximum output sink resistance          | R <sub>Sink</sub> | 9 Ω         |  |
| Maximum quiescent current <sup>1)</sup> | I <sub>QVS</sub>  | 8 μΑ        |  |

<sup>1)</sup> Typical value at  $T_j = 25^{\circ}C$ 

| Туре      | Package    | Marking   |
|-----------|------------|-----------|
| TLE7181EM | PG-SSOP-24 | TLE7181EM |

# H-Bridge and Dual Half Bridge Driver IC



# **Table of Contents**

|                | Features                                    | . 1 |
|----------------|---------------------------------------------|-----|
|                | Potential applications                      | . 1 |
|                | Product validation                          | . 1 |
|                | Description                                 | . 1 |
|                | Table of Contents                           | . 3 |
| 1              | Block diagram                               | . 5 |
| 2              | Pin configuration                           | . 6 |
| 2.1<br>2.2     | Pin assignment                              | . 6 |
| 3              | General product characteristics             | . 8 |
| 3.1            | Absolute maximum ratings                    |     |
| 3.2            | Functional range                            |     |
| 3.3            | Thermal resistance                          | 10  |
| 3.3.1          | Default state of inputs                     | 11  |
| 4              | Description and electrical characteristics  | 12  |
| 4.1            | MOSFET driver                               |     |
| 4.1.1          | Driving MOSFET output stages                |     |
| 4.1.2          | MOSFET output stages                        |     |
| 4.1.3          | Dead time                                   |     |
| 4.1.4          | Bootstrap principle                         |     |
| 4.1.5          | 100% D.C. charge pumps                      |     |
| 4.1.6          | Reverse polarity protection of motor bridge |     |
| 4.1.7<br>4.1.8 | Sleep mode                                  |     |
| 4.1.0<br>4.2   | Electrical characteristics                  |     |
| 4.2<br>4.3     | Protection and diagnostic functions         |     |
| 4.3.1          | State diagram of different operation modes  |     |
| 4.3.2          | Short circuit protection                    |     |
| 4.3.3          | SCDL pin open detection                     |     |
| 4.3.4          | Vs and VDH overvoltage warning              |     |
| 4.3.5          | VS undervoltage shutdown                    |     |
| 4.3.6          | VREG undervoltage warning                   | 20  |
| 4.3.7          | Overtemperature warning                     | 21  |
| 4.3.8          | Overcurrent warning                         |     |
| 4.3.9          | Passive Gxx clamping                        |     |
| 4.3.10         | ERR pin                                     |     |
| 4.3.11         | Electrical characteristics                  |     |
| 4.4            | Shunt signal conditioning                   |     |
| 4.4.1          | Electrical characteristics                  |     |
| 5              | Application information                     |     |
| 5.1            | Layout guidelines                           |     |
| 5.2            | Further application information             | 28  |
| 6              | Package information                         | 29  |

# H-Bridge and Dual Half Bridge Driver IC



| 7 I | Revision history 3 | 30 |
|-----|--------------------|----|
|-----|--------------------|----|



**Block diagram** 

# 1 Block diagram



Figure 1 Block diagram TLE7181EM

# H-Bridge and Dual Half Bridge Driver IC



**Pin configuration** 

# 2 Pin configuration

# 2.1 Pin assignment



Figure 2 Pin configuration

# 2.2 Pin definitions and functions

 Table 2
 Pin definitions and functions

| Symbol | Function                                                                                                                                 |
|--------|------------------------------------------------------------------------------------------------------------------------------------------|
| BH2    | Pin for + terminal of the bootstrap capacitor of phase 2                                                                                 |
| GH2    | Output pin for gate of high-side MOSFET 2                                                                                                |
| SH2    | Pin for source connection of high-side MOSFET 2                                                                                          |
| GL2    | Output pin for gate of low-side MOSFET 2                                                                                                 |
| VDH    | Voltage input common drain high side for short circuit detection                                                                         |
| RPP    | Charge pump output for reverse polarity protection of the motor bridge                                                                   |
| VS     | Pin for supply voltage                                                                                                                   |
| VREG   | Output of supply for driver output stage - connect to a capacitor                                                                        |
| ENA    | Input pin for reset of ERR registers, active switch off of external MOSFETs and low quiescent current mode, set HIGH to enable operation |
| ISN    | Input for OPAMP - terminal                                                                                                               |
| ISP    | Input for OPAMP + terminal                                                                                                               |
| ISO    | Output of OPAMP                                                                                                                          |
| DT     | Input for adjustable dead time function, connect to GND via resistor                                                                     |
| DRVDIS | Disable DIR/PWM interface & all output stages switched off                                                                               |
| PWM    | Control input for PWM frequency and duty cycle                                                                                           |
|        | BH2 GH2 SH2 GL2 VDH RPP VS VREG ENA ISN ISP ISO DT DRVDIS                                                                                |

# H-Bridge and Dual Half Bridge Driver IC



# Pin configuration

# Table 2 Pin definitions and functions (cont'd)

| Pin No. | Symbol | Function                                                  |  |  |  |  |
|---------|--------|-----------------------------------------------------------|--|--|--|--|
| 16      | DIR    | Control input for spinning direction of the motor         |  |  |  |  |
| 17      | ERR    | Push pull output stage                                    |  |  |  |  |
| 18      | SCDL   | Input pin for adjustable short circuit detection function |  |  |  |  |
| 19      | GND    | Ground pin                                                |  |  |  |  |
| 20      | SL     | Pin for common source of low-side MOSFETs                 |  |  |  |  |
| 21      | GL1    | Output pin for gate of low-side MOSFET 1                  |  |  |  |  |
| 22      | SH1    | Pin for source connection of high-side MOSFET 1           |  |  |  |  |
| 23      | GH1    | Output pin for gate of high-side MOSFET 1                 |  |  |  |  |
| 24      | BH1    | Pin for + terminal of the bootstrap capacitor of phase 1  |  |  |  |  |
| Tab     | Tab    | Should be connected to GND                                |  |  |  |  |

# H-Bridge and Dual Half Bridge Driver IC



**General product characteristics** 

# **3** General product characteristics

# 3.1 Absolute maximum ratings

Table 3 Absolute maximum ratings 1)

 $40^{\circ}\text{C} \le T_{j} \le 150^{\circ}\text{C}$ ; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                             | Symbol            |      | Value | s    | Unit | Note or<br>Test Condition                                     | Number   |
|---------------------------------------|-------------------|------|-------|------|------|---------------------------------------------------------------|----------|
|                                       |                   | Min. | Тур.  | Max. |      |                                                               |          |
| Voltages                              |                   |      |       | ·    | •    | •                                                             | •        |
| Supply voltage at VS                  | $V_{\rm VS}$      | -0.3 | _     | 45   | V    | _                                                             | P_4.1.1  |
| Supply voltage at VS                  | $V_{\rm VSRP}$    | -4.0 | _     | 45   | V    | $R_{\rm VS} \ge 10 \ \Omega$                                  | P_4.1.2  |
| Voltage range at VDH                  | $V_{VDH}$         | -0.3 | _     | 55   | ٧    | _                                                             | P_4.1.3  |
| Voltage range at RPP                  | $V_{RPP}$         | -0.3 | _     | 55   | V    | _                                                             | P_4.1.4  |
| maximum current at RPP                | I <sub>RPP</sub>  | -2.5 | _     | 2.5  | mA   | _                                                             | P_4.1.5  |
| Voltage range at ENA                  | $V_{ENA}$         | -0.3 | _     | 45   | ٧    | _                                                             | P_4.1.6  |
| Voltage range at SCDL                 | $V_{SCDL}$        | -0.3 | _     | 6    | V    | _                                                             | P_4.1.7  |
| Voltage range at PWM, DIR, DT, DRVDIS | V <sub>DPI</sub>  | -0.3 |       | 6    | V    | -                                                             | P_4.1.8  |
| Voltage range at ERR, ISO             | $V_{DPO}$         | -0.3 | _     | 6    | V    | _                                                             | P_4.1.9  |
| Voltage range at ISP, ISN             | $V_{OPI}$         | -5.0 | _     | 5.0  | V    | _                                                             | P_4.1.10 |
| Voltage range at VREG                 | $V_{VREG}$        | -0.3 | _     | 15   | V    | _                                                             | P_4.1.11 |
| Voltage range at BHx                  | $V_{\mathrm{BH}}$ | -0.3 | _     | 55   | V    | _                                                             | P_4.1.12 |
| Voltage range at GHx                  | $V_{GH}$          | -0.3 | _     | 55   | V    | _                                                             | P_4.1.13 |
| Voltage range at GHx                  | $V_{GHP}$         | -7.0 | -     | 55   | V    | t <sub>P</sub> < 1 μs;<br>f = 50 kHz                          | P_4.1.14 |
| Voltage range at SHx                  | $V_{SH}$          | -2.0 | _     | 45   | ٧    | _                                                             | P_4.1.15 |
| Voltage range at SHx                  | V <sub>SHP</sub>  | -7.0 | -     | 45   | V    | t <sub>P</sub> < 1 μs;<br>f = 50 kHz                          | P_4.1.16 |
| Voltage range at GLx                  | $V_{GL}$          | -0.3 | _     | 18   | V    | _                                                             | P_4.1.17 |
| Voltage range at GLx                  | $V_{GLP}$         | -7.0 | -     | 18   | V    | t <sub>P</sub> < 0.5 μs;<br>f = 50 kHz                        | P_4.1.18 |
| Voltage range at SL                   | $V_{SL}$          | -1.0 | _     | 5.0  | V    | _                                                             | P_4.1.19 |
| Voltage range at SL                   | $V_{SLP}$         | -7.0 | -     | 5.0  | V    | $t_{\rm P}$ < 0.5 µs;<br>f = 50 kHz;<br>$C_{\rm BS}$ ≥ 330 nF | P_4.1.20 |
| Voltage difference Gxx-Sxx            | $V_{GS}$          | -0.3 | _     | 15   | V    | _                                                             | P_4.1.21 |
| Voltage difference BHx-SHx            | $V_{BS}$          | -0.3 | _     | 15   | V    | _                                                             | P_4.1.22 |
| Temperatures                          | ·                 |      | 1     | 1    | '    |                                                               | 1        |
| Junction temperature                  | $T_{\rm j}$       | -40  | _     | 150  | °C   | _                                                             | P_4.1.23 |

# H-Bridge and Dual Half Bridge Driver IC



# **General product characteristics**

# Table 3 Absolute maximum ratings (cont'd)<sup>1)</sup>

 $40^{\circ}\text{C} \le T_{j} \le 150^{\circ}\text{C}$ ; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                       | Symbol        |      | Value | s    | Unit | Note or               | Number   |
|-------------------------------------------------|---------------|------|-------|------|------|-----------------------|----------|
|                                                 |               | Min. | Тур.  | Max. |      | <b>Test Condition</b> |          |
| Storage temperature                             | $T_{\rm stg}$ | -55  | _     | 150  | °C   | _                     | P_4.1.24 |
| Lead soldering temperature (1/16" from body)    | $T_{\rm sol}$ | -    | _     | 260  | °C   | -                     | P_4.1.25 |
| Peak reflow soldering temperature <sup>2)</sup> | $T_{\rm ref}$ | -    | -     | 260  | °C   | -                     | P_4.1.26 |
| Power dissipation                               |               |      |       |      |      |                       |          |
| Power dissipation (DC)                          | $P_{tot}$     | -    | _     | 2    | W    | _                     | P_4.1.27 |
| ESD susceptibility                              |               |      |       |      |      |                       |          |
| ESD resistivity <sup>3)</sup>                   | $V_{ESD}$     | _    | _     | 2    | kV   | _                     | P_4.1.28 |
| CDM                                             | $V_{CDM}$     | _    | _     | 1    | kV   | _                     | P_4.1.29 |

- 1) Not subject to production test, specified by design.
- 2) Reflow profile IPC/JEDEC J-STD-020C.
- 3) ESD susceptibility HBM according to EIA/JESD 22-A 114B.

#### **Notes**

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

# 3.2 Functional range

Table 4 Functional range

| Parameter                                           | Symbol             |      | Value | S    | Unit | Note or                                                                                             | Number  |
|-----------------------------------------------------|--------------------|------|-------|------|------|-----------------------------------------------------------------------------------------------------|---------|
|                                                     |                    | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                                                               |         |
| Specified supply voltage range                      | $V_{\rm VS1}$      | 7.0  | _     | 34   | V    | _                                                                                                   | P_4.2.1 |
| Supply voltage range <sup>1)</sup>                  | V <sub>VS2</sub>   | 5.5  | _     | 45   | V    | V <sub>VS</sub> < 7 V reduced functionality                                                         | P_4.2.2 |
| Quiescent current at VS                             | I <sub>QVS1</sub>  | -    | _     | 8    | μΑ   | $V_{VS}$ , $V_{VDH} = 12 \text{ V}$ ;<br>ENA = Low; $T_j = 25^{\circ}\text{C}$                      | P_4.2.3 |
| Quiescent current at VS                             | I <sub>QVS2</sub>  | -    | _     | 10   | μΑ   | $V_{VS}$ , $V_{VDH} < 15 \text{ V}$ ;<br>ENA = Low; $T_{j} \le 85^{\circ}\text{C}$                  | P_4.2.4 |
| Quiescent current at VDH                            | I <sub>QVDH1</sub> | -    | _     | 8    | μΑ   | $V_{VS}$ , $V_{VDH} = 12 \text{ V}$ ;<br>ENA = Low; $T_j = 25^{\circ}\text{C}$                      | P_4.2.5 |
| Quiescent current at VDH                            | I <sub>QVDH2</sub> | -    | _     | 10   | μΑ   | $V_{\text{VS}}, V_{\text{VDH}} < 15 \text{ V};$<br>ENA = Low; $T_{\text{j}} \le 85^{\circ}\text{C}$ | P_4.2.6 |
| Supply current at Vs (device enabled) <sup>2)</sup> | I <sub>Vs(1)</sub> | -    | -     | 22   | mA   | No switching                                                                                        | P_4.2.7 |

# H-Bridge and Dual Half Bridge Driver IC



### **General product characteristics**

**Table 4** Functional range (cont'd)

| Parameter                                       | Symbol             |      | Value | S    | Unit | Note or                                                                                              | Number   |
|-------------------------------------------------|--------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------|----------|
|                                                 |                    | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                                                                |          |
| Supply current at Vs (device enabled)           | I <sub>Vs(2)</sub> | -    | -     | 45   | mA   | $4 \times Q_{GS} \times f_{PWM} \le 20 \text{ mA};$<br>$V_{VS} = 7.0 \dots 34 \text{ V}$             | P_4.2.8  |
| D.C. switch on time of output stages            | $D_{DC}$           | -    | -     | ∞    | s    | -                                                                                                    | P_4.2.9  |
| Duty cycle high-side output stage <sup>3)</sup> | D <sub>HS</sub>    | 0    | -     | 95   | %    | $f_{\text{PWM}} = 20 \text{ kHz};$<br>continuous<br>operation;<br>$C_{\text{BS}} \ge 330 \text{ nF}$ | P_4.2.10 |
| Duty cycle low-side output stage                | D <sub>LS</sub>    | 0    | _     | 100  | %    | _                                                                                                    | P_4.2.11 |

- 1) Operation above 34 V limited by max. allowed power dissipation and max. ratings.
- 2) Current can be higher, if driver output stages are unsupplied.
- 3) Max. limit of D.C. will increase, if  $f_{PWM}$  or external gate charge of the MOSFETs is reduced.

The PWM frequency is limited by thermal constraints and the maximum duty cycle (minimum charging time of bootstrap capacitor).

Note:

Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

# 3.3 Thermal resistance

Note:

This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to **www.jedec.org**.

Table 5 Thermal resistance

| Parameter                         | Symbol            | Values |      | Values |     | Unit           | Note or | Number |
|-----------------------------------|-------------------|--------|------|--------|-----|----------------|---------|--------|
|                                   |                   | Min.   | Тур. | Max.   |     | Test Condition |         |        |
| Junction to case <sup>1)</sup>    | $R_{thJC}$        | _      | -    | 5      | K/W | _              | P_4.3.1 |        |
| Junction to ambient <sup>1)</sup> | R <sub>thJA</sub> | -      | 35   | -      | K/W | 2)             | P_4.3.2 |        |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> **Exposed Heatslug Package use this sentence**: Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm board with 2 inner copper layers (2 × 70  $\mu$ m Cu, 2 × 35  $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.

# H-Bridge and Dual Half Bridge Driver IC



# **General product characteristics**

# 3.3.1 Default state of inputs

# Table 6 Default state of inputs (if left open)

| Characteristic               | State | Remark                                            |  |  |  |
|------------------------------|-------|---------------------------------------------------|--|--|--|
| Default state of PWM and DIR | Low   | Low-side MOSFETs off and high-side MOSFETs on     |  |  |  |
| Default state of DT          | OPEN  | Maximum deadtime                                  |  |  |  |
| Default state of ENA         | Low   | Output stages disabled device in sleep mode       |  |  |  |
| Default state of SCDL        | OPEN  | Short circuit detection deactivation & warning    |  |  |  |
| Default state of DRVDIS      | High  | All output stages off & no error will be reported |  |  |  |

# H-Bridge and Dual Half Bridge Driver IC



**Description and electrical characteristics** 

# 4 Description and electrical characteristics

#### 4.1 MOSFET driver

### 4.1.1 Driving MOSFET output stages

The TLE7181EM incorporates 2 high-side and low-side output stages for 4 external MOSFETs.

The 4 MOSFET output stages will be driven by the PWM/DIR interface. With the PWM/DIR interface only 2 inputs pins are necessary to drive a typical H-bridge topology for a DC-brush motor. The rotation direction of the motor can be chosen with the input pin DIR. The speed of the motor can is controlled by applying a PWM-signal at pin PWM.

The DRVDIS pin allows to switch off all 4 MOSFETs. **Table 7** provides an overview of the different states with this interface.

Table 7 PWM/DIR interface normal operation

| DIR | DRVDIS | PWM | High-side switch1 | Low-side switch1 | High-side switch2 | Low-side switch2 |
|-----|--------|-----|-------------------|------------------|-------------------|------------------|
| 0   | 0      | 0   | ON                | OFF              | ON                | OFF              |
| 0   | 0      | 1   | ON                | OFF              | OFF               | ON               |
| 0   | 1      | 0   | ON                | OFF              | ON                | OFF              |
| 0   | 1      | 1   | OFF               | ON               | ON                | OFF              |
| 1   | х      | х   | OFF               | OFF              | OFF               | OFF              |

# 4.1.2 MOSFET output stages

The four push-pull MOSFET driver stages of the TLE7181EM are implemented as separate floating blocks. This means that the output stage is follows the individual MOSFET source voltages and so ensuring stable MOSFET driving even in harsh electrical environment.

All 4 output stages have the same output power and thanks to the used bootstrap principle they can be switched all up to high frequencies.

Each output stage has its own short circuit detection block. For more details about short circuit detection see **Chapter 4.3.2**.

### H-Bridge and Dual Half Bridge Driver IC



### **Description and electrical characteristics**



Figure 3 Block diagram of driver stages including short circuit detection

#### 4.1.3 Dead time

In bridge applications it has to be assured that the external high-side and low-side MOSFETs are not "on" at the same time, connecting directly the battery voltage to GND. The dead time generated in the TLE7181EM can be programmed by applying an resistor between the DT pin and GND. Higher external resistor values lead to higher dead time.

A minimum dead time applied, if the DT pin is connected to GND.

The typical dead time can be calculated with the following formula:

$$t_{deadtime}[\mu s] = \frac{0.081}{0.02 + \frac{2.4}{4 + Rdt[k\Omega]}}$$

If an exact dead time of the bridge is needed, the use of the  $\mu C$  PWM generation unit is recommended.

### 4.1.4 Bootstrap principle

The TLE7181EM provides a bootstrap based supply for its high-side output stages.

The bootstrap capacitors are charged by switching on the external low-side MOSFETs, connecting the bootstrap capacitor to GND. Under this condition the bootstrap capacitor will be charged from the VREG capacitor via the integrated bootstrap diode. If the low-side MOSFET is switched off and the high-side MOSFET is switched on, the bootstrap capacitor will float together with the SHx voltage to the supply voltage of the bridge. Under this condition the supply current of the high-side output stage will discharge the bootstrap capacitor. This current is specified. The size of the capacitor together with this current will determine how long the high-side MOSFET can be kept on without recharging the bootstrap capacitor.

### H-Bridge and Dual Half Bridge Driver IC



### **Description and electrical characteristics**

### 4.1.5 100% D.C. charge pumps

100% D.C. charge pumps are implemented for each high-side output stage. Therefore the high-side output stages can be switch on for an unlimited time. These integrated charge pumps can handle leakage currents which will be caused by external MOSFETs and the TLE7181EM itself. They are not strong enough to drive a 99% duty cycle for a longer time. The charge pumps are running when the driver is not in sleep mode and assure that the bootstrap capacitors are charged as long as the user does not apply critical duty cycle for a longer time.

# 4.1.6 Reverse polarity protection of motor bridge

The TLE7181EM provides an additional RPP pin to protect motor bridge for reverse polarity. This RPP pin can drive an additional external N-channel power MOSFET designed in between battery and the motor bridge. The RPP pin is internally supplied by the two integrated 100% D.C. charge pumps. They are especially designed to handle additional current which is needed to drive a the gate charge of the reverse polarity MOSFET. The guaranteed output current of the charge pumps is specified.

# 4.1.7 Sleep mode

If ENA pin is set to low, the ERR flag will be set to low and the output stages will be switched off.

After ENA pin is kept low for  $t_{LOM}$  the sleep mode of the Driver IC will be activated.

In sleep mode the entire chip is deactivated. This means the internal supply structure of the TLE7181EM will be switched off. This mode is designed for lowest current consumption from the power net of the car. The passive clamping is active. For details see the description of passive clamping in **Chapter 4.3.8**.

The TLE7181EM will wake up if ENA is set to high. The ENA pin is 45 V compatible, so ENA can be directly be connected to the ignition key signal KL15.

### 4.1.8 Wake up

A special start up procedure is implemented into the TLE7181EM to guarantee charged bootstrap capacitors. This start up procedure is performed before the normal H-bridge motor control with PWM/DIR is possible.

If the ENA pin is set to high, the VREG voltage starts to increase. As soon as the under voltage threshold VREG\_UV is reached, both low-side output stages will be switched on for a short period of time for fast charging of the bootstrap capacitors. When the bootstrap capacitor voltage is high enough the start up procedure is completed and the low-side MOSFETs will be driven according the input pattern.

During wake up procedure the ERR signal is set to low. It will be set to high if no error occurs at the TLE7181EM and start up procedure is completed.

If the TLE7181EM wakes up with a chip temperature between  $T_{j(PW)}$  -  $dT_{j(OW)}$  and  $T_{j(PW)}$ , it may happen that the overtemperature warning is set. Toggling the enable pin will not remove the warning.

To assure that the driver is finally in normal mode,  $V_S$  has to be greater than  $V_{S\_Start}$  and it is necessary to perform a dedicated wake-up procedure:

- 1. Keep DRVDIS and ENA low in sleep mode.
- 2. Set ENA high to trigger start up.
- 3. Wait  $t_{\text{toggle}}$ .
- 4. Set DRVDIS pin to high.
- 5. Wait  $t_{\text{toggle}}$ .
- 6. Set DRVDIS pin to low.
- 7. Wait 100 μs.

# H-Bridge and Dual Half Bridge Driver IC



# **Description and electrical characteristics**

- 8. Check if ERR pin is set to high (start up procedure completed).
- 9. If ERR pin is still low, repeat once step 3 to 8.

After that procedure the output stages can be driven by PWM/DIR interface.

# 4.2 Electrical characteristics

# Table 8 Electrical characteristics MOSFET drivers

| Parameter                                           | Symbol            |      | Value                 | s    | Unit | Note or                                                                                                                            | Number   |  |
|-----------------------------------------------------|-------------------|------|-----------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------|----------|--|
|                                                     |                   | Min. | Тур.                  | Max. |      | <b>Test Condition</b>                                                                                                              |          |  |
| Control inputs                                      | 1                 |      |                       |      |      |                                                                                                                                    | 1        |  |
| Low level input voltage of PWM; DIR                 | $V_{I\_LL}$       | _    | _                     | 1.0  | V    | -                                                                                                                                  | P_5.1.1  |  |
| High level input voltage of PWM;<br>DIR             | $V_{I\_HL}$       | 2.0  | _                     | -    | V    | -                                                                                                                                  | P_5.1.2  |  |
| Input hysteresis of PWM; DIR                        | $d_{VI}$          | 100  | 200                   | -    | mV   | -                                                                                                                                  | P_5.1.3  |  |
| PWM; DIR pull-down resistors to GND                 | R <sub>IL</sub>   | 20   | _                     | 50   | kΩ   | -                                                                                                                                  | P_5.1.4  |  |
| Low level input voltage of ENA                      | $V_{E\_LL}$       | _    | _                     | 0.75 | V    | _                                                                                                                                  | P_5.1.5  |  |
| High level input voltage of ENA                     | $V_{E\_HL}$       | 2.1  | _                     | -    | V    | _                                                                                                                                  | P_5.1.6  |  |
| Input hysteresis of ENA                             | $d_{VE}$          | 50   | 200                   | -    | mV   | _                                                                                                                                  | P_5.1.7  |  |
| ENA pull-down resistor to GND                       | $R_{IL}$          | 70   | 125                   | 200  | kΩ   | _                                                                                                                                  | P_5.1.8  |  |
| Low level input voltage of DRVDIS                   | $V_{D\_LL}$       | -    | _                     | 1.0  | V    | _                                                                                                                                  | P_5.1.9  |  |
| High level input voltage of DRVDIS                  | $V_{D_{HL}}$      | 2.0  | _                     | -    | V    | _                                                                                                                                  | P_5.1.10 |  |
| Input hysteresis of DRVDIS                          | $d_{VD}$          | 100  | 200                   | -    | mV   | _                                                                                                                                  | P_5.1.11 |  |
| DRVDIS pull-up resistor to internal supply          | R <sub>DH</sub>   | 30   | 50                    | 80   | kΩ   | -                                                                                                                                  | P_5.1.12 |  |
| MOSFET driver output                                |                   |      |                       |      |      |                                                                                                                                    |          |  |
| Output source resistance                            | R <sub>Sou</sub>  | 2    | _                     | 13.5 | Ω    | $I_{Load} = -20 \text{ mA}$                                                                                                        | P_5.1.13 |  |
| Output sink resistance                              | R <sub>Sink</sub> | 2    | _                     | 9.0  | Ω    | I <sub>Load</sub> = 20 mA                                                                                                          | P_5.1.14 |  |
| High level output voltage Gxx vs. Sxx               | $V_{Gxx1}$        | -    | 11                    | 15   | V    | 13.5 V $\leq V_{VS} \leq$ 34 V;<br>$I_{Load} = 0 \text{ mA}$                                                                       | P_5.1.15 |  |
| High level output voltage Gxx vs.<br>Sxx            | V <sub>Gxx2</sub> | -    | 11                    | 13.5 | V    | 13.5 V $\leq V_{VS} \leq$ 34 V;<br>$C_{Load} = 20 \text{ nF};$<br>D.C. = 50%;<br>$f_{PWM} = 20 \text{ kHz}$                        | P_5.1.16 |  |
| High level output voltage GHx vs. SHx <sup>1)</sup> | $V_{GHx3}$        | -    | V <sub>VS</sub> - 1.5 | -    | V    | $7.0 \text{ V} < V_{\text{VS}} < 13.5 \text{ V};$ $C_{\text{Load}} = 20 \text{ nF};$ D.C. = 50%; $f_{\text{PWM}} = 20 \text{ kHz}$ | P_5.1.17 |  |

# H-Bridge and Dual Half Bridge Driver IC



# **Description and electrical characteristics**

# Table 8 Electrical characteristics MOSFET drivers

| Parameter                                                     | Symbol             |                            | Value                 | S    | Unit | Note or                                                                                                                                              | Number   |  |
|---------------------------------------------------------------|--------------------|----------------------------|-----------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|
|                                                               |                    | Min.                       | Тур.                  | Max. |      | <b>Test Condition</b>                                                                                                                                |          |  |
| High level output voltage GLx vs. GND <sup>1)</sup>           | $V_{GLx3}$         | -                          | V <sub>VS</sub> - 0.5 | -    | V    | $7.0 \text{ V} < V_{\text{VS}} < 13.5 \text{ V};$ $C_{\text{Load}} = 20 \text{ nF};$ $f_{\text{PWM}} = 20 \text{ kHz } \&$ D.C. = 50%; or D.C = 100% | P_5.1.18 |  |
| High level output voltage GHx vs. SHx <sup>1)2)</sup>         | $V_{GHx4}$         | 5.0<br>+V <sub>diode</sub> | _                     | _    | V    | $V_{\rm VS}$ = 7.0 V;<br>$C_{\rm Load}$ = 20 nF;<br>D.C. = 95%;<br>$f_{\rm PWM}$ = 20 kHz;<br>passive<br>freewheeling                                | P_5.1.19 |  |
| High level output voltage GHx vs. SHx <sup>1)</sup>           | $V_{\rm GHx5}$     | 5.0                        | _                     | -    | V    | $V_{VS} = 7.0 \text{ V};$<br>$C_{Load} = 20 \text{ nF};$<br>D.C. = 95%;<br>$f_{PWM} = 20 \text{ kHz}$                                                | P_5.1.20 |  |
| High level output voltage GLx vs. SLx <sup>1)</sup>           | $V_{\rm GLx5}$     | 6.0                        | _                     | _    | V    | $V_{VS} = 7.0 \text{ V};$<br>$C_{Load} = 20 \text{ nF};$<br>D.C. = 95%;<br>$f_{PWM} = 20 \text{ kHz}$                                                | P_5.1.21 |  |
| High level output voltage GHx vs. SHx <sup>1)</sup>           | $V_{\rm GHx5}$     | 10                         | -                     | _    | V    | 7.0 V $\leq V_{VS} \leq 13.5 \text{ V};$<br>$C_{Load} = 20 \text{ nF};$<br>D.C. = 100%                                                               | P_5.1.22 |  |
| High level output voltage GLx vs. SLx <sup>1)</sup>           | $V_{\rm GLx5}$     | 6.5                        | _                     | -    | V    | $V_{VS} = 7.0 \text{ V};$<br>$C_{Load} = 20 \text{ nF};$<br>D.C. = 100%                                                                              | P_5.1.23 |  |
| Rise time                                                     | t <sub>rise</sub>  | _                          | 250                   | -    | ns   | $C_{Load} = 11 \text{ nF};$<br>$R_{Load} = 1 \Omega;$<br>$V_{VS} = 7 \text{ V};$<br>20-80%                                                           | P_5.1.24 |  |
| Fall time                                                     | t <sub>fall</sub>  | _                          | 200                   | -    | ns   | $C_{Load} = 11 \text{ nF};$<br>$R_{Load} = 1 \Omega;$<br>$V_{VS} = 7 \text{ V};$<br>20-80%                                                           | P_5.1.25 |  |
| High level output voltage (in passive clamping) <sup>1)</sup> | $V_{GxxUV}$        | -                          | _                     | 1.2  | V    | Sleep mode or VS_UVLO                                                                                                                                | P_5.1.26 |  |
| Pull-down resistor at BHx to GND                              | R <sub>BHUVx</sub> | _                          | _                     | 85   | kΩ   | Sleep mode or<br>VS_UVLO                                                                                                                             | P_5.1.27 |  |
| Pull-down resistor at VREG to GND                             | R <sub>VRUV</sub>  | -                          | _                     | 30   | kΩ   | Sleep mode or<br>VS_UVLO                                                                                                                             | P_5.1.28 |  |
| Bias current into BHx                                         | I <sub>BHx</sub>   | _                          | _                     | 150  | μΑ   | V <sub>CBS</sub> > 5 V;<br>no switching                                                                                                              | P_5.1.29 |  |

# H-Bridge and Dual Half Bridge Driver IC



# **Description and electrical characteristics**

# Table 8 Electrical characteristics MOSFET drivers

| Parameter                                                                  | Symbol              |                                    | Value                                | S                                  | Unit | Note or                                                                                                                                                                     | Number   |  |
|----------------------------------------------------------------------------|---------------------|------------------------------------|--------------------------------------|------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|
|                                                                            |                     | Min.                               | Тур.                                 | Max.                               |      | <b>Test Condition</b>                                                                                                                                                       |          |  |
| Bias current out of SHx                                                    | I <sub>SHx</sub>    | -                                  | 40                                   | -                                  | μА   | <pre>V<sub>SHx</sub> = V<sub>SL</sub> = GND;<br/>ENA=HIGH;<br/>affected high-side<br/>output stage static<br/>on;<br/>5 V &lt; V<sub>CBS</sub> &lt; 13 V</pre>              | P_5.1.30 |  |
| Bias current out of SL                                                     | I <sub>SL</sub>     | -                                  | _                                    | 1.4                                | mA   | $0 \le V_{SHx} \le V_{VS} + 1 \text{ V};$<br>ENA = HIGH;<br>no switching;<br>$V_{CBS} > 5 \text{ V}$                                                                        | P_5.1.31 |  |
| Dead time & input propagation d                                            | elay times          | S                                  |                                      | 1                                  |      |                                                                                                                                                                             |          |  |
| Programmable internal dead time                                            | $t_{DT}$            | 0.08<br>0.25<br>0.82<br>1.0<br>2.0 | 0.13<br>0.42<br>1,21<br>1.88<br>3.62 | 0.20<br>0.57<br>1.65<br>2.7<br>5.6 | μs   | $R_{\rm DT} = 0 \text{ k}\Omega$ $R_{\rm DT} = 10 \text{ k}\Omega$ $R_{\rm DT} = 47 \text{ k}\Omega$ $R_{\rm DT} = 100 \text{ k}\Omega$ $R_{\rm DT} = 1000 \text{ k}\Omega$ | P_5.1.32 |  |
| Max. internal dead time                                                    | $t_{DT\_MAX}$       | 2.3                                | 4.0                                  | 6.4                                | μs   | DT pin open                                                                                                                                                                 | P_5.1.33 |  |
| Dead time deviation between channels                                       | $d_{	ext{tDT1}}$    | -20                                | -                                    | 20                                 | %    | _                                                                                                                                                                           | P_5.1.34 |  |
|                                                                            |                     | -15                                | _                                    | 15                                 | %    | $R_{\rm DT} \le 47 \; \rm k\Omega$                                                                                                                                          |          |  |
| Dead time deviation between channels LSoff -> HS on                        | $d_{tDTH1}$         | -14                                | _                                    | 14                                 | %    | -                                                                                                                                                                           | P_5.1.35 |  |
|                                                                            |                     | -12                                | -                                    | 12                                 | %    | $R_{\rm DT} \le 47 \text{ k}\Omega$                                                                                                                                         |          |  |
| Dead time deviation between channels HSoff -> LS on                        | $d_{tDTL1}$         | -14                                | -                                    | 14                                 | %    | -                                                                                                                                                                           | P_5.1.36 |  |
|                                                                            |                     | -12                                | -                                    | 12                                 | %    | $R_{\rm DT} \le 47 \text{ k}\Omega$                                                                                                                                         |          |  |
| Input propagation time (low on)                                            | $t_{P(ILN)}$        | 0                                  | 100                                  | 200                                | ns   | $C_{Load} = 10 \text{ nF};$<br>$R_{Load} = 1 \Omega$                                                                                                                        | P_5.1.37 |  |
| Input propagation time (low off)                                           | $t_{P(ILF)}$        | 0                                  | 100                                  | 200                                | ns   | $C_{\text{Load}} = 10 \text{ nF};$<br>$R_{\text{Load}} = 1 \Omega$                                                                                                          | P_5.1.38 |  |
| Input propagation time (high on)                                           | t <sub>P(IHN)</sub> | 0                                  | 100                                  | 200                                | ns   | $C_{\text{Load}} = 10 \text{ nF};$<br>$R_{\text{Load}} = 1 \Omega$                                                                                                          | P_5.1.39 |  |
| Input propagation time (high off)                                          | $t_{\rm P(IHF)}$    | 0                                  | 100                                  | 200                                | ns   | $C_{\text{Load}} = 10 \text{ nF};$<br>$R_{\text{Load}} = 1 \Omega$                                                                                                          | P_5.1.40 |  |
| Absolute input propagation time difference between above propagation times | $t_{ m P(diff)}$    | _                                  | 50                                   | 100                                | ns   | $C_{\text{Load}} = 10 \text{ nF};$ $R_{\text{Load}} = 1 \Omega$                                                                                                             | P_5.1.41 |  |

# H-Bridge and Dual Half Bridge Driver IC



# **Description and electrical characteristics**

# Table 8 Electrical characteristics MOSFET drivers

| Parameter                                                            | Symbol                  |       | Value     | Values |     | Note or                                                                    | Number   |  |
|----------------------------------------------------------------------|-------------------------|-------|-----------|--------|-----|----------------------------------------------------------------------------|----------|--|
|                                                                      |                         | Min.  | Тур. Мах. |        |     | <b>Test Condition</b>                                                      |          |  |
| VREG                                                                 | ı                       |       |           |        |     | <u>'</u>                                                                   |          |  |
| VREG output voltage                                                  | $V_{VREG}$              | 11    | 12.5      | 14     | V   | $V_{VS} \ge 13.5 \text{ V};$ $I_{Load} = -35 \text{ mA}$                   | P_5.1.42 |  |
| VREG overcurrent limitation                                          | I <sub>VREGOCL</sub>    | 100   | -         | 500    | mA  | _3)                                                                        | P_5.1.43 |  |
| Voltage drop between Vs and VREG                                     | $V_{ m VsVREG}$         | -     | -         | 0.5    | V   | $V_{\rm VS} \ge 7 \rm V;$<br>$I_{\rm Load} = -35 \rm mA;$<br>Ron operation | P_5.1.44 |  |
| 100% D.C. charge pump                                                | ı                       |       |           |        |     | <u>'</u>                                                                   | <u>'</u> |  |
| Charge pump frequency <sup>1)</sup>                                  | $f_{\sf CP}$            | -     | 21        | -      | MHz | _                                                                          | P_5.1.45 |  |
| Motor bridge reverse polarity pro                                    | tection o               | utput |           |        | •   |                                                                            |          |  |
| High level output voltage RPP vs.<br>VS                              | $V_{RPP1}$              | _     | 11        | 15     | V   | $I_{Load} = 0 \mu A$                                                       | P_5.1.46 |  |
| High level output voltage RPP vs.<br>VS                              | $V_{RPP2}$              | _     | 11        | 12.5   | V   | <i>I</i> <sub>Load</sub> ≥ -30 μA                                          | P_5.1.47 |  |
| D.C. output current at RPP                                           | I <sub>RPP1</sub>       | _     | -110      | -150   | μΑ  | V <sub>RPP</sub> ≥ 10 V;<br>Low side on                                    | P_5.1.48 |  |
| Rise time <sup>1)</sup>                                              | $t_{RPPrise}$           | _     | 1         | 2      | ms  | $C_{\text{LOAD}} = 10 \text{ nF}$                                          | P_5.1.49 |  |
| Rise time <sup>1)</sup>                                              | $t_{RPPrise}$           | _     | 10        | 20     | μs  | $C_{LOAD} = 100 \text{ pF}$                                                | P_5.1.50 |  |
| ENA and low quiescent current m                                      | •                       |       |           |        |     | <u>'</u>                                                                   | ,        |  |
| ENA propagation time to output stages switched off                   | t <sub>PENA_H-L</sub>   | _     | 2.0       | 3.0    | μs  | -                                                                          | P_5.1.51 |  |
| Low time of ENA signal without clearing error register               | t <sub>RST0</sub>       | _     | -         | 1.2    | μs  | -                                                                          | P_5.1.52 |  |
| High time of ENA signal after ENA rising edge for error logic active | t <sub>RST1</sub>       | 4     | 5.75      | 7      | μs  | -                                                                          | P_5.1.53 |  |
| Go to sleep time                                                     | $t_{\rm sleep}$         | 310   | 415       | 540    | μs  | _                                                                          | P_5.1.54 |  |
| Start up conditions                                                  |                         | •     |           |        |     |                                                                            | 1        |  |
| Time until GLx is set to high<br>automatically during start up       | t <sub>GL_H_Start</sub> | _     | 50        | 100    | μs  | $C_{REG} = 2.2 \mu\text{F};$<br>$C_{BS} = 330 \text{nF}$                   | P_5.1.55 |  |
| Minimum VS voltage for start up                                      | $V_{S\_Start}$          | 8     | -         | -      | V   | _                                                                          | P_5.1.56 |  |
| DRVDIS toggling time                                                 | $t_{ m toggle}$         | 1     | -         | -      | ms  | $C_{REG} = 2.2 \mu\text{F};$<br>$C_{BS} = 330 \text{nF}$                   | P_5.1.57 |  |
|                                                                      | <u> </u>                |       | _         |        |     | _ <del></del>                                                              |          |  |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup>  $V_{\rm diode}$  is the bulk diode of the external low-side MOSFET.

<sup>3)</sup> Normally no error flag; error flag might by triggered by undervoltage VREG caused by very high load current.



**Description and electrical characteristics** 

# 4.3 Protection and diagnostic functions

# 4.3.1 State diagram of different operation modes



Figure 4 State diagramTLE7181EM

### H-Bridge and Dual Half Bridge Driver IC



### **Description and electrical characteristics**

### 4.3.2 Short circuit protection

The TLE7181EM provides a short circuit protection for the external MOSFETs by monitoring the drain-source voltage of the external MOSFETs.

This monitoring of the short circuit detection for a certain external MOSFET is active as soon as the corresponding driver output stage is set to "on" and the dead time and the blanking time are expired.

The blanking time starts when the dead time has expired and assures that the switch on process of the MOSFET is not taken into account. It is recommended to keep the switching times of the MOSFETs below the blanking time.

The short circuit detection level is adjustable in an analog way by the voltage setting at the SCDL pin. There is a 1:1 translation between the voltage applied to the SCDL pin and the drain-source voltage limit. E.g. to trigger the SCD circuit at 1 V drain-source voltage, the SCDL pin must be set to 1 V. The drain-source voltage limit can be chosen between 0.2 ... 2 V.

If after the expiration of the blanking time the drain source voltage of the observed MOSFET is still higher then the SCDL level, the SCD filter time  $t_{\rm SCP}$  starts to run. A capacitor is charged with a current. If the capacitor voltage reaches a specific level (filter time  $t_{\rm SCP}$ ), the error signal is set and the IC goes into SCDL Error Mode. If the SCD condition is removed before the SC is detected, the capacitor is discharged with the same current. The discharging of the capacitor happens as well when the MOSFET is switched off. It has to be considered that the high-side and the low-side output of one phase are working with the same capacitor.

# 4.3.3 SCDL pin open detection

An integrated structure at the SCDL pin assures that in case of an open pin the SCDL voltage is pulled to a medium voltage level. The external MOSFETs are actively switched off and an ERR flag is set. This error is self-clearing.

### 4.3.4 Vs and VDH overvoltage warning

The TLE7181EM has an integrated overvoltage warning to minimize risk of destruction of the IC at high supply voltages caused by violation of the maximum ratings. For the overvoltage warning the voltage is observed at the pin VS and VDH. If the voltage level has reached, the fixed overvoltage threshold  $V_{\rm OVW}$  for the filter time  $t_{\rm OV}$ , a warning at ERR pin is set and TLE7181EM will go in normal operation with warning.

The overvoltage warning is self clearing. If the voltage at pin VS and VDH returns into the specified voltage range, the Error register will be cleared and TLE7181EM returns to normal operation mode.

It is the decision of the user if and how to react on the overvoltage warning.

# 4.3.5 VS undervoltage shutdown

The TLE7181EM has an integrated VS undervoltage shutdown to assure that the behavior of the complete IC is predictable in all supply voltage ranges. As soon as the undervoltage threshold  $V_{\rm UVVR}$  is reached for a specified filter time the TLE7181EM is in VS\_UVLO error mode. The error signal will be set and output stages, voltage regulator and charge pump will be switched off so the IC will go into sleep mode. An enable is necessary to restart the TLE7181EM.

# 4.3.6 VREG undervoltage warning

The TLE7181EM has an integrated undervoltage warning detection at VREG. If the supply voltage at VREG reaches the VREG undervoltage threshold  $V_{\rm UVVR}$ , a warning at ERR pin is set and the TLE7181EM will go into VREG error mode. In case of VREG error mode all output stages will actively switched off to prevent low gate source voltages at the power MOSFETs causing high RDSon. If supply voltage at the VREG pin recovers; the error flag will be cleared and the TLE7181EM will return in normal operation mode.

### H-Bridge and Dual Half Bridge Driver IC



### **Description and electrical characteristics**

### 4.3.7 Overtemperature warning

The TLE7181EM provides an integrated digital overtemperature warning to minimize risk of destruction of the IC at high temperature. The temperature will be detected by a embedded sensor. During overtemperature warning the ERR signal is set and the TLE7181EM is in normal operation mode with warning.

The overtemperature warning is self clearing. If the temperature is below  $T_{j(PW)}$  -  $dT_{j(OW)}$ , the warning will be cleared and TLE7181EM returns to normal operation mode.

It is the decision of the user to react on the overtemperature warning.

# 4.3.8 Overcurrent warning

The TLE7181EM offers an integrated overcurrent detection. The output signal of the current sense OpAmp will be monitored. If the output signal reaches the specified voltage threshold  $V_{\rm OCTH}$  for a certain time, overcurrent will be detected. After the comparator the filter time  $t_{\rm OC}$  is implemented to avoid false triggering caused by overswing of the current sense signal. The ERR pin will be set to low and the TLE7181EM will go into normal operation mode with warning.

The error signal disappears as soon as the current decreases below the overcurrent threshold  $V_{\rm OCTH}$ . The error signal disappears as well when the current commutates from the low-side MOSFET to the associated high-side MOSFET and is no longer flowing over the shunt resistor.

It is the decision of the user to react on the overcurrent signal by modifying input patterns.

### 4.3.9 Passive Gxx clamping

If VS undervoltage shutdown is detected or the device is in Sleep Mode, a passive clamping is active as long as the voltage at VS or VDH is higher than 3 V. Even below 3 V it is assured that the MOSFET driver stage will not switch on the MOSFET actively.

The passive clamping means that the BHx and the VREG pin are pulled to GND with specified pull down resistors. Together with the intrinsic diode of the push stage of the output stages which connect the gate output to BHx respectively VREG, this assures that the gate of the external MOSFETs are not floating undefined.

# 4.3.10 $\overline{ERR}$ pin

The TLE7181EM has a status pin to provide diagnostic feedback to the  $\mu$ C. The output of this pin is a push pull output stage with an integrated pull-down resistor to GND (see **Figure 5**).

### Reset of error registers and Disable

The TLE7181EM can be reset by the enable pin ENA. If the ENA pin is pulled to low for a specified minimum time, the error registers are cleared. ERR output is still set to low. After the next rising edge at ENA pin ERR pin will be set to high and no error condition is applied.

# H-Bridge and Dual Half Bridge Driver IC



# **Description and electrical characteristics**



Figure 5 Structure of ERR output

Table 9 Overview of error condition

| ERR  | Driver conditions                 | Driver action                             | Restart                                              |  |
|------|-----------------------------------|-------------------------------------------|------------------------------------------------------|--|
| High | No errors                         | Fully functional                          | -                                                    |  |
| Low  | Overtemperature                   | Warning only                              | Self clearing                                        |  |
| Low  | Overvoltage VS/VDH                | Warning only                              | Self clearing                                        |  |
| Low  | Overcurrent OPAMP                 | Warning only                              | Self clearing                                        |  |
| Low  | Undervoltage error VREG           | All MOSFETs actively switched off         | Self clearing                                        |  |
| Low  | Undervoltage shutdown based on VS | MOSFET, charge pump,<br>Vreg switched off | Self clearing restart when enable high <sup>1)</sup> |  |
| Low  | SCDL open pin                     | All MOSFETs actively switched off         | Self clearing                                        |  |
| Low  | Short circuit detection           | All MOSFETs actively switched off         | Reset at ENA needed                                  |  |
| Low  | Go to sleep mode                  | All MOSFETs actively switched off         | Immediate restart when ENA goes high                 |  |
| Low  | Wake-up mode                      | Start up                                  | -                                                    |  |

<sup>1)</sup> If SC detected, reset with ENA necessary.

Table 10 Prioritization of errors

| Priority | Errors and Warnings                                                                                                               |
|----------|-----------------------------------------------------------------------------------------------------------------------------------|
| 0        | Undervoltage lockout at Vs (VS_UVLO)                                                                                              |
| 1        | Short circuit detection error (SCD) SCDL pin open warning (SCDLPOD)                                                               |
| 2        | Undervoltage detection VREG (UV_VREG) Overvoltage detection warning (OVD) Overtemperature warning (OTD) Overcurrent warning (OCD) |

# H-Bridge and Dual Half Bridge Driver IC



**Description and electrical characteristics** 

#### **Electrical characteristics** 4.3.11

#### **Electrical characteristics - protection and diagnostic functions** Table 11

| Parameter                                                 | Symbol                |      | Value | S    | Unit | Note or                                                   | Number   |  |
|-----------------------------------------------------------|-----------------------|------|-------|------|------|-----------------------------------------------------------|----------|--|
|                                                           |                       | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                     |          |  |
| Short circuit protection                                  |                       |      |       |      |      |                                                           |          |  |
| Short circuit protection detection level input range      | V <sub>SCDL</sub>     | 0.2  | -     | 2.0  | V    | Programmed by SCDL pin                                    | P_5.2.1  |  |
| Short circuit protection detection accuracy               | A <sub>SCP1</sub>     | -50  | -     | +50  | %    | $0.2 \text{ V} \le V_{\text{SCDL}} \le 0.3 \text{ V}$     | P_5.2.2  |  |
| Short circuit protection detection accuracy               | A <sub>SCP2</sub>     | -30  | -     | +30  | %    | $0.3 \text{ V} \le V_{\text{SCDL}} \le 1.2 \text{ V}$     | P_5.2.3  |  |
| Short circuit protection detection accuracy               | A <sub>SCP3</sub>     | -10  | -     | +10  | %    | $1.2 \mathrm{V} \le V_{\mathrm{SCDL}} \le 2.0 \mathrm{V}$ | P_5.2.4  |  |
| Filter time of short circuit protection                   | t <sub>SCP(off)</sub> | 2.5  | 3.5   | 4.5  | μs   | -                                                         | P_5.2.5  |  |
| Filter time and blanking time of short circuit protection | $t_{SCPBT}$           | 4    | 6     | 8    | μs   | -                                                         | P_5.2.6  |  |
| Internal pull-up resistor SCDL to 3 V                     | R <sub>SCDL</sub>     | 180  | 300   | 475  | kΩ   | -                                                         | P_5.2.7  |  |
| SCDL open pin detection level                             | $V_{\text{SCPOP}}$    | 2.1  | _     | 3.2  | V    | -                                                         | P_5.2.8  |  |
| Filter time of SCDL open pin detection                    | t <sub>SCPOP</sub>    | 1.5  | 2.5   | 3.5  | μs   | -                                                         | P_5.2.9  |  |
| SCDL open pin detection level hysteresis <sup>1)</sup>    | V <sub>SCOPH</sub>    | -    | 0.3   | -    | V    | -                                                         | P_5.2.10 |  |
| Over- and undervoltage monitori                           | ng                    |      |       |      |      |                                                           | 1        |  |
| Overvoltage warning at Vs and/or VDH                      | V <sub>ovw</sub>      | 34.5 | 36.5  | 38.5 | V    | V <sub>VS</sub> and/or V <sub>VDH</sub> increasing        | P_5.2.11 |  |
| Overvoltage warning hysteresis for Vs and/or VDH          | V <sub>OVWhys</sub>   | 2.1  | 3.1   | 4.1  | V    | -                                                         | P_5.2.12 |  |
| Overvoltage warning filter time for Vs and/or VDH         | t <sub>OV</sub>       | 13   | 19    | 25   | μs   | -                                                         | P_5.2.13 |  |
| Undervoltage shutdown at Vs                               | $V_{UVVR}$            | 4.5  | 5.0   | 5.5  | V    | V <sub>vs</sub> decreasing                                | P_5.2.14 |  |
| Undervoltage shutdown filter time for VS <sup>1)</sup>    | t <sub>UVLO</sub>     | _    | 20    | -    | μs   | -                                                         | P_5.2.15 |  |
| Undervoltage warning at VREG                              | $V_{UVVR}$            | 5.5  | 6.0   | 6.5  | V    | V <sub>vs</sub> decreasing                                | P_5.2.16 |  |
| Undervoltage diagnosis filter time for VREG               | t <sub>UVVR</sub>     | 10   | -     | 30   | μs   | -                                                         | P_5.2.17 |  |
| Undervoltage hysteresis at VREG                           | $V_{\rm UWRhys}$      | _    | 0.5   | -    | V    | -                                                         | P_5.2.18 |  |
| Temperature monitoring                                    |                       |      |       |      |      |                                                           |          |  |
| Overtemperature warning                                   | $T_{j(PW)}$           | 160  | 170   | 180  | °C   | _                                                         | P_5.2.19 |  |
|                                                           |                       |      |       |      |      |                                                           |          |  |

# H-Bridge and Dual Half Bridge Driver IC



### **Description and electrical characteristics**

# **Table 11** Electrical characteristics - protection and diagnostic functions (cont'd)

 $V_{\rm S}$  = 7.0 to 34 V,  $T_{\rm j}$  = -40 to +150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                    | Symbol            |      | Value | S    | Unit | Note or                  | Number   |
|--------------------------------------------------------------|-------------------|------|-------|------|------|--------------------------|----------|
|                                                              |                   | Min. | Тур.  | Max. |      | <b>Test Condition</b>    |          |
| Hysteresis for overtemperature warning                       | $dT_{j(OW)}$      | 10   | -     | 20   | °C   | -                        | P_5.2.20 |
| Overcurrent detection                                        | 1                 |      | 1     |      |      | <u>'</u>                 |          |
| Overcurrent detection level                                  | V <sub>OCTH</sub> | 4.5  | -     | 4.99 | V    | -                        | P_5.2.21 |
| Filter time for overcurrent detection                        | $t_{\rm OC}$      | 2.3  | _     | 4.3  | μs   | -                        | P_5.2.22 |
| ERR pin <sup>2)</sup>                                        | 1                 |      | 11.   | "    |      |                          | - "      |
| ERR output voltage                                           | $V_{ERR}$         | 4.6  | _     | -    | V    | V <sub>VS</sub> = 7 V    | P_5.2.23 |
| Rise time $\overline{\text{ERR}}$ (20 - 80% of internal 5 V) | $t_{f(ERR)}$      | _    | -     | 3    | μs   | C <sub>LOAD</sub> = 1 nF | P_5.2.24 |
| Internal pull-down resistor ERR to GND                       | $R_{f(ERR)}$      | 60   | 100   | 170  | kΩ   | -                        | P_5.2.25 |

<sup>1)</sup> Not subject to production test, specified by design.

# 4.4 Shunt signal conditioning

The TLE7181EM incorporates a fast and precise operational amplifier for conditioning and amplification of the current sense shunt signal. The gain of the OpAmp is adjustable by external resistors within a range higher than 5. The usage of higher gains in the application might be limited by required settling time and band width. It is recommended to apply a small offset to the OpAmp, to avoid operation in the lower rail at low currents. The output of the OpAmp ISO is not short-circuit proof.



Figure 6 Shunt signal conditioning block diagram and overcurrent limitation

<sup>2)</sup>  $\overline{\text{ERR}}$  pin and reset & enable functional between  $V_{\text{VS}} = 6...7$  V, but characteristics might be out of specified range.

# H-Bridge and Dual Half Bridge Driver IC



# **Description and electrical characteristics**

For a description of the overcurrent warning, please see **Chapter 4.3.7**.

# 4.4.1 Electrical characteristics

# Table 12 Electrical characteristics - current sense signal conditioning

| Parameter                                                                                                         | Symbol               |      | Values         | unit |      | Note or                                                                                                                   | Number   |  |
|-------------------------------------------------------------------------------------------------------------------|----------------------|------|----------------|------|------|---------------------------------------------------------------------------------------------------------------------------|----------|--|
|                                                                                                                   |                      | Min. | Тур.           | Max. |      | <b>Test Condition</b>                                                                                                     |          |  |
| Series resistors                                                                                                  | R <sub>S</sub>       | 100  | 500            | 1000 | Ω    | -                                                                                                                         | P_5.3.1  |  |
| Feedback resistor Limited by the output voltage dynamic range                                                     | R <sub>fb</sub>      | 2000 | 7500           | _    | Ω    | _                                                                                                                         | P_5.3.2  |  |
| Resistor ratio (gain ratio)                                                                                       | $R_{\mathrm{fb/RS}}$ | 5    | _              | -    | _    | _                                                                                                                         | P_5.3.3  |  |
| Steady state differential input voltage range across VIN                                                          | $V_{\rm IN(ss)}$     | -400 | _              | 400  | mV   | -                                                                                                                         | P_5.3.4  |  |
| Input differential voltage (ISP - ISN)                                                                            | $V_{IDR}$            | -800 | _              | 800  | mV   | _                                                                                                                         | P_5.3.5  |  |
| Input voltage (Both Inputs - GND)<br>(ISP - GND) or (ISN -GND)                                                    | $V_{LL}$             | -800 | -              | 2000 | mV   | -                                                                                                                         | P_5.3.6  |  |
| Input offset voltage of the I-DC link OpAmp, including temperature drift                                          | V <sub>IO</sub>      | -    | -              | ±2   | mV   | $R_{\rm S} = 500 \ \Omega;$<br>$V_{\rm CM} = 0 \ V;$<br>$V_{\rm ISO} = 1.65 \ V;$                                         | P_5.3.7  |  |
| Input bias current (ISN,ISP to GND)                                                                               | I <sub>IB</sub>      | -300 | _              | -    | μΑ   | $V_{CM} = 0 \text{ V};$<br>$V_{ISO} = \text{open}$                                                                        | P_5.3.8  |  |
| Low level output voltage of ISO                                                                                   | V <sub>OL</sub>      | -0.1 | -              | 0.2  | V    | I <sub>OH</sub> = 3 mA                                                                                                    | P_5.3.9  |  |
| High level output voltage of ISO                                                                                  | V <sub>OH</sub>      | 4.75 | _              | 5.2  | V    | I <sub>OH</sub> = -3 mA                                                                                                   | P_5.3.10 |  |
| Output short circuit current                                                                                      | I <sub>SCOP</sub>    | 5    | -              | -    | mA   | _                                                                                                                         | P_5.3.11 |  |
| Differential input resistance <sup>1)</sup>                                                                       | $R_{I}$              | 100  | _              | -    | kΩ   | -                                                                                                                         | P_5.3.12 |  |
| Common mode input capacitance <sup>1)</sup>                                                                       | C <sub>CM</sub>      | -    | _              | 10   | pF   | 10 kHz                                                                                                                    | P_5.3.13 |  |
| Common mode rejection ratio at DC CMRR = 20*Log((Vout_diff/Vin_diff) * (Vin_CM/Vout_CM))                          | $C_{MRR}$            | 80   | 100            | -    | dB   | -                                                                                                                         | P_5.3.14 |  |
| Common mode suppression <sup>2)</sup> with CMS = 20*Log(Vout_CM/Vin_CM) Freq = 100 kHz Freq = 1 MHz Freq = 10 MHz | C <sub>MS</sub>      | -    | 62<br>43<br>23 | -    | dB   | $V_{\rm IN} = 360 \text{ mV*}$<br>$\sin(2*\pi*\text{freq*t});$<br>$R_{\rm s} = 500 \Omega;$<br>$R_{\rm fb} = 7500 \Omega$ | P_5.3.15 |  |
| Slew rate                                                                                                         | d <sub>V/dt</sub>    | _    | 10             | _    | V/µs | Gain $\geq 5$ ;<br>$R_L = 1.0 \text{ k}\Omega$ ;<br>$C_L = 500 \text{ pF}$                                                | P_5.3.16 |  |

# H-Bridge and Dual Half Bridge Driver IC



# **Description and electrical characteristics**

# **Table 12** Electrical characteristics - current sense signal conditioning (cont'd)

| Parameter                                | Symbol            |      | Value | Values |     | Note or                                                                                                                          | Number   |
|------------------------------------------|-------------------|------|-------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------|----------|
|                                          |                   | Min. | Тур.  | Max.   |     | <b>Test Condition</b>                                                                                                            |          |
| Large signal open loop voltage gain (DC) | A <sub>OL</sub>   | 80   | 100   | -      | dB  | -                                                                                                                                | P_5.3.17 |
| Unity gain bandwidth <sup>1)</sup>       | $G_{BW}$          | 10   | 20    | -      | MHz | $R_L = 1 \text{ k}\Omega;$<br>$C_L = 100 \text{ pF}$                                                                             | P_5.3.18 |
| Phase margin <sup>1)</sup>               | F <sub>M</sub>    | _    | 50    | _      | 0   | Gain $\geq 5$ ;<br>$R_L = 1 \text{ k}\Omega$ ;<br>$C_L = 100 \text{ pF}$                                                         | P_5.3.19 |
| Gain margin <sup>1)</sup>                | A <sub>M</sub>    | _    | 12    | _      | dB  | $R_L = 1 \text{ k}\Omega;$<br>$C_L = 100 \text{ pF}$                                                                             | P_5.3.20 |
| Bandwidth                                | $B_{WG}$          | 0.7  | 1.3   | -      | MHz | Gain = 15;<br>$R_L = 1 \text{ k}\Omega$ ;<br>$C_L = 500 \text{ pF}$ ;<br>$R_s = 500 \Omega$                                      | P_5.3.21 |
| Output settle time to 98%                | $t_{ m set1}$     | _    | 1     | 1.8    | μs  | Gain = 15;<br>$R_L = 1 \text{ k}\Omega;$<br>$C_L = 500 \text{ pF};$<br>$0.3 < V_{ISO} < 4.8 \text{ V};$<br>$R_S = 500 \Omega$    | P_5.3.22 |
| Output settle time to 98% <sup>1)</sup>  | t <sub>set2</sub> | -    | 4.6   | -      | μs  | Gain = 75;<br>$R_L = 1 \text{ k}\Omega$ ;<br>$C_L = 500 \text{ pF}$ ;<br>$0.3 < V_{ISO} < 4.8 \text{ V}$ ;<br>$R_S = 500 \Omega$ | P_5.3.23 |

<sup>1)</sup> Not subjected to production test; specified by design.

<sup>2)</sup> Without considering any offsets such as input offset voltage, internal mismatch and assuming no tolerance error in external resistors.



# **Application information**

#### **Application information** 5

Note:

The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

This is the description how the IC is used in its environment.



Figure 7 Application diagram 1: DC-Brush motor controlled by TLE7181EM

### H-Bridge and Dual Half Bridge Driver IC



### **Application information**

Note:

This are very simplified examples of an application circuit. The function must be verified in the real application.

# 5.1 Layout guidelines

Please refer also to the simplified application example.

- Two separated bulk capacitors CB should be used one per half bridge.
- Two separated ceramic capacitors CC should be used one per half bridge.
- Each of the two bulk capacitors CB and each of the two ceramic capacitors CC should be assigned to one of the half bridges and should be placed very close to it.
- The components within one half bridge should be placed close to each other: high-side MOSFET, low-side MOSFET, bulk capacitor CB and ceramic capacitor CC (CB and CC are in parallel) and the shunt resistor form a loop that should be as small and tight as possible. The traces should be short and wide.
- The connection between the source of the high-side MOSFET and the drain of the low-side MOSFET should be as low inductive and as low resistive as possible.
- VDH is the sense pin used for short circuit detection; VDH should be routed (via Rvdh) to the common point of the drains of the high-side MOSFETs to sense the voltage present on drain high side.
- SL is the sense pin used for short circuit detection; SL should be routed o the common point of the source of the low-side MOSFETs to sense the voltage present on source low side.
- Additional R-C snubber circuits (R and C in series) can be placed to attenuate/suppress oscillations during switching of the MOSFETs, there may be one or two snubber circuits per half bridge, R (several Ω) and C (several nF) must be low inductive in terms of routing and packaging (ceramic capacitors).
- If available, the exposed pad on the backside of the package should be connected to GND.

# 5.2 Further application information

For further information please contact http://www.infineon.com/



# **Package information**

# 6 Package information



Figure 8 PG-SSOP-24<sup>1)</sup>

### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

#### **Further information on packages**

https://www.infineon.com/packages

# H-Bridge and Dual Half Bridge Driver IC



**Revision history** 

# **7** Revision history

| Revision | Date       | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.2      | 2019-03-14 | Datasheet Updated layout and structure Improved description for wake-up mode in state diagram (see <b>Chapter 4.3.1</b> ) Improved description for wake-up mode (see <b>Chapter 4.1.8</b> ) Updated parameter description and symbol for <b>P_5.1.55</b> Specification of minimum VS voltage for start-up (see <b>P_5.1.56</b> ) Specification of DRVDIS toggling time $t_{\text{toggle}}$ (see <b>P_5.1.57</b> ) Updated condition for bias current out of SHx $I_{\text{SHx}}$ (see <b>P_5.1.30</b> ) Corrected maximum current for $I_{\text{RPP}}$ (see <b>P_4.1.5</b> ) Typos corrected in pin list and text (see <b>Chapter 2.2</b> ) Editorial changes |
| 1.1      | 2010-09-30 | Datasheet Max rating of current at RPP pin increased                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1.0      | 2010-09-29 | Datasheet Thermal resistance of package adjusted Output rise time adjusted Pull up and pull down resistor values adapted Dead time values centered Go to sleep time modified Filter time of short circuit detection adjusted SCDL pin open detection description improved Overview of error condition table improved Filter time and blanking time of short circuit detection adjusted SCDL open pin detection level added Filter time of SCDL open pin detection adjusted Overvoltage warning at Vs and/or VDH centered Overvoltage warning filter time for Vs and/or VDH centered ERR output voltage added OpAmp bandwidth adjusted                         |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2019-03-14 Published by Infineon Technologies AG 81726 Munich, Germany

© 2019 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference

### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.