SGLS151C - DECEMBER 2002 - REVISED JULY 2004

- Controlled Baseline

   One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of -40°C to 125°C and -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product Change Notification
- Qualification Pedigree<sup>†</sup>
- High-Speed Low-Power LinBiCMOS™ Circuitry Designed for Signaling Rates<sup>‡</sup> Up to 30 Mbps
- Bus-Pin ESD Protection Exceeds 12-kV HBM
- Compatible With ANSI Standard TIA/EIA-485-A and ISO 8482:1987(E)
- Low Skew
- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- Low Disabled Supply Current Requirements . . . 700 μA Maximum
- Common-Mode Voltage Range of –7 V to 12 V
- Thermal-Shutdown Protection
- Driver Positive and Negative Current Limiting
- Open-Circuit Fail-Safe Receiver Design
- Receiver Input Sensitivity . . . ±200 mV Max
- Receiver Input Hysteresis . . . 50 mV Typ
- Glitch-Free Power-Up and Power-Down Protection
- <sup>†</sup> Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.
- Signaling rate by TIA/EIA-485-A definition restrict transition times to 30% of the bit length, and much higher signaling rates may be achieved without this requirement as displayed in the *TYPICAL CHARACTERISTICS* of this device.



#### logic diagram (positive logic)



#### **Function Tables**

| DRIVER |        |         |   |  |  |  |  |  |  |  |
|--------|--------|---------|---|--|--|--|--|--|--|--|
| INPUT  | ENABLE | OUTPUTS |   |  |  |  |  |  |  |  |
| D      | DE     | Α       | В |  |  |  |  |  |  |  |
| Н      | Н      | Н       | L |  |  |  |  |  |  |  |
| L      | Н      | L       | Н |  |  |  |  |  |  |  |
| X      | L      | Z       | Z |  |  |  |  |  |  |  |
| Open   | Н      | Н       | L |  |  |  |  |  |  |  |

#### RECEIVER

| DIFFERENTIAL INPUTS<br>VA-VB                            | ENABLE<br>RE | OUTPUT<br>R |
|---------------------------------------------------------|--------------|-------------|
| V <sub>ID</sub> ≥ 0.2 V                                 | L            | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L            | ?           |
| V <sub>ID</sub> ≤ −0.2 V                                | L            | L           |
| Х                                                       | Н            | Z           |
| Open                                                    | L            | Н           |

H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinBiCMOS and LinASIC are trademarks of Texas Instruments

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



#### SGLS151C - DECEMBER 2002 - REVISED JULY 2004

#### description/ordering information

The SN65LBC176A-EP differential bus transceiver is a monolithic, integrated circuits designed for bidirectional data communication on multipoint bus-transmission lines. The SN65LBC176A-EP is designed for balanced transmission lines and is compatible with ANSI standard TIA/EIA-485-A and ISO 8482. The SN65LBC176A-EP offers improved switching performance over its predecessors without sacrificing significantly more power.

The SN65LBC176A-EP combines a 3-state, differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, which can externally connect together to function as a direction control. The driver differential outputs and the receiver differential inputs connect internally to form a differential input/output (I/O) bus port that is designed to offer minimum loading to the bus whenever the driver is disabled or  $V_{CC} = 0$ . This port features wide positive and negative common-mode voltage ranges, making the device suitable for party-line applications. Low device supply current can be achieved by disabling the driver and the receiver.

#### **ORDERING INFORMATION**

| TA             | PACK/    | AGET          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|----------|---------------|--------------------------|---------------------|
| –40°C to 125°C | SOIC – D | Tape and Reel | SN65LBC176AQDREP         | 176AEP              |
| –55°C to 125°C | SOIC – D | Tape and Reel | SN65LBC176AMDREP         | 176MEP              |

<sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

#### schematics of inputs and outputs





SGLS151C - DECEMBER 2002 - REVISED JULY 2004

#### absolute maximum ratings<sup>†</sup>

| Supply voltage, $V_{CC}$ (see Note 1)<br>Voltage range at any bus terminal (A or B)<br>Input voltage, V <sub>I</sub> (D, DE, R, or $\overline{RE}$ ) | $\ldots$ $-10$ V to 15 V     |
|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| Electrostatic discharge: Bus terminals and GND, Class 3, A: (see Note 2)                                                                             |                              |
| Bus terminals and GND, Class 3, B: (see Note 2)                                                                                                      |                              |
| All terminals, Class 3, A:                                                                                                                           |                              |
| All terminals, Class 3, B:                                                                                                                           | 400 V                        |
| Continuous total power dissipation (see Note 3)                                                                                                      | See Dissipation Rating Table |
| Storage temperature range, T <sub>stg</sub> (see Note 4)                                                                                             | –65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                                                                         | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltage, are with respect to network ground terminal.

- 2. The maximum operating junction temperature is internally limited. Use the dissipation rating table to operate below this temperature.
- 3. Tested in accordance with MIL-STD-883C, Method 3015.7
- 4. Long-term, high-temperature storage and/or extended use at maximum recommended operating conditions may result in a reduction of overall device life. See http://www.ti.com/ep\_quality for additional information on enhanced plastic packaging.

#### DISSIPATION RATING TABLE

| PACKAGE | $T_{A} \le 25^{\circ}C$ POWER RATING | DERATING FACTOR <sup>‡</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|--------------------------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| D       | 725 mW                               | 5.8 mW/°C                                                   | 464 mW                                | 377 mW                                | 145 mW                                 |

<sup>‡</sup>This is the inverse of the junction-to-ambient thermal resistance when the board is mounted and with no air flow.



#### 1/Tj in °K

NOTES: A. See the data sheet for absolute maximum and maximum recommended operating conditions.

B. Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).

C. Attached enhanced plastic product disclaimer applies.



SGLS151C – DECEMBER 2002 – REVISED JULY 2004

#### recommended operating conditions

|                                                        |                 | MIN  | NOM | MAX  | UNIT |
|--------------------------------------------------------|-----------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                        |                 | 4.75 | 5   | 5.25 | V    |
|                                                        |                 |      |     |      | V    |
| Voltage at any bus terminal (separately or common mode | ), vi or vic    | -7   |     |      | V    |
| High-level input voltage, VIH (output recessive)       | D, DE, and RE   | 2    |     | VCC  | V    |
| Low-level input voltage, VIL (output dominant)         | D, DE, and RE   | 0    |     | 0.8  | V    |
| Differential input voltage, VID (see Note 5)           |                 | –12§ | V   |      |      |
|                                                        | Driver          | -60  |     |      |      |
| High-level output current, IOH                         | Receiver        | -8   |     |      | mA   |
| Level be added a summark 1                             | Driver          |      |     | 60   |      |
| Low-level output current, IOL                          | Receiver        |      |     | 8    | mA   |
| On another free sintenance T                           | SN65LBC176AQ-EP |      |     | 125  |      |
| Operating free-air temperature, T <sub>A</sub>         | SN65LBC176AM-EP | -55  |     | 125  | °C   |

§ The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet. NOTE 5: Differential input/output bus voltage is measured at the noninverting terminal A with respect to the inverting terminal B.

#### driver electrical characteristics over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                            |                                            | MIN                                   | TYP† | MAX  | UNIT |    |
|----------------------|----------------------------------------------------------------------|--------------------------------------------|---------------------------------------|------|------|------|----|
| VIK                  | Input clamp voltage                                                  | lı = – 18 mA                               |                                       | -1.5 | -0.8 |      | V  |
|                      |                                                                      | I <sup>O</sup> = 0                         |                                       | 1.5  | 4    | 6    |    |
| Vod                  | Differential output voltage                                          | R <sub>L</sub> = 54 Ω,                     | See Figure 1                          | 0.9  | 1.5  | 6    | V  |
|                      |                                                                      | $V_{test} = -7 V to$                       | 12 V, See Figure 2                    | 0.9  | 1.5  | 6    |    |
| Δ  V <sub>OD</sub>   | Change in magnitude of<br>differential output voltage                | See Figure 1 ar                            | See Figure 1 and Figure 2             |      |      |      | V  |
| V <sub>OC</sub> (SS) | Steady-state common-mode output voltage                              | See Figure 1                               | 1.8                                   | 2.4  | 3    | V    |    |
| $\Delta$ VOC(SS)     | Change in steady-state<br>common-mode output<br>voltage <sup>†</sup> | See Figure 1                               | -0.2                                  |      | 0.2  | V    |    |
| I <sub>OZ</sub>      | High-impedance output<br>current                                     | See receiver inp                           | put currents                          |      |      |      |    |
| Ιн                   | High-level enable input<br>current                                   | V <sub>I</sub> = 2 V                       |                                       | -100 |      |      | μΑ |
| IIL                  | Low-level enable input<br>current                                    | V <sub>I</sub> = 0.8 V                     |                                       | -100 |      |      | μA |
| los                  | Short-circuit output current                                         | $-7 \text{ V} \le \text{V}_{O} \le 12$     | 2 V                                   | -250 | ±70  | 250  | mA |
|                      |                                                                      |                                            | Receiver disabled and driver enabled  |      | 5    | 9    |    |
| ICC                  | Supply current                                                       | $V_{I} = 0 \text{ or } V_{CC},$<br>No load | Receiver disabled and driver disabled |      | 0.4  | 0.7  | mA |
|                      |                                                                      | 110 1000                                   | Receiver enabled and driver enabled   |      | 8.5  | 15   |    |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



SGLS151C - DECEMBER 2002 - REVISED JULY 2004

# driver switching characteristics over recommended operating conditions (unless otherwise noted)

|                                                     | PARAMETER                                                   | TEST CONDITIONS                                     | MIN | TYP† | MAX | UNIT |
|-----------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------|-----|------|-----|------|
| <sup>t</sup> PLH                                    | Propagation delay time, low-to-high level output            |                                                     | 2   |      | 12  |      |
| <sup>t</sup> PHL                                    | Propagation delay time, high-to-low level output            |                                                     | 2   |      | 12  |      |
| tek(n) Pulse skew (  tpuu – tpuu  )                 |                                                             | $R_L = 54 \Omega$ , $C_L = 50 pF$ ,<br>See Figure 3 |     |      | 2   | ns   |
| t <sub>r</sub> Differential output signal rise time |                                                             |                                                     | 1.2 |      | 11  |      |
| t <sub>f</sub>                                      | Differential output signal fall time                        |                                                     | 1.2 |      | 11  |      |
| <sup>t</sup> PZH                                    | Propagation delay time, high-impedance to high-level output | $R_L = 110 \Omega$ , See Figure 4                   |     |      | 22  | ns   |
| <sup>t</sup> PZL                                    | Propagation delay time, high-impedance to low-level output  | $R_L = 110 \Omega$ , See Figure 5                   |     |      | 25  | ns   |
| <sup>t</sup> PHZ                                    | Propagation delay time, high-level to high-impedance output | $R_L = 110 \Omega$ , See Figure 4                   |     |      | 22  | ns   |
| <sup>t</sup> PLZ                                    | Propagation delay time, low-level to high-impedance output  | $R_L = 110 \Omega$ , See Figure 5                   |     |      | 22  | ns   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V,  $T_A = 25^{\circ}C$ .

# receiver electrical characteristics over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                                 |                                            | TEST CONDIT               | IONS                   | MIN  | TYP† | MAX | UNIT |
|------------------|-----------------------------------------------------------|--------------------------------------------|---------------------------|------------------------|------|------|-----|------|
| VIT+             | Positive-going input threshold voltage                    | IO = -8 mA                                 |                           |                        |      |      | 0.2 | V    |
| VIT-             | Negative-going input threshold voltage                    | $I_{O} = 8 \text{ mA}$                     |                           |                        | -0.2 |      |     | V    |
| V <sub>hys</sub> | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT</sub> _) | Ŭ                                          |                           |                        | 50   |      | mV  |      |
| VIK              | Enable-input clamp voltage                                | lj = – 18 mA                               |                           |                        | -1.5 | -0.8 |     | V    |
| VOH              | High-level output voltage                                 | $V_{ID} = 200 \text{ mV},$                 | $I_{OH} = -8 \text{ mA},$ | See Figure 6           | 4    | 4.9  |     | V    |
| VOL              | Low-level output voltage                                  | V <sub>ID</sub> = 200 mV,                  | I <sub>OL</sub> = 8 mA,   | See Figure 6           |      | 0.1  | 0.8 | V    |
| IOZ              | High-impedance-state output current                       | $V_{O} = 0$ to $V_{CC}$                    |                           |                        | -10  |      | 10  | μΑ   |
|                  |                                                           | V <sub>IH</sub> = 12 V,                    | $V_{CC} = 5 V$            |                        |      | 0.4  | 1   |      |
| Ι.               | Due insuit summert                                        | V <sub>IH</sub> = 12 V,                    | VCC = 0                   |                        |      | 0.5  | 1   | mA   |
| 1 <sub>1</sub>   | Bus input current                                         | $V_{IH} = -7 V$ ,                          | $V_{CC} = 5 V$            | Other input at 0 V     | -0.8 | -0.4 |     |      |
|                  |                                                           | $V_{IH} = -7 V$ ,                          | $\Lambda$ CC = 0          |                        | -0.8 | -0.3 |     |      |
| IIН              | High-level enable-input current                           | V <sub>IH</sub> = 2 V                      |                           |                        | -100 |      |     | μA   |
| ١ <sub>L</sub>   | Low-level enable-input current                            | VIL = 0.8 V                                |                           |                        | -100 |      |     | μΑ   |
|                  |                                                           |                                            | Receiver enable           | ed and driver disabled |      | 4    | 7   |      |
| ICC              | Supply current                                            | $V_{I} = 0 \text{ or } V_{CC},$<br>No load | Receiver disabl           | ed and driver disabled |      | 0.4  | 0.7 | mA   |
|                  |                                                           | No load                                    | Receiver enable           | ed and driver enabled  |      | 8.5  | 15  |      |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}C$ .



SGLS151C - DECEMBER 2002 - REVISED JULY 2004

# receiver switching characteristics over recommended operating conditions (unless otherwise noted)

| PARAMETER          |                                             | TEST CONDITIONS                            | MIN | TYP† | MAX | UNIT |
|--------------------|---------------------------------------------|--------------------------------------------|-----|------|-----|------|
| <sup>t</sup> PLH   | Propagation delay time, output $\uparrow$   |                                            | 7   |      | 30  | ns   |
| <sup>t</sup> PHL   | Propagation delay time, output $\downarrow$ | $V_{ID} = -1.5$ V to 1.5 V, See Figure 7   |     |      | 30  | ns   |
| <sup>t</sup> sk(p) | Pulse skew (  tPHL - tPLH )                 |                                            |     |      | 6   | ns   |
| t <sub>r</sub>     | Rise time, output                           | Coo Figure 7                               |     |      | 5   | ns   |
| t <sub>f</sub>     | Fall time, output                           | See Figure 7                               |     |      | 5   | ns   |
| <sup>t</sup> PZH   | Output enable time to high level            |                                            |     |      | 50  | ns   |
| <sup>t</sup> PZL   | Output enable time to low level             | $C_{\rm r} = 10  \mathrm{nE}$ Son Eigure 8 |     |      | 50  | ns   |
| <sup>t</sup> PHZ   | Output disable time from high level         | C <sub>L</sub> = 10 pF, See Figure 8       |     |      | 60  | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level          |                                            |     |      | 40  | ns   |

<sup>†</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.



SGLS151C - DECEMBER 2002 - REVISED JULY 2004

PARAMETER MEASUREMENT INFORMATION





E. CL includes probe and jig capacitance.

#### Figure 3. Driver Test Circuit and Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and jig capacitance.

#### Figure 4. Driver Test Circuit and Voltage Waveforms



SGLS151C - DECEMBER 2002 - REVISED JULY 2004

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .

B. CL includes probe and jig capacitance.

#### Figure 5. Driver Test Circuit and Voltage Waveforms



Figure 6. Receiver VOH and VOL



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B.  $C_L$  includes probe and jig capacitance.

#### Figure 7. Receiver Test Circuit and Voltage Waveforms



SGLS151C - DECEMBER 2002 - REVISED JULY 2004



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and jig capacitance.

Figure 8. Receiver Test Circuit and Voltage Waveforms



SGLS151C - DECEMBER 2002 - REVISED JULY 2004



#### **TYPICAL CHARACTERISTICS**



TIA/EIA-485-A defines a maximum signaling rate as that in which the transition time of the voltage transition of a logic-state change remains less than or equal to 30% of the bit length. Transition times of greater length perform quite well, even though they do not meet the standard by definition.



SGLS151C - DECEMBER 2002 - REVISED JULY 2004

#### **TYPICAL CHARACTERISTICS**





SGLS151C - DECEMBER 2002 - REVISED JULY 2004







SGLS151C - DECEMBER 2002 - REVISED JULY 2004

### **TYPICAL CHARACTERISTICS**



Figure 18





### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  | . ,           |              |                    |      | -              | .,              | (6)                           | . ,                |              | × ,                     |         |
| SN65LBC176AMDREP | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | 176MEP                  | Samples |
| SN65LBC176AQDREP | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 176AEP                  | Samples |
| V62/03671-01XE   | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 176AEP                  | Samples |
| V62/03671-02XE   | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | 176MEP                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



#### www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65LBC176A-EP :

Catalog: SN65LBC176A

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65LBC176AMDREP            | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65LBC176AQDREP            | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Feb-2019



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LBC176AMDREP | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| SN65LBC176AQDREP | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

# **D0008A**



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- This dimension does not include interlead flash.
   Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated