

Data sheet acquired from Harris Semiconductor SCHS101C – Revised September 2003

RECOMMENDED FOR NEW DESIGNS

# Programmable Dual 4-Bit Terminator

High-Voltage Types (20-Volt Rating)

#### Features:

- One standard "B" output will drive eight terminator circuits.
- Will terminate a CMOS data bus with up to 40 B-series inputs inputs or 3-state outputs connected at VDD of 5 V.
- Input terminals protected by standard "B" series ESD protection network.
- Preserves final logic state.
- Output after switching is closer to VDD or Vss rail than with a resistor.
- Requires only one solder connection.
- Open circuited terminator not used will not affect performance.
- Can be connected to any CMOS I/O line.
- Draws current only when logic state is changing.
- Can be preset.



**CD**40117B Types

■ CD40117B is a dual 4-bit terminator that can be programmed by means of STROBE and DATA control bits to function as pull-up or pull-down resisters. The CD40117B can also be programmed to function as latches to terminate any open or unused CMOS logic when used with 3-state logic or during a power-down condition. Considerable savings in power and board space can be realized when this device is used to replace pull-up or pull-down resistors. When the STROBE is in the logic "1" state, the terminator functions as a pull-up resistor if the DATA input is a logic "1" or as a pull-down resistor if the DATA input is a logic "0".

When the STROBE is in the logic "0" state, the terminator performs the latch function, i.e., it follows the changing states of the bus. If the bus goes into the high-Z state or into a power-down condition, the latched terminator retains the data ("1" or "0") that the bus carried before it switched to the high-Z or power-down state. If and when the bus changes from the high-Z state to the state opposite to that which the latch is storing, the bus will override the latch and the terminator will reflect the state on the bus. The small geometries chosen for the inverters in the latch allow this override mode. When checking the data bus whose last state is being preserved by the terminator, a resistor should be used in series with the probe whose input capacitance could trip the small latches. The resistance should be in excess of the output impedance of the latch, i.e., R should be > 30 K $\Omega$  at VDD =10 V.

The STROBE and DATA inputs in each section can be paralleled allowing this device to be used as an 8-bit bus terminator.

The CD40117B types are supplied in 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M,MT,M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes).

#### **Applications:**

- Error state identification.
- Replaces pull-up or pull-down resistors
- Avoids floating inputs in modular systems
- Sharpens transistors (hysteresis)
- Anti-bounce circuit



TERMINAL DIAGRAM

#### **TRUTH TABLE**

| STROBE | DATA | 1A(B)         | 2A(B)            | 3A(B)                 | 4A(B)         |
|--------|------|---------------|------------------|-----------------------|---------------|
| 1 1    | 0    | 0∆<br>1⁺<br>* | <u>0</u> Δ<br>1+ | <u>0</u> △<br>1+<br>* | 0∆<br>1⁺<br>* |

- 1 = High, 0 = Low, X = Don't Care
- Δ. Equivalent to pull-down resistor.
- + Equivalent to pull-up resistor.
- \*Equivalent to a latch.

# CD40117B Types

| MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD)    |                                      |
|-----------------------------------------------------------------------------|--------------------------------------|
| Voltages referenced to Vcc Terminal)                                        |                                      |
| INPUT VOLTAGE RANGE, ALL INPUTS                                             | 0.5V to V <sub>DD</sub> +0.5V        |
| INPUT VOLTAGE RANGE, ALL INPUTS                                             | ±10mA                                |
| POWER DISSIPATION PER PACKAGE (PD):                                         |                                      |
| For $T_A = -55^{\circ}C$ to $+100^{\circ}C$                                 |                                      |
| For T <sub>A</sub> = +100°C to +125°C                                       | Derate Linearity at 12mW/°C to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                    | •                                    |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types)                 | 100mW                                |
| OPERATING-TEMPERATURE RANGE (TA)                                            | -550C to +1250C                      |
| STORAGE TEMPERATURE RANGE (Tstg)                                            |                                      |
| LEAD TEMPERATURE (DURING SOLDERING):                                        |                                      |
| At distance $1/16 \pm 1/32$ inch $(1.59 \pm 0.79$ mm) from case for 10s max | +265°C                               |

# RECOMMENDED OPERATING CONDITIONS

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

|                                                              |                     | LIN  |      |       |
|--------------------------------------------------------------|---------------------|------|------|-------|
| CHARACTERISTIC                                               | V <sub>DD</sub> (V) | MIN. | TYP. | UNITS |
| Supply-Voltage Range (For TA=Full Package-Temperature Range) | . –                 | 3    | 18   | ٧     |



Fig. 1 - Logic diagram (1/2 of CD40117B)



Dimensions and pad layout for CD40117B.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (10<sup>-3</sup> inch).

# CD40117B Types

#### **TYPICAL APPLICATIONS**



Fig. 2 - Schematic of CD40117B interfacing with microprocessor terminating an 8-bit bus line and 1/2 of CD40117B as a programmable pull-up/pull down logic controller.



Fig. 3 - Schematic of CD40117B in anti-bounce circuit application.

# STATIC ELECTRICAL CHARACTERISTICS

| <del></del>           |          | ī              |        |                 | 1 1 1 1                               |              | 1 15 |      |           | 7. 1.4 |      | -     |
|-----------------------|----------|----------------|--------|-----------------|---------------------------------------|--------------|------|------|-----------|--------|------|-------|
| CHARACTER             | NSTIC:   | со             | NDITIO | NS              | LIMITS AT INDICATED TEMPERATURES (°C) |              |      |      |           |        |      | UNITS |
| VIINING I ENIGITO     |          | V <sub>O</sub> | VIN    | V <sub>DD</sub> |                                       |              |      | T    |           | +25    |      | UNITS |
|                       |          | (v)            | (V)    | (v)             | -55                                   | -40          | +85  | +125 | Min.      | Typ.   | Max. |       |
| Quiescent             |          |                | 0, 5   | 5               | 0.25                                  | 0.25         | 7.5  | 7.5  |           | 0.01   | 0.25 |       |
| Device                |          | _              | 0, 10  | 10              | 0,5                                   | 0.5          | 15   | 15   | <b>—</b>  | 0.01   | 0.5  | μΑ    |
| Current               | מסו      | - ,            | 0, 15  | 15              | 1                                     | , <b>1</b> , | .30  | 30   |           | 0.01   | 1    | μΛ    |
| Max.                  |          |                | 0, 20  | 20              | . 5                                   | 5            | 150  | 150  | _         | 0.02   | 5    | F.    |
| Output Low            |          | 0.4            | 0, 5   | 5               |                                       |              | _    | _    | جنية الاي | 25     |      |       |
| Sink Current          | lOL      | 0.5            | 0, 10  | 10              |                                       |              |      |      |           | 60     | _    |       |
| Min.                  | # 10 L   | 1.5            | 0, 15  | 15              | _                                     |              | _    |      | . —       | 250    | _    |       |
| Output High           |          | 4.6            | 0, 5   | 5               |                                       | ı            | _    |      | _         | -25    |      | μA    |
| (Source)              |          | 2.5            | 0, 5   | 5               |                                       | _            |      | _    | _         | _      |      | μΛ    |
| Current               | ЮН       | 9.5            | 0, 10  | 10              |                                       |              |      | -    |           | -60    |      |       |
| Min.                  |          | 13.5           | 0, 15  | 15              |                                       | 1            | -    | _    | _         | -250   | _    |       |
| Output Voltage:       |          |                | 0, 5   | 5               |                                       | 0.0          | )5   |      |           | 0      | 0.05 |       |
| Low-Level             | VOL      | <u> </u>       | 0, 10  | 10              | J                                     | 0.0          |      |      | _         | 0      | 0.05 |       |
| Max.                  |          |                | 0, 15  | 15              | 462                                   | 0.0          |      |      |           | 0      | 0.05 | l v 1 |
| Output Voltage:       |          |                | 0, 5   | 5               |                                       | 4.9          |      |      | 4.95      | 5      |      | 1.    |
| High-Level            | ۷он      | _              | 0, 10  | 10              |                                       | 9.9          |      |      | 9.95      | 10     |      |       |
|                       | 13:      | _              | 0, 15  | 15              |                                       | 14.          |      |      | 14.95     | 15     |      |       |
| Input Low             |          | 0.5, 4.5       |        | 5               | <u></u>                               | 1.           |      |      |           | _      | 1.5  |       |
| Voltage               | VIL      | 1, 9           |        | 10              |                                       | . 3          | _    |      | _         |        | 3    |       |
| Max.                  |          | 1.5, 13.5      |        | 15              | 4                                     |              |      |      | _         | _      | 4    | l v l |
| Input High            |          | 0.5, 4.5       |        | 5               |                                       | 3.           |      |      | 3.5       |        | _    | •     |
| Voltage               | $v_{IH}$ | 1, 9           |        | 10              |                                       | 7            |      |      | 7         |        | _    |       |
| Min.                  |          | 1.5, 13.5      |        | 15              |                                       | 1            | 1    |      | 11        |        |      |       |
| Input Current<br>Max. | IIN      | _              | 0, 18  | 18              | ±0.1                                  | ±0.1         | ±1   | ±1   | _         | ±10-5  | ±0.1 | μΑ    |

# DYNAMIC ELECTRICAL CHARACTERISTICS at TA=25° C; Input $t_{r}$ , $t_{f}$ =20 ns, CL=50 pF, RL=200 k $\Omega$

| CHARACTERISTIC                                    |       | TEST<br>CONDITIONS  |              | UNITS             |          |                |  |
|---------------------------------------------------|-------|---------------------|--------------|-------------------|----------|----------------|--|
|                                                   |       | V <sub>DD</sub> (V) | MIN.         | All Packages TYP. | MAX.     |                |  |
| Propagation Delay Time                            | tPHL  | 5                   | _            | 1.7               | _        | μs             |  |
| Strobe, Data to Outputs                           |       | 10                  | _            | 850               | _        | ns             |  |
| •                                                 |       | 15                  | <del>-</del> | 575               |          | ns             |  |
|                                                   |       | 5                   | _            | 1.5               | _        | μs             |  |
|                                                   | tPLH  | 10                  | · —          | 625               | _        | กร             |  |
| <u>, , , , , , , , , , , , , , , , , , , </u>     | 1     | 15                  | _            | 500               |          | ns             |  |
| Transition Time                                   |       | 5                   | _            | 3.3               | _        |                |  |
|                                                   | tTHL, | 10                  | _            | 1.6               |          | μs             |  |
|                                                   | tTLH  | 15                  | —            | 1.1               | —;       |                |  |
| Minimum Strobe Pulse                              | tw    | 5                   |              | 1.5               | <u> </u> | μs             |  |
| Width                                             |       | 10<br>15            | . <u>-</u>   | 600<br>475        |          | ns             |  |
| Minimum Data Pulse<br>Width                       | twH,  | 5<br>10<br>15       |              | 1.6<br>700<br>500 |          | ns<br>µs<br>ns |  |
| Minimum Terminator<br>Input/Output Pulse<br>Width | tw    | 5                   | V            | 10                |          | ns             |  |
| Minimum Data                                      | tsu   | . 5                 | _            | 0                 |          |                |  |
| Setup Time                                        |       | 10                  | _            | 0                 | _        | ns             |  |
| Data to Strobe                                    |       | 15                  | _            | 0                 |          |                |  |
| nput Capacitance                                  | CIN   | Any Input           | _            | 5                 |          | pF             |  |



# PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| CD40117BE        | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | -55 to 125   | CD40117BE            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated