

## **Ultra-Low-Power Arm® Cortex®-A5 Core-Based MPU, 500 MHz, Graphics Interface, Ethernet 10/100, CAN, USB, PCI 5.0 Pre-Certified**

### **Introduction**

The SAMA5D2 series is a high-performance, ultra-low-power Arm Cortex-A5 CPU-based embedded microprocessor (MPU) running up to 500 MHz, with support for multiple memories such as DDR2, DDR3L, LPDDR2, LPDDR3, and QSPI and e.MMC Flash. The devices integrate powerful peripherals for connectivity and user interface applications, and offer advanced security functions (Arm TrustZone® , tamper detection, secure data storage, etc.), as well as high-performance crypto accelerators AES, SHA and TRNG.

Selected members of the SAMA5D2 series are qualified for extended industrial temperature range operation (-40°C to 105°C external temperature).

The SAMA5D2 series is delivered with a free Linux $^\circ$  distribution and bare metal C examples.

### **Features**

- Arm Cortex-A5 Core
	- Armv7-A architecture
	- Arm TrustZone
	- NEON™ Media Processing Engine
	- Up to 500 MHz
	- ETM/ETB 8 Kbytes
- Memory Architecture
	- Memory Management Unit (MMU)
	- 32-Kbyte L1 data cache, 32-Kbyte L1 instruction cache
	- 128-Kbyte L2 cache configurable to be used as an internal SRAM
	- One 128-Kbyte scrambled internal SRAM
	- One 160-Kbyte internal ROM
		- 64-Kbyte scrambled and maskable ROM embedding bootloader/Secure bootloader
		- 96-Kbyte unscrambled, unmaskable ROM for NAND Flash BCH ECC table
	- High-bandwidth scramblable 16-bit or 32-bit Double Data Rate (DDR) multiport dynamic RAM controller supporting up to 512 Mbytes 8-bank DDR2/DDR3 (DLL off only) / DDR3L (DLL off only) / LPDDR1/ LPDDR2/LPDDR3, including "on-the-fly" encryption/decryption path
	- 8-bit SLC/MLC NAND controller, with up to 32-bit Error Correcting Code (PMECC)
- System Running up to 166 MHz in Typical Conditions
	- Reset Controller (RSTC), Shutdown Controller (SHDWC), Periodic Interval Timer (PIT), independent Watchdog Timer (WDT) and secure Real-Time Clock (RTC) with clock calibration
	- One 600 to 1200 MHz PLL for the system and one 480 MHz PLL optimized for high-speed USB
	- Digital fractional PLL for audio (11.2896 MHz and 12.288 MHz)
	- Internal low-power 12 MHz RC and 32 kHz typical RC
	- Selectable 32.768 Hz low-power oscillator and 8 to 24 MHz oscillator
	- 51 DMA channels including two 16-channel 64-bit Central DMA Controllers
- 64-bit Advanced Interrupt Controller (AIC)
- 64-bit Secure Advanced Interrupt Controller (SAIC)
- Three programmable external clock signals
- Low-Power Modes
	- Ultra-low-power mode with fast wake-up capability
	- Low-power Backup mode with 5-Kbyte SRAM and SleepWalking™ features
		- Wake up from up to nine wake-up pins, UART reception, analog comparison
		- Fast wake-up capability
		- Extended Backup mode with DDR in Self-Refresh mode
- **Peripherals** 
	- LCD TFT controller (LCDC) up to 1024x768 or 1280x768 (still image). Four overlays, rotation, postprocessing and alpha blending, 24-bit parallel RGB interface
	- ITU-R BT. 601/656/1120 Image Sensor Controller (ISC) supporting up to 5 Mpixel sensors with a parallel 12-bit interface for Raw Bayer, YCbCr, Monochrome and JPEG-compressed sensor interface
	- Two Synchronous Serial Controllers (SSC), two Inter-IC Sound Controllers (I2SC), and one Stereo Class D amplifier (CLASSD)
	- One Peripheral Touch Controller (PTC) with up to 8 X-lines and 8 Y-lines (64-channel capacitive touch)
	- One Pulse Density Modulation Interface Controller (PDMIC)
	- One USB device high-speed port (UDPHS) and one USB host high-speed port or two USB host high-speed ports (UHPHS)
	- One USB host high-speed port with a High-Speed Inter-Chip (HSIC) interface
	- One 10/100 Ethernet MAC (GMAC)
		- Energy efficiency support (IEEE<sup>®</sup> 802.3az standard)
		- Ethernet AVB support with IEEE802.1AS timestamping
		- IEEE802.1Qav credit-based traffic-shaping hardware support
		- IEEE1588 Precision Time Protocol (PTP)
	- Two high-speed memory card hosts:
		- SDMMC0: SD 3.0, eMMC 4.51, 8 bits
		- SDMMC1: SD 2.0, eMMC 4.41, 4 bits only
	- Two host/client Serial Peripheral Interfaces (SPI)
	- Two Quad Serial Peripheral Interfaces (QSPI)
	- Five FLEXCOMs (USART, SPI and TWI)
	- Five UARTs
	- Two host CAN-FD (MCAN) controllers with SRAM-based mailboxes, and time- and event-triggered transmission

**WARNING** MCAN implements the non-ISO CAN FD frame format and therefore does not pass the CAN FD Conformance Test according to ISO 16845-1:2016.

- One Rx only UART in backup area (RXLP)
- One Analog Comparator Controller (ACC) in backup area
- Two 2-wire interfaces (TWIHS) up to 400 Kbits/s supporting the I2C protocol and SMBUS
- One full-featured 4-channel 16-bit Pulse Width Modulation (PWM) controller
- Two 3-channel 32-bit Timer/Counters (TC), supporting basic PWM modes
- One 12-channel, 12-bit, Analog-to-Digital Converter (ADC) with resistive touchscreen capability
- Safety
	- Zero-power Power-on Reset (POR) cells
	- Main crystal clock failure detector
	- Write-protected registers
	- Integrity Check Monitor (ICM) based on SHA256
- Memory Management Unit (MMU)
- Independent watchdog
- Security
	- 5 Kbytes of internal scrambled SRAM:
		- 1 Kbyte nonerasable on tamper detection
		- 4 Kbytes erasable on tamper detection
	- 256 bits of scrambled and erasable registers
	- $-$  Up to eight tamper pins for static or dynamic intrusion detections<sup>(1)</sup>
	- $-$  Environmental monitors on specific versions: temperature, voltage, frequency and active die shield<sup>(2)</sup>
	- Secure Bootloader<sup>(3)</sup>
	- On-the-fly AES encryption/decryption on DDR and QSPI memories (AESB)
	- RTC including timestamping on security intrusions
	- Programmable fuse box with 544 fuse bits (including JTAG protection and BMS)

#### **Notes:**

- 1. For information specific to dynamic tamper protection (PIOBU), refer to the document *SAMA5D2 External Tamper Protections*, available from your Microchip Sales Representative.
- 2. For environmental monitors, refer to the document *SAMA5D23 and SAMA5D28 Environmental Monitors*, available under Non-Disclosure Agreement (NDA). Contact a Microchip Sales Representative for details.
- 3. For secure boot strategies, refer to the document *SAMA5D2 Series Secure Boot Strategy*, available under Non-Disclosure Agreement (NDA). Contact a Microchip Sales Representative for details.
- Hardware Cryptography
	- SHA (SHA1, SHA224, SHA256, SHA384, SHA512): compliant with FIPS PUB 180-2
	- AES: 256-, 192-, 128-bit key algorithms, compliant with FIPS PUB 197
	- TDES: two-key or three-key algorithms, compliant with FIPS PUB 46-3
	- True Random Number Generator (TRNG) compliant with NIST Special Publication 800-22 Test Suite and FIPS PUBs 140-2 and 140-3
- Up to 128 I/Os
	- Fully programmable through set/clear registers
	- Multiplexing of up to eight peripheral functions per I/O line
	- Each I/O line can be assigned to a peripheral or used as a general-purpose I/O
	- The PIO controller features a synchronous output providing up to 32 bits of data output in one write operation
- Packages
	- $-$  289-ball LFBGA, 14x14 mm<sup>2</sup>, 1.4 mm thickness, 0.8 mm pitch
	- $-$  256-ball TFBGA, 8x8 mm $^2$ , 1.05 mm thickness, 0.4 mm pitch
	- $-$  196-ball TFBGA, 11x11 mm $^2$ , 0.75 mm thickness, 0.75 mm pitch

### **Description**

The SAMA5D2 is a high-performance, ultra-low-power Arm Cortex-A5 CPU-based embedded microprocessor (MPU) running up to 500 MHz, with support for multiple memories such as DDR2, DDR3, DDR3L, LPDDR1, LPDDR2, LPDDR3, QSPI and e.MMC Flash, and SLC/MLC parallel NAND Flash memory up to 32-bit ECC. It integrates the Arm NEON SIMD engine for accelerated multimedia and signal processing, a configurable 128-Kbyte L2 cache and a floating point unit (FPU) for high-precision computing. The device features an advanced user interface and connectivity peripherals. Advanced security is provided by powerful cryptographic accelerators, by the Arm TrustZone<sup>®</sup> technology securing access to memories and sensitive peripherals, and by several hardware features that safeguard memory content, authenticate software, detect physical attacks and prevent information leakage during code execution.

The SAMA5D2 features an internal multilayer bus architecture associated with 2 x 16 DMA channels and dedicated DMAs for the communication and interface peripherals required to ensure uninterrupted data transfers with minimal processor overhead.

The comprehensive peripheral set includes an LCD TFT controller with overlays for hardware-accelerated image composition, an image sensor controller, audio support through I<sup>2</sup>S, SSC, a stereo Class D amplifier and a digital microphone. Connectivity peripherals include a 10/100 EMAC, USBs, CANs, FLEXCOMs, UARTs, SPIs and two QSPIs, SDIO/SD/e.MMCs, and TWIs/I<sup>2</sup>C.

Protection of code and data is provided by automatic scrambling of memories and an Integrity Check Monitor (ICM) to detect any modification of the memory contents. The SAMA5D2 also supports execution of encrypted code (QSPI or one portion of the DDR) with an "on-the-fly" encryption-decryption process.

With its secure design architecture, cryptographic acceleration engines, and secure bootloader, the SAMA5D2 is the ideal solution for point-of-sale (POS), IoT and industrial applications requiring device authentication, anti-cloning, data protection and secure communication.

The SAMA5D2 features three software-selectable low-power modes: Idle, Ultra-Low-Power (ULP) and Backup.

In Idle mode, the processor is stopped while all other functions can be kept running.

In ULP0 mode, the processor is stopped while all other functions are clocked at 512 Hz and interrupts or peripherals can be configured to wake up the system based on events, including partial asynchronous wake-up.

In ULP1 mode, all clocks and functions are stopped but some peripherals can be configured to wake up the system based on events, including partial asynchronous wake-up.

In Backup mode, RTC and wake-up logic are active. The Backup mode can be extended to feature DDR in Selfrefresh mode.

The SAMA5D2 also includes an Event System that allows peripherals to receive, react to and send events in Active and Idle modes without processor intervention.

The SAMA5D2 is delivered with a free Linux<sup>®</sup> distribution and bare metal C examples.

## **1. Configuration Summary**

#### **Table 1-1. SAMA5D2 Configuration Summary**



For information on device pin compatibility, see the section ["Pinouts"](#page-19-0).

### **2. Block Diagram**

**Figure 2-1. SAMA5D2 Series Block Diagram**



Refer to the section [DMA Controller \(XDMAC\)](#page-707-0) for peripheral connections to DMA.

## **3. Signal Description**

#### **Table 3-1. Signal Description List**













### **4. Microchip Recommended Power Management Solutions**

MCP16502 and MCP16501 are multi-channel Power Management Integrated Circuits (PMICs) recommended for the SAMA5D2.

#### **4.1 MCP16502 PMIC**

MCP16502 features four 1A DC-DC Buck regulators and two 0.3A auxiliary LDO regulators, and provides a comprehensive interface to the MPU, which includes an interrupt flag and a 1-MHz I²C interface. The PMIC processor interface is optimized so that it remains leakage-free in any power mode, in particular, Backup mode or BSR mode. MCP16502's VOUT2 voltage, corresponding to VDDIODDR, is pin-selectable from 1.2V, 1.35V or 1.8V to cover all supported SDRAM memory types. The application's primary rails (3.3V, 1.25V and VDDIODDR) are all fed from DC-DC converters for maximum efficiency.

Two versions of the MCP16502 are available:

- MCP16502AA supports SAMA5D2 systems with CPU frequency up to 500 MHz and using LPSDR-, LPDDR- or DDR2-SDRAM memories (1.8V), or DDR3L-SDRAM memories (1.35V)
- MCP16502AC supports SAMA5D2 systems with CPU frequency up to 500 MHz using LPDDR2- or LPDDR3- SDRAM (1.2V and 1.8V). In this case, VOUT2 is set to 1.2V through SELV2 pin level and LOUT1 to 1.8V through SELV1 pin level.

The figure below gives an application schematic example of a SAMA5D2 with DDR3L-SDRAM system running at a CPU frequency up to 500 MHz, powered by MCP16502AA. The fourth DC-DC converter of MCP16502AA is OFF by default during start-up and its components may be removed. The two LDO regulator outputs LOUT1 and LOUT2 are auxiliary power rails available for the application. LOUT1 output is ON by default at power-up and its default voltage is set to 2.5V, with the SELV1 pin connection, to power VDDFUSE input of SAMA5D2. When VDDFUSE is not needed in the application, LOUT1 can be repurposed. LOUT2, OFF by default at power-up, can be started by software through the I<sup>2</sup>C control bus to the necessary voltage. The BSR low-power mode of the processor is entered and exited by a combination of the PIOBU0 and the SHDN pins of the processor.

For further details, refer to the MCP16502 documentation on [www.microchip.com](http://www.microchip.com).

**Microchip Recommended Power Management Solutions**





#### **4.2 MCP16501 PMIC**

MCP16501 is a 4-channel PMIC designed for PCB area-constrained applications. In a 4x4mm QFN24 package, it features three 1A DC-DC Buck regulators, one 0.3A auxiliary LDO regulator, and provides a simple, leakage-free interface with SAMA5D2. MCP16501's VOUT2 voltage, corresponding to VDDIODDR, is pin-selectable from 1.2V, 1.35V or 1.8V to cover all supported SDRAM memory types. The application's primary rails (3.3V, 1.25V and VDDIODDR) are all fed from DC-DC converters for maximum efficiency.

Two versions of the MCP16501 PMIC are available:

- MCP16501A supports SAMA5D2 systems with CPU frequency up to 500 MHz and using LPSDR-, LPDDR- or DDR2-SDRAM memories (1.8V), or DDR3L-SDRAM memories (1.35V)
- MCP16501D supports SAMA5D2 systems with CPU frequency up to 500 MHz using LPDDR2- or LPDDR3- SDRAM (1.2V and 1.8V). In this case, VOUT2 is set to 1.2V through SELV2 pin level and LOUT to 1.8V through R3 and R4 values.

The figure below gives an application schematic example of a SAMA5D2 with DDR3L-SDRAM system running at a CPU frequency up to 500 MHz, powered by MCP16501A. The LDO regulator output LOUT is started at 2.5V by the connection of the LEN input to the 3.3V power rail, to power the VDDFUSE input of SAMA5D2. The BSR low-power mode of the processor is entered and exited by a combination of the PIOBU0 and the SHDN pins of the processor.

**Microchip Recommended Power Management Solutions**

For further details, refer to the MCP16501 documentation on [www.microchip.com](http://www.microchip.com).





### **5. Safety and Security Features**

#### **5.1 Design for Safety and IEC60730 Class B Certification**

#### **5.1.1 Background Information**

The IEC 60730 standard encompasses all aspects of appliance design. Annex H of the standard covers the aspects most relevant to microcontrollers. It details the tests and diagnostics which are intended to ensure safe operation of embedded control hardware and software. IEC 60730 defines three classifications for electronic control functions:

- Class A Control functions which are not intended to be relied upon for safety of the equipment
- Class B Control functions intended to prevent unsafe operation of the controlled equipment
- Class C Control functions intended to prevent special hazards such as explosions

Specific design techniques have been used in the SAMA5D2 to ease compliance with the IEC 60730 Class B Certification and to resolve general-purpose safety concerns. This allows reduced software development and code size as well as savings on external hardware circuitry, since built-in self-tests are already embedded in the MPU. The table "Safety and IEC 60730 Features List" below gives the list of peripherals which incorporate these techniques, and details whether these features are applicable for the IEC 60730 Class B Certification or for general-purpose safety considerations.

#### **5.2 Design for Security**

The SAMA5D2 embeds peripherals with security features to prevent counterfeiting, to secure external communication, and to authenticate the system.

The table "Security Features" provides the list of peripherals and an overview of their security function. For more information, see the sections on each peripheral.

#### **5.3 Safety and IEC 60730 Features**

#### **Table 5-1. Safety and IEC 60730 Features List**



#### **Safety and Security Features**

<span id="page-16-0"></span>

**Note:** 

Class B IEC 60730 Requirements. Annex H - Table H.1 (H.11.12.7 of edition 3).

#### **5.4 Security Features**

#### **Table 5-2. Security Features**



## **Safety and Security Features**



### **Safety and Security Features**

<span id="page-18-0"></span>

#### **Notes:**

- 1. A PCI-certified Advanced Software Crypto Library (ASCL) is available under NDA.
- 2. Available on SAMA5D23 and SAMA5D28 only. For environmental monitors, refer to *SAMA5D23 and SAMA5D28 Environmental Monitors*, available under Non-Disclosure Agreement (NDA). Contact a Microchip sales representative for details.
- 3. Refer to the sections on each peripheral for details on FIPS compliancy.

### <span id="page-19-0"></span>**6. Package and Pinout**

#### **6.1 Packages**

The SAMA5D2 is available in the packages listed below.

#### **Table 6-1. SAMA5D2 Packages**



The package mechanical characteristics are described in the section [Mechanical Characteristics](#page-2671-0).

#### **6.2 Pinouts**

Pinouts are provided in the tables below:

- [Pin Description \(all packages\)](#page-20-0)
- [Pin Description \(SAMA5D23 pins different from those in table "Pin Description \(all packages\)" \)](#page-47-0)
- [Pin Description \(SAMA5D28B/C pins different from those in the table "Pin Description \(all packages\)" \)](#page-50-0)

I/Os for each peripheral are grouped into IO sets, listed in the column 'IO Set' in the pinout tables below. For all peripherals, it is mandatory to use I/Os that belong to the same IO set. The timings are not guaranteed when IOs from different IO sets are mixed.

#### <span id="page-20-0"></span>**Table 6-2. Pin Description (all packages)**



 **SAMA5D2 Series** SAMA5D2 Series<br>Package and Pinout **Package and Pinout**

Ш



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.

 **SAMA5D2 Series** SAMA5D2 Series Package and Pinout **Package and Pinout**



 **SAMA5D2 Series** SAMA5D2 Series Package and Pinout **Package and Pinout**





© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.

> Complete Datasheet  **Complete Datasheet**

DS60001476H-page 24 DS60001476H-page 24



 $\blacksquare$ 











**Primary Alternate PIO Peripheral Reset State** 



 **SAMA5D2 Series SAMA5D2 Series**<br>Package and Pinout **Package and Pinout**



 **SAMA5D2 Series** SAMA5D2 Series Package and Pinout **Package and Pinout**



Ш

 $\mathbf{H}$ 













 **SAMA5D2 Series** SAMA5D2 Series Package and Pinout **Package and Pinout**

 $\parallel$ 











Ш




 $\mathbf{H}$ 





 **SAMA5D2 Series**

SAMA5D2 Series

**Package and Pinout**

Package and Pinout

**...........continued**



Ш

 $\mathbf{H}$ 





 $\blacksquare$ 





© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.

> **Complete Datasheet Complete Datasheet**

 **SAMA5D2 Series SAMA5D2 Series**<br>Package and Pinout **Package and Pinout**



 **SAMA5D2 Series** SAMA5D2 Series Package and Pinout **Package and Pinout**



 $\parallel$ 



 **SAMA5D2 Series**

SAMA5D2 Series

**Package and Pinout**

Package and Pinout



 **SAMA5D2 Series SAMA5D2 Series**<br>Package and Pinout **Package and Pinout**



 $\parallel$ 

#### <span id="page-46-0"></span>**Notes:**

- 1. Signal = 'PIO' if GPIO; Dir = Direction; PU = Pull-up; PD = Pull-down; HiZ = High impedance; ST = Schmitt **Trigger**
- 2. The GPIO reset state is not guaranteed during the power-up phase. During this phase, the GPIOs are in Input Pull-Up mode and they take their reset value only after VDDCORE POR reset has been released. If a GPIO must be at level zero at power-up, it is recommended to connect an external pull-down to ensure this state.
- 3. For NRST usage, refer to the document *SAMA5D2 Hardware Design Considerations*.
- 4. JTAG boundary scan is available only on JTAG IO Set 1.

The SAMA5D23 is not pin-to-pin compatible with SAMA5D21/SAMA5D22. The table below provides the differences in pinout.



#### **Table 6-3. Pin Description (SAMA5D23 pins different from those in table [Pin Description \(all packages\)\)](#page-20-0)**

 **SAMA5D2 Series** SAMA5D2 Series<br>Package and Pinout **Package and Pinout**



 $\parallel$ 

#### <span id="page-49-0"></span>**Notes:**

- 1. Signal = 'PIO' if GPIO; Dir = Direction; PU = Pull-up; PD = Pull-down; HiZ = High impedance; ST = Schmitt Trigger.
- 2. The GPIO reset state is not guaranteed during the power-up phase. During this phase, the GPIOs are in Input Pull-Up mode and they take their reset value only after VDDCORE POR reset has been released. If a GPIO must be at level zero at power-up, it is recommended to connect an external pull-down to ensure this state.

The SAMA5D28B/C are not pin-to-pin compatible with SAMA5D28A, SAMA5D26A/B/C and SAMA5D27A/B/C. The table below provides the differences in pinout.



### **Table 6-4. Pin Description (SAMA5D28B/C pins different from those in the table [Pin Description \(all packages\)](#page-20-0))**

#### <span id="page-51-0"></span>**Notes:**

- 1. Signal = 'PIO' if GPIO; Dir = Direction; PU = Pull-up; PD = Pull-down; HiZ = High impedance; ST = Schmitt Trigger.
- 2. The GPIO reset state is not guaranteed during the power-up phase. During this phase, the GPIOs are in Input Pull-Up mode and they take their reset value only after VDDCORE POR reset has been released. If a GPIO must be at level zero at power-up, it is recommended to connect an external pull-down to ensure this state.

## **7. Power Considerations**

### **7.1 Power Supplies**

#### **Table 7-1. SAMA5D2 Power Supplies**



### **7.2 Power-up Considerations**

At power-up, from a supply sequencing perspective, the SAMA5D2 power supply inputs are categorized into two groups:

- Group 1 (core group) contains VDDCORE, VDDUTMIC, VDDHSIC and VDDPLLA.
- Group 2 (periphery group) contains all other power supply inputs except VDDFUSE. The figure below shows the recommended power-up sequence. Note that:
	- VDDBU, when supplied from a battery, is an always-on supply input and is therefore not part of the power supply sequencing. When no backup battery is present in the application, VDDBU is part of Group 2.
	- VDDFUSE is the only power supply that may be left unpowered during operation. This is possible if and only if the application does not access the Customer Fuse Matrix in Write mode. It is good practice to turn

on VDDFUSE only when the Customer Fuse Matrix is accessed in Write mode, and to turn off VDDFUSE otherwise.

• VDDIODDR may be nominally supplied at 1.2V when the SAMA5D2 device is equipped with an LPDDR2 or LPDDR3 memory. In this case, VDDIODDR can be considered as part of Group 1.



**Figure 7-1. Recommended Power-up Sequence**

time

→

#### **Table 7-2. Power-up Timing Specification**



#### **Notes:**

- 1. An "established" supply refers to a power supply established at 90% of its final value.
- 2. Also applies to VDDIODDR when considered as part of Group 1.

### **7.3 Power-down Considerations**

The figure below shows the power-down sequence that starts by asserting the NRST line to 0. Once NRST is asserted, the supply inputs can be immediately shut down without any specific timing or order. VDDBU may not be shut down if the application uses a backup battery on this supply input. In applications where VDDFUSE is powered, it is mandatory to shut down VDDFUSE prior to removing any other supply. VDDFUSE can be removed before or after asserting the NRST signal.



#### **Figure 7-2. Recommended Power-down Sequence**

**Table 7-3. Power-down Timing Specification**

|                    | Symbol Parameter           | <b>Conditions</b>                              | <b>Min</b> | <b>Max</b>               | <b>Unit</b> |
|--------------------|----------------------------|------------------------------------------------|------------|--------------------------|-------------|
| <sup>I</sup> RSTPD | Reset delay at power-down  | From NRST low to the first supply turn-off     |            | $\overline{\phantom{m}}$ | ms          |
|                    | VDDFUSE delay at shut-down | From VDDFUSE < 1V to the first supply turn-off |            | $\overline{\phantom{m}}$ |             |

### **7.4 Power Supply Sequencing at Backup Mode Entry and Exit**

#### **7.4.1 VDDBU Power Architecture**

The backup power switch aims at optimizing the power consumption on VDDBU source by switching the supply of the backup digital part (BUREG memories + 64-kHz RC oscillator) to VDDANA.

When enabled, the backup power source can be automatically switched to VDDANA, which reduces power consumption on VDDBU. Then, VDDBU powers the pads, VDDBU POR, 32-kHz crystal and, on secure products SAMA5D23 and SAMA5D28, the temperature sensor and the backup supply monitor.

The power source (VDDANA or VDDBU) can be selected manually or can be set to work automatically by programming an SFRBU register (refer to SFRBU\_PSWBUCTRL in the section [Special Function Registers Backup](#page-236-0) [\(SFRBU\)\)](#page-236-0).

#### **7.4.2 Backup Mode Entry**

The figure below shows the recommended power down sequence to place the SAMA5D2 either in Backup mode or in Backup mode with its DDR in self-refresh. The SHDN signal, output of Shutdown Controller (SHDWC), signals the shutdown request to the power supply. This output is supplied by VDDBU that is present in Backup mode. Placing the external DDR memory in self-refresh while in Backup mode, requires to maintain also VDDIODDR. One possible way to signal this additional need to the power supply is to position one of the general purpose I/Os supplied by VDDBU (PIOBUx) in a predefined state.



#### **Figure 7-3. Recommended Backup Mode Entry**

time

#### **Table 7-4. Powerdown Timing Specification**



#### **7.4.3 Backup Mode Exit (Wake-up)**

The figure below shows the recommended power-up sequence to wake up SAMA5D2 from Backup mode. Upon a wake-up event, the Shutdown Controller toggles its SHDN output back to VDDBU to request the power supply to restart. Except for VDDIODDR which may already be present if the external DDR memory was placed in Self-refresh mode, this power-up sequence is the same one as presented in the figure "Recommended Power-up Sequence". In particular, the definitions of Group 1 and Group 2 are the same.



**Figure 7-4. Recommended Power Supply Sequencing at Wake-up**

time

#### **Table 7-5. Power-up Timing Specification**



#### **Notes:**

- 1. An "established" supply refers to a power supply established at 90% of its final value.
- 2. Also applies to VDDIODDR when considered as part of Group 1.

## <span id="page-57-0"></span>**8. Memories**

### **Figure 8-1. Memory Mapping**



ID  $:$  wired-or $"$ 

 $\overline{\text{block}}$ peripheral

offset

### **8.1 Embedded Memories**

#### **8.1.1 Internal SRAM**

The device embeds a total of 128 Kbytes of high-speed SRAM. After reset, and until the Remap command is performed, the SRAM is accessible at address 0x0020 0000. When the system Bus Matrix is remapped, the SRAM is also available at address 0x0.

The device features a second 128-Kbyte SRAM that can be allocated either to the L2 cache controller or used as an internal SRAM. After reset, this block is connected to the system SRAM, making the two 128-Kbyte RAMs contiguous. The SRAM SEL bit, located in the [SFR\\_L2CC\\_HRAMC](#page-233-0) register, is used to reassign this memory as a L2 cache memory.

#### **8.1.2 Internal ROM**

The product embeds one 160-Kbyte secured internal ROM mapped at address 0 after reset. The ROM contains a standard and secure bootloader as well as the BCH (Bose, Chaudhuri and Hocquenghem) code tables for NAND Flash ECC correction. The memory area containing the secure boot is automatically hidden after the execution of the secure boot while the one containing the code tables for ECC remains visible.

#### **8.1.3 Boot Strategies**

For standard boot strategies, refer to the section [Standard Boot Strategies.](#page-135-0)

For secure boot strategies, refer to the document *SAMA5D2 Secure Boot Strategy*. Contact a Microchip sales representative for details.

### **8.2 External Memory**

The SAMA5D2 offers connections to a wide range of external memories or to parallel peripherals.

#### **8.2.1 External Bus Interface**

The External Bus Interface (EBI) is a 16-bit-wide interface working at MCK/2.

The EBI supports:

- Static memories
- 8-bit NAND Flash with 32-bit BCH ECC
- 16-bit NAND Flash

EBI I/Os accept three drive levels (Low, Medium, High) to avoid overshoots and provide the best performances according to the bus load and external memories voltage.

The drive levels are configured with the DRVSTR field in the [PIO Configuration Register](#page-483-0) (PIO\_CFGRx) if the corresponding line is nonsecure or the [Secure PIO Configuration Register](#page-500-0) (S\_PIO\_CFGRx) if the I/O line is secure.

At reset, the selected drive is low. The user must make sure to program the correct drive according to the device load. The I/O embeds serial resistors for impedance matching.

#### **8.2.2 Supported Memories on DDR Interface**

- 16-bit or 32-bit external interface
- 512 Mbytes of address space on DDR CS and DDR/AES CS in 32-bit mode
- 256 Mbytes of address space on DDR CS and DDR/AES CS in 16-bit mode
- Supports 16-bit or 32-bit 8-bank DDR2, DDR3, LPDDR1, LPDDR2 and LPDDR3 memories
- Automatic drive level control
- **Multiport**
- Scramblable data path
- Port 0 of this interface has an embedded automatic AES encryption and decryption mechanism (refer to the section [Advanced Encryption Standard Bridge \(AESB\)](#page-2387-0)). Writing to or reading from the address 0x40000000 may trigger the encryption and decryption mechanism depending on the AESB on External Memories configuration.

• TrustZone: The multiport feature of this interface implies TrustZone configuration constraints. Refer to the section [TrustZone Technology](#page-179-0) for more details.

#### **8.2.3 Supported Memories on Static Memories and NAND Flash Interfaces**

The Static Memory Controller is dedicated to interfacing external memory devices:

- Asynchronous SRAM-like memories and parallel peripherals
- NAND Flash (MLC and SLC) 8-bit datapath

The Static Memory Controller is able to drive up to four chip select. NCS3 is dedicated to the NAND Flash control.

The HSMC embeds a NAND Flash Controller (NFC). The NFC can handle automatic transfers, sending the commands and address cycles to the NAND Flash and transferring the contents of the page (for read and write) to the NFC SRAM. It minimizes the processor overhead.

In order to improve overall system performance, the DATA phase of the transfer can be DMA-assisted. The static memory embeds the NAND Flash Error Correcting Code controller with the following features:

- Algorithm based on BCH codes
- Supports also SLC 1-bit (BCH 2-bit), SLC 4-bit (BCH 4-bit)
- Programmable Error Correcting Capability
	- 2-bit, 4-bit, 8-bit and 16-bit errors for 512 bytes/sector (4-Kbyte page)
	- 24-bit error for 1024 bytes/sector (8-Kbyte page)
- Programmable sector size: 512 bytes or 1024 bytes
- Programmable number of sectors per page: 1, 2, 4 or 8 blocks of data per page
- Programmable spare area size
- Supports spare area ECC protection
- Supports 8-Kbyte page size using 1024 bytes/sector and 4-Kbyte page size using 512 bytes/sector
- Error detection is interrupt-driven
- Provides hardware acceleration for error location
- Finds roots of error-locator polynomial
- Programmable number of roots

#### **8.2.4 DDR and SDMMC I/Os Calibration**

#### **8.2.4.1 DDR I/O Calibration**

The DDR2/DDR3/LPDDR1/LPDDR2/LPDDR3/DDR3L I/Os embed an automatic impedance matching control to avoid overshoots and reach the best performance levels depending on the bus load and external memories. A serial termination connection scheme, where the driver has an output impedance matched to the characteristic impedance of the line, is used to improve signal quality and reduce EMI.

One specific analog input, DDR CAL, is used to calibrate all DDR / IOs.

The MPDDRC supports the ZQ calibration procedure used to calibrate the SAMA5D2 DDR I/O drive strength and the commands to setup the external DDR device drive strength (refer to the section [Multiport DDR-SDRAM Controller](#page-530-0) [\(MPDDRC\)\)](#page-530-0). The calibration cell supports all the memory types listed above.

#### **Figure 8-2. DDR Calibration Cell**



The calibration cell provides an input pin, DDR\_CAL, loaded with one of the following resistor RZQ values:

- 24 KΩ for LPDDR2/LPDDR3
- 23 KΩ for DDR3L
- 22 KΩ for DDR3
- 21 KΩ for DDR2/LPDDR1

The typical value for CZQ is 22 pF.

#### **8.2.4.1.1 LPDDR2 Power Fail Management**

The DDR controller (MPDDRC) is used to manage the LPDDR memory when an uncontrolled power off occurs.

The DDR power rail must be monitored externally and generate an interrupt when a power fail condition is triggered. The interrupt handler must apply the sequence defined in the MPDDRC Low-power register (MPDDRC\_LPR) by setting bit LPDDR2\_PWOFF (LPDDR2 Power Off bit).

#### **8.2.4.2 SDMMC I/O Calibration**

The SAMA5D2 also embeds an SDMMC I/O calibration cell. The purpose of this block is to provide to e.MMC/SD I/Os an output impedance reference to limit the impact of process, voltage and temperature on the drivers output impedance. The impedance control is required at high frequency in order to improve signal quality.

The control and procedure to setup the SDMMC calibration cell is described in the section [Secure Digital MultiMedia](#page-1877-0) [Card Controller \(SDMMC\).](#page-1877-0)

**Figure 8-3. SDMMC I/O Calibration Cell**



The calibration cell provides an input pin SDCAL loaded with a 20 KΩ resistor for 1.8V memories and a 16.9 KΩ resistor for 3.3V memories.

According to the e.MMC specification, the output impedance calibration is mandatory for HS200 mode (1.8V) when it is not for other modes (3.3V).

In addition, according to the SD specification, the output impedance calibration is mandatory for 1.8V signaling when it is not for 3.3V signaling.

Thus, the calibration cell design is oriented to get the highest accuracy under 1.8V.

In case of interfacing which would need to operate under both 1.8V and 3.3V, external devices RZQ and CZQ must get values related to the 1.8V mode. The typical value for CZQ is 22 pF.

## **9. Event System**

The events generated by peripherals are designed to be directly routed to peripherals managing/using these events without processor intervention. Peripherals receiving events contain logic by which to select the one required.

### **9.1 Real-time Event List**

- Timers, PWM, and IO peripherals generate event triggers which are directly routed to event managers such as ADC, for example, to start measurement/conversion without processor intervention.
- ADC is connected to nine trigger inputs defined as two groups:
	- One group of eight elements for Timer Counter (TC0 to TC4), ADTRIG and PMW0 event0, PWM0 event1
	- One group of one element for low-rate trigger, RTC
- UART, USART, SPI, TWI, PWM, CLASSD, AES, SHA, ADC, PIO, TIMER (Capture mode) generate event triggers directly connected to DMA controllers (XDMAC) for data transfer without processor intervention.
- PWM safety events (faults) are in combinational form and directly routed from event generators (ADC, ACC, PMC, TIMER) to the PWM module.
- PWM receives external triggers to provide PFC, DC/DC functions.
- PWM output comparators generate events directly connected to TIMER.
- PMC safety event (clock failure detection) can be programmed to switch the MCK on a reliable main RC internal clock without processor intervention.

### **9.2 Real-time Event Mapping**

#### **Table 9-1. Real-time Event Mapping List**



# **SAMA5D2 Series**

### **Event System**

<span id="page-63-0"></span>

#### **Notes:**

- 1. Refer to [Main Crystal Oscillator Failure Detection](#page-398-0) in section Power Management Controller (PMC).
- 2. Refer to [Fault Inputs](#page-2238-0) and [Fault Protection](#page-2238-0) in section Pulse Width Modulation Controller (PWM).
- 3. Refer to [Fault Output](#page-2543-0) in section Analog-to-Digital Converter (ADC).
- 4. Refer to [Fault Mode](#page-2183-0) in section Timer Counter (TC).
- 5. Refer to [ADC Trigger Register](#page-2600-0) in section Analog-to-Digital Converter (ADC).
- 6. Refer to [Waveform Generation](#page-320-0) in section Real-time Clock (RTC).
- 7. Refer to [PWM Comparison Units](#page-2261-0) and [PWM Event Lines](#page-2263-0) in section Pulse Width Modulation Controller (PWM).
- 8. Refer to [Synchronization with PWM](#page-2174-0) in section Timer Counter (TC).
- 9. Refer to [Comparator](#page-2241-0) in section Pulse Width Modulation Controller (PWM).

## **10. System Controller**

The system controller is a set of peripherals handling key elements of the system, such as power, resets, clocks, time, interrupts, watchdog, etc.

The system controller's peripherals are all mapped between addresses 0xF8049000 and 0xF8048000.

The figure below shows the system controller block diagram.

## **SAMA5D2 Series System Controller**



#### **Figure 10-1. System Controller Block Diagram**

### **10.1 Power-On Reset**

The SAMA5D2 embeds several Power-On Resets (PORs) to ensure the power supply is established when the reset is released. These PORs are dedicated to monitoring VDDBU, VDDIOP and VDDCORE respectively.

## **11. Peripherals**

### **11.1 Peripheral Mapping**

As shown in the figure [Memory Mapping,](#page-57-0) the peripherals are mapped in the upper 256 Mbytes of the address space, between addresses 0xF000 0000 and 0xFFFC 0000.

### **11.2 Peripheral Identifiers**

For details, refer to [Table 18-9](#page-190-0).

### **11.3 Peripheral Signal Multiplexing on I/O Lines**

The SAMA5D2 features several PIO Controllers that multiplex the I/O lines of the peripheral set.

The table [Pin Description \(all packages\)](#page-20-0) defines how the I/O lines are multiplexed on the different PIO Controllers. Several I/O sets are available for each peripheral. However, selecting I/Os from different I/O sets for one peripheral is prohibited.

The column "Reset State" shows whether the PIO line resets in I/O mode or in Peripheral mode. If I/O is shown, the PIO line resets in input with the pull-up enabled, so that the device is maintained in a static state as soon as the reset is released. As a result, the bit corresponding to the PIO line in register PIO\_CFGR (PIO Configuration Register) resets low.

If a signal name is shown in the "Reset State" column, the PIO line is assigned to this function and the corresponding bit in PIO CFGR resets high. That is the case for pins controlling memories, in particular address lines, which require the pin to be driven as soon as the reset is released.

The PIO state can be retained when the system enters in Backup mode.

### **11.4 Peripheral Clock Types**

The table below lists the clock types available on embedded peripherals in SAMA5D2. Clock type suffixes HS and LS refer to Matrix (H64MX) and Matrix (H32MX), respectively.

For details on embedded peripherals, refer to the section [Matrix \(H64MX/H32MX\).](#page-171-0)





# **SAMA5D2 Series**

## **Peripherals**

<span id="page-68-0"></span>

#### **Notes:**

- 1. Refer to the figure [General Clock Block Diagram](#page-389-0) in the section [Power Management Controller \(PMC\)](#page-388-0).
- 2. Refer to the MCK clock in the figure [General Clock Block Diagram](#page-389-0) in the section [Power Management](#page-388-0) [Controller \(PMC\).](#page-388-0)

## **12. Chip Identifier (CHIPID)**

### **12.1 Description**

Chip Identifier (CHIPID) registers are used to recognize the device and its revision. These registers provide the sizes and types of the on-chip memories, as well as the set of embedded peripherals.

Two CHIPID registers are embedded: Chip ID Register (CHIPID\_CIDR) and Chip ID Extension Register (CHIPID\_EXID). Both registers contain a hard-wired value that is read-only.

The CHIPID CIDR register contains the following fields:

- VERSION: Identifies the revision of the silicon
- EPROC: Indicates the embedded ARM processor
- NVPTYP and NVPSIZ: Identify the type of embedded non-volatile memory and the size
- SRAMSIZ: Indicates the size of the embedded SRAM
- ARCH: Identifies the set of embedded peripherals
- EXT: Shows the use of the extension identifier register

The CHIPID EXID register is device-dependent and reads 0 if CHIPID CIDR.EXT =  $0$ .

### **12.2 Embedded Characteristics**

- Chip ID Registers
	- Identification of the Device Revision, Sizes of the Embedded Memories, Set of Peripherals, Embedded Processor

#### **Table 12-1. SAMA5D2 Chip ID Registers**





## **12.3 Register Summary**


# **12.3.1 Chip ID Register**





### **Bit 31 – EXT** Extension Flag



#### **Bits 30:28 – NVPTYP[2:0]** Nonvolatile Program Memory Type



#### **Bits 27:20 – ARCH[7:0]** Architecture Identifier



#### **Bits 19:16 – SRAMSIZ[3:0]** Internal SRAM Size



# **SAMA5D2 Series**

**Chip Identifier (CHIPID)**



### **Bits 15:12 – NVPSIZ2[3:0]** Second Nonvolatile Program Memory Size



### **Bits 11:8 – NVPSIZ[3:0]** Nonvolatile Program Memory Size



### **Bits 7:5 – EPROC[2:0]** Embedded Processor



# **SAMA5D2 Series**

**Chip Identifier (CHIPID)**



**Bits 4:0 – VERSION[4:0]** Version of the Device Current version of the device.

# **12.3.2 Chip ID Extension Register**





**Bits 31:0 – EXID[31:0]** Chip ID Extension This field is cleared if CHIPID\_CIDR.EXT = 0.

# **13. Cortex-A5 Processor (ARM)**

# **13.1 Reference Documents**

The following table gives the references of the documents and their denominations in this document.

#### **Table 13-1. Reference Documents**



# **13.2 Description**

The ARM Cortex-A5 processor is a high-performance, low-power, ARM macrocell with an L1 cache subsystem that provides full virtual memory capabilities. The Cortex-A5 processor implements the ARMv7 architecture and runs 32-bit ARM instructions, 16-bit and 32-bit Thumb-2 instructions, and 8-bit Java™ byte codes in Jazelle® state.

The Cortex-A5 NEON Media Processing Engine (MPE) extends the Cortex-A5 functionality to provide support for the ARM v7 Advanced SIMD v2 and Vector Floating-Point v4 (VFPv4) instruction sets. The Cortex-A5 NEON MPE provides flexible and powerful acceleration for signal processing algorithms including multimedia such as image processing, video decode/encode, 2D/3D graphics, and audio. See the Cortex-A5 NEON Media Processing Engine Technical Reference Manual.

The Cortex-A5 processor includes TrustZone® technology to enhance security by partitioning the SoC's hardware and software resources in a Secure world for the security subsystem and a Normal world for the rest, enabling a strong security perimeter to be built between the two. See Security Extensions overview in the Cortex-A5 Technical Reference Manual. See the ARM Architecture Reference Manual for details on how TrustZone works in the architecture.

**Note:**  All ARM publications referenced in this datasheet can be found at [www.arm.com](http://www.arm.com).

#### **13.2.1 Power Management**

The Cortex-A5 design supports the following main levels of power management:

- Run Mode
- Standby Mode

#### **13.2.1.1 Run Mode**

Run mode is the normal mode of operation where all of the processor functionality is available. Everything, including core logic and embedded RAM arrays, is clocked and powered up.

### **13.2.1.2 Standby Mode**

Standby mode disables most of the clocks of the processor, while keeping it powered up. This reduces the power drawn to the static leakage current, plus a small clock power overhead required to enable the processor to wake up from Standby mode. The transition from Standby mode to Run mode is caused by one of the following:

- the arrival of an interrupt, either masked or unmasked
- the arrival of an event, if standby mode was initiated by a Wait for Event (WFE) instruction
- a debug request, when either debug is enabled or disabled
- a reset.

# **13.3 Embedded Characteristics**

- In-order Pipeline with Dynamic Branch Prediction
- ARM, Thumb-2, and Thumb-2EE Instruction Set Support
- TrustZone Security Extensions
- Harvard Level 1 Memory System with a Memory Management Unit (MMU)
- 32 Kbytes Data Cache
- 32 Kbytes Instruction Cache
- 64-bit CPU System Bus Host Interface
- ARM v7 Debug Architecture
- Trace Support through an Embedded Trace Macrocell (ETM) Interface
- Media Processing Engine (MPE) with NEON Technology
- Jazelle Hardware Acceleration

# **13.4 Block Diagram**

#### **Figure 13-1. Cortex-A5 Processor Top-level Diagram**



# **13.5 Programmer Model**

### **13.5.1 Processor Operating Modes**

The following operation modes are present in all states:

- User mode (USR) is the usual ARM program execution state. It is used for executing most application programs.
- Fast Interrupt (FIQ) mode is used for handling fast interrupts. It is suitable for high-speed data transfer or channel process.
- Interrupt (IRQ) mode is used for general-purpose interrupt handling.
- Supervisor mode (SVC) is a protected mode for the operating system.
- Abort mode (ABT) is entered after a data or instruction prefetch abort.
- System mode (SYS) is a privileged user mode for the operating system.
- Undefined mode (UND) is entered when an undefined instruction exception occurs.
- Monitor mode (MON) is secure mode that enables change between Secure and Non-secure states, and can also be used to handle any of FIQs, IRQs and external aborts. Entered on execution of a Secure Monitor Call (SMC) instruction.

Mode changes may be made under software control, or may be brought about by external interrupts or exception processing. Most application programs execute in User Mode. The non-user modes, known as privileged modes, are entered in order to service interrupts or exceptions or to access protected resources.

#### **13.5.2 Processor Operating States**

The processor has the following instruction set states controlled by the T bit and J bit in the CPSR.

ARM state:

The processor executes 32-bit, word-aligned ARM instructions.

• Thumb-2 state:

The processor executes 16-bit and 32-bit, halfword-aligned Thumb-2 instructions.

• Thumb-2EE state:

The processor executes a variant of the Thumb-2 instruction set designed as a target for dynamically generated code. This is code compiled on the device either shortly before or during execution from a portable bytecode or other intermediate or native representation.

• Jazelle state:

The processor executes variable length, byte-aligned Java bytecodes.

The J bit and the T bit determine the instruction set used by the processor. The table below shows the encoding of these bits.



#### **Table 13-2. CPSR J and T Bit Encoding**

Alternating between ARM and Thumb-2 states does not affect the processor mode or the register contents. See the ARM Architecture Reference Manual, ARMv7-A and ARMv7-R edition for information on entering and exiting Thumb-2EE state.

#### **13.5.2.1 Switching State**

It is possible to change the instruction set state of the processor between:

- ARM state and Thumb-2 state using the BX and BLX instructions.
- Thumb-2 state and Thumb-2EE state using the ENTERX and LEAVEX instructions.
- ARM and Jazelle state using the BXJ instruction.
- Thumb-2 and Jazelle state using the BXJ instruction.

See the ARM Architecture Reference Manual for more information about changing instruction set state.

#### **13.5.3 Cortex-A5 Registers**

This view provides 16 ARM core registers, R0 to R15, that include the Stack Pointer (SP), Link Register (LR), and Program Counter (PC). The current execution mode determines the selected set of registers, as shown in the table below. This shows that the arrangement of the registers provides duplicate copies of some registers, with the

# **SAMA5D2 Series Cortex-A5 Processor (ARM)**

current register selected by the execution mode. This arrangement is described as banking of the registers, and the duplicated copies of registers are referred to as banked registers.





#### **Note:**

1. Mode-specific banked registers.

The core contains one CPSR, and six SPSRs for exception handlers to use. The program status registers:

- hold information about the most recently performed ALU operation
- control the enabling and disabling of interrupts
- set the processor operating mode

#### **Figure 13-2. Status Register Format**



- N: Negative, Z: Zero, C: Carry, and V: Overflow are the four ALU flags
- Q: cumulative saturation flag
- IT: If-Then execution state bits for the Thumb-2 IT (If-Then) instruction
- J: Jazelle bit, see the description of the T bit
- GE: Greater than or Equal flags, for SIMD instructions
- E: Endianness execution state bit. Controls the load and store endianness for data accesses. This bit is ignored by instruction fetches.
- $E = 0$ : Little endian operation
- $E = 1$ : Big endian operation
- A: Asynchronous abort disable bit. Used to mask asynchronous aborts.
- I: Interrupt disable bit. Used to mask IRQ interrupts.
- F: Fast interrupt disable bit. Used to mask FIQ interrupts.
- T: Thumb-2 execution state bit. This bit and the J execution state bit, bit [24], determine the instruction set state of the processor, ARM, Thumb-2, Jazelle, or Thumb-2EE.
- Mode: five bits to encode the current processor mode. The effect of setting M[4:0] to a reserved value is UNPREDICTABLE.

#### **Table 13-4. Processor Mode vs. Mode Field**



#### **13.5.3.1 CP15 Coprocessor**

Coprocessor 15, or System Control Coprocessor CP15, is used to configure and control all the items in the list below:

- Cortex-A5
- Caches (ICache, DCache and write buffer)
- MMU
- **Security**
- Other system options

To control these features, CP15 provides 16 additional registers. See the table below.

#### **Table 13-5. CP15 Registers**



# **SAMA5D2 Series Cortex-A5 Processor (ARM)**

<span id="page-81-0"></span>

#### **Note:**

1. This register provides access to more than one register. The register accessed depends on the value of the CRm field or opcode\_2 field.

### **13.5.4 CP15 Register Access**

CP15 registers can only be accessed in privileged mode by:

- MCR (Move to Coprocessor from ARM Register) instruction is used to write an ARM register to CP15.
- MRC (Move to ARM Register from Coprocessor) instruction is used to read the value of CP15 to an ARM register.

Other instructions such as CDP, LDC, STC can cause an undefined instruction exception.

The assembler code for these instructions is:

MCR/MRC{cond} p15, opcode 1, Rd, CRn, CRm, opcode 2

The MCR/MRC instructions bit pattern is shown below:



#### **• CRm[3:0]: Specified Coprocessor Action**

Determines specific coprocessor action. Its value is dependent on the CP15 register used. For details, see CP15 specific register behavior.

#### **• opcode\_2[7:5]**

Determines specific coprocessor operation code. By default, set to 0.

#### **• Rd[15:12]: ARM Register**

Defines the ARM register whose value is transferred to the coprocessor. If R15 is chosen, the result is unpredictable.

#### **• CRn[19:16]: Coprocessor Register**

Determines the destination coprocessor register.

#### **• L: Instruction Bit**

0: MCR instruction

1: MRC instruction

#### **• opcode\_1[23:20]: Coprocessor Code**

Defines the coprocessor specific code. Value is c15 for CP15.

#### **• cond [31:28]: Condition**

#### **13.5.5 Addresses in the Cortex-A5 Processor**

The Cortex-A5 processor operates using virtual addresses (VAs). The Memory Management Unit (MMU) translates these VAs into the physical addresses (PAs) used to access the memory system. Translation tables hold the mappings between VAs and PAs.

See the *ARM Architecture Reference Manual, ARMv7-A and ARMv7-R* edition for more information.

When the Cortex-A5 processor is executing in Non-secure state, the processor performs translation table look-ups using the Non-secure versions of the Translation Table Base Registers. In this situation, any VA can only translate into a Non-secure PA. When it is in Secure state, the Cortex-A5 processor performs translation table look-ups using the Secure versions of the Translation Table Base Registers. In this situation, the security state of any VA is determined by the NS bit of the translation table descriptors for that address.

Following is an example of the address manipulation that occurs when the Cortex-A5 processor requests an instruction:

- 1. The Cortex-A5 processor issues the VA of the instruction as Secure or Non-secure VA accesses according to the state the processor is in.
- 2. The instruction cache is indexed by the bits of the VA. The MMU performs the translation table look-up in parallel with the cache access. If the processor is in the Secure state it uses the Secure translation tables, otherwise it uses the Non-secure translation tables.
- 3. If the protection check carried out by the MMU on the VA does not abort and the PA tag is in the instruction cache, the instruction data is returned to the processor.
- 4. If there is a cache miss, the MMU passes the PA to the CPU system bus interface to perform an external access. The external access is always Non-secure when the core is in the Non-secure state. In the Secure state, the external access is Secure or Non-secure according to the NS attribute value in the selected translation table entry. In Secure state, both L1 and L2 translation table walk accesses are marked as Secure, even if the first level descriptor is marked as NS.

#### **13.5.6 Security Extensions Overview**

The purpose of the Security Extensions is to enable the construction of a secure software environment. See the *ARM Architecture Reference Manual, ARMv7-A and ARMv7-R* edition for details of the Security Extensions.

#### **13.5.6.1 System Boot Sequence**

**CAUTION** The Security Extensions enable the construction of an isolated software environment for more secure execution, depending on a suitable system design around the processor. The technology does not protect the processor from hardware attacks, and care must be taken to be sure that the hardware containing the reset handling code is appropriately secure.

The processor always boots in the privileged Supervisor mode in the Secure state, with the NS bit set to 0. This means that code that does not attempt to use the Security Extensions always runs in the Secure state. If the software uses both Secure and Non-secure states, the less trusted software, such as a complex operating system and

application code running under that operating system, executes in Non-secure state, and the most trusted software executes in the Secure state.

The following sequence is expected to be typical use of the Security Extensions:

- 1. Exit from reset in Secure state.
- 2. Configure the security state of memory and peripherals. Some memory and peripherals are accessible only to the software running in Secure state.
- 3. Initialize the secure operating system. The required operations depend on the operating system, and include initialization of caches, MMU, exception vectors, and stacks.
- 4. Initialize Secure Monitor software to handle exceptions that switch execution between the Secure and Nonsecure operating systems.
- 5. Optionally lock aspects of the secure state environment against further configuration.
- 6. Pass control through the Secure Monitor software to the non-secure OS with an SMC instruction.
- 7. Enable the Non-secure operating system to initialize. The required operations depend on the operating system, and typically include initialization of caches, MMU, exception vectors, and stacks.

The overall security of the secure software depends on the system design, and on the secure software itself.

#### **13.5.7 TrustZone**

#### **13.5.7.1 Hardware**

TrustZone enables a single physical processor core to execute code safely and efficiently from both the Normal world and the Secure world. This removes the need for a dedicated security processor core, saving silicon area and power, and allowing high performance security software to run alongside the Normal world operating environment.

The two virtual processors context switch via a new processor mode called monitor mode when changing the currently running virtual processor.

#### **Figure 13-3. TrustZone Hardware Implementation**



#### **13.5.7.2 Software**

The mechanisms by which the physical processor can enter monitor mode from the Normal world are tightly controlled, and are all viewed as exceptions to the monitor mode software. Software executing a dedicated instruction can trigger entry to monitor, the Secure Monitor Call (SMC) instruction, or by a subset of the hardware exception mechanisms. Configuration of the IRQ, FIQ, external Data Abort, and external Prefetch Abort exceptions can cause the processor to switch into monitor mode.

The software that executes within monitor mode is implementation defined, but it generally saves the state of the current world and restores the state of the world at the location to which it switches. It then performs a return-fromexception to restart processing in the restored world.

# **SAMA5D2 Series Cortex-A5 Processor (ARM)**



#### **Figure 13-4. TrustZone Software Implementation in a Trusted Execution Environment (TEE)**

#### **13.5.7.3 Debug**

TrustZone hardware architecture is a security-aware debug infrastructure that can enable control over access to secure world debug, without impairing debug visibility of the Normal world. This is controlled with bits in the Secure Fuse Controller (SFC).

**Note:**  Secure debug modes are described in the document *SAMA5D2 External Tamper Protections*.

# **13.6 Memory Management Unit (MMU)**

#### **13.6.1 About the MMU**

The MMU works with the L1 and L2 memory system to translate virtual addresses to physical addresses. It also controls accesses to and from external memory.

The ARM v7 Virtual Memory System Architecture (VMSA) features include the following:

- Page table entries that support:
	- 16 Mbyte supersections. The processor supports supersections that consist of 16 Mbyte blocks of memory.
	- 1 Mbyte sections
	- 64 Kbyte large pages
	- 4 Kbyte small pages
- 16 access domains
- Global and application-specific identifiers to remove the requirement for context switch TLB flushes.
- Extended permissions checking capability.

TLB maintenance and configuration operations are controlled through a dedicated coprocessor, CP15, integrated with the core. This coprocessor provides a standard mechanism for configuring the L1 memory system.

See the *ARM Architecture Reference Manual, ARMv7-A and ARMv7-R* edition for a full architectural description of the ARMv7 VMSA.

#### **13.6.2 Memory Management System**

The Cortex-A5 processor supports the ARM v7 VMSA including the TrustZone security extension. The translation of a Virtual Address (VA) used by the instruction set architecture to a Physical Address (PA) used in the memory system and the management of the associated attributes and permissions is carried out using a two-level MMU.

The first level MMU uses a Harvard design with separate micro TLB structures in the PFU for instruction fetches (IuTLB) and in the DPU for data read and write requests (DuTLB).

A miss in the micro TLB results in a request to the main unified TLB shared between the data and instruction sides of the memory system. The TLB consists of a 128-entry two-way set-associative RAM based structure. The TLB page-walk mechanism supports page descriptors held in the L1 data cache. The caching of page descriptors is configured globally for each translation table base register, TTBRx, in the system coprocessor, CP15.

The TLB contains a hitmap cache of the page types which have already been stored in the TLB.

#### **13.6.2.1 Memory Types**

Although various different memory types can be specified in the page tables, the Cortex-A5 processor does not implement all possible combinations:

- Write-through caches are not supported. Any memory marked as write-through is treated as Non-cacheable.
- The outer shareable attribute is not supported. Anything marked as outer shareable is treated in the same way as inner shareable.
- Write-back no write-allocate is not supported. It is treated as write-back write-allocate.

The table below shows the treatment of each different memory type in the Cortex-A5 processor in addition to the architectural requirements.

| <b>Memory Type</b><br><b>Attribute</b> | <b>Shareability</b> | <b>Other Attributes</b>  | <b>Notes</b> |
|----------------------------------------|---------------------|--------------------------|--------------|
| <b>Strongly Ordered</b>                |                     | $\overline{\phantom{0}}$ |              |
| Device                                 | Non-shareable       | $\overline{\phantom{m}}$ |              |
|                                        | Shareable           | $\overline{\phantom{0}}$ |              |

**Table 13-6. Treatment of Memory Attributes**

# **SAMA5D2 Series Cortex-A5 Processor (ARM)**



### **13.6.3 Translation Lookaside Buffer (TLB) Organization**

The Translation Lookaside Buffer (TLB) has two parts:

- Micro TLB
- [Main TLB](#page-87-0)

#### **13.6.3.1 Micro TLB**

The first level of caching for the page table information is a micro TLB of 10 entries that is implemented on each of the instruction and data sides. These blocks provide a lookup of the virtual addresses in a single cycle.

The micro TLB returns the physical address to the cache for the address comparison, and also checks the access permissions to signal either a Prefetch Abort or a Data Abort.

All main TLB related maintenance operations affect both the instruction and data micro TLBs, causing them to be flushed. In the same way, any change of the following registers causes the micro TLBs to be flushed:

- Context ID Register (CONTEXTIDR)
- Domain Access Control Register (DACR)
- Primary Region Remap Register (PRRR)
- Normal Memory Remap Register (NMRR)
- Translation Table Base Registers (TTBR0 and TTBR1)

#### <span id="page-87-0"></span>**13.6.3.2 Main TLB**

Misses from the instruction and data micro TLBs are handled by a unified main TLB. Accesses to the main TLB take a variable number of cycles, according to competing requests from each of the micro TLBs and other implementationdependent factors.

The main TLB is 128-entry two-way set-associative.

#### **TLB match process**

Each TLB entry contains a virtual address, a page size, a physical address, and a set of memory properties. Each is marked as being associated with a particular application space (ASID), or as global for all application spaces. The CONTEXTIDR determines the currently selected application space.

A TLB entry matches when these conditions are true:

- Its virtual address matches that of the requested address.
- Its Non-secure TLB ID (NSTID) matches the Secure or Non-secure state of the MMU request.
- Its ASID matches the current ASID in the CONTEXTIDR or is global.

The operating system must ensure that, at most, one TLB entry matches at any time. The TLB can store entries based on the following block sizes:



Supersections, sections and large pages are supported to permit mapping of a large region of memory while using only a single entry in the TLB. If no mapping for an address is found within the TLB, then the translation table is automatically read by hardware and a mapping is placed in the TLB.

#### **13.6.4 Memory Access Sequence**

When the processor generates a memory access, the MMU:

- 1. Performs a lookup for the requested virtual address and current ASID and security state in the relevant instruction or data micro TLB.
- 2. If there is a miss in the micro TLB, performs a lookup for the requested virtual address and current ASID and security state in the main TLB.
- 3. If there is a miss in main TLB, performs a hardware translation table walk.

The MMU can be configured to perform hardware translation table walks in cacheable regions by setting the IRGN bits in Translation Table Base Register 0 and Translation Table Base Register 1. If the encoding of the IRGN bits is write-back, an L1 data cache lookup is performed and data is read from the data cache. If the encoding of the IRGN bits is write-through or non-cacheable, an access to external memory is performed. For more information, see *Cortex-A5 Technical Reference Manual*.

The MMU might not find a global mapping, or a mapping for the currently selected ASID, with a matching Non-secure TLB ID (NSTID) for the virtual address in the TLB. In this case, the hardware does a translation table walk if the translation table walk is enabled by the PD0 or PD1 bit in the Translation Table Base Control Register. If translation table walks are disabled, the processor returns a Section Translation fault. For more information, see *Cortex-A5 Technical Reference Manual*.

If the TLB finds a matching entry, it uses the information in the entry as follows:

- 1. The access permission bits and the domain determine if the access is enabled. If the matching entry does not pass the permission checks, the MMU signals a memory abort. See the *ARM Architecture Reference Manual, ARMv7-A and ARMv7-R* edition for a description of access permission bits, abort types and priorities, and for a description of the Instruction Fault Status Register (IFSR) and Data Fault Status Register (DFSR).
- 2. The memory region attributes specified in both the TLB entry and the CP15 c10 remap registers determine if the access is
	- Secure or Non-secure
- Shared or not
- Normal memory, Device, or Strongly-ordered

For more information, see *Cortex-A5 Technical Reference Manual*, Memory region remap.

3. The TLB translates the virtual address to a physical address for the memory access.

#### **13.6.5 Interaction with Memory System**

The MMU can be enabled or disabled as described in the *ARM Architecture Reference Manual, ARMv7-A and ARMv7-R edition*.

#### **13.6.6 External Aborts**

External memory errors are defined as those that occur in the memory system rather than those that are detected by the MMU. External memory errors are expected to be extremely rare. External aborts are caused by errors flagged by the CPU system bus interfaces when the request goes external to the Cortex-A5 processor. External aborts can be configured to trap to Monitor mode by setting the EA bit in the Secure Configuration Register. For more information, see *Cortex-A5 Technical Reference Manual*.

#### **13.6.6.1 External Aborts on Data Write**

Externally generated errors during a data write can be asynchronous. This means that the r14\_abt on entry into the abort handler on such an abort might not hold the address of the instruction that caused the exception.

The DFAR is Unpredictable when an asynchronous abort occurs.

Externally generated errors during data read are always synchronous. The address captured in the DFAR matches the address which generated the external abort.

#### **13.6.6.2 Synchronous and Asynchronous Aborts**

The section System Control in the *Cortex-A5 Technical Reference Manual* describes synchronous and asynchronous aborts, their priorities, and the IFSR and DFSR. To determine a fault type, read the DFSR for a data abort or the IFSR for an instruction abort.

The processor supports an Auxiliary Fault Status Register for software compatibility reasons only. The processor does not modify this register because of any generated abort.

#### **13.6.7 MMU Software Accessible Registers**

The system control coprocessor registers, CP15, in conjunction with page table descriptors stored in memory, control the MMU.

Access all the registers with instructions of the form:

MRC p15, 0, <Rd>, <CRn>, <CRm>, <Opcode 2> MCR p15, 0, <Rd>, <CRn>, <CRm>, <Opcode 2>

CRn is the system control coprocessor register. Unless specified otherwise, CRm and opcode\_2 should be zero.

# **14. L2 Cache Controller (L2CC)**

# **14.1 Description**

The L2 Cache Controller (L2CC) is based on the L2CC-PL310 ARM multi-way cache macrocell, version r3p2. The addition of an on-chip secondary cache, also referred to as a Level 2 or L2 cache, is a method of improving the system performance when significant memory traffic is generated by the processor.

# **14.2 Embedded Characteristics**

- 8-Way Set Associative Cache Architecture
- Data Banking Not Supported
- No Parity Bit Embedded
- Lockdown by Host Not Supported
- Lockdown by Line Not Supported
- TrustZone Architecture for Enhanced OS Security

## **14.3 Product Dependencies**

#### **14.3.1 Power Management**

The L2 Cache Controller is continuously clocked by the Processor Clock. The Power Management Controller has no effect on the behavior of the L2 Cache Controller.

# **14.4 Functional Description**

The addition of an on-chip secondary cache, also referred to as a Level 2 or L2 cache, is a recognized method of improving the performance of ARM-based systems when significant memory traffic is generated by the processor. By definition a secondary cache assumes the presence of a Level 1 or primary cache, closely coupled or internal to the processor. Memory access is fastest to L1 cache, followed closely by L2 cache. Memory access is typically significantly slower with L3 main memory.

The cache controller is a unified, physically addressed, physically tagged cache with up to 8 ways. The user can lock the replacement algorithm on a way basis, enabling the associativity to be reduced from 8-way down to 1-way (directly mapped).

The cache controller does not have snooping hardware to maintain coherency between caches, so the user has to maintain coherency by software.

### **14.4.1 Double Linefill Issuing**

The L2CC cache line length is 32-byte. Therefore, by default, on each L2 cache miss, the L2CC issues 32-byte linefills, 4 x 64-bit read bursts, to the L3 memory system. The L2CC can issue 64-byte linefills, 8 x 64-bit read bursts, on an L2 cache miss. When the L2CC is waiting for the data from L3, it performs a lookup on the second cache line targeted by the 64-byte linefill. If it misses, data corresponding to the second cache line are allocated to the L2 cache. If it hits, data corresponding to the second cache line are discarded.

The user can control this feature using the DLEN, DLFWRDIS and DLEN bits of the [L2CC Prefetch Control Register.](#page-123-0) The IDLEN and DLFWRDIS bits are only used if the user sets the DLEN bit HIGH. The table below shows the behavior of the L2CC host ports, depending on the configuration chosen by the user.



#### **Table 14-1. L2CC Host Port Behavior**

#### **Notes:**

- 1. Double linefills are not issued for prefetch reads if exclusive cache configuration is enabled.
- 2. Double linefills are not launched when crossing a 4-Kbyte boundary.
- 3. Double linefills only occur if a WRAP4 or an INCR4 64-bit transaction is received on the client ports. This transaction is most commonly seen as a result of a cache linefill in a host, but can be produced by a host when accessing memory marked as inner non-cacheable.

# **14.5 Register Summary**



# **SAMA5D2 Series L2 Cache Controller (L2CC)**



# **SAMA5D2 Series**

**L2 Cache Controller (L2CC)**



# <span id="page-94-0"></span>**14.5.1 L2CC Cache ID Register**





**Bits 31:0 – ID[31:0]** Cache Controller ID The cache ID is 0x410000C9.

#### <span id="page-95-0"></span>**14.5.2 L2CC Type Register**



**Bits 22:20 – DL2WSIZE[2:0]** Data L2 Cache Way Size The value is read from the field WAYSIZE in Auxiliary Control Register, should be 0x1.

**Bit 18 – DL2ASS** Data L2 Cache Associativity

The value is read from the field ASS in Auxiliary Control Register, should be 0.

**Bits 10:8 – IL2WSIZE[2:0]** Instruction L2 Cache Way Size The value is read from the field WAYSIZE in Auxiliary Control Register, should be 0x1.

**Bit 6 – IL2ASS** Instruction L2 Cache Associativity

The value is read from the field ASS in Auxiliary Control Register, should be 0.

# <span id="page-96-0"></span>**14.5.3 L2CC Control Register**

**Name:** L2CC\_CR<br>Offset: 0x100 **Offset:**<br>Reset: 0x00000000 **Property:**  Read/Write in Secure mode, Read-only in Non-secure mode



#### <span id="page-97-0"></span>**14.5.4 L2CC Auxiliary Control Register**



The L2 Cache Controller (L2CC) must be disabled in the [L2CC Control Register](#page-96-0) prior to any write access to this register.



Reset

#### **Bit 29 – IPEN** Instruction Prefetch Enable



#### **Bit 28 – DPEN** Data Prefetch Enable



#### **Bit 27 – NSIAC** Non-Secure Interrupt Access Control



#### **Bit 26 – NSLEN** Non-Secure Lockdown Enable



#### **Bit 25 – CRPOL** Cache Replacement Policy



#### **Bits 24:23 – FWA[1:0]** Force Write Allocate



#### **Bit 22 – SAOEN** Shared Attribute Override Enable



#### **Bit 21 – PEN** Parity Enable



#### **Bit 20 – EMBEN** Event Monitor Bus Enable



#### **Bits 19:17 – WAYSIZE[2:0]** Way Size



#### **Bit 16 – ASS** Associativity



#### **Bit 13 – SAIE** Shared Attribute Invalidate Enable



#### **Bit 12 – EXCC** Exclusive Cache Configuration



#### **Bit 11 – SBDLE** Store Buffer Device Limitation Enable



#### **Bit 10 – HPSO** High Priority for SO and Dev Reads Enable



### <span id="page-100-0"></span>**14.5.5 L2CC Tag RAM Latency Control Register**



The L2 Cache Controller (L2CC) must be disabled in the [L2CC Control Register](#page-96-0) prior to any write access to this register.



**Bits 10:8 – TWRLAT[2:0]** Write Access Latency Latency to Tag RAM is the programmed value + 1. Default value is 0.

**Bits 6:4 – TRDLAT[2:0]** Read Access Latency

**Bits 2:0 – TSETLAT[2:0]** Setup Latency

#### <span id="page-101-0"></span>**14.5.6 L2CC Data RAM Latency Control Register**



The L2 Cache Controller (L2CC) must be disabled in the [L2CC Control Register](#page-96-0) prior to any write access to this register.



**Bits 10:8 – DWRLAT[2:0]** Write Access Latency Latency to Data RAM is the programmed value + 1. Default value is 0.

**Bits 6:4 – DRDLAT[2:0]** Read Access Latency

**Bits 2:0 – DSETLAT[2:0]** Setup Latency



# <span id="page-102-0"></span>**14.5.7 L2CC Event Counter Control Register**



### **Bit 1 – EVC0RST** Event Counter 0 Reset



### **Bit 0 – EVCEN** Event Counter Enable





# <span id="page-103-0"></span>**14.5.8 L2CC Event Counter 1 Configuration Register**

**Bits 5:2 – ESRC[3:0]** Event Counter Source



**Bits 1:0 – EIGEN[1:0]** Event Counter Interrupt Generation





# <span id="page-104-0"></span>**14.5.9 L2CC Event Counter 0 Configuration Register**

**Bits 5:2 – ESRC[3:0]** Event Counter Source



**Bits 1:0 – EIGEN[1:0]** Event Counter Interrupt Generation



#### <span id="page-105-0"></span>**14.5.10 L2CC Event Counter 1 Value Register**



Counter 1 must be disabled in the [L2CC Event Counter 1 Configuration Register](#page-103-0) prior to any write access to this register.



**Bits 31:0 – VALUE[31:0]** Event Counter Value

Value returns the number of instance of the selected event.

If a counter reaches its maximum value, it remains saturated at that value until it is reset.

#### <span id="page-106-0"></span>**14.5.11 L2CC Event Counter 0 Value Register**



Counter 0 must be disabled in the [L2CC Event Counter 0 Configuration Register](#page-104-0) prior to any write access to this register.



**Bits 31:0 – VALUE[31:0]** Event Counter Value

Value returns the number of instance of the selected event.

If a counter reaches its maximum value, it remains saturated at that value until it is reset.



# <span id="page-107-0"></span>**14.5.12 L2CC Interrupt Mask Register**

**Bit 1 – PARRT** Parity Error on L2 Tag RAM, Read

**Bit 0 – ECNTR** Event Counter 1/0 Overflow Increment
### **14.5.13 L2CC Masked Interrupt Status Register**



The following configuration values are valid for all listed bit names of this register:

0: No interrupt has been generated or the interrupt is masked.

1: The input lines have triggered an interrupt.



**Bit 8 – DECERR** DECERR from L3 memory

- **Bit 7 SLVERR** SLVERR from L3 memory
- **Bit 6 ERRRD** Error on L2 Data RAM, Read
- **Bit 5 ERRRT** Error on L2 Tag RAM, Read
- **Bit 4 ERRWD** Error on L2 Data RAM, Write
- **Bit 3 ERRWT** Error on L2 Tag RAM, Write
- **Bit 2 PARRD** Parity Error on L2 Data RAM, Read
- **Bit 1 PARRT** Parity Error on L2 Tag RAM, Read
- **Bit 0 ECNTR** Event Counter 1/0 Overflow Increment

### **14.5.14 L2CC Raw Interrupt Status Register**



The following configuration values are valid for all listed bit names of this register:

- 0: No interrupt has been generated.
- 1: The input lines have triggered an interrupt.



**Bit 8 – DECERR** DECERR from L3 memory

- **Bit 7 SLVERR** SLVERR from L3 memory
- **Bit 6 ERRRD** Error on L2 Data RAM, Read
- **Bit 5 ERRRT** Error on L2 Tag RAM, Read
- **Bit 4 ERRWD** Error on L2 Data RAM, Write
- **Bit 3 ERRWT** Error on L2 Tag RAM, Write
- **Bit 2 PARRD** Parity Error on L2 Data RAM, Read
- **Bit 1 PARRT** Parity Error on L2 Tag RAM, Read
- **Bit 0 ECNTR** Event Counter 1/0 Overflow Increment

### **14.5.15 L2CC Interrupt Clear Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect. Read returns zero.

1: Clears the corresponding bit in the Raw Interrupt Status Register.



**Bit 7 – SLVERR** SLVERR from L3 memory

**Bit 6 – ERRRD** Error on L2 Data RAM, Read

**Bit 5 – ERRRT** Error on L2 Tag RAM, Read

**Bit 4 – ERRWD** Error on L2 Data RAM, Write

**Bit 3 – ERRWT** Error on L2 Tag RAM, Write

**Bit 2 – PARRD** Parity Error on L2 Data RAM, Read

**Bit 1 – PARRT** Parity Error on L2 Tag RAM, Read

**Bit 0 – ECNTR** Event Counter 1/0 Overflow Increment



# **14.5.16 L2CC Cache Synchronization Register**

# **14.5.17 L2CC Invalidate Physical Address Line Register**

**Name:**  L2CC\_IPALR



### **Bits 31:14 – TAG[17:0]** Tag Number

**Bits 13:5 – IDX[8:0]** Index Number

**Bit 0 – C** Cache Synchronization Status





# **14.5.18 L2CC Invalidate Way Register**

# **14.5.19 L2CC Clean Physical Address Line Register**





### **Bits 31:14 – TAG[17:0]** Tag Number

**Bits 13:5 – IDX[8:0]** Index Number

**Bit 0 – C** Cache Synchronization Status



# **14.5.20 L2CC Clean Index Register**



### **Bits 30:28 – WAY[2:0]** Way Number

**Bits 13:5 – IDX[8:0]** Index Number

**Bit 0 – C** Cache Synchronization Status





# **14.5.21 L2CC Clean Way Register**



# **SAMA5D2 Series L2 Cache Controller (L2CC)**

### **14.5.22 L2CC Clean Invalidate Physical Address Line Register**

**Name:**  L2CC\_CIPALR



## **Bits 31:14 – TAG[17:0]** Tag Number

**Bits 13:5 – IDX[8:0]** Index Number

**Bit 0 – C** Cache Synchronization Status





### **14.5.23 L2CC Clean Invalidate Index Register**

**Bits 30:28 – WAY[2:0]** Way Number

**Bits 13:5 – IDX[8:0]** Index Number

**Bit 0 – C** Cache Synchronization Status





# **14.5.24 L2CC Clean Invalidate Way Register**



# **14.5.25 L2CC Data Lockdown Register**

**Name:** L2CC\_DLKR<br>Offset: 0x900





# **14.5.26 L2CC Instruction Lockdown Register**





# **Name:** L2CC\_DCR<br>Offset: 0xF40 **Offset: Reset:**  0x00000000 Property: Read/Write in Secure mode, Read-only in Non-secure mode Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 SPNIDEN | DWB | DCL Access Reset 0 0 0

# **14.5.27 L2CC Debug Control Register**

**Bit 2 – SPNIDEN** SPNIDEN Value

Reads value of the SPNIDEN input.

**Bit 1 – DWB** Disable Write-back, Force Write-through



**Bit 0 – DCL** Disable Cache Linefill



### **14.5.28 L2CC Prefetch Control Register**





### **Bit 30 – DLEN** Double Linefill Enable

See [14.4.1. Double Linefill Issuing](#page-89-0) for details on double linefill functionality.



#### **Bit 29 – INSPEN** Instruction Prefetch Enable



#### **Bit 28 – DATPEN** Data Prefetch Enable



#### **Bit 27 – DLFWRDIS** Double Linefill on WRAP Read Disable



### **Bit 24 – PDEN** Prefetch Drop Enable



### **Bit 23 – IDLEN** INCR Double Linefill Enable

This bit can only be used if the DLEN bit is set HIGH. See [14.4.1. Double Linefill Issuing](#page-89-0) for details on double linefill functionality.



#### **Bit 21 – NSIDEN** Not Same ID on Exclusive Sequence Enable



#### **Bits 4:0 – OFFSET[4:0]** Prefetch Offset

Only use the Prefetch offset values of 0 to 7, 15, 23, and 31 for these bits. The L2CC does not support the other values.

# **Name:** L2CC\_POWCR<br>Offset: 0xF80 **Offset: Reset:**  0x00000000 Property: Read/Write in Secure mode, Read-only in Non-secure mode Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 DCKGATEN | STBYEN Access Reset 0 0 **Bit 1 – DCKGATEN** Dynamic Clock Gating Enable **Value Description**

## **14.5.29 L2CC Power Control Register**



## **Bit 0 – STBYEN** Standby Mode Enable



# **15. Debug and Test Features**

# **15.1 Description**

The device features a number of complementary debug and test capabilities.

A common JTAG/ICE (In-Circuit Emulator) port is used for standard debugging functions, such as downloading code and single-stepping through programs.

A 2-pin debug port Serial Wire Debug (SWD) replaces the 5-pin JTAG port and provides an easy and risk-free alternative to JTAG as the two signals, SWDIO and SWCLK, are overlaid on the TMS and TCK pins, allowing for bi-modal devices that provide the other JTAG signals. These extra JTAG pins can be switched to other uses when in SWD mode.

A set of dedicated debug and test input/output pins gives direct access to these capabilities from a PC-based test environment.

# **15.2 Embedded Characteristics**

- Cortex-A5 In-circuit Emulator
	- Two real-time watchpoint units
	- Two independent registers: Debug Control Register and Debug Status Register
	- Test access port accessible through JTAG protocol
	- Debug communications channel
	- Serial wire debug
	- Trace
- Chip ID Register
- IEEE1149.1 JTAG Boundary-scan on All Digital Pins
- ETM, ETB: 8-Kbyte Embedded Trace Buffer

# **15.3 Debug and Test Block Diagrams**

**Figure 15-1. Debug and Test General Block Diagram**







# **15.4 Application Examples**

### **15.4.1 Debug Environment**

The figure below shows a complete debug environment example. The ICE/JTAG interface is used for standard debugging functions, such as downloading code and single-stepping through the program. A software debugger running on a personal computer provides the user interface for configuring a Trace Port interface utilizing the ICE/ JTAG interface.



### **15.4.2 Test Environment**

The figure below shows a test environment example. Test vectors are sent and interpreted by the tester. In this example, the "board in test" is designed using a number of JTAG-compliant devices. These devices can be connected to form a single scan chain.

### **Figure 15-4. Application Test Environment Example**



# **15.5 Debug and Test Pin Description**

### **Table 15-1. Debug and Test Pin List**



# **15.6 Functional Description**

### **15.6.1 Test Pin**

One dedicated pin, TST, is used to define the device operating mode. The user must make sure that this pin is tied at low level to ensure normal operating conditions. Other values associated with this pin are reserved for manufacturing test.

### **15.6.2 EmbeddedICE**

The Cortex-A5 EmbeddedICE-RT is supported via the ICE/JTAG port. It is connected to a host computer via an ICE interface. The internal state of the Cortex-A5 is examined through an ICE/JTAG port which allows instructions to be serially inserted into the pipeline of the core without using the external data bus. Therefore, when in debug state, a store-multiple (STM) can be inserted into the instruction pipeline. This exports the contents of the Cortex-A5 registers. This data can be serially shifted out without affecting the rest of the system.

There are two scan chains inside the Cortex-A5 processor which support testing, debugging, and programming of the EmbeddedICE-RT. The scan chains are controlled by the ICE/JTAG port.

EmbeddedICE mode is selected when JTAGSEL is low. It is not possible to switch directly between ICE and JTAG operations. A chip reset must be performed after JTAGSEL is changed.

For further details on the EmbeddedICE-RT, see the Arm document *ARM IHI 0031A\_ARM\_debug\_interface\_v5.pdf*

### **15.6.3 JTAG Signal Description**

TMS is the Test Mode Select input which controls the transitions of the test interface state machine.

TDI is the Test Data Input line which supplies the data to the JTAG registers (Boundary Scan Register, Instruction Register, or other data registers).

TDO is the Test Data Output line which is used to serially output the data from the JTAG registers to the equipment controlling the test. It carries the sampled values from the boundary scan chain (or other JTAG registers) and propagates them to the next chip in the serial test circuit.

NTRST (optional in IEEE Standard 1149.1) is a Test-ReSeT input which is mandatory in ARM cores and used to reset the debug logic. On Cortex-A5-based cores, NTRST is a Power On Reset output. It is asserted on power on. If necessary, the user can also reset the debug logic with the NTRST pin assertion during 2.5 MCK periods.

TCK is the Test ClocK input which enables the test interface. TCK is pulsed by the equipment controlling the test and not by the tested device. It can be pulsed at any frequency.

### **15.6.4 IEEE 1149.1 JTAG Boundary Scan**

IEEE 1149.1 JTAG Boundary Scan allows pin-level access independent of the device packaging technology.

IEEE 1149.1 JTAG Boundary Scan is enabled when JTAGSEL is high. The SAMPLE, EXTEST and BYPASS functions are implemented. In ICE debug mode, the Arm processor responds with a non-JTAG chip ID that identifies the processor to the ICE system. This is not IEEE 1149.1 JTAG-compliant.

It is not possible to switch directly between JTAG and ICE operations. A chip reset must be performed after JTAGSEL is changed.

A Boundary-scan Descriptor Language (BSDL) file is provided for test setup.

# **15.7 Boundary JTAG ID Register**

**Name:** Boundary JTAG ID Register<br>**Property:** Read-only **Property:**  Read-only

JTAG ID Code value is 0x05B3F03F.



**Bits 31:28 – VERSION[3:0]** Product Version Number Set to 0x0.

**Bits 27:12 – PART NUMBER[15:0]** Product Part Number Product part number is 0x5B3F.

**Bits 11:1 – MANUFACTURER IDENTITY[10:0]** Set to 0x01F.

### **Bit 0 – 1**

Required by IEEE Std. 1149.1. Set to 1.

# **15.8 Cortex-A5 DP Identification Code Register IDCODE**

The Identification Code Register is always present on all DP implementations. It provides identification information about the Arm Debug Interface.

### **15.8.1 JTAG Debug Port (JTAG-DP)**



Debug Port JTAG IDCODE value is 0x5BA00477.



**Bits 31:28 – VERSION[3:0]** Product Version Number Set to 0x5.

**Bits 27:12 – PART NUMBER[15:0]** Product Part Number Product part number is 0xBA00.

#### **Bits 11:1 – DESIGNER[10:0]**

Set to 0x23B.

**Bit 0 – 1**

Required by IEEE Std. 1149.1. Set to 1.

### **15.8.2 Serial Wire Debug Port (SW-DP)**

**Name:**  Serial Wire Debug Port (SW-DP) **Property:**  Read-only

Debug Port Serial Wire IDCODE is 0x5BA02477.

At address 0x0 on read operations when the APnDP bit = 0. Access to the Identification Code Register is not affected by the value of the CTRLSEL bit in the Select Register.



**Bits 31:28 – VERSION[3:0]** Product Version Number Set to 0x0.

**Bits 27:12 – PART NUMBER[15:0]** Product Part Number Product part number is 0xBA01.

# **Bits 11:1 – DESIGNER[10:0]**

Set to 0x23B.

### **Bit 0 – 1**

Required by IEEE Std. 1149.1. Set to 1.

# **16. Standard Boot Strategies**

# **16.1 Description**

The system always boots from the ROM memory at address 0x0.

The ROM code is a boot program contained in the embedded ROM. It is also called "First level boot loader".

This device can be configured to run a Standard Boot mode or a Secure Boot mode. More information on how the Secure Boot mode can be enabled, and how the chip operates in this mode, is provided in the document *SAMA5D2 Secure Boot Strategy*, available under Non-Disclosure Agreement (NDA). To obtain this application note and additional information about the secure boot and related tools, contact a Microchip sales representative.

By default, the chip starts in Standard Boot mode.

# **16.2 Chip Access Using JTAG Connection**

The JTAG connection is disabled at reset, and during the ROM Code execution.

It is re-enabled when the ROM code jumps in the boot file copied from an external Flash memory into the internal SRAM, or when the ROM code launches the SAM-BA® monitor, when no boot file has been found in any external Flash memory.

# **16.3 Flow Diagram**

The ROM code global flow is shown in the figure below.

### **Figure 16-1. ROM Code Flow Diagram**



## **16.4 Chip Setup**

When the device is powered on, the Processor clock (PCK) and the Main System Bus clock (MCK) source is the 12 MHz fast RC oscillator.

The ROM code performs a low-level initialization that follows the steps described below:

- 1. Stack setup for Arm supervisor mode.
- 2. PLLA initialization
- 3. Main System Bus clock selection: when the PLLA is stabilized, the Main System Bus clock source is switched from internal 12 MHz RC to PLLA. The PMC Status register is polled to wait for MCK Ready. PCK and MCK are now the Main clock.
- 4. C Variable initialization: non zero-initialized data is initialized in the RAM (copy from ROM to RAM). Zeroinitialized data is set to 0 in the RAM.

For clock frequencies, see the table [Clock Frequencies during External Memory Boot Sequence.](#page-157-0)

**Note:**  No external crystal or clock is needed during the external boot memories sequence. An external clock source is checked before the launch of the SAM-BA monitor to get a more accurate clock signal for USB.

## **16.5 Boot Configuration**

The boot sequence is controlled using a Boot Configuration Word in the Fuse area or in the backup registers BUREG.

### **16.5.1 Boot Configuration Word**

The Boot Configuration Word allows several customizations of the Boot Sequence:

- To configure the IO Set where the external memories used to boot are connected (see [Hardware and Software](#page-157-0) [Constraints](#page-157-0) for a description of the IO sets)
- To disable the boot on selected memories
- To configure the UART port used as a terminal console
- To configure the JTAG pins used for debug

See the section Boot Configuration Word for a detailed description of all the bitfields in this word.

By default, the value of this word is 0x0.

For MRL A and B parts, the ROM code does not try to detect a valid bootable software in any external memory, and runs directly the SAM-BA monitor. See the figure [NVM Bootloader Program Description for MRL A and MRL B Parts](#page-142-0).

For MRL C parts, the ROM code only tries to boot on SDMMC1 and SDMMC0 memory interfaces and then run the SAM-BA monitor. See the figure [NVM Bootloader Program Description for MRL C Parts](#page-143-0).

During prototyping phases, the value of this fuse word can be overridden by the content of a backup register. The conditions to enable this feature are as follows:

- The fuse bit DISABLE\_BSCR must not be set (default value).
- The Boot Sequence Controller Configuration register (BSC\_CR) must have the BUREG\_VALID bit set and indicate in BUREG\_INDEX which register has to be used.

Using BUREG allows the user to test several boot configuration options, including Secure Boot Mode, without burning fuses.

**Note:**  VDDBU must be connected in order to benefit from this feature. However, in production, it is highly recommended to disable this feature and to write the boot configuration in fuses.

### **Figure 16-2. Boot Configuration Loading**



### **16.5.2 Boot Sequence Controller Configuration Register**



#### **Bits 31:16 – WPKEY[15:0]** Write Protect Key (Write-only)



#### **Bit 2 – BUREG\_VALID** Validate the data in BUREG\_INDEX field



#### **Bits 1:0 – BUREG\_INDEX[1:0]** Select the BUREG where the Boot Configuration data must be read



### **16.5.3 Backup Registers (BUREG)**

The four BUREGs used to override the Boot Configuration Word in Fuse are at addresses:

- 0xF8045400
- 0xF8045404
- 0xF8045408
- 0xF804540C

### **16.5.4 Boot Configuration Word**

**Name:** Boot Configuration Word **Reset:**  0x00000000

The Boot Configuration Word comprises the 32 boot configuration bits (see the table [Customer Fuse Matrix](#page-166-0)).

**AWARNING** To avoid any malfunctioning, the user must not write the "DO NOT USE (DNU)" fuse bits.



#### **Bit 29 – SECURE\_ MODE** Enable Secure Boot Mode



#### **Bits 25, 26, 27, 28 – DNU** DO NOT USE

#### **Bit 24 – DISABLE\_MONITOR** Disable SAM-BA Monitor



#### **Bit 23 – DNU** DO NOT USE

#### **Bit 22 – DISABLE\_BSCR** Disable Read of BSC\_CR



### **Bit 21 – QSPI\_XIP\_MODE** Enable XIP Mode on QSPI Flash





#### **Bits 19, 20 – DNU** DO NOT USE

#### **Bit 18 – EXT\_MEM\_BOOT\_ENABLE** Enable Boot on External Memories



#### **Bits 17:16 – JTAG\_IO\_SET[1:0]** Pin Selection for JTAG Access

Refer to "JTAG\_TCK on IOSET 4 pin has a wrong configuration after boot" in the document *SAMA5D2 Family Silicon Errata and Data Sheet Clarification*, available on [www.microchip.com](http://www.microchip.com/).



**Bits 15:12 – UART\_CONSOLE[3:0]** Selects the pins and UART interface used as a console terminal



**Bit 11 – SDMMC\_1** Disable SDCard/e.MMC Boot on SDMMC\_1

After the first boot, the boot on SDMMC\_1 can be disabled by setting this bit.



**Bit 10 – SDMMC\_0** Disable SDCard/e.MMC Boot on SDMMC\_0

After the first boot, the boot on SDMMC\_0 can be disabled by setting this bit.



#### **Bits 9:8 – NFC[1:0]** Select the PIO Set Used for NFC Boot



# **Standard Boot Strategies**



### **Bits 5:4 – SPI\_0[1:0]** Select the PIO Set Used for SPI\_0 Boot



### **Bits 3:2 – QSPI\_1[1:0]** Select the PIO Set Used for QSPI\_1 Boot



#### **Bits 1:0 - QSPI\_0[1:0]** Select the PIO Set Used for QSPI\_0 Boot



### **16.5.5 NVM Boot Sequence**

The ROM code performs the initialization and valid code detection for the external memories as described below only if those memories are not disabled in the Boot Configuration word.

# **SAMA5D2 Series Standard Boot Strategies**



<span id="page-142-0"></span>**Figure 16-3. NVM Bootloader Program Description for MRL A and MRL B Parts**

# **SAMA5D2 Series Standard Boot Strategies**



<span id="page-143-0"></span>
#### **Figure 16-5. NVM Boot Diagram**



The NVM bootloader program first initializes the PIOs related to the NVM device. Then it configures the right peripheral depending on the NVM and tries to access this memory. If the initialization fails, it restores the reset values for the PIO and the peripheral, and then tries to fulfill the same operations on the next NVM of the sequence.

If the initialization is successful, the NVM bootloader program reads the beginning of the NVM and determines if the NVM contains a valid code.

If the NVM does not contain a valid code, the NVM bootloader program restores the reset value for the peripherals and then tries to fulfill the same operations on the next NVM of the sequence.

If a valid code is found, this code is loaded from the NVM into the internal SRAM and executed by branching at address 0x0000\_0000 after remap. This code may be the application code or a second-level bootloader. All the calls to functions are PC-relative and do not use absolute addresses.

#### **Figure 16-6. Remap Action after Download Completion**



#### **16.5.6 Valid Bootstrap Code Detection**

There are two kinds of valid bootstrap code detection, which are described in the following sections.

#### **16.5.6.1 Arm Exception Vectors Check**

The ROM code reads and analyzes the first 28 bytes corresponding to the first seven Arm exception vectors of the bootstrap.

These exception vectors must implement either a branch or a load with PC-relative addressing Arm instruction, except for the 6th vector.

More precisely, the ROM code must read either 0xEA or 0xE5 in bytes 3, 7, 11, 15 and 23.

The sixth vector (32 bits), at the offset 0x14, must contain the size in bytes of the bootstrap to download from the external NVM into the internal SRAM.

#### **Figure 16-7. Arm Vector 6 Structure**



The value has to be smaller than 64 Kbytes.



#### **16.5.6.2 boot.bin File Check**

This method is the one used on FAT-formatted SD Card and e.MMC. The boot program must be a file named boot.bin written in the root directory of the file system. Its size must not exceed the maximum size allowed of 64 Kbytes (0x10000).

#### **16.5.7 Detailed Memory Boot Procedures**

#### **16.5.7.1 NAND Flash Boot: NAND Flash Detection**

After the NAND Flash interface configuration, a reset command is sent to the memory.

Hardware ECC detection and correction are provided by the PMECC peripheral. See the section [PMECC Controller](#page-644-0) [Functional Description](#page-644-0) for more details.

The Boot Program is able to retrieve NAND Flash parameters and ECC requirements using two methods as follows:

• The detection of a specific header written at the beginning of the first page of the NAND Flash

or

• Through the ONFI parameters for the ONFI-compliant memories

However, it is highly recommended to use the NAND Flash Header method (first bullet above) since it indicates exactly how the PMECC has been configured to write the bootable program in the NAND Flash, and not to rely only on the NAND Flash capabilities.

**Note:**  Booting on 16-bit NAND Flash is not possible; only 8-bit NAND Flash memories are supported.

#### **Figure 16-8. Boot NAND Flash Download**



#### **16.5.7.1.1 NAND Flash Specific Header Detection (Recommended Solution)**

This is the first method used to determine NAND Flash parameters. After Initialization and Reset command, the Boot Program reads the first page without an ECC check, to determine whether the NAND parameter header is present. The header is made of 52 times the same 32-bit word (for redundancy reasons) which must contain NAND and PMECC parameters used to correctly perform the read of the rest of the data in the NAND. This 32-bit word is described below.

If the header is valid, the Boot Program continues with the detection of a valid code.

**Note:**  Booting on 16-bit NAND Flash is not possible; only 8-bit NAND Flash memories are supported.

#### **NAND Flash PMECC Register**



**Bits 31:28 – key[3:0]** Value 0xC Must be Written here to Validate the Content of the Whole Word.

**Bits 26:18 – eccOffset[8:0]** Offset of the First ECC Byte in the Spare Zone A value below 2 is not allowed and is considered as 2.

#### **Bits 17:16 – sectorSize[1:0]** Size of the ECC Sector



#### **Bits 15:13 – eccBitReq[2:0]** Number of ECC Bits Required



#### **Bits 12:4 – spareSize[8:0]** Size of the Spare Zone in Bytes

#### **Bits 3:1 – nbSectorPerPage[2:0]** Number of Sectors per Page



**Bit 0 – usePMECC** Use PMECC



#### **ONFI 2.2 Parameters (Not Recommended)**

In case no valid header is found, the Boot Program checks if the NAND Flash is ONFI-compliant, sending a Read Id command (0x90) with 0x20 as parameter for the address. If the NAND Flash is ONFI-compliant, the Boot Program retrieves the following parameters with the help of the Get Parameter Page command:

- Number of bytes per page (byte 80)
- Number of bytes in spare zone (byte 84)
- Number of ECC bit corrections required (byte 112)
- ECC sector size: by default, set to 512 bytes; or to 1024 bytes if the ECC bit capability above is 0xFF

By default, the ONFI NAND Flash detection turns ON the usePmecc parameter, and the ECC correction algorithm is automatically activated.

Once the Boot Program retrieves the parameter, using one of the two methods described above, it reads the first page again, with or without ECC, depending on the usePmecc parameter. Then it looks for a valid code programmed just after the header offset 0xD0. If the code is valid, the program is copied at the beginning of the internal SRAM.

**Note:**  Booting on 16-bit NAND Flash is not possible; only 8-bit NAND Flash memories are supported.

#### **16.5.7.2 NAND Flash Boot: PMECC Error Detection and Correction**

NAND Flash boot procedure uses PMECC to detect and correct errors during NAND Flash read operations in two cases:

- When the usePmecc flag is set in a specific NAND header.
- If the flag is not set, no ECC correction is performed during the NAND Flash page read. When the NAND Flash has been detected using ONFI parameters.

The ROM memory embeds the Galois field tables. The user does not need to embed them in his own software.

The Galois field tables are mapped in the ROM just after the ROM code, as illustrated in the figure below.

For a full description and an example of how to use the PMECC detection and correction feature, see the software package dedicated to this device on our website.

#### **Figure 16-9. Galois Field Table Mapping**



#### **16.5.7.3 SDCard/e.MMC Boot**

The SDCard/e.MMC boot requires the Card Detect pin to be connected. If the level on the Card Detect pin is low, SDCard/e.MMC access is initiated (IOs toggling). If not, no communication with SDCard/e.MMC is performed (no IOs toggling).

The SDMMC0 and SDMMC1 Card Detect pin must be left unconnected if the interfaces are used with a nonremovable and non-bootable device (Wi-Fi module, etc.). This prevents the ROM code from trying to boot from these interfaces, thus avoiding incorrect boot behavior.

In the case of non-removable devices (soldered on-board), the card detect can be managed by software (refer to the bit FCD: Force Card Detect in SDMMC\_MC1R), or by hardware by enabling the pull-down resistor on the SDMMCx\_CD PIO after execution of the ROM code.

#### **Supported SDCard Devices**

SDCard boot supports all SDCard memories compliant with the SD Memory Card Specification V3.0. This includes SDMMC cards.

#### **e.MMC with Boot Partition**

The ROM code first checks if the e.MMC Boot Partition is enabled. If enabled, the ROM code reads the first 64 Kbytes of the boot partition, and copies them into the internal SRAM.

#### **FAT Filesystem Boot**

If no boot partition is enabled on an e.MMC, the boot process continues with a Standard SDCard/e.MMC detection, and the ROM code looks for a boot.bin file in the root directory of a FAT12/16/32 file system.

#### **16.5.7.4 SPI Flash Boot**

Two types of SPI Flash are supported

- SPI DataFlash
- SPI Serial Flash

The SPI Flash bootloader tries to boot on SPI0, first looking for SPI Serial Flash, and then for SPI DataFlash.

It uses only one valid code detection: analysis of Arm exception vectors.

The SPI Flash read is done by means of a Continuous Read command from the address 0x0. This command is 0xE8 for DataFlash and 0x0B for Serial Flash devices.

#### **16.5.7.4.1 Supported DataFlash Devices**

The SPI Flash Boot program supports the DataFlash devices listed in the table below.



#### **16.5.7.4.2 Supported Serial Flash Devices**

The SPI Flash Boot program supports all SPI Serial Flash devices responding correctly to both Get Status and Continuous Read commands.

#### **16.5.7.5 QSPI NOR Flash Boot for MRL A and MRL B**



**Important:**  This section applies to the devices listed in the table below.

#### **Table 16-1. SAMA5D2 MRL A and MRL B Parts**



#### **16.5.7.5.1 Definitions (MRL A, MRL B)**

SPI x-y-z protocol:

- Command opcode is sent on x I/O data line(s) with x in  $\{1, 2, 4\}$
- Address is sent on y I/O data line(s) with y in  $\{1, 2, 4\}$
- Data are sent or received on z I/O data  $\text{lin}(s)$  with z in  $\{1, 2, 4\}$

Relevant combinations are shown in the table below:



#### **16.5.7.5.2 Supported QSPI Memory Manufacturers (MRL A, MRL B)**

The ROM code only supports the three following manufacturers (manufacturer ID):

- Cypress (01h)
- Micron (20h)
- Macronix (C2h)

Other manufacturer IDs are ignored and the ROM code jumps to the next non-volatile memory in the Boot Sequence.

#### **16.5.7.5.3 SPI Clock Frequency, Phase and Polarity (MRL A, MRL B)**

The peripheral clock of each QSPI controller is gated from the Main System Bus clock (MCK). The ROM code configures MCK and the QSPI Serial Clock (QSCK). See the table ["Clock Frequencies during External Memory Boot](#page-157-0) [Sequence"](#page-157-0).

The QSPI controller is configured to use Clock mode 0: Both CPHA and CPOL are cleared in QSPI\_SCR.

- CPOL = 0: The inactive state value of QSCK is logic level zero.
- CPHA = 0: Data is captured on the leading edge of QSCK and changed on the following edge of QSCK.

#### **16.5.7.5.4 QSPI Memory Detection (MRL A, MRL B)**

The ROM code probes the QSPI memory using JEDEC Read ID commands. However the opcode and the SPI protocol to be used to read the JEDEC ID of the QSPI memory depend on its Manufacturer and its current internal state.

#### **Cypress**

Cypress memories do not support the SPI 4-4-4 protocol. The command opcode is always sent on the single MOSI/IO1 data line. Hence when writing the 9Fh opcode on MOSI during the first 8 cycles, Cypress memories should always reply on MISO with their JEDEC ID during the following cycles.

#### **Micron**

Micron memories provide three modes of operation:

- Extended SPI: standard SPI protocol upgraded with dual (SPI 1-1-2, SPI 1-2-2) and quad (SPI 1-1-4, SPI 1-4-4) operations
- Dual I/O SPI: all commands use the SPI 2-2-2 protocol
- Quad I/O SPI: all commands use the SPI 4-4-4 protocol

The ROM code supports the Extended and Quad I/O SPI modes but not Dual I/O SPI.

In Extended SPI mode, Micron memories replies to the regular Read JEDEC ID opcode using the protocol SPI 1-1-1: the 9Fh opcode is sent on MOSI using eight clock cycles then the JEDEC ID is read from MISO only.

In Quad I/O SPI mode, Micron memories no longer reply to the regular Read JEDEC ID (9Fh) but answer the new Read JEDEC ID Multiple I/O command instead: The AFh op code is sent on the 4 I/O lines using 2 clock cycles, then only the 3 first bytes (1 byte for the Manufacturer ID followed by 2 bytes for the Device ID) of the JEDEC ID are returned by the memory on the 4 I/O lines.

The AFh opcode is not supported in Extended SPI mode.

#### **Macronix**

Macronix memories provide two modes of operation:

- SPI: standard SPI protocol upgraded with dual (SPI 1-1-2, SPI 1-2-2) and quad (SPI 1-1-4, SPI 1-4-4) operations
- QPI: all commands use the SPI 4-4-4 protocol

The ROM code supports only the Macronix SPI mode.

In SPI mode, Macronix memories reply to the regular Read JEDEC ID opcode using the protocol SPI 1-1-1: The 9Fh opcode is sent on MOSI using 8 clock cycles then the JEDEC ID is read from MISO only.

Hence the ROM code uses the following sequence to read the JEDEC ID:



**Note:**  Step 2 is a wrong combination but should not change the internal state of any QSPI memory. Indeed, **assuming pull-up resistors are used on the four I/O lines**, sending the AFh op code with SPI 1-x-y protocols (the opcode is sent only to MOSI during eight clock cycles) to a memory in Quad I/O SPI or QPI mode should be harmless (FEh opcode decoded by the memory when in Quad I/O SPI or QPI mode: unknown opcode). See the figure below.



#### **Figure 16-10. QSPI Transfer Format (CPHA = 0, 8 bits per opcode)**

#### **16.5.7.5.5 Allowing Quad I/O Commands (MRL A, MRL B)**

On most QSPI memories, some pins are shared between legacy functions such as Write Protect (#WP), Hold (#HOLD) or Reset (#RST) and I/O data lines 2 and 3.

Hence before sending any Quad I/O commands, the ROM code updates the relevant register to reassign those pins to functions IO2 and IO3:

#### **Cypress**

The ROM code sets the Quad Enable bit (bit1) in the Configuration Register (CR) / Status Register 2 (SR2). The bit is volatile or non-volatile depending on memory versions. This operation is performed using the Write Status command (01h), setting SR1 to 00h and SR2 to 02h.

#### **Micron**

The ROM code updates the Enhanced Volatile Configuration Register (EVCR) to clear the Quad I/O protocol bit (bit7) hence enabling the Quad I/O protocol. From this point, all commands must use the SPI 4-4-4 protocol.

#### **Macronix**

The ROM code updates the Status Register (SR1) to set its Quad Enable non-volatile bit (bit6) using the Write Status command (01h).

#### **16.5.7.5.6 Configuration of Fast Read Quad I/O (EBh) Operations (MRL A, MRL B)**

The ROM code performs all read operations using the Fast Read Quad I/O (EBh) opcode followed by a 3-byte address.

Since we cannot afford to add an exhaustive table of Read JEDEC IDs and to provide support of future products of memory manufacturers, the ROM code only relies on the very first byte of the JEDEC ID, i.e., the Manufacturer ID, to configure read operations. The ROM code matches the Manufacturer ID as shown in the following table.





#### **Notes:**

- 1. The ROM code **expects** the Latency Control non-volatile bits of the Cypress Status Register 3 (SR3) / Control Register 1 (CR1) to be zero (LC = 0). The ROM code **does not update** this value.
- 2. The ROM code sets the number of mode/dummy cycles for Micron memories updating bits [7:4] of their Volatile Configuration Register (VCR) with the 81h opcode. During this update of the VCR:
	- ROM code v1.1 always clears bit3 to enable XIP.
	- ROM code v1.2 clears bit3 to enable XIP if and only if XIP bit is set in the Boot Config word, otherwise it sets bit3 to disable XIP.
- 3. The ROM code configures the number of mode/dummy cycles for Macronix memories by clearing the volatile DC0 and DC1 bits (bits [7:6]) in the Configuration Register (CR) / Status Register 2 (SR2). It also clears the 4-byte volatile bit (bit5), resulting in the memory going back to its 3-byte address mode. This register updated (read, modify, write) using a Write Status command (01h).

#### **16.5.7.5.7 Miscellaneous Information (MRL A, MRL B)**

#### **Pull-up Resistors**

The ROM code removes the internal pull-up resistors when it configures PIO controller to mux the QSPI controller I/O lines. Therefore the probing step may fail if the Quad I/O mode of the memory has not been enabled yet and if this memory does not embed an internal pull-up resistor on #HOLD or #RESET pin.

This is why we recommend to add external pull-up resistors if needed on the four I/O data lines MOSI/IO0, MISO/IO1, #WP/IO2 and #HOLD/IO3.

Another solution is to update the Quad Enable non-volatile bit in the relevant register to reassign #WP and #HOLD/ #RESET pins to functions IO2 and IO3.

#### **4-byte Address Mode (> 16 MB memories)**

Except for Macronix, the ROM code never sends any command to the memory to leave its 4-byte address mode or to select its first memory bank.

The ROM code expects to read from the very beginning of the QSPI memory using the Fast Read Quad I/O (EBh) command with a 3-byte address. Therefore we recommend that the customer application does not change the internal state of the QSPI memory but uses 4-byte opcodes when needed instead. Hence the ROM code can still read from the QSPI memory after a reset of the SoCs.

#### **16.5.7.6 QSPI NOR Flash Boot for MRL C**



**Important:**  This section applies to the devices listed in the table below:

**Device Name**

#### ATSAMA5D21C

ATSAMA5D22C



### **16.5.7.6.1 Supported QSPI Memories by Manufacturer (MRL C) Table 16-3. QSPI NOR Memories Tested with and Supported by MRL C ROM Code (non exhaustive)**



#### <span id="page-156-0"></span>**16.5.7.6.2 Hardware Considerations (MRL C)**

The ROM code configures the hardware so that:

- $\cdot$  the QSPI controller uses SPI Mode 0 (CPOL = 0 and CPHA = 0),
- the QSPIx\_SCK clock frequency is ≤ 50 MHz,
- QSPIx SCK and QSPIx CS do not use any internal pull-up/pull-down resistor,
- each QSPIx\_IO{0,1,2,3} uses the PIO controller's internal pull-up resistor.

#### **16.5.7.6.3 Software Considerations (MRL C)**

Before reading any data, the ROM code sends a software reset to the QSPI NOR memory. Then the ROM code looks for the Serial Flash Discoverable Parameters (SFDP) of the QSPI NOR memory, if available, to learn the parameters (instruction op code, timing settings) required to read the user-programmed boot file.

If SFDP tables are not available, the ROM code uses hard-coded values as fallback settings to read the boot file.

The ROM code supports any QSPI NOR memory which can provide its Serial Flash Discoverable Parameters (SFDP) as defined in the JEDEC JESD216B standard.

The supported revisions of this JEDEC standard are:

- JESD216 (version 1.0)
- JESD216 rev. A (version 1.5)
- JESD216 rev. B (version 1.6)

Refer to the datasheet of the QSPI NOR memory to check compliance with any of the above JEDEC JESD216 standard revisions/versions.

#### **QSPI NOR memories with SFDP (JEDEC JESD216x compliant)**

The ROM code reads the memory SFDP tables to learn the factory settings (instruction op code, number of dummy cycles, etc.). The ROM code also reads bits[22:20] in DWORD15 from the Basic Flash Parameter Table (refer to JEDEC JESD216B specification) to select and then execute the relevant procedure, if any, to set the Quad Enable (QE) bit in some internal register of the QSPI NOR memory.

For most memory manufacturers, this QE bit is nonvolatile and must be set before performing any Quad SPI command. This is the only persistent setting that the ROM code may change in the internal registers of the QSPI NOR memory. All other settings are kept unchanged.

**Note:**  Values 001b and 100b for bits[22:20] in DWORD15 are not correctly supported by ROM code rev. C. Consequently, booting from memories using one the above values in their SFDP tables is likely to fail. Almost all Winbond QSPI NOR memories suffer from this issue.

Refer to the datasheet of the QSPI NOR memory to find which value was chosen by the memory manufacturer and written into the SFDP tables.

Finally, the ROM code reads the boot file from the data area of the QSPI NOR memory, and then continues its boot procedure.

#### **QSPI NOR memories without SFDP**

This section only applies when the ROM code fails to read the SFDP tables from the QSPI NOR memory.

The ROM code reads the JEDEC ID of the QSPI NOR memory, and then selects the read settings based on the manufacturer ID (first byte of the JEDEC ID) from the following hard-coded values:



## **SAMA5D2 Series Standard Boot Strategies**

<span id="page-157-0"></span>

Those hard-coded parameters give a last chance to the ROM code to boot from a QSPI NOR memory in either normal mode or XIP (continuous read) mode.

#### **16.5.8 Hardware and Software Constraints**

The table below provides clock frequencies configured by the ROM code during boot.





The NVM drivers use several PIOs in Peripheral mode to communicate with external memory devices. Care must be taken when these PIOs are used by the application. The connected devices could be unintentionally driven at boot time, and thus electrical conflicts between the output pins used by the NVM drivers and the connected devices could occur.

To ensure the correct functionality, it is recommended to plug in critical devices to other pins not used by the NVM.

The table below contains a list of pins that are driven during the boot program execution. These pins are driven during the boot sequence for a period of less than 1 second if no correct boot program is found. For MRL C parts only, the drive strength of some I/O pins is set to 'medium' while the pins are used in peripheral mode by the ROM code. For MRL A and B, drive strength is always low.

Before performing the jump to the application in the internal SRAM, all the PIOs and peripherals used in the boot program are set to their reset state.

## **Standard Boot Strategies**

#### **Table 16-5. PIO Driven during Boot Program Execution**



## **Standard Boot Strategies**



## **Standard Boot Strategies**



© 2022 Microchip Technology Inc. and its subsidiaries

**Complete Datasheet** DS60001476H-page 161

## **Standard Boot Strategies**



## **Standard Boot Strategies**



## **16.6 SAM-BA Monitor**

This part of the ROM code is executed when no valid code is found in any NVM during the NVM boot sequence, and if the DISABLE\_MONITOR Fuse bit is not set.

The Main Oscillator is enabled and set in Bypass mode. If the MOSCSELS bit rises, an external clock is connected. If not, the Bypass mode is cleared to attempt external quartz detection. This detection is successful when the MOSCXTS and MOSCSELS bits rise, else the internal 12 MHz fast RC oscillator is used as the Main Clock.

If an external clock or crystal frequency is found, then the PLLA is configured to allow communication on the USB link for the SAM-BA Monitor, else the Main Clock is switched back to the internal 12 MHz fast RC oscillator and USB is not activated. The SAM-BA Monitor steps are:

- Initialize UART and USB.
- Check if USB Device enumeration occurred.
- Check if characters are received on the UART.

Once the communication interface is identified, the application runs in an infinite loop waiting for different commands as listed in the table "Commands Available through the SAM-BA Monitor".

#### **Figure 16-11. SAM-BA Monitor**



#### **16.6.1 Command List**

**Table 16-6. Commands Available through the SAM-BA Monitor**

| <b>Command</b> | <b>Action</b>     | Argument(s)         | <b>Example</b>     |
|----------------|-------------------|---------------------|--------------------|
| N              | Set Normal Mode   | No argument         | N#                 |
| $\mathsf{T}$   | Set Terminal Mode | No argument         | T#                 |
| $\Omega$       | Write a byte      | Address, Value#     | O200001, CA#       |
| $\circ$        | Read a byte       | Address,#           | o200001.#          |
| H              | Write a half word | Address, Value#     | H200002, CAFE#     |
| h              | Read a half word  | Address,#           | h200002.#          |
| W              | Write a word      | Address, Value#     | W200000, CAFEDECA# |
| W              | Read a word       | Address,#           | w200000.#          |
| S              | Send a file       | Address,#           | S200000.#          |
| R              | Receive a file    | Address, NbOfBytes# | R200000,1234#      |
| G              | Go                | Address#            | G200200#           |
| V              | Display version   | No argument         | V#                 |

#### • Mode commands:

- Normal mode configures SAM-BA Monitor to send / receive data in binary format,
- Terminal mode configures SAM-BA Monitor to send / receive data in ASCII format.
- Write commands: Writes a byte (O), a halfword (H) or a word (W) to the target
	- Address: Address in hexadecimal
	- Value: Byte, halfword or word to write in hexadecimal
	- Output: '>'
- Read commands: Reads a byte (o), a halfword (h) or a word (w) from the target
	- Address: Address in hexadecimal
	- Output: The byte, halfword or word read in hexadecimal followed by '>'
- Send a file (S): Sends a file to a specified address
	- Address: Address in hexadecimal
	- Output: '>'

**Note:** There is a timeout on this command which is reached when the prompt '>' appears before the end of the command execution.

- Receive a file (R): Receives data into a file from a specified address
	- Address: Address in hexadecimal
	- NbOfBytes: Number of bytes in hexadecimal to receive
	- Output: '>'
- Go (G): Jumps to a specified address and executes the code
	- Address: Address to jump to in hexadecimal
	- Output: '>' once returned from the program execution. If the executed program does not handle the link register at its entry and does not return, the prompt is not displayed.
- Get Version (V): Returns the Boot Program version
	- Output: version, date and time of ROM code followed by '>'

#### **16.6.2 UART Port**

Communication is performed through the UART port initialized to 115,200 bauds, 8 bits of data, no parity, 1 stop bit.

#### **16.6.3 Xmodem Protocol**

The Send and Receive File commands use the Xmodem protocol to communicate. Any terminal using this protocol can be used to send the application file to the target. The size of the binary file to send depends on the SRAM size embedded in the product. In all cases, the size of the binary file must be lower than the SRAM size because the Xmodem protocol requires some SRAM memory in order to work.

The Xmodem protocol supported is the 128-byte length block. This protocol uses a two-character CRC16 to guarantee detection of maximum bit errors.

The Xmodem protocol with CRC is supported by successful transmission reports provided both by a sender and by a receiver. Each transfer block is as follows:

<SOH><br />blk #><255-blk #><--128 data bytes--><checksum> in which:

- $\cdot$  <SOH > = 01 hex
- $\epsilon$ blk  $\#$  = binary number, starts at 01, increments by 1, and wraps 0FFH to 00H (not to 01)
- $\leq$ 255-blk  $\#$  = 1's complement of the blk#.
- $\cdot$  <checksum > = 2 bytes CRC16

The figure below shows a transmission using this protocol.

#### **Figure 16-12. Xmodem Transfer Example**



#### **16.6.4 USB Device Port**

#### **16.6.4.1 Supported External Crystal/External Clocks**

The SAM-BA Monitor supports an external crystal or external clock frequency at 12, 16 or 24 MHz to allow USB communication.

#### **16.6.4.2 USB Class**

The device uses the USB Communication Device Class (CDC) drivers to take advantage of the installed PC Serial Communication software to talk over the USB. The CDC is implemented in all releases of Windows®, starting from Windows 98SE<sup>®</sup>. The CDC document, available at [www.usb.org](http://www.usb.org), describes how to implement devices such as ISDN modems and virtual COM ports.

Vendor ID is 0x03EB. The product ID is 0x6124. These references are used by the host operating system to mount the correct driver. On Windows systems, INF files contain the correspondence between vendor ID and product ID.

#### **16.6.4.3 Enumeration Process**

The USB protocol is a host/client protocol. The host starts the enumeration, sending requests to the device through the control endpoint. The device handles standard requests as defined in the USB Specification.



#### **Table 16-7. Handled Standard Requests**

The device also handles some class requests defined in the CDC class.

#### **Table 16-8. Handled Class Requests**



Unhandled requests are stalled.

#### **16.6.4.4 Communication Endpoints**

Endpoint 0 is used for the enumeration process.

Endpoint 1 (64-byte Bulk OUT) and endpoint 2 (64-byte Bulk IN) are used as communication endpoints.

SAM-BA Boot commands are sent by the host through Endpoint 1. If required, the message is split into several data payloads by the host driver.

If the command requires a response, the host sends IN transactions to pick up the response.

## **16.7 Fuse Box Controller**

Read/write access to the fuse bits requires that the internal 12 MHz RC oscillator is enabled.

#### **16.7.1 Fuse Bit Mapping**

One 32-bit word is reserved for boot configuration.

512 fuse bits are available for customer needs.

Writing a '1' to SFR\_SECURE.FUSE disables access to the Secure Fuse Controller (SFC).

To avoid any malfunctioning, the user must not write the "DO NOT USE (DNU)" fuse bits in the Boot Configuration area.

#### **Table 16-9. Customer Fuse Matrix**



**Note:**  See section [Boot Configuration Word](#page-139-0) for details on the contents of these bits.

#### <span id="page-167-0"></span>**Table 16-10. Special Function Bits**



## **17. CPU System Bus Matrix (CPUMX)**

## **17.1 Description**

The CPU System Bus Matrix (CPUMX) is a high-performance interconnect that supports multiple outstanding addresses and out-of-order transaction completion.

## **17.2 Embedded Characteristics**

- **One Host** 
	- Cortex-A5 core
- **Two Clients**
- ROM
	- Peripheral system bus interconnect/matrix (client)
- Single-Cycle Arbitration
- One Remap State

## **17.3 Block Diagram**

**Figure 17-1. CPUMX Block Diagram**



## **17.4 Operation**

### **17.4.1 Remap**

At power-up, ROM is seen at address 0. After power-up, the internal SRAM can be moved down to address 0 by means of the remap bits.

Remap states are managed in [AXIMX\\_REMAP](#page-170-0): AXIMX\_REMAP.REMAP0 (register bit 0) is used to remap RAM at address 0x00000000.

Remapping of the client interface is completed when:

- the address completion handshake accepts any transaction that is pending,
- any current lock sequence completes.

## **SAMA5D2 Series CPU System Bus Matrix (CPUMX)**

## **17.5 Register Summary**





### <span id="page-170-0"></span>**17.5.1 CPU System Bus Matrix Remap Register**



SRAM is seen at address 0x00000000 (through Peripheral System Bus Client interface) instead of ROM.

## **18. Matrix (H64MX/H32MX)**

## **18.1 Description**

The system embeds three system bus matrixes, the CPU System Bus Matrix (CPUMX), the 64-bit Matrix (H64MX) and the 32-bit Matrix (H32MX). This section describes the implementation of the H64MX and the H32MX.

For details on the CPUMX matrix, refer to the section "CPU System Bus Matrix (CPUMX)".

Each matrix implements a multilayer system bus, which enables parallel access paths between multiple hosts and clients in a system, thus increasing the overall bandwidth. The normal latency to connect a host to a client is one cycle, except for the default host of the accessed client which is connected directly (zero cycle latency).

**Note:**  When a host and a client are on different bus matrixes (CPUMX, H64MX, or H32MX), both matrixes (H64MX and H32MX) and the bridge between the bus matrixes must be configured accordingly.

## **18.2 Embedded Characteristics**

- 32-bit or 64-bit Data Bus
- 64-bit Matrix (H64MX) Providing 12 Hosts and 15 Clients
- 32-bit Matrix (H32MX) Providing 8 Hosts and 6 Clients
- One Address Decoder for Each Host
- Support for Long Bursts of Length 32, 64, 128 and Up to the Limit of 256-bit Burst Beats of Words
- Enhanced Programmable Mixed Arbitration for Each Client:
	- Round-robin
	- Fixed priority
	- Latency quality of service
- Programmable Default Host for Each Client:
	- No default host
	- Last accessed default host
	- Fixed default host
- Deterministic Maximum Access Latency for Hosts
- Zero or One Cycle Arbitration Latency for the First Access of a Burst
- Bus Lock Forwarding to Clients
- One Special Function Register for Each Client (not dedicated)
- Register Write Protection
- Arm TrustZone Technology

## **18.3 64-bit Matrix (H64MX)**

#### **18.3.1 Matrix Hosts**

The H64MX manages 12 hosts, which means that each host can perform an access, concurrently with others, to an available client.

This matrix operates at MCK.

Each host has its own decoder, which is defined specifically for each host. In order to simplify the addressing, all the hosts have the same decodings.

#### **Table 18-1. List of H64MX Hosts**



#### **Note:**

1. Host signals secure/not secure are propagated through the AES bridge.

### **18.3.2 Matrix Clients**

The H64MX manages 15 clients. Each client has its own arbiter providing a dedicated arbitration per client.

### **Table 18-2. List of H64MX Clients**



#### <span id="page-173-0"></span>**Notes:**

- 1. For each SDMMCx, see [Security Types of SDMMC System Bus Clients](#page-188-0) for Internal Securable to Peripheral type configuration. A consistent configuration must be done for:
	- the client port,
	- MATRIX\_SPSELSR for the general interrupt and the host port,
	- MATRIX\_SPSELSR for the TIMER interrupt.
- 2. For consistency, each DDR2 port must have the same TrustZone access management configuration.

#### **18.3.3 Host to Client Access**

The following table shows how hosts and clients interconnect. Writing in a register or field not dedicated to a host or a client has no effect.

#### **Table 18-3. Host to Client Access on H64MX**



#### **Note:**

1. To avoid deadlock when accessing the AESB client, the QSPI0, QSPI1 and DDR2 Port 0 client Configuration registers (MATRIX\_SCFGx) must be configured either with DEFMSTR\_TYPE = NONE ('0') or with DEFMSTR\_TYPE = FIXED ('2') and FIXED\_DEFMSTR = 10.

## **18.4 32-bit Matrix (H32MX)**

#### **18.4.1 Matrix Hosts**

The H32MX manages eight hosts, which means that each host can perform an access, concurrently with others, to an available client.

This matrix can operate at MCK if MCK is lower than 83 MHz, or at MCK/2 if MCK is higher than 83 MHz. Refer to the section "Power Management Controller (PMC)" for more details.

Each host has its own decoder, which is defined specifically for each host. In order to simplify the addressing, all the hosts have the same decodings.

#### **Table 18-4. List of H32MX Hosts**



#### **18.4.2 Matrix Clients**

The H32MX manages six clients. Each client has its own arbiter providing a dedicated arbitration per client.



#### **Table 18-5. List of H32MX Clients**

## **SAMA5D2 Series Matrix (H64MX/H32MX)**



**Notes:**  UHPHS: Consistent configuration must be done on:

- Client UHPHS OHCI Internal Securable Peripheral,
- Client UHPHS EHCI Internal Securable Peripheral,
- MATRIX\_SPSELSR for Interrupt and Host

### **18.4.3 Host to Client Access**

The following table shows how hosts and clients interconnect. Writing in a register or field not dedicated to a host or a client has no effect.

#### **Table 18-6. Host to Client Access on H32MX**



## **18.5 Memory Mapping**

The MATRIX provides one decoder for every host interface. The decoder offers each host several memory mappings. Each memory area can be assigned to several client. Booting at the same address while using different clients (i.e., external RAM, internal ROM or internal Flash, etc.) becomes possible.

## **18.6 Special Bus Granting Mechanism**

The MATRIX provides some speculative bus granting techniques in order to anticipate access requests from hosts. This mechanism reduces latency at first access of a burst, or for a single transfer, as long as the client is free from any other host access. It does not provide any benefit if the client is continuously accessed by more than one host, since arbitration is pipelined and has no negative effect on the client bandwidth or access latency.

This bus granting mechanism sets a different default host for every client.

At the end of the current access, if no other request is pending, the client remains connected to its associated default host. A client can be associated with three kinds of default hosts:

- No default host
- Last access host
- Fixed default host

To change from one type of default host to another, the user interface provides Client Configuration registers (MATRIX SCFGx), one for every client, which set a default host for each client. MATRIX SCFGx contains two fields to manage host selection: DEFMSTR\_TYPE and FIXED\_DEFMSTR. The 2-bit DEFMSTR\_TYPE field selects the default host type (no default, last access host, fixed default host), whereas the 4-bit FIXED\_DEFMSTR field selects a fixed default host provided that DEFMSTR\_TYPE is set to fixed default host. See [Bus Matrix Client Configuration](#page-201-0) [Registers](#page-201-0).

### **18.7 No Default Host**

After the end of the current access, if no other request is pending, the client is disconnected from all hosts.

This configuration incurs one latency clock cycle for the first access of a burst after bus Idle. Arbitration without default host can be used for hosts that perform significant bursts or several transfers with no Idle in between, or if the client bus bandwidth is widely used by one or more hosts.

This configuration provides no benefit on access latency or bandwidth when reaching maximum client bus throughput regardless of the number of requesting hosts.

### **18.8 Last Access Host**

After the end of the current access, if no other request is pending, the client remains connected to the last host that performed an access request.

This allows the MATRIX to remove the one latency cycle for the last host that accessed the client. Other nonprivileged hosts still get one latency clock cycle if they need to access the same client. This technique is used for hosts that mainly perform single accesses or short bursts with some Idle cycles in between.

This configuration provides no benefit on access latency or bandwidth when reaching maximum client bus throughput whatever is the number of requesting hosts.

## **18.9 Fixed Default Host**

After the end of the current access, if no other request is pending, the client connects to its fixed default host. Unlike the last access host, the fixed default host does not change unless the user modifies it by software (FIXED\_DEFMSTR field of the related MATRIX\_SCFG).

This allows the MATRIX arbiters to remove the one latency clock cycle for the fixed default host of the client. All requests attempted by the fixed default host do not cause any arbitration latency, whereas other non-privileged hosts will get one latency cycle. This technique is used for a host that mainly performs single accesses or short bursts with Idle cycles in between.

This configuration provides no benefit on access latency or bandwidth when reaching maximum client bus throughput, regardless of the number of requesting hosts.

## **18.10 Arbitration**

The MATRIX provides an arbitration mechanism that reduces latency when conflicts occur, i.e., when two or more hosts try to access the same client at the same time. One arbiter per client is provided, thus arbitrating each client specifically.

The user can choose between two arbitration types or mix them for each client:

- Round-robin Arbitration (default)
- **Fixed Priority Arbitration**

The resulting algorithm may be complemented by selecting a default host configuration for each client.

When rearbitration must be done, specific conditions apply. See Arbitration Scheduling.

#### **18.10.1 Arbitration Scheduling**

Each arbiter has the ability to arbitrate between two or more host requests. In order to avoid burst breaking and also to provide the maximum throughput for client interfaces, arbitration takes place during the following cycles:

- Idle Cycles: when a client is not connected to any host or is connected to a host which is not currently accessing it.
- Single Cycles: when a client is currently performing a single access.
- End of Burst Cycles: when the current cycle is the last cycle of a burst transfer. For defined burst length, predicted end of burst matches the size of the transfer but is managed differently for undefined burst length. See Undefined Length Burst Arbitration.
- Slot Cycle Limit: when the slot cycle counter has reached the limit value indicating that the current host access is too long and must be broken. See [Slot Cycle Limit Arbitration](#page-178-0).

#### **18.10.1.1 Undefined Length Burst Arbitration**

To prevent long burst lengths that can lock the access to the client for an excessive period of time, the user can trigger the rearbitration before the end of the incremental bursts. The rearbitration period can be selected from the following Undefined Length Burst Type (ULBT) possibilities:

- Unlimited: no predetermined end of burst is generated. This value enables 1 Kbyte burst lengths.
- 1-beat bursts: predetermined end of burst is generated at each single transfer during the INCR transfer.
- 4-beat bursts: predetermined end of burst is generated at the end of each 4-beat boundary during INCR transfer.
- 8-beat bursts: predetermined end of burst is generated at the end of each 8-beat boundary during INCR transfer.
- 16-beat bursts: predetermined end of burst is generated at the end of each 16-beat boundary during INCR transfer.
- 32-beat bursts: predetermined end of burst is generated at the end of each 32-beat boundary during INCR transfer.
- 64-beat bursts: predetermined end of burst is generated at the end of each 64-beat boundary during INCR transfer.
- 128-beat bursts: predetermined end of burst is generated at the end of each 128-beat boundary during INCR transfer.

Undefined-length bursts lower than 8 beats should not be used since this may decrease the overall bus bandwidth due to arbitration and client latencies at each first access of a burst.

However, if the length of undefined-length bursts is known for a host, it is recommended to configure MATRIX\_MCFG.ULBT accordingly.

#### <span id="page-178-0"></span>**18.10.1.2 Slot Cycle Limit Arbitration**

The MATRIX contains specific logic to break long accesses, such as very long bursts on a very slow client (e.g., an external low speed memory). At each arbitration time, a counter is loaded with the value previously written in the SLOT\_CYCLE field of the related Client Configuration register (MATRIX\_SCFG) and decreased at each clock cycle. When the counter elapses, the arbiter has the ability to rearbitrate at the end of the current system bus access cycle.

Unless a host has a very tight access latency constraint, which could lead to data overflow or underflow due to a badly undersized internal FIFO with respect to its throughput, the Slot Cycle Limit should be disabled (SLOT\_CYCLE = 0) or set to its default maximum value in order not to inefficiently break long bursts performed by some hosts.

In most cases, this feature is not needed and should be disabled for power saving.



#### **18.10.2 Arbitration Priority Scheme**

The MATRIX arbitration scheme is organized in priority pools, each corresponding to an access criticality class as shown in the "Latency Quality of Service" column in the following table.

#### **Table 18-7. Arbitration Priority Pools**



Round-robin priority is used in the highest and lowest priority pools 3 and 0, whereas fixed level priority is used between priority pools and in the intermediate priority pools 2 and 1. See [Round-robin Arbitration.](#page-179-0)

For each client, each host is assigned to one of the client priority pools through the priority registers for clients (MxPR fields of MATRIX\_PRAS and MATRIX\_PRBS). When evaluating host requests, this priority pool level always takes precedence.

After reset, most of the hosts belong to the lowest priority pool (MxPR = 0, Background Transfer) and are therefore granted bus access in a true round-robin order.

The highest priority pool must be specifically reserved for hosts requiring very low access latency. If more than one host belongs to this pool, they will be granted bus access in a biased round-robin manner which allows tight and deterministic maximum access latency from system bus requests. In the worst case, any currently occurring high-priority host request will be granted after the current bus host access has ended and other high priority pool host requests, if any, have been granted once each.

The lowest priority pool shares the remaining bus bandwidth between hosts.

Intermediate priority pools allow fine priority tuning. Typically, a latency-sensitive host or a bandwidth-sensitive host will use such a priority level. The higher the priority level (MxPR value), the higher the host priority.

To optimize processor performance, it is recommended configure CPU priority with the default reset value 2 (Latency Sensitive).

All combinations of MxPR values are allowed for all hosts and clients. For example, some hosts might be assigned the highest priority pool (round-robin), and remaining hosts the lowest priority pool (round-robin), with no host for intermediate fixed priority levels.

#### **18.10.2.1 Fixed Priority Arbitration**

Fixed priority arbitration algorithm is the first and only arbitration algorithm applied between hosts from distinct priority pools. It is also used in priority pools other than the highest and lowest priority pools (intermediate priority pools).

<span id="page-179-0"></span>Fixed priority arbitration allows the MATRIX arbiters to dispatch the requests from different hosts to the same client by using the fixed priority defined by the user in the MxPR field for each host in the registers MATRIX\_PRAS and MATRIX\_PRBS. If two or more host requests are active at the same time, the host with the highest priority MxPR number is serviced first.

In intermediate priority pools, if two or more host requests with the same priority are active at the same time, the host with the highest number is serviced first.

#### **18.10.2.2 Round-Robin Arbitration**

This algorithm is only used in the highest and lowest priority pools. It allows the MATRIX arbiters to properly dispatch requests from different hosts to the same client. If two or more host requests are active at the same time in the priority pool, they are serviced in a round-robin increasing host number order.

## **18.11 Register Write Protection**

To prevent any single software error from corrupting MATRIX behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the [Write Protection Mode Register](#page-210-0) (MATRIX\_WPMR).

If a write access to a write-protected register is detected, the WPVS bit in the [Write Protection Status Register](#page-211-0) (MATRIX WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS flag is reset by writing the Write Protect Mode Register (MATRIX\_WPMR) with the appropriate access key WPKEY.

The following registers can be write-protected:

- [Bus Matrix Host Configuration Registers](#page-200-0)
- [Bus Matrix Client Configuration Registers](#page-201-0)
- **[Bus Matrix Priority Registers A For Clients](#page-203-0)**
- **[Bus Matrix Priority Registers B For Clients](#page-204-0)**
- [Host Error Interrupt Enable Register](#page-205-0)
- [Host Error Interrupt Disable Register](#page-206-0)
- **[Security Client Registers](#page-212-0)**
- [Security Areas Split Client Registers](#page-214-0)
- [Security Region Top Client Registers](#page-215-0)
- **[Security Peripheral Select x Registers](#page-216-0)**

### **18.12 TrustZone Technology**

TrustZone secure software is supported through the filtering of each client access with host security bit extension signals.

TrustZone technology adds the ability to manage the access rights for secure and non-secure accesses. The access rights are defined through the hardware and software configuration of the device. The operating mode is as follows:

- Hosts transmit requests with the secure or non-secure Security option.
- The MATRIX, according to its configuration and the request, grants or denies the access.

The client address space is divided into one or more client regions. The client regions are generally contiguous parts of the client address space. The client region is potentially split into an access denied area (upper part) and a security region which can be split (lower part), unless the client security region occupies the whole client region. The security region itself can be split into one secure area and one non-secure area. The secure area may be independently secure for read access and for write access.

For one client region, the following characteristics are configured by hardware or software:

- Base Address of the client region
- Max size of the client region: the maximum size for the region's physical content
- Top size of the client security region: the actually programmed or fixed size for the region's physical content
- Split size of the client security region: the size of the lower security area of the region.
The following figure shows how the terms defined here are implemented in a client address space.





A set of security registers allows to specify, for each client, the client security region or client security area, the security mode required to access this client, client security region or client security area.

Additional Bus Matrix security registers allow to specify, for each peripheral bus client, the security mode required to access this client (see [See MATRIX\\_SPSELR](#page-216-0)).

#### See [MATRIX\\_SSR.](#page-212-0)

These registers can only be accessed in Secure mode.

The MATRIX propagates the security bit down to the clients to let them perform additional security checks, and the MATRIX itself allows or denies the access to the clients by means of its TrustZone embedded controller.

Access violations may be reported either by a client through the bus error response (example from the system bus/peripheral bus bridge), or by the Bus Matrix embedded TrustZone controller. In both cases, a bus error response is sent to the offending host and the error is flagged in [MATRIX\\_MESR.](#page-208-0) An interrupt can be sent to the Secure world, if it has been enabled for that host by writing into [MATRIX\\_MEIER](#page-205-0). Thus, the offending host is identified. The offending address is registered in the [MATRIX\\_MEAR,](#page-209-0) so that the client and the targeted security region are also known.

Depending on the hardware parameters and software configuration, the address space of each client security region may or may not be split into two parts, one belonging to the Secure world and the other one to the Normal world.

Five different security types of clients are supported. The number of security regions is set by design for each client, independently, from 1 to 8, totalling from 1 up to 16 security areas for security configurable clients.

## **18.12.1 Security Types of Clients**

#### **18.12.1.1 Principles**

The MATRIX supports five different security types of clients: two fixed types and three configurable types. The security type of a client is set at hardware design among the following:

- Never Secure
- Always Secure
- Internal Securable
- **External Securable**
- Scalable Securable

The security type is set at hardware design on a per-host and a per-client basis. **Never Secure** and **Always Secure** security types are not software configurable.

The different security types have the following characteristics:

- **Never Secure** clients have no security mode access restriction. Their address space is precisely set by design. Any out-of-address range access is denied and reported.
- **Always Secure** clients can only be accessed by a secure host request. Their address space is precisely set by design. Any non-secure or out-of-address range access is denied and reported.
- **Internal Securable** is intended for internal RAM. The Internal Securable client has one client region which has a hardware fixed base address and Security Region Top. This client region may be split through software configuration into one Non-secure area plus one Secure area. Inside the client security region, the split boundary is programmable in powers of 2 from 4 Kbytes up to the full client security region address space. The security area located below the split boundary may be configured as the Non-secure or the Secure one. The Securable area may be independently configured as Read Secured and/or Write Secured. Any access with security or address range violation is denied and reported.
- **External Securable** is intended for external memories on the EBI, such as DDR, SDRAM, external ROM or NAND Flash. The External Securable client has identical features as the Internal Securable client, plus the ability to configure each of its client security region address space sizes according to the external memory parts used. This avoids mirroring Secure areas into Non-secure areas, and further restricts the overall accessible address range. Any access with security or configured address range violation is denied and reported.
- **Scalable Securable** is intended for external memories with a dedicated client, such as DDR. The Scalable Securable client is divided into a fixed number of scalable, equally sized, and contiguous security regions. Each of them can be split in the same way as for Internal or External Securable clients. The security region size must be configured by software, so that the equally-sized regions fill the actual available memory. This avoids mirroring Secure areas into Non-secure areas, and further restricts the overall accessible address range. Any access with security or configured address range violation is denied and reported.

As the security type is set at hardware design on a per-host and per-client basis, it is possible to set some client access security as configurable from one or some particular hosts, and to set the access as Always Secure from all the other hosts.

As the security type is set by design at the client region level, different security region types can be mixed inside a single client.

Likewise, the mapping base address and the accessible address range of each client or client region may have been hardware-restricted on a per-host basis from no access to full client address space.

#### **18.12.1.2 Examples**

The following table shows an example of Security Type settings.

#### **Table 18-8. Security Type Setting Example**



This example is constructed with the following characteristics:

- Client0 is an Internal Memory containing one region:
	- The Access from Host0 to Client0 is Never Secure
	- The access from Host1 and Host2 to Client0 is Internal Securable with one region and with the same software configuration (Choice of SASPLIT0 and the security configuration bits LANSECH, RDNSECH, WRNSECH).
- Client1 is an EBI containing two regions:
	- The Access from Host1 to Client1 is Always Secure
	- The access from Host0 and Host2 to Client1 is External Securable with two regions and with the same software configuration (Choice of SRTOP0, SRTOP1, SASPLIT0, SASPLIT1 and the security configuration bits LANSECH, RDNSECH, WRNSECH).

The figure below shows an Internal Securable client example. This example is constructed with the following hypothesis:

- The client is an Internal Memory containing one region. The Client region max size is 4 Mbytes.
- The client region 0 base address equals 0x10000000. Its top size is 512 Kbytes (hardware configuration).
- The client software configuration is:
	- SASPLIT0 is set to 256 Kbytes
	- LANSECH0 is set to 0, the low area of region 0 is the securable one
	- RDNSECH0 is set to 0, region 0 Securable area is secured for reads
	- WRNSECH0 is set to 0, region 0 Securable area is secured for writes



## **Figure 18-2. Partitioning Example of an Internal Securable Client Featuring 1 Security Region of 512 Kbytes Split into 1 or 2 Security Areas of 4 Kbytes to 512 Kbytes**

**Note:**  The client security areas split inside the security region are configured by writing into the [Security](#page-214-0) [Areas Split Client Registers.](#page-214-0)

The figure below shows an External Securable client example. This example is constructed with the following hypothesis:

- The client is an interface with the external bus (EBI) containing two regions. The client size is 2 × 256 Mbytes. Each client region max size is 256 Mbytes.
- The client region 0 base address equals 0x10000000. It is connected to a 32 Mbyte memory, for example an external DDR. The client region 0 top size must be set to 32 Mbytes.
- The client region 1 base address equals 0x20000000. It is connected to a 2 Mbyte memory, for example an external NAND Flash. The client region 1 top size must be set to 2 Mbytes.
- The client software configuration is:
	- SRTOP0 is set to 32 Mbytes
	- SRTOP1 is set to 2 Mbytes
	- SASPLIT0 is set to 4 Mbytes
	- SASPLIT1 is set to 1 Mbyte
	- LANSECH0 is set to 1, the low area of region 0 is the non-securable one
	- RDNSECH0 is set to 0, region 0 Securable area is secured for reads
	- WRNSECH0 is set to 0, region 0 Securable area is secured for writes
	- LANSECH1 is set to 0, the low area of region 1 is the Securable one
	- RDNSECH1 is set to 1, region 1 Securable area is non-secured for reads
	- WRNSECH1 is set to 0, region 1 Securable area is secured for writes



**Figure 18-3. Partitioning Example of an External Securable Client Featuring 2 Security Regions of 4 Kbytes to 128 Mbytes each and up to 4 Security Areas of 4 Kbytes to 128 Mbytes**

**Note:**  The client region sizes are configured by writing into the [Security Region Top Client Registers](#page-215-0). The client security area split inside each region is configured by writing into the [Security Areas Split Client](#page-214-0) [Registers](#page-214-0).

The figure below shows a Scalable Securable client example. This example is constructed with the following hypothesis:

- The client is an external memory with dedicated client containing four regions, for example an external DDR.
- The client size is 512 Mbytes.
- The client base address equals 0x40000000. It is connected to a 256-Mbyte external memory.
- As the connected memory size is 256 Mbytes and there are four regions, the size of each region is 64 Mbytes. This gives the value of the client region max size and top size. The client region 0 top size must be configured to 64 Mbytes.
- The client software configuration is:
	- SRTOP0 is set to 64 Mbytes
	- SASPLIT0 is set to 4 Kbytes
	- SASPLIT1 is set to 64 Mbytes, so its low area occupies the whole region 1
	- SASPLIT2 is set to 4 Kbytes
	- SASPLIT3 is set to 32 Mbytes
	- LANSECH0 is set to 0, the low area of region 0 is the Securable one
	- RDNSECH0 is set to 1, region 0 Securable area is non-secured for reads
	- WRNSECH0 is set to 0, region 0 Securable area is secured for writes
	- LANSECH1 is set to 1, the low area of region 1 is the non-securable one
	- RDNSECH1 is 'don't care' since the low area occupies the whole region 1
	- WRNSECH1 is 'don't care' since the low area occupies the whole region 1
	- LANSECH2 is set to 1, the low area of region 2 is the non-securable one
	- RDNSECH2 is set to 0, region 2 Securable area is secured for reads
	- WRNSECH2 is set to 0, region 2 Securable area is secured for writes
	- LANSECH3 is set to 0, the low area of region 3 is the Securable one
	- RDNSECH3 is set to 0, region 3 Securable area is secured for reads
	- WRNSECH3 is set to 0, region 3 Securable area is secured for writes



**Figure 18-4. Partitioning Example of a Scalable Securable Client Featuring 4 Equally-sized Security Regions of 1 Mbytes to 128 Mbytes each and up to 8 Security Areas of 4 Kbytes to 128 Mbytes**



#### **18.12.2 Security Types of SDMMC System Bus Clients**

The SDMMC user interface is connected as a system bus client, and must be configured as Internal Securable to Peripheral (ISP).

Each region in the "Internal Securable to Peripheral" client type must be programmed with the following characteristics:

- The region must be programmed to be entirely secure or entirely non-secure. This is done with:
	- The split offset must be equal to the maximum size of 128 Mbytes so that the whole peripheral user interface is in the low area below the split. Code sample:  $MATRIX$  SASSRx.SASPLITy =  $0xF$
	- The bits WRNSECH and RDNSECH must be set respectively to 0="write secured" and 0="read secured". Code sample: MATRIX\_SSRx.WRNSECHy = 0; MATRIX\_SSRx.RDNSECHy = 0;
	- To set the peripheral to "secure": the bit LANSECHy must be set to 0 (low area according to RDNSECH0 and WRNSECH0, hence secure).
	- To set the peripheral to "non-secure": the bit LANSECHy must be set to 1 (low area is non-secure). **Note:** The MATRIX SRTSRx register is not applicable for the "Internal Securable to Peripheral" type.
- The Security Peripheral Select registers (MATRIX\_SPSELRx) must be set to the same security attributes for the corresponding Peripheral identifiers: MATRIX\_SPSELRx.NSECPy.

#### **18.12.3 Security Types of System Bus Hosts**

Hosts send requests to the MATRIX with a security attribute that depends on the host security type, which is identical to the security type of the client user interface.

For DMA, the TrustZone security attribute can be selected for each channel. Refer to the Register Summary in the section "DMA Controller (XDMAC).

## **18.12.4 Security of Peripheral Bus Clients**

The security type of a peripheral bus client is set at hardware design among the following:

- Always Secure (AS)
- Never Secure (NS)
- Programmable Secure (PS)

To configure the security mode required for accessing a peripheral bus client connected to the system-to-peripheral bus bridge (HBRIDGE), the MATRIX features three 32-bit [Security Peripheral Select x Registers.](#page-216-0) Some of these bits may have been set to a secure or a non-secure value by design, whereas others are programmed by software (see [Security Peripheral Select x Registers](#page-216-0)).

Peripheral security state, "secure" or "non-secure" is an AND operation between H32MX MATRIX\_SPSELRx and H64MX MATRIX SPSELRx for the bit corresponding to the peripheral.

As a general rule:

- The peripheral security state is applied to the corresponding peripheral interrupt line. Exceptions may occur on some peripherals (PIO Controller, etc.). In such case, refer to the peripheral description.
- The peripheral security state is applied to the peripheral host part, if any. Exceptions may occur on some peripherals. In such case, refer to the peripheral description. See 18.12.3. Security Types of System Bus Hosts.

MATRIX\_SPSELRx bits in the H32MX or H64MX user interface are respectively read/write or read-only to '1' depending on whether the peripheral is connected or not, on the matrix.

All bit values in the following table except those marked 'UD' (User Defined) are read-only and cannot be changed. Values marked 'UD' can be changed. Refer to the following examples.

- Example for GMAC, Peripheral ID 5, which is connected to the H32MX Matrix
	- H64MX MATRIX\_SPSELR1[5] = 1 (read-only); no influence on the security configuration
	- H32MX MATRIX\_SPSELR1[5] can be written by user to program the security.
- Example for LCDC, Peripheral ID 45, which is connected to the H64MX Matrix
	- H64MX MATRIX\_SPSELR2[13] can be written by user to program the security.
	- $-$  H32MX MATRIX SPSELR2[13] = 1 (read-only); no influence on the security configuration
- Example for AIC, Peripheral ID 49, which is connected to the H32MX Matrix
	- H64MX MATRIX\_SPSELR2[17] = 1 (read-only); sets the peripheral as Non-secure by hardware, also called "Never Secure"
	- H32MX MATRIX\_SPSELR2[17] = 1 (read-only); no influence on the security configuration
- Example for SAIC, Peripheral ID 0, which is connected to the H32MX Matrix
	- $-$  H64MX MATRIX SPSELR1[0] = 1 (read-only); no influence on the security configuration
	- H32MX MATRIX\_SPSELR1[0] = 0 (read-only); sets the peripheral as Secure by hardware, also called "Always Secure"

The system-to-peripheral bus bridge compares the incoming host request security bit with the required security mode for the selected peripheral, and accepts or denies access. In the last case, its bus error response is internally flagged in [MATRIX\\_MESR](#page-208-0); the offending address is registered in [MATRIX\\_MEAR](#page-209-0) so that the client and the targeted protected region are also known.

## **Table 18-9. Peripheral Identifiers**



 **SAMA5D2 Series SAMA5D2 Series<br>Matrix (H64MX/H32MX) Matrix (H64MX/H32MX)**

Ш



 **SAMA5D2 Series SAMA5D2 Series<br>Matrix (H64MX/H32MX) Matrix (H64MX/H32MX)**





Ш

## <span id="page-194-0"></span>**Notes:**

- 1. AS = Always Secure; PS = Programmable Secure; NS = Never Secure.
- 2. For security purposes, there is no matching clock but a peripheral ID only.
- 3. The PIT, RSTC and WDT register accesses are controlled by the RTC. They are in Secure mode if the RTC is in Secure mode; they are in Non-secure mode if the RTC is in Non-secure mode.

# **18.13 Register Summary**

The user interface below is constructed with the maximum numbers of hosts, clients and regions by client that are possible on the two product matrixes. The exact number of these elements must be used to deduce the exact register description of the Matrix user interface.

The exact numbers of these elements can be found in the following sections:

- • [64-bit Matrix \(H64MX\)](#page-171-0)
- • [32-bit Matrix \(H32MX\)](#page-174-0)











# <span id="page-200-0"></span>**18.13.1 Bus Matrix Host Configuration Registers**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-210-0)



## **Bits 2:0 – ULBT[2:0]** Undefined Length Burst Type



#### <span id="page-201-0"></span>**18.13.2 Bus Matrix Client Configuration Registers**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-210-0)



#### **Bits 21:18 – FIXED\_DEFMSTR[3:0]** Fixed Default Host

This is the number of the default host for this client. Only used if DEFMSTR\_TYPE value = 2. Specifying the number of a host which is not connected to the selected client is equivalent to clearing DEFMSTR\_TYPE.

## **Bits 17:16 – DEFMSTR\_TYPE[1:0]** Default Host Type



#### **Bits 8:0 – SLOT\_CYCLE[8:0]** Maximum Bus Grant Duration for Hosts

When SLOT\_CYCLE system bus clock cycles have elapsed since the last arbitration, a new arbitration takes place to let another host access this client. If another host is requesting the client bus, then the current host burst is broken. If SLOT\_CYCLE = 0, the Slot Cycle Limit feature is disabled and bursts always complete unless broken according to the ULBT.

This limit has been placed in order to enforce arbitration so as to meet potential latency constraints of hosts waiting for client access.

This limit must not be too small. Unreasonably small values break the bursts and the MATRIX arbitrates without performing data transfer. The default maximum value is usually an optimal conservative choice. In most cases, this feature is not needed and should be disabled for power saving.

See [Slot Cycle Limit Arbitration](#page-178-0) for details.

#### <span id="page-203-0"></span>**18.13.3 Bus Matrix Priority Registers A For Clients**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-210-0)



**Bits 0:1, 4:5, 8:9, 12:13, 16:17, 20:21, 24:25, 28:29 – MPR** Host x Priority

Fixed priority of Host x for accessing the selected client. The higher the number, the higher the priority. All the hosts programmed with the same MxPR value for the client make up a priority pool. Round-robin arbitration is used in the lowest (MxPR = 0) and highest (MxPR = 3) priority pools. Fixed priority is used in intermediate priority pools (MxPR = 1) and (MxPR = 2). See [Arbitration Priority Scheme](#page-178-0) for details.

#### <span id="page-204-0"></span>**18.13.4 Bus Matrix Priority Registers B For Clients**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-210-0)



**Bits 0:1, 4:5, 8:9, 12:13 – MPR** Host x Priority

Fixed priority of Host x for accessing the selected client. The higher the number, the higher the priority. All the hosts programmed with the same MxPR value for the client make up a priority pool. Round-robin arbitration is used in the lowest (MxPR = 0) and highest (MxPR = 3) priority pools. Fixed priority is used in intermediate priority pools ( $MxPR = 1$ ) and ( $MxPR = 2$ ). See [Arbitration Priority Scheme](#page-178-0) for details.

## <span id="page-205-0"></span>**18.13.5 Host Error Interrupt Enable Register**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-210-0)



#### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – MERRx** Host x Access Error



## <span id="page-206-0"></span>**18.13.6 Host Error Interrupt Disable Register**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-210-0)



#### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – MERRx** Host x Access Error





# <span id="page-207-0"></span>**18.13.7 Host Error Interrupt Mask Register**

**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – MERRx** Host x Access Error



#### **Name:** MATRIX\_MESR<br>Offset: 0x015C 0x015C

<span id="page-208-0"></span>**18.13.8 Host Error Status Register**





# <span id="page-209-0"></span>**18.13.9 Host Error Address Registers**





**Bits 31:0 – ERRADD[31:0]** Host Error Address Host last access error address.

## <span id="page-210-0"></span>**18.13.10 Write Protection Mode Register**





## **Bits 31:8 – WPKEY[23:0]** Write Protection Key (Write-only)



#### **Bit 0 – WPEN** Write Protection Enable

See ["Register Write Protection"](#page-179-0) for list of registers that can be write-protected.



## <span id="page-211-0"></span>**18.13.11 Write Protection Status Register**



## **Bits 23:8 – WPVSRC[15:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





#### <span id="page-212-0"></span>**18.13.12 Security Client Register**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-210-0)



**Bits 16, 17, 18, 19, 20, 21, 22, 23 – WRNSECHx** Write Non-secured for HSELx Security Region Securable Area access rights:





#### **Bits 8, 9, 10, 11, 12, 13, 14, 15 – RDNSECHx** Read Non-secured for HSELx Security Region



#### **Bits 0, 1, 2, 3, 4, 5, 6, 7 – LANSECHx** Low Area Non-secure in HSELx Security Region





#### <span id="page-214-0"></span>**18.13.13 Security Areas Split Client Registers**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-210-0)



**Bits 0:3, 4:7, 8:11, 12:15, 16:19, 20:23, 24:27, 28:31 – SASPLITx** Security Areas Split for HSELx Security Region This field defines the boundary address offset where the HSELx client security region splits into two Security Areas with access controlled according to the corresponding MATRIX SSR. It also defines the Security Low Area size inside the HSELx region.

If this Low Area size is set at or above the HSELx Region Size, then the Security High Area is no longer available and the MATRIX SSR settings for the Low Area apply to the entire HSELx Security Region. When applicable to a client region, the initial value of MATRIX\_SASSRx.SASPLITy is 0xF. When not applicable to a client region, the initial value of MATRIX\_SASSRx.SASPLITy is 0x0.



#### <span id="page-215-0"></span>**18.13.14 Security Region Top Client Registers**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-210-0)



#### **Bits 0:3, 4:7, 8:11, 12:15, 16:19, 20:23, 24:27, 28:31 – SRTOPx** HSELx Security Region Top

This field defines the size of the HSELx security region address space. Invalid sizes for the client region must never be programmed. Valid sizes and number of security regions are product-, client- and client-configuration dependent. **Note:**  The clients featuring multiple scalable contiguous security regions have a single SRTOP0 field for all the security regions.

If this HSELx security region size is set at or below the HSELx low area size, then there is no Security High Area and the MATRIX\_SSR settings for the Low Area apply to the whole HSELx security region.


### **18.13.15 Security Peripheral Select x Registers**

**Name:**  MATRIX\_SPSELRx **Offset:** 0x02C0 + (x-1)\*0x04 [x=1..3] **Property:**  Read/Write

This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-210-0)

The actual number of peripherals implemented is device-specific; refer to the "Peripheral Identifiers" section for details.

Each MATRIX SPSELR can configure the access security type for up to 32 peripherals:

- MATRIX SPSELR1 configures the access security type for peripheral identifiers 0–31 (bits NSECP0– NSECP31).
- MATRIX SPSELR2 configures the access security type for peripheral identifiers 32–63 (bits NSECP0– NSECP31).
- MATRIX SPSELR3 configures the access security type for peripheral identifiers 64–95 (bits NSECP0– NSECP31).

Reset values are as follows:

- MATRIX SPSELR1: 0x000D2504 for H32MX, 0xFFF2DAFB for H64MX
- MATRIX SPSELR2: 0x011C0000 for H32MX, 0xFFE7FFFF for H64MX
- MATRIX SPSELR3: 0xFFFFFFFA for H32MX, 0xFFFFFFE7 for H64MX



### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – NSECPy** Non-secured Peripheral



# **19. Special Function Registers (SFR)**

## **19.1 Description**

Special Function Registers (SFR) manage specific aspects of the integrated memory, bridge implementations, processor and other functionality not controlled elsewhere.

## **19.2 Embedded Characteristics**

• 32-bit Special Function Registers Control Specific Behavior of the Product

# **SAMA5D2 Series Special Function Registers (SFR)**

# **19.3 Register Summary**



# **SAMA5D2 Series Special Function Registers (SFR)**



# **Name:** SFR\_DDRCFG<br>Offset: 0x04 **Offset: Reset:**  0x00000001 **Property:**  Read/Write Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 FDQSIEN FDQIEN Access and the control of t Reset 0 0 Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 Access

#### <span id="page-220-0"></span>**19.3.1 DDR Configuration Register**

Reset

#### **Bit 17 – FDQSIEN** Force DDR\_DQS Input Buffer Always On

FDQSIEN = 1 is used to force the selection of the analog comparator inside the IO. If this bit is cleared, the DDR controller automatically manages the selection of the analog comparator. Forcing the bit to 0 reduces power consumption.



#### **Bit 16 – FDQIEN** Force DDR\_DQ Input Buffer Always On

FDQIEN = 1 is used to force the selection of the analog comparator inside the IO. If this bit is cleared, the DDR controller automatically manages the selection of the analog comparator. Forcing the bit to 0 reduces power consumption.





## <span id="page-221-0"></span>**19.3.2 OHCI Interrupt Configuration Register**

### **Bit 27 – HSIC\_SEL** Reserved



#### **Bit 23 – UDPPUDIS** USB DEVICE PULLUP DISABLE



### **Bit 10 – SUSPEND\_C** USB PORT C



## **Bit 9 – SUSPEND\_B** USB PORT B



### **Bit 8 – SUSPEND\_A** USB PORT A



#### **Bit 5 – APPSTART** Reserved



**Special Function Registers (SFR)**





## **Bits 0, 1, 2 – RESx** USB PORTx RESET





## <span id="page-223-0"></span>**19.3.3 OHCI Interrupt Status Register**



## <span id="page-224-0"></span>**19.3.4 Security Configuration Register**

### **Bit 8 – FUSE** Disable Access to Fuse Controller

This bit is writable once only. When the Fuse Controller is secured, only a reset signal can clear this bit.



#### **Bit 0 – ROM** Disable Access to ROM Code

This bit is writable once only. When the ROM is secured, only a reset signal can clear this bit.





## <span id="page-225-0"></span>**19.3.5 UTMI Clock Trimming Register**

**Bits 17:16 – VBG[1:0]** UTMI Band Gap Voltage Trimming







### <span id="page-226-0"></span>**19.3.6 UTMI High-Speed Trimming Register**

**Bits 8:10, 12:14, 16:18 – SLOPEx** UTMI HS PORTx Transceiver Slope Trimming Calibration bits to adjust HS Transceiver output slope for PORTx.

**Bits 6:4 – DISC[2:0]** UTMI Disconnect Voltage Trimming Calibration bits to adjust disconnect threshold.

**Bits 2:0 – SQUELCH[2:0]** UTMI HS SQUELCH Voltage Trimming Calibration bits to adjust squelch threshold.



### <span id="page-227-0"></span>**19.3.7 UTMI Full-Speed Trimming Register**

**Bits 22:20 – ZP[2:0]** FS Transceiver PMOS Impedance Trimming Calibration bits to adjust the FS transceiver PMOS output impedance.

**Bits 18:16 – ZN[2:0]** FS Transceiver NMOS Impedance Trimming Calibration bits to adjust the FS transceiver NMOS output impedance.

**Bits 9:8 – XCVR[1:0]** FS Transceiver Crossover Voltage Trimming Calibration bits to adjust the FS transceiver crossover voltage.

**Bits 6:4 – FALL[2:0]** FS Transceiver Output Falling Slope Trimming Calibration bits to adjust the FS transceiver output falling slope.

**Bits 2:0 – RISE[2:0]** FS Transceiver Output Rising Slope Trimming Calibration bits to adjust the FS transceiver output rising slope.



### <span id="page-228-0"></span>**19.3.8 UMTI DP/DM Pin Swapping Register**

**Bits 0, 1, 2 - PORTx PORT x DP/DM Pin Swapping** 

0 (NORMAL): DP/DM normal pinout.

1 (SWAPPED): DP/DM swapped pinout.

### <span id="page-229-0"></span>**19.3.9 CAN Memories Address-based Register**





## **Bits 31:16 – EXT\_MEM\_CAN1\_ADDR[15:0]** MSB CAN1 DMA Base Address

Gives the 16-bit MSB of the CAN1 DMA base address. The 16-bit LSB must be programmed in the CAN1 user interface.

### **Bits 15:0 – EXT\_MEM\_CAN0\_ADDR[15:0]** MSB CAN0 DMA Base Address

Gives the 16-bit MSB of the CAN0 DMA base address. The 16-bit LSB must be programmed in the CAN0 user interface.

### <span id="page-230-0"></span>**19.3.10 Serial Number 0 Register**



This register is used to read the first 32 bits of the 64-bit Serial Number (unique ID).



**Bits 31:0 – SN0[31:0]** Serial Number 0

### <span id="page-231-0"></span>**19.3.11 Serial Number 1 Register**



This register is used to read the last 32 bits of the 64-bit Serial Number (unique ID).



**Bits 31:0 – SN1[31:0]** Serial Number 1

### <span id="page-232-0"></span>**19.3.12 AIC Interrupt Redirection Register**





### **Bits 31:1 – AICREDIRKEY[30:0]** Unlock Key

Value is a XOR between 0xb6d81c4d and SN1[31:0] but only field [31:1] of the result must be written in this field. In case of set in Secure mode by fuse configuration, this register is read only 0 (it is not possible to redirect secure interrupts on non-secure AIC for products set in secure mode for security reasons). After three tries, entering a wrong key results in locking the NSAIC bit. A reset is needed.

#### **Bit 0 - NSAIC** Interrupt Redirection to Non-Secure AIC



## <span id="page-233-0"></span>**19.3.13 HRAMC L2CC Register**



This register is used to configure the L2 cache to be used as an internal SRAM.



## <span id="page-234-0"></span>**19.3.14 I2S Register**



#### **Bit 0 – CLKSEL0** Clock Selection 0





## <span id="page-235-0"></span>**19.3.15 QSPI Clock Pad Supply Select Register**

# **20. Special Function Registers Backup (SFRBU)**

## **20.1 Description**

Special Function Registers Backup (SFRBU) manages specific aspects of the integrated memory, bridge implementations, processor and other functionality not controlled elsewhere.

## **20.2 Embedded Characteristics**

• 32-bit Special Function Registers Backup Controls Specific Behavior of the Product

# **20.3 Register Summary**



#### <span id="page-238-0"></span>**20.3.1 SFRBU Power Switch BU Control Register**





**Bits 31:8 – KEY\_PSW\_MODE[23:0]** Specific value mandatory to allow writing of other register bits (Write-only) This field is a security key to prevent power switch changes due to software error or malicious code.



#### **Bit 3 – STATE** Power Switch BU state (Read-only)

Reflects the power switch BU supply source selection in real time. After a switching request, the user must wait for the analog cell switching time to have an updated status (see the section "Electrical Characteristics").



**Bit 2 – SMCTRL** Allow Power Switch BU Control by Security Module Autobackup (Hardware) Enables automatic selection of the VDDBU source when the security module enters Backup mode.



#### **Bit 1 – SSWCTRL** Power Switch BU Source Selection

Has an action only if SCTRL bit value is "1".



#### **Bit 0 – SCTRL** Power Switch BU Software Control

Used to control the Power Switch BU state by software in addition to the SSWCTRL bit.



## <span id="page-240-0"></span>**20.3.2 SFRBU Temperature Sensor Range Configuration Register**



This register is only available in SAMA5D23 and SAMA5D28 devices.



#### **Bit 0 – TSHRSEL** Temperature Sensor Range Selection





## <span id="page-241-0"></span>**20.3.3 SFRBU DDR BU Mode Control Register**

Isolates the DDR pads from the CPU domain (VDDCORE).

Must be set after enabling the Self-refresh mode on the DDR memory and before powering down on VDDCORE. To enable Self-refresh mode, refer to the MPDDRC Low-power register (MPDDRC\_LPR) in the section "Multi-port DDR-SDRAM Controller" and to "Backup Mode with DDR in Self-refresh" in the section "Electrical Characteristics". **Value Description**





## <span id="page-242-0"></span>**20.3.4 SFRBU RXLP Pull-Up Control Register**

## **Bit 0 – RXDPUCTRL** RXLP RXD Pull-Up Control

If the RXLP is not used, it is recommended to clear this bit (enable the pull-up) to avoid power consumption on the VDDBU rail.



# **21. Advanced Interrupt Controller (AIC)**

## **21.1 Description**

The Advanced Interrupt Controller (AIC) is an 8-level priority, individually maskable, vectored interrupt controller providing handling of up to one hundred and twenty-eight interrupt sources. It is designed to substantially reduce the software and real-time overhead in handling internal and external interrupts.

The AIC drives the nFIQ (fast interrupt request) and the nIRQ (standard interrupt request) inputs of an ARM processor. Inputs of the AIC are either internal peripheral interrupts or external interrupts coming from the product's pins.

The 8-level Priority Controller allows the user to define the priority for each interrupt source, thus permitting higher priority interrupts to be serviced even if a lower priority interrupt is being processed.

Internal interrupt sources can be programmed to be level-sensitive or edge-triggered. External interrupt sources can be programmed to be rising-edge or falling-edge triggered or high-level or low-level sensitive.

## **21.2 Embedded Characteristics**

- Controls the Interrupt Lines (nIRQ and nFIQ) of an ARM Processor
- 128 Individually Maskable and Vectored Interrupt Sources
	- Source 0 is reserved for the fast interrupt input (FIQ)
	- Source 74 is reserved for system peripheral interrupts
	- Sources 2 to 73 and Sources 75 to 127 control up to 125 embedded peripheral interrupts or external interrupts
	- Programmable edge-triggered or level-sensitive internal sources
	- Programmable rising/falling edge-triggered or high/low level-sensitive external sources
- 8-level Priority Controller
	- Drives the normal interrupt of the processor
	- Handles priority of the interrupt sources 1 to 127
	- Higher priority interrupts can be served during service of lower priority interrupt
- Vectoring
	- Optimizes interrupt service routine branch and execution
	- One 32-bit vector register for all interrupt sources
	- Interrupt vector register reads the corresponding current interrupt vector
- Protect Mode
	- Easy debugging by preventing automatic operations when protect models are enabled
- General Interrupt Mask
	- Provides processor synchronization on events without triggering an interrupt
- Register Write Protection
- AIC0 is Non-Secure AIC, AIC1 is Secure AIC
- AIC0 manages nIRQ line, AIC1 manages nFIQ line

## **21.3 Block Diagram**

**Figure 21-1. AIC Block Diagram**



## **21.4 Application Block Diagram**

**Figure 21-2. AIC Application Block Diagram**



## **21.5 Detailed Block Diagram**

**Figure 21-3. AIC Detailed Block Diagram**



## **21.6 I/O Line Description**

### **Table 21-1. I/O Line Description**



## **21.7 Product Dependencies**

## **21.7.1 I/O Lines**

The interrupt signals FIQ and IRQ0 to IRQn are normally multiplexed through the PIO controllers. Depending on the features of the PIO controller used in the product, the pins must be programmed in accordance with their assigned interrupt functions. This is not applicable when the PIO controller used in the product is transparent on the input path.

### **21.7.2 Power Management**

The AIC is continuously clocked. The Power Management Controller has no effect on the AIC behavior.

The assertion of the AIC outputs, either nIRQ or nFIQ, wakes up the ARM processor while it is in Idle mode. The General Interrupt Mask feature enables the AIC to wake up the processor without asserting the interrupt line of the processor, thus providing synchronization of the processor on an event.

#### **21.7.3 Interrupt Sources**

FIQ always drives Interrupt Source 0.

The System Controller interrupt drives Interrupt Source 74.

The System Controller interrupt is the result of the OR-wiring of the System Controller interrupt lines. When a System Controller interrupt occurs, the service routine must first distinguish the cause of the interrupt. This is performed by reading successively the status registers of the System Controller peripherals.

Interrupt sources 2 to 73 and 75 to 127 can either be connected to the interrupt outputs of an embedded user peripheral, or to external interrupt lines. The external interrupt lines can be connected either directly or through the PIO Controller.

PIO controllers are considered as user peripherals in the scope of interrupt handling. Accordingly, the PIO controller interrupt lines are connected to interrupt sources 2 to 73 and 75 to 127.

The peripheral identification defined at the product level corresponds to the interrupt source number (as well as the bit number controlling the clock of the peripheral). Consequently, to simplify the description of the functional operations and the user interface, the interrupt sources are named FIQ, SYS, and PID2 to PID73 and PID75 to PID127.

AIC0 manages all Non-Secure Interrupts including IRQn; AIC1 manages all Secure Interrupts including FIQ.

Each AIC has its own User Interface. The user should pay attention to use the relevant user interface for each source.

## **21.8 Functional Description**

#### **21.8.1 Interrupt Source Control**

#### **21.8.1.1 Interrupt Source Mode**

The AIC independently programs each interrupt source. The SRCTYPE field of the Source Mode register (AIC\_SMR) selects the interrupt condition of the interrupt source selected by the INTSEL field of the Source Select register (AIC\_SSR).

**Note:**  Configuration registers such as AIC\_SMR and AIC\_SSR return the values corresponding to the interrupt source selected by INTSEL.

The internal interrupt sources wired on the interrupt outputs of the embedded peripherals can be programmed either in Level-Sensitive mode or in Edge-Triggered mode. The active level of the internal interrupts is not important for the user.

The external interrupt sources can be programmed either in High Level-Sensitive or Low Level-Sensitive modes, or in Rising Edge-Triggered or Negative Edge-Triggered modes.

#### **21.8.1.2 Interrupt Source Enabling**

Each interrupt source, including the FIQ in source 0, can be enabled or disabled by using the command registers Interrupt Enable Command register (AIC\_IECR) and Interrupt Disable Command register (AIC\_IDCR). The interrupt mask of the selected interrupt source can be read in the Interrupt Mask register (AIC\_IMR). A disabled interrupt does not affect servicing of other interrupts.

#### **21.8.1.3 Interrupt Clearing and Setting**

All interrupt sources programmed to be edge-triggered (including the FIQ in source 0) can be individually set or cleared by writing respectively the Interrupt Set Command register (AIC\_ISCR) and Interrupt Clear Command register (AIC\_ICCR). Clearing or setting interrupt sources programmed in Level-Sensitive mode has no effect.

The clear operation is perfunctory, as the software must perform an action to reset the "memorization" circuitry activated when the source is programmed in Edge-Triggered mode. However, the set operation is available for auto-test or software debug purposes. It can also be used to execute an AIC-implementation of a software interrupt.

The AIC features an automatic clear of the current interrupt when AIC\_IVR (Interrupt Vector register) is read. Only the interrupt source being detected by the AIC as the current interrupt is affected by this operation. (See the section [Priority Controller.](#page-249-0)) The automatic clear reduces the operations required by the interrupt service routine entry code to read AIC\_IVR.

The automatic clear of interrupt source 0 is performed when the FIQ Vector register (AIC\_FVR) is read.

#### **21.8.1.4 Interrupt Status**

Interrupt Pending registers (AIC\_IPR) represent the state of the interrupt lines, whether they are masked or not. AIC IMR can be used to define the mask of the interrupt lines.

The Interrupt Status register (AIC\_ISR) reads the number of the current interrupt (see the section [Priority Controller](#page-249-0)) and the Core Interrupt Status register (AIC\_CISR) gives an image of the nIRQ and nFIQ signals driven on the processor.

Each status referred to above can be used to optimize the interrupt handling of the systems.

#### **21.8.1.5 Internal Interrupt Source Input Stage**

#### **Figure 21-4. Internal Interrupt Source Input Stage**



# **21.8.1.6 External Interrupt Source Input Stage**





#### **21.8.2 Interrupt Latencies**

Global interrupt latencies depend on several parameters, including:

- The time the software masks the interrupts
- Occurrence, either at the processor level or at the AIC level
- The execution time of the instruction in progress when the interrupt occurs
- The treatment of higher priority interrupts and the resynchronization of the hardware signals

This section addresses hardware resynchronizations only. It gives details about the latency times between the events on an external interrupt leading to a valid interrupt (edge or level) or the assertion of an internal interrupt source and the assertion of the nIRQ or nFIQ line on the processor. The resynchronization time depends on the programming of the interrupt source and on its type (internal or external). For the standard interrupt, resynchronization times are given assuming there is no higher priority in progress.

The PIO Controller multiplexing has no effect on the interrupt latencies of the external interrupt sources.

### **21.8.2.1 External Interrupt Edge Triggered Source**

### **Figure 21-6. External Interrupt Edge Triggered Source**



### **21.8.2.2 External Interrupt Level Sensitive Source**

#### **Figure 21-7. External Interrupt Level Sensitive Source**



# **21.8.2.3 Internal Interrupt Edge Triggered Source**

### **Figure 21-8. Internal Interrupt Edge Triggered Source**



## <span id="page-249-0"></span>**21.8.2.4 Internal Interrupt Level Sensitive Source**

**Figure 21-9. Internal Interrupt Level Sensitive Source**



## **21.8.3 Normal Interrupt**

#### **21.8.3.1 Priority Controller**

An 8-level priority controller drives the nIRQ line of the processor, depending on the interrupt conditions occurring on the interrupt sources 1 to 127.

Each interrupt source has a programmable priority level of 7 to 0, which is user-definable by writing AIC SMR.PRIOR. Level 7 is the highest priority and level 0 the lowest.

As soon as an interrupt condition occurs, as defined by AIC\_SMR.SRCTYPE, the nIRQ line is asserted. As a new interrupt condition might have happened on other interrupt sources since the nIRQ has been asserted, the priority controller determines the current interrupt at the time AIC\_IVR is read. The read of AIC\_IVR is the entry point of the interrupt handling which allows the AIC to consider that the interrupt has been taken into account by the software.

The current priority level is defined as the priority level of the current interrupt.

If several interrupt sources of equal priority are pending and enabled when AIC\_IVR is read, the interrupt with the lowest interrupt source number is serviced first.

The nIRQ line can be asserted only if an interrupt condition occurs on an interrupt source with a higher priority. If an interrupt condition happens (or is pending) during the interrupt treatment in progress, it is delayed until the software indicates to the AIC the end of the current service by writing AIC\_EOICR (End of Interrupt Command register). The write of AIC\_EOICR is the exit point of the interrupt handling.

#### **21.8.3.2 Interrupt Nesting**

The priority controller utilizes interrupt nesting in order for the high priority interrupt to be handled during the service of lower priority interrupts. This requires the interrupt service routines of the lower interrupts to re-enable the interrupt at the processor level.

When an interrupt of a higher priority happens during an already occurring interrupt service routine, the nIRQ line is re-asserted. If the interrupt is enabled at the core level, the current execution is interrupted and the new interrupt service routine should read AIC IVR. At this time, the current interrupt number and its priority level are pushed into an embedded hardware stack, so that they are saved and restored when the higher priority interrupt servicing is finished and AIC\_EOICR is written.

The AIC is equipped with an 8-level wide hardware stack in order to support up to eight interrupt nestings to match the eight priority levels.

#### **21.8.3.3 Interrupt Handlers**

This section gives an overview of the fast interrupt handling sequence when using the AIC. It is assumed that the programmer understands the architecture of the ARM processor, and especially the Processor Interrupt modes and the associated status bits.

It is assumed that:

- 1. The AIC has been programmed, AIC\_SVR registers are loaded with corresponding interrupt service routine addresses and interrupts are enabled.
- 2. The instruction at the ARM interrupt exception vector address is required to work with the vectoring. Load the PC with the absolute address of the interrupt handler.

When nIRQ is asserted, if the bit "I" of CPSR is 0, the sequence is as follows:

- 1. The CPSR is stored in SPSR\_irq, the current value of the Program Counter is loaded in the Interrupt link register (R14\_irq) and the Program Counter (R15) is loaded with 0x18. In the following cycle during fetch at address 0x1C, the ARM core adjusts R14\_irq, decrementing it by four.
- 2. The ARM core enters Interrupt mode, if it has not already done so.
- 3. When the instruction loaded at address 0x18 is executed, the program counter is loaded with the value read in AIC IVR. Reading AIC IVR has the following effects:
	- Sets the current interrupt to be the pending and enabled interrupt with the highest priority. The current level is the priority level of the current interrupt.
	- De-asserts the nIRQ line on the processor. Even if vectoring is not used, AIC\_IVR must be read in order to de-assert nIRQ.
	- Automatically clears the interrupt, if it has been programmed to be edge-triggered.
	- Pushes the current level and the current interrupt number on to the stack.
	- Returns the value written in AIC\_SVR corresponding to the current interrupt.
- 4. The previous step has the effect of branching to the corresponding interrupt service routine. This should start by saving the link register (R14 irq) and SPSR\_IRQ. The link register must be decremented by four when it is saved if it is to be restored directly into the program counter at the end of the interrupt. For example, the instruction SUB PC, LR, #4 may be used.
- 5. Further interrupts can then be unmasked by clearing the "I" bit in CPSR, allowing re-assertion of the nIRQ to be taken into account by the core. This can happen if an interrupt with a higher priority than the current interrupt occurs.
- 6. The interrupt handler can then proceed as required, saving the registers that will be used and restoring them at the end. During this phase, an interrupt of higher priority than the current level will restart the sequence from step 1.

**Note:**  If the interrupt is programmed to be level-sensitive, the source of the interrupt must be cleared during this phase.

- 7. The "I" bit in CPSR must be set in order to mask interrupts before exiting to ensure that the interrupt is completed in an orderly manner.
- 8. AIC\_EOICR must be written in order to indicate to the AIC that the current interrupt is finished. This causes the current level to be popped from the stack, restoring the previous current level if one exists on the stack. If another interrupt is pending, with lower or equal priority than the old current level but with higher priority than the new current level, the nIRQ line is re-asserted, but the interrupt sequence does not immediately start because the "I" bit is set in the core. SPSR\_irq is restored. Finally, the saved value of the link register is restored directly into the PC. This has the effect of returning from the interrupt to whatever was being executed before, and of loading the CPSR with the stored SPSR, masking or unmasking the interrupts depending on the state saved in SPSR irq.

**Note:**  The "I" bit in SPSR is significant. If it is set, it indicates that the ARM core was on the verge of masking an interrupt when the mask instruction was interrupted. Hence, when SPSR is restored, the mask instruction is completed (interrupt is masked).

### **21.8.4 Fast Interrupt**

### **21.8.4.1 Fast Interrupt Source**

Interrupt source 0 is the only source which can raise a fast interrupt request to the processor. Interrupt source 0 is generally connected to a FIQ pin of the product, either directly or through a PIO Controller.

#### **21.8.4.2 Fast Interrupt Control**

The fast interrupt logic of the AIC has no priority controller. The mode of interrupt source 0 is programmed with AIC SMR and INTSEL = 0; the PRIOR field of this register is not used even if it reads what has been written. AIC\_SMR.SRCTYPE enables programming the fast interrupt source to be rising-edge triggered or falling-edge triggered or high-level sensitive or low-level sensitive.

Writing 0x1 in AIC\_IECR and AIC\_IDCR respectively enables and disables the fast interrupt when INTSEL = 0. Bit 0 of AIC IMR indicates whether the fast interrupt is enabled or disabled.

### **21.8.4.3 Fast Interrupt Handlers**

This section gives an overview of the fast interrupt handling sequence when using the AIC. It is assumed that the programmer understands the architecture of the ARM processor, and especially the Processor Interrupt modes and associated status bits.

Assuming that:

- 1. The AIC has been programmed, AIC SVR is loaded with the fast interrupt service routine address, and interrupt source 0 is enabled.
- 2. The Instruction at address 0x1C (FIQ exception vector address) is required to vector the fast interrupt. Load the PC with the absolute address of the interrupt handler.
- 3. The user does not need nested fast interrupts.

When nFIQ is asserted, if bit "F" of CPSR is 0, the sequence is:

- The CPSR is stored in SPSR\_fiq, the current value of the program counter is loaded in the FIQ link register (R14\_FIQ) and the program counter (R15) is loaded with 0x1C. In the following cycle, during fetch at address 0x20, the ARM core adjusts R14 fiq, decrementing it by four.
- 2. The ARM core enters FIQ mode.
- 3. The routine must read AIC1\_CISR to know if the interrupt is the FIQ or a Secure Internal interrupt.

```
 ldr r1, =REG_SAIC_CISR 
 ldr r1, [r1] 
 cmp r1, #AIC_CISR_NFIQ 
beq get fiqvec addr
```
If FIQ is active, it is processed in priority, even if another interrupt is active.

```
get_irqvec_addr 
   \overline{\text{1dr}} r14, =REG SAIC IVR
    b read_vec
get fiqvec addr
   \overline{1}dr r14, =REG SAIC FVR
read_vec 
    ldr r0, [r14]
```
Now r0 contains the correct vector address, IVR for a Secure Internal interrupt or FVR for FIQ.

The system can branch to the routine pointed to by r0.

```
FIQ Handler Branch
   mov r14, pc
    bx r0
```
- 4. The previous step enables branching to the corresponding interrupt service routine. It is not necessary to save the link register R14 fig and SPSR fig if nested fast interrupts are not needed.
- 5. The Interrupt Handler can then proceed as required. It is not necessary to save registers R8 to R13 because the FIQ mode has its own dedicated registers and registers R8 to R13 are banked. The other registers, R0 to R7, must be saved before being used, and restored at the end (before the next step). **Note:**  If the fast interrupt is programmed to be level-sensitive, the source of the interrupt must be cleared during this phase in order to de-assert interrupt source 0.
- 6. Finally, Link register R14 fig is restored into the PC after decrementing it by four (with instruction SUB PC, LR, #4 for example). This has the effect of returning from the interrupt to whatever was being executed before, loading the CPSR with the SPSR and masking or unmasking the fast interrupt depending on the state saved in the SPSR.

**Note:**  The "F" bit in SPSR is significant. If it is set, it indicates that the ARM core was just about to mask FIQ interrupts when the mask instruction was interrupted. Hence, when the SPSR is restored, the interrupted instruction is completed (FIQ is masked).

Another way to handle the fast interrupt is to map the interrupt service routine at the address of the ARM vector 0x1C. This method does not use vectoring, so that reading AIC\_FVR must be performed at the very beginning of the handler operation. However, this method saves the execution of a branch instruction.
#### **21.8.5 Protect Mode**

The Protect mode is used to read the Interrupt Vector register without performing the associated automatic operations. This is necessary when working with a debug system. When a debugger, working either with a Debug Monitor or the ARM processor's ICE, stops the applications and updates the opened windows, it might read the AIC User Interface and thus the IVR. This has adverse consequences:

- If an enabled interrupt with a higher priority than the current one is pending, it is stacked.
- If there is no enabled pending interrupt, the spurious vector is returned.

In either case, an End of Interrupt command is necessary to acknowledge and restore the context of the AIC. This operation is generally not performed by the debug system, as the debug system would become strongly intrusive and cause the application to enter an undesired state.

This is avoided by using the Protect mode. Writing PROT in the Debug Control register (AIC\_DCR) at 0x1 enables the Protect mode.

When the Protect mode is enabled, the AIC performs interrupt stacking only when a write access is performed on AIC IVR. Therefore, the Interrupt Service Routines must write (arbitrary data) to AIC IVR just after reading it. The new context of the AIC, including the value of AIC\_ISR, is updated with the current interrupt only when AIC\_IVR is written.

An AIC\_IVR read on its own (e.g., by a debugger) modifies neither the AIC context nor AIC\_ISR. Extra AIC\_IVR reads perform the same operations. However, it is recommended to not stop the processor between the read and the write of AIC\_IVR of the interrupt service routine to make sure the debugger does not modify the AIC context.

To summarize, in normal operating mode, the read of AIC\_IVR performs the following operations within the AIC:

- 1. Calculates active interrupt (higher than current or spurious).
- 2. Determines and returns the vector of the active interrupt.
- 3. Memorizes the interrupt.
- 4. Pushes the current priority level onto the internal stack.
- 5. Acknowledges the interrupt.

However, while the Protect mode is activated, only operations 1 to 3 are performed when AIC\_IVR is read. Operations 4 and 5 are only performed by the AIC when AIC\_IVR is written.

Software that has been written and debugged using the Protect mode runs correctly in normal mode without modification. However, in normal mode, the AIC\_IVR write has no effect and can be removed to optimize the code.

#### **21.8.6 Spurious Interrupt**

The AIC features a protection against spurious interrupts. A spurious interrupt is defined as being the assertion of an interrupt source long enough for the AIC to assert the nIRQ, but no longer present when AIC\_IVR is read. This is most prone to occur when:

- An external interrupt source is programmed in Level-Sensitive mode and an active level occurs for only a short time.
- An internal interrupt source is programmed in level-sensitive and the output signal of the corresponding embedded peripheral is activated for a short time (as is the case for the watchdog).
- An interrupt occurs just a few cycles before the software begins to mask it, thus resulting in a pulse on the interrupt source.

The AIC detects a spurious interrupt at the time AIC\_IVR is read while no enabled interrupt source is pending. When this happens, the AIC returns the value stored by the programmer in the Spurious Vector register (AIC\_SPU). The programmer must store the address of a spurious interrupt handler in AIC\_SPU as part of the application, to enable an as fast as possible return to the normal execution flow. This handler writes in AIC\_EOICR and performs a return from interrupt.

#### **21.8.7 General Interrupt Mask**

The AIC features a General Interrupt Mask bit (AIC\_DCR.GMSK) to prevent interrupts from reaching the processor. Both the nIRQ and the nFIQ lines are driven to their inactive state if AIC\_DCR.GMSK is set. However, this mask does not prevent waking up the processor if it has entered Idle mode. This function facilitates synchronizing the processor

<span id="page-253-0"></span>on a next event and, as soon as the event occurs, performs subsequent operations without having to handle an interrupt. It is strongly recommended to use this mask with caution.

#### **21.8.8 Register Write Protection**

To prevent any single software error from corrupting AIC behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the AIC Write Protection Mode Register (AIC\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the AIC Write Protection Status Register (AIC\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading AIC\_WPSR.

The following registers can be write-protected:

- AIC Source Mode Register
- AIC Source Vector Register
- AIC Spurious Interrupt Vector Register
- AIC Debug Control Register

## **21.9 Register Summary**



# **SAMA5D2 Series**

**Advanced Interrupt Controller (AIC)**





#### <span id="page-256-0"></span>**21.9.1 AIC Source Select Register**

**Bits 6:0 – INTSEL[6:0]** Interrupt Line Selection 0–127 = Selects the interrupt line to handle. See the section [Interrupt Source Mode](#page-246-0).

#### <span id="page-257-0"></span>**21.9.2 AIC Source Mode Register**



This register can only be written if the WPEN bit is cleared in the AIC Write Protection Mode Register.



#### **Bits 6:5 – SRCTYPE[1:0]** Interrupt Source Type

The active level or edge is not programmable for the internal interrupt source selected by INTSEL.



#### **Bits 2:0 – PRIOR[2:0]** Priority Level

Programs the priority level of the source selected by INTSEL except FIQ source (source 0).

The priority level can be between 0 (lowest) and 7 (highest).

The priority level is not used for the FIQ.

#### <span id="page-258-0"></span>**21.9.3 AIC Source Vector Register**



This register can only be written if the WPEN bit is cleared in the AIC Write Protection Mode Register.



#### **Bits 31:0 – VECTOR[31:0]** Source Vector

The user may store in this register the address of the corresponding handler for the interrupt source selected by INTSEL.

### <span id="page-259-0"></span>**21.9.4 AIC Interrupt Vector Register**





**Bits 31:0 – IRQV[31:0]** Interrupt Vector Register

Contains the vector programmed by the user in AIC\_SVR corresponding to the current interrupt.

AIC\_SVR is indexed using the current interrupt number when AIC\_IVR is read.

When there is no current interrupt, AIC\_IVR reads the value stored in AIC\_SPU.

### <span id="page-260-0"></span>**21.9.5 AIC FIQ Vector Register**





#### **Bits 31:0 – FIQV[31:0]** FIQ Vector Register

Contains the vector programmed by the user in AIC\_SVR when INTSEL = 0. When there is no fast interrupt, AIC\_FVR reads the value stored in AIC\_SPU.



### <span id="page-261-0"></span>**21.9.6 AIC Interrupt Status Register**

**Bits 6:0 – IRQID[6:0]** Current Interrupt Identifier Returns the current interrupt source number.

#### <span id="page-262-0"></span>**21.9.7 AIC Interrupt Pending Register 0**



The reset value of this register depends on the level of the external interrupt source. All other sources are cleared at reset, thus not pending.



#### **Bits 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32 – PIDx** Interrupt Pending

PID2...PID31 refer to the identifiers as defined in the Peripheral Identifiers section.



#### **Bit 0 – FIQ** Interrupt Pending



#### <span id="page-263-0"></span>**21.9.8 AIC Interrupt Pending Register 1**



The reset value of this register depends on the level of the external interrupt source. All other sources are cleared at reset, thus not pending.

PID32...PID63 refer to the identifiers as defined in the Peripheral Identifiers section.



#### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – PIDx** Interrupt Pending



### <span id="page-264-0"></span>**21.9.9 AIC Interrupt Pending Register 2**





#### **Bits 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – PIDx** Interrupt Pending



#### **Bit 10 – SYS** Interrupt Pending



#### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9 – PIDx** Interrupt Pending



#### <span id="page-265-0"></span>**21.9.10 AIC Interrupt Pending Register 3**



The reset value of this register depends on the level of the external interrupt source. All other sources are cleared at reset, thus not pending.

PID96...PID127 bit fields refer to the identifiers as defined in the Peripheral Identifiers section.



#### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – PIDx** Interrupt Pending





1 The interrupt source selected by AIC\_SSR.INTSEL is enabled.

#### <span id="page-266-0"></span>**21.9.11 AIC Interrupt Mask Register**



### <span id="page-267-0"></span>**21.9.12 AIC Core Interrupt Status Register**

**Bit 0 – NFIQ** NFIQ Status





#### <span id="page-268-0"></span>**21.9.13 AIC End of Interrupt Command Register**

**Bit 0 – ENDIT** Interrupt Processing Complete Command

Used by the interrupt routine to indicate that the interrupt treatment is complete. Any value can be written because it is only necessary to make a write to this register location to signal the end of interrupt treatment.

#### <span id="page-269-0"></span>**21.9.14 AIC Spurious Interrupt Vector Register**



This register can only be written if the WPEN bit is cleared in the AIC Write Protection Mode Register.



**Bits 31:0 – SIVR[31:0]** Spurious Interrupt Vector Register

The user may store the address of a spurious interrupt handler in this register. The written value is returned in AIC IVR in case of a spurious interrupt, or in AIC FVR in case of a spurious fast interrupt.



### <span id="page-270-0"></span>**21.9.15 AIC Interrupt Enable Command Register**



### <span id="page-271-0"></span>**21.9.16 AIC Interrupt Disable Command Register**



### <span id="page-272-0"></span>**21.9.17 AIC Interrupt Clear Command Register**





### <span id="page-273-0"></span>**21.9.18 AIC Interrupt Set Command Register**

## <span id="page-274-0"></span>**21.9.19 AIC Debug Control Register**



This register can only be written if the WPEN bit is cleared in the AIC Write Protection Mode Register.



**Bit 0 – PROT** Protection Mode



The nIRQ and nFIQ lines are tied to their inactive state.

#### <span id="page-275-0"></span>**21.9.20 AIC Write Protection Mode Register**





#### **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable

See section [Register Write Protection](#page-253-0) for the list of registers that can be protected.





#### <span id="page-276-0"></span>**21.9.21 AIC Write Protection Status Register**

**Bits 23:8 – WPVSRC[15:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





## **22. Watchdog Timer (WDT)**

## **22.1 Description**

The Watchdog Timer (WDT) is used to prevent system lock-up if the software becomes trapped in a deadlock. It features a 12-bit down counter that allows a watchdog period of up to 16 seconds (watchdog clock around 32 kHz). It can generate a general reset or a processor reset only. In addition, it can be stopped while the processor is in Debug mode or Sleep mode (Idle mode).

## **22.2 Embedded Characteristics**

- 12-bit Key-protected Programmable Counter
- Watchdog Clock is Independent from Processor Clock
- Provides Reset or Interrupt Signals to the System
- Counter May Be Stopped while the Processor is in Debug State or in Idle Mode

## **22.3 Block Diagram**

#### **Figure 22-1. WDT Block Diagram**



## **22.4 Functional Description**

The WDT is used to prevent system lock-up if the software becomes trapped in a deadlock. It is supplied with VDDCORE. It restarts with initial values on processor reset.

The watchdog is built around a 12-bit down counter, which is loaded with the value defined in the field WDV of the Mode register (WDT\_MR). The WDT uses the slow clock divided by 128 to establish the maximum watchdog period to be 16 seconds (with a typical slow clock of 32.768 kHz).

After a processor reset, the value of WDV is 0xFFF, corresponding to the maximum value of the counter with the external reset generation enabled (field WDRSTEN at 1 after a backup reset). This means that a default watchdog is running at reset, i.e., at power-up. The user can either disable the WDT by setting WDT\_MR.WDDIS or by reprogramming the WDT to meet the maximum watchdog period the application requires.

When setting WDDIS to '1', and while it is set to '1', the fields WDV and WDD must not be modified.

The watchdog is restarted by writing a '1' to WDT\_CR.WDRSTT. Any write access to WDT\_MR automatically restarts the watchdog. If WDT\_CR or WDT\_MR are written, write access to these registers is prohibited during a period of time of three slow clock periods.

WDT\_MR can be written until a LOCKMR command is issued in WDT\_CR. Only a processor reset resets it. If a LOCKMR command has never been issued, writing WDT\_MR reloads the timer with the newly programmed mode parameters. If a LOCKMR command has been issued at least once, writing WDT\_MR restarts the Watchdog counter.

In normal operation, the user reloads the watchdog at regular intervals before the timer underflow occurs, by setting WDT\_CR.WDRSTT. The watchdog counter is then immediately reloaded from WDT\_MR and restarted, and the slow clock 128 divider is reset and restarted. WDT\_CR is write-protected. As a result, writing WDT\_CR without the correct hard-coded key has no effect. If an underflow does occur, the "wdt fault" signal to the Reset Controller is asserted if WDT\_MR.WDRSTEN is set. Moreover, WDUNF is set in the Status register (WDT\_SR).

The reload of the watchdog must occur while the watchdog counter is within a window between 0 and WDD. WDD is defined in WDT\_MR.

Any attempt to restart the watchdog while the watchdog counter is between WDV and WDD results in a watchdog error, even if the watchdog is disabled. WDT\_SR.WDERR is updated and the "wdt\_fault" signal to the Reset Controller is asserted.

Note that this feature can be disabled by programming a WDD value greater than or equal to the WDV value. In such a configuration, restarting the Watchdog Timer is permitted in the whole range [0; WDV] and does not generate an error. This is the default configuration on reset (the WDD and WDV values are equal).

The status bits WDUNF (Watchdog Underflow) and WDERR (Watchdog Error) trigger an interrupt, provided WDT MR.WDFIEN is set. The signal "wdt fault" to the Reset Controller causes a watchdog reset if WDRSTEN is set as already explained in the section "Reset Controller (RSTC)". In this case, the processor and the Watchdog Timer are reset, and the WDERR and WDUNF flags are reset.

If a reset is generated or if WDT\_SR is read, the status bits are reset, the interrupt is cleared, and the "wdt\_fault" signal to the reset controller is deasserted.

Writing WDT\_MR reloads and restarts the down counter.

While the processor is in debug state or in Sleep mode, the counter may be stopped depending on the value programmed in WDT\_MR.WDIDLEHLT and WDT\_MR.WDDBGHLT.



#### **Figure 22-2. Watchdog Behavior**

## **22.5 Register Summary**



### <span id="page-281-0"></span>**22.5.1 Watchdog Timer Control Register**



The WDT\_CR register values must not be modified within three slow clock periods following a restart of the watchdog performed by a write access in WDT\_CR. Any modification will cause the watchdog to trigger an end of period earlier than expected.



#### **Bits 31:24 – KEY[7:0]** Password



#### **Bit 4 – LOCKMR** Lock Mode Register Write Access



#### **Bit 0 – WDRSTT** Watchdog Restart



#### <span id="page-282-0"></span>**22.5.2 Watchdog Timer Mode Register**



Write access to this register has no effect if the LOCKMR command is issued in WDT\_CR (unlocked on hardware reset).

The WDT\_MR register values must not be modified within three slow clock periods following a restart of the watchdog performed by a write access in WDT\_CR. Any modification will cause the watchdog to trigger an end of period earlier than expected.



#### **Bit 29 – WDIDLEHLT** Watchdog Idle Halt



#### **Bit 28 – WDDBGHLT** Watchdog Debug Halt



#### **Bits 27:16 – WDD[11:0]** Watchdog Delta Value

Defines the permitted range for reloading the Watchdog Timer.

If the Watchdog Timer value is less than or equal to WDD, setting bit WDT\_CR.WDRSTT restarts the timer. If the Watchdog Timer value is greater than WDD, setting bit WDT\_CR.WDRSTT causes a watchdog error.

#### **Bit 15 – WDDIS** Watchdog Disable

When setting the WDDIS bit, and while it is set, the fields WDV and WDD must not be modified.



**Bit 13 – WDRSTEN** Watchdog Reset Enable



#### **Bit 12 – WDFIEN** Watchdog Fault Interrupt Enable



**Bits 11:0 – WDV[11:0]** Watchdog Counter Value

Defines the value loaded in the 12-bit watchdog counter.



### <span id="page-284-0"></span>**22.5.3 Watchdog Timer Status Register**



### **Bit 0 – WDUNF** Watchdog Underflow (cleared on read)



## **23. Reset Controller (RSTC)**

### **23.1 Description**

The Reset Controller (RSTC), based on power-on reset cells, handles all the resets of the system without any external components. It reports which reset occurred last.

## **23.2 Embedded Characteristics**

- Manages All Resets of the System, Including
	- Processor reset
	- Backed-up peripheral reset
- Based on Two Embedded Power-on Reset Cells
- Reset Source Status
	- Status of the last reset
	- Either general reset, wake-up reset, software reset, user reset, watchdog reset, 32.768 kHz crystal oscillator failure detection reset

## **23.3 Block Diagram**

#### **Figure 23-1. RSTC Block Diagram**



## **23.4 Functional Description**

#### **23.4.1 Reset Controller Overview**

The Reset Controller (RSTC) is made up of an NRST manager, a start-up counter and a reset state manager. It runs at 32 kHz and generates the following reset signals:

- Processor reset–Resets the processor and the entire set of embedded peripherals.
- Backup reset–Resets all peripherals powered by VDDBU.

These reset signals are asserted by the RSTC, either on external events or on software action. The reset state manager controls the generation of reset signals.

The start-up counter waits for the complete crystal oscillator start-up. For the wait delay, refer to the crystal oscillator start-up time maximum value in the section "Crystal Oscillator Characteristics" in "Electrical Characteristics".

The Mode register (RSTC\_MR), used to configure the reset controller, is powered with VDDBU, so that its configuration is saved as long as VDDBU is on.

#### **23.4.2 NRST Manager**

The NRST manager samples the NRST input pin. The figure below shows the block diagram of the NRST manager.

#### **Figure 23-2. NRST Manager**



#### **23.4.2.1 NRST Signal or Interrupt**

The NRST manager samples the NRST pin at 32 kHz. When the line is detected low, a user reset is reported to the reset state manager.

However, the NRST manager can be programmed to not trigger a reset when an assertion of NRST occurs. Writing a zero to RSTC\_MR.URSTEN disables the user reset trigger.

The level of the pin NRST can be read at any time in the bit NRSTL (NRST level) in the Status register (RSTC\_SR). As soon as the pin NRST is asserted, RSTC\_SR.URSTS is set. This bit clears only when RSTC\_SR is read.

The RSTC can also be programmed to generate an interrupt instead of generating a reset. To do so, RSTC\_MR.URSTIEN must be set.

#### **23.4.3 Reset States**

The reset state manager handles the different reset sources and generates the internal reset signals. It reports the reset status in RSTC\_SR.RSTTYP. The update of RSTTYP is performed when the processor reset is released.

#### **23.4.3.1 General Reset**

A general reset occurs when VDDBU and VDDCORE are powered on. The backup supply POR cell output rises and is filtered with a Start-up Counter. The purpose of this counter is to make sure the slow RC oscillator is stable before starting up the device. The oscillator start-up time is hard-coded.

After start-up, the processor clock is released at fast RC oscillator clock and all the other signals remain valid for two cycles for proper processor and logic reset. Then, all the reset signals are released and RSTC\_SR.RSTTYP reports a general reset.

When VDDBU is detected low by the backup supply POR cell, all resets signals are immediately asserted, even if the main supply POR cell does not report a main supply shutdown.

VDDBU only activates the backup reset signal.

Backup reset must be released so that any other reset can be generated by VDDCORE (main supply POR output).

The figure below shows how the general reset affects the reset signals.



#### **Figure 23-3. General Reset State**

#### **23.4.3.2 Wake-up Reset**

The wake-up reset occurs when the main supply is down. When the main supply POR output is active, all the reset signals are asserted except backup reset. When the main supply powers up, the POR output is resynchronized on 32 kHz. The processor clock is then enabled during 2 fast RC oscillator cycles with the reset asserted, in accordance with CPU requirements.

At the end of this delay, the processor and other reset signals rise. RSTC\_SR.RSTTYP is updated to report a wake-up reset.

When the main supply is detected falling, the reset signals are immediately asserted. This transition is synchronous with the output of the main supply POR.



#### **Figure 23-4. Wake-up Reset**
#### **23.4.3.3 User Reset**

The user reset is entered when a low level is detected on the NRST pin and RSTC\_MR.URSTEN is at 1. The NRST input signal is resynchronized with 32 kHz to ensure proper behavior of the system.

The processor reset and the peripheral reset are asserted.

The user reset is left when NRST rises, after a two-cycle resynchronization time and a two-cycle processor start-up. The processor clock is re-enabled as soon as NRST is confirmed high.

When the processor reset signal is released, RSTC\_SR.RSTTYP is loaded with the value 0x4, indicating a user reset.



#### **Figure 23-5. User Reset State**

#### **23.4.3.4 Software Reset**

The RSTC offers several commands used to assert the different reset signals. These commands are performed by writing the Control register (RSTC CR) with the following bits at 1:

• PROCRST–Writing PROCRST at 1 resets the processor, the watchdog timer and all the embedded peripherals, including the memory system, and, in particular, the remap command.

The software reset is entered if at least one of these bits is set by the software. All these commands can be performed independently or simultaneously. The software reset lasts two 32 kHz cycles.

The internal reset signals are asserted as soon as a write access is performed in RSTC\_CR and are de-asserted after the re-synchronization and processor start-up time. This is detected on the Main System Bus Clock (MCK). They are released when the software reset is de-asserted, i.e., synchronously to 32 kHz.

If and only if RSTC\_CR.PROCRST is set, the RSTC reports the software status in RSTC\_SR.RSTTYP. Other software resets are not reported in RSTTYP.

As soon as a software operation is detected, RSTC\_SR.SRCMP is set. It is cleared as soon as the software reset is left. No other software reset can be performed while RSTC\_SR.SRCMP is set, and writing any value in RSTC\_CR has no effect.

#### **Figure 23-6. Software Reset**



#### **23.4.3.5 Watchdog Reset**

The watchdog reset is entered when a watchdog fault occurs. This state lasts two 32 kHz cycles.

The watchdog timer is reset by the processor reset signal. As the watchdog fault always causes a processor reset if WDT\_MR.WDRSTEN is set, the watchdog timer is always reset after a watchdog reset and the watchdog is enabled by default and with a period set to a maximum.

When WDT\_MR.WDRSTEN is reset, the watchdog fault has no impact on the reset controller.

#### **Figure 23-7. Watchdog Reset**



#### **23.4.3.6 32.768 kHz Crystal Oscillator Failure Detection Reset**

The 32.768 kHz Crystal Oscillator Failure Detection reset is done when the 32.768 kHz crystal oscillator frequency monitoring circuitry in the PMC detects a failure and RSTC\_MR.SCKSW is written to '1'. This reset lasts three slow clock cycles.

When RSTC\_MR.SCKSW is written to '0', the 32.768 kHz crystal oscillator fault has no impact on the RSTC.

During the 32.768 kHz Crystal Oscillator Failure Detection reset, the Processor reset and the Peripheral reset are asserted.

When the 32.768 kHz crystal oscillator failure generates a VDDCORE reset, PMC\_SR.XT32KERR is automatically cleared by the Peripheral and Processor resets.

# **SAMA5D2 Series**

**Reset Controller (RSTC)**





#### **23.4.4 Reset State Priorities**

The reset state manager manages the following priorities between the different reset sources, given in descending order:

- Backup reset
- Wake-up reset
- Watchdog reset
- 32.768 kHz Crystal Oscillator Failure Detection reset
- Software reset
- User reset

Particular cases are listed below:

- When in user reset:
	- A watchdog event is impossible because the watchdog timer is being reset by the processor reset signal.
	- A software reset is impossible, since the processor reset is being activated.
- When in software reset:
	- A watchdog event has priority over the current state.
	- The NRST has no effect.
- When in watchdog reset:
	- The processor reset is active and so a software reset cannot be programmed.
	- A user reset cannot be entered.

## **SAMA5D2 Series Reset Controller (RSTC)**

## **23.5 Register Summary**





## <span id="page-292-0"></span>**23.5.1 Reset Controller Control Register**



### **Bit 0 – PROCRST** Processor Reset



#### <span id="page-293-0"></span>**23.5.2 Reset Controller Status Register**



**Notes:**  Register reset values are:

- 0x00000100 only when VDDCORE is rising
- 0x00000000 when both power supplies VDDCORE and VDDBU are rising (backup reset)



#### **Bit 17 – SRCMP** Software Reset Command in Progress



#### **Bit 16 – NRSTL** NRST Pin Level

Records the level of the NRST pin sampled on each Main system bus clock (MCK) rising edge.

#### **Bits 10:8 – RSTTYP[2:0]** Reset Type

Reports the cause of the last processor reset. Reading RSTC\_SR does not reset this field.



### **Bit 0 – URSTS** User Reset Status



#### <span id="page-294-0"></span>**23.5.3 Reset Controller Mode Register**



#### **Note:**

Backup reset value is 0x00000001.

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode Register (SYSC\_WPMR).



#### **Bits 31:24 – KEY[7:0]** Write Access Password



#### **Bit 4 – URSTIEN** User Reset Interrupt Enable



#### **Bit 1 – SCKSW** Slow Clock Switching



### **Bit 0 – URSTEN** User Reset Enable



## **24. Shutdown Controller (SHDWC)**

## **24.1 Description**

The Shutdown Controller (SHDWC) controls the VDDIO and VDDCORE power supplies and the wake-up detection on debounced input lines.

## **24.2 Embedded Characteristics**

- Shutdown Logic
	- Software assertion of the Shutdown Output Pin (SHDN)
	- Programmable de-assertion from wake-up events
- Wake-Up Logic
	- Programmable wake-up event detection through WKUP input pins and internal events (RTC, RXLP, ACC and Security Module)

## **24.3 Block Diagram**

#### **Figure 24-1. SHDWC Block Diagram**



## **24.4 I/O Lines Description**

**Table 24-1. I/O Lines Description**



## **24.5 Product Dependencies**

### **24.5.1 Power Management**

The SHDWC is continuously clocked by the Slow Clock (SLCK). The Power Management Controller has no effect on the behavior of the SHDWC.

## **24.6 Functional Description**

The SHDWC manages the main power supply. To do so, it is supplied with VDDBU and manages wake-up input pins and one output pin, SHDN.

A typical application connects the pin SHDN to the enable input of the device's power supply circuit. The wake-up inputs (WKUPn) connect to any push-buttons or signal that wake up the system.

The software is able to control the pin SHDN by writing the Shutdown Control Register (SHDW\_CR) with the bit SHDW at 1. The shutdown is taken into account only two SLCK cycles after the write of SHDW CR. This register is password-protected and so the value written should contain the correct key for the command to be taken into account. As a result, the SHDN pin is driven low and the system should be powered down.

#### **24.6.1 Wake-up Inputs**

Any level change on a PIOBUx, WKUP pin, or Security Module event, can trigger a wake-up. Wake-up is configured in the Mode register (SHDW\_MR) and Wakeup Inputs register (SHDW\_WUIR). The transition detector can be programmed to detect either a positive or negative transition on any PIOBUx, WKUP pin. The detection can also be disabled. Programming is performed by enabling the Wake-up Input (WKUPENx bit) and defining the Wake-up Input Type (WKUPTx bit) in the SHDW\_WUIR.

Moreover, a debouncing circuit can be programmed for PIOBUx, WKUP. The debouncing circuit filters pulses on PIOBUx, WKUP shorter than the programmed value in SHDW\_MR.WKUPDBC. If the programmed level change is detected on a pin, a counter starts. When the counter reaches the value programmed in WKUPDBC, the SHDN pin is released. If a new input change is detected before the counter reaches the corresponding value, the counter is stopped and cleared. One counter is shared among all PIOBUx, WKUP inputs and all programmed level detection is merged into this counter. The WKUPISx bit of the Status register (SHDW\_SR) reports the detection of the programmed events on PIOBUx, WKUP with a reset after the read of SHDW\_SR.

## **SAMA5D2 Series Shutdown Controller (SHDWC)**

**Figure 24-2. Entering and Exiting Backup Mode with a PIOBUx, WKUP Pin**

WKUPDBC > 0





The SHDWC can be programmed so as to activate the wake-up using the RTC alarm, RXLP event, ACC comparison event, or the Security Module event (detection of the rising edge event is synchronized with SLCK). This is done by writing SHDW\_MR.RTCWKEN, RXLPWKEN or ACCWKEN, or by writing SHDW\_WUIR.WKUPEN1 (Security Module event is connected on the WKUP1 wake-up input). When enabled, the detection of the RTC alarm, RXLP event, ACC comparison event, or the Security Module event is reported in SHDW\_SR.RTCWK, RXLPWK, ACCWK or WKUPIS1. These bits are cleared after reading SHDW\_SR. When using the RTC alarm, RXLP event, ACC comparison event, or the Security Module event to wake up the system, the user must ensure that RTC alarm, RXLPWK and ACCWK status flags and the Security Module event flag are cleared before shutting down the system. Otherwise, no rising edge of the status flags may be detected and the wake-up fails.

## **SAMA5D2 Series Shutdown Controller (SHDWC)**

## **24.7 Register Summary**



## <span id="page-299-0"></span>**24.7.1 SHDWC Control Register**





### <span id="page-300-0"></span>**24.7.2 SHDWC Mode Register**



This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode Register (SYSC\_WPMR).



Reset

#### **Bits 26:24 – WKUPDBC[2:0]** Wake-up Inputs Debouncer Period



#### **Bit 19 – RXLPWKEN** Debug Unit Wake-up Enable

This bit is write-only.



#### **Bit 18 – ACCWKEN** Analog Comparator Controller Wake-up Enable

#### This bit is write-only.



#### **Bit 17 – RTCWKEN** Real-time Clock Wake-up Enable



#### <span id="page-301-0"></span>**24.7.3 SHDWC Status Register**



**Note:**  The events are detected only when the system is in Backup mode.



### **Bits 16, 17, 18, 19, 20, 21, 22, 23, 24, 25 – WKUPISx** Wake-up x Input Status

WKUPIS1 reports the status of the Security Module event.



#### **Bit 7 – RXLPWK** Debug Unit Wake-up



#### **Bit 6 – ACCWK** Analog Comparator Controller Wake-up



#### **Bit 5 – RTCWK** Real-time Clock Wake-up



#### **Bit 0 – WKUPS** PIOBU, WKUP Wake-up Status



#### <span id="page-303-0"></span>**24.7.4 SHDWC Wake-up Inputs Register**



This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode Register (SYSC\_WPMR).



#### **Bits 16, 17, 18, 19, 20, 21, 22, 23, 24, 25 – WKUPTx** Wake-up Input x Type

As the Security Module event is connected to the WKUP1 wake-up input, WKUPT1 must be set to 1.<br>Value Description **Value** Description<br>0 **A** falling edge A falling edge followed by a low level on the corresponding wake-up input, for a period defined by WKUPDBC, forces wake-up of the core power supply. 1 A rising edge followed by a high level on the corresponding wake-up input, for a period defined by WKUPDBC, forces wake-up of the core power supply.

#### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9 – WKUPENx** Wake-up Input x Enable



## **25. Periodic Interval Timer (PIT)**

## **25.1 Description**

The Periodic Interval Timer (PIT) provides the operating system's scheduler interrupt. It is designed to offer maximum accuracy and efficient management, even for systems with long response time.

## **25.2 Embedded Characteristics**

- 20-bit Programmable Counter plus 12-bit Interval Counter
- Reset-on-read Feature
- Both Counters Work on Main System Bus Clock/16

## **25.3 Block Diagram**

#### **Figure 25-1. Periodic Interval Timer**



## **25.4 Functional Description**

The Periodic Interval Timer (PIT) provides periodic interrupts for use by operating systems.

The PIT provides a programmable overflow counter and a reset-on-read feature. It is built around two counters: a 20-bit CPIV counter and a 12-bit PICNT counter. Both counters work at Main System Bus Clock /16.

The 20-bit CPIV counter increments from 0 up to a programmable overflow value set in the field PIV of the Mode register (PIT\_MR). When the counter CPIV reaches this value, it resets to 0 and increments PICNT. The status bit PITS in the Status register (PIT\_SR) rises and triggers an interrupt, provided the interrupt is enabled (PIT\_MR.PITIEN).

Writing a new PIV value in PIT\_MR does not reset/restart the counters.

When CPIV and PICNT values are obtained by reading the Periodic Interval Value register (PIT\_PIVR), the overflow counter (PICNT) is reset and PIT\_SR.PITS is cleared, thus acknowledging the interrupt. The value of PICNT gives the number of periodic intervals elapsed since the last read of PIT\_PIVR.

When CPIV and PICNT values are obtained by reading the Periodic Interval Image Register (PIT\_PIIR), there is no effect on the counters CPIV and PICNT, nor on the bit PITS. For example, a profiler can read PIT\_PIIR without clearing any pending interrupt, whereas a timer interrupt clears the interrupt by reading PIT\_PIVR.

The PIT may be enabled/disabled using PIT\_MR.PITEN (disabled on reset). PITEN only becomes effective when the CPIV value is 0. The figure below illustrates the PIT counting. After PITEN is reset (PITEN = 0), the CPIV goes on counting until the PIV value is reached, and is then reset. PIT restarts counting, only if PITEN is set again.

The PIT is stopped when the core enters debug state.



#### **Figure 25-2. Enabling/Disabling PIT with PITEN**

## **25.5 Register Summary**



#### <span id="page-307-0"></span>**25.5.1 Periodic Interval Timer Mode Register**



This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode Register (SYSC\_WPMR).



#### **Bit 25 – PITIEN** Period Interval Timer Interrupt Enable



#### **Bit 24 – PITEN** Period Interval Timer Enabled



#### **Bits 19:0 – PIV[19:0]** Periodic Interval Value

Defines the value compared with the primary 20-bit counter of the Periodic Interval Timer (CPIV). The period is equal to  $(PIV + 1)$ .



1 The Periodic Interval timer has reached PIV since the last read of PIT\_PIVR.

### <span id="page-308-0"></span>**25.5.2 Periodic Interval Timer Status Register**

#### <span id="page-309-0"></span>**25.5.3 Periodic Interval Timer Value Register**



Reading this register clears PITS in PIT\_SR.



**Bits 31:20 – PICNT[11:0]** Periodic Interval Counter

Returns the number of occurrences of periodic intervals since the last read of PIT\_PIVR.

**Bits 19:0 – CPIV[19:0]** Current Periodic Interval Value

Returns the current value of the periodic interval timer.

#### <span id="page-310-0"></span>**25.5.4 Periodic Interval Timer Image Register**





**Bits 31:20 – PICNT[11:0]** Periodic Interval Counter

Returns the number of occurrences of periodic intervals since the last read of PIT\_PIVR.

**Bits 19:0 – CPIV[19:0]** Current Periodic Interval Value Returns the current value of the periodic interval timer.

## **26. Real-time Clock (RTC)**

## **26.1 Description**

The Real-time Clock (RTC) peripheral is designed for very low power consumption. For optimal functionality, the RTC requires an accurate external 32.768 kHz clock, which can be provided by a crystal oscillator.

It combines a complete time-of-day clock with alarm and a Gregorian or Persian calendar, complemented by a programmable periodic interrupt. The alarm and calendar registers are accessed by a 32-bit data bus.

The RTC can also be configured for the UTC time format.

The time and calendar values are coded in binary-coded decimal (BCD) format. The time format can be 24-hour mode or 12-hour mode with an AM/PM indicator.

Updating time and calendar fields and configuring the alarm fields are performed by a parallel capture on the 32-bit data bus. An entry control is performed to avoid loading registers with incompatible BCD format data or with an incompatible date according to the current month/year/century.

A clock divider calibration circuitry can be used to compensate for crystal oscillator frequency variations.

Timestamping capability reports the first and last occurrences of tamper events.

## **26.2 Embedded Characteristics**

- Full Asynchronous Design for Ultra Low-Power Consumption
- Gregorian, UTC and Persian Modes Supported
- Programmable Periodic Interrupt
- Safety/Security Features:
	- Valid time and date programming check
	- On-the-fly time and date validity check
- Counters Calibration Circuitry to Compensate for Crystal Oscillator Variations
- Waveform Generation for Trigger Event
- **Tamper Timestamping Registers**
- Register Write Protection

## **26.3 Block Diagram**

#### **Figure 26-1. RTC Block Diagram**



## **26.4 Product Dependencies**

#### **26.4.1 Power Management**

The Real-time Clock is continuously clocked at 32.768 kHz. The Power Management Controller (PMC) has no effect on RTC behavior.

#### **26.4.2 Interrupt**

Within the System Controller, the RTC interrupt is OR-wired with all the other module interrupts.

Only one System Controller interrupt line is connected on one of the internal sources of the interrupt controller.

RTC interrupt requires the interrupt controller to be programmed first.

When a System Controller interrupt occurs, the service routine must first determine the cause of the interrupt. This is done by reading each status register of the System Controller peripherals successively.

## **26.5 Functional Description**

The RTC provides a full binary-coded decimal (BCD) clock that includes century (19/20), year (with leap years), month, date, day, hours, minutes and seconds reported in [RTC Time Register \(RTC\\_TIMR\)](#page-329-0) and [RTC Calendar](#page-331-0) [Register \(RTC\\_CALR\).](#page-331-0)

The RTC can operate in UTC mode, giving the number of seconds elapsed since a reference time defined by the user (the UTC standard—ISO 8601—reference time is the 30th of June 1972). In this mode, the timefield is 32 bits wide and coded in hexadecimal format.

The valid year range is up to 2099 in Gregorian mode (or 1300 to 1499 in Persian mode).

The RTC can operate in 24-hour mode or in 12-hour mode with an AM/PM indicator.

Corrections for leap years are included (all years divisible by 4 being leap years except 1900). This is correct up to the year 2099.

The RTC can generate events to trigger ADC measurements.

#### **26.5.1 Reference Clock**

The reference clock is the slow clock. It can be driven externally by a 32.768 kHz crystal, or internally.

#### **26.5.2 Timing**

In Gregorian and Persian modes, the RTC is updated in real time at one-second intervals in Normal mode for the counters of seconds, at one-minute intervals for the counter of minutes and so on.

In UTC mode, the RTC is updated in real-time at one-second intervals (32-bit UTC counter default configuration).

Due to the asynchronous operation of the RTC with respect to the rest of the chip, to ensure that the value read in the RTC registers (century, year, month, date, day, hours, minutes, seconds) are valid and stable, it is necessary to read these registers twice. If the data is the same both times, then it is valid. Therefore, a minimum of two and a maximum of three accesses are required.

#### **26.5.3 Alarm**

In Gregorian and Persian modes, the RTC has five programmable fields: month, date, hours, minutes and seconds.

Each of these fields can be enabled or disabled to match the alarm condition:

- If all the fields are enabled, an alarm flag is generated (the corresponding flag is asserted and an interrupt generated if enabled) at a given month, date, hour/minute/second.
- If only the "seconds" field is enabled, then an alarm is generated every minute.

Depending on the fields that are enabled in the RTC Calendar Alarm register (RTC\_CALALR) and the RTC Time Alarm register(RTC\_TIMALR), a large number of possibilities are available to the user ranging from minutes to 365/366 days.

**Note:**  To change one of the RTC\_TIMALR.SEC, MIN, HOUR and/or RTC\_CALALR.DATE, MONTH fields, it is recommended to disable the field before changing the value and then re-enable it after the change has been made. This requires up to three accesses to the RTC\_TIMALR or RTC\_CALALR. The first access clears the enable corresponding to the field to change (RTC\_TIMALR.SECEN, MINEN, HOUREN and/or RTC\_CALALR.DATEEN, MTHEN). If the field is already cleared, this access is not required. The second access performs the change of the value (RTC\_TIMALR.SEC, MIN, HOUR and/or RTC\_CALALR.DATE, MONTH). The third access is required to re-enable the field by writing 1 in RTC\_TIMALR.SECEN, MINEN, HOUREN and/or RTC\_CALALR.DATEEN, MTHEN.

In UTC mode, RTC\_TIMALR must be configured to set the UTC alarm value and bit 0 in RTC\_CALALR must be used to enable or disable the UTC alarm. If the UTC alarm is enabled, the alarm is generated once the UTC time matches the programmed UTC\_TIME alarm field.

To change the UTC\_TIME alarm field, proceed as follows:

- 1. Disable the UTC alarm by clearing RTC\_CALALR.UTCEN if it is not already cleared.
- 2. Change the RTC\_TIMALR.UTC\_TIME alarm value.
- 3. Re-enable the UTC alarm by setting RTC\_CALALR.UTCEN.

#### **26.5.4 Error Checking when Programming**

Verification on user interface data is performed when accessing the century, year, month, date, day, hours, minutes, seconds and alarms. A check is performed on illegal BCD entries such as illegal date of the month with regard to the year and century configured.

If one of the time fields is not correct, the data is not loaded into the register/counter and a flag is set in the validity register. The user can not reset this flag. It is reset as soon as an acceptable value is programmed. This avoids any further side effects in the hardware. The same procedure is followed for the alarm.

The following checks are performed:

- 1. Century (check if it is in range 19–20 or 13–14 in Persian mode)
- 2. Year (BCD entry check)
- 3. Date (check range 01–31)
- 4. Month (check if it is in BCD range 01–12, check validity regarding "date")
- 5. Day (check range 1–7)
- 6. Hour (BCD checks: in 24-hour mode, check range 00–23 and check that AM/PM flag is not set if RTC is set in 24-hour mode; in 12-hour mode check range 01–12)
- 7. Minute (check BCD and range 00–59)
- 8. Second (check BCD and range 00–59)

#### **Notes:**

- 1. If the 12-hour mode is selected by means of the Mode register (RTC\_MR), a 12-hour value can be programmed and the returned value on RTC\_TIMR will be the corresponding 24-hour value. The entry control checks the value of the AM/PM indicator (bit 22 of RTC\_TIMR) to determine the range to be checked.
- 2. In UTC mode, no check is performed on the entries. The RTC does not report any failure.

#### **26.5.5 RTC Internal Free-Running Counter Error Checking**

To improve the reliability and security of the RTC, a permanent check is performed on the internal free-running counters to report non-BCD or invalid date/time values.

An error is reported by RTC\_SR.TDERR if an incorrect value has been detected. The flag can be cleared by setting the RTC\_SCCR.TDERRCLR.

In all cases, RTC\_SR.TDERR is set again if the source of the error has not been cleared before clearing RTC\_SR.TDERR. The clearing of the source of such error can be done by reprogramming a correct value on RTC\_CALR and/or RTC\_TIMR.

The RTC internal free-running counters may automatically clear the source of RTC\_SR.TDERR due to their roll-over (i.e., every 10 seconds for SECONDS[3:0] in RTC\_TIMR). In this case, RTC\_SR.TDERR is held high until a clear command is asserted by writing a 1 in RTC\_SCCR.TDERRCLR.

#### **26.5.6 Updating Time/Calendar**

#### **26.5.6.1 Gregorian and Persian Modes**

To update time and date, the RTC must be stopped by setting the corresponding field in the Control register (RTC\_CR). RTC\_CR.UPDTIM must be set to update time fields (hour, minute, second) and RTC\_CR.UPDCAL must be set to update calendar fields (century, year, month, date, day).

RTC\_SR.ACKUPD must then be read to 1 by either polling RTC\_SR or by enabling the acknowledge update interrupt by writing RTC\_IER.ACKUPD to '1'. Once RTC\_SR.ACKUPD is read to 1, it is mandatory to clear this flag by writing a 1 in RTC\_SCCR.ACKCLR, after which the user can write to the Time register (RTC\_TIMR), the Calendar register (RTC\_CALR), or both.

Once the update is finished, the user must write a '0' in RTC\_CR.UPDTIM and/or RTC\_CR.UPDCAL.

The timing sequence of the time/calendar update is described in the figure below.

When entering the Programming mode of the calendar fields, the time fields remain enabled. When entering the Programming mode of the time fields, both the time and the calendar fields are stopped. This is due to the location of the calendar logical circuitry (downstream for low-power considerations).

In successive update operations, the user must first check that RTC\_CR.UPDTIM and RTC\_CR.UPDCAL read 0 before writing these bits to '1'.

#### **Figure 26-2. Time/Calendar Update Timing Diagram**



#### **Figure 26-3. Gregorian and Persian Modes Update Sequence**



#### **26.5.6.2 UTC Mode**

To update the UTC time, the RTC must be stopped by writing a 1 in RTC\_CR.UPDTIM and RTC\_CR.UPDCAL.

RTC\_SR.ACKUPD must then be read to 1 by either polling RTC\_SR or by enabling the acknowledge update interrupt by writing a 1 in RTC\_IER.ACKUP. Once RTC\_SR.ACKUPD is read to 1, it is mandatory to clear this flag by writing a 1 in RTC\_SCCR.ACKCLR, after which the user can write to RTC\_TIMR.

Once the update is finished, the user must write a 0 in RTC\_CR.UPDTIM and a 0 in RTC\_CR.UPCAL.

In successive update operations, the user must first check that RTC\_CR.UPDTIM and RTC\_CR.UPDCAL read 0 before writing a 1 in these bits.

The timing sequence of the UTC time update is described in the figure below.

#### **Figure 26-4. UTC Time Update Timing Diagram**



General Time Update

**Figure 26-5. UTC Mode Update Sequence**



#### **26.5.7 RTC Accurate Clock Calibration**

The crystal oscillator that drives the RTC may not be as accurate as expected mainly due to temperature variation. The RTC is equipped with circuitry able to correct slow clock crystal drift.

To compensate for possible temperature variations over time, this accurate clock calibration circuitry can be programmed on-the-fly and also programmed during application manufacturing, in order to correct the crystal frequency accuracy at room temperature (20–25°C). The typical clock drift range at room temperature is ±20 ppm.

In the device operating temperature range, the 32.768 kHz crystal oscillator clock inaccuracy can be up to -200 ppm.

The RTC clock calibration circuitry allows positive or negative correction in a range of 1.5 ppm to 1950 ppm.

The calibration circuitry is fully digital. Thus, the configured correction is independent of temperature, voltage, process, etc., and no additional measurement is required to check that the correction is effective.

If the correction value configured in the calibration circuitry results from an accurate crystal frequency measure, the remaining accuracy is bounded by the values listed below:

- Below 1 ppm, for an initial crystal drift between 1.5 ppm up to 20 ppm, and from 30 ppm to 90 ppm
- Below 2 ppm, for an initial crystal drift between 20 ppm up to 30 ppm, and from 90 ppm to 130 ppm
- Below 5 ppm, for an initial crystal drift between 130 ppm up to 200 ppm

The calibration circuitry does not modify the 32.768 kHz crystal oscillator clock frequency but it acts by slightly modifying the 1 Hz clock period from time to time. The correction event occurs every 1 + [(20 - (19 x HIGHPPM)) x CORRECTION] seconds. When the period is modified, depending on the sign of the correction, the 1 Hz clock period increases or reduces by around 4 ms. Depending on the CORRECTION, NEGPPM and HIGHPPM values configured in RTC MR, the period interval between two correction events differs.

#### **Figure 26-6. Calibration Circuitry**





#### **Figure 26-7. Calibration Circuitry Waveforms**

The inaccuracy of a crystal oscillator at typical room temperature (±20 ppm at 20–25 °C) can be compensated if a reference clock/signal is used to measure such inaccuracy. This kind of calibration operation can be set up during the final product manufacturing by means of measurement equipment embedding such a reference clock. The correction of value must be programmed into RTC\_MR, and this value is kept as long as the circuitry is powered (backup area). Removing the backup power supply cancels this calibration. This room temperature calibration can be further processed by means of the networking capability of the target application.

Note that this adjustment does not take into account the temperature variation.

The frequency drift (up to -200 ppm) due to temperature variation can be compensated using a reference time if the application can access such a reference. If a reference time cannot be used, a temperature sensor can be placed close to the crystal oscillator in order to get the operating temperature of the crystal oscillator. Once obtained, the temperature may be converted using a lookup table (describing the accuracy/temperature curve of the crystal oscillator used) and RTC\_MR configured accordingly. The calibration can be performed on-the-fly. This adjustment method is not based on a measurement of the crystal frequency/drift and therefore can be improved by means of the networking capability of the target application.

If no crystal frequency adjustment has been done during manufacturing, it is still possible to make adjustments. In the case where a reference time of the day can be obtained through a LAN/WAN network, it is possible to calculate the drift of the application crystal oscillator by comparing the values read on RTC\_TIMR and RTC\_CALR and programming RTC\_MR.HIGHPPM and RTC\_MR.CORRECTION according to the difference measured between the reference time and those of RTC\_TIMR and RTC\_CALR.

#### **26.5.8 Waveform Generation**

Waveforms can be generated in order to take advantage of the RTC inherent prescalers while the RTC is the only powered circuitry (Low-power mode of operation, Backup mode) or in any active mode. Entering Backup or Low-power operating modes does not affect the waveform generation outputs.

The RTC waveforms are internally routed to ADC trigger events. These events can be configured to provide several types of waveforms. The figure below illustrates the different signals available to generate the waveforms. Two different triggers can be generated at a time. The first is configured in RTC\_MR.OUT0 while the second is configurable in RTC\_MR.OUT1. OUT0 manages the trigger for channel AD[n:0] (where n is the higher index available (last channel)), while OUT1 manages the channel AD[n] only for specific modes. See the section "Analog to Digital Converter (ADC)" for selection of the measurement triggers and associated modes of operation.

The first selection choice sticks the associated output at 0. (This is the reset value and it can be used at any time to disable the waveform generation).

Selection choices 1 to 4 respectively select 1 Hz, 32 Hz, 64 Hz and 512 Hz.



### **26.5.9 Tamper Timestamping**

As soon as a tamper is detected, the tamper counter is incremented and the RTC stores the time of the day, the date and the source of the tamper event in registers located in the backup area. Up to two tamper events can be stored.

In UTC mode, only the UTC time is stored. The date information is not relevant.

The tamper counter saturates at 15. Once this limit is reached, the exact number of tamper occurrences since the last read of stamping registers cannot be known.

The first set of timestamping registers (RTC\_TSTR0, RTC\_TSDR0, RTC\_TSSR0) cannot be overwritten. Once they have been written, all data are stored until the registers are reset. Thus these registers store the first tamper occurrence after a read.

The second set of timestamping registers (RTC\_TSTR1, RTC\_TSDR1, RTC\_TSSR1) are overwritten each time a tamper event is detected. Thus the date and the time data of the first and the second stamping registers may be equal. This occurs when the tamper counter value carried on RTC\_TSTR0.TEVCNT equals 1. Thus this second set of registers stores the last occurrence of tamper before a read.

Reading a set of timestamping registers requires three accesses, one for the time of the day, one for the date and one for the tamper source.

Reading the third part (RTC\_TSSR0/1) of a timestamping register set clears the whole content of the registers (time, date and tamper source) and makes the timestamping registers available to store a new event.

## **26.6 Register Summary**



## **SAMA5D2 Series Real-time Clock (RTC)**


#### **26.6.1 RTC Control Register**



This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode register (SYSC\_WPMR).



#### **Bits 17:16 – CALEVSEL[1:0]** Calendar Event Selection

The event that generates the flag CALEV in RTC\_SR depends on the value of CALEVSEL



#### **Bits 9:8 – TIMEVSEL[1:0]** Time Event Selection

The event that generates the flag TIMEV in RTC\_SR depends on the value of TIMEVSEL. In UTC mode, this field has no effect on RTC SR.



#### **Bit 1 – UPDCAL** Update Request Calendar Register

Calendar counting consists of day, date, month, year and century counters. Calendar counters can be programmed once this bit is set and acknowledged by the RTC\_SR.ACKUPD bit.

In UTC mode, both UPDTIM and UPDCAL must be set to '1' in order to update the UTC time value.



#### **Bit 0 – UPDTIM** Update Request Time Register

Time counting consists of second, minute and hour counters. Time counters can be programmed once this bit is set and acknowledged by the RTC\_SR.ACKUPD bit.



 $\overline{10}$  UTC time value to update the UTC time value.

## **26.6.2 RTC Mode Register**



This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode register (SYSC\_WPMR).



#### **Bits 29:28 – TPERIOD[1:0]** Period of the Output Pulse



#### **Bits 26:24 – THIGH[2:0]** High Duration of the Output Pulse



#### **Bits 22:20 – OUT1[2:0]**  ADC Last Channel Trigger Event Source Selection



## **Real-time Clock (RTC)**



#### **Bits 18:16 – OUT0[2:0]**  All ADC Channel Trigger Event Source Selection



#### **Bit 15 – HIGHPPM** HIGH PPM Correction

If the absolute value of the correction to be applied is lower than 30 ppm, it is recommended to clear HIGHPPM. HIGHPPM set to 1 is recommended for 30 ppm correction and above.

#### **Formula:**

If HIGHPPM = 0, then the clock frequency correction range is from 1.5 ppm up to 98 ppm. The RTC accuracy is less than 1 ppm for a range correction from 1.5 ppm up to 30 ppm.

The correction field must be programmed according to the required correction in ppm; the formula is as follows:

$$
CORRECTION = \frac{3906}{20 \times ppm} - 1
$$

The value obtained must be rounded to the nearest integer prior to being programmed into CORRECTION field. If HIGHPPM = 1, then the clock frequency correction range is from 30.5 ppm up to 1950 ppm. The RTC accuracy is less than 1 ppm for a range correction from 30.5 ppm up to 90 ppm.

The correction field must be programmed according to the required correction in ppm; the formula is as follows: CORRECTION = <sup>3906</sup>

$$
CORRECTION = \frac{9966}{ppm} - 1
$$

The value obtained must be rounded to the nearest integer prior to be programmed into CORRECTION field. If NEGPPM is set to 1, the ppm correction is negative (used to correct crystals that are faster than the nominal 32.768 kHz).



#### **Bits 14:8 – CORRECTION[6:0]** Slow Clock Correction



#### **Bit 4 – NEGPPM** Negative PPM Correction

See CORRECTION and HIGHPPM field descriptions.

NEGPPM must be cleared to correct a crystal slower than 32.768 kHz.



#### **Bit 2 – UTC** UTC Time Format

It is forbidden to write a one to the UTC and PERSIAN bits at the same time.



#### **Bit 1 – PERSIAN** PERSIAN Calendar

# **SAMA5D2 Series**

## **Real-time Clock (RTC)**



## **Bit 0 – HRMOD** 12-/24-hour Mode



#### **26.6.3 RTC Time Register**



In UTC mode, this register view is not relevant, see [26.6.7. RTC\\_TIMALR \(UTC\\_MODE\)](#page-334-0).

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode register (SYSC\_WPMR).



#### **Bit 22 – AMPM** Ante Meridiem Post Meridiem Indicator



#### **Bits 21:16 – HOUR[5:0]** Current Hour

The range that can be set is 1–12 (BCD) in 12-hour mode or 0–23 (BCD) in 24-hour mode.

#### **Bits 14:8 – MIN[6:0]** Current Minute

The range that can be set is 0–59 (BCD).

The lowest four bits encode the units. The higher bits encode the tens.

**Bits 6:0 – SEC[6:0]** Current Second

The range that can be set is 0–59 (BCD).

The lowest four bits encode the units. The higher bits encode the tens.

## **26.6.4 RTC Time Register (UTC\_MODE)**

**Name:** RTC\_TIMR (UTC\_MODE)<br>Offset: 0x08 **Offset: Reset:** 0x00000000<br> **Property:** Read/Write **Property:** 

This configuration is relevant only if UTC = 1 in RTC\_MR.

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode register (SYSC\_WPMR).



**Bits 31:0 – UTC\_TIME[31:0]** Current UTC Time Any value can be set.

#### **26.6.5 RTC Calendar Register**



In UTC mode, values read in this register are not relevant.

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode register (SYSC\_WPMR).



#### **Bits 29:24 – DATE[5:0]** Current Day in Current Month

The range that can be set is 01–31 (BCD).

The lowest four bits encode the units. The higher bits encode the tens.

#### **Bits 23:21 – DAY[2:0]** Current Day in Current Week

The range that can be set is 1–7 (BCD).

The coding of the number (which number represents which day) is user-defined as it has no effect on the date counter.

#### **Bits 20:16 – MONTH[4:0]** Current Month

The range that can be set is 01–12 (BCD). The lowest four bits encode the units. The higher bits encode the tens.

#### **Bits 15:8 – YEAR[7:0]** Current Year

The range that can be set is 00–99 (BCD). The lowest four bits encode the units. The higher bits encode the tens.

#### **Bits 6:0 – CENT[6:0]** Current Century

The range that can be set is 20 (Gregorian) or 13–14 (Persian) (BCD). The lowest four bits encode the units. The higher bits encode the tens. **Note:**  Value 20 (BCD) is always written in CENT whatever the value entered, thus there is no trigger event on RTC\_VER.NVCAL regarding CENT.

#### **26.6.6 RTC Time Alarm Register**



This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode register (SYSC\_WPMR).

To change one of the SEC, MIN, HOUR fields, it is recommended to disable the field before changing the value and then re-enable it after the change has been made. This requires up to three accesses to RTC\_TIMALR. The first access clears the enable corresponding to the field to change (SECEN, MINEN, HOUREN). If the field is already cleared, this access is not required. The second access performs the change of value (SEC, MIN, HOUR). The third access is required to re-enable the field by writing 1 in the SECEN, MINEN, HOUREN fields.



#### **Bit 23 – HOUREN** Hour Alarm Enable



#### **Bit 22 – AMPM** AM/PM Indicator

This field is the alarm field corresponding to the BCD-coded hour counter.

#### **Bits 21:16 – HOUR[5:0]** Hour Alarm

This field is the alarm field corresponding to the BCD-coded hour counter.

#### **Bit 15 – MINEN** Minute Alarm Enable



#### **Bits 14:8 – MIN[6:0]** Minute Alarm

This field is the alarm field corresponding to the BCD-coded minute counter.

#### **Bit 7 – SECEN** Second Alarm Enable



#### **Bits 6:0 – SEC[6:0]** Second Alarm

This field is the alarm field corresponding to the BCD-coded second counter.

## <span id="page-334-0"></span>**26.6.7 RTC Time Alarm Register (UTC\_MODE)**

**Name:** RTC\_TIMALR (UTC\_MODE)<br>**Offset:** 0x10 **Offset: Reset:**  0x00000000 **Property:**  Read/Write

This configuration is relevant only if UTC = 1 in RTC\_MR.

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode register (SYSC\_WPMR).



### **Bits 31:0 – UTC\_TIME[31:0]** UTC\_TIME Alarm

This field is the alarm field corresponding to the UTC time counter. To change it, proceed as follows:

1. Disable the UTC alarm by clearing RTC\_CALALR.UTCEN if it is not already cleared.

2. Change the UTC\_TIME alarm value.

3. Enable the UTC alarm by setting RTC\_CALALR.UTCEN.

#### **26.6.8 RTC Calendar Alarm Register**



In UTC mode, this register view is not relevant, see [26.6.9. RTC\\_CALALR \(UTC\\_MODE\)](#page-336-0).

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode register (SYSC\_WPMR).

To change one of the DATE, MONTH fields, it is recommended to disable the field before changing the value and then re-enable it after the change has been made. This requires up to three accesses to RTC\_CALALR. The first access clears the enable corresponding to the field to change (DATEEN, MTHEN). If the field is already cleared, this access is not required. The second access performs the change of the value (DATE, MONTH). The third access is required to re-enable the field by writing 1 in DATEEN, MTHEN fields.



Reset

#### **Bit 31 – DATEEN** Date Alarm Enable



#### **Bits 29:24 – DATE[5:0]** Date Alarm

This field is the alarm field corresponding to the BCD-coded date counter.

#### **Bit 23 – MTHEN** Month Alarm Enable



#### **Bits 20:16 – MONTH[4:0]** Month Alarm

This field is the alarm field corresponding to the BCD-coded month counter.

## <span id="page-336-0"></span>**26.6.9 RTC Calendar Alarm Register (UTC\_MODE)**

**Name:** RTC\_CALALR (UTC\_MODE)<br>**Offset:** 0x14 **Offset: Reset:** 0x00000000<br>**Property:** Read/Write **Property:** 

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode register (SYSC\_WPMR).



#### **Bit 0 – UTCEN** UTC Alarm Enable



#### **26.6.10 RTC Status Register**



#### **Bit 5 – TDERR** Time and/or Date Free Running Error

If the RTC is configured in UTC mode, the value returned by this field is not relevant.



#### **Bit 4 – CALEV** Calendar Event

The calendar event is selected in RTC\_CR.TIMEVSEL and can be any one of the following events: week change, month change and year change. If the RTC is configured in UTC mode, the value returned by this field is not relevant.



#### **Bit 3 – TIMEV** Time Event

The time event is selected in RTC\_CR.TIMEVSEL and can be any one of the following events: minute change, hour change, noon, midnight (day change). If the RTC is configured in UTC mode, the value returned by this field is not relevant.



#### **Bit 2 – SEC** Second Event



### **Bit 1 – ALARM** Alarm Flag **Value 2018**<br> **Value Description**<br> **Value No alarm ma** 0 NO\_ALARMEVENT No alarm matching condition occurred.<br>1 ALARMEVENT An alarm matching condition has occur An alarm matching condition has occurred.

## **Bit 0 – ACKUPD** Acknowledge for Update



#### **26.6.11 RTC Status Clear Command Register**



To avoid missing clearing commands, wait for three slow clock cycles between two accesses to this register.

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Clears the corresponding status flag in the Status register (RTC\_SR).



**Bit 5 – TDERRCLR** Time and/or Date Free Running Error Clear If the RTC is configured in UTC mode, this bit has no effect.

#### **Bit 4 – CALCLR** Calendar Clear

If the RTC is configured in UTC mode, this bit has no effect.

#### **Bit 3 – TIMCLR** Time Clear

If the RTC is configured in UTC mode, this bit has no effect.

**Bit 2 – SECCLR** Second Clear

**Bit 1 – ALRCLR** Alarm Clear

**Bit 0 – ACKCLR** Acknowledge Clear

#### **26.6.12 RTC Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



**Bit 5 – TDERREN** Time and/or Date Error Interrupt Enable If the RTC is configured in UTC mode, this bit has no effect.

**Bit 4 – CALEN** Calendar Event Interrupt Enable If the RTC is configured in UTC mode, this bit has no effect.

**Bit 3 – TIMEN** Time Event Interrupt Enable If the RTC is configured in UTC mode, this bit has no effect.

**Bit 2 – SECEN** Second Event Interrupt Enable

**Bit 1 – ALREN** Alarm Interrupt Enable

**Bit 0 – ACKEN** Acknowledge Update Interrupt Enable

#### **26.6.13 RTC Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.



**Bit 5 – TDERRDIS** Time and/or Date Error Interrupt Disable If the RTC is configured in UTC mode, this bit has no effect.

**Bit 4 – CALDIS** Calendar Event Interrupt Disable If the RTC is configured in UTC mode, this bit has no effect.

**Bit 3 – TIMDIS** Time Event Interrupt Disable If the RTC is configured in UTC mode, this bit has no effect.

**Bit 2 – SECDIS** Second Event Interrupt Disable

**Bit 1 – ALRDIS** Alarm Interrupt Disable

**Bit 0 – ACKDIS** Acknowledge Update Interrupt Disable

#### **26.6.14 RTC Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

- 0: The corresponding interrupt is disabled.
- 1: The corresponding interrupt is enabled.



**Bit 5 – TDERR** Time and/or Date Error Mask If the RTC is configured in UTC mode, this bit has no effect.

**Bit 4 – CAL** Calendar Event Interrupt Mask

If the RTC is configured in UTC mode, this bit is not relevant.

**Bit 3 – TIM** Time Event Interrupt Mask

If the RTC is configured in UTC mode, this bit is not relevant.

**Bit 2 – SEC** Second Event Interrupt Mask

**Bit 1 – ALR** Alarm Interrupt Mask

**Bit 0 – ACK** Acknowledge Update Interrupt Mask

#### **26.6.15 RTC Valid Entry Register**



If the RTC is configured in UTC mode, the values returned by this register are not relevant.



#### **Bit 3 – NVCALALR** Non-valid Calendar Alarm



#### **Bit 2 – NVTIMALR** Non-valid Time Alarm



#### **Bit 1 – NVCAL** Non-valid Calendar



#### **Bit 0 – NVTIM** Non-valid Time



#### **26.6.16 RTC TimeStamp Time Register 0**



These fields are valid for non-UTC mode only.

RTC\_TSTR0 reports the timestamp of the first tamper event after reading RTC\_TSSR0.



**Bit 31 – BACKUP** System Mode of the Tamper (cleared by reading RTC\_TSSR0)



#### **Bits 27:24 – TEVCNT[3:0]** Tamper Events Counter (cleared by reading RTC\_TSSR0)

Each time a tamper event occurs, this counter is incremented. This counter saturates at 15. Once this value is reached, it is no more possible to know the exact number of tamper events.

If this field is not null, this implies that at least one tamper event occurs since last register reset and that the values stored in timestamping registers are valid.

**Bit 22 – AMPM** AM/PM Indicator of the Tamper (cleared by reading RTC\_TSSR0)

**Bits 21:16 – HOUR[5:0]** Hours of the Tamper (cleared by reading RTC\_TSSR0)

**Bits 14:8 – MIN[6:0]** Minutes of the Tamper (cleared by reading RTC\_TSSR0)

**Bits 6:0 – SEC[6:0]** Seconds of the Tamper (cleared by reading RTC\_TSSR0)

#### **26.6.17 RTC TimeStamp Time Register 0 (UTC\_MODE)**



RTC\_TSTR0 reports the timestamp of the first tamper event after reading RTC\_TSSR0.



**Bit 31 – BACKUP** System Mode of the Tamper (cleared by reading RTC\_TSSR0)



**Bits 27:24 – TEVCNT[3:0]** Tamper Events Counter (cleared by reading RTC\_TSSR0)

Each time a tamper event occurs, this counter is incremented. This counter saturates at 15. Once this value is reached, it is no more possible to know the exact number of tamper events.

If this field is not null, this implies that at least one tamper event occurs since last register reset and that the values stored in timestamping registers are valid.

#### **26.6.18 RTC TimeStamp Time Register 1**



These fields are valid for non-UTC mode only.

RTC\_TSTR1 reports the timestamp of the last tamper event after reading RTC\_TSSR1.



**Bit 31 – BACKUP** System Mode of the Tamper (cleared by reading RTC\_TSSR1)



**Bit 22 – AMPM** AM/PM Indicator of the Tamper (cleared by reading RTC\_TSSR1)

**Bits 21:16 – HOUR[5:0]** Hours of the Tamper (cleared by reading RTC\_TSSR1)

**Bits 14:8 – MIN[6:0]** Minutes of the Tamper (cleared by reading RTC\_TSSR1)

**Bits 6:0 – SEC[6:0]** Seconds of the Tamper (cleared by reading RTC\_TSSR1)

## **26.6.19 RTC TimeStamp Time Register 1 (UTC\_MODE)**



RTC\_TSTR1 reports the timestamp of the last tamper event after reading RTC\_TSSR1.



#### **Bit 31 – BACKUP** System Mode of the Tamper (cleared by reading RTC\_TSSR1)



#### **26.6.20 RTC TimeStamp Date Register**



These fields contain the date and the source of a tamper occurrence if RTC\_TSTR0.TEVCNT field is not null.

These fields are relevant for non-UTC mode only.

RTC\_TSDR0 reports the timestamp of the first tamper event after reading RTC\_TSSR0, and RTC\_TSDR1 reports the timestamp of the last tamper event.



**Bits 29:24 – DATE[5:0]** Date of the Tamper (cleared by reading RTC\_TSSRx)

**Bits 23:21 – DAY[2:0]** Day of the Tamper (cleared by reading RTC\_TSSRx)

**Bits 20:16 – MONTH[4:0]** Month of the Tamper (cleared by reading RTC\_TSSRx)

**Bits 15:8 – YEAR[7:0]** Year of the Tamper (cleared by reading RTC\_TSSRx)

**Bits 6:0 – CENT[6:0]** Century of the Tamper (cleared by reading RTC\_TSSRx)

### **26.6.21 RTC TimeStamp Date Register (UTC\_MODE)**

**Name:** RTC\_TSDRx (UTC\_MODE)<br>**Offset:** 0xB4 + x\*0x0C [x=0..1] 0xB4 + x\*0x0C [x=0..1] **Reset:**  0x00000000 **Property:**  Read-only

RTC\_TSDR0 reports the timestamp of the first tamper event after reading RTC\_TSSR0, and RTC\_TSDR1 reports the timestamp of the last tamper event.

This register is cleared by reading RTC\_TSSRx.



**Bits 31:0 – UTC\_TIME[31:0]** Time of the Tamper (UTC format) This configuration is relevant only if UTC = 1 in RTC\_MR.

#### **26.6.22 RTC TimeStamp Source Register**



This register is cleared after read and the read access also performs a clear on RTC\_TSTRx and RTC\_TSDRx. The following configuration values are valid for all listed bit names of this register:

0: No alarm generated since the last clear.

1: An alarm has been generated by the corresponding monitor since the last clear.



**Bits 16, 17, 18, 19, 20, 21, 22, 23 – DETx** PIOBU Intrusion Detector (cleared on read)

**Bit 3 – JTAG** JTAG Pins Monitor (cleared on read)

**Bit 2 – TST** Test Pin Monitor (cleared on read)

## **27. System Controller Write Protection (SYSCWP)**

## **27.1 Functional Description**

## **27.1.1 System Controller Peripheral Mapping**

## **Table 27-1. System Controller Peripheral Mapping**



## **27.1.2 Register Write Protection**

To prevent any single software error from modifying the configuration of the Reset Controller (RSTC), Shutdown Controller (SHDWC), Periodic Interval Timer (PIT), Slow Clock Controller (SCKC), Real-time Clock (RTC) and Watchdog Timer (WDT), some registers of these peripherals can be write-protected by setting the WPEN bit in the System Controller Write Protection Mode register (SYSC\_WPMR).

**Note:**  The WDT embeds additional write protection mechanisms.

The following registers can be write-protected when SYSC\_WPMR.WPEN=1:

- WDT Control Register
- WDT Mode Register
- RSTC Mode Register
- SHDWC Mode Register
- SHDWC Wakeup Inputs Register
- PIT Mode Register
- SCKC Configuration Register
- RTC Control Register
- RTC Mode Register
- RTC Time Alarm Register
- RTC Calendar Alarm Register

## **27.2 Register Summary**



## <span id="page-353-0"></span>**27.2.1 SYSC Write Protection Mode Register**





#### **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable



## **28. Slow Clock Controller (SCKC)**

## **28.1 Description**

The System Controller embeds a Slow Clock Controller (SCKC). The SCKC selects the slow clock for the RTC from one of two sources:

- External 32.768 kHz crystal oscillator
- Embedded always-on 64 kHz (typical) slow RC oscillator

## **28.2 Embedded Characteristics**

- Always-on 64 kHz (Typical) Slow RC Oscillator or 32.768 kHz Crystal Oscillator Selector
- VDDBU-Powered

## **28.3 Block Diagram**

#### **Figure 28-1. SCKC Block Diagram**



## **28.4 Functional Description**

The OSCSEL bit is located in the Slow Clock Controller Configuration register (SCKC\_CR), in the backup domain, and its value is maintained while VDDBU is present.

The embedded always-on 64 kHz (typical) slow RC oscillator and the 32.768 kHz crystal oscillator are always enabled as soon as VDDBU is established. The Slow Clock Selector command (OSCSEL bit) selects the slow clock source of the RTC.

After the VDDBU power-on reset, the default configuration is OSCSEL = 0, allowing the system to start on the embedded 64 kHz (typical) slow RC oscillator.

The programmer controls the slow clock switching by software, so precautions must be taken during the switching phase.

### **28.4.1 Switching from Embedded Always-on 64 kHz RC Oscillator to 32.768 kHz Crystal Oscillator**

The sequence to switch from the embedded always-on 64 kHz (typical) slow RC oscillator to the 32.768 kHz crystal oscillator is the following:

1. Switch the main system bus clock to a source different from slow clock (PLL or Main Oscillator) through the Power Management Controller.

- 2. Switch from the embedded always-on 64 kHz RC oscillator to the 32.768 kHz crystal oscillator by writing a 1 to the OSCSEL bit.
- 3. Wait 5 slow clock cycles for internal resynchronization.

#### **28.4.2 Switching from 32.768 kHz Crystal Oscillator to Embedded Always-on 64 kHz RC Oscillator**

The sequence to switch from the 32.768 kHz crystal oscillator to the embedded always-on 64 kHz (typical) RC oscillator is the following:

- 1. Switch the main system bus clock to a source different from slow clock (PLL or Main Oscillator).
- 2. Switch from the 32.768 kHz crystal oscillator to the embedded RC oscillator by writing a 0 to the OSCSEL bit.
- 3. Wait 5 slow clock cycles for internal resynchronization.

## **SAMA5D2 Series Slow Clock Controller (SCKC)**

## **28.5 Register Summary**



## <span id="page-357-0"></span>**28.5.1 Slow Clock Controller Configuration Register**



This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode register (SYSC\_WPMR).



## **Bit 3 – OSCSEL** Slow Clock Selector



## **29. Peripheral Touch Controller (PTC)**

## **29.1 Description**

The QTouch Peripheral Touch Controller (PTC) subsystem offers built-in hardware for capacitive touch measurement on sensors that function as buttons, sliders and wheels. The PTC subsystem supports both mutual and selfcapacitance measurement without the need for any external component. It offers sensitivity and noise tolerance, as well as self-calibration, and minimizes the sensitivity tuning effort by the user.

The PTC subsystem is intended for autonomously performing capacitive touch sensor measurements. The external capacitive touch sensor is typically formed on a PCB, and the sensor electrodes are connected to the analog charge integrator of the PTC using the device I/O pins. The PTC supports mutual capacitance sensors organized as capacitive touch matrices in different X-Y configurations. In Mutual Capacitance mode, the PTC requires one pin per X line (drive line) and one pin per Y line (sense line). In Self-capacitance mode, the PTC requires only one pin with a Y-line driver for each self-capacitance sensor.

## **29.2 Embedded Characteristics**

- Implements Low-power, High-sensitivity, Environmentally-robust Capacitive Touch Buttons, Sliders, and Wheels
	- One Pin per Electrode No External Components
	- Zero Drift over Temperature and supply/reference ranges
	- No Need for Temperature or supply/reference compensation
- "On demand" or "Timed" measurement
- Supports Mutual Capacitance and Self-capacitance Sensing
	- Up to 8 Buttons in Self-capacitance Mode
	- Up to 64 Buttons in Mutual Capacitance Mode
	- Supports Lumped Mode Configuration**(1)**
- Calibration
	- Load Compensating Charge Sensing
	- Parasitic capacitance compensation together with the electrode capacitance
- Adjustable Gain for Higher Sensitivity
	- Analog Gain 1 to 16
	- Digital Gain 1 to 32
- Noise Immunity
	- Hardware Noise Filtering by Accumulation 1 to 64
	- Adjacent Key Suppression (AKS), Removal of False Detection**(2)**
	- Frequency Hopping: Noise Signal Desynchronization for High Conducted Immunity**(3)**
- Provided PTC Subsystem Firmware**(4)**
- Acquisition Module (Node Definitions, pPP and PTC Management) is Product-dependent, which implements all Hardware-dependent Operations for Configuration and Measurement of Capacitive Touch or Proximity Sensors
- Signal Conditioning Module (Frequency Hopping) applies Algorithmic and Feedback Control Methods to improve the Quality of Measurement Data captured by an Acquisition Module
- Post-processing Modules (Key, Scroller) interpret Measurement Data in the Context of a Capacitive Touch or Proximity Sensor
- Scroller Module defines Slider and Wheels Configuration and Data, based on Keys Module Setting

#### **Notes:**

- 1. A lumped sensor is implemented as a combination of multiple sense lines (self-capacitance measurement) or multiple drive and sense lines (mutual capacitance measurement) to act as one single button sensor. This provides the application developer with greater flexibility in the touch sensor implementation.
- 2. The PTC incorporates the Adjacent Key Suppression (AKS) technology, which can be selected on a per-key basis. The AKS technology is used to suppress multiple key presses based on relative signal strength. This feature assists in solving the problem of surface moisture which can bridge a key touch to an adjacent key, causing multiple key presses.
- 3. This PTC subsystem supports frequency hopping, which tries to select a sampling frequency that does not clash with noise at specific frequencies elsewhere in products or product operating environments. Frequency Hopping tries to hop away from the noise.
- 4. It is necessary to use the firmware provided by Microchip in order to use the PTC subsystem.

## **29.3 Block Diagram**

## **Figure 29-1. PTC Block Diagram**



**Note:**  QTM is the QTouch Manager firmware interface.

## **29.4 Signal Description**

#### **Table 29-1. Signal Description**


## **29.5 Product Dependencies**

The PTC subsystem needs to have some other peripherals of the Arm system configured correctly, as described in the following sections. Those peripherals are the PIO Controller (PIO), the Advanced Interrupt Controller (AIC) and the Power Management Controller (PMC).

## **29.5.1 Power Management**

The PTC Controller is not continuously clocked. The programmer must first enable the PTC Controller peripheral clock in the Power Management Controller (PMC) before using the PTC Controller. However, if the application does not require PTC operations, the PTC Controller clock can be stopped when not needed and restarted when necessary. Configuring the PTC Controller requires the PTC Controller clock to be enabled.



**Figure 29-2. PTC Subsystem Clock Sources**

The PTC subsystem operates both from a peripheral clock synchronous to the main system bus clock of the system and from an asynchronous clock source directly connected to the embedded 12 MHz RC oscillator. The selected clocks must be enabled in the PMC before they can be used by the PTC. By default, the 12 MHz RC oscillator is enabled at startup of the product.

The various clock sources are as follows:

• PERIPH CLK PTC

This clock source is dedicated to the picoPower processor. It is located in the PMC as Periph clk[PID]=PCLOCK\_LS. This clock is synchronous with the AHB/APB matrix controlling the host interface and the mailbox. The clock frequency is between 12 MHz and 83 MHz. The same clock is used for the Arm interface connected as an APB client via an AHB/APB bridge. It is also used to program the code/data SRAM and to access the mailbox SRAM.

• RC12MHZ

A different clock is used for the PTC digital controller. This clock can be divided internally in the pPP before being used. There is also a small local prescaler in the PTC digital controller to allow lower clock rates. Thus, the PTC operates from an asynchronous clock source and the operation is independent from the main system clock and its derivative clocks, such as the peripheral bus clock (PERIPH\_CLK\_PTC).

• SCLK

For the timers, a 32 kHz clock is used and divided internally down to a 1 kHz clock for counting the timer interrupt.

#### **Figure 29-3. PTC Subsystem Clock Schematic**



The RC12HMZ clock is internally divided by 3 in the PTC subsystem, and so a 4 MHz clock is provided to the PTC digital controller. This controller can divide the clock further by 1, 2, 4 or 8 to slow down the PTC clock.

#### • ADC\_CLK

The prescaled clock PTC\_CLK is divided by 4 to supply an ADC\_CLK to the PTC analog front end.

The ADC data rate is defined by the controller. The typical value is about 33 kHz to 66 kHz depending on the timing configuration.

## **29.5.2 I/O Lines**

The pins used for interfacing the PTC may be multiplexed with GPIO lines. When the PTC subsystem is activated and the X-Y lines selected, the GPIO switches automatically to analog state. The ADC modules possibly hanging on the same PTC analog lines should not use the same GPIO for ADC conversion. Adjacent GPIO lines to PTC lines must not be used to output high speed signals to avoid crosstalk with PTC sensing.

When a line is disabled, the corresponding I/O pin is not reserved for the PTC subsystem, and it can be used for some alternative I/O function.

There is an individual selection bit for each Y or X line. In normal cases, just one line should be active at the same time. For more advanced uses, like proximity sensing, several lines may be selected in parallel. The input and output functionality, such as charging and sensing pulses of the selected line, is controlled automatically by the PTC digital controller sequencer in various operating modes. The I/O lines used for analog PTC\_X lines and PTC\_Y lines must be connected to external capacitive touch sensor electrodes. External components are not required for normal operation.

#### **29.5.3 Interrupt Sources**

The PTC IRQ interrupt line is connected on one of the internal sources of the host processor interrupt controller (AIC). Using the PTC\_IRQ interrupt requires the interrupt controller to be programmed first.

Four interrupts (IRQ0,1,2,3) can be generated in the host interface register. The PTC\_IRQ line is a logical "OR" between the four IRQ0, IRQ1, IRQ2 and IRQ3.

## **29.6 Functional Description**

The PTC analog front end (AFE) and the digital controller are not managed directly by the Cortex-A5 processor. An intermediate processor (pPP) is introduced to manage all functionalities of the PTC. A pPP program, a "firmware", is needed. This program is loaded by the Arm (host) in a shared SRAM area. The firmware embeds many software functionalities and algorithms to ensure an efficient touch detection.

## **29.6.1 picoPower Processor (pPP)**

The picoPower Processor (pPP) is a small processor dedicated to handling the PTC and to processing its data in order to offload the main host Arm processor.

The pPP uses a unified memory architecture where instructions and data share the address space. The pPP embeds a 16 Kbytes SRAM block. When the processor is stopped, the 16 Kbytes SRAM block can be used by the Arm processor.

The pPP has single-cycle access to instructions and data that reside in the SRAM.

Loads and stores go to the local code/data SRAM, the shared mailbox SRAM or the local I/O space.

Accesses to the mailbox enter a wait state for every other access cycle.

Accesses to code/data SRAM and local I/O space never enter wait states.

#### **29.6.2 Shared Memories**

The SRAM memory space contains context save, interrupt vectors and a unified instruction/data space that can be used for stacks and instructions.

On top of the SRAM space is the shared mailbox SRAM.





#### **29.6.2.1 Mailbox**

The mailbox (4 Kbytes) is used to indicate to the pPP the X and Y topoloy as well as the number of sensors implemented.

The mailbox can also be used, for example, to pass the parameters required by an application to adjust the analog or digital gain, the filtering functions and some touch operation timing values.

The mailbox is the main way to control the PTC digital and analog components. The pPP firmware reads the mailbox and performs the tasks requested. After execution, some data are fed back to the mailbox to be read by the main processor, such as touch button confirmation or touch position on the slider or wheel.

## **29.6.2.2 SRAM Data Area**

The pPP uses the SRAM data area for its own needs and to work with the firmware local variables. This SRAM section is not used to communicate with the Arm.

#### **29.6.2.3 Firmware in SRAM Code Area**

The firmware contains all PTC subsystem functionalities, allowing PTC measurement in the different conditions of parameters and configurations. The firmware is a binary file copied to the SRAM code area at the address defined by the memory map. The firmware makes the pPP work properly with some peripherals like the timer, a clock generator and obviously the PTC digital controller and the PTC analog front end. The firmware embeds all QTML (QTouch Modular Library) functionalities. Those modules are not modifiable by the application developer. The QTML functionalities configuration and data are controllable by the mailbox. The host has read and write accesses to the mailbox.

#### **29.6.2.4 Host Interface**

The pPP can be controlled by the host processor through an APB interface and the user interface registers. This is referred to as the "host interface". Some configurations are only accessible when the pPP is stopped. The host interface includes pPP flags, which are also called host flags on the firmware, for interprocessor communications. The user interface registers can run, stop and reset the pPP and read the IRQ host flags. Nevertheless, the mailbox remains the main means of communication.

#### **29.6.2.4.1 Processor Command Registers**

The CMD field is part of the host interface and is used to start, stop and reset the pPP. Writing a valid command to this field changes the internal state of the pPP. After a number of cycles, this state change is reflected in the processor state register.

When a START command is issued, the host is no longer able to write to host interface registers which are marked as run-time write-locked. The pPP RAM block is also locked by this command. The host interface registers and RAM block can be unlocked by using the STOP or RESET commands. The lock is released when the processor state register reflects this state.

## **29.6.3 PTC Digital Controller**

The PTC digital controller is a peripheral of the pPP. It is intended for acquiring capacitive touch sensor and capacitive proximity sensor signals under limited firmware control by the controlling processor. The PTC digital controller consists of an Analog Charge Integrator and a 10-bit ADC Controller, 16-bit Digital Accumulator for the ADC results and a State Machine taking care of sensor sampling and digital accumulation sequence.

## **29.6.3.1 PTC Digital Controller Operations**

- Sensing mode (mutual or self)
- Control of the ADC 10-bit SAR state machine single ADC conversion or free run mode (comparator and ADC data/accumulator register)
- Digital gain up to 32 and averaging up to 64 ADC codes
- Selection of the filtering resistance (0, 20, 50 or 100 kΩ)
- Adjustment of the compensation capacitor up to 30 pF
- Adjustment of the integration capacitor up to 30 pF
- Frequency hopping**(1)** implementation (modification of the sampling rate to avoid synchronous parasitic noise)
- Channel Change Delay Selection CDS**(2)** (settling time)
- Prescaling (1, 1/2, 1/4, 1/8), 4 MHz down to ADC\_CLK

## **Notes:**

- 1. A programmable sampling delay can be used to choose (modify) the sampling frequency that is best suited in an application where other periodic noise sources may otherwise disturb the sampling. Frequency hopping can also be modified automatically from one sampling cycle to another, by setting the software driver parameters.
- 2. CDS bits define the delay when changing input channels. The delay allows the analog circuits to settle on a new (Y) channel or channel pair (X-Y). The delay is application-dependent, and therefore this option enables the user to select a suitable delay. The delay is expressed as a number of PTC clock cycles.

## **29.6.4 PTC Analog Front End (AFE)**

The analog front end consists of X-line drivers, a sensor capacitance compensation circuit and a parasitic capacitance insensitive analog Switched Capacitor Charge Integrator (SCCI). The integrator is connected to sensor Y-lines via an analog multiplexer. When the PTC digital controller is enabled, the SCCI output is automatically connected to the ADC input.

The external capacitive touch sensor is typically formed on a PCB and the sensor electrodes are connected to the Analog Charge Integrator of the PTC AFE via MCU I/O port pins. The PTC AFE supports mutual capacitance sensors organized as capacitive touch matrices in different X-Y configurations (QTouch Surface). The PTC AFE requires one pin per X-line and one pin per Y-line. No external components are needed.

The PTC AFE also supports "self-capacitance touch sensors" (QTouch). In Self-capacitance mode, the PTC AFE requires just one Y-line pin per self-capacitance sensor.





## **29.6.5 Operations in Mutual Capacitance**

A mutual capacitance sensor is formed between two I/O lines, a PTC\_X electrode for transmitting, and a PTC\_Y electrode for receiving. The mutual capacitance between the PTC\_X and PTC\_Y electrodes is calibrated and measured by the PTC. It is not necessary to connect all X and Y lines; when unused, they can be left unconnected.





## **29.6.6 Operations in Self-capacitance**

The self-capacitance sensor is connected to a single pin on the PTC through the PTC\_Ym electrodes to receive the signal. The sensor electrode capacitance is measured by the PTC.

## **Figure 29-7. Self-capacitance Sensor Arrangement**



# **SAMA5D2 Series Peripheral Touch Controller (PTC)**

# **29.7 Register Summary**



## <span id="page-367-0"></span>**29.7.1 PTC Command Register**





# **Bits 3:0 – CMD[3:0]** Host Command



## <span id="page-368-0"></span>**29.7.2 PTC Interrupt Status Register**





## **Bits 4, 5, 6, 7 – IRQx** Interrupt to the Host

Used for communications between the host processor and the pPP. The firmware can set an IRQ event in fields IRQ0 to IRQ3. Any of the pPP IRQ0 to IRQ3 fields automatically rises the PTC\_IRQ signal.

## **Bit 0 – NOTIFY0** Notification to the Firmware

Used for communications between the host processor and the pPP. The firmware is notified when a command is used.

## <span id="page-369-0"></span>**29.7.3 PTC Enable Register**





## **Bits 4, 5, 6, 7 – IERx** Interrupt Enable



# **30. Low Power Asynchronous Receiver (RXLP)**

## **30.1 Description**

The Low Power Asynchronous Receiver (RXLP) is a low-power UART with a slow clock. It works only in Receive mode. It features a Receive Data (RXD) pin that can be used to wake up the system. The wake-up occurs only on data matching. Expected data can be a single value, two values, or a range of values.

The RXLP operates on a slow clock domain to reduce power consumption.

## **30.2 Embedded Characteristics**

- Exit from Backup Mode on Comparison Match
- Programmable Baud Rate Generator
- Even, Odd, Mark or Space Parity Check
- Parity and Framing Error Detection
- Digital Filter on Receive Line
- Comparison Function on Received Character
- Register Write Protection

## **30.3 Block Diagram**

**Figure 30-1. Block Diagram**



## **Table 30-1. Pin Description**



## **30.4 Product Dependencies**

## **30.4.1 Power Management**

The peripheral clock is not managed by the PMC. It is automatically activated when the RXLP is enabled and receive line is active. The peripheral clock is automatically de-activated after transmission of the wakeup signal.

## **30.5 Functional Description**

The RXLP features an RS232 receive-only circuitry able to decode and compare data and parity while the system is in Backup mode. If a matching comparison occurs, the RXLP instructs the system to wake up (if enabled).

The RXLP operates in Asynchronous mode only and supports only 8-bit character handling (with or without parity).

The RXLP is made up of a receiver and a baud rate generator. Receiver timeout is not implemented and there is no interrupt line.

## **30.5.1 Baud Rate Generator**

The baud rate generator provides the bit period clock named baud rate clock to the receiver.

The baud rate clock is the 32.768 kHz clock from the crystal oscillator, divided by 16 times the value (CD) written in the Baud Rate Generator register (RXLP\_BRGR). If RXLP\_BRGR is set to 0, the baud rate clock is disabled and the RXLP remains inactive. The maximum allowable baud rate is 32.768 kHz clock divided by 16. The minimum allowable baud rate is 32.768 kHz clock divided by  $(16 \times 3)$ .

Baud Rate =  $\frac{f_{32.768 \text{ kHz clock}}}{16 \times CD}$ 16 × CD

#### **Figure 30-2. Baud Rate Generator**



## **30.5.2 Receiver**

## **30.5.2.1 Receiver Reset, Enable and Disable**

After device reset, the RXLP is disabled and must be enabled before being used. The receiver can be enabled by setting bit RXEN in the Control register (RXLP\_CR). At this command, the receiver starts looking for a start bit.

The programmer can disable the receiver by setting bit RXLP CR.RXDIS. If the receiver is waiting for a start bit, it is immediately stopped. However, if the receiver has already detected a start bit and is receiving the data, it waits for the stop bit before actually stopping its operation.

The receiver can be put in reset state by setting bit RXLP\_CR.RSTRX. In this case, the receiver immediately stops its current operations and is disabled, whatever its current state. If RSTRX is applied when data is being processed, this data is lost. After initiating a reset it is mandatory to clear bit RXLP\_CR.RSTRX.

## **30.5.2.2 Start Detection and Data Sampling**

The RXLP only supports asynchronous operations, and this affects only its receiver. The RXLP detects the start of a received character by sampling the RXD signal until it detects a valid start bit. A low level (space) on RXD is interpreted as a valid start bit if it is detected for more than seven cycles of the sampling clock, which is 16 times the baud rate. Hence, a space that is longer than 7/16 of the bit period is detected as a valid start bit. A space which is 7/16 of a bit period or shorter is ignored and the receiver continues to wait for a valid start bit.

When a valid start bit has been detected, the receiver samples the RXD at the theoretical midpoint of each bit. It is assumed that each bit lasts 16 cycles of the sampling clock (1-bit period) so the bit sampling point is eight cycles (0.5-bit period) after the start of the bit. The first sampling point is therefore 24 cycles (1.5-bit periods) after detecting the falling edge of the start bit.

Each subsequent bit is sampled 16 cycles (1-bit period) after the previous one.

#### <span id="page-372-0"></span>**Figure 30-3. Character Reception**

Example: 8-bit, parity enabled 1 stop



#### **30.5.2.3 Parity Error**

Each time a character is received, the receiver calculates the parity of the received data bits, in accordance with the field PAR in the Mode register (RXLP\_MR). It then compares the result with the received parity bit. If different, the received character is ignored and the receiver continues to wait for a new valid start bit.

#### **30.5.2.4 Receiver Framing Error**

When a start bit is detected, it generates a character reception when all the data bits have been sampled. The stop bit is also sampled and when it is detected at 0, the received character is ignored and the receiver continues to wait for a new valid start bit.

#### **30.5.2.5 Receiver Digital Filter**

The RXLP embeds a digital filter on the receive line. It is disabled by default and can be enabled by writing a logical 1 in RXLP\_MR.FILTER. When enabled, the receive line is sampled using the 16x bit clock and a three-sample filter (majority 2 over 3) determines the value of the line.

## **30.5.3 Comparison Function on Received Character**

Each time a valid character is received (without parity error and without frame error) it is compared to the wake-up trigger values. If the received character matches to the condition of wake-up, it is stored in the Receiver Holding register (RXLP\_RHR), a system wake-up is generated and the RXLP is automatically disabled. If the character received does not match, it is ignored and the receiver continues to wait for a new valid start bit.

RXLP\_CMPR (see [RXLP Comparison Register](#page-378-0)) can be programmed to provide three different comparison methods:

- VAL1 equals VAL2—the comparison is performed on a single value and the wake-up request is generated if the received character equals VAL1.
- VAL1 is strictly lower than VAL2—any value between VAL1 and VAL2 generates a wake-up request.
- VAL1 is strictly higher than VAL2—the wake-up request is generated if either received character equals VAL1 or VAL2.

## **30.5.4 Register Write Protection**

To prevent any single software error from corrupting RXLP behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the [RXLP Write Protection Mode Register](#page-379-0) (RXLP\_WPMR).

The following registers can be write-protected:

- [RXLP Mode Register](#page-375-0)
- [RXLP Baud Rate Generator Register](#page-377-0)
- [RXLP Comparison Register](#page-378-0)

# **30.6 Register Summary**



# **Low Power Asynchronous Receiver (RXLP)**



## <span id="page-374-0"></span>**30.6.1 RXLP Control Register**



## **Bit 4 – RXEN** Receiver Enable



#### **Bit 2 – RSTRX Reset Receiver**



# **Low Power Asynchronous Receiver (RXLP)**

## **Name:** RXLP\_MR<br>Offset: 0x0004 **Offset:** 0x0004<br>**Reset:** 0x00000 0x00000000 **Property:**  Read/Write Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 end and the set of the Access and the control of the control of the control of the R/W R/W R/W R/W R/W R/W R/W Reset that the contract  $\sim$  0 0 0 0 0 0 0 0 0  $\sim$  0 0  $\sim$ Bit 7 6 5 4 3 2 1 0 FILTER Access R/W Reset 0

## <span id="page-375-0"></span>**30.6.2 RXLP Mode Register**

## **Bits 11:9 – PAR[2:0]** Parity Type



#### **Bit 4 – FILTER** Receiver Digital Filter



# **SAMA5D2 Series Low Power Asynchronous Receiver (RXLP)**



## <span id="page-376-0"></span>**30.6.3 RXLP Receiver Holding Register**

**Bits 7:0 – RXCHR[7:0]** Received Character Last received character

# **SAMA5D2 Series Low Power Asynchronous Receiver (RXLP)**



## <span id="page-377-0"></span>**30.6.4 RXLP Baud Rate Generator Register**

 $3$  f<sub>32.768 kHz clock</sub> / (CD × 16)

## **Name:** RXLP\_CMPR<br>Offset: 0x0024 0x0024 **Reset:**  0x00000000 **Property:**  Read/Write Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 VAL2[7:0] Access R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 VAL1[7:0] Access R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0

#### <span id="page-378-0"></span>**30.6.5 RXLP Comparison Register**

**Bits 23:16 – VAL2[7:0]** Second Comparison Value for Received Character

0 to 255.

The received character must be lower or equal to the value of VAL2 and higher or equal to VAL1 to request a system wake-up.

**Bits 7:0 – VAL1[7:0]** First Comparison Value for Received Character

0 to 255.

The received character must be higher or equal to the value of VAL1 and lower or equal to VAL2 to request a system wake-up.

## <span id="page-379-0"></span>**30.6.6 RXLP Write Protection Mode Register**





# **Bits 31:8 - WPKEY[23:0]** Write Protection Key<br>Value Mame Description

**Description** 

0x52584C PASSWD Writing any other value in this field aborts the write operation. Always reads as 0.

#### **Bit 0 – WPEN** Write Protection Enable

See [Register Write Protection](#page-372-0) for the list of registers that can be protected.



# **31. Clock Generator**

## **31.1 Description**

The Clock Generator User Interface is embedded within the Power Management Controller and is described in [32.22. Register Summary.](#page-406-0) However, the Clock Generator registers are named CKGR\_.

## **31.2 Embedded Characteristics**

The Clock Generator is made up of:

- A low-power 32.768 kHz crystal oscillator
- A low-power embedded 64 kHz (typical) RC oscillator generating the 32 kHz source clock
- An 8 to 24 MHz crystal oscillator or a 12 to 48 MHz XRCGB crystal resonator with Bypass mode
- A 12 MHz RC oscillator
- A 480 MHz UTMI PLL providing a clock for the USB High-speed Device Controller
- A 600 to 1200 MHz programmable PLL, provides the clock to the processor and to the peripherals
- A 700 MHz fractional-N programmable audio PLL, with 22-bit frequency resolution and two independent programmable post dividers to drive the CLK\_AUDIO output pin and the internal peripherals (AUDIOPLLCLK)

The Clock Generator provides the following clocks:

- TD SLCK—Slow clock driven by either the 32.768 kHz crystal oscillator or the 32 kHz source clock. This is a permanent clock.
- MAINCK—Output of the Main clock oscillator selection: either 8 to 24 MHz crystal oscillator or 12 MHz RC oscillator
- PLLACK—Output of the divider and the 600 to 1200 MHz programmable PLL (PLLA)
- AUDIOPLLCLK—Output of the first Audio PLL post-divider, with a frequency range from 24 to 125 MHz
- AUDIOPINCLK—Output of the second Audio PLL post-divider, with a frequency range from 8 to 30 MHz
- UPLLCK—Output of the 480 MHz UTMI PLL (UPLL)

The Power Management Controller also provides the following operations on clocks:

- 8 to 24 MHz crystal oscillator clock failure detector
- 32.768 kHz crystal oscillator frequency monitor
- Frequency counter on Main clock and an on-the-fly adjustable 12 MHz RC oscillator frequency

For more information on electrical characteristics, refer to the section "Electrical Characteristics".

## **31.3 Block Diagram**

**Figure 31-1. Clock Generator Block Diagram**



## **31.4 Slow Clock**

The Slow Clock Controller embeds a Slow clock generator that is supplied with the VDDBU power supply. As soon as VDDBU is supplied, both the 32.768 kHz crystal oscillator and the embedded 64 kHz (typical) RC oscillator are powered, but only the RC oscillator is enabled.

The Slow clock is generated either by the 32.768 kHz crystal oscillator or by the embedded 64 kHz (typical) RC oscillator divided by two.

The selection of the Slow clock source is made via the OSCSEL bit in the Slow Clock Controller Configuration register (SCKC\_CR).

SCKC\_CR.OSCSEL and PMC\_SR.OSCSELS report which oscillator is selected as the Slow clock source. PMC\_SR.OSCSELS informs when the switch sequence initiated by a new value written in SCKC\_CR.OSCSEL is done.

## **31.4.1 Embedded 64 kHz (typical) RC Oscillator**

By default, the embedded 64 kHz (typical) RC oscillator is enabled and selected as a source of TD\_SLCK. The user has to take into account the possible drifts of this oscillator. Refer to the section "DC Characteristics".

## **31.4.2 32.768 kHz Crystal Oscillator**

The Clock Generator integrates a low-power 32.768 kHz crystal oscillator. To use this oscillator, the XIN32 and XOUT32 pins must be connected to a 32.768 kHz crystal. Refer to the section "Electrical Characteristics" for appropriate loading capacitor selection on XIN32 and XOUT32.

Note that the user is not obliged to use the 32.768 kHz crystal oscillator and can use the 64 kHz (typical) RC oscillator instead.

The 32.768 kHz crystal oscillator provides a more accurate frequency than the 64 kHz (typical) RC oscillator.

To select the 32.768 kHz crystal oscillator as the source of TD\_SLCK, SCKC\_CR.OSCSEL must be set. This results in a sequence which enables the 32.768 kHz crystal oscillator. The switch of the TD\_SLCK source is glitch-free.

## **31.5 Main Clock**

The Main clock has two sources:

- a 12 MHz RC oscillator with a fast start-up time and used at start-up
- an 8 to 24 MHz crystal oscillator with Bypass mode

#### **Figure 31-2. Main Clock Block Diagram**



#### **31.5.1 12 MHz RC Oscillator**

After reset, the 12 MHz RC oscillator is enabled and selected as the source of MAINCK and MCK. MCK is the default clock selected to start up the system.

Refer to the table "DC Characteristics".

The software can disable or enable the 12 MHz RC oscillator with the MOSCRCEN bit in the Clock Generator Main Oscillator register (CKGR\_MOR).

When disabling the Main clock by clearing CKGR\_MOR.MOSCRCEN, PMC\_SR.MOSCRCS is automatically cleared, indicating the Main clock is OFF.

Setting the MOSCRCS bit in the Power Management Controller Interrupt Enable register (PMC\_IER) triggers an interrupt to the processor.

## **31.5.2 8 to 24 MHz Crystal Oscillator**

After reset, the 8 to 24 MHz crystal oscillator is disabled and is not selected as the source of MAINCK.

As the source of MAINCK, the 8 to 24 MHz crystal oscillator provides an accurate frequency. The software enables or disables this oscillator in order to reduce power consumption via CKGR\_MOR.MOSCXTEN.

When disabling this oscillator by clearing CKGR\_MOR.MOSCXTEN, PMC\_SR.MOSCXTS is automatically cleared, indicating the 8 to 24 MHz crystal oscillator is off.

When enabling this oscillator, the user must initiate the start-up time counter. This start-up time depends on the characteristics of the external device connected to this oscillator. Refer to the section "Electrical Characteristics" for the start-up time.

When CKGR\_MOR.MOSCXTEN and CKGR\_MOR.MOSCXTST are written to enable this oscillator, PMC\_SR.MOSCXTS is cleared and the counter starts counting down on the Slow clock divided by 8 from the MOSCXTST value. When the counter reaches 0, PMC\_SR.MOSCXTS is set, indicating that the 8 to 24 MHz crystal oscillator is stabilized. Setting MOSCXTS in the PMC Interrupt Mask register (PMC\_IMR) triggers an interrupt to the processor.

## **31.5.3 Main Clock Source Selection**

The source of the Main clock can be selected from the following:

- embedded 12 MHz RC oscillator
- 8 to 24 MHz crystal oscillator
- an XRCGB crystal resonator

The advantage of the Main RC oscillator is its fast start-up time. By default, this oscillator is selected to start the system and it must be selected prior to entering Wait mode.

The advantage of the Main crystal oscillator is its high level of accuracy.

The selection is made by writing CKGR\_MOR.MOSCSEL. The switch of the Main clock source is glitch-free. PMC\_SR.MOSCSELS indicates when the switch sequence is done.

Setting PMC\_IMR.MOSCSELS triggers an interrupt to the processor.

The 8 to 24 MHz crystal oscillator can be bypassed by setting CKGR\_MOR.MOSCXTBY to accept an external Main clock on XIN (see [31.5.4. Bypassing the 8 to 24 MHz Crystal Oscillator\)](#page-384-0).

MOSCRCEN, MOSCSEL, MOSCXTEN and MOSCXTBY bits are located in the PMC Clock Generator Main Oscillator Register (CKGR\_MOR).

After a VDDBU power-on reset, the default configuration is MOSCRCEN = 1, MOSCXTEN = 0 and MOSCSEL = 0, allowing the 12 MHz RC oscillator to start as Main clock.

#### <span id="page-384-0"></span>**Figure 31-3. Main Clock Source Selection**



## **31.5.4 Bypassing the 8 to 24 MHz Crystal Oscillator**

Prior to bypassing the 8 to 24 MHz crystal oscillator, the external clock frequency provided on the XIN pin must be stable and within the values specified in the XIN clock characteristics. Refer to the section "Electrical Characteristics".

The sequence to bypass the crystal oscillator is as follows:

- 1. Ensure that an external clock is connected on XIN.
- 2. Enable the bypass by setting CKGR\_MOR.MOSCXTBY.
- 3. Disable the 8 to 24 MHz crystal oscillator by clearing CKGR\_MOR.MOSCXTEN.

#### **31.5.5 Main Frequency Counter**

The main frequency counter measures the Main RC oscillator and the Main crystal oscillator against TD\_SLCK and is managed by CKGR\_MCFR.

During the measurement period, the main frequency counter increments at the speed of the clock defined by CKGR\_MCFR.CCSS.

A measurement is started in the following cases:

- When CKGR\_MCFR.RCMEAS is written to '1'.
- When the 12 MHz RC oscillator is selected as the source of the Main clock and when this oscillator becomes stable (i.e., when MOSCRCS is set)
- When the 8 to 24 MHz crystal oscillator is selected as the source of the Main clock and when this oscillator becomes stable (i.e., when MOSCXTS is set)
- When the Main clock source selection is modified

The measurement period ends at the 16th falling edge of the Slow clock, CKGR\_MCFR.MAINFRDY is set and the counter stops counting. Its value can be read in the CKGR\_MCFR.MAINF and gives the number of Main clock cycles during 16 periods of Slow clock, so that the frequency of the 12 MHz RC oscillator or the crystal oscillator can be determined.





## **31.5.6 Switching Main Clock Between the RC Oscillator and the Crystal Oscillator**

When switching the source of the Main clock between the RC oscillator and the crystal oscillator, both oscillators must be enabled. After completion of the switch, the unused oscillator can be disabled.

If switching to the crystal oscillator, a check must be carried out to ensure that the oscillator is present and that its frequency is valid. Follow the sequence below:

- 1. Enable the crystal oscillator by setting CKGR\_MOR.MOSCXTEN. Configure the CKGR\_MOR. MOSCXTST field with the crystal oscillator start-up time as defined in the section "Electrical Characteristics".
- 2. Wait for PMC\_SR.MOSCXTS flag to rise, indicating the end of a start-up period of the crystal oscillator.
- 3. Select the crystal oscillator as the source clock of the frequency meter by setting CKGR\_MCFR.CCSS
- 4. Initiate a frequency measurement by setting CKGR\_MCFR.RCMEAS.
- 5. Read CKGR\_MCFR.MAINFRDY until its value equals 1.
- 6. Read CKGR\_MCFR.MAINF and compute the value of the crystal frequency.
	- If the MAINF value is valid, the Main clock can be switched to the crystal oscillator.

## **31.6 Divider and PLLA Block**

The following figure shows the block diagram of the divider and PLLA block.

#### **Figure 31-5. Divider and PLLA Block Diagram**



## **31.6.1 Divider and Phase Lock Loop Programming**

PLLA is enabled when CKGR\_PLLAR.DIVA set to '1'.

Whenever the PLLA is re-enabled or one of its parameters is changed, PMC\_SR.LOCKA is automatically cleared. The values written in the PLLACOUNT field in the Clock Generator PLLA register (CKGR\_PLLAR) are loaded in the PLLA counter. The PLLA counter then decrements at the speed of the Slow clock until it reaches 0. At this time, PMC\_SR.LOCKA is set and can trigger an interrupt to the processor. The user has to load the number of Slow clock cycles required to cover the PLLA transient time into CKGR\_PLLACOUNT.

The PLLA clock must be divided by 2 by writing PMC\_MCKR.PLLADIV2, if the ratio between Processor clock (PCK) and MCK is  $3$  (MDIV =  $3$ ).

## **31.7 UTMI PLL Clock**

The source of the UTMI PLL (UPLL) is the Main clock (MAINCK). MAINCK must select the Main crystal oscillator to meet the frequency accuracy required by USB.

The crystal frequency selection among 12, 16 or 24 MHz must be configured to the correct value in the field SFR\_UTMICKTRIM.FREQ, in order to apply the correct multiplier, x40, x30 or x20, respectively.

#### **Figure 31-6. UTMI PLL Block Diagram**



Whenever the UTMI PLL is enabled by writing UPLLEN in the UTMI Clock register (CKGR\_UCKR), PMC\_SR.LOCKU is automatically cleared. The values written in CKGR\_UCKR.UPLLCOUNT are loaded in the UTMI PLL counter. The UTMI PLL counter then decrements at the speed of the Slow clock divided by 8 until it reaches 0. At this time, the PMC\_SR.LOCKU is set in and can trigger an interrupt to the processor. The user has to load the number of Slow clock cycles required to cover the UTMI PLL transient time into CKGR\_UCKR.UPLLCOUNT.

## **31.8 Audio PLL**

The Audio PLL is a high-resolution fractional-N digital PLL specifically designed for low jitter operation.

In audio applications, the CLK\_AUDIO output pin typically serves as the Main System Bus clock frequency generator for external components such as Audio DAC, Audio ADCs, or Audio Codecs, thus saving one crystal on the board.

The reference clock of the Audio PLL is the fast crystal oscillator. The PLL core operating frequency is defined as:

$$
f_{\text{AUDIOCORECLK}} = f_{\text{ref}} \left( \text{ND} + 1 + \frac{\text{FRACR}}{2^{22}} \right)
$$

where f<sub>ref</sub> is the frequency of the main crystal oscillator. Refer to the section "PLL Characteristics" for the limits of fAUDIOCORECLK.

The PLL core features two post-dividers enabling the generation of two output clock signals, AUDIOPLLCLK and AUDIOPINCLK. AUDIOPLLCLK is dedicated to the PMC and can be sent to the GCLK input of peripherals or to the Programmable clock outputs PCKx. AUDIOPINCLK is dedicated to driving the external audio pin CLK\_AUDIO .

The AUDIOPLLCLK frequency is defined by the following formula:

$$
f_{\text{AUDIOPLLCLK}} = \frac{f_{\text{AUDIOCORECLK}}}{(\text{QDPMC} + 1)}
$$

The AUDIOPINCLK frequency is defined by the following formula:

 $f$ AUDIOPINCLK  $f$ AUDIOCORECLK  $(DIV \times QDAUDIO)$ 

The typical programming sequence of the audio PLL is the following:

- 1. Disable the PLL by writing '0' in bits PLLEN and RESETN in the Audio PLL Control register 0 (PMC\_AUDIO\_PLL0).
- 2. Release the reset of the PLL by writing '1' in PMC\_AUDIO\_PLL0.RESETN.
- 3. Configure the PLL frequency by writing QDPMC and ND in PMC\_AUDIO\_PLL0, QDAUDIO, DIV and FRACR in PMC\_AUDIO\_PLL1. ND and FRACR must be configured so as to set AUDIOCORECLK frequency in its authorized range. Refer to the "Electrical Characteristics" section.
- 4. Enable the PLL by writing '1' in PMC\_AUDIO\_PLL0.PLLEN, PMC\_AUDIO\_PLL0.PADEN and PMC\_AUDIO\_PLL0.PMCEN.
- 5. Wait for the start-up time of this PLL. Refer to the "Electrical Characteristics" section.
- 6. If needed, ND or FRACR can be adjusted at any time. The typical frequency settling time of this PLL is indicated in the "Electrical Characteristics" section.

## **Figure 31-7. Audio PLL**



# **32. Power Management Controller (PMC)**

## **32.1 Description**

The Power Management Controller (PMC) optimizes power consumption by controlling all system and user peripheral clocks. The PMC enables/disables the clock inputs to many of the peripherals and the Core.

## **32.2 Embedded Characteristics**

The Power Management Controller provides the following clocks:

- Main System Bus Clock (MCK)—programmable from a few hundred Hz to the maximum operating frequency of the device. It is available to the modules running permanently.
- Processor Clock (PCK)—must be switched off when processor is entering Idle mode
- HS USB Device Clock (UDPCK)
- H64MX Matrix Clock (MCK) and H32MX Matrix Clock (MCK or MCK/2)
- Peripheral Clocks—provided to the embedded peripherals and independently controllable
- Programmable Clock Outputs—can be selected from the clocks provided by the Clock Generator and driven on the PCKx pins
- Generic Clock (GCLK)—for peripherals that can accept a second clock source
- Asynchronous Partial Wake-up—for FLEXCOMx, SPIx, TWIx, UARTx and ADC

## **32.3 Block Diagram**

**Figure 32-1. General Clock Block Diagram**



## **32.4 Main System Bus Clock Controller**

The Main System Bus Clock Controller provides selection and division of the Main System Bus clock (MCK). MCK is the source clock of the peripheral clocks.

The Main System Bus clock is selected from one of the clocks provided by the Clock Generator. Selecting the Slow clock provides a Slow clock signal to the whole device. Selecting the Main clock saves power consumption of the PLLs.

The Main System Bus Clock Controller is made up of a clock selector and a prescaler. It also contains a Main System Bus clock divider which allows the processor clock to be faster than the Main System Bus clock.

The Main System Bus clock selection is made by writing the CSS (Clock Source Selection) field in the Main System Bus Clock register (PMC\_MCKR). The prescaler supports the division by a power of 2 of the selected clock between 1 and 64, and the division by 6. PMC\_MCKR.PRES programs the prescaler.

**Note:**  It is forbidden to modify MDIV and CSS at the same access. Each field must be modified separately with a wait for MCKRDY flag between the first field modification and the second field modification.

Each time PMC\_MCKR is written to define a new Main System Bus clock, PMC\_SR.MCKRDY is cleared. It reads 0 until the Main System Bus clock is established. Then, MCKRDY is set and can trigger an interrupt to the processor. This feature is useful when switching from a high-speed clock to a lower one to inform the software when the change is actually done.

#### **Figure 32-2. Main System Bus Clock Controller**



## **32.5 Processor Clock Controller**

The PMC features a Processor Clock (PCK) Controller that implements the processor Idle mode.

The Processor clock can be disabled by executing the WFI (WaitForInterrupt) processor instruction or the WFE (WaitForEvent) processor instruction while LPM is at 0 in the PMC Fast Startup Mode register (PMC\_FSMR).

The Processor clock can be disabled by writing the PMC System Clock Disable Register (PMC\_SCDR). The status of this clock (at least for debug purposes) can be read in the PMC System Clock Status Register (PMC\_SCSR).

The Processor clock is enabled after a reset and is automatically re-enabled by any enabled interrupt. The processor Idle mode is entered by disabling the Processor clock, which is automatically re-enabled by any enabled fast or normal interrupt, or by the reset of the product.

When processor Idle mode is entered, the current instruction is finished before the clock is stopped, but this does not prevent data transfers from other hosts of the system bus.

## **32.6 Matrix Clock Controller**

The system Bus Matrix and H64MX 64-bit Matrix clocks are MCK.

The H32MX 32-bit matrix clock is to be configured as MCK if MCK does not exceed 83 MHz (refer to "Main System Bus Clock Characteristics" in the section "Electrical Characteristics"); otherwise, this clock is to be configured as MCK/2. Selection is done with H32MXDIV in the PMC Main System Bus Clock register.

#### **Figure 32-3. H32MX 32-bit Matrix Clock Configuration**



## **32.7 Programmable Clock Controller**

The PMC controls three signals to be outputs on external pins PCKx. Each signal can be independently programmed via the Programmable Clock registers (PMC\_PCKx).

PCKx can be independently selected between the Slow clock (TD\_SLCK), the Main System Bus clock (MCK), the PLLACK, the UTMI PLL output, the Main clock and the AUDIO PLL (AUDIOPLLCLK) output by writing PMC\_PCKx.CSS. Each output signal can also be divided by a factor between 1 and 256 by writing PMC\_PCKx.PRES.

Each output signal can be enabled and disabled by writing a '1' in the corresponding bits, PMC\_SCER.PCKx and PMC\_SCDR.PCKx, respectively. The status of each active programmable output clocks is given in PMC\_SCSR.PCKx.

The status flag PMC\_SR.PCKRDYx indicates that the Programmable clock programmed in PMC\_PCKx is ready.

As the Programmable Clock Controller does not implement glitch prevention when switching clocks, the PCKx must be disabled before any configuration change (clock source and prescaler) and must be re-enabled after the change is performed.

## **32.8 Core and Bus Independent Clocks for Peripherals**

The following table lists the peripherals that can operate while the core, bus and peripheral clock frequencies are modified, thus providing communications at a bit rate which is independent for the core/bus/peripheral clock. This mode of operation is possible by using the internally generated independent clock sources.



## **Table 32-1. Clock Assignments**

## **32.9 Peripheral and Generic Clock Controller**

The PMC controls the clocks of the embedded peripherals by means of the Peripheral Control register (PMC\_PCR). With this register, the user can enable and disable the different clocks used by the peripherals:

- Peripheral clocks (periph\_clk[..]), routed to every peripheral and derived from the Main System Bus clock (MCK), and
- Generic clocks (GCLK[PID]), routed to selected peripherals only (refer to the Peripheral Identifiers table in section Peripherals). These clocks are independent of the core and bus clocks (PCK, MCK and Periph\_clk[PID]).

To configure a peripheral's clocks, PMC\_PCR.CMD must be written to '1' and PMC\_PCR.PID must be written with the index of the corresponding peripheral.

The GCLK[PID] clocks are generated by selection and division of the following sources: TD\_SLCK, MAINCK, UPLLCKDIV, PLLACK, AUDIOCKDIV and MCK. The source clock is selected by writing PMC\_PCR.GCKCSS and the source clock divider is configured by writing PMC\_PCR.GCKDIV. To apply a clock source selection and division factor, PID, CMD and GCKDIV, GCKCSS must be written in a single operation.

As the Generic Clock Controller (GCLK[PID]) does not implement glitch prevention when switching clocks, the GCLK[PID] must be disabled (PMC\_PCR.GCKEN=0) before any configuration change (clock source and prescaler) and must be re-enabled after the change is performed.

The peripheral clock (periph clk[..]) can be enabled or disabled by writing PMC PCR.EN.

The user can also enable and disable these clocks by configuring the Peripheral Clock Enable (PMC\_PCERx) and Peripheral Clock Disable (PMC\_PCDRx) registers. The status of the peripheral clock activity can be read in the Peripheral Clock Status registers (PMC\_PCSRx).

When a peripheral or a generic clock is disabled, it is immediately stopped. These clocks are disabled after a reset.

To stop a peripheral clock, the application software must wait until the peripheral has executed its last programmed operation before disabling the clock. This is to avoid data corruption or erroneous behavior of the system.

For a peripheral clock (periph clk[..]), the bit number in PMC\_PCERx, PMC\_PCDRx, and PMC\_PCSRx is the Peripheral Identifier defined at the product level. The bit number corresponds to the interrupt source number assigned to the peripheral.

To read the current clock configuration of a peripheral, PMC\_PCR.CMD must be written to '0' and PMC\_PCR.PID must be written with the index of the corresponding peripheral regardless of the values of other fields. This write does not modify the configuration of the peripheral. The PMC\_PCR can then be read to know the configuration status of the corresponding PID.

## **32.10 LCDC Clock Controller**

In order to have more flexibility on the pixel clock, the LCDC can use MCK, or MCKx2 if LCDCK is set in the PMC System Clock Enable Register (PMC\_SCER).

## **Figure 32-4. LCDCLK Clock Configuration**



## **32.11 ISC Clock Controller**

In order to have more flexibility on the pixel clock, the ISC can use MCK, or MCKx2 if ISCCK is set in the PMC System Clock Enable Register (PMC\_SCER).

## **Figure 32-5. ISCCLK Clock Configuration**



## **32.12 USB Device and Host Clocks**

The USB Device and Host High Speed ports (UDPHS and UHPHS) clocks are enabled by the corresponding PIDx bits in the Peripheral Clock Enable register (PMC\_PCERx). To save power on this peripheral when they are not used, the user can set these bits in the Peripheral Clock Disable register (PMC\_PCDRx). Corresponding PIDx bits in the Peripheral Clock Status register (PMC\_PCSRx) give the status of these clocks.

The PMC also provides the clocks UHP48M and UHP12M to the USB Host OHCI. The USB Host OHCI clocks are controlled by PMC\_SCER.UHP. To save power on this peripheral when they are not used, the user can set PMC\_SCDR.UHP. PMC\_SCSR.UHP gives the status of this clock. The USB host OHCI requires both the 12/48 MHz signal and the Main System Bus clock. The USBDIV field in the USB Clock register (PMC USB) is to be programmed to 9 (division by 10) for normal operations.

To further reduce power consumption the user can stop the UTMI PLL. In this case USB high-speed operations are not possible. Nevertheless, as the USB OHCI Input clock can be selected with PMC\_USB.USBS (PLLA or UTMI PLL), OHCI full-speed operation remains possible.

The user must program the USB OHCI Input clock and the USBDIV divider in the PMC\_USB register to generate a 48 MHz and a 12 MHz signal with an accuracy of ±0.25%.

The USB clock input is to be defined according to main oscillator via the FREQ field in the UTMI Clock Trimming register (SFR\_UTMICKTRIM). Refer to the section "Special Function Registers (SFR)". This input clock can be 12, 16, or 24 MHz.

## **32.13 DDR2/LPDDR/LPDDR2 Clock Controller**

The PMC controls the clocks of the DDR memory.

The DDR clock can be enabled and disabled with PMC\_SCER.DDRCK and PMC\_SDER.DDRCK, respectively. At reset, the DDR clock is disabled to reduce power consumption.

If PMC\_MCKR.MDIV = 0 (PCK = MCK), the DDR clock is not available.

To reduce PLLA power consumption, the user can choose UPLLCK as an input clock for the system. In this case, the DDR Controller can drive LPDDR or LPDDR2 at up to 120 MHz.

## **32.14 Fast Start-up from Ultra-Low-Power 0 (ULP0) Mode**

In Ultra-Low-power 0 (ULP0) mode, the Main clock (MAINCK) must be running, thus either the 12 MHz crystal oscillator or the Fast RC oscillator must be enabled. The lowest power consumption that can be achieved in ULP0 mode, can be obtained when dividing the selected oscillator frequency by 64 by writing PMC\_MCKR.PRES to 6. Any interrupt exits the system from ULP0 mode. The software must write PMC\_MCKR.PRES to 1 to provide MCK with

the fastest clock. If the PLL is used, the start-up procedure must be done prior to writing PMC\_MCKR.PRES to 1. The following figure illustrates an example of start-up phase from ULP0 mode without use of PLL.



#### **Figure 32-6. Fast Start-up from ULP0 Mode**

**AWARNING** The duration of the WKUPx pins active level must be greater than four MAINCK cycles.

## **32.15 Fast Start-up from Ultra-Low-Power 1 (ULP1) Mode**

The device allows the processor to restart in less than 10 μs while the device exits Ultra-Low-power 1 (ULP1) mode only if the C-code function managing the ULP1 mode entry and exit is linked to and executed from on-chip SRAM.

Prior to instructing the device to enter ULP1 mode, the RC oscillator must be selected as the Main System Bus clock source (PMC\_MCKR.CSS must be written to 1, wait for PMC\_SR.MCKRDY to be set) and the internal sources of wake-up must be cleared. In addition, it must be checked that none of the enabled external wake-up inputs (WKUP) hold an active polarity.

The system enters ULP1 mode either by setting CKGR\_MOR.WAITMODE, or by executing the WaitForEvent (WFE) instruction of the processor while PMC\_FSMR.LPM is at 1. Immediately after setting WAITMODE or using the WFE instruction, wait for PMC\_SR.MCKRDY to be set. See the following figure.

# **SAMA5D2 Series Power Management Controller (PMC)**





A fast start-up is enabled upon any of the following events:

- detection of a programmed level on one of the nine wake-up inputs (WKUP, PIOBUx)
- an active alarm from the RTC
- a resume from the USB Controller
- SDMMC card detect
- backup UART (RXLP) received character comparison match
- an analog comparison (ACC)
- any asynchronous partial wake-up event coming from TWI, FLEXCOMx, SPI, ADC

The polarity of the nine wake-up inputs is programmable by writing the PMC Fast Startup Polarity register (PMC\_FSPR). All the fast restart event sources except asynchronous partial wake-up can be individually enabled/ disabled by writing in PMC\_FSMR. Asynchronous partial wake-up events can be individually enabled/disabled by writing in PMC\_SLPWK\_ERx/PMC\_SLPWK\_DRx (see [Asynchronous Partial Wake-up](#page-396-0)).

The fast start-up circuitry, as shown in the following figure, is fully asynchronous and provides a fast start-up signal to the PMC. As soon as the fast start-up signal is asserted, the embedded 12 MHz RC oscillator restarts automatically.
#### **Figure 32-8. Fast Start-up Circuitry**



The PMC user interface does not provide the source of the fast start-up, but the user can recover this information by reading the PIO Controller and the status registers of the RTC, ACC, RXLP, and USB Controller.

### **32.16 Asynchronous Partial Wake-up**

#### **32.16.1 Description**

The asynchronous partial wake-up wakes up a peripheral in a fully asynchronous way when activity is detected on the communication line. The asynchronous partial wake-up function automatically manages the peripheral clock. It reduces overall power consumption of the sys- tem by clocking peripherals only when needed.

Asynchronous partial wake-up can be enabled in ULP1 mode or in Active mode.

Only the following peripherals can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.

The peripheral selected for asynchronous partial wake-up must be first configured so that its clock is enabled by setting the appropriate PIDx bit in PMC\_PCERx.

#### **32.16.2 System Asynchronous Partial Wake-Up**

When the system is in ULP1 mode, all clocks of the system (except SLCK and TD\_SLCK) are stopped. When an asynchronous clock request from a peripheral occurs, the PMC partially wakes up the system to feed the clock only to this peripheral. The rest of the system is not fed with the clock, thus optimizing power consumption. Finally, depending on user-configurable conditions, the peripheral either wakes up the whole system if these conditions are met or stops the peripheral clock until the next clock request. If a wake-up request occurs, the Asynchronous Partial Wake-up mode is automatically disabled until the user instructs the PMC to enable asynchronous partial wake-up. This is done by setting PIDx in the PMC Asynchronous Partial Wake-Up Enable register (PMC\_SLPWK\_ER).





#### **32.16.2.1 Configuration Procedure**

Before configuring the asynchronous partial wake-up function of a peripheral, check that the peripheral clock is enabled (PMC\_PCSRx.PIDx must be set).

The procedure to enable the asynchronous partial wake-up function of a peripheral is the following:

- 1. Check that the corresponding PIDx bit in the PMC Asynchronous Partial Wake-Up Activity Status register (PMC\_SLPWK\_ASR) is cleared. This ensures that the peripheral has no activity in progress.
- 2. Enable the asynchronous partial wake-up function of the peripheral by writing a one to the corresponding PIDx bit in PMC\_SLPWK\_ER.
- 3. Check that the corresponding PIDx bit in PMC\_SLPWK\_ASR is cleared. This ensures that no activity has started during the enable phase.

If the PIDx bit is set, proceed to the next step.

If the PIDx bit is cleared, asynchronous partial wake-up mode is active for the peripheral. Before entering ULP1 mode, check that the AIP bit in the PMC Asynchronous Partial Wake-Up Activity In Progress register (PMC\_SLPWK\_AIPR) is cleared. This ensures that none of the peripherals has any activity in progress. The system can now be placed in ULP1 mode.

4. In PMC\_SLPWK\_ASR, if the corresponding PIDx bit is set, the asynchronous partial wake-up function must be immediately disabled by writing a one to the PIDx bit in the PMC Asynchronous Partial Wake-Up Disable register (PMC\_SLPWK\_DR). Wait for the end of peripheral activity before reinitializing the procedure.

#### **32.16.3 Asynchronous Partial Wake-Up of a Peripheral in Active Mode**

When the system is in Active mode, peripherals enabled for asynchronous partial wake-up have their respective clocks stopped until the peripherals request a clock. When a peripheral requests the clock, the PMC provides the clock without CPU intervention.

The triggering of the peripheral clock request depends on conditions which can be configured for each peripheral. If these conditions are met, the peripheral asserts a request to the PMC. The PMC disables the Asynchronous Partial Wake-up mode of the peripheral and provides the clock to the peripheral until the user instructs the PMC to re-enable partial wake-up on the peripheral. This is done by setting PIDx in PMC\_SLPWK\_ER.

If the conditions are not met, the peripheral clears the clock request and PMC stops the peripheral clock until the clock request is re-asserted by the peripheral.

**Note:**  When asynchronous partial wake-up of a peripheral is enabled and the core is running (system not in ULP1 mode), the peripheral must not be accessed before a wake-up of the peripheral is performed.

#### **Figure 32-10. Asynchronous Partial Wake-Up During Active Mode**



#### **32.16.3.1 Configuration Procedure**

Before configuring the asynchronous partial wake-up function of a peripheral, check that the peripheral clock is enabled (PMC\_PCSRx.PIDx must be set).

The procedure to enable the asynchronous partial wake-up function of a peripheral is the following:

- 1. Check that the corresponding PIDx bit in the PMC Asynchronous Partial Wake-Up Activity Status register (PMC\_SLPWK\_ASR) is cleared. This ensures that the peripheral has no activity in progress.
- 2. Enable the asynchronous partial wake-up function of the peripheral by writing a '1' to the corresponding PIDx bit in PMC\_SLPWK\_ER.
- 3. Check that the corresponding PIDx bit in PMC\_SLPWK\_ASR is cleared. This ensures that no activity has started during the enable phase.

If the PIDx bit is set, proceed to the next step.

If the PIDx bit is cleared, asynchronous partial wake-up mode is active for the peripheral. Before entering ULP1 mode, check that the AIP bit in the PMC Asynchronous Partial Wake-Up Activity In Progress register (PMC\_SLPWK\_AIPR) is cleared. This ensures that none of the peripherals has any activity in progress.

4. In PMC\_SLPWK\_ASR, if the corresponding PIDx bit is set, the asynchronous partial wake-up function must be immediately disabled by writing a one to the PIDx bit in the PMC Asynchronous Partial Wake-Up Disable register (PMC\_SLPWK\_DR). Wait for the end of peripheral activity before reinitializing the procedure.

#### **32.17 Main Crystal Oscillator Failure Detection**

The Main crystal oscillator failure detector monitors the 8 to 24 MHz crystal oscillator or ceramic resonator-based oscillator to identify a possible failure of this oscillator.

The clock failure detector can be enabled or disabled by configuring CKGR\_MOR.CFDEN. The detector is also disabled in either of the following cases:

- after a VDDCORE reset
- when the oscillator is disabled (CKGR\_MOR.MOSCXTEN = 0)

A failure is detected by means of a counter incrementing on the main oscillator clock edge and detection logic is triggered by the 32 kHz generated by the 64 kHz (typical) RC oscillator. This oscillator is automatically enabled when CKGR\_MOR.CFDEN = 1.

The counter is cleared when the 32 kHz generated by the 64 kHz (typical) RC oscillator clock signal is low, and enabled when the signal is high. Thus, the failure detection time is one RC oscillator period. If, during the high level period of the 32 kHz generated by the 64 kHz (typical) RC oscillator clock signal, less than eight 8 to 24 MHz crystal oscillator clock periods have been counted, then a failure is reported.

If a failure of the Main clock is detected, PMC\_SR.CFDEV indicates a failure event and generates an interrupt if the corresponding interrupt source is enabled. The interrupt remains active until a read occurs in PMC\_SR. The user can know the status of the clock failure detection at any time by reading PMC\_SR.CFDS.

#### **Figure 32-11. Clock Failure Detection (Example)**



Note: Ratio of clock periods is for illustration purposes only.

If the 8 to 24 MHz crystal oscillator or ceramic resonator-based oscillator is selected as the source clock of MAINCK (CKGR\_MOR.MOSCSEL = 1), and if MCK source is PLLACK or UPLLCK (PMC\_MCKR.CSS = 2 or 3), a clock failure detection automatically forces MAINCK to be the source clock for the Main System Bus clock (MCK). Then, regardless of the PMC configuration, a clock failure detection automatically forces the 12 MHz RC oscillator to be the source clock for MAINCK. If this oscillator is disabled when a clock failure detection occurs, it is automatically re-enabled by the clock failure detection mechanism.

It takes two 32 kHz (typical) clock cycles to detect and switch from the 8 to 24 MHz crystal oscillator to the 12 MHz RC oscillator if the source Main System Bus clock (MCK) is Main clock (MAINCK), or three 32 kHz (typical) cycles if the source of MCK is PLLACK or UPLLCK.

A clock failure detection activates a fault output that is connected to the Pulse Width Modulator (PWM) Controller. With this connection, the PWM controller is able to force its outputs and to protect the driven device, if a clock failure is detected.

The user can know the status of the clock failure detector at any time by reading PMC\_SR.FOS.

This fault output remains active until the defect is detected and until it is cleared by FOCLR in the PMC Fault Output Clear register (PMC\_FOCR).

### **32.18 32.768 kHz Crystal Oscillator Frequency Monitor**

The frequency of the 32.768 kHz crystal oscillator can be monitored by means of logic driven by the 12 MHz RC oscillator known as a reliable clock source. This function is enabled by configuring CKGR\_MOR.XT32KFME.

The error flag XT32KERR in PMC\_SR is asserted when the 32.768 kHz crystal oscillator frequency is out of the ±10% nominal frequency value (i.e., 32.768 kHz). The error flag can be cleared only if the Slow clock frequency monitoring is disabled.

The monitored clock frequency is declared invalid if at least four consecutive clock period measurement results are over the nominal period ±10%.

Due to the possible frequency variation of the embedded 12 MHz RC oscillator acting as reference clock for the monitor logic, any Slow clock crystal frequency deviation over ±10% of the nominal frequency is systematically reported as an error by means of PMC\_SR.XT32KERR. Between -1% and -10% and +1% and +10%, the error is not systematically reported.

Thus, only a crystal running at a 32.768 kHz frequency ensures that the error flag is not asserted. The permitted drift of the crystal is 10000 ppm (1%), which allows any standard crystal to be used.

The error flag can be defined as an interrupt source of the PMC by setting PMC\_IER.XT32KERR.

#### **32.19 Programming Sequence**

- 1. If the 8 to 24 MHz crystal oscillator is not required, PLL can be directly configured (begin with Step 6. or Step 7.) else this oscillator must be started (begin with Step 2.).
- 2. Enable the 8 to 24 MHz crystal oscillator by setting CKGR\_MOR.MOSCXTEN. The user can define a start-up time. This can be achieved by writing a value in CKGR\_MOR.MOSCXTST. Once this register has been correctly configured, the user must wait for PMC\_SR.MOSCXTS to be set. This can be done either by polling MOSCXTS or by waiting for the interrupt line to be raised if the associated interrupt source (MOSCXTS) has been enabled in PMC\_IER.
- 3. Switch the MAINCK to the 8 to 24 MHz crystal oscillator by setting CKGR\_MOR.MOSCSEL.
- 4. Wait for PMC\_SR.MOSCSELS to be set to ensure the switchover is complete.
- 5. Check the Main clock frequency: The Main clock frequency can be measured via CKGR\_MCFR.

Read CKGR\_MCFR until CKGR\_MCFR.MAINFRDY is set, after which the user can read CKGR\_MCFR.MAINF by performing an additional read. This provides the number of Main clock cycles that have been counted during a period of 16 Slow clock cycles.

If MAINF = 0, switch the MAINCK to the 12 MHz RC oscillator by clearing CKGR\_MOR.MOSCSEL. If MAINF  $\neq$ 0, proceed to Step 6.

6. Set the PLLA and divider (if not required, proceed to Step 7.) All parameters needed to configure PLLA and the divider are located in CKGR\_PLLAR.

The MULA field is the PLLA multiplier factor. This parameter can be programmed between 0 and 127. If MULA is cleared, PLLA is turned off, otherwise the PLLA output frequency is PLLA input frequency multiplied by (MULA + 1).

The PLLACOUNT field specifies the number of Slow clock cycles before PMC\_SR.LOCKA is set after CKGR\_PLLAR has been written.

Once CKGR\_PLLAR has been written, the user must wait for PMC\_SR.LOCKA to be set. This can be done either by polling LOCKA in PMC\_SR or by waiting for the interrupt line to be raised if the associated interrupt source (LOCKA) has been enabled in PMC\_IER. All parameters in CKGR\_PLLAR can be programmed in a single write operation. If at some stage parameter MULA or DIVA is modified, LOCKA goes low to indicate that PLLA is not yet ready. When PLLA is locked, LOCKA is set again.

The user must wait for the LOCKA to be set before using the PLLA output clock.

7. Set High-speed PLL (UPLL) for UTMI.

The UTMI PLL is enabled by setting CKGR\_UCKR.UPLLEN. The PLL start-up time is configured by writing a value in CKGR\_UCKR.PLLCOUNT.

Once this register has been correctly configured, the user must wait for PMC\_SR.LOCKU to be set. This can be done either by polling LOCKU in PMC\_SR or by waiting for the interrupt line to be raised if the associated interrupt source (LOCKU) has been enabled in PMC\_IER.

8. Select Main System Bus Clock and Processor Clock

The Main System Bus clock and the Processor clock are configurable via PMC\_MCKR.

The CSS field is used to select the clock source of the Main System Bus clock and Processor clock dividers. By default, the selected clock source is the Main clock.

The PRES field is used to define the Processor clock and Main System Bus clock prescaler. The user can choose between different values from 1 to 256). Prescaler output is the selected clock source frequency divided by the PRES value.

The MDIV field is used to define the Main System Bus clock divider. It is possible to choose between different values (0, 1, 2, 3). The Main System Bus clock output is Processor clock frequency divided by 1, 2, 3 or 4, depending on the value programmed in MDIV.

The PMC PLLA clock input must be divided by 2 by writing the PLLADIV2 if MDIV is set to 3.

By default, MDIV and PLLLADIV2 are cleared, which indicates that Processor clock is equal to the Main System Bus clock.

Once PMC\_MCKR has been written, the user must wait for PMC\_SR.MCKRDY to be set. This can be done either by polling MCKRDY in PMC\_SR or by waiting for the interrupt line to be raised if the associated interrupt source (MCKRDY) has been enabled in PMC\_IER.

PMC\_MCKR must not be programmed in a single write operation. The programming sequence for PMC\_MCKR is the following:

If a new value for CSS field corresponds to PLL clock,

- a. Program PMC\_MCKR.PRES.
- b. Wait for PMC\_SR.MCKRDY to be set.
- c. Program PMC\_MCKR.MDIV.
- d. Wait for PMC\_SR.MCKRDY to be set.
- e. Program PMC\_MCKR.CSS.
- f. Wait for PMC\_SR.MCKRDY to be set.
- If a new value for CSS field corresponds to Main clock or Slow clock,
- a. Program PMC\_MCKR.CSS.
- b. Wait for PMC\_SR.MCKRDY to be set.
- c. Program PMC\_MCKR.PRES.
- d. Wait for PMC\_SR.MCKRDY to be set.

If CSS, MDIV or PRES are modified at some stage, MCKRDY goes low to indicate that the Main System Bus clock and the Processor clock are not yet ready. The user must wait for the MCKRDY bit to be set again before using the Main System Bus and Processor clocks.

**Note:**  If PLLA clock was selected as the Main System Bus clock and the user decides to modify it by writing in CKGR\_PLLR, the MCKRDY flag goes low while PLL is unlocked. Once PLL is locked again, LOCKA goes high and MCKRDY is set.

While PLL is unlocked, the Main System Bus clock selection is automatically changed to Slow clock. For further information, see [Clock Switching Waveforms.](#page-403-0)

Code Example:

write\_register(PMC\_MCKR,0x00000001)

wait (MCKRDY=1)

write\_register(PMC\_MCKR,0x00000011)

wait (MCKRDY=1)

The Main System Bus clock is Main clock divided by 2.

The Processor clock is the Main System Bus clock.

9. Select Programmable Clocks

Programmable clocks can be enabled and/or disabled via PMC\_SCER and PMC\_SCDR. Three programmable clocks can be used. PMC\_SCSR indicates which programmable clock is enabled. By default all programmable clocks are disabled.

PMC\_PCKx registers are used to configure programmable clocks.

The PMC\_PCKx.CSS field selects the programmable clock divider source. Five clock options are available: Main clock, Slow clock, Main System Bus clock, PLLACK, UPLLCK. The Slow clock is the default clock source.

The PRES field is used to control the programmable clock prescaler. It is possible to choose among different values (from 1 to 256). Programmable clock output is prescaler input divided by PRES parameter. By default, the PRES value is cleared which means that PCKx is equal to Slow clock.

Once the PMC\_PCKx register has been configured, the corresponding programmable clock must be enabled and the user is constrained to wait for PMC\_SR.PCKRDYx to be set. This can be done either by polling PMC\_SR.PCKRDYx or by waiting for the interrupt line to be raised if the associated interrupt source

(PCKRDYx) has been enabled in PMC\_IER. All parameters in PMC\_PCKx can be programmed in a single write operation.

If the CSS and PRES parameters are to be modified, the corresponding programmable clock must be disabled first. The parameters can then be modified. Once this has been done, the user must re-enable the programmable clock and wait for PCKRDYx to be set.

10. Enable Peripheral Clocks Once all of the previous steps have been completed, the peripheral clocks can be enabled and/or disabled via PMC\_PCERx and PMC\_PCDRx.

## **32.20 Clock Switching Details**

#### **32.20.1 Main System Bus Clock Switching Timings**

The following tables give the worst case timings required for the Main System Bus clock to switch from one selected clock to another one. This is in the event that the prescaler is deactivated. When the prescaler is activated, an additional time of 64 clock cycles of the new selected clock has to be added.

#### **Table 32-2. Clock Switching Timings (Worst Case)**



**Note:**  PLL designates either the PLLA or the UPLL Clock. PLLCOUNT designates either PLLACOUNT or UPLLCOUNT.





<span id="page-403-0"></span>



### **32.21 Register Write Protection**

To prevent any single software error from corrupting PMC behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the PMC Write Protection Mode register (PMC\_WPMR).

If a write access to a write-protected register is detected, the WPVS bit in the PMC Write Protection Status register (PMC\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading PMC\_WPSR.

The following registers can be write-protected:

- [PMC System Clock Enable Register](#page-410-0)
- [PMC System Clock Disable Register](#page-412-0)
- [PMC Peripheral Clock Enable Register 0](#page-416-0)
- [PMC Peripheral Clock Disable Register 0](#page-417-0)
- [PMC Clock Generator Main Oscillator Register](#page-420-0)
- [PMC Clock Generator Main Clock Frequency Register](#page-422-0)
- [PMC Clock Generator PLLA Register](#page-423-0)
- [PMC Main System Bus Clock Register](#page-424-0)
- [PMC USB Clock Register](#page-426-0)
- [PMC Programmable Clock Register](#page-427-0)
- [PMC Fast Startup Polarity Register](#page-433-0)
- [PMC Fast Startup Mode Register](#page-434-0)
- [PLL Charge Pump Current Register](#page-437-0)
- [PMC Asynchronous Partial Wake-Up Enable Register 0](#page-445-0)
- [PMC Asynchronous Partial Wake-Up Disable Register 1](#page-450-0)
- [PMC Asynchronous Partial Wake-Up Enable Register 1](#page-449-0)
- [PMC Asynchronous Partial Wake-Up Disable Register 1](#page-450-0)
- [PMC Asynchronous Partial Wake-Up Control Register](#page-454-0)

# **SAMA5D2 Series Power Management Controller (PMC)**

# **32.22 Register Summary**









#### <span id="page-410-0"></span>**32.22.1 PMC System Clock Enable Register**

**Name:** PMC\_SCER<br>Offset: 0x0000 0x0000 **Reset:**  – **Property:**  Write-only

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



#### **Bit 18 – ISCCK** ISC Clock Enable



#### **Bits 8, 9, 10 – PCKx** Programmable Clock x Output Enable



#### **Bit 7 – UDP** USB Device Clock Enable



#### **Bit 6 – UHP** USB Host OHCI Clocks Enable



#### **Bit 3 – LCDCK** MCK2x Clock Enable

MCK2x is selected as LCD Pixel source clock if LCDC LCDCFG0.CLKSEL = 1.



#### **Bit 2 – DDRCK** DDR Clock Enable



#### <span id="page-412-0"></span>**32.22.2 PMC System Clock Disable Register**

**Name:** PMC\_SCDR<br>Offset: 0x0004 0x0004 **Reset:** –<br>**Property:** Write-only **Property:** 

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



#### **Bit 18 – ISCCK** ISC Clock Disable



#### **Bits 8, 9, 10 – PCKx** Programmable Clock x Output Disable



#### **Bit 7 – UDP** USB Device Clock Enable



#### **Bit 6 – UHP** USB Host OHCI Clock Disable



#### **Bit 3 – LCDCK** MCK2x Clock Disable



#### **Bit 2 – DDRCK** DDR Clock Disable



0 No effect.





# **SAMA5D2 Series Power Management Controller (PMC)**



#### <span id="page-414-0"></span>**32.22.3 PMC System Clock Status Register**

#### **Bit 18 – ISCCK** ISC Clock Status



#### **Bits 8, 9, 10 – PCKx** Programmable Clock x Output Status



#### **Bit 7 – UDP** USB Device Port Clock Status



#### **Bit 6 – UHP** USB Host Port Clock Status



#### **Bit 3 – LCDCK** MCK2x Clock Status

MCK2x is selected as LCD Pixel source clock if LCDC LCDCFG0.CLKSEL = 1.



#### **Bit 2 – DDRCK** DDR Clock Status







#### <span id="page-416-0"></span>**32.22.4 PMC Peripheral Clock Enable Register 0**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



#### **Bits 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – PIDx**  Peripheral Clock x Enable

PID2 to PID31 refer to identifiers as defined in section "Peripheral Identifiers". Other peripherals can be enabled in PMC\_PCER1.

Programming the control bits of the Peripheral ID that are not implemented has no effect on the behavior of the PMC. **Value Description**



#### <span id="page-417-0"></span>**32.22.5 PMC Peripheral Clock Disable Register 0**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



**Bits 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – PIDx**  Peripheral Clock x Disable

PID2 to PID31 refer to identifiers as defined in section "Peripheral Identifiers". Other peripherals can be disabled in PMC\_PCDR1.



#### <span id="page-418-0"></span>**32.22.6 PMC Peripheral Clock Status Register 0**





**Bits 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – PIDx**  Peripheral Clock x Status

PID2 to PID31 refer to identifiers as defined in section "Peripheral Identifiers". Other peripherals status can be read in PMC\_PCSR1.





#### <span id="page-419-0"></span>**32.22.7 PMC UTMI Clock Configuration Register**

Reset

#### **Bits 31:28 – BIASCOUNT[3:0]** UTMI BIAS Start-up Time

Specifies the number of slow clock cycles for the UTMI BIAS start-up time.

#### **Bits 23:20 – UPLLCOUNT[3:0]** UTMI PLL Start-up Time

Specifies the number of slow clock cycles multiplied by 8 for the UTMI PLL start-up time.

#### **Bit 16 – UPLLEN** UTMI PLL Enable

When UPLLEN is set, the LOCKU flag is set once the UTMI PLL start-up time is achieved.



#### <span id="page-420-0"></span>**32.22.8 PMC Clock Generator Main Oscillator Register**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



**Bit 26 – XT32KFME** 32.768 kHz Crystal Oscillator Frequency Monitoring Enable



#### **Bit 25 – CFDEN** Clock Failure Detector Enable



#### **Bit 24 – MOSCSEL** Main Clock Oscillator Selection



#### **Bits 23:16 – KEY[7:0]** Password



#### **Bits 15:8 – MOSCXTST[7:0]** 8 to 24 MHz Crystal Oscillator Start-up Time

Specifies the number of Slow clock cycles multiplied by 8 for the crystal oscillator start-up time.

#### **Bit 5 – ONE** Must Be Set to 1

Bit 5 must always be set to 1.

#### **Bits 4, 6 – ZERO** Must Be Set to 0

Bits 4 and 6 must always be configured to 0.

# **SAMA5D2 Series Power Management Controller (PMC)**

#### **Bit 3 – MOSCRCEN** 12 MHz RC Oscillator Enable

When MOSCRCEN is set, the MOSCRCS flag is set once the RC oscillator start-up time is achieved.



#### **Bit 2 – WAITMODE** Wait Mode Command



#### **Bit 1 – MOSCXTBY** 8 to 24 MHz Crystal Oscillator Bypass

When MOSCXTBY is set, the MOSCXTS flag in PMC SR is automatically set.

Clearing MOSCXTEN and MOSCXTBY bits resets the MOSCXTS flag.

When Main Oscillator Bypass is disabled (MOSCXTBY = 0), the MOSCXTS flag must be read as 0 in PMC\_SR prior to enabling the main crystal oscillator (MOSCXTEN = 1).



#### **Bit 0 – MOSCXTEN** 8 to 24 MHz Crystal Oscillator Enable

A crystal must be connected between XIN and XOUT.

When MOSCXTEN is set, the MOSCXTS flag is set once the crystal oscillator start-up time is achieved.



# **SAMA5D2 Series Power Management Controller (PMC)**

#### <span id="page-422-0"></span>**32.22.9 PMC Clock Generator Main Clock Frequency Register**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



#### **Bit 24 – CCSS** Counter Clock Source Selection



#### **Bit 20 – RCMEAS** RC Oscillator Frequency Measure (write-only)

The measure is performed on the main frequency (i.e., not limited to RC oscillator only), but if the Main clock frequency source is the 8 to 24 MHz crystal oscillator, the restart of measuring is not needed because of the well known stability of crystal oscillators.



#### **Bit 16 – MAINFRDY** Main Clock Frequency Measure Ready

To ensure that a correct value is read on the MAINF field, the MAINFRDY flag must be read at 1, then another read access must be performed on the register to get a stable value on the MAINF field.



#### **Bits 15:0 – MAINF[15:0]** Main Clock Frequency

Gives the number of cycles of the clock selected by the bit CCSS within 16 Slow clock periods. To calculate the frequency of the measured clock:

 $f_{\text{SELECT}} = (\text{MAINF} \times f_{\text{SLCK}}) / 16$ 

where frequency is in MHz.

#### <span id="page-423-0"></span>**32.22.10 PMC Clock Generator PLLA Register**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

Possible limitations on PLL input frequencies and multiplier factors should be checked before using the PMC.



#### **Bit 29 – ONE** Must Be Set to 1

Bit 29 must always be set to 1 when programming CKGR\_PLLAR.

#### **Bits 24:18 – MULA[6:0]** PLLA Multiplier



#### **Bits 17:14 – OUTA[3:0]** PLLA Clock Frequency Range

To be programmed to 0.

#### **Bits 13:8 – PLLACOUNT[5:0]** PLLA Counter

Specifies the number of Slow clock cycles before the LOCKA bit is set in PMC\_SR after CKGR\_PLLAR is written.

#### **Bit 0 – DIVA** Divider A



#### <span id="page-424-0"></span>**32.22.11 PMC Main System Bus Clock Register**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode register.



#### **Bit 24 – H32MXDIV** AHB 32-bit Matrix Divisor



#### **Bit 12 – PLLADIV2** PLLA Divisor by 2

Bit PLLADIV2 must always be set to 1 when MDIV is set to 3.

#### **Bits 9:8 – MDIV[1:0]** Main System Bus Clock Division



#### **Bits 6:4 – PRES[2:0]** Main System Bus/Processor Clock Prescaler



# **Power Management Controller (PMC)**



**Bits 1:0 – CSS[1:0]** Main System Bus/Processor Clock Source Selection



#### <span id="page-426-0"></span>**32.22.12 PMC USB Clock Register**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



**Bits 11:8 – USBDIV[3:0]** Divider for USB OHCI Clock USB Clock is Input clock divided by USBDIV + 1.

**Bit 0 – USBS** USB OHCI Input Clock Selection



#### <span id="page-427-0"></span>**32.22.13 PMC Programmable Clock Register**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



**Bits 11:4 – PRES[7:0]** Programmable Clock Prescaler Programmable Clock Frequency = Selected Clock Frequency / (PRES + 1)

#### **Bits 2:0 – CSS[2:0]** Main System Bus Clock Source Selection



#### <span id="page-428-0"></span>**32.22.14 PMC Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Enables the corresponding interrupt



**Bit 21 – XT32KERR** 32.768 kHz Crystal Oscillator Error Interrupt Enable

**Bit 18 – CFDEV** Clock Failure Detector Event Interrupt Enable

**Bit 17 – MOSCRCS** 12 MHz RC Oscillator Status Interrupt Enable

**Bit 16 – MOSCSELS** Main Clock Source Oscillator Selection Status Interrupt Enable

**Bits 8, 9, 10 – PCKRDYx** Programmable Clock Ready x Interrupt Enable

**Bit 6 – LOCKU** UTMI PLL Lock Interrupt Enable

**Bit 3 – MCKRDY** Main System Bus Clock Ready Interrupt Enable

**Bit 1 – LOCKA** PLLA Lock Interrupt Enable

**Bit 0 – MOSCXTS** 8 to 24 MHz Crystal Oscillator Status Interrupt Enable

#### <span id="page-429-0"></span>**32.22.15 PMC Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Disables the corresponding interrupt



**Bit 21 – XT32KERR** 32.768 kHz Crystal Oscillator Error Interrupt Disable

**Bit 18 – CFDEV** Clock Failure Detector Event Interrupt Disable

**Bit 17 – MOSCRCS** 12 MHz RC Oscillator Status Interrupt Disable

**Bit 16 – MOSCSELS** Main Oscillator Clock Source Selection Status Interrupt Disable

**Bits 8, 9, 10 – PCKRDYx** Programmable Clock Ready x Interrupt Disable

**Bit 6 – LOCKU** UTMI PLL Lock Interrupt Enable

**Bit 3 – MCKRDY** Main System Bus Clock Ready Interrupt Disable

- **Bit 1 LOCKA** PLLA Lock Interrupt Disable
- **Bit 0 MOSCXTS** 8 to 24 MHz Crystal Oscillator Status Interrupt Disable

#### <span id="page-430-0"></span>**32.22.16 PMC Status Register**



#### **Bit 24 – GCKRDY** Generic Clock Status



#### **Bit 21 – XT32KERR** 32.768 kHz Crystal Oscillator Error



#### **Bit 20 – FOS** Clock Failure Detector Fault Output Status



#### **Bit 19 – CFDS** Clock Failure Detector Status



#### **Bit 18 – CFDEV** Clock Failure Detector Event



**Power Management Controller (PMC)**

#### **Bit 17 – MOSCRCS** 12 MHz RC Oscillator Status



#### **Bit 16 – MOSCSELS** Main Oscillator Selection Status



#### **Bits 8, 9, 10 – PCKRDYx** Programmable Clock Ready Status



#### **Bit 7 – OSCSELS** Slow Clock Oscillator Selection



#### **Bit 6 – LOCKU** UPLL Clock Status



#### **Bit 3 – MCKRDY** Main System Bus Clock Status



#### **Bit 1 – LOCKA** PLLA Lock Status



#### **Bit 0 – MOSCXTS** 8 to 24 MHz Crystal Oscillator Status


#### **32.22.17 PMC Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

- 0: Corresponding interrupt is disabled.
- 1: Corresponding interrupt is enabled.



**Bit 21 – XT32KERR** 32.768 kHz Crystal Oscillator Error Interrupt Mask

**Bit 18 – CFDEV** Clock Failure Detector Event Interrupt Mask

**Bit 17 – MOSCRCS** 12 MHz RC Oscillator Status Interrupt Mask

**Bit 16 – MOSCSELS** Main Oscillator Clock Source Selection Status Interrupt Mask

**Bits 8, 9, 10 – PCKRDYx** Programmable Clock Ready x Interrupt Mask

**Bit 3 – MCKRDY** Main System Bus Clock Ready Interrupt Mask

- **Bit 1 LOCKA** PLLA Lock Interrupt Mask
- **Bit 0 MOSCXTS** 8 to 24 MHz Crystal Oscillator Status Interrupt Mask

### **32.22.18 PMC Fast Startup Polarity Register**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



**Bit 10 – FSTP10** GMAC Wake-up On LAN Polarity for Fast Start-up If PMC\_FSMR.FSTT10 = 1, FSTP10 must be written to 1.

#### **Bits 2, 3, 4, 5, 6, 7, 8, 9 – FSTPx** PIOBU0–7 Pin Polarity for Fast Start-up

Defines the active polarity of the corresponding PIOBUx input. If the corresponding wake-up input is enabled and at the FSTP level, it enables a fast restart signal.

**Bit 1 – FSTP1** Security Module Polarity for Fast Start-up If PMC FSMR.FSTT1 = 1, FSTP1 must be written to 1.

### **Bit 0 – FSTP0** WKUP Pin Polarity for Fast Start-up

Defines the active polarity of the wake-up input. If the wake-up input is enabled and at the FSTP level, it enables a fast restart signal.

### **32.22.19 PMC Fast Start-up Mode Register**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode register.



# **Bit 25 – ACC\_CE** Fast Start-up from Analog Comparator Controller Comparison Enable



### **Bit 24 – RXLP\_MCE** Fast Start-up from Backup UART Receive Match Condition Enable



### **Bit 20 – LPM** Low-power Mode



### **Bit 19 – SDMMC\_CD** Fast Start-up from SDMMC Card Detect Enable



### **Bit 18 – USBAL** Fast Start-up from USB Resume Enable



### **Bit 17 – RTCAL** Fast Start-up from RTC Alarm Enable

# **Power Management Controller (PMC)**



### **Bit 10 – FSTT10** Fast Start-up from GMAC Wake-up On LAN Enable



### **Bits 2, 3, 4, 5, 6, 7, 8, 9 – FSTTx** Fast Start-up from PIOBU0–7 Input Enable



# **Bit 1 – FSTT1** Fast Start-up from Security Module Enable



### **Bit 0 – FSTT0** Fast Start-up from WKUP Pin Enable





# **32.22.20 PMC Fault Output Clear Register**



# **32.22.21 PLL Charge Pump Current Register**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



**Bits 25:24 – IVCO\_PLLU[1:0]** Voltage Control Output Current PLL UTMI Must be written to 0.

**Bits 17:16 – ICP\_PLLU[1:0]** Charge Pump Current PLL UTMI Must be written to 0.

**Bits 1:0 – ICP\_PLLA[1:0]** Charge Pump Current

To optimize clock performance, this field must be programmed as specified in "PLL A Characteristics" in the Electrical Characteristics section.

# **32.22.22 PMC Write Protection Mode Register**





# **Bits 31:8 – WPKEY[23:0]** Write Protection Key



### **Bit 0 – WPEN** Write Protection Enable

See [Register Write Protection](#page-404-0) for the list of registers that can be write-protected.





# **32.22.23 PMC Write Protection Status Register**

**Bits 23:8 – WPVSRC[15:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





### **32.22.24 PMC Peripheral Clock Enable Register 1**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – PIDx** Peripheral Clock x Enable

PID32 to PID63 refer to identifiers as defined in the section "Peripheral Identifiers". Programming the control bits of the Peripheral ID that are not implemented has no effect on the behavior of the PMC.



# **32.22.25 PMC Peripheral Clock Disable Register 1**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.



### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – PIDx** Peripheral Clock x Disable



# **32.22.26 PMC Peripheral Clock Status Register 1**



**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – PIDx** Peripheral Clock x Status

PID32 to PID63 refer to identifiers as defined in the section "Peripheral Identifiers".



# **32.22.27 PMC Peripheral Control Register**



### **Bit 29 – GCKEN** Generic Clock Enable



### **Bit 28 – EN** Enable



### **Bits 27:20 – GCKDIV[7:0]** Generic Clock Division Ratio

Generic clock is: selected clock period divided by GCKDIV + 1. GCKDIV must not be changed while the peripheral selects GCLK (e.g., bit rate, etc.).

### **Bit 12 – CMD** Command



### **Bits 10:8 – GCKCSS[2:0]** Generic Clock Source Selection



# **Bits 6:0 – PID[6:0]** Peripheral ID

Peripheral ID selection from PID2 to the maximum PID number. This refers to identifiers as defined in the section "Peripheral Identifiers".

### **32.22.28 PMC Asynchronous Partial Wake-Up Enable Register 0**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode register.



**Bits 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30 – PIDx** Peripheral x Asynchronous Partial Wake-Up Enable Not all PIDs can be configured with asynchronous partial wake-up.

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.

The clock of the peripheral must be enabled before using its asynchronous partial wake-up function (the associated PIDx field in PMC Peripheral Clock Status register 1 is set to '1').



# **32.22.29 PMC Asynchronous Partial Wake-Up Disable Register 0**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode register.



**Bits 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30 – PIDx** Peripheral x Asynchronous Partial Wake-Up Disable Not all PIDs can be configured with asynchronous partial wake-up.

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.





# **32.22.30 PMC Asynchronous Partial Wake-Up Status Register 0**

Reset

### **Bits 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30 – PIDx** Peripheral x Asynchronous Partial Wake-Up Status Not all PIDs can be configured with asynchronous partial wake-up.

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.





# **32.22.31 PMC Asynchronous Partial Wake-Up Activity Status Register 0**

**Bits 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30 – PIDx** Peripheral x Activity Status

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.

All other PIDs are always read at 0.



### **32.22.32 PMC Asynchronous Partial Wake-Up Enable Register 1**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode register.

Not all PIDs can be configured with asynchronous partial wake-up.

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.

The clock of the peripheral must be enabled before using its asynchronous partial wake-up function (the associated PIDx field in PMC Peripheral Clock Status register 1 is set to '1').

The values for PIDx are defined in the section "Peripheral Identifiers".

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: The asynchronous partial wake-up function of the corresponding peripheral is enabled.



**Bit 8 – PID40** Peripheral 40 Asynchronous Partial Wake-Up Enable

**Bits 1, 2 – PIDx** Peripherals 33, 34 Asynchronous Partial Wake-Up Enable

### **32.22.33 PMC Asynchronous Partial Wake-Up Disable Register 1**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode register.

Not all PIDs can be configured with asynchronous partial wake-up.

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.

The values for PIDx are defined in the section "Peripheral Identifiers".

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: The asynchronous partial wake-up function of the corresponding peripheral is disabled.



**Bit 8 – PID40** Peripheral x Asynchronous Partial Wake-Up Disable

**Bits 1, 2 – PIDx** Peripherals 33, 34 Asynchronous Partial Wake-Up Disable

### **32.22.34 PMC Asynchronous Partial Wake-Up Status Register 1**



Not all PIDs can be configured with asynchronous partial wake-up.

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.

The values for PIDx are defined in the section "Peripheral Identifiers".

The following configuration values are valid for all listed bit names of this register:

0: The asynchronous partial wake-up function of the peripheral is currently disabled or the peripheral enabled for asynchronous partial wake-up cleared the PIDx bit upon detection of a wake-up condition.

1: The asynchronous partial wake-up function of the peripheral is currently enabled.



**Bit 8 – PID40** Peripheral 40 Asynchronous Partial Wake-Up Status

**Bits 1, 2 – PIDx** Peripherals 33, 34 Asynchronous Partial Wake-Up Status

# **32.22.35 PMC Asynchronous Partial Wake-Up Activity Status Register 1**



Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.

All other PIDs are always read at 0.

The values for PIDx are defined in the section "Peripheral Identifiers".

The following configuration values are valid for all listed bit names of this register:

0: The peripheral x is not currently active; the asynchronous partial wake-up function can be activated.

1: The peripheral x is currently active; the asynchronous partial wake-up function must not be activated.



**Bit 8 – PID40** Peripheral 40 Activity Status

**Bits 1, 2 – PIDx** Peripherals 33, 34 Activity Status



# **32.22.36 PMC Asynchronous Partial Wake-Up Activity In Progress Register**

**Bit 0 – AIP** Activity In Progress

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.



### **32.22.37 PMC Asynchronous Partial Wake-Up Control Register**



This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode register.



### **Bit 28 – SLPWKSR** Asynchronous Partial Wake-Up Status Register

Not all PIDs can be configured with asynchronous partial wake-up.

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.



### **Bit 16 – ASR** Activity Status Register

Not all PIDs can be configured with asynchronous partial wake-up.

Only the following PIDs can be configured with asynchronous partial wake-up: FLEXCOMx, SPIx, TWIx, UARTx and ADC.



# **Bit 12 – CMD** Command



### **Bits 6:0 – PID[6:0]** Peripheral ID

Peripheral ID selection from PID2 to the maximum PID number. This refers to identifiers as defined in the section "Peripheral Identifiers".

### **32.22.38 PMC Audio PLL Control Register 0**





**Bits 29:28 – DCO\_GAIN[1:0]** Digitally Controlled Oscillator Gain Selection For optimization, the value of this field must be configured to 0.

**Bits 27:24 – DCO\_FILTER[3:0]** Digitally Controlled Oscillator Filter Selection For optimization, the value of this field must be configured to 0.

**Bits 22:16 – QDPMC[6:0]** Output Divider Ratio for PMC Clock  $f_{pmc} = f_{ref} \times ((ND + 1) + FRACR \div 2^{22}) / (QDPMC + 1)$ 

**Bits 14:8 – ND[6:0]** Loop Divider Ratio

**Bits 7:4 – PLLFLT[3:0]** PLL Loop Filter Selection Default value should be 13 (0xD).

### **Bit 3 – RESETN** Audio PLL Reset



### **Bit 2 – PMCEN** PMC Clock Enable



### **Bit 1 – PADEN** Pad Clock Enable



**Bit 0 – PLLEN PLL Enable<br>Value Description<br>0 The Audio PLL Description** 0 The Audio PLL is disabled.<br>1 The Audio PLL is enabled The Audio PLL is enabled

# **32.22.39 PMC Audio PLL Control Register 1**





**Bits 30:26 – QDAUDIO[4:0]** Output Divider Ratio for Pad Clock  $f_{\text{audio}} = f_{\text{ref}} \times ((ND + 1) + FRACR + 2^{22}) / (DIV \times QDAUDIO)$ 

### **Bits 25:24 – DIV[1:0]** Divider Value



**Bits 21:0 – FRACR[21:0]** Fractional Loop Divider Setting

# **33. Parallel Input/Output Controller (PIO)**

# **33.1 Description**

The Parallel Input/Output Controller (PIO) manages up to 128 fully programmable input/output lines. Each I/O line may be dedicated as a general purpose I/O or be assigned to a function of an embedded peripheral. This ensures effective optimization of the pins of the product.

The PIO Controller features a synchronous output providing up to 32 bits of data output in a single write operation.

The PIO embeds safety and security features.

# **33.2 Embedded Characteristics**

- Up to 128 Programmable I/O Lines
- Multiplexing of Up to 6 Peripheral Functions per I/O Line
- For Each I/O Line (whether assigned to a peripheral or used as general purpose I/O):
	- Input change interrupt
	- Programmable glitch filter
	- Programmable debouncing filter
	- Multi-drive option enables driving in open drain
	- Programmable pull-up/pull-down
	- Pin data status register, supplies visibility of the level on the pin at any time
	- Programmable event: rising edge, falling edge, both edges, low-level or high-level
	- Configuration lock by the connected peripheral
	- Secure or Non-Secure management
	- $-$  Programmable configuration lock (active until next  $V_{DDCORE}$  reset) to protect against further software modifications (intentional or unintentional)
- Register Write Protection against Unintentional Software Modifications:
	- One configuration bit to enable or disable protection of I/O line settings
	- One configuration bit to enable or disable protection of interrupt settings
- Synchronous Output, Possibility to Set or Clear Simultaneously Up to 32 I/O Lines in a Single Write
- Programmable Schmitt Trigger Inputs
- Programmable I/O Drive

# **33.3 Block Diagram**

**Figure 33-1. PIO Controller Block Diagram**



### **Notes:**

- 1.  $x = 3$  (the number of I/O groups is 4).
- 2. n depends on the number of I/O lines affected to the IP input.

# **33.4 Product Dependencies**

### **33.4.1 Pin Multiplexing**

Each pin is configurable, depending on the product, as either a general purpose I/O line only, or as an I/O line multiplexed with up to 6 peripheral I/Os. As the multiplexing is hardware defined and thus product-dependent, the hardware designer and programmer must carefully determine the configuration of the PIO Controllers required by their application. When an I/O line is general purpose only, i.e., not multiplexed with any peripheral I/O, programming of the PIO Controller regarding the assignment to a peripheral has no effect and only the PIO Controller can control how the pin is driven by the product.

### **33.4.2 External Interrupt Lines**

The interrupt signals FIQ and IRQ0 to IRQn are multiplexed through the PIO Controllers.

### **33.4.3 Power Management**

The Power Management Controller (PMC) controls the PIO Controller clock in order to save power. Writing any of the registers of the user interface does not require the PIO Controller clock to be enabled. This means that the configuration of the I/O lines does not require the PIO Controller clock to be enabled.

However, when the clock is disabled, not all of the features of the PIO Controller are available, including glitch filtering. Note that the input change interrupt, the interrupt modes on a programmable event and the read of the pin level require the clock to be validated.

After a hardware reset, the PIO clock is disabled by default.

The user must configure the PMC before any access to the input line information.

### **33.4.4 Interrupt Generation**

For interrupt handling, the PIO Controllers are considered as user peripherals. This means that the PIO Controller interrupt lines are connected among the interrupt sources. The PIO Controller supplies one interrupt signal per I/O group. Refer to the PIO Controller peripheral identifier in the product description to identify the interrupt sources dedicated to the PIO Controller. The PIO Controller can target either the Secure or Non-Secure Interrupt Controller according to security level of the I/O line which triggers the interruption. Using the PIO Controller requires the Interrupt Controller to be programmed first.

The PIO Controller interrupt can be generated only if the PIO Controller clock is enabled.

# **33.5 Functional Description**

The PIO Controller features up to 512 fully-programmable I/O lines. Most of the control logic associated to each I/O is represented in the following figure, where the I/O line 3 of the PIOB (PB3) is described as an example. In this description each signal shown represents one of up to 512 possible indexes.

### **Figure 33-2. I/O Line Control Logic**



# **33.5.1 I/O Line Configuration Method**

The user interface of the PIO Controller provides several sets of registers. Each set of registers interfaces with one I/O group.

### **Table 33-1. I/O Group List**



### **33.5.1.1 Security Management**

The user must first define the security level of the I/O line. Each I/O line of each I/O group must be defined as either secure or non-secure lines. Each I/O line of the I/O group x can be set as non-secure I/O line by writing a 1 to the corresponding bit P0–P31 of the Secure PIO Set I/O Non-Secure register (S\_PIO\_SIONRx) of the I/O group x.

To define an I/O line of I/O group x as a secure I/O line, write a 1 to the corresponding bit P0–P31 of the Secure PIO Set I/O Secure register (S\_PIO\_SIOSRx) of the I/O group x.

Examples:

Setting the I/O line PC4 as a non-secure line:

• Write the value 16 (bit 4 at 1) at address 0x10B0 (S\_PIO\_SIONR2)

Setting the I/O line PB3 as a secure line:

• Write the value 8 (bit 3 at 1) at address 0x1074 (S\_PIO\_SIOSR1)

The security level of each I/O line is reported by the Secure PIO I/O Security Status register (S\_PIO\_IOSSRx) of the corresponding I/O group. Reading 0 at the corresponding bit P0–P31 means that the corresponding I/O line of the I/O group is defined as secure. Reading 1 means that this I/O line of the I/O group is non-secure.

The PIO Controller user interface is divided into two register mapping areas:

- The Non-Secure area, located from address 0x0 to 0x1000, can be accessed by any (secure or non-secure) host. This area interfaces with all the I/O lines defined as non-secure. Trying to access to an I/O line defined as secure through this area will have no effect on the I/O line and the read values will be 0.
- The Secure area, located above address 0x1000, can only be accessed by a secure host (if the PIO Controller is defined as secure at the HMATRIX level). This area interfaces with all the I/O lines defined as secure. Trying to access to an I/O line defined as non-secure through this area will have no effect on the I/O line and the read values will be 0.

### **33.5.1.2 Programming I/O Line Configuration**

The user must first define which I/O line in the group will be targeted by writing a 1 to the corresponding bit in the [PIO Mask Register](#page-482-0) (PIO\_MSKRx). Several I/O lines in an I/O group can be configured at the same time by setting the corresponding bits in PIO\_MSKRx. Then, writing the [PIO Configuration Register](#page-483-0) (PIO\_CFGRx) apply the configuration to the I/O line(s) defined in PIO\_MSKRx. All the I/O lines defined as secure in the S\_PIO\_SIOSRx must be configured by writing the S\_PIO\_CFGRx and S\_PIO\_MSKRx registers.

For more details concerning the I/O line configuration using PIO\_MSKRx and PIO\_CFGRx, see section [I/O Lines](#page-470-0) [Programming Example.](#page-470-0)

### **33.5.1.3 Reading the I/O Line Configuration**

As for programming operation, reading configuration requires the user to first define which I/O line in the group x will be targeted by writing a 1 to the corresponding bit in the PIO\_MSKRx. The value of the targeted I/O line is read in PIO\_CFGRx.

If several bits are set in PIO\_MSKRx, then the read configuration in PIO\_CFGRx is the configuration of the I/O line with the lowest index.

Note that S\_PIO\_MSKRx and S\_PIO\_CFGRx must be used to read the configuration of a secure I/O line.

### **33.5.2 Pull-Up and Pull-Down Resistor Control**

Each I/O line is designed with an embedded pull-up resistor and an embedded pull-down resistor.

The pull-up resistor on the I/O line(s) defined in PIO\_MSKRx can be enabled by setting the PUEN bit in PIO\_CFGRx. Clearing the PUEN bit in PIO\_CFGRx disables the pull-up resistor of I/O lines defined in PIO\_MSKRx.

The pull-down resistor on the I/O line(s) defined in PIO\_MSKRx can be enabled by setting the PDEN bit in PIO\_CFGRx. Clearing the PDEN bit in PIO\_CFGRx disables the pull-down resistor of I/O lines defined in PIO\_MSKRx.

If both PUEN and PDEN bits are set in PIO\_CFGRx, only the pull-up resistor is enabled for I/O line(s) defined in PIO\_MSKRx and the PDEN bit is discarded.

Control of the pull-up resistor is possible regardless of the configuration of the I/O line (Input, Output, Open-drain).

Note that S\_PIO\_MSKRx and S\_PIO\_CFGRx must be used to program the pull-up or pull-down configuration of a secure I/O line.

For more details concerning Pull-up and Pull-down configuration, see [PIO\\_CFGRx](#page-483-0) or [S\\_PIO\\_CFGRx](#page-500-0) for secure I/O line configuration.

The reset value of PUEN and PDEN bits of each I/O line is defined at the product level and depends on the multiplexing of the device.

### **33.5.3 General Purpose or Peripheral Function Selection**

The PIO Controller provides multiplexing of up to 6 peripheral functions on a single pin. The selection is performed by writing the FUNC field in PIO\_CFGRx. The selected function is applied to the I/O line(s) defined in PIO\_MSKRx.

When FUNC is 0, no peripheral is selected and the General Purpose PIO (GPIO) mode is selected (in this mode, the I/O line is controlled by the PIO Controller).

When the value configured in PIO\_CFGRx.FUNC is greater than 0, the software cannot drive the I/O line anymore and the value configured in PIO\_CFGRx.FUNC defines which embedded peripheral drives the I/O lineFor more details, refer to the table Pin Description in section Package and Pinout.

Note that S\_PIO\_MSKRx and S\_PIO\_CFGRx must be used to program the FUNC field of a secure I/O line.

For more details, see [PIO\\_CFGRx](#page-483-0) or [S\\_PIO\\_CFGRx](#page-500-0) for secure I/O line configuration.

Note that multiplexing of peripheral lines affects both input and output peripheral lines. When a peripheral is not selected on any I/O line, its inputs are assigned with constant default values defined at the product level. The user must ensure that only one I/O line is affected to a peripheral input at a time.

The reset value of the FUNC field of each I/O line is defined at the product level and depends on the multiplexing of the device.

# **33.5.4 Output Control**

When the I/O line is assigned to a peripheral function, i.e., the corresponding FUNC field of the line configuration is 1, the drive of the I/O line (direction, output value) is controlled by the peripheral.

When the FUNC field of a I/O line is 0, then the I/O line is set in General Purpose mode and the I/O line can be configured to be driven by the PIO Controller (software) instead of the peripheral.

If PIO\_CFGRx/S\_PIO\_CFGRx/.DIR is configured in Output mode and PIO\_CFGRx/S\_PIO\_CFGRx/.FUNC=0, then the I/O line can be driven by the PIO Controller. The level driven on an I/O line can be determined by writing in the [PIO Set Output Data Register](#page-488-0) (PIO\_SODRx)/[Secure PIO Set Output Data Register](#page-505-0) (S\_PIO\_SODRx)/ and the [PIO Clear Output Data Register](#page-489-0) (PIO CODRx)[Secure PIO Clear Output Data Register](#page-506-0) (S\_PIO\_CODRx)/. These write operations, respectively, set and clear the [PIO Output Data Status Register](#page-490-0) (PIO ODSRx)[/Secure PIO Output](#page-507-0) [Data Status Register](#page-507-0) (S\_PIO\_ODSRx)/, which represents the data driven on the I/O lines. Writing PIO\_ODSRx/ S\_PIO\_ODSRx directly is possible and only affects the I/O line set to 1 in PIO\_MSKRx/S\_PIO\_MSKRx (see Synchronous Data Output).

When DIR of the I/O line configuration is at zero, the corresponding I/O line is used as an input only.

DIR has no effect if the corresponding line is assigned to a peripheral function, but writing DIR is managed whether the pin is configured to be controlled by the PIO Controller or assigned to a peripheral function. This enables configuration of the I/O line prior to setting it to be managed by the PIO Controller.

Similarly, writing in PIO\_SODRx/S\_PIO\_SODRx and PIO\_CODRx/S\_PIO\_CODRx affects PIO\_ODSRx/ S PIO ODSRx. This is important as it defines the first level driven on the I/O line.

### **33.5.5 Synchronous Data Output**

Clearing one or more PIO line(s) and setting another one or more PIO line(s) synchronously cannot be done by using PIO\_SODRx/S\_PIO\_SODRx and PIO\_CODRx/S\_PIO\_CODRx. It requires two successive write operations into two different registers. To overcome this, the PIO Controller offers a direct control of PIO outputs by single write access to PIO\_ODSRx/S\_PIO\_ODSRx. Only I/O lines set to 1 in PIO\_MSKRx/S\_PIO\_MSKRx are written.

### **33.5.6 Open-Drain Mode**

Each I/O can be independently programmed in Open-Drain mode. This feature permits several drivers to be connected on the I/O line which is driven low only by each device. An external pull-up resistor (or enabling of the internal one) is generally required to ensure a high level on the line.

The Open-Drain mode is controlled by the OPD bit in the I/O line configuration (PIO\_CFGRx or S\_PIO\_CFGRx). An I/O line is switched in Open-Drain mode by setting the PIO CFGRx/S PIO CFGRx.OPD bit. The Open-Drain mode can be selected if the I/O line is not controlled by a peripheral (the FUNC field must be cleared in PIO\_CFGRx/ S\_PIO\_CFGRx).

For more details concerning the Open-Drain mode, see PIO\_CFGRx or S\_PIO\_CFGRx for secure I/O line configuration.

After reset, the OPD bit of each I/O line is defined at the product level and depends on the multiplexing of the device.

**Note:**  Open-drain capability is not possible when the I/O line is driven by a peripheral. Only software control (GPIO mode) is able to manage the open-drain for an I/O line. TWI is able to manage open-drain because this peripheral does not require the PIO to be configured in Open-drain mode.

### **33.5.7 Output Line Timings**

The figure below shows how the outputs are driven either by writing PIO\_SODRx/S\_PIO\_SODRx or PIO\_CODRx/ S\_PIO\_CODRx, or by directly writing PIO\_ODSRx/S\_PIO\_ODSRx. This last case is valid only if the corresponding bit in PIO\_MSKRx/S\_PIO\_MSKRx is set. The figure also shows when the feedback in the Pin Data Status register (PIO\_PDSRx/S\_PIO\_PDSRx) is available.



### **Figure 33-3. Output Line Timings**

### **33.5.8 Inputs**

The level on each I/O line of the I/O group x can be read through PIO\_PDSRx/S\_PIO\_PDSRx. This register indicates the level of the I/O lines regardless of their configuration, whether uniquely as an input, or driven by the PIO Controller, or driven by a peripheral.

Reading the I/O line levels requires the clock of the PIO Controller to be enabled, otherwise PIO\_PDSRx/ S PIO PDSRx reads the levels present on the I/O line at the time the clock was disabled.

### **33.5.9 Input Glitch and Debouncing Filters**

Optional input glitch and debouncing filters are independently programmable on each I/O line.

The glitch filter can filter a glitch with a duration of less than 1/2 peripheral clock and the debouncing filter can filter a pulse of less than 1/2 period of a programmable divided slow clock.

The selection between glitch filtering or debounce filtering is done by writing the PIO\_CFGR.IFSCEN. The selected filtering mode is applied to the I/O line(s) defined in PIO\_MSKRx.

- If IFSCEN = 0: The glitch filter can filter a glitch with a duration of less than 1/2 peripheral clock period.
- If IFSCEN = 1: The debouncing filter can filter a pulse with a duration of less than 1/2 programmable divided slow clock period.

For the debouncing filter, the period of the divided slow clock is performed by writing in the DIV field of the [Secure](#page-517-0) [PIO Slow Clock Divider Debouncing Register](#page-517-0) (S\_PIO\_SCDR):  $t_{div slck} = ((DIV + 1) \times 2) \times t_{slck}$ .

When the glitch or debouncing filter is enabled, a glitch or pulse with a duration of less than 1/2 selected clock cycle (selected clock represents PIO clock or divided slow clock depending on IFSCEN configuration) is automatically rejected. A pulse of a duration equal to 1/2 clock cycle may be filtered or not depending on the clock jitter.

The filters also introduce some latencies, illustrated in the figures below .

The glitch filter of each I/O line is controlled by PIO\_CFGR.IFEN. Setting PIO\_CFGRx.IFEN enables the glitch filter of the I/O line(s) defined in PIO\_MSKRx.

When the glitch and/or debouncing filter is enabled, it does not modify the behavior of the inputs on the peripherals. It acts only on the value read in PIO\_PDSRx and on the input change interrupt detection. The glitch and debouncing filters require that the PIO Controller clock is enabled.









### **Note:**

- 1. Means IFCSEN of the I/O line y of the I/O group x.
- 2. Means PIO Data Status value of the I/O line y of the I/O group x.
- 3. Means IFEN of the I/O line y of the I/O group x.

# **33.5.10 Input Edge/Level Interrupt**

Each I/O group can be programmed to generate an interrupt when it detects an edge or a level on an I/O line. The Input Edge/Level interrupts are controlled by writing the [PIO Interrupt Enable Register](#page-491-0) ([PIO](#page-492-0)\_IERx) and the PIO [Interrupt Disable Register](#page-492-0) (PIO IDRx), which enable and disable the input change interrupt respectively by setting and clearing the corresponding bit in the [PIO Interrupt Mask Register](#page-493-0) (PIO IMRx). For the Secure I/O lines, the Input Edge/Level interrupts are controlled by writing S\_PIO\_IERx and S\_PIO\_IDRx, which enable and disable input change interrupts respectively by setting and clearing the corresponding bit in the S\_PIO\_IMRx. As input change detection is possible only by comparing two successive samplings of the input of the I/O line, the PIO Controller

clock must be enabled. The Input Change interrupt is available regardless of the configuration of the I/O line, i.e., configured as an input only, controlled by the PIO Controller or assigned to a peripheral function.

Each I/O group can generate a Non-Secure interrupt and a Secure interrupt according to the security level of the I/O line which triggers the interrupt.

According to the EVTSEL field value in PIO\_CFGRx or S\_PIO\_CFGRx in case of a Secure I/O line, the interrupt signal of the I/O group x can be generated on the following occurrence:

- (S\_)PIO\_CFGRx.EVTSELy = 0: The interrupt signal of the I/O group x is generated on the I/O line y falling edge detection (assuming that  $(S)$ )PIO IMRx[y] = 1).
- (S)PIO CFGRx.EVTSELy = 1: The interrupt signal of the I/O group x is generated on the I/O line y rising edge detection (assuming that  $(S)$ )PIO IMRx[y] = 1).
- (S)PIO CFGRx.EVTSELy = 2: The interrupt signal of the I/O group x is generated on the I/O line y both rising and falling edge detection (assuming that  $(S$ )PIO IMRx[y] = 1).
- (S )PIO CFGRx.EVTSELy = 3: The interrupt signal of the I/O group x is generated on the I/O line y low level detection (assuming that  $(S)$ )PIO IMRx[y] = 1).
- (S)PIO CFGRx.EVTSELy = 4: The interrupt signal of the I/O group x is generated on the I/O line y high level detection (assuming that  $(S)$ )PIO IMRx[y] = 1).

By default, the interrupt can be generated at any time a falling edge is detected on the input.

When an input edge or level is detected on an I/O line, the corresponding bit in the PIO Interrupt Status Register (PIO\_ISRx), or in the Secure PIO Interrupt Status Register (S\_PIO\_ISRx) if the I/O line is Secure, is set.

For a Non-Secure I/O line, if the corresponding bit in PIO IMRx is set, the Non-Secure interrupt line of the I/O group x is asserted. For a Secure I/O line, if the corresponding bit in S\_PIO\_IMRx is set, the Secure interrupt line of the I/O group x is asserted.

When the software reads PIO\_ISRx, all the Non-Secure interrupts of the I/O group x are automatically cleared. When the software reads S\_PIO\_ISRx, all the Secure interrupts of the I/O group x are automatically cleared. This signifies that all the interrupts that are pending when PIO\_ISRx or S\_PIO\_ISRx are read must be handled. When an interrupt is enabled on a "level", the interrupt is generated as long as the interrupt source is not cleared, even if some read accesses in PIO\_ISRx or S\_PIO\_ISRx are performed.

### **Figure 33-6. Event Detector on Input Lines**



Example of interrupt generation on following lines:

- Rising edge on the Secure PIO line 0 of the I/O group 0 (PIOA)
- Low-level edge on the Secure PIO line 1of the I/O group 0 (PIOA)
- Rising edge on the Secure PIO line 2 of the I/O group 0 (PIOA)
- High-level on the Secure PIO line 3 of the I/O group 0 (PIOA)
- Low-level on the Non-Secure PIO line 4 of the I/O group 0 (PIOA)
- High-level on the Secure PIO line 0 of the I/O group 1 (PIOB)
- Falling edge on the Secure PIO line 1 of the I/O group 1 (PIOB)
- Rising edge on the Secure PIO line 2 of the I/O group 1 (PIOB)
- Any edge on the other Non-Secure lines of the I/O group 1 (PIOB)

The table below details the required configuration for this example.




PIO Clock Pin Level Read PIO\_ISRx **Bus Access** PIO\_ISRx Bus Access



## **33.5.11 Interrupt Management**

The PIO Controller can drive one secure interrupt signal and one non-secure interrupt signal per I/O group (refer to the [Block Diagram\)](#page-459-0). Secure interrupt signals are connected to the secure interrupt controller of the system. Non-secure interrupt signals are connected to the non-secure interrupt controller of the system.

## **Figure 33-8. PIO Interrupt Management**



## **33.5.12 I/O Lines Lock**

When an I/O line is controlled by a peripheral (particularly the Pulse Width Modulation Controller PWM), it can become locked by the action of this peripheral via an input of the PIO Controller. When an I/O line is locked, the following fields in PIO\_CFGRx/S\_PIO\_CFGRx are locked and cannot be modified:

- FUNC: Peripheral selection cannot be changed when the corresponding I/O line is locked.
- PUEN: Pull-Up configuration cannot be changed when the corresponding I/O line is locked.
- PDEN: Pull-Down configuration cannot be changed when the corresponding I/O line is locked.
- OPD: Open Drain configuration cannot be changed when the corresponding I/O line is locked.

Writing to one of these fields while the corresponding I/O line is locked will have no effect.

The user can know at anytime which I/O line is locked by reading the [PIO Lock Status Register](#page-487-0) (PIO\_LOCKSR) or [Secure PIO Lock Status Register](#page-504-0) (S\_PIO\_LOCKSR) for locked Secure I/O lines. Once an I/O line is locked, the only way to unlock it is to apply a hardware reset to the PIO Controller.

### **33.5.13 Programmable I/O Drive**

It is possible to configure the I/O drive for pads PA0 to PD31. The I/O drive of the pad can be programmed by writing the DRVSTR field in the PIO\_CFGRx if the corresponding line is Non-Secure or S\_PIO\_CFGRx if the I/O line is Secure. For details, refer to the section "Electrical Characteristics".

### **33.5.14 Programmable Schmitt Trigger**

It is possible to configure each input for the Schmitt trigger. The Schmitt trigger can be enabled by setting PIO\_CFGRx.SCHMITT if the corresponding line is Non-Secure or S\_PIO\_CFGRx if the I/O line is Secure. By default, the Schmitt trigger is active. Disabling the Schmitt trigger is required when using the QTouch Library.

### **33.5.15 I/O Line Configuration Freeze**

### **33.5.15.1 Introduction**

The I/O line configuration freeze function can reinforce the protection against the effects of an abnormal access resulting from a Single-event upset that may corrupt the value of one bit on the system bus during an access to the PIO or any other peripheral. Freezing the configuration of an I/O line prevents an unexpected access from modifying the configuration of the I/O line. Once the freeze is done, the I/O line configuration cannot be modified whatever software sequence is performed on the PIO.

### **33.5.15.2 Software Freeze**

Once the I/O line configuration is done, it can be frozen by using the [PIO I/O Freeze Configuration Register](#page-495-0) (PIO\_IOFRx) of the corresponding group or the [Secure PIO I/O Freeze Configuration Register](#page-515-0) (S\_PIO\_IOFRx) if the I/O line is Secure.

### **33.5.15.2.1 Physical Freeze**

Setting PIO\_IOFR.FPHY freezes the following fields (configured in PIO\_CFGRx) of the Non-Secure I/O lines if the corresponding MSKx bit is set in PIO\_MSKRx:

- FUNC: I/O Line Function
- DIR: Direction
- PUEN: Pull-Up Enable
- PDEN: Pull-Down Enable
- OPD: Open-Drain
- SCHMITT: Schmitt Trigger
- DRVSTR: Drive Strength

For Secure I/O lines, use the FPHY bit of the S\_PIO\_IOFRx and the S\_PIO\_MSKRx to freeze the fields above.

When the physical freeze is currently active on an I/O line, the PCFS flag is set when reading the PIO\_CFGRx of the I/O line if the corresponding line is Non-Secure or the S\_PIO\_CFGRx if the I/O line is Secure.

Only a hardware reset can release fields listed above.

#### **33.5.15.2.2 Interrupt Freeze**

Setting PIO\_IOFRx.FINT freezes the following fields (configured in PIO\_CFGRx) of the Non-Secure I/O lines if the corresponding MSKx bit is set in PIO\_MSKRx:

- IFEN: Input Filter Enable
- IFSCEN: Input Filter Slow Clock Enable
- EVTSEL: Event Selection

For Secure I/O lines, use S\_PIO\_IOFRx.FINT and the S\_PIO\_MSKRx to freeze the fields above.

<span id="page-470-0"></span>When the "Interrupt Freeze" is currently active on an I/O line, the ICFS flag is set when reading the PIO\_CFGRx of the I/O line (or the S\_PIO\_CFGRx if the I/O line is Secure).

Only a hardware reset can release fields listed above.

## **33.5.16 Register Write Protection**

To prevent any single software error from corrupting PIO behavior, certain registers in the address space can be write-protected by setting WPEN in the [PIO Write Protection Mode Register](#page-497-0) (PIO\_WPMR) or the [Secure PIO Write](#page-518-0) [Protection Mode Register](#page-518-0) (S\_PIO\_WPMR).

If a write access to a Non-Secure write-protected register is detected, the WPVS flag in the [PIO Write Protection](#page-498-0) [Status Register](#page-498-0) (PIO WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

If a write access to a Secure write-protected register is detected, the WPVS flag in the [Secure PIO Write Protection](#page-519-0) [Status Register](#page-519-0) (S\_PIO\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The respective WPVS bit is automatically cleared after reading the PIO\_WPSR or S\_PIO\_WPSR.

The following registers are write-protected when WPEN is set in PIO\_WPMR:

- [PIO Mask Register](#page-482-0)
- [PIO Configuration Register](#page-483-0)

The following registers are write-protected when WPEN is set in S\_PIO\_WPMR:

- [Secure PIO Mask Register](#page-499-0)
- [Secure PIO Configuration Register](#page-500-0)
- [Secure PIO Slow Clock Divider Debouncing Register](#page-517-0)

# **33.6 I/O Lines Programming Example**

The programming example shown in the table below is used to obtain the following configurations:

- PIOA Configuration:
	- 4-bit output port on Secure I/O lines 0 to 3, open-drain, with pull-up resistor
	- Four output signals on Non-Secure I/O lines 4 to 7 (to drive LEDs for example), driven high and low, no pull-up resistor, no pull-down resistor
	- Secure I/O lines 16 to 19 assigned to peripheral A functions with pull-up resistor
	- Non-Secure I/O lines 20 to 23 assigned to peripheral B functions with pull-down resistor
- PIOB Configuration:
	- Four input signals on Secure I/O lines 0 to 3 (to read push-button states for example), with pull-up resistors, glitch filters and input change interrupts
	- Four input signals on Non-Secure I/O lines 12 to 15 to read an external device status (polled, thus no input change interrupt), no pull-up resistor, no glitch filter
	- Secure I/O lines 16 to 23 assigned to peripheral B functions with pull-down resistor
	- Non-Secure I/O lines 24 to 27 assigned to peripheral D with Input Change Interrupt, no pull-up resistor and no pull-down resistor

### **Table 33-3. Programming Example**







# **33.7 Register Summary**



















## <span id="page-482-0"></span>**33.7.1 PIO Mask Register**



This register can only be written if the WPEN bit is cleared in the [PIO Write Protection Mode Register.](#page-497-0)



**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – MSKy** PIO Line y Mask

These bits define the I/O lines to be configured when writing the [PIO Configuration Register](#page-483-0).

0 (DISABLED): Writing the PIO\_CFGRx, PIO\_ODSRx or PIO\_IOFRx does not affect the corresponding I/O line configuration.

1 (ENABLED): Writing the PIO\_CFGRx, PIO\_ODSRx or PIO\_IOFRx updates the corresponding I/O line configuration.

### <span id="page-483-0"></span>**33.7.2 PIO Configuration Register**



This register can only be written if the WPEN bit is cleared in the [PIO Write Protection Mode Register.](#page-497-0)

Writing this register will only affect I/O lines enabled in the PIO\_MSKRx.



**Bit 30 – ICFS** Interrupt Configuration Freeze Status (read-only)

Gives information about the freeze state of the following fields of the read I/O line configuration:

• IFEN: Input Filter Enable

• IFSCEN: Input Filter Slow Clock Enable

• EVTSEL: Event Selection

0 (NOT\_FROZEN): The fields are not frozen and can be written for this I/O line.

1 (FROZEN): The fields are frozen and cannot be written for this I/O line. Only a hardware reset can release these fields.

**Bit 29 – PCFS** Physical Configuration Freeze Status (read-only)

Gives information about the freeze state of the following fields of the read I/O line configuration:

- FUNC: I/O Line Function
- DIR: Direction
- PUEN: Pull-Up Enable
- PDEN: Pull-Down Enable
- OPD: Open-Drain
- SCHMITT: Schmitt Trigger
- DRVSTR: Drive Strength

0 (NOT\_FROZEN): The fields are not frozen and can be written for this I/O line.

1 (FROZEN): The fields are frozen and cannot be written for this I/O line. Only a hardware reset can release these fields.

### **Bits 26:24 – EVTSEL[2:0]** Event Selection

Defines the type of event to detect on the I/O lines of the I/O group x according to the [PIO Mask Register.](#page-482-0)





### **Bits 17:16 – DRVSTR[1:0]** Drive Strength

Defines the drive strength of the I/O lines of the I/O group x according to the [PIO Mask Register](#page-482-0).



### **Bit 15 – SCHMITT** Schmitt Trigger

Defines the Schmitt trigger configuration of the I/O lines of the I/O group x according to the [PIO Mask Register.](#page-482-0) 0 (ENABLED): Schmitt trigger is enabled for the selected I/O lines.

1 (DISABLED): Schmitt trigger is disabled for the selected I/O lines.

## **Bit 14 – OPD** Open Drain

Defines the open drain configuration of the I/O lines of the I/O group x according to the [PIO Mask Register](#page-482-0). 0 (DISABLED): The open-drain is disabled for the selected I/O lines. I/O lines are driven at high- and low-level. 1 (ENABLED): The open-drain is enabled for the selected I/O lines. I/O lines are driven at low-level only.

### **Bit 13 – IFSCEN** Input Filter Slow Clock Enable

Defines the clock source of the glitch filtering for the I/O lines of the I/O group x according to the [PIO Mask Register.](#page-482-0) 0 (DISABLED): The glitch filter is able to filter glitches with a duration less than 1/2 peripheral clock cycle for the selected I/O lines.

1 (ENABLED): The debouncing filter is able to filter pulses with a duration less than 1/2 divided slow clock cycle for the selected I/O lines.

### **Bit 12 – IFEN** Input Filter Enable

Defines if the glitch filtering is used for the I/O lines of the I/O group x according to the [PIO Mask Register](#page-482-0). 0 (DISABLED): The input filter is disabled for the selected I/O lines. 1 (ENABLED): The input filter is enabled for the selected I/O lines.

## **Bit 10 – PDEN** Pull-Down Enable

Defines the pull-down configuration of the I/O lines of the I/O group x according to the [PIO Mask Register](#page-482-0). PDEN can be written to 1 only if PUEN is written to 0. 0 (DISABLED): Pull-down is disabled for the selected I/O lines.

1 (ENABLED): Pull-down is enabled for the selected I/O lines only if PUEN is 0.

### **Bit 9 – PUEN** Pull-Up Enable

Defines the pull-up configuration of the I/O lines of the I/O group x according to the [PIO Mask Register.](#page-482-0) 0 (DISABLED): Pull-up is disabled for the selected I/O lines.

1 (ENABLED): Pull-up is enabled for the selected I/O lines.

### **Bit 8 – DIR** Direction

Defines the direction of the I/O lines of the I/O group x according to the [PIO Mask Register.](#page-482-0) 0 (INPUT): The selected I/O lines are pure inputs. 1 (OUTPUT): The selected I/O lines are enabled in output.

## **Bits 2:0 – FUNC[2:0]** I/O Line Function

Defines the function for I/O lines of the I/O group x according to the [PIO Mask Register](#page-482-0).



## <span id="page-486-0"></span>**33.7.3 PIO Pin Data Status Register**



Reset value of PIO\_PDSR depends on the level of the I/O lines. Reading the I/O line levels requires the clock of the PIO Controller to be enabled, otherwise PIO\_PDSR reads the levels present on the I/O line at the time the clock was disabled.



### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Input Data Status



# <span id="page-487-0"></span>**33.7.4 PIO Lock Status Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Lock Status



## <span id="page-488-0"></span>**33.7.5 PIO Set Output Data Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Set Output Data



# <span id="page-489-0"></span>**33.7.6 PIO Clear Output Data Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Clear Output Data



## <span id="page-490-0"></span>**33.7.7 PIO Output Data Status Register**



Writing this register will only affect I/O lines enabled in the PIO\_MSKRx.



**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Output Data Status



# <span id="page-491-0"></span>**33.7.8 PIO Interrupt Enable Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Input Change Interrupt Enable



# <span id="page-492-0"></span>**33.7.9 PIO Interrupt Disable Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Input Change Interrupt Disable



# <span id="page-493-0"></span>**33.7.10 PIO Interrupt Mask Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Input Change Interrupt Mask



## <span id="page-494-0"></span>**33.7.11 PIO Interrupt Status Register**



PIO ISR is reset at 0x00000000. However, the first read of the register may read a different value as input changes may have occurred.



## **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Input Change Interrupt Status



## <span id="page-495-0"></span>**33.7.12 PIO I/O Freeze Configuration Register**

**Name:** PIO\_IOFRx<br>**Offset:** 0x3C + x<sup>\*</sup>0x **Offset:**  0x3C + x\*0x40 [x=0..3] **Reset:**  – **Property:**  Write-only

Writing this register will only affect I/O lines enabled in the PIO\_MSKRx.



# **Bits 31:8 – FRZKEY[23:0]** Freeze Key

## **Name Description**

0x494F46 PASSWD Writing any other value in this field aborts the write operation of the WPEN bit.

### **Bit 1 – FINT** Freeze Interrupt Configuration

Only a hardware reset can reset the FINT bit.



## **Bit 0 – FPHY** Freeze Physical Configuration

Only a hardware reset can reset the FPHY bit.



# **Parallel Input/Output Controller (PIO)**



# <span id="page-497-0"></span>**33.7.13 PIO Write Protection Mode Register**





## **Bits 31:8 – WPKEY[23:0]** Write Protection Key



## **Bit 0 – WPEN** Write Protection Enable

See [Register Write Protection](#page-470-0) for the list of registers that can be protected.





# <span id="page-498-0"></span>**33.7.14 PIO Write Protection Status Register**

**Bits 23:8 – WPVSRC[15:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





### <span id="page-499-0"></span>**33.7.15 Secure PIO Mask Register**



This register can only be written if the WPEN bit is cleared in the [Secure PIO Write Protection Mode Register.](#page-518-0)



**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – MSKy** PIO Line y Mask

These bits define the I/O lines to be configured when writing the [Secure PIO Configuration Register](#page-500-0).

0 (DISABLED): Writing the S\_PIO\_CFGRx, S\_PIO\_ODSRx or S\_PIO\_IOFRx does not affect the corresponding I/O line configuration.

1 (ENABLED): Writing the S\_PIO\_CFGRx, S\_PIO\_ODSRx or S\_PIO\_IOFRX updates the corresponding I/O line configuration.

## <span id="page-500-0"></span>**33.7.16 Secure PIO Configuration Register**



This register can only be written if the WPEN bit is cleared in the [Secure PIO Write Protection Mode Register.](#page-518-0)

Writing this register will only affect I/O lines enabled in the S\_PIO\_MSKRx.



**Bit 30 – ICFS** Interrupt Configuration Freeze Status

Gives information about the freeze state of the following fields of the read I/O line configuration:

• IFEN: Input Filter Enable

• IFSCEN: Input Filter Slow Clock Enable

• EVTSEL: Event Selection

0 (NOT\_FROZEN): The fields are not frozen and can be written for this I/O line.

1 (FROZEN): The fields are frozen and cannot be written for this I/O line. Only a hardware reset can release these fields.

## **Bit 29 – PCFS** Physical Configuration Freeze Status

Gives information about the freeze state of the following fields of the read I/O line configuration:

- FUNC: I/O Line Function
- DIR: Direction
- PUEN: Pull-Up Enable
- PDEN: Pull-Down Enable
- OPD: Open-Drain
- SCHMITT: Schmitt Trigger
- DRVSTR: Drive Strength
- SR: Slew Rate

0 (NOT\_FROZEN): The fields are not frozen and can be written for this I/O line.

1 (FROZEN): The fields are frozen and cannot be written for this I/O line. Only a hardware reset can release these fields.

## **Bits 26:24 – EVTSEL[2:0]** Event Selection





## **Bits 17:16 – DRVSTR[1:0]** Drive Strength

Defines the drive strength of the I/O lines of the I/O group x according to the [PIO Mask Register](#page-482-0).



### **Bit 15 – SCHMITT** Schmitt Trigger

Defines the Schmitt trigger configuration of the I/O lines of the I/O group x according to the [Secure PIO Mask](#page-499-0) [Register.](#page-499-0)

0 (ENABLED): Schmitt trigger is enabled for the selected I/O lines.

1 (DISABLED): Schmitt trigger is disabled for the selected I/O lines.

### **Bit 14 – OPD** Open Drain

Defines the open drain configuration of the I/O lines of the I/O group x according to the [Secure PIO Mask Register](#page-499-0). 0 (DISABLED): The open drain is disabled for the selected I/O lines. I/O lines are driven at high- and low-level. 1 (ENABLED): The open drain is enabled for the selected I/O lines. I/O lines are driven at low-level only.

#### **Bit 13 – IFSCEN** Input Filter Slow Clock Enable

Defines the clock source of the glitch filtering for the I/O lines of the I/O group x according to the [Secure PIO Mask](#page-499-0) [Register.](#page-499-0)



### **Bit 12 – IFEN** Input Filter Enable

Defines if the glitch filtering is used for the I/O lines of the I/O group x according to the [Secure PIO Mask Register](#page-499-0).

0 (DISABLED): The input filter is disabled for the selected I/O lines.

1 (ENABLED): The input filter is enabled for the selected I/O lines.

### **Bit 11 – SR** Slew Rate

Slew rate control does not apply to high-speed I/Os.

0 (DISABLED): Slew rate control is disabled for the selected I/O lines.

1 (ENABLED): Slew rate control is enabled for the selected I/O lines.

### **Bit 10 – PDEN** Pull-Down Enable

Defines the pull-down configuration of the I/O lines of the I/O group x according to the [Secure PIO Mask Register](#page-499-0). PDEN can be written to 1 only if PUEN is written to 0.

0 (DISABLED): Pull-down is disabled for the selected I/O lines.

1 (ENABLED): Pull-down is enabled for the selected I/O lines only if PUEN is 0.

## **Bit 9 – PUEN** Pull-Up Enable

Defines the pull-up configuration of the I/O lines of the I/O group x according to the [Secure PIO Mask Register.](#page-499-0)

0 (DISABLED): Pull-up is disabled for the selected I/O lines.

1 (ENABLED): Pull-up is enabled for the selected I/O lines.

## **Bit 8 – DIR** Direction

Defines the direction of the I/O lines of the I/O group x according to the [Secure PIO Mask Register.](#page-499-0)

0 (INPUT): The selected I/O lines are pure inputs.

1 (OUTPUT): The selected I/O lines are enabled in output.

### **Bits 2:0 – FUNC[2:0]** I/O Line Function

Defines the function for I/O lines of the I/O group x according to the [Secure PIO Mask Register](#page-499-0).



## <span id="page-503-0"></span>**33.7.17 Secure PIO Pin Data Status Register**



Reset value of PIO\_PDSR and S\_PIO\_PDSR depends on the level of the I/O lines. Reading the I/O line levels requires the clock of the PIO Controller to be enabled, otherwise PIO\_PDSR reads the levels present on the I/O line at the time the clock was disabled.



### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Input Data Status


## **SAMA5D2 Series Parallel Input/Output Controller (PIO)**

### **33.7.18 Secure PIO Lock Status Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Lock Status



## **33.7.19 Secure PIO Set Output Data Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Set Output Data



#### **33.7.20 Secure PIO Clear Output Data Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Clear Output Data



#### **33.7.21 Secure PIO Output Data Status Register**



Writing this register will only affect I/O lines enabled in the S\_PIO\_MSKRx.



**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Output Data Status



### **33.7.22 Secure PIO Interrupt Enable Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Input Change Interrupt Enable



#### **33.7.23 Secure PIO Interrupt Disable Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Input Change Interrupt Disable



## **SAMA5D2 Series Parallel Input/Output Controller (PIO)**

#### **33.7.24 Secure PIO Interrupt Mask Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Input Change Interrupt Mask



#### **33.7.25 Secure PIO Interrupt Status Register**



PIO\_ISR and S\_PIO\_ISR are reset at 0x000000000. However, the first read of the register may read a different value as input changes may have occurred.



#### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Input Change Interrupt Status



## **33.7.26 Secure PIO Set I/O Non-Secure Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Set I/O Non-Secure



### **33.7.27 Secure PIO Set I/O Secure Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  Set I/O Secure



#### **33.7.28 Secure PIO I/O Security Status Register**





**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – Px**  I/O Security Status

0 (SECURE): The I/O line of the I/O group x is in Secure mode.

1 (NON\_SECURE): The I/O line of the I/O group x is in Non-Secure mode.

#### **33.7.29 Secure PIO I/O Freeze Configuration Register**



Writing this register will only affect I/O lines enabled in the S\_PIO\_MSKRx.



# **Bits 31:8 – FRZKEY[23:0]** Freeze Key

#### **Name Description**

0x494F46 PASSWD Writing any other value in this field aborts the write operation of the WPEN bit.

#### **Bit 1 – FINT** Freeze Interrupt Configuration

Only a hardware reset can reset the FINT bit.



#### **Bit 0 – FPHY** Freeze Physical Configuration

Only a hardware reset can reset the FPHY bit.





## **SAMA5D2 Series Parallel Input/Output Controller (PIO)**

#### **33.7.30 Secure PIO Slow Clock Divider Debouncing Register**



This register can only be written if the WPEN bit is cleared in the [Secure PIO Write Protection Mode Register.](#page-518-0)



**Bits 13:0 – DIV[13:0]** Slow Clock Divider Selection for Debouncing  $t_{div slck}$  = ((DIV + 1) × 2) ×  $t_{slck}$ 

#### <span id="page-518-0"></span>**33.7.31 Secure PIO Write Protection Mode Register**





#### **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable

See [Register Write Protection](#page-470-0) for the list of registers that can be protected.





#### **33.7.32 Secure PIO Write Protection Status Register**

**Bits 23:8 – WPVSRC[15:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





## **34. External Memories**

The product features:

- Multiport DDR-SDRAM Controller (MPDDRC)
- External Bus Interface (EBI) that embeds a NAND Flash controller and a Static Memory Controller (HSMC)

The MPDDRC is a multiport DDRSDR controller supporting DDR2, DDR3, DDR3L, LPDDR1, LPDDR2-S4 and LPDDR3 devices. The MPDDRC user interface is located at 0xF000C000. All the paths can be scrambled and Port 0 can be connected to an AES encryption/decryption engine.

The HSMC supports Static Memories and MLC/SLC NAND Flash. It embeds MultiBit ECC correction (PMECC). Its user interface is located at 0xF8014000. The HSMC buses can be scrambled.

#### **Figure 34-1. External Memory Controllers**



## **34.1 Multiport DDR-SDRAM Controller (MPDDRC)**

#### **34.1.1 Description**

The MPDDRC is an 8-port memory controller supporting DDR-SDRAM and low-power DDR devices. Data transfers are performed through a 16/32-bit data bus on one chip select. The controller operates with a 1.5V power supply for DDR3, a 1.8V power supply for DDR2 and LPDDR1, 1.35V for DDR3L and 1.2V for LPDDR2 and LPDDR3.

For full details, refer to the section "Multiport DDR-SDRAM Controller (MPDDRC)".

## **SAMA5D2 Series External Memories**

### **34.1.2 MPDDR Controller Block Diagram Figure 34-2. MPDDRC Block Diagram**



**Note:**  For more details, refer to the section "DDR and SDMMC I/Os Calibration".

### **34.1.3 IO Lines Description**

### **Table 34-1. DDR/LPDDR I/O Lines Description**



# **SAMA5D2 Series**

### **External Memories**



#### **34.1.4 Product Dependencies**

The pins used for interfacing the DDR/LPDDR memories are not multiplexed with the PIO lines.

The table below gives the connections to the various memory types.



#### **Table 34-2. I/O Lines Usage vs. Operating Mode**

#### **Note:**

1. DDR\_DQSN[3:0] can be connected to DDR\_VREF or to DQSN[3:0] of the memory, as specified in the DDR2-SDRAM device datasheet. Bit MPDDRC\_CR.NDQS is to be set accordingly.

#### **34.1.5 Implementation Examples**

#### **34.1.5.1 16-bit DDR2**

**Figure 34-3. 16-bit DDR2 Hardware Configuration**



## **SAMA5D2 Series External Memories**

#### **34.1.5.2 2x16-bit DDR2**

**Figure 34-4. 2x16-bit DDR2 Hardware Configuration**



#### **34.1.5.3 16-bit DDR3/DDR3L**

**Figure 34-5. 16-bit DDR3/DDR3L Hardware Configuration**



## **SAMA5D2 Series External Memories**

#### **34.1.5.4 2x16-bit DDR3/DDR3L**

**Figure 34-6. 2x16-bit DDR3/DDR3L Hardware Configuration**



#### **34.1.5.5 2x16-bit LPDDR2/LPDDR3**

The schematic below is given for LPDDR2 but it is also valid for LPDDR3.

## **SAMA5D2 Series External Memories**





CAx LPDDR2/LPDDR3 signals are to be connected as indicated in the table below.

**Table 34-3. CAx LPDDR2 Signal Connection**

| <b>DDR Controller Signal</b> | <b>LPDDR2 Signal</b> |
|------------------------------|----------------------|
| <b>RAS</b>                   | CA <sub>0</sub>      |
| CAS                          | CA <sub>1</sub>      |
| <b>WE</b>                    | CA <sub>2</sub>      |
| DDR_A0                       | CA <sub>3</sub>      |
| DDR_A1                       | CA4                  |
| DDR_A2                       | CA <sub>5</sub>      |
| DDR_A3                       | CA <sub>6</sub>      |
| DDR_A4                       | CA7                  |
| DDR_A5                       | CA8                  |
| DDR_A6                       | CA <sub>9</sub>      |
| Higher addresses             | <b>Higher CAs</b>    |

## **34.2 External Bus Interface (EBI)**

#### **34.2.1 Description**

The External Bus Interface is designed to ensure the successful data transfer between several external devices and the Arm processor-based device. The External Bus Interface of the device consists of a Static Memory Controller (SMC).

#### **34.2.2 Implementation Examples**

The following hardware configurations are given for illustration only. The user should refer to the memory manufacturer website to check current device availability.

#### **34.2.2.1 8-bit NAND Flash**

#### **Figure 34-8. 8-bit NAND Flash Hardware Configuration**



#### **34.2.2.2 16-bit NAND Flash**

**Figure 34-9. 16-bit NAND Flash Hardware Configuration**



#### **34.2.2.3 NOR Flash on NCS0**

**Figure 34-10. NOR Flash on NCS0 Hardware Configuration**



## **35. DDR-SDRAM Controller (MPDDRC)**

## **35.1 Description**

DDR-SDRAM Controller (MPDDRC) maximizes memory bandwidth and minimizes transaction latency due to the DDR-SDRAM protocol.

The MPDDRC extends the memory capabilities of a chip by providing the interface to the external 16-bit or 32-bit DDR-SDRAM device. The page size supports ranges from 2048 to 16384 rows and from 256 to 4096 columns. It supports dword (64-bit), word (32-bit), half-word (16-bit), and byte (8-bit) accesses.

The MPDDRC supports a read or write burst length of eight locations. This enables the command and address bus to anticipate the next command, thus reducing latency imposed by the DDR-SDRAM protocol and improving the DDR-SDRAM bandwidth. Moreover, MPDDRC keeps track of the active row in each bank, thus maximizing DDR-SDRAM performance, e.g., the application may be placed in one bank and data in other banks. To optimize performance, avoid accessing different rows in the same bank. The MPDDRC supports a CAS latency of 2, 3, 5 or 6 and optimizes the read access depending on the frequency.

Self-Refresh, Power-Down and Deep Power-Down modes minimize the consumption of the DDR-SDRAM device.

OCD (Off-chip Driver) and ODT (On-die Termination) modes, and Write Leveling, are not supported.

The MPDDRC supports DDR3-SDRAM and DDR3L-SDRAM devices with DLL disabled, in DLL Off mode. In this mode, as per applicable JEDEC standard, the maximum clock frequency is 125 MHz. However, check with memory suppliers for higher speed support. DDR3-SDRAM supports high capacity (1 Gbit and more) and allows to reduce power consumption with a 1.5V supply (DDR3-SDRAM) or a 1.35V supply (DDR3L-SDRAM). The DLL Off mode sets the CAS Read Latency (CRL) and the CAS Write Latency (CWL) to 6. The latency is automatically set by the controller.

## **35.2 Embedded Characteristics**

• Supported Memory Devices:

- Low-power DDR1-SDRAM (LPDDR1)
- Low-cost LPDDR1 with 2 internal banks
- DDR2-SDRAM
- Low-Power DDR2-SDRAM-S4 (LPDDR2)
- Low-Power DDR3-SDRAM (LPDDR3)
- DDR3-SDRAM (DLL Off mode)
- DDR3L-SDRAM (DLL Off mode)
- Arbitration Policies: Round-Robin, On Request, Bandwidth
- 8 System Bus Interfaces; Management of all Accesses Maximizes Memory Bandwidth and Minimizes Transaction Latency
- Bus Transfer: Dword, Word, Half Word, Byte Access
	- Supported Configurations:
		- 2K, 4K, 8K, 16K row address memory parts
		- DDR-SDRAM with two or four internal banks (low-power DDR1-SDRAM)
		- DDR-SDRAM with four or eight internal banks (DDR2-SDRAM/Low-Power DDR2-SDRAM-S4/DDR3- SDRAM/DDR3L-SDRAM/Low-power DDR3-SDRAM)
		- DDR-SDRAM with 16-bit or 32-bit data
		- One chip select for SDRAM device (512-Mbyte address space, 256-Mbyte address space with 16-bit data path)
- Programming Facilities
	- Multibank ping-pong access (up to four or eight banks opened at the same time = reduced average latency of transactions)
- Timing parameters specified by software
- Automatic refresh operation, refresh rate is programmable
- Automatic update of DS, TCR and PASR parameters (low-power DDR-SDRAM devices)
- Energy-Saving Capabilities
- Self-Refresh, Power-Down, Active Power-Down and Deep Power-Down modes supported
- DDR-SDRAM Power-Up Initialization by Software
- CAS Latency of 2, 3, 5 or 6 Supported
- Reset Function Supported (DDR2-SDRAM)
- Clock Frequency Change in Self-Refresh Mode Supported (Low-Power DDR-SDRAM/DDR3-SDRAM/DDR3L-SDRAM)
- Auto-refresh per Bank Supported (Low-Power DDR2-SDRAM-S4/Low-Power DDR3-SDRAM)
- Automatic Adjust Refresh Rate (Low-Power DDR2-SDRAM-S4/Low-Power DDR3-SDRAM)
- Auto-precharge Command Not Used
- OCD (Off-chip Driver) Mode, ODT (On-die Termination), Write leveling are Not Supported
- Dynamic Scrambling with User Key (No Impact on Bandwidth)
- Bus Monitor

### **35.3 Block Diagram**

The MPDDRC is partitioned in two blocks (see figure below):

- An Interconnect Matrix block that manages concurrent accesses on the system bus between 8 system bus hosts and integrates an arbiter
- A DDR Controller that translates system bus requests (read/write) in the DDR-SDRAM protocol **Figure 35-1. Block Diagram**



### **35.4 Product Dependencies, Initialization Sequence**

#### **35.4.1 Low-power DDR1-SDRAM Initialization**

The initialization sequence is generated by software.

The low-power DDR1-SDRAM devices are initialized by the following sequence:

- 1. Program the memory device type in the Memory Device register (MPDDRC\_MD).
- 2. Program the shift sampling value in the Read Data Path register (MPDDRC\_RD\_DATA\_PATH).
- 3. Program [MPDDRC\\_IO\\_CALIBR.](#page-586-0)
- 4. Program the features of the low-power DDR1-SDRAM device in the MPDDRC Configuration register (MPDDRC\_CR) (number of columns, rows, banks, CAS latency and output drive strength) and in the Timing Parameter 0 register/Timing Parameter 1 register (MPDDRC\_TPR0/1) (asynchronous timing (TRC, TRAS, etc.)).
- 5. Program Temperature Compensated Self-refresh (TCR), Partial Array Self-Refresh (PASR) and Drive Strength (DS) parameters in the Low-power register (MPDDRC\_LPR).
- 6. A NOP command is issued to the low-power DDR1-SDRAM. Program the NOP command in the Mode register (MPDDRC\_MR). The application must configure the MODE field to 1 in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR1-SDRAM address to acknowledge this command. The clocks which drive the low-power DDR1-SDRAM device are now enabled.
- 7. A pause of at least 200 μs must be observed before a signal toggle.
- 8. A NOP command is issued to the low-power DDR1-SDRAM. Program the NOP command in the MPDDRC\_MR. The application must configure the MODE field to 1 in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR1-SDRAM address to acknowledge this command. A calibration request is now made to the I/O pad.
- 9. An All Banks Precharge command is issued to the low-power DDR1-SDRAM. Program All Banks Precharge command in the MPDDRC MR. The application must configure the MODE field to 2 in the MPDDRC MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR1-SDRAM address to acknowledge this command.
- 10. Two auto-refresh (CBR) cycles are provided. Program the Auto-refresh command (CBR) in the MPDDRC\_MR. The application must configure the MODE field to 4 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR1-SDRAM location twice to acknowledge these commands.
- 11. An Extended Mode Register Set (EMRS) cycle is issued to program the low-power DDR1-SDRAM parameters (TCSR, PASR, DS). The application must configure the MODE field to 5 in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to the SDRAM to acknowledge this command. The write address must be chosen so that signal BA[1] is set to 1 and BA[0] is set to 0. For example: with a 16-bit, 128-Mbit, low-power DDR1-SDRAM (12 rows, 9 columns, 4 banks), the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x00800000; with a 32-bit, 1-Gbit, low-power DDR1-SDRAM (14 rows, 10 columns, 4 banks), the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x08000000. In the case of low-cost and low-density low-power DDR1-SDRAM (2 internal banks), the write address must be chosen so that signal BA[0] is set to 1. BA[1] is not used.

**Note:**  This address is given as an example only. The real address depends on implementation in the product.

- 12. A Mode Register Set (MRS) cycle is issued to program parameters of the low-power DDR1-SDRAM devices, in particular CAS latency. The application must configure the MODE field to 3 in the MPDDRC MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to the low-power DDR1-SDRAM to acknowledge this command. The write address must be chosen so that signals BA[1:0] are set to 0. For example, the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR.
- 13. The application must enter Normal mode, write a zero to the MODE field in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access at any location in the low-power DDR1-SDRAM to acknowledge this command.

14. Write the refresh rate into the COUNT field in the Refresh Timer register (MPDDRC\_RTR). To compute the value, see [MPDDRC Refresh Timer Register.](#page-567-0)

After initialization, the low-power DDR1-SDRAM device is fully functional.

#### **35.4.2 DDR2-SDRAM Initialization**

The initialization sequence is generated by software. The DDR2-SDRAM devices are initialized by the following sequence:

- 1. Program the memory device type in the Memory Device register (MPDDRC\_MD).
- 2. Program the shift sampling value in the Read Data Path register (MPDDRC\_RD\_DATA\_PATH).
- 3. Program [MPDDRC\\_IO\\_CALIBR.](#page-586-0)
- 4. Program features of the DDR2-SDRAM device in the Configuration register (MPDDRC\_CR) (number of columns, rows, banks, CAS latency and output driver impedance control) and in the Timing Parameter 0 register/Timing Parameter 1 register (MPDDRC\_TPR0/1) (asynchronous timing: TRC, TRAS, etc.).
- 5. A NOP command is issued to the DDR2-SDRAM. Program the NOP command in the Mode register (MPDDRC\_MR). The application must configure the MODE field to 1 in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any DDR2-SDRAM address to acknowledge this command. The clocks which drive the DDR2-SDRAM device are now enabled.
- 6. A pause of at least 200 μs must be observed before a signal toggle.
- 7. A NOP command is issued to the DDR2-SDRAM. Program the NOP command in the MPDDRC\_MR. The application must configure the MODE field to 1 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any DDR2-SDRAM address to acknowledge this command. CKE is now driven high.
- 8. An All Banks Precharge command is issued to the DDR2-SDRAM. Program All Banks Precharge command in the MPDDRC MR. The application must configure the MODE field to 2 in the MPDDRC MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any DDR2-SDRAM address to acknowledge this command.
- 9. An Extended Mode Register Set (EMRS2) cycle is issued to choose between commercial or high temperature operations. The application must configure the MODE field to 5 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR2- SDRAM to acknowledge this command. The write address must be chosen so that signal BA[1] is set to 1 and signal BA[0] is set to 0. For example: with a 16-bit, 128-Mbit, DDR2-SDRAM (12 rows, 9 columns, 4 banks), the DDR2-SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x00800000; with a 32-bit, 1-Gbit, DDR2-SDRAM (14 rows, 10 columns, 8 banks), the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x08000000.

**Note:**  This address is given as an example only. The real address depends on implementation in the product.

- 10. An Extended Mode Register Set (EMRS3) cycle is issued to set the Extended Mode register to 0. The application must configure the MODE field to 5 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR2-SDRAM to acknowledge this command. The write address must be chosen so that signal BA[1] is set to 1 and signal BA[0] is set to 1. For example: with a 16-bit, 128-Mbit, DDR2-SDRAM (12 rows, 9 columns, 4 banks), the DDR2-SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x00C00000; with a 32-bit, 1-Gbit, DDR2-SDRAM (14 rows, 10 columns, 8 banks), the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x0C000000
- 11. An Extended Mode Register Set (EMRS1) cycle is issued to enable DLL and to program D.I.C. (Output Driver Impedance Control). The application must configure the MODE field to 5 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR2-SDRAM to acknowledge this command. The write address must be chosen so that signal BA[1] is set to 0 and signal BA[0] is set to 1. For example: with a 16-bit, 128-Mbit, DDR2-SDRAM (12 rows, 9 columns, 4 banks), the DDR2-SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x00400000; with a 32-bit, 1-Gbit, DDR2-SDRAM (14 rows, 10 columns, 8 banks), the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x04000000.
- 12. An additional 200 cycles of clock are required for locking DLL.
- 13. Write a '1' to the DLL bit (enable DLL reset) in the Configuration register (MPDDRC\_CR).
- 14. A Mode Register Set (MRS) cycle is issued to reset DLL. The application must configure the MODE field to 3 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR2-SDRAM to acknowledge this command. The write address must be chosen so that signals BA[1:0] are set to 0. For example, the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR.
- 15. An All Banks Precharge command is issued to the DDR2-SDRAM. Program the All Banks Precharge command in the MPDDRC\_MR. The application must configure the MODE field to 2 in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any DDR2-SDRAM address to acknowledge this command.
- 16. Two auto-refresh (CBR) cycles are provided. Program the Auto-refresh command (CBR) in the MPDDRC\_MR. The application must configure the MODE field to 4 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any DDR2-SDRAM location twice to acknowledge these commands. TRFC must be checked between two auto-refreshes (see [MPDDRC\\_TPR1\)](#page-574-0).
- 17. Write a '0' to the DLL bit (disable DLL reset) in the MPDDRC\_CR.
- 18. A Mode Register Set (MRS) cycle is issued to program parameters of the DDR2-SDRAM device, in particular CAS latency and to disable DLL reset. The application must configure the MODE field to 3 in the MPDDRC MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR2-SDRAM to acknowledge this command. The write address must be chosen so that signals BA[1:0] are set to 0. For example: with a 16-bit, 128-Mbit, DDR2-SDRAM (12 rows, 9 columns, 4 banks) bank address, the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR; with a 32-bit, 1-Gbit, DDR2-SDRAM (14 rows, 10 columns, 8 banks), the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR.
- 19. Configure the OCD field (default OCD calibration) to 7 in the MPDDRC\_CR.
- 20. An Extended Mode Register Set (EMRS1) cycle is issued to the default OCD value. The application must configure the MODE field to 5 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR2-SDRAM to acknowledge this command. The write address must be chosen so that signal BA[1] is set to 0 and signal BA[0] is set to 1. For example: with a 16-bit, 128-Mbit, DDR2-SDRAM (12 rows, 9 columns, 4 banks), the DDR2-SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x00400000; with a 32-bit, 1-Gbit, DDR2-SDRAM (14 rows, 10 columns, 8 banks), the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x04000000.
- 21. Configure the OCD field (exit OCD calibration mode) to 0 in the MPDDRC\_CR.
- 22. An Extended Mode Register Set (EMRS1) cycle is issued to enable OCD exit. The application must configure the MODE field to 5 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR2-SDRAM to acknowledge this command. The write address must be chosen so that signal BA[1] is set to 0 and signal BA[0] is set to 1. For example: with a 16-bit, 128-Mbit, DDR2-SDRAM (12 rows, 9 columns, 4 banks) bank address, the DDR2-SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x00400000; with a 32-bit, 1-Gbit, DDR2-SDRAM (14 rows, 10 columns, 8 banks), the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x04000000.
- 23. A Normal Mode command is provided. Program the Normal mode in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any DDR2-SDRAM address to acknowledge this command.
- 24. Write the refresh rate into the COUNT field in the Refresh Timer register (MPDDRC\_RTR). To compute the value, see [MPDDRC Refresh Timer Register.](#page-567-0)

After initialization, the DDR2-SDRAM devices are fully functional.

#### **35.4.3 Low-power DDR2-SDRAM Initialization**

The initialization sequence is generated by software.

The low-power DDR2-SDRAM devices are initialized by the following sequence:

- 1. Program the memory device type in the Memory Device register (MPDDRC\_MD).
- 2. Program the shift sampling value in the Read Data Path register (MPDDRC\_RD\_DATA\_PATH).
- 3. Program [MPDDRC\\_LPDDR2\\_LPDDR3\\_DDR3\\_CAL\\_MR4,](#page-583-0) [MPDDRC\\_LPDDR2\\_LPDDR3\\_DDR3\\_TIM\\_CAL,](#page-585-0) [MPDDRC\\_IO\\_CALIBR.](#page-586-0)
- 4. Program features of the low-power DDR2-SDRAM device into and in the Configuration register (MPDDRC\_CR) (number of columns, rows, banks, CAS latency and output drive strength) and in the Timing Parameter 0 register/Timing Parameter 1 register (MPDDRC TPR0/1) (asynchronous timing: TRC, TRAS, etc.).
- 5. A NOP command is issued to the low-power DDR2-SDRAM. Program the NOP command in the Mode register (MPDDRC\_MR). The application must configure the MODE field to 1 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. The clocks which drive the Low-power DDR2-SDRAM devices are now enabled.
- 6. A pause of at least 100 ns must be observed before a signal toggle.
- 7. A NOP command is issued to the low-power DDR2-SDRAM. Program the NOP command in the MPDDRC MR. The application must configure the MODE field to 1 in the MPDDRC MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. CKE is now driven high.
- 8. A pause of at least 200 μs must be observed before issuing a Reset command.
- 9. A Reset command is issued to the low-power DDR2-SDRAM. In MPDDRC MR, configure the MODE field to 7 and the MRS field to 63. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. The Reset command is now issued.
- 10. A pause of at least  $t_{\text{INIT5}}$  must be observed before issuing any commands.
- 11. A Calibration command is issued to the low-power DDR2-SDRAM. Program the type of calibration in the Configuration register (MPDDRC\_CR): configure the ZQ field to 3. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 10. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. The ZQ Calibration command is now issued. Program the type of calibration in the MPDDRC\_CR: configure the ZQ field to 2.
- 12. A Mode register Write command is issued to the low-power DDR2-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 1. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. The Mode register Write command is now issued.
- 13. A Mode register Write command is issued to the low-power DDR2-SDRAM. In the MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 2. The Mode register Write command cycle is issued to program parameters of the low-power DDR2-SDRAM device, in particular CAS latency. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. The Mode register Write command is now issued.
- 14. A Mode register Write command is issued to the low-power DDR2-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 3. The Mode register Write command cycle is issued to program parameters of the low-power DDR2-SDRAM device, in particular Drive Strength and Slew Rate. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. The Mode register Write command is now issued.
- 15. A Mode register Write command is issued to the low-power DDR2-SDRAM. In MPDDRC\_MR configure the MODE field to 7 and the MRS field to 16. Mode register Write command cycle is issued to program parameters of the low-power DDR2-SDRAM device, in particular Partial Array Self-Refresh (PASR). Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. The Mode register Write command is now issued.
- 16. In the DDR Configuration register (SFR\_DDRCFG), the application must write a '1' to bits 17 and 16 to open the input buffers (refer to section "Special Function Registers (SFR)").
- 17. A NOP command is issued to the low-power DDR2-SDRAM. Program the NOP command in the Mode register (MPDDRC\_MR). The application must configure the MODE field to 1 in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command.
- 18. A Mode register Read command is issued to the low-power DDR2-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 5. The Mode register Read command cycle is used to read the LPDDR2 Manufacturer ID from the low-power DDR2-SDRAM mode registers. Read the MPDDRC\_MR and

add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. The Mode register Read command is now issued. The LPDDR2 Manufacturer ID is set in MPDDRC\_MD. See [MPDDRC Memory Device Register.](#page-579-0)

- 19. A Mode register Read command is issued to the low-power DDR2-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 6. The Mode register Read command cycle is used to read Revision ID1 from the low-power DDR2-SDRAM mode registers. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. The Mode register Read command is now issued. Revision ID1 is set in register MPDDRC\_MD. See [MPDDRC Memory Device Register.](#page-579-0)
- 20. A Mode register Read command is issued to the low-power DDR2-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 8. The Mode register Read command cycle is used to read the memory organization (I/O width, Density, Type) from the low-power DDR2-SDRAM mode registers. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. The Mode register Read command is now issued. Memory organization is set in register MPDDRC\_MD. See [MPDDRC Memory Device Register.](#page-579-0)
- 21. A Mode register Read command is issued to the low-power DDR2-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 0. The Mode register Read command cycle is used to read device information (RZQI, DAI) from the low-power DDR2-SDRAM mode registers. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command. The Mode register Read command is now issued. Device information RZQI is set in register Timing Calibration (see [MPDDRC Low-power DDR2 Low-power](#page-585-0) [DDR3 and DDR3 Timing Calibration Register](#page-585-0)) and DAI is set in Mode register (see [MPDDRC Mode Register\)](#page-565-0).
- 22. A Normal Mode command is provided. Program the Normal mode in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR2-SDRAM address to acknowledge this command.
- 23. In the DDR configuration register (SFR\_DDRCCFG), the application must write a '0' to bits 17 and 16 to close the input buffers. The buffers are then driven by the HMPDDRC controller.
- 24. Write the refresh rate into the COUNT field in the Refresh Timer register (MPDDRC\_RTR). To compute the value, see [MPDDRC Refresh Timer Register.](#page-567-0)

After initialization, the low-power DDR2-SDRAM devices are fully functional.

#### **35.4.4 DDR3-SDRAM/DDR3L-SDRAM Initialization**

The initialization sequence is generated by software. The DDR3-SDRAM devices are initialized by the following sequence:

- 1. Program the memory device type in the Memory Device register (MPDDRC\_MD).
- 2. Program the shift sampling value in the Read Data Path register (MPDDRC\_RD\_DATA\_PATH).
- 3. Program [MPDDRC\\_LPDDR2\\_LPDDR3\\_DDR3\\_CAL\\_MR4,](#page-583-0) [MPDDRC\\_LPDDR2\\_LPDDR3\\_DDR3\\_TIM\\_CAL,](#page-585-0) [MPDDRC\\_IO\\_CALIBR.](#page-586-0)
- 4. Program the features of the DDR3-SDRAM device in the Configuration register (MPDDRC\_CR) (number of columns, rows, banks, CAS latency and output driver impedance control) and in the Timing Parameter 0 register/Timing Parameter 1 register (MPDDRC\_TPR0/1) (asynchronous timing - TRC, TRAS, etc.).
- 5. A NOP command is issued to the DDR3-SDRAM. Program the NOP command in the Mode register (MPDDRC\_MR). The application must configure the MODE field to 1 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any DDR3-SDRAM address to acknowledge this command. The clocks which drive the DDR3-SDRAM device are now enabled.
- 6. A pause of at least 500 μs must be observed before a signal toggle.
- 7. A NOP command is issued to the DDR3-SDRAM. Program the NOP command in the MPDDRC\_MR. The application must configure the MODE field to 1 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any DDR3-SDRAM address to acknowledge this command. CKE is now driven high.
- 8. An Extended Mode Register Set (EMRS2) cycle is issued to choose between commercial or high temperature operations. The application must configure the MODE field to 5 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR3- SDRAM to acknowledge this command. The write address must be chosen so that signal BA[2] is set to 0,

BA[1] is set to 1 and signal BA[0] is set to 0. For example: with a 16-bit, 1-Gbit, DDR3-SDRAM (14 rows, 10 columns, 8 banks), the DDR3-SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x040000000; with a 32-bit, 1-Gbit, DDR3-SDRAM (14 rows, 10 columns, 8 banks), the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x08000000.

**Note:**  This address is given as an example only. The real address depends on the implementation in the product.

- 9. An Extended Mode Register Set (EMRS3) cycle is issued to set the Extended Mode register to 0. The application must configure the MODE field to 5 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR3-SDRAM to acknowledge this command. The write address must be chosen so that signal BA[2] is set to 0, BA[1] is set to 1 and signal BA[0] is set to 1. For example: with a 16-bit, 1-Gbit, DDR3-SDRAM (14 rows, 10 columns, 8 banks), the DDR3-SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x06000000; with a 32-bit, 1-Gbit, DDR3-SDRAM (14 rows, 10 columns, 8 banks), the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x0C000000.
- 10. An Extended Mode Register Set (EMRS1) cycle is issued to disable and to program ODS (output drive strength). The application must configure the MODE field to 5 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR3- SDRAM to acknowledge this command. The write address must be chosen so that signal BA[2:1] is set to 0 and signal BA[0] is set to 1. For example: with a 16-bit, 1-Gbit, DDR3-SDRAM (14 rows, 10 columns, 8 banks), the DDR3-SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x02000000; with a 32-bit, 1-Gbit, DDR3-SDRAM (14 rows, 10 columns, 8 banks), the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR + 0x04000000.
- 11. Write a '1' to the DLL bit (enable DLL reset) in the Configuration register (MPDDRC\_CR).
- 12. A Mode Register Set (MRS) cycle is issued to reset DLL. The application must configure the MODE field to 3 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR3-SDRAM to acknowledge this command. The write address must be chosen so that signals BA[2:0] are set to 0. For example, the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR.
- 13. A Calibration command (MRS) is issued to calibrate RTT and RON values for the Process Voltage Temperature (PVT). The application must configure the MODE field to 6 in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to the DDR3-SDRAM to acknowledge this command. The write address must be chosen so that signals BA[2:0] are set to 0. For example, the SDRAM write access should be done at the address: BASE\_ADDRESS\_DDR.
- 14. A Normal Mode command is provided. Program the Normal mode in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any DDR3-SDRAM address to acknowledge this command.
- 15. Write the refresh rate into the COUNT field in the Refresh Timer register (MPDDRC\_RTR). To compute the value, see [MPDDRC Refresh Timer Register.](#page-567-0)

After initialization, the DDR3-SDRAM devices are fully functional.

#### **35.4.5 Low-power DDR3-SDRAM Initialization**

The initialization sequence is generated by software. The low-power DDR3-SDRAM devices are initialized by the following sequence:

- 1. Program the memory device type in the Memory Device register (MPDDRC\_MD).
- 2. Program the shift sampling value in the Read Data Path register (MPDDRC\_RD\_DATA\_PATH).
- 3. Program [MPDDRC\\_LPDDR2\\_LPDDR3\\_DDR3\\_CAL\\_MR4,](#page-583-0) [MPDDRC\\_LPDDR2\\_LPDDR3\\_DDR3\\_TIM\\_CAL,](#page-585-0) [MPDDRC\\_IO\\_CALIBR.](#page-586-0)
- 4. Program features of the low-power DDR3-SDRAM device into and in the Configuration register (MPDDRC\_CR) (number of columns, rows, banks, CAS latency and output drive strength) and in the Timing Parameter 0 register/Timing Parameter 1 register (MPDDRC TPR0/1) (asynchronous timing: TRC, TRAS, etc.).
- 5. A NOP command is issued to the low-power DDR3-SDRAM. Program the NOP command in the Mode register (MPDDRC\_MR). The application must configure the MODE field to 1 in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to

any low-power DDR3-SDRAM address to acknowledge this command. The clocks which drive the low-power DDR3-SDRAM devices are now enabled.

- 6. A pause of at least 100 ns must be observed before a signal toggle.
- 7. A NOP command is issued to the low-power DDR3-SDRAM. Program the NOP command in the MPDDRC\_MR. The application must configure the MODE field to 1 in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command. CKE is now driven high.
- 8. A pause of at least 200 μs must be observed before issuing a Reset command.
- 9. A Reset command is issued to the low-power DDR3-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 63. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command. The Reset command is now issued.
- 10. A pause of at least  $t_{\text{INIT5}}$  must be observed before issuing any commands.
- 11. A Calibration command is issued to the low-power DDR3-SDRAM. Program the type of calibration in the Configuration register (MPDDRC\_CR): set the ZQ field to 3. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 10. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command. The ZQ Calibration command is now issued. Program the type of calibration in the MPDDRC\_CR: set the ZQ field to 2.
- 12. A Mode register Write command is issued to the low-power DDR3-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 1. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command. The Mode register Write command is now issued.
- 13. A Mode register Write command is issued to the low-power DDR3-SDRAM. In MPDDRC MR, configure the MODE field to 7 and the MRS field to 2. The Mode register Write command cycle is issued to program parameters of the low-power DDR3-SDRAM device, in particular CAS Latency. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command. The Mode register Write command is now issued.
- 14. A Mode register Write command is issued to the low-power DDR3-SDRAM. In the MPDDRC\_MR, configure the MODE field 7 and the MRS field to 3. The Mode register Write command cycle is issued to program parameters of the low-power DDR3-SDRAM device, in particular Drive Strength and Slew Rate. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command. The Mode register Write command is now issued.
- 15. A Mode register Write command is issued to the low-power DDR3-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 16. The Mode register Write command cycle is issued to program parameters of the low-power DDR3-SDRAM device, in particular Partial Array Self-Refresh (PASR). Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command. The Mode register Write command is now issued.
- 16. In the DDR Configuration register (SFR\_DDRCFG), the application must write a '1' to bits 17 and 16 to open the input buffers.
- 17. A NOP command is issued to the low-power DDR3-SDRAM. Program the NOP command in the Mode register (MPDDRC\_MR). The application must configure the MODE field to 1 in the MPDDRC\_MR. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command.
- 18. A Mode register Read command is issued to the low-power DDR3-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 5. The Mode register Read command cycle is used to read the LPDDR3 Manufacturer ID from the low-power DDR3-SDRAM mode registers. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command. The Mode register Read command is now issued. The LPDDR3 Manufacturer ID is set in register MPDDRC\_MD. See [MPDDRC Memory Device Register](#page-579-0).
- 19. A Mode register Read command is issued to the low-power DDR3-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 6. The Mode register Read command cycle is used to read the Revision ID1 from the low-power DDR3-SDRAM mode registers. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to

acknowledge this command. The Mode register Read command is now issued. Revision ID1 is set in register MPDDRC\_MD. See [MPDDRC Memory Device Register.](#page-579-0)

- 20. A Mode register Read command is issued to the low-power DDR3-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 8. The Mode register Read command cycle is used to read memory organization (I/O width, Density, Type) from the low-power DDR3-SDRAM mode registers. Read the MPDDRC MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command. The Mode register Read command is now issued. Memory organization is set in register MPDDRC\_MD. See [MPDDRC Memory Device Register.](#page-579-0)
- 21. A Mode register Read command is issued to the low-power DDR3-SDRAM. In MPDDRC\_MR, configure the MODE field to 7 and the MRS field to 0. The Mode register Read command cycle is used to read the device information (RZQI, DAI) from the low-power DDR3-SDRAM mode registers. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command. The Mode register Read command is now issued. Device information RZQI is set in register Timing Calibration (see [MPDDRC Low-power DDR2 Low-power](#page-585-0) [DDR3 and DDR3 Timing Calibration Register](#page-585-0)) and DAI is set in Mode register (see [MPDDRC Mode Register\)](#page-565-0).
- 22. A Normal Mode command is provided. Program the Normal mode in the MPDDRC\_MR. Read the MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to any low-power DDR3-SDRAM address to acknowledge this command.
- 23. In the DDR Configuration register (SFR\_DDRCCFG), the application must write a '0' to bits 17 and 16 to close the input buffers. The buffers are then driven by the HMPDDRC controller.
- 24. Write the refresh rate into the COUNT field in the Refresh Timer register (MPDDRC\_RTR). To compute the value, see [MPDDRC Refresh Timer Register.](#page-567-0)

After initialization, the low-power DDR3-SDRAM devices are fully functional.

## **35.5 Functional Description**

#### **35.5.1 DDR-SDRAM Controller Write Cycle**

The MPDDRC provides burst access or single access in Normal mode (MPDDRC\_MR.MODE = 0). Whatever the access type, the MPDDRC keeps track of the active row in each bank, thus maximizing performance.

The DDR-SDRAM device is programmed with a burst length (bl) equal to 8. This determines the length of a sequential data input by the write command that is set to 8. The latency from write command to data input depends on the memory type, as shown in the following table.

#### **Table 35-1. CAS Write Latency**



**Note:**  In the case of low-power DDR3-SDRAM, the CAS Write Latency (CWL) of 1 is optional. The MPDDRC supports this feature. Refer to the low-power DDR3-SDRAM data sheet for details.

To initiate a single access, the MPDDRC checks if the page access is already open. If row/bank addresses match with the previous row/bank addresses, the controller generates a write command. If the bank addresses are not identical or if bank addresses are identical but the row addresses are not identical, the controller generates a precharge command, activates the new row and initiates a write command. To comply with DDR-SDRAM timing parameters, additional clock cycles are inserted between precharge/active ( $t_{RP}$ ) commands and active/write ( $t_{RCD}$ ) commands. As the burst length is set to 8, in case of single access, it has to stop the burst, otherwise seven invalid values may be written. In case of the DDR-SDRAM device, the Burst Stop command is not supported for the burst
write operation. So, in order to interrupt the write operation, the DM (data mask) input signal must be set to 1 to mask invalid data (see the following figures), and DQS must continue to toggle.

To initiate a burst access, the MPDDRC uses the transfer type signal provided by the host requesting the access. If the next access is a sequential write access, writing to the DDR-SDRAM device is carried out. If the next access is a write non-sequential access, then an automatic access break is inserted, the MPDDRC generates a precharge command, activates the new row and initiates a write command. To comply with DDR-SDRAM timing parameters, additional clock cycles are inserted between precharge/active  $(t_{RP})$  commands and active/write  $(t_{RCD})$  commands.

For the definition of timing parameters, see [MPDDRC Timing Parameter 0 Register.](#page-572-0)

Write accesses to the DDR-SDRAM device are burst oriented and the burst length is programmed to 8. It determines the maximum number of column locations that can be accessed for a given write command. When the write command is issued, eight columns are selected. All accesses for that burst take place within these eight columns, thus the burst wraps within these eight columns if a boundary is reached. These eight columns are selected by addr[13:3]. addr[2:0] is used to select the starting location within the block.

In case of incrementing burst (INCR/INCR4/INCR8/INCR16), the addresses can cross the 16-byte boundary of the DDR-SDRAM device. For example, when a transfer (INCR4) starts at address 0x0C, the next access is 0x10, but since the burst length is programmed to 8, the next access is at 0x00. Since the boundary is reached, the burst is wrapped. The MPDDRC takes this feature of the DDR-SDRAM device into account. In case of a transfer starting at address 0x04/0x08/0x0C or starting at address 0x10/0x14/0x18/0x1C, two write commands are issued to avoid wrapping when the boundary is reached. The last write command is subject to DM input logic level. If DM is registered high, the corresponding data input is ignored and the write access is not done. This avoids additional writing.



**Figure 35-2. Single Write Access, Row Closed, DDR-SDRAM Devices**





A write command can be followed by a read command. To avoid breaking the current write burst, t<sub>WTR</sub>/t<sub>WRD</sub> (bl/2 + 2) = 6 cycles) should be met. See the figure below.





In case of a single write access, write operation should be interrupted by a read access but DM must be input 1 cycle prior to the read command to avoid writing invalid data. See the figure below.



### **Figure 35-7. Single Write Access Followed by a Read Access, DDR-SDRAM Devices**

### **35.5.2 DDR-SDRAM Controller Read Cycle**

The MPDDRC provides burst access or single access in Normal mode (MPDDRC\_MR.MODE = 0). Whatever the access type, the MPDDRC keeps track of the active row in each bank, thus maximizing performance of the MPDDRC.

The DDR-SDRAM devices are programmed with a burst length equal to 8 which determines the length of a sequential data output by the read command that is set to 8. The latency from read command to data output depends on the memory type, as shown in the following table. This value is programmed during the initialization phase (see [Product Dependencies, Initialization Sequence](#page-532-0)).

### **Table 35-2. CAS Read Latency**



**Note:**  In the case of low-power DDR3-SDRAM, the CAS Read Latency (CRL) of 3 is optional. The MPDDRC supports this feature. Refer to the low-power DDR3-SDRAM data sheet for details.

To initiate a single access, the MPDDRC checks if the page access is already open. If row/bank addresses match with the previous row/bank addresses, the controller generates a read command. If the bank addresses are not identical or if bank addresses are identical but the row addresses are not identical, the controller generates a precharge command, activates the new row and initiates a read command. To comply with DDR-SDRAM timing parameters, additional clock cycles are inserted between precharge/active ( $t_{RP}$ ) commands and active/read ( $t_{RCD}$ ) commands. After a read command, additional wait states are generated to comply with CAS latency. The MPDDRC supports a CAS latency delay of 2, 3, 5 or 6 clock cycles. As the burst length is set to 8, in case of a single access or a burst access lower than 8 data requests, it has to stop the burst, otherwise an additional seven or X values could be read. The Burst Stop command (BST) is used to stop output during a burst read. If the DDR2-SDRAM Burst Stop command is not supported by the JEDEC standard, in a single read access, an additional seven unwanted data will be read.

To initiate a burst access, the MPDDRC checks the transfer type signal. If the next accesses are sequential read accesses, reading to the SDRAM device is carried out. If the next access is a read non-sequential access, then an automatic page break can be inserted. If the bank addresses are not identical or if bank addresses are identical but the row addresses are not identical, the controller generates a precharge command, activates the new row and initiates a read command. If page access is already open, a read command is generated.

To comply with DDR-SDRAM timing parameters, additional clock cycles are inserted between precharge/active ( $t_{RP}$ ) commands and active/read ( $t_{RCD}$ ) commands. The MPDDRC supports a CAS latency delay of 2, 3, 5 or 6 clock cycles. During this delay, the controller uses internal signals to anticipate the next access and improve the performance of the controller. Depending on the latency, the MPDDRC anticipates 2, 3, 5 or 6 read accesses. In case of burst of specified length, accesses are not anticipated, but if the burst is broken (border, Busy mode, etc.), the next access is treated as an incrementing burst of unspecified length, and depending on the latency, the MPDDRC anticipates 2, 3, 5 or 6 read accesses.

For the definition of timing parameters, see [MPDDRC Configuration Register](#page-569-0).

Read accesses to the DDR-SDRAM are burst oriented and the burst length is programmed to 8. The burst length determines the maximum number of column locations that can be accessed for a given read command. When the read command is issued, eight columns are selected. All accesses for that burst take place within these eight columns, meaning that the burst wraps within these eight columns if the boundary is reached. These eight columns are selected by addr[13:3]; addr[2:0] is used to select the starting location within the block.

In case of incrementing burst (INCR/INCR4/INCR8/INCR16), the addresses can cross the 16-byte boundary of the DDR-SDRAM device. For example, when a transfer (INCR4) starts at address 0x0C, the next access is 0x10, but since the burst length is programmed to 8, the next access is 0x00. Since the boundary is reached, the burst wraps. The MPDDRC takes into account this feature of the SDRAM device. In case of the DDR-SDRAM device, transfers start at address 0x04/0x08/0x0C. Two read commands are issued to avoid wrapping when the boundary is reached. The last read command may generate additional reading (1 read cmd = 4 DDR words).

To avoid additional reading, it is possible to use the Burst Stop command to truncate the read burst and to decrease power consumption. The DDR2-SDRAM devices do not support the Burst Stop command.



# **SAMA5D2 Series**

**DDR-SDRAM Controller (MPDDRC)**



### **35.5.3 Refresh (Auto-Refresh Command)**

### **35.5.3.1 All Banks Auto-Refresh**

The All Banks Auto-refresh command performs a refresh operation on all banks. An auto-refresh command is used to refresh the external device. Refresh addresses are generated internally by the DDR-SDRAM device and incremented after each auto-refresh automatically. The MPDDRC generates these auto-refresh commands periodically. A timer is loaded in the MPDDRC\_RTR with the value that indicates the number of clock cycles between refresh cycles (see [MPDDRC Refresh Timer Register](#page-567-0)). When the MPDDRC initiates a refresh of the DDR-SDRAM device, internal

memory accesses are not delayed. However, if the CPU tries to access the DDR-SDRAM device, the client indicates that the device is busy. A refresh request does not interrupt a burst transfer in progress. This feature is activated by setting Per-bank Refresh bit (REF\_PB) to 0 in the MPDDRC\_RTR (see [MPDDRC Refresh Timer Register\)](#page-567-0).

### **35.5.3.2 Per-Bank Auto-Refresh**

The low-power DDR2-SDRAM and low-power DDR3-SDRAM embeds a new Per-bank Refresh command which performs a refresh operation on the bank scheduled by the bank counter in the memory device. The Per-bank Refresh command is executed in a fixed sequence order of round-robin type: "0-1-2-3-4-5-6-7-0-1-...". The bank counter is automatically cleared upon issuing a RESET command or when exiting from Self-refresh mode, in order to ensure the synchronization between SDRAM memory device and the MPDDRC. The bank addressing for the Per-bank Refresh count is the same as established in the Single-bank Precharge command. This feature is activated by setting the Per-bank Refresh bit (REF\_PB) to 1 in the MPDDRC\_RTR (see [MPDDRC Refresh Timer Register](#page-567-0)). This feature masks the latency due to the refresh procedure. The target bank is inaccessible during the Per-bank Refresh cycle period ( $t_{RFCob}$ ), however other banks within the device are accessible and may be addressed during the "Per-bank Refresh" cycle. During the REFpb operation, any bank other than the one being refreshed can be maintained in active state or accessed by a read or a write command. When the "Per-bank Refresh" cycle is completed, the affected bank will be in idle state.

### **35.5.3.3 Adjust Auto-Refresh Rate**

The low-power DDR2-SDRAM and low-power DDR3-SDRAM embeds an internal register, Mode register 19 (Refresh mode). The content of this register allows to adjust the interval of auto-refresh operations according to temperature variation. This feature is activated by setting the Adjust Refresh bit [ADJ\_REF] to 1 in the MPDDRC\_RTR (see [MPDDRC Refresh Timer Register](#page-567-0)). When this feature is enabled, a Mode Register Read (MRR) command is performed every 16  $\times$  t<sub>REFI</sub> (average time between REFRESH commands). Depending on the read value, the autorefresh interval will be modified. In case of high temperature, the interval is reduced and in case of low temperature, the interval is increased.

### **35.5.4 Power Management**

### **35.5.4.1 Self-Refresh Mode**

This mode is activated by configuring the Low-power Command bit (LPCB) to 1 in the [MPDDRC Low-Power Register](#page-576-0) (MPDDRC\_LPR).

Self-refresh mode is used in Power-down mode, that is, when no access to the DDR-SDRAM device is possible. In this case, power consumption is very low. In Self-refresh mode, the DDR-SDRAM device retains data without external clocking and provides its own internal clocking, thus performing its own auto-refresh cycles. During the self-refresh period, CKE is driven low. As soon as the DDR-SDRAM device is selected, the MPDDRC provides a sequence of commands and exits Self-refresh mode.

The MPDDRC re-enables Self-refresh mode as soon as the DDR-SDRAM device is not selected. It is possible to define when Self-refresh mode is to be enabled by configuring the TIMEOUT field in the MPDDRC\_LPR:

0: Self-refresh mode is enabled as soon as the DDR-SDRAM device is not selected.

1: Self-refresh mode is enabled 64 clock cycles after completion of the last access.

2: Self-refresh mode is enabled 128 clock cycles after completion of the last access.

This controller also interfaces the low-power DDR-SDRAM. To optimize power consumption, the Low-Power DDR SDRAM provides programmable self-refresh options comprised of Partial Array Self-refresh (full, half, quarter and 1/8 and 1/16 array).

Disabled banks are not refreshed in Self-refresh mode. This feature permits to reduce the self-refresh current. In case of low-power DDR1-SDRAM, the Extended Mode register controls this feature. It includes Temperature Compensated Self-refresh (TSCR) and Partial Array Self-refresh (PASR) parameters and the drive strength (DS) (see [MPDDRC Low-Power Register](#page-576-0)). In case of low-power DDR2-SDRAM and low-power DDR3-SDRAM, the Mode Registers 16 and 17 control this feature, including PASR Bank Mask (BK\_MASK) and PASR Segment Mask (SEG\_MASK) parameters and drives strength (DS) (see [MPDDRC Low-power DDR2 Low-power DDR3](#page-581-0) [Low-power Register](#page-581-0)). These parameters are set during the initialization phase. After initialization, as soon as the PASR/DS/TCSR fields or BK\_MASK/SEG\_MASK/DS are modified, the memory device Extended Mode register or Mode registers 3/16/17 are automatically accessed. Thus if MPDDRC does not share an external bus with another controller, PASR/DS/TCSR and BK\_MASK/SEG\_MASK/DS bits are updated before entering Self-refresh mode or during a refresh command. If MPDDRC does share an external bus with another controller, PASR/DS/TCSR and

BK\_MASK/SEG\_MASK/DS bits are also updated during a pending read or write access. This type of update depends on the UPD\_MR bit (see [MPDDRC Low-Power Register](#page-576-0)).

The low-power DDR1-SDRAM must remain in Self-refresh mode during the minimum of TRFC periods (see [MPDDRC Timing Parameter 1 Register](#page-574-0)), and may remain in Self-refresh mode for an indefinite period.

The DDR2-SDRAM must remain in Self-refresh mode during the minimum of  $t_{CKE}$  periods (refer to the memory device data sheet), and may remain in Self-refresh mode for an indefinite period.

The low-power DDR2-SDRAM and low-power DDR3-SDRAM must remain in Self-refresh mode for the minimum of t<sub>CKESR</sub> periods (refer to the memory device data sheet) and may remain in Self-refresh mode for an indefinite period.

The DDR3-SDRAM must remain in Self-refresh mode for the minimum of t<sub>CKESR</sub> periods (refer to the memory device data sheet) and may remain in Self-refresh mode for an indefinite period.

### **Figure 35-13. Self-Refresh Mode Entry, TIMEOUT = 0**



### **Figure 35-14. Self-Refresh Mode Entry, TIMEOUT = 1 or 2**



### **Figure 35-15. Self-Refresh Mode Exit**



### **35.5.4.2 Power-Down Mode**

This mode is activated by configuring the Low-power Command bit (LPCB) to 2 in the [MPDDRC Low-Power Register](#page-576-0) (MPDDRC\_LPR).

Power-down mode is used when no access to the DDR-SDRAM device is possible. In this mode, power consumption is greater than in Self-refresh mode. This state is similar to Normal mode (no Low-power mode/no Self-refresh mode), but the CKE pin is low and the input and output buffers are deactivated as soon the DDR-SDRAM device is no longer accessible. In contrast to Self-refresh mode, the DDR-SDRAM device cannot remain in Low-power mode longer than one refresh period (64 ms/32 ms). As no auto-refresh operations are performed in this mode, the MPDDRC carries out the refresh operation. For the low-power DDR-SDRAM devices, a NOP command must be generated for a minimum period defined in the TXP field of the Timing Parameter 1 register (MPDDRC\_TPR1). For DDR-SDRAM devices, a NOP command must be generated for a minimum period defined in the TXP field of MPDDRC TPR1 (see [MPDDRC Timing Parameter 1 Register](#page-574-0)) and in the TXARD and TXARDS fields of MPDDRC\_TPR2 (see [MPDDRC Timing Parameter 2 Register](#page-575-0)) for DDR2\_SDRAM devices. In addition, low-power DDR-SDRAM and DDR-SDRAM must remain in Power-down mode for a minimum period corresponding to  $t_{CKF}$ , t<sub>PD</sub>, etc. (refer to the memory device data sheet).

The exit procedure is faster than in Self-refresh mode. See the following figure. The MPDDRC returns to Power-down mode as soon as the DDR-SDRAM device is not selected. It is possible to define when Power-down mode is enabled by configuring the TIMEOUT field in the MPDDRC\_LPR:

- 0: Power-down mode is enabled as soon as the DDR-SDRAM device is not selected.
- 1: Power-down mode is enabled 64 clock cycles after completion of the last access.
- 2: Power-down mode is enabled 128 clock cycles after completion of the last access.



### **35.5.4.3 Deep Power-Down Mode**

The Deep Power-down mode is a feature of low-power DDR-SDRAM. When this mode is activated, all internal voltage generators inside the device are stopped and all data is lost.

Deep Power-down mode is activated by configuring the Low-power Command bit (LPCB) to 3 in the [MPDDRC Low-Power Register](#page-576-0) (MPDDRC\_LPR). When this mode is enabled, the MPDDRC leaves Normal mode (MPDDRC\_MR.MODE = 0) and the controller is frozen. The clock can be stopped during Deep Power-down mode by setting the CLK\_FR field to 1.

Before enabling this mode, the user must make sure there is no access in progress. To exit Deep Power-down mode, the Low-power Command bit (LPCB) and Clock Frozen bit (CLK\_FR) must be 0 and the initialization sequence must be generated by software. See [Low-power DDR1-SDRAM Initialization](#page-532-0) or [Low-power DDR2-SDRAM Initialization](#page-534-0) or [Low-power DDR3-SDRAM Initialization](#page-537-0).



### **Figure 35-17. Deep Power-Down Mode Entry**

### **35.5.4.4 Change Frequency During Self-Refresh Mode with Low-power DDR-SDRAM and DDR3-SDRAM Devices**

To change frequency, Self-refresh mode must be activated. This is done by configuring the Low-power Command bit (LPCB) to 1 and writing a '1' to the Change Frequency Command bit (CHG\_FR) in the Low-power register (MPDDRC\_LPR).

Once the DDR-SDRAM device is in Self-refresh mode, the user must make sure there is no access in progress. Then, the user can change the clock frequency. The device input clock frequency changes only within minimum and maximum operating frequencies as specified by the low-power DDR-SDRAM and DDR3-SDRAM providers. The [MPDDRC\\_RTR](#page-567-0) (COUNT), [MPDDRC\\_CR](#page-569-0) (CAS, etc.), [MPDDRC\\_TPR0](#page-572-0) (TRC, TRP, TRAS, etc.), [MPDDRC\\_TPR1](#page-574-0) (TRFC, TXSNR, TXSRD, TXP) and MPDDRC TPR2 (TRTP, TFAW, etc.) registers can be updated according to the

new clock frequency. Once the input clock frequency is changed, new stable clocks must be provided to the device before exiting from Self-refresh mode.

To exit from Self-refresh mode, the DDR-SDRAM device must be selected. The MPDDRC provides a sequence of commands and exits Self-refresh mode.

During a change frequency procedure, MPDDRC\_LPR.CHG\_FR is set to 0 automatically.

The Enable Read Measure feature is not supported during a change frequency procedure (see ["ENRDM: Enable](#page-570-0) [Read Measure"](#page-570-0)).

It is not possible to change the frequency with DDR2-SDRAM devices.

Before changing frequency, make sure the processor clock (PCK) value is twice the system bus clock (MCK) value.

### **35.5.4.5 Reset Mode**

The Reset mode is a feature of DDR2-SDRAM. This mode is activated by configuring the Low-power Command bit (LPCB) to 3 and writing a '1' to the Clock Frozen Command bit (CLK\_FR) in the Low-power register (MPDDRC\_LPR).

When this mode is enabled, the MPDDRC leaves Normal mode (MPDDRC\_MR.MODE = 0) and the controller is frozen. Before enabling this mode, the user must make sure there is no access in progress.

To exit Reset mode, the Low-power Command bit (LPCB) must be configured to 0, the Clock Frozen Command bit (CLK\_FR) must be written to '0' and the initialization sequence must be generated by software (see [DDR2-SDRAM](#page-533-0) [Initialization](#page-533-0)).

### **35.5.5 Optimized Access Functionality**

The DDR-SDRAM protocol imposes a check of timings prior to performing a read or a write access, thus decreasing system performance. An access to DDR-SDRAM is performed if banks and rows are open (or active). To activate a row in a particular bank, the last open row must be deactivated and a new row must be open. Two DDR-SDRAM commands must be performed to open a bank: Precharge command and Activate command with respect to  $T_{RP}$ timing. Before performing a read or write command,  $T_{RCD}$  timing must be checked.

This operation generates a significant bandwidth loss (see the following figure).



### **Figure 35-18. TRP and TRCD Timings**

4 cycles before performing a read command

The controller is designed to mask these timings and thus improve the system bandwidth.

The MPDDRC is a controller whereby 8 hosts can simultaneously reach the controller. This feature improves the bandwidth of the system because it can detect 8 requests on the system bus client inputs and thus anticipate the commands that follow, Precharge command and Activate command in bank X during the current access in bank Y. This masks t<sub>RP</sub> and t<sub>RCD</sub> timings (see the following figure). In the best case, all accesses are done as if the banks and rows were already open. The best condition is met when the 8 hosts work in different banks. In the case of 8 simultaneous read accesses, when the four or eight banks and associated rows are open, the controller reads with a continuous flow and masks the CAS latency for each access. To allow a continuous flow, the read command must be set at 2, 3, 5 or 6 cycles (CAS latency) before the end of the current access. The arbitration scheme must be changed since the round-robin arbitration cannot be respected. If the controller anticipates a read access, and thus a host with a high priority arises before the end of the current access, then this host will not be serviced.



### **Figure 35-19. Anticipate Precharge/Activate Command in Bank 2 during Read Access in Bank 1**

MPDDRC embeds three arbitration mechanisms based on round-robin arbitration which allows to share the external device between different hosts when two or more hosts try to access the DDR-SDRAM device at the same time.

The three arbitration types are round-robin arbitration and two weighted round-robin arbitrations. For weighted round-robin arbitrations, the priority can be given either depending on the number of requests or words per port, or depending on the required bandwidth per port. The type of arbitration can be chosen by setting the ARB field in the Configuration Arbiter register (MPDDRC\_CONF\_ARBITER) (see [MPDDRC Configuration Arbiter Register\)](#page-591-0).

### **35.5.5.1 Round-robin Arbitration**

Round-robin arbitration is used when the ARB field is set to 0 (see [MPDDRC Configuration Arbiter Register\)](#page-591-0). This algorithm dispatches the requests from different hosts to the DDR-SDRAM device in a round-robin manner. If two or more host requests arise at the same time, the host with the lowest number is serviced first, then the others are serviced in a round-robin manner.

To avoid burst breaking and to provide the maximum throughput for the DDR-SDRAM device, arbitration must only take place during the following cycles:

- 1. Idle cycles: when no host is connected to the DDR-SDRAM device.
- 2. Single cycles: when a client is currently doing a single access.
- 3. End of Burst cycles: when the current cycle is the last cycle of a burst transfer:
	- For bursts of defined length, predicted end of burst matches the size of the transfer.
	- For bursts of undefined length, predicted end of burst is generated at the end of each four-beat boundary inside the INCR transfer.
- 4. Anticipated Access: when an anticipated read access is done while the current access is not complete, the arbitration scheme can be changed if the anticipated access is not the next access serviced by the arbitration scheme.

### **35.5.5.2 Request-word Weighted Round-robin Arbitration**

In request-word weighted round-robin arbitration, the weight is the number of requests or the number of words per port.

This arbitration scheme is enabled by configuring the ARB field to 1 (see [MPDDRC Configuration Arbiter Register\)](#page-591-0). This algorithm grants a port for  $X^{(1)}$  consecutive first transfer (htrans = NON SEQUENTIAL) of a burst or X single transfer, or for X word transfers. It is possible to choose between an arbitration scheme by request or by word per port by setting the RQ\_WD\_Px field (see [MPDDRC Configuration Arbiter Register](#page-591-0)).

Note: 1. X is an integer value provided by some host modules to the arbiter.

It is also possible for the user to provide the number of requests or words (by overwriting the information provided by a host) on host basis by configuring the MA\_PR\_Px field. Depending on the application, the number of these

requests or words can be reduced or increased using the NRD\_NWD\_BDW\_Px fields (see [MPDDRC Configuration](#page-591-0) [Arbiter Register\)](#page-591-0).

The TIMEOUT\_Px field defines the delay between two accesses on the same port in number of cycles before rearbitrating the access to another port. This field avoids a timeout on the system, as some hosts add idle cycles between two consecutive accesses (see [MPDDRC Configuration Arbiter Register](#page-591-0)).

This algorithm dispatches the requests from different hosts to the DDR-SDRAM device in a round-robin manner. If two or more host requests arise at the same time, the host with the lowest number is serviced first, then the others are serviced in a round-robin manner when the number of requests or words is reached or when the timeout value is reached.

To avoid burst breaking and to provide the maximum throughput for the DDR-SDRAM device, arbitration must only take place during the following cycles:

- 1. Timeout is reached: the delay between two accesses is equal to TIMEOUT Px.
- 2. The number of requests or words is reached: when the current cycle is the last cycle of a transfer.

### **35.5.5.3 Bandwidth Weighted Round-robin Arbitration**

In bandwidth weighted round-robin arbitration, a minimum bandwidth is guaranteed per port.

This arbitration scheme is enabled when the ARB field is set to 2 (see [MPDDRC Configuration Arbiter Register\)](#page-591-0).

This algorithm grants to each port a percentage of the bandwidth. The NRD\_NWD\_BDW\_Px field defines the percentage allocated to each port.

The percentage of the bandwidth is programmed with the NRD\_NWD\_BDW\_Px fields (see [MPDDRC Configuration](#page-591-0) [Arbiter Register\)](#page-591-0).

The TIMEOUT Px field defines the delay between two accesses on the same port in number of cycles rearbitrating the access to another port. This field avoids a timeout on the system, as some hosts add idle cycles between two consecutive accesses (see [MPDDRC Configuration Arbiter Register\)](#page-591-0).

This algorithm dispatches the requests from different hosts to the DDR-SDRAM device in a round-robin manner. If two or more host requests arise at the same time, the host with the lowest number is serviced first, then the others are serviced in a round-robin manner when the allocated bandwidth is reached or when the timeout value is reached.

The BDW\_BURST field allows to arbitrate either when the current host reaches exactly the programmed bandwidth, or when the current host reaches exactly the programmed bandwidth and the current access is ended (see [MPDDRC](#page-591-0) [Configuration Arbiter Register\)](#page-591-0).

To provide the maximum throughput for the DDR-SDRAM device, arbitration must only take place during the following cycles:

- 1. Timeout is reached: the delay between two accesses is equal to TIMEOUT\_Px.
- 2. The allocated bandwidth is reached although the current cycle is not ended.
- 3. The allocated bandwidth is reached and the current cycle is the last cycle of a transfer.

### **35.5.6 Scrambling/Unscrambling Function**

The external data bus can be scrambled in order to prevent intellectual property data located in off-chip memories from being easily recovered by analyzing data at the package pin level of either the microcontroller or the memory device.

The scrambling and unscrambling are performed on-the-fly without additional wait states.

The scrambling method depends on two user-configurable key registers, KEY1 in the ["MPDDRC OCMS KEY1](#page-589-0) [Register"](#page-589-0) and KEY2 in the ["MPDDRC OCMS KEY2 Register"](#page-590-0). These key registers are only accessible in Write mode.

The key must be securely stored in a reliable non-volatile memory in order to recover data from the off-chip memory. Any data scrambled with a given key cannot be recovered if the key is lost.

The scrambling/unscrambling function can be enabled or disabled by programming the ["MPDDRC OCMS Register".](#page-588-0)

### **35.5.7 Register Write Protection**

To prevent any single software error from corrupting MPDDRC behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the [MPDDRC Write Protection Mode Register](#page-606-0) (MPDDRC\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the MPDDRC Write Protection Status Register (MPDDRC\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading MPDDRC\_WPSR.

The following registers are write-protected when the bit WPEN is set:

- [MPDDRC Mode Register](#page-565-0)
- [MPDDRC Refresh Timer Register](#page-567-0)
- **[MPDDRC Configuration Register](#page-569-0)**
- [MPDDRC Timing Parameter 0 Register](#page-572-0)
- [MPDDRC Timing Parameter 1 Register](#page-574-0)
- **[MPDDRC Memory Device Register](#page-579-0)**
- [MPDDRC Low-power DDR2 Low-power DDR3 and DDR3 Calibration and MR4 Register](#page-583-0)
- [MPDDRC OCMS Register](#page-588-0)
- [MPDDRC OCMS KEY1 Register](#page-589-0)
- [MPDDRC OCMS KEY2 Register](#page-590-0)

### **35.5.8 Monitor**

The MPDDRC embeds a monitor which collects bus transaction information from 8 MPDDRC ports. This information, such as accumulated latency [\(MPDDRC\\_MINFOx \(TOTAL\\_LATENCY\)](#page-605-0) or number of transfers [\(MPDDRC\\_MINFOx](#page-604-0) [\(NB\\_TRANSFERS\)](#page-604-0), can be used to calculate the average latency for each port.

Configuration registers [\(MPDDRRC\\_MCFGR](#page-599-0), [MPDDRRC\\_MADDRx\)](#page-601-0) are used to define the type of transaction collected (read, write or read/write) and the address range snooped.

Before enabling the monitor, the address range must be defined. This space will be snooped. To enable the monitor, set the ["EN\\_MONI: Enable Monitor"](#page-600-0) and ["RUN: Control Monitor"](#page-599-0) bits to 1.

### **35.6 Software Interface/SDRAM Organization, Address Mapping**

The DDR-SDRAM address space is organized into banks, rows and columns. The MPDDRC maps different memory types depending on values set in the Configuration register (MPDDRC CR) (see [MPDDRC Configuration Register](#page-569-0)). The tables that follow illustrate the relation between CPU addresses and columns, rows and banks addresses for 16/32-bit memory data bus widths.

The MPDDRC supports address mapping in Linear mode.

Sequential mode is a method for address mapping where banks alternate at each last DDR-SDRAM page of the current bank.

Interleaved mode is a method for address mapping where banks alternate at each DDR-SDRAM end of page of the current bank.

The MPDDRC makes the DDR-SDRAM device access protocol transparent to the user. The tables that follow illustrate the DDR-SDRAM device memory mapping seen by the user in correlation with the device structure. Various configurations are illustrated.

### **35.6.1 DDR-SDRAM Address Mapping for 16-bit Memory Data Bus Width**

**Table 35-3. Sequential Mapping for DDR-SDRAM Configuration, 2K Rows, 256/512/1024/2048/4096 Columns, 4 Banks**



|                         | .continued         |                                      |  |                      |  |                                                               |  |  |  |  |  |              |  |  |  |                |  |  |  |  |                |  |  |  |  |                |  |
|-------------------------|--------------------|--------------------------------------|--|----------------------|--|---------------------------------------------------------------|--|--|--|--|--|--------------|--|--|--|----------------|--|--|--|--|----------------|--|--|--|--|----------------|--|
| <b>CPU Address Line</b> |                    |                                      |  |                      |  |                                                               |  |  |  |  |  |              |  |  |  |                |  |  |  |  |                |  |  |  |  |                |  |
| 27                      | $\vert$ 26 $\vert$ | $25 \mid 24$                         |  |                      |  | 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |  |  |  |  |  |              |  |  |  |                |  |  |  |  |                |  |  |  |  |                |  |
|                         |                    |                                      |  | Bk[1:0]<br>Row[10:0] |  |                                                               |  |  |  |  |  |              |  |  |  | Column[9:0]    |  |  |  |  |                |  |  |  |  | M <sub>0</sub> |  |
|                         |                    | Bk[1:0]<br>Row[10:0]<br>Column[10:0] |  |                      |  |                                                               |  |  |  |  |  |              |  |  |  | M <sub>0</sub> |  |  |  |  |                |  |  |  |  |                |  |
|                         |                    | Bk[1:0]<br>Row[10:0]                 |  |                      |  |                                                               |  |  |  |  |  | Column[11:0] |  |  |  |                |  |  |  |  | M <sub>0</sub> |  |  |  |  |                |  |

**Table 35-4. Interleaved Mapping for DDR-SDRAM Configuration, 2K Rows, 256/512/1024/2048/4096 Columns, 4 Banks**



**Table 35-5. Sequential Mapping for DDR-SDRAM Configuration: 4K Rows, 256/512/1024/2048/4096 Columns, 4 Banks**



**Table 35-6. Interleaved Mapping for DDR-SDRAM Configuration: 4K Rows, 256/512/1024/2048/4096 Columns, 4 Banks**



**Table 35-7. Sequential Mapping for DDR-SDRAM Configuration: 8K Rows, 512/1024/2048/4096 Columns, 4 Banks**

|                                      | <b>CPU Address Line</b> |                                      |  |  |                                                                  |  |  |  |  |  |  |  |  |  |  |  |                |                |                |
|--------------------------------------|-------------------------|--------------------------------------|--|--|------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|----------------|----------------|----------------|
| 27                                   | 26                      | 25                                   |  |  | 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |  |  |  |  |  |  |  |  |  |  |  |                |                |                |
|                                      |                         | Bk[1:0]<br>Row[12:0]<br>Column[8:0]  |  |  |                                                                  |  |  |  |  |  |  |  |  |  |  |  | M <sub>0</sub> |                |                |
|                                      |                         | Bk[1:0]<br>Row[12:0]<br>Column[9:0]  |  |  |                                                                  |  |  |  |  |  |  |  |  |  |  |  |                | M <sub>0</sub> |                |
|                                      |                         | Bk[1:0]<br>Row[12:0]<br>Column[10:0] |  |  |                                                                  |  |  |  |  |  |  |  |  |  |  |  | M <sub>0</sub> |                |                |
| Bk[1:0]<br>Row[12:0]<br>Column[11:0] |                         |                                      |  |  |                                                                  |  |  |  |  |  |  |  |  |  |  |  |                |                | M <sub>0</sub> |

**Table 35-8. Interleaved Mapping for DDR-SDRAM Configuration: 8K Rows, 512/1024/2048/4096 Columns, 4 Banks**



### **Table 35-9. Sequential Mapping for DDR-SDRAM Configuration: 16K Rows, 512/1024/2048 Columns, 4 Banks**



**Table 35-10. Interleaved Mapping for DDR-SDRAM Configuration: 16K Rows, 512/1024/2048 Columns, 4 Banks**



### **Table 35-11. Sequential Mapping for DDR-SDRAM Configuration: 8K Rows, 1024 Columns, 8 Banks**



**Table 35-12. Interleaved Mapping for DDR-SDRAM Configuration: 8K Rows, 1024 Columns, 8 Banks**



**Table 35-13. Sequential Mapping for DDR-SDRAM Configuration: 16K Rows, 1024 Columns, 8 Banks**



**Table 35-14. Interleaved Mapping for DDR-SDRAM Configuration: 16K Rows, 1024 Columns, 8 Banks**



### **35.6.2 DDR-SDRAM Address Mapping for 32-bit Memory Data Bus Width**

**Table 35-15. Sequential Mapping DDR-SDRAM Configuration Mapping: 2K Rows, 512/1024/2048 Columns, 4 Banks**



**Table 35-16. Interleaved Mapping DDR-SDRAM Configuration Mapping: 2K Rows, 512/1024/2048 Columns, 4 Banks**



### **Table 35-17. Sequential Mapping DDR-SDRAM Configuration Mapping: 4K Rows, 256/512/1024/2048 Columns, 4 Banks**



### **Table 35-18. Interleaved Mapping DDR-SDRAM Configuration Mapping: 4K Rows, 256/512/1024/2048 Columns, 4 Banks**



**Table 35-19. Sequential Mapping DDR-SDRAM Configuration Mapping: 8K Rows, 512/1024/2048 Columns, 4 Banks**



### **Table 35-20. Interleaved Mapping DDR-SDRAM Configuration Mapping: 8K Rows, 512/1024/2048 Columns, 4 Banks**



### **Table 35-21. Sequential Mapping DDR-SDRAM Configuration Mapping: 8K Rows, 512/1024 Columns, 8 Banks**



### **Table 35-22. Interleaved Mapping DDR-SDRAM Configuration Mapping: 8K Rows, 512/1024 Columns, 8 Banks**



**Table 35-23. Sequential Mapping DDR-SDRAM Configuration Mapping: 16K Rows, 1024 Columns, 4 Banks**



**Table 35-24. Interleaved Mapping DDR-SDRAM Configuration Mapping: 16K Rows, 1024 Columns, 4 Banks**



**Table 35-25. Sequential Mapping DDR-SDRAM Configuration Mapping: 16K Rows, 1024 Columns, 8 Banks**



**Table 35-26. Interleaved Mapping DDR-SDRAM Configuration Mapping: 16K Rows, 1024 Columns, 8 Banks**



### **35.6.3 DDR-SDRAM Address Mapping for Low-cost Memories**

**Table 35-27. Sequential Mapping for DDR-SDRAM Configuration, 2K Rows, 512 Columns, 2 Banks, 16 Bits**



**Table 35-28. Interleaved Mapping for DDR-SDRAM Configuration, 2K Rows, 512 Columns, 2 Banks, 16 Bits**



**Table 35-29. Sequential Mapping for DDR-SDRAM Configuration: 4K Rows, 256 Columns, 2 Banks, 32 Bits**



**Table 35-30. Interleaved Mapping for DDR-SDRAM Configuration: 4K Rows, 256 Columns, 2 Banks, 32 Bits**



### **Notes:**

- 1. M[1:0] is the byte address inside a 32-bit word.
- 2. Bk[2] = BA2, Bk[1] = BA1, Bk[0] = BA0

### **35.7 Register Summary**

The User Interface is connected to the APB bus. The MPDDRC is programmed using the registers listed in the following table.











### <span id="page-565-0"></span>**35.7.1 MPDDRC Mode Register**



This register can only be written if the WPEN bit is cleared in the [MPDDRC Write Protection Mode Register.](#page-606-0)



### **Bits 15:8 – MRS[7:0]**  Mode Register Select LPDDR2/LPDDR3

Configure this 8-bit field to program all mode registers included in the low-power DDR2-SDRAM device. This field is unique to the low-power DDR2-SDRAM devices and low-power DDR3-SDRAM devices.

### **Bit 4 – DAI** Device Auto-initialization Status

This field reports when the device auto-initialization is complete. When Backup mode is used, this information is lost after Backup mode exit.



### **Bits 2:0 – MODE[2:0]** MPDDRC Command Mode

This field defines the command issued by the MPDDRC when the SDRAM device is accessed. This register is used to initialize the SDRAM device and to activate Deep Power-down mode.





### <span id="page-567-0"></span>**35.7.2 MPDDRC Refresh Timer Register**



This register can only be written if the WPEN bit is cleared in the [MPDDRC Write Protection Mode Register.](#page-606-0)



### **Bits 22:20 – MR4\_VALUE[2:0]** Content of MR4 Register (read-only)

This field gives the content of the MR4 register. This field is updated when MRR command is generated and the Adjust Refresh Rate bit is enabled. An update is done when the read value is different from MR4\_VALUE. To comply with low-power DDR2-SDRAM and low-power DDR3 SDRAM JEDEC memory standards, the LPDDR2/ LPDDR3 AC timings (t<sub>RCD</sub>, t<sub>RC</sub>, t<sub>RAS</sub>, t<sub>RP</sub> and t<sub>RRD</sub>) must be derated when the MR4 value is 6. If the application needs to work in extreme conditions, the derating value must be added to AC timings before the power-up sequence. This mode is unique to low-power DDR2-SDRAM devices and low-power DDR3-SDRAM devices.

### **Bit 17 – REF\_PB** Refresh Per Bank

This mode is unique to the low-power DDR2-SDRAM devices and low-power DDR3-SDRAM devices.



### **Bit 16 – ADJ REF** Adjust Refresh Rate

This mode is unique to the low-power DDR2-SDRAM devices and low-power DDR3-SDRAM devices.



### **Bits 11:0 – COUNT[11:0]** MPDDRC Refresh Timer Count

This 12-bit field is loaded into a timer which generates the refresh pulse. Each time the refresh pulse is generated, a refresh sequence is initiated.

The SDRAM requires auto-refresh cycles at an average periodic interval of  $T_{refi}$ . The value to be loaded depends on the MPDDRC clock frequency MCK (main system bus clock) and average periodic interval of  $T_{refi}$ .

For example, for an SDRAM with T<sub>refi</sub> = 7.8 µs and a 133 MHz (7.5 ns) main system bus clock, the value of the COUNT field is configured:  $((7.8 \times 10^{-6}) / (7.5 \times 10^{-9})) = 1040$  or 0x0410.

Low-power DDR2-SDRAM and low-power DDR3-SDRAM devices support Per Bank Refresh operation. In this configuration, average time between refresh command is 0.975 μs. The value of the COUNT field is configured depending on this value. For example, the value of a 133 MHz main system bus clock refresh timer is 130 or 0x82.

### <span id="page-569-0"></span>**35.7.3 MPDDRC Configuration Register**



This register can only be written if the WPEN bit is cleared in the [MPDDRC Write Protection Mode Register.](#page-606-0)



**Bit 23 – UNAL** This bit must always be written to 1.

### **Bit 22 – DECOD** Type of Decoding



### **Bit 21 – NDQS** Not DQS.

This bit is found in DDR2-SDRAM devices, in Extended Mode register 1. DQS may be used in Single-ended mode or paired with optional complementary signal NDQS.





### **Bit 20 – NB** Number of Banks

If LC\_LPDDR1 is set to 1, NB is not relevant.



### **Bit 19 – LC\_LPDDR1** Low-cost Low-power DDR1



<span id="page-570-0"></span>

### **Bit 17 – ENRDM** Enable Read Measure

This feature is not supported during a change frequency. See ["CHG\\_FRQ: Change Clock Frequency During Self](#page-576-0)[refresh Mode"](#page-576-0).



### **Bit 16 – DQMS** Mask Data is Shared



### **Bits 14:12 – OCD[2:0]** Off-chip Driver

SDRAM Controller supports only two values for OCD (default calibration and exit from calibration). These values MUST always be programmed during the initialization sequence. The default calibration must be programmed first, after which the exit calibration and maintain settings must be programmed.

This field is found only in the DDR2-SDRAM devices.



### **Bits 11:10 – ZQ[1:0]** ZQ Calibration

This parameter is used to calibrate DRAM On resistance (Ron) values over PVT.

This field is found only in the low-power DDR2-SDRAM devices and low-power DDR3-SDRAM devices.



### **Bit 9 – DIS\_DLL** Disable DLL

This value is used during the power-up sequence. It is only found in DDR2-SDRAM devices and DDR3-SDRAM devices.



**Bit 8 – DIC DS** Output Driver Impedance Control (Drive Strength)

This bit name is described as "DS" in some memory data sheets. It defines the output drive strength. This value is used during the power-up sequence.

For DDR3-SDRAM devices, this field is equivalent to ODS, Output Drive Strength.







### **Bit 7 – DLL** Reset DLL

This bit defines the value of Reset DLL. It is found only in DDR2-SDRAM and DDR3-SDRAM devices. This value is used during the power-up sequence.



### **Bits 6:4 – CAS[2:0]** CAS Latency

In the case of DDR3-SDRAM devices, the CAS field must be set to 5 and the SHIFT\_SAMPLING field must be set to 2. See ["SHIFT\\_SAMPLING: Shift Sampling Point of Data".](#page-598-0) This field is not used to set the DDR3-SDRAM. In the case of DDR3-SDRAM devices, the DLL Off mode sets the CAS Read Latency (CRL) and the CAS Write Latency (CWL) to 6. The latency is automatically set by the controller.



### **Bits 3:2 – NR[1:0]** Number of Row Bits



### **Bits 1:0 – NC[1:0]** Number of Column Bits



### <span id="page-572-0"></span>**35.7.4 MPDDRC Timing Parameter 0 Register**



This register can only be written if the WPEN bit is cleared in the [MPDDRC Write Protection Mode Register.](#page-606-0)



### **Bits 31:28 – TMRD[3:0]** Load Mode Register Command to Activate or Refresh Command

This field defines the delay between a Load mode register command and an Activate or Refresh command in number of DDRCK clock cycles. The number of cycles is between 0 and 15. For low-power DDR2-SDRAM and low-power DDR3-SDRAM, this field is equivalent to  $t_{MRW}$ .

### **Bits 26:24 – TWTR[2:0]** Internal Write to Read Delay

This field defines the internal Write to Read command time in number of DDRCK clock cycles. The number of cycles is between 1 and 7.

### **Bits 23:20 – TRRD[3:0]** Active BankA to Active BankB

This field defines the delay between an Activate command in BankA and an Activate command in BankB in number of DDRCK clock cycles. The number of cycles is between 1 and 15.

### **Bits 19:16 – TRP[3:0]** Row Precharge Delay

This field defines the delay between a Precharge command and another command in number of DDRCK clock cycles. The number of cycles is between 0 and 15.

### **Bits 15:12 – TRC[3:0]** Row Cycle Delay

This field defines the delay between an Activate command and a Refresh command in number of DDRCK clock cycles. The number of cycles is between 0 and 15.

### **Bits 11:8 – TWR[3:0]** Write Recovery Delay

This field defines the Write Recovery Time in number of DDRCK clock cycles. The number of cycles is between 1 and 15.

### **Bits 7:4 – TRCD[3:0]** Row to Column Delay

This field defines the delay between an Activate command and a Read/Write command in number of DDRCK clock cycles. The number of cycles is between 0 and 15.

### **Bits 3:0 – TRAS[3:0]** Active to Precharge Delay

This field defines the delay between an Activate command and a Precharge command in number of DDRCK clock cycles. The number of cycles is between 0 and 15.

### <span id="page-574-0"></span>**35.7.5 MPDDRC Timing Parameter 1 Register**



This register can only be written if the WPEN bit is cleared in the [MPDDRC Write Protection Mode Register.](#page-606-0)



### **Bits 27:24 – TXP[3:0]** Exit Power-down Delay to First Command

This field defines the delay between CKE set high and a valid command in number of DDRCK clock cycles. The number of cycles is between 0 and 15.

### **Bits 23:16 – TXSRD[7:0]** Exit Self-refresh Delay to Read Command

This field defines the delay between CKE set high and a Read command in number of DDRCK clock cycles. The number of cycles is between 0 and 255.

This field is found only in DDR2-SDRAM and DDR3-SDRAM devices.

In case of DDR3-SDRAM, this field is equivalent to  $t_{XSDL}$ . In DLL Off mode, this timing is not used. The field must be set to 0.

### **Bits 15:8 – TXSNR[7:0]** Exit Self-refresh Delay to Non-Read Command

This field defines the delay between CKE set high and a Non Read command in number of DDRCK clock cycles. The number of cycles is between 0 and 255. This field is used by the DDR-SDRAM devices. In case of low-power DDR-SDRAM, this field is equivalent to t<sub>XSR</sub>. In case of DDR3-SDRAM, this field is equivalent to t<sub>XS</sub>.

### **Bits 6:0 – TRFC[6:0]** Row Refresh Cycle

This field defines the delay between a Refresh command or a Refresh and Activate command in number of DDRCK clock cycles. The number of cycles is between 0 and 127.

In case of low-power DDR2-SDRAM and low-power DDR3-SDRAM, this field is equivalent to  $t_{RFC,ab}$ . If the user enables the function "Refresh Per Bank" (see ["REF\\_PB: Refresh Per Bank"](#page-567-0)), this field is equivalent to t<sub>RFCpb</sub>.



### <span id="page-575-0"></span>**35.7.6 MPDDRC Timing Parameter 2 Register**

### **Bits 19:16 – TFAW[3:0]** Four Active Windows

DDR2 and DDR3 devices with eight banks (1 Gbit or larger) have an additional requirement concerning t<sub>FAW</sub> timing. This requires that no more than four Activate commands may be issued in any given  $t_{FAW}$  (MIN) period. The number of cycles is between 0 and 15.

This field is found only in DDR2-SDRAM, LPDDR2-SDRAM, DDR3-SDRAM and LPDDR3-SDRAM devices.

**Bits 14:12 – TRTP[2:0]** Read to Precharge

Defines the delay between a Read command and a Precharge command in number of DDRCK clock cycles. The number of cycles is between 0 and 7.

**Bits 11:8 – TRPA[3:0]** Row Precharge All Delay

Defines the delay between a Precharge All Banks command and another command in number of DDRCK clock cycles. The number of cycles is between 0 and 15.

This field is found only in the DDR2-SDRAM devices.

In the case of LPDDR2-SDRAM and LPDDR3-SDRAM, this field is equivalent to  $t_{RPAR}$ .

**Bits 7:4 – TXARDS[3:0]** Exit Active Power Down Delay to Read Command in Mode "Slow Exit"

Defines the delay between CKE set high and a Read command in number of DDRCK clock cycles. The number of cycles is between 0 and 15.

This field is found only in the DDR2-SDRAM devices.

**Bits 3:0 – TXARD[3:0]** Exit Active Power Down Delay to Read Command in Mode "Fast Exit"

Defines the delay between CKE set high and a Read command in number of DDRCK clock cycles. The number of cycles is between 0 and 15.

This field is found only in the DDR2-SDRAM devices.
#### **35.7.7 MPDDRC Low-Power Register**





**Bit 25 – SELF\_DONE** Self-Refresh is Done

Indicates that external device is in Self-refresh mode.

#### **Bit 24 – CHG\_FRQ** Change Clock Frequency During Self-Refresh Mode

This mode is used to change the low-power DDR-DRAM or DDR3-SDRAM input clock frequency. This mode is unique to the low-power DDR-DRAM and DDR3-SDRAM devices.

#### **Bits 21:20 – UPD\_MR[1:0]** Update Load Mode Register and Extended Mode Register

Used to enable or disable automatic update of the Load Mode register and Extended Mode register. This update depends on the MPDDRC integration in a system. The MPDDRC can either share or not an external bus with another controller.



#### **Bit 16 – APDE** Active Power Down Exit Time

This mode is unique to the DDR2-SDRAM and DDR3-SDRAM devices.

This mode manages the active Power-down mode which determines performance versus power saving.

After the initialization sequence, as soon as the APDE field is modified, the Extended Mode register (located in the memory of the external device) is accessed automatically and APDE bits are updated. Depending on the UPD\_MR bit, update is done before entering Self-refresh mode or during a refresh command and a pending read or write access



## **Bits 13:12 – TIMEOUT[1:0]** Time Between Last Transfer and Low-Power Mode



#### **Bits 10:8 – DS[2:0]** Drive Strength

Unique to low-power DDR1-SDRAM. Selects the output drive strength.

After the initialization sequence, as soon as the DS field is modified, the Extended Mode Register is accessed automatically and DS bits are updated. Depending on the UPD\_MR bit, update is done before entering Self-refresh mode or during a refresh command and a pending read or write access.



#### **Bits 6:4 – PASR[2:0]** Partial Array Self-Refresh

Is unique to low-power DDR1-SDRAM. Used to specify whether only one-quarter, one-half or all banks of the DDR-SDRAM array are enabled. Disabled banks are not refreshed in Self-refresh mode.

The values of this field are dependent on the low-power DDR-SDRAM devices.

After the initialization sequence, as soon as the PASR field is modified, the Extended Mode Register in the external device memory is accessed automatically and PASR bits are updated. Depending on the UPD\_MR bit, update is done before entering Self-refresh mode or during a refresh command and a pending read or write access.

#### **Bit 3 – LPDDR2\_LPDDR3\_PWOFF** LPDDR2/3 Power Off Bit

The LPDDR2/3 power-off sequence must be controlled to preserve the LPDDR2/3 device. The power failure is handled at system level (IRQ or FIQ) and the LPDDR2/3 power-off sequence is applied using LPDDR2\_LPDDR3\_PWOFF.

LPDDR2\_LPDDR3\_PWOFF is used to force CKE low before a power-off sequence. Uncontrolled power-off sequences can be applied only up to 400 times in the life of an LPDDR2/3 device.



#### **Bit 2 – CLK\_FR** Clock Frozen Command Bit

Sets the clock low during Power-down mode. Some DDR-SDRAM devices do not support freezing the clock during Power-down mode. Refer to the relevant DDR-SDRAM device data sheet for details.



#### **Bits 1:0 – LPCB[1:0]** Low-power Command Bit





## **35.7.8 MPDDRC Memory Device Register**



This register can only be written if the WPEN bit is cleared in the [MPDDRC Write Protection Mode Register.](#page-606-0)



#### **Bits 31:30 – IO\_WIDTH[1:0]** Width of Memory

This field gives the width of the memory. This field is unique to low-power DDR2-SDRAM and low-power DDR3- SDRAM. When Backup mode is used, this information is lost after Backup mode exit.



#### **Bits 29:26 – DENSITY[3:0]** Density of Memory

This field is unique to low-power DDR2-SDRAM and low-power DDR3-SDRAM. When Backup mode is used, this information is lost after Backup mode exit<br>This field gives the density of the memory



#### **Bits 25:24 – TYPE[1:0]** DRAM Architecture

This field gives the DRAM architecture. This field is unique to low-power DDR2-SDRAM and low-power DDR3- SDRAM. When Backup mode is used, this information is lost after Backup mode exit.



### **Bits 23:16 – REV\_ID[7:0]** Revision Identification

This field gives the revision ID. This field is unique to low-power DDR2-SDRAM and low-power DDR3-SDRAM. When Backup mode is used, this information is lost after Backup mode exit.

#### **Bits 15:8 – MANU\_ID[7:0]** Manufacturer Identification

This field gives information concerning the Manufacturer ID. For more information concerning the Manufacturer ID, Refer to document JC-42.6 "Manufacturer Identification (ID) Code for Low Power Memories". This field is unique to low-power DDR2-SDRAM and low-power DDR3-SDRAM. When Backup mode is used, this information is lost after Backup mode exit.

#### **Bit 7 – RL3** Read Latency 3 Option Support

This field gives information concerning the read latency supported. Read latency 3 has been defined per Jedec for frequency ≤ 166 MHz. This feature is optional. If the LPDDR3 device does not support this feature, a CAS latency of 6 is used. This field is unique to low-power DDR3-SDRAM. When Backup mode is used, this information is lost after Backup mode exit.



#### **Bit 6 – WL** Write Latency

This field gives the write latency supported by the memory device. This field is unique to low-power DDR3-SDRAM. When Backup mode is used, this information is lost after Backup mode exit.



#### **Bit 4 – DBW** Data Bus Width



#### **Bits 2:0 – MD[2:0]** Memory Device



#### **35.7.9 MPDDRC Low-power DDR2 Low-power DDR3 Low-power Register**

Name: MPDDRC\_LPDDR23\_LPR **Offset:**  0x28 **Reset:**  0x00000000 **Property:**  Read/Write



#### **Bits 27:24 – DS[3:0]** Drive Strength

After the initialization sequence, as soon as the DS field is modified, Mode Register 3 is accessed automatically and DS bits are updated. Depending on the UPD\_MR bit, update is done before entering Self-refresh mode or during a refresh command and a pending read or write access.

This field is unique to low-power DDR2-SDRAM and low-power DDR3-SDRAM. It selects the I/O drive strength as shown in the table below.

In case of low-power DDR2-SDRAM or low-power DDR3-SDRAM, the RDIV field in the MPDDRC\_IO\_CALIBR register must be set to same value of DS field.



#### **Bits 23:8 – SEG\_MASK[15:0]** Segment Mask Bit

After the initialization sequence, as soon as the SEG\_MASK field is modified, Mode Register 17 is accessed automatically and SEG\_MASK bits are updated. Depending on the UPD\_MR bit, update is done before entering Self-refresh mode or during a refresh command and a pending read or write access.

This mode is unique to the low-power DDR2-SDRAM-S4 and low-power DDR3-SDRAM devices. The number of Segment Mask bits differs with the density. For 1 Gbit density, 8 segments are used. In Self-refresh mode, when the Segment Mask bit is configured, the refresh operation is masked in the segment.



## **Bits 7:0 – BK\_MASK\_PASR[7:0]** Bank Mask Bit/PASR

Partial Array Self-Refresh (low-power DDR2-SDRAM-S4 devices and low-power DDR3-SDRAM only) After the initialization sequence, as soon as the BK\_MASK\_PASR field is modified, Mode Register 16 is accessed automatically and BK\_MASK\_PASR bits are updated. Depending on the UPD\_MR bit, update is done before entering Self-refresh mode or during a refresh command and a pending read or write access.

This mode is unique to the low-power DDR2-SDRAM-S4 and low-power DDR3-SDRAM devices. In Self-refresh mode, each bank of LPDDR2/LPDDR3 can be independently configured whether a self-refresh operation is taking place or not.

After the initialization sequence, as soon as the BK\_MASK\_PASR field is modified, the Extended Mode Register is accessed automatically and BK\_MASK\_PASR bits are updated. Depending on the UPD\_MR bit, update is done before entering Self-refresh mode or during a refresh command and a pending read or write access.



#### <span id="page-583-0"></span>**35.7.10 MPDDRC Low-power DDR2 Low-power DDR3 and DDR3 Calibration and MR4 Register**

**Name:** MPDDRC\_LPDDR2\_LPDDR3\_DDR3\_CAL\_MR4 **Offset:**  0x2C **Reset:**  0x00000000 **Property:**  Read/Write

This register can only be written if the WPEN bit is cleared in the [MPDDRC Write Protection Mode Register.](#page-606-0)



#### **Bits 31:16 – MR4\_READ[15:0]** Mode Register 4 Read Interval

MR4 READ defines the time period between MR4 reads (for LPDDR2-SDRAM). The formula is (MR4 READ+1) ×  $t_{REF}$ . The value to be loaded depends on the average time between REFRESH commands,  $t_{REF}$ . For example, for an LPDDR2-SDRAM with the time between refresh of 7.8 μs, if the MR4\_READ value is 2, the time period between MR4 reads is 23.4 μs.

The LPDDR2-SDRAM and LPDDR3-SDRAM devices feature a temperature sensor whose status can be read from the MR4 register. This sensor can be used to determine an appropriate refresh rate. Temperature sensor data may be read from the MR4 register using the Mode Register Read protocol. The Adjust Refresh Rate bit (ADJ\_REF) in the Refresh Timer Register (MPDDRC\_RTR) must be written to one to activate these reads.

#### **Bits 15:0 - COUNT CAL[15:0] LPDDR2 LPDDR3 and DDR3 Calibration Timer Count**

This 16-bit field is loaded into a timer which generates the calibration pulse. Each time the calibration pulse is generated, a ZQCS calibration sequence is initiated. The ZQCS Calibration command is used to calibrate DRAM Ron values over PVT. One ZQCS command can effectively correct at least 1.5% of output impedance errors within  $T_{zqcs}$ . One method for calculating the interval between ZQCS commands gives the temperature (T<sub>driftrate</sub>) and voltage (V<sub>driftrate</sub>) drift rates to which the SDRAM is subject in the application. The interval could be defined by the following formula:

• ZQCorrection/ $((T_{\text{Sens}} \times T_{\text{driftrate}}) + (V_{\text{Sens}} \times V_{\text{driftrate}}))$ 

where  $T_{\text{Sens}}$  = max(dRONdTM) and  $V_{\text{Sens}}$  = max(dRONdVM) define the SDRAM temperature and voltage sensitivities.

For example, if T<sub>Sens</sub> = 0.75%/C, V<sub>Sens</sub> = 0.2%/mV, T<sub>driftrate</sub> = 1C/sec and V<sub>driftrate</sub> = 15 mV/s, then the interval between ZQCS commands is calculated as:

•  $1.5/((0.75 \times 1) + (0.2 \times 15)) = 0.4s$ 

In this example, the devices require a calibration every 0.4s. The value to be loaded depends on the average time between the REFRESH commands,  $t_{REF}$ . For example, for a device with the time between refresh of 7.8 µs, the value of the COUNT CAL field is programmed as follows:  $(0.4/7.8 \times 10^{-6}) = 0xC852$ .

 $\tau_\mathsf{Sens}$  and V $_\mathsf{Sens}$  are provided by the manufacturer (Output Driver Sensitivity definition). T $_\mathsf{driftrate}$  and V $_\mathsf{driftrate}$  are defined by the end user.

#### **35.7.11 MPDDRC Low-power DDR2 Low-power DDR3 and DDR3 Timing Calibration Register**

**Name:** MPDDRC\_LPDDR2\_LPDDR3\_DDR3\_TIM\_CAL<br>Offset: 0x30 **Offset: Reset:**  0x00000006 **Property:**  Read/Write Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 RZQI[1:0] Access Research and the contract of the contra Reset 0 0 Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 ZQCS[7:0] Access R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 1 1 0

## **Bits 17:16 – RZQI[1:0]** Built-in Self-Test for RZQ Information

Indicates whether the device has detected a resistor connection to the ZQ pin.

#### This mode is unique to low-power DDR3-SDRAM devices.



#### **Bits 7:0 – ZQCS[7:0]** ZQ Calibration Short

Defines the delay between the ZQ Calibration command and any valid command in number of DDRCK clock cycles. The number of cycles is between 0 and 255. This field applies to LPDDR2, LPDDR3 and DDR3 devices.

#### **35.7.12 MPDDRC I/O Calibration Register**



**Bits 23:20 – CALCODEN[3:0]** Number of N-type Transistors Gives the number of N-type transistors to perform the calibration.

**Bits 19:16 – CALCODEP[3:0]** Number of P-type Transistors

Gives the number of P-type transistors to perform the calibration.

### **Bits 14:8 – TZQIO[6:0]** IO Calibration

Defines the delay between the start up of the amplifier and the beginning of the calibration in number of DDRCK clock cycles. The value of this field must be set to 600 ns. The number of cycles is between 0 and 127. The TZQIO configuration code must be set correctly depending on the clock frequency using the following formula:

• TZQIO = (DDRCK  $\times$  (600  $\times$  10<sup>-9</sup>) + 1

#### where DDRCK frequency is in Hz.

For example, for a frequency of 176 MHz, the value of the TZQIO field is configured (176 × 10<sup>6</sup>) × (600 × 10<sup>.9</sup>) + 1.

#### **Bit 4 – EN\_CALIB** Enable Calibration

Enables calibration for the LPDDR1 and DDR2 devices. When the calibration is enabled, it is recommended to define the COUNT\_CAL field (see ["COUNT\\_CAL: LPDDR2 LPDDR3 and DDR3 Calibration Timer Count"](#page-583-0)).

This 16-bit field is loaded into a timer which generates the calibration pulse. Each time the calibration pulse is generated, a calibration sequence is initiated.



### **Bits 2:0 – RDIV[2:0]** Resistor Divider, Output Driver Impedance

RDIV is used with the external precision resistor RZQ to define the output driver impedance. The value of RZQ is either 24K ohms (LPDDR2/LPDDR3 device) or 23K ohms (DDR3L device) or 22K ohms (DDR3 device) or 21K ohms (DDR2/LPDDR1 device).



## **35.7.13 MPDDRC OCMS Register**



This register can only be written if the WPEN bit is cleared in the [MPDDRC Write Protection Mode Register.](#page-606-0)





## **35.7.14 MPDDRC OCMS KEY1 Register**

**Name:** MPDDRC\_OCMS\_KEY1<br>Offset: 0x3C **Offset: Reset:** –<br>**Property:** Write-only **Property:** 

This register can only be written if the WPEN bit is cleared in the [MPDDRC Write Protection Mode Register.](#page-606-0)

This register can only be written once.



**Bits 31:0 – KEY1[31:0]** Off-chip Memory Scrambling (OCMS) Key Part 1 When Off-chip Memory Scrambling is enabled, the data scrambling depends on KEY1 and KEY2 values.

## **35.7.15 MPDDRC OCMS KEY2 Register**



This register can only be written if the WPEN bit is cleared in the [MPDDRC Write Protection Mode Register.](#page-606-0)

This register can only be written once.



**Bits 31:0 – KEY2[31:0]** Off-chip Memory Scrambling (OCMS) Key Part 2 When Off-chip Memory Scrambling is enabled, the data scrambling depends on KEY1 and KEY2 values.

#### <span id="page-591-0"></span>**35.7.16 MPDDRC Configuration Arbiter Register**





#### **Bits 24, 25, 26, 27, 28, 29, 30, 31 – BDW\_BURST\_Px** Bandwidth Arbitration Mode on Port X



#### **Bits 16, 17, 18, 19, 20, 21, 22, 23 – MA\_PR\_Px** Host or Software Provide Information



### **Bits 8, 9, 10, 11, 12, 13, 14, 15 – RQ\_WD\_Px** Request or Word from Port X



#### **Bit 3 – BDW\_MAX\_CUR** Bandwidth Max or Current

Displays the maximum bandwidth or the current bandwidth for each port.

The maximum bandwidth is computed when at least two ports of MPDDRC are used.

This information is provided in [MPDDRC Current/Maximum Bandwidth Port 0-1-2-3 Register](#page-596-0) and [MPDDRC Current/](#page-597-0) [Maximum Bandwidth Port 4-5-6-7 Register](#page-597-0).



**Value Description**<br>1 **Maximum ba** Maximum bandwidth is displayed.

## **Bits 1:0 – ARB[1:0]** Type of Arbitration

Selects the type of arbitration: round-robin, number of requests per port or bandwidth per port.



## **35.7.17 MPDDRC Timeout Register**





**Bits 0:3, 4:7, 8:11, 12:15, 16:19, 20:23, 24:27, 28:31 – TIMEOUT\_Px** Timeout for Ports 0, 1, 2, 3, 4, 5, 6, 7 Some hosts insert an idle state between two accesses. This field defines the delay between two accesses on the same port in number of DDRCK clock cycles before arbitration and handing the access over to another port. This field is not used with round-robin and bandwidth arbitrations. The number of cycles is between 1 and 15.

#### <span id="page-594-0"></span>**35.7.18 MPDDRC Request Port 0-1-2-3 Register**

**Name:** MPDDRC\_REQ\_PORT\_0123<br>Offset: 0x4C **Offset: Reset:**  0x00000000 **Property:**  Read/Write



**Bits 0:7, 8:15, 16:23, 24:31 – NRQ\_NWD\_BDW\_Px** Number of Requests, Number of Words or Bandwidth Allocation from Port 0-1-2-3

The number of requests corresponds to the number of start transfers. For example, setting this field to 2 performs two burst accesses regardless of the burst type (INCR4, INCR8, etc.). The number of words corresponds exactly to the number of accesses; setting this field to 2 performs two accesses. In this example, burst accesses will be broken. These values depend on scheme arbitration (see [MPDDRC Configuration Arbiter Register\)](#page-591-0).

In case of round-robin arbitration, this field is not used. In case of "bandwidth arbitration", this field corresponds to percentage allocated for each port. In case of "request" arbitration, this field corresponds to number of start transfers or to number of accesses allocated for each port.

#### **35.7.19 MPDDRC Request Port 4-5-6-7 Register**

**Name:**  MPDDRC\_REQ\_PORT\_4567 **Offset:**  0x50 **Reset:**  0x00000000 **Property:**  Read/Write



**Bits 0:7, 8:15, 16:23, 24:31 – NRQ\_NWD\_BDW\_Px** Number of Requests, Number of Words or Bandwidth allocation from port 4-5-6-7

The number of requests corresponds to the number of start transfers. For example, setting this field to 2 performs two burst accesses regardless of the burst type (INCR4, INCR8,etc.). The number of words corresponds exactly to the number of accesses; setting this field to 2 performs two accesses. In this example, burst accesses will be broken. These values depend on scheme arbitration (see [MPDDRC Configuration Arbiter Register\)](#page-591-0).

In case of round-robin arbitration, this field is not used. In case of "bandwidth arbitration", this field corresponds to percentage allocated for each port. In case of "request" arbitration, this field corresponds to number of start transfers or to number of accesses allocated for each port.

## <span id="page-596-0"></span>**35.7.20 MPDDRC Current/Maximum Bandwidth Port 0-1-2-3 Register**

**Name:** MPDDRC\_BDW\_PORT\_0123<br>Offset: 0x54 **Offset: Reset:**  0x00000000 **Property:**  Read-only



**Bits 0:6, 8:14, 16:22, 24:30 – BDW\_Px** Current/Maximum Bandwidth from Port 0-1-2-3 Displays the current bandwidth or the maximum bandwidth for each port. This information is provided in the ["BDW\\_MAX\\_CUR: Bandwidth Max or Current"](#page-591-0) field description.

## <span id="page-597-0"></span>**35.7.21 MPDDRC Current/Maximum Bandwidth Port 4-5-6-7 Register**

**Name:** MPDDRC\_BDW\_PORT\_4567<br>Offset: 0x58 **Offset: Reset:**  0x00000000 **Property:**  Read-only



**Bits 0:7, 8:15, 16:23, 24:31 – BDW\_Px** Current/Maximum Bandwidth from Port 4-5-6-7 Displays the current bandwidth or the maximum bandwidth for each port. This information is given in the ["BDW\\_MAX\\_CUR: Bandwidth Max or Current"](#page-591-0) field description.

# **Name:**  MPDDRC\_RD\_DATA\_PATH **Offset: Reset:**  0x00000000 **Property:**  Read/Write Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 SHIFT\_SAMPLING[1:0] Access and the control of t Reset 0 0

## **35.7.22 MPDDRC Read Data Path Register**

**Bits 1:0 – SHIFT\_SAMPLING[1:0]** Shift Sampling Point of Data

Shifts the sampling point of data coming from the memory device. The higher the memory device clock frequency, the higher the SHIFT\_SAMPLING value. Refer to the section "Electrical Characteristics".

In the case of DDR3-SDRAM devices, the field SHIFT\_SAMPLING must be set to 2, and the field CAS must be set to 5. See "CAS: CAS Latency" in [MPDDRC\\_CR](#page-569-0).





## **35.7.23 MPDDRC Monitor Configuration Register**

## **Bits 12:11 – INFO[1:0]** Information Type

Reports information such as latency and the number of transfers monitored on port  $x$  [ $x = 0..7$ ].



### **Bit 10 – REFR\_CALIB** Refresh Calibration



#### **Bits 9:8 – READ\_WRITE[1:0]** Read/Write Access

Used to monitor different types of access.



## **Bit 4 – RUN** Control Monitor



## **Bit 1 – SOFT\_RESET** Soft Reset

**Value** Description<br> **D** Soft reset is r 0 Soft reset is not performed.<br>1 Soft reset is performed. Soft reset is performed.

## **Bit 0 – EN\_MONI** Enable Monitor



#### **35.7.24 MPDDRC Monitor Address High/Low Port x Register**





## **Bits 31:16 – ADDR\_HIGH\_PORTx[15:0]** Address High on Port x

Address high which defines the interval to be monitored on port x. This address must be programmed according to the memory mapping of the product.

#### **Bits 15:0 – ADDR\_LOW\_PORTx[15:0]** Address Low on Port x

Address low which defines the interval to be monitored on port x. This address must be programmed according to the memory mapping of the product.

## **35.7.25 MPDDRC Monitor Information Port x Register (MAX\_WAIT)**





## **Bit 24 – READ\_WRITE** Read or Write Access on Port x

Can be read if the INFO field in the MPDDRC Monitor Configuration register is set to 0.

Reports the transfer direction for the maximum waiting time.



#### **Bits 22:20 – SIZE[2:0]** Transfer Size on Port x

Can be read if the INFO field in the MPDDRC Monitor Configuration register is set to 0.

Reports the size of the transfer for the maximum waiting time.



#### **Bits 18:16 – BURST[2:0]** Type of Burst on Port x

Can be read if the INFO field in the MPDDRC Monitor Configuration register is set to 0.

#### Reports the type of burst for the maximum waiting time.





## **Bits 15:0 – MAX\_PORTx\_WAITING[15:0]** Address High on Port x

Can be read if the INFO field in the MPDDRC Monitor Configuration register is set to 0.

Reports the maximum waiting time and the associated type of transfer (burst, size, read or write).

## **35.7.26 MPDDRC Monitor Information Port x Register (NB\_TRANSFERS)**

**Name:** MPDDRC\_MINFOx (NB\_TRANSFERS)<br>**Offset:** 0x84 + x\*0x04 [x=0..7] 0x84 + x<sup>\*</sup>0x04 [x=0..7] **Reset:**  0x00000000 **Property:**  Read-only



## **Bits 31:0 – Px\_NB\_TRANSFERS[31:0]** Number of Transfers on Port x

Can be read if the INFO field is set to 1.

Reports the number of transfers performed within an interval (ADDR\_HIGH\_PORT and ADDR\_LOW\_PORT) when the port is used.

## **35.7.27 MPDDRC Monitor Information Port x Register (TOTAL\_LATENCY)**

**Name:** MPDDRC\_MINFOx (TOTAL\_LATENCY)<br>**Offset:** 0x84 + x\*0x04 [x=0..7] 0x84 + x<sup>\*</sup>0x04 [x=0..7] **Reset:**  0x00000000 **Property:**  Read-only



**Bits 31:0 – Px\_TOTAL\_LATENCY[31:0]** Total Latency on Port x

Can be read if the INFO field is set to 2.

Reports the total latency within an interval (ADDR\_HIGH\_PORT and ADDR\_LOW\_PORT) when the port is used.

## <span id="page-606-0"></span>**35.7.28 MPDDRC Write Protection Mode Register**



See [Register Write Protection](#page-552-0) for the list of registers that can be protected.



## **Bits 31:8 – WPKEY[23:0]** Write Protection Key



## **Bit 0 – WPEN** Write Protection Enable



## **35.7.29 MPDDRC Write Protection Status Register**



## **Bits 23:8 – WPVSRC[15:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





## **36. Static Memory Controller (SMC)**

## **36.1 Description**

This Static Memory Controller (SMC) is capable of handling several types of external memory and peripheral devices, such as SRAM, PSRAM, PROM, EPROM, EEPROM, LCD Module, NOR Flash and NAND Flash.

The SMC generates the signals that control the access to external memory devices or peripheral devices. It has 4 Chip Selects and a 26-bit address bus. The 16-bit data bus can be configured to interface with 8- or 16-bit external devices. Separate read and write control signals allow for direct memory and peripheral interfacing. Read and write signal waveforms are fully configurable.

The SMC can manage wait requests from external devices to extend the current access. The SMC is provided with an automatic Slow Clock mode. In Slow Clock mode, it switches from user-programmed waveforms to slow-rate specific waveforms on read and write signals.

The SMC embeds a NAND Flash Controller (NFC). The NFC can handle automatic transfers, sending the commands and address cycles to the NAND Flash and transferring the contents of the page (for read and write) to the NFC SRAM. It minimizes the CPU overhead.

The SMC embeds a programmable binary BCH encoder/decoder that generates redundancy information at encoding for both SLC and MLC NAND devices. It supports redundancy for correction of 2, 4, 8, 12, 24, or 32 errors per sector of 512 or 1024 bytes.

The External Data Bus can be scrambled/unscrambled by means of user keys.

## **36.2 Embedded Characteristics**

- 64-Mbyte Address Space per Chip Select
- 8- or 16-bit Data Bus
- Word, Halfword, Byte Transfers
- Byte Write or Byte Select Lines
- Programmable Setup, Pulse and Hold Time for Read Signals per Chip Select
- Programmable Setup, Pulse and Hold Time for Write Signals per Chip Select
- Programmable Data Float Time per Chip Select
- External Data Bus Scrambling/Unscrambling Function
- **External Wait Request**
- Automatic Switch to Slow Clock Mode
- Hardware Configurable Number of Chip Selects from 1 to 4
- Programmable Timing on a per Chip Select Basis
- NAND Flash Controller Supporting NAND Flash with Multiplexed Data/Address Buses
- Supports SLC and MLC NAND Flash Technology
- Supports NAND Flash Devices with 8 or 16-bit Data Paths
- Multibit Error Correcting Code (ECC) supporting NAND Flash devices with 8-bit only Data Path
- ECC Algorithm Based on Binary Shortened Bose, Chaudhuri and Hocquenghem (BCH) Codes
- Programmable Error Correcting Capability: 2, 4, 8, 12, 24 and 32 bits of Errors per Block
- 9 Kbytes NFC SRAM (NFC\_RAM)
- Programmable Block Size: 512 bytes or 1024 bytes
- Programmable Number of Blocks per Page: 1, 2, 4 or 8 Blocks of Data per Page
- Programmable Spare Area Size up to 512 bytes
- Supports Spare Area ECC Protection
- Supports 8 Kbytes Page Size Using 1024 bytes/block and 4 Kbytes Page Size Using 512 bytes/block
- Multibit Error Detection Is Interrupt Driven

# **SAMA5D2 Series Static Memory Controller (SMC)**

- Provides Hardware Acceleration for Determining Roots of Polynomials Defined over a Finite Field
- Programmable Finite Field GF(2^13) or GF(2^14)
- Finds Roots of Error-locator Polynomial
- Programmable Number of Roots
- Register Write Protection

## **36.3 Block Diagram**

## **Figure 36-1. SMC Block Diagram**



## **36.4 I/O Lines Description**

## **Table 36-1. I/O Lines Description**



## **36.5 Multiplexed Signals**

## **Table 36-2. SMC Multiplexed Signals**



## **36.6 Application Example**

## **36.6.1 Hardware Interface**

**Figure 36-2. SMC Connections to Static Memory Devices**



## **36.7 Product Dependencies**

### **36.7.1 I/O Lines**

The pins used for interfacing the Static Memory Controller are multiplexed with the PIO lines. The programmer must first program the PIO controller to assign the Static Memory Controller pins to their peripheral function. If I/O lines of the SMC are not used by the application, they can be used for other purposes by the PIO controller.

### **36.7.2 Power Management**

The SMC is clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the SMC clock.

## **36.7.3 Interrupt Sources**

The SMC has an interrupt line connected to the interrupt controller. Handling the SMC interrupt requires programming the interrupt controller before configuring the SMC.

## <span id="page-611-0"></span>**36.8 External Memory Mapping**

The SMC provides up to 26 address lines, A[25:0]. This allows each chip select line to address up to 64 Mbytes of memory.

If the physical memory device connected on one chip select is smaller than 64 Mbytes, it wraps around and appears to be repeated within this space. The SMC correctly handles any valid access to the memory device within the page. See the figure below.

A[25:0] is only significant for 8-bit memory; A[25:1] is used for 16-bit memory.

### **Figure 36-3. Memory Connections for External Devices**



## **36.9 Connection to External Devices**

## **36.9.1 Data Bus Width**

A data bus width of 8 or 16 bits can be selected for each chip select. This option is controlled by the bit DBW in the Mode register (HSMC\_MODE) for the corresponding chip select.

The figure Memory Connection for an 8-bit Data Bus shows how to connect a 512 KB x 8-bit memory on NCS2. The figure [Memory Connection for a 16-bit Data Bus](#page-612-0) shows how to connect a 512 KB x 16-bit memory on NCS2.

### **Figure 36-4. Memory Connection for an 8-bit Data Bus**


### **Figure 36-5. Memory Connection for a 16-bit Data Bus**



## **36.9.2 Byte Write or Byte Select Access**

Each chip select with a 16-bit data bus can operate with one of two different types of write access: Byte Write or Byte Select. This is controlled by HSMC\_MODE.BAT for the corresponding chip select.

## **36.9.2.1 Byte Write Access**

Byte Write Access is used to connect 2 x 8-bit devices as a 16-bit memory, and supports one write signal per byte of the data bus and a single read signal.

Note that the SMC does not allow boot in Byte Write Access mode.

For 16-bit devices, the SMC provides NWR0 and NWR1 write signals for respectively Byte0 (lower byte) and Byte1 (upper byte) of a 16-bit bus. One single read signal (NRD) is provided.

#### **36.9.2.2 Byte Select Access**

Byte Select Access is used to connect one 16-bit device. In this mode, read/write operations can be enabled/disabled at Byte level. One Byte-select line per byte of the data bus is provided. One NRD and one NWE signal control read and write.

For 16-bit devices, the SMC provides NBS0 and NBS1 selection signals for respectively Byte0 (lower byte) and Byte1 (upper byte) of a 16-bit bus.



#### **Figure 36-6. Connection of 2 x 8-bit Devices on a 16-bit Bus: Byte Write Option**

## **36.9.2.3 Signal Multiplexing**

Depending on the Byte Access Type (BAT), only the write signals or the byte select signals are used. To save IOs at the external bus interface, control signals at the SMC interface are multiplexed. The table below shows signal multiplexing depending on the data bus width and the Byte Access Type.

For 16-bit devices, bit A0 of the address is unused. When the Byte Select option is selected, NWR1 is unused. When the Byte Write option is selected, NBS0 is unused.





## **36.10 Standard Read and Write Protocols**

In the following sections, the Byte Access Type is not considered. Byte select lines (NBS0 to NBS1) always have the same timing as the A address bus. NWE represents either the NWE signal in byte select access type or one of the byte write lines (NWR0 to NWR1) in byte write access type. NWR0 to NWR1 have the same timings and protocol as NWE. In the same way, NCS represents one of the NCS[0..3] chip select lines.

## **36.10.1 Read Waveforms**

The read cycle is shown in the figure below.

The read cycle starts with the address setting on the memory address bus, i.e.:

- {A[25:2], A1, A0} for 8-bit devices
- {A[25:2], A1} for 16-bit devices

#### **Figure 36-7. Standard Read Cycle**



### **36.10.1.1 NRD Waveform**

The NRD signal is characterized by a setup time, a pulse length and a hold time:

- 1. NRD SETUP: the NRD setup time is defined as the setup of the address before the NRD falling edge.
- 2. NRD PULSE: the NRD pulse length is the time between the NRD falling edge and the NRD rising edge.
- 3. NRD\_HOLD: the NRD hold time is defined as the hold time of the address after the NRD rising edge.

#### **36.10.1.2 NCS Waveform**

Similar to the NRD signal, the NCS signal can be divided into a setup time, a pulse length and a hold time:

- NCS\_RD\_SETUP: the NCS setup time is defined as the setup time of the address before the NCS falling edge.
- NCS\_RD\_PULSE: the NCS pulse length is the time between the NCS falling edge and the NCS rising edge.
- NCS\_RD\_HOLD: the NCS hold time is defined as the hold time of the address after the NCS rising edge.

#### **36.10.1.3 Read Cycle**

The NRD CYCLE time is defined as the total duration of the read cycle, that is, from the time when the address is set on the address bus to the point when the address may change. The total read cycle time is defined as:

• NRD\_CYCLE = NRD\_SETUP + NRD\_PULSE + NRD\_HOLD

as well as

• NRD CYCLE = NCS\_RD\_SETUP + NCS\_RD\_PULSE + NCS\_RD\_HOLD

All NRD and NCS timings are defined separately for each chip select as an integer number of main system bus clock cycles. The NRD CYCLE field is common to both the NRD and NCS signals, thus the timing period is of the same duration.

NRD\_CYCLE, NRD\_SETUP and NRD\_PULSE implicitly define the NRD\_HOLD value as:

• NRD HOLD = NRD CYCLE - NRD SETUP - NRD PULSE

NRD\_CYCLE, NCS\_RD\_SETUP and NCS\_RD\_PULSE implicitly define the NCS\_RD\_HOLD value as:

• NCS\_RD\_HOLD = NRD\_CYCLE - NCS\_RD\_SETUP - NCS\_RD\_PULSE

## **36.10.2 Read Mode**

As NCS and NRD waveforms are defined independently of one another, the SMC needs to know when the read data is available on the data bus. The SMC does not compare NCS and NRD timings to know which signal rises first. The READ\_MODE parameter in the HSMC\_MODE register of the corresponding chip select indicates which signal of NRD and NCS controls the read operation.

## **36.10.2.1 Read is Controlled by NRD (READ\_MODE = 1)**

The figure below shows the waveforms of a read operation of a typical asynchronous RAM. The read data is available t<sub>PACC</sub> after the falling edge of NRD, and turns to 'Z' after the rising edge of NRD. In this case, the READ MODE must be set to 1 (read is controlled by NRD), to indicate that data is available with the rising edge of NRD. The SMC samples the read data internally on the rising edge of the main system bus clock that generates the rising edge of NRD, whatever the programmed waveform of NCS.





## **36.10.2.2 Read is Controlled by NCS (READ\_MODE = 0)**

The figure below shows the typical read cycle. The read data is valid t<sub>PACC</sub> after the falling edge of the NCS signal and remains valid until the rising edge of NCS. Data must be sampled when NCS is raised. In that case, the READ MODE must be configured to 0 (read is controlled by NCS): the SMC internally samples the data on the rising edge of the main system bus clock that generates the rising edge of NCS, whatever the programmed waveform of NRD.

## **Figure 36-9. READ\_MODE = 0: Data is Sampled by SMC before the Rising Edge of NCS**



#### **36.10.3 Write Waveforms**

The write protocol, similar to the read protocol, is depicted in the following figure. The write cycle starts with the address setting on the memory address bus.

### **36.10.3.1 NWE Waveforms**

The NWE signal is characterized by a setup time, a pulse length and a hold time:

- NWE\_SETUP: the NWE setup time is defined as the setup of the address and data before the NWE falling edge.
- NWE PULSE: the NWE pulse length is the time between the NWE falling edge and the NWE rising edge.
- NWE HOLD: the NWE hold time is defined as the hold time of the address and data after the NWE rising edge.

The NWE waveforms apply to all byte-write lines in Byte Write Access mode: NWR0 to NWR3.

## **36.10.3.2 NCS Waveforms**

The NCS signal waveforms in write operations are not the same as those applied in read operations, but are defined separately:

- NCS WR SETUP: the NCS setup time is defined as the setup time of the address before the NCS falling edge.
- NCS\_WR\_PULSE: the NCS pulse length is the time between the NCS falling edge and the NCS rising edge.
- NCS WR HOLD: the NCS hold time is defined as the hold time of the address after the NCS rising edge.

#### **Figure 36-10. Write Cycle**



## **36.10.3.3 Write Cycle**

The write cycle time is defined as the total duration of the write cycle, that is, from the time when the address is set on the address bus to the point when the address may change. The total write cycle time is equal to:

• NWE\_CYCLE = NWE\_SETUP + NWE\_PULSE + NWE\_HOLD

as well as

• NWE CYCLE = NCS\_WR\_SETUP + NCS\_WR\_PULSE + NCS\_WR\_HOLD

All NWE and NCS (write) timings are defined separately for each chip select as an integer number of main system bus clock cycles. The NWE\_CYCLE field is common to both the NWE and NCS signals, thus the timing period is of the same duration.

NWE\_CYCLE, NWE\_SETUP and NWE\_PULSE implicitly define the NWE\_HOLD value as:

• NWE\_HOLD = NWE\_CYCLE - NWE\_SETUP - NWE\_PULSE

NWE\_CYCLE, NCS\_WR\_SETUP and NCS\_WR\_PULSE implicitly define the NCS\_WR\_HOLD value as:

• NCS WR HOLD = NWE CYCLE - NCS WR SETUP - NCS WR PULSE

## **36.10.4 Write Mode**

The WRITE\_MODE parameter in the HSMC\_MODE register of the corresponding chip select indicates which signal controls the write operation.

## **36.10.4.1 Write is Controlled by NWE (WRITE\_MODE = 1)**

The figure below shows the waveforms of a write operation with WRITE\_MODE set to 1. The data is put on the bus during the pulse and hold steps of the NWE signal. The internal data buffers are switched to Output mode after the NWE\_SETUP time, and until the end of the write cycle, regardless of the programmed waveform on NCS.





## **36.10.4.2 Write is Controlled by NCS (WRITE\_MODE = 0)**

The figure below shows the waveforms of a write operation with WRITE\_MODE configured to 0. The data is put on the bus during the pulse and hold steps of the NCS signal. The internal data buffers are switched to Output mode after the NCS\_WR\_SETUP time, and until the end of the write cycle, regardless of the programmed waveform on NWE.





## **36.10.5 Coding Timing Parameters**

All timing parameters are defined for one chip select and are grouped together in one register according to their type:

- The HSMC SETUP register groups the definition of all setup parameters: NRD\_SETUP, NCS\_RD\_SETUP, NWE\_SETUP, NCS\_WR\_SETUP
- The HSMC\_PULSE register groups the definition of all pulse parameters: NRD\_PULSE, NCS\_RD\_PULSE, NWE\_PULSE, NCS\_WR\_PULSE
- The HSMC CYCLE register groups the definition of all cycle parameters: NRD\_CYCLE, NWE\_CYCLE

The table below shows how the timing parameters are coded and their permitted range.

**Palue** 

 $+31)$ 

 $127)$  $-127$ 



## **Table 36-4. Coding and Range of Timing Parameters**

## **36.10.6 Reset Values of Timing Parameters**

The table below gives the default value of timing parameters at reset.

#### **Table 36-5. Reset Values of Timing Parameters**



### **36.10.7 Usage Restriction**

The SMC does not check the validity of the user-programmed parameters. If the sum of SETUP and PULSE parameters is larger than the corresponding CYCLE parameter, this leads to an unpredictable behavior of the SMC.

#### **36.10.7.1 For Read Operations**

Null but positive setup and hold of address and NRD and/or NCS cannot be ensured at the memory interface because of the propagation delay of these signals through external logic and pads. When positive setup and hold values must be verified, then it is strictly recommended to program non-null values so as to cover possible skews between address, NCS and NRD signals.

#### **36.10.7.2 For Write Operations**

If a null hold value is programmed on NWE, the SMC can ensure a positive hold of address, byte select lines, and NCS signal after the rising edge of NWE. This is true for WRITE\_MODE = 1 only. See [Early Read Wait State.](#page-621-0)

#### **36.10.7.3 For Read and Write Operations**

A null value for pulse parameters is forbidden and may lead to an unpredictable behavior.

In read and write cycles, the setup and hold time parameters are defined in reference to the address bus. For external devices that require setup and hold time between NCS and NRD signals (read), or between NCS and NWE signals (write), these setup and hold times must be converted into setup and hold times in reference to the address bus.

## **36.11 Scrambling/Unscrambling Function**

The external data bus D[15:0] can be scrambled in order to make recovery of intellectual property data located in off-chip memories more difficult by analyzing data at the package pin level of either the microcontroller or the memory device.

The scrambling and unscrambling are performed on-the-fly without additional wait states.

The scrambling method depends on two user-configurable key registers, HSMC\_KEY1 and HSMC\_KEY2. These key registers are only accessible in Write mode.

The key must be securely stored in a reliable nonvolatile memory in order to recover data from the off-chip memory. Any data scrambled with a given key cannot be recovered if the key is lost.

The scrambling/unscrambling function is enabled or disabled by configuring specific bits in the HSMC\_OCMS and the HSMC\_TIMINGSx registers. The bit configuration values to enable memory scrambling are summarized in the table below.

## **Table 36-6. Scrambling Function Bit Encoding**



When the NAND Flash memory content is scrambled, the on-chip NFC SRAM page buffer associated for the transfer is also scrambled.

## **36.12 Automatic Wait States**

Under certain circumstances, the SMC automatically inserts idle cycles between accesses to avoid bus contention or operation conflict.

## **36.12.1 Chip Select Wait States**

The SMC always inserts an idle cycle between two transfers on separate chip selects. This idle cycle ensures that there is no bus contention between the deactivation of one device and the activation of the next one.

During chip select wait state, all control lines are turned inactive: NBS0 to NBS1, NWR0 to NWR1, NCS[0..3], and NRD lines. They are all set to 1.

The figure below illustrates a chip select wait state between access on Chip Select 0 and Chip Select 2.



## <span id="page-621-0"></span>**Figure 36-13. Chip Select Wait State between a Read Access on NCS0 and a Write Access on NCS2**

## **36.12.2 Early Read Wait State**

In some cases, the SMC inserts a wait state cycle between a write access and a read access to allow time for the write cycle to end before the subsequent read cycle begins. This wait state is not generated in addition to a chip select wait state. The early read cycle thus only occurs between a write and read access to the same memory device (same chip select).

An early read wait state is automatically inserted if at least one of the following conditions is valid:

- if the write controlling signal has no hold time and the read controlling signal has no setup time (see figure [Early](#page-622-0) [Read Wait State: Write with No Hold Followed by Read with No Setup\)](#page-622-0).
- in NCS Write Controlled mode (WRITE MODE = 0), if there is no hold timing on the NCS signal and the NCS\_RD\_SETUP parameter is configured to 0, regardless of the Read mode (see figure [Early Read Wait State:](#page-622-0) [NCS Controlled Write with No Hold Followed by a Read with No NCS Setup\)](#page-622-0). The write operation must end with an NCS rising edge. Without an Early Read Wait State, the write operation could not complete properly.
- in NWE Controlled mode (WRITE\_MODE = 1) and if there is no hold timing (NWE\_HOLD = 0), the feedback of the write control signal is used to control address, data, chip select and byte select lines. If the external write control signal is not inactivated as expected due to load capacitances, an Early Read Wait State is inserted and address, data and control signals are maintained one more cycle. See figure [Early Read Wait State:](#page-623-0) [NWE-controlled Write with No Hold Followed by a Read with One Setup Cycle](#page-623-0).

## <span id="page-622-0"></span>**Figure 36-14. Early Read Wait State: Write with No Hold Followed by Read with No Setup**









## <span id="page-623-0"></span>**Figure 36-16. Early Read Wait State: NWE-controlled Write with No Hold Followed by a Read with One Setup Cycle**

## **36.12.3 Reload User Configuration Wait State**

The user may change any of the configuration parameters by writing the SMC user interface.

When detecting that a new user configuration has been written in the user interface, the SMC inserts a wait state before starting the next access. The so called "Reload User Configuration Wait State" is used by the SMC to load the new set of parameters to apply to next accesses.

The Reload Configuration Wait State is not applied in addition to the Chip Select Wait State. If accesses before and after reprogramming the user interface are made to different devices (Chip Selects), then one single Chip Select Wait State is applied.

On the other hand, if accesses before and after writing the user interface are made to the same device, a Reload Configuration Wait State is inserted, even if the change does not concern the current Chip Select.

## **36.12.3.1 User Procedure**

To insert a Reload Configuration Wait State, the SMC detects a write access to any HSMC\_MODE register of the user interface. If only the timing registers are modified (HSMC\_SETUP, HSMC\_PULSE, HSMC\_CYCLE registers) in the user interface, the user must validate the modification by writing the HSMC\_MODE register, even if no change was made on the mode parameters.

## **36.12.3.2 Slow Clock Mode Transition**

A Reload Configuration Wait state is also inserted when Slow Clock mode is entered or exited, after the end of the current transfer (see [Slow Clock Mode](#page-632-0)).

## **36.12.4 Read to Write Wait State**

Due to an internal mechanism, a wait cycle is always inserted between consecutive read and write SMC accesses.

This wait cycle is referred to as a read to write wait state in this document.

This wait cycle is applied in addition to chip select and reload user configuration wait states when they are to be inserted. See figure [Chip Select Wait State between a Read Access on NCS0 and a Write Access on NCS2](#page-621-0).

## **36.13 Data Float Wait States**

Some memory devices are slow to release the external bus. For such devices, it is necessary to add wait states (data float wait states) after a read access:

- before starting a read access to a different external memory
- before starting a write access to the same device or to a different external one.

The Data Float Output Time  $(t_{DF})$  for each external memory device is programmed in the TDF CYCLES field of the HSMC\_MODE register for the corresponding chip select. The value of TDF\_CYCLES indicates the number of data float wait cycles (between 0 and 15) before the external device releases the bus, and represents the time allowed for the data output to go to high impedance after the memory is disabled.

Data float wait states do not delay internal memory accesses. Hence, a single access to an external memory with long  $t_{DF}$  will not slow down the execution of a program from internal memory.

The data float wait states management depends on the READ\_MODE and the TDF\_MODE bits of the HSMC\_MODE register for the corresponding chip select.

## **36.13.1 READ\_MODE**

Setting READ MODE to 1 indicates to the SMC that the NRD signal is responsible for turning off the tri-state buffers of the external memory device. The Data Float Period then begins after the rising edge of the NRD signal and lasts TDF\_CYCLES MCK cycles.

When the read operation is controlled by the NCS signal (READ\_MODE = 0), the TDF\_CYCLES field in HSMC\_MODEx gives the number of MCK cycles during which the data bus remains busy after the rising edge of NCS.

The figure TDF Period in NRD Controlled Read Access (TDF = 2) illustrates the Data Float Period in NRD-controlled mode (READ\_MODE = 1), assuming a data float period of two cycles (TDF\_CYCLES = 2). The figure [TDF Period in](#page-625-0) [NCS Controlled Read Operation \(TDF = 3\)](#page-625-0) shows the read operation when controlled by NCS (READ\_MODE = 0) and the TDF CYCLES parameter equals 3.



#### **Figure 36-17. TDF Period in NRD Controlled Read Access (TDF = 2)**

<span id="page-625-0"></span>



## **36.13.2 TDF Optimization Enabled (TDF\_MODE = 1)**

When the TDF\_MODE of the HSMC\_MODE register is set to 1 (TDF optimization is enabled), the SMC takes advantage of the setup period of the next access to optimize the number of wait states cycle to insert.

The figure below shows a read access controlled by NRD, followed by a write access controlled by NWE, on Chip Select 0. Chip Select 0 has been programmed with:

NRD\_HOLD = 4; READ\_MODE = 1 (NRD controlled)

NWE\_SETUP = 3; WRITE\_MODE = 1 (NWE controlled)

TDF\_CYCLES = 6; TDF\_MODE = 1 (optimization enabled).



## **Figure 36-19. TDF Optimization: No TDF wait states are inserted if the TDF period is over when the next access begins**

## **36.13.3 TDF Optimization Disabled (TDF\_MODE = 0)**

When optimization is disabled, TDF wait states are inserted at the end of the read transfer, so that the data float period ends when the second access begins. If the hold period of the read1 controlling signal overlaps the data float period, no additional TDF wait states will be inserted.

The figures below illustrate the cases:

- read access followed by a read access on another chip select,
- read access followed by a write access on another chip select,
- read access followed by a write access on the same chip select,

with no TDF optimization.



**Figure 36-20. TDF Optimization Disabled (TDF Mode = 0). TDF wait states between 2 read accesses on different chip selects**

**Figure 36-21. TDF Mode = 0: TDF wait states between a read and a write access on different chip selects**





## **36.14 External Wait**

Any access can be extended by an external device using the NWAIT input signal of the SMC. The EXNW\_MODE field of the HSMC\_MODE register on the corresponding chip select must be set to either '10' (Frozen mode) or '11' (Ready mode). When the EXNW\_MODE is set to '00' (disabled), the NWAIT signal is simply ignored on the corresponding chip select. The NWAIT signal delays the read or write operation related to the read or write controlling signal, depending on the Read and Write modes of the corresponding chip select.

## **36.14.1 Restriction**

When one of the EXNW\_MODE is enabled, at least one hold cycle must be programmed for the read/write controlling signal. For that reason, the NWAIT signal cannot be used in Slow Clock mode (see [Slow Clock Mode](#page-632-0)).

The NWAIT signal is assumed to be a response of the external device to the read/write request of the SMC. NWAIT is then examined by the SMC in the Pulse state of the read or write controlling signal. The assertion of the NWAIT signal outside the expected period has no impact on the SMC behavior.

## **36.14.2 Frozen Mode**

When the external device asserts the NWAIT signal (active low), and after an internal synchronization of this signal, the SMC state is frozen, i.e., SMC internal counters are frozen, and all control signals remain unchanged. When the resynchronized NWAIT signal is deasserted, the SMC completes the access, resuming the access from the point where it was stopped. See the figure below. This mode must be selected when the external device uses the NWAIT signal to delay the access and to freeze the SMC.

The assertion of the NWAIT signal outside the expected period is ignored as illustrated in the figure [Read Access](#page-629-0) [with NWAIT Assertion in Frozen Mode \(EXNW\\_MODE = 10\)](#page-629-0).

 **SAMA5D2 Series**

**Static Memory Controller (SMC)**

<span id="page-629-0"></span>

## **36.14.3 Ready Mode**

In Ready mode (EXNW\_MODE = 11), the SMC behaves differently. Normally, the SMC begins the access by down counting the setup and pulse counters of the read/write controlling signal. In the last cycle of the pulse phase, the resynchronized NWAIT signal is examined.

If asserted, the SMC suspends the access as shown in the figures below. After deassertion, the access is completed: the hold step of the access is performed.

This mode must be selected when the external device uses deassertion of the NWAIT signal to indicate its ability to complete the read or write operation.

If the NWAIT signal is deasserted before the end of the pulse, or asserted after the end of the pulse of the controlling read/write signal, it has no impact on the access length as shown in the figure [NWAIT Assertion in Read Access:](#page-631-0) [Ready Mode \(EXNW\\_MODE = 11\)](#page-631-0).



**Figure 36-25. NWAIT Assertion in Write Access: Ready Mode (EXNW\_MODE = 11)**

WRITE\_MODE = 1 (NWE\_controlled)

NWE  $PULSE = 5$  $NCS$  WR PULSE = 7



## <span id="page-631-0"></span>**Figure 36-26. NWAIT Assertion in Read Access: Ready Mode (EXNW\_MODE = 11)**

## **36.14.4 NWAIT Latency and Read/Write Timings**

There may be a latency between the assertion of the read/write controlling signal and the assertion of the NWAIT signal by the device. The programmed pulse length of the read/write controlling signal must be at least equal to this latency plus the 2 cycles of resynchronization + 1 cycle. Otherwise, the SMC may enter the hold state of the access without detecting the NWAIT signal assertion. This is true in Frozen mode as well as in Ready mode. This is illustrated in the figure below.

When EXNW MODE is enabled (ready or frozen), the user must program a pulse length of the read and write controlling signal of at least:

minimal pulse length = NWAIT latency + 2 resynchronization cycles + 1 cycle

<span id="page-632-0"></span>

## **36.15 Slow Clock Mode**

The SMC is able to automatically apply a set of "Slow Clock mode" read/write waveforms when an internal signal driven by the Power Management Controller is asserted because MCK has been turned to a very slow clock rate (typically 32 kHz clock rate). In this mode, the user-programmed waveforms are ignored and the Slow Clock mode waveforms are applied. This mode is provided so as to avoid reprogramming the User Interface with appropriate waveforms at very slow clock rate. When activated, the Slow mode is active on all chip selects.

## **36.15.1 Slow Clock Mode Waveforms**

The figure below illustrates the read and write operations in Slow Clock mode. They are valid on all chip selects. The table below indicates the value of read and write parameters in Slow Clock mode.





## **Figure 36-28. Write/Read Cycles in Slow Clock Mode**



## **Table 36-7. Read and Write Timing Parameters in Slow Clock Mode**

## **36.15.2 Switching from (to) Slow Clock Mode to (from) Normal Mode**

When switching from Slow Clock mode to Normal mode, the current Slow Clock mode transfer is completed at high clock rate, with the set of Slow Clock mode parameters. See the figure Clock Rate Transition occurs while the SMC is performing a Write Operation. The external device may not be fast enough to support such timings.

The figure [Recommended Procedure to Switch from Slow Clock Mode to Normal Mode or from Normal Mode to Slow](#page-634-0) [Clock Mode](#page-634-0) illustrates the recommended procedure to properly switch from one mode to the other.

## **Figure 36-29. Clock Rate Transition occurs while the SMC is performing a Write Operation**





## <span id="page-634-0"></span>**Figure 36-30. Recommended Procedure to Switch from Slow Clock Mode to Normal Mode or from Normal Mode to Slow Clock Mode**

## **36.16 Register Write Protection**

To prevent any single software error that may corrupt SMC behavior, selected registers can be write-protected by setting HSMC\_WPMR.WPEN.

If a write access in a write-protected register is detected, then the WPVS flag in the [Write Protection Status Register](#page-706-0) (HSMC\_WPSR) is set and the field WPVSRC indicates in which register the write access has been attempted.

The WPVS flag is automatically reset after reading HSMC\_WPSR.

The following registers can be write-protected:

- [Setup Register](#page-696-0)
- [Pulse Register](#page-697-0)
- **[Cycle Register](#page-698-0)**
- **[Timings Register](#page-699-0)**
- **[Mode Register](#page-700-0)**

## **36.17 NFC Operations**

## **36.17.1 NFC Overview**

The NFC handles all the command, address and data sequences of the NAND low level protocol. An SRAM is used as an internal read/write buffer when data is transferred from or to the NAND.

## **36.17.2 NFC Control Registers**

NAND Flash Read and NAND Flash Program operations can be performed through the NFC Command registers. In order to minimize CPU intervention and latency, commands are posted in a command buffer. This buffer provides zero wait state latency.

The NFC handles an automatic transfer between the external NAND Flash and the chip via the NFC SRAM. The transfer is done by programming NFC Command registers.

NFC Command registers are very efficient. When writing to these registers:

- the address of the register (NFCADDR\_CMD) is the command used,
- the data of the register (NFCDATA\_ADDT) is the address to be sent to the NAND Flash.

In one single access, the command is sent and immediately executed by the NFC. Two commands can even be programmed within a single access (CMD1, CMD2) depending on the VCMD2 value.

The NFC can send up to five address cycles.

The figure below shows a typical NAND Flash Page Read Command of a NAND Flash Memory and correspondence with the NFC Address Command register.

#### **Figure 36-31. NFC/NAND Flash Access Example**



For more details, see [NFCADDR\\_CMD.](#page-636-0)

Reading the NFC Command register (to any address) gives the status of the NFC. This is especially useful to know if the NFC is busy, for example.

#### **36.17.2.1 Building NFC Address Command Example**

The base address is the HOST\_ADDR address.

Page read operation example:

```
// Build the Address Command (NFCADDR_CMD)
AddressCommand = (HOST_ADDR | 
 NFCWR=0 | // NFC Read Data from NAND Flash
  DATAEN=1 | // NFC Data phase Enable.<br>CSID=1 | // Chip Select ID = 1
 CSID=1 \frac{1}{7} // Chip Select ID = 1<br>ACYCLE= 5 | // Number of address
 ACYCLE= 5 | // Number of address cycle.<br>VCMD2=1 | // CMD2 is sent after Addre
                | // CMD2 is sent after Address Cycles
 CMD2=0x30 | // CMD2 = 30h CMD1=0x0) // CMD1 = Read Command = 00h
 // Set the Address for Cycle 0
 HSMC_ADDR = Col. Add1
  // Write command with the Address Command built above
*AddressCommand = (Col. Add2 | // ADDR_CYCLE1
 Row Add1 | // ADDR_CYCLE2<br>Row Add2 | // ADDR_CYCLE3
               | // ADDR_CYCLE3
  Row Add3 ) // ADDR<sup>-</sup>CYCLE4
```
#### <span id="page-636-0"></span>**36.17.2.2 NFC Address Command**

**Name:**  NFCADDR\_CMD **Property:**  Read/Write



## **Bit 26 – NFCWR** NFC Write Enable



## **Bit 25 – DATAEN** NFC Data Phase Enable

When set to true, the NFC will automatically read or write data after the command.

## **Bits 24:22 – CSID[2:0]** Chip Select Identifier

Chip select used.

#### **Bits 21:19 – ACYCLE[2:0]** Number of Address Cycles Required for the Current Command When ACYCLE field is different from zero, ACYCLE Address cycles are performed after Command Cycle 1. The maximum number of cycles is 5.

### **Bit 18 – VCMD2** Valid Cycle 2 Command

When set to true, the CMD2 field is issued after the address cycle.

#### **Bits 17:10 – CMD2[7:0]** Command Register Value for Cycle 2 When a write access occurs with the VCMD2 field set, the NFC sends this command after CMD1.

**Bits 9:2 – CMD1[7:0]** Command Register Value for Cycle 1 When a write access occurs, the NFC sends this command.

#### **36.17.2.3 NFC Data Address**



If five address cycles are used, the first address cycle is ADDR\_CYCLE0. See [HSMC\\_ADDR](#page-669-0).



**Bits 31:24 – ADDR\_CYCLE4[7:0]** NAND Flash Array Address Cycle 4

When less than five address cycles are used, ADDR\_CYCLE4 is the fourth byte written to the NAND Flash. When five address cycles are used, ADDR\_CYCLE4 is the fifth byte written to NAND Flash.

### **Bits 23:16 – ADDR\_CYCLE3[7:0]** NAND Flash Array Address Cycle 3

When less than five address cycles are used, ADDR\_CYCLE3 is the third byte written to the NAND Flash. When five address cycles are used, ADDR\_CYCLE3 is the fourth byte written to NAND Flash.

#### **Bits 15:8 – ADDR\_CYCLE2[7:0]** NAND Flash Array Address Cycle 2

When less than five address cycles are used, ADDR\_CYCLE2 is the second byte written to the NAND Flash. When five address cycles are used, ADDR\_CYCLE2 is the third byte written to NAND Flash.

#### **Bits 7:0 – ADDR\_CYCLE1[7:0]** NAND Flash Array Address Cycle 1

When less than five address cycles are used, ADDR\_CYCLE1 is the first byte written to the NAND Flash. When five address cycles are used, ADDR\_CYCLE1 is the second byte written to NAND Flash.

#### **36.17.2.4 NFC Data Status**





**Bit 27 – NFCBUSY** NFC Busy Status Flag If set to true, it indicates that the NFC is busy.

## **Bit 26 – NFCWR** NFC Write Enable



**Bit 25 – DATAEN** NFC Data Phase Enable When set to true, the NFC data phase is enabled.

**Bits 24:22 – CSID[2:0]** Chip Select Identifier Chip select used.

**Bits 21:19 – ACYCLE[2:0]** Number of Address Cycles Required for the Current Command When ACYCLE is different from zero, ACYCLE Address cycles are performed after Command Cycle 1.

**Bit 18 – VCMD2** Valid Cycle 2 Command When set to true, the CMD2 field is issued after the address cycle.

**Bits 17:10 – CMD2[7:0]** Command Register Value for Cycle 2 When VCMD2 bit is set to true, the Physical Memory Interface drives the IO bus with CMD2 field during the Command Latch cycle 2.

**Bits 9:2 – CMD1[7:0]** Command Register Value for Cycle 1 When a Read or Write Access occurs, the Physical Memory Interface drives the IO bus with CMD1 field during the Command Latch cycle 1.

## **36.17.3 NFC Initialization**

Prior to any Command and Data Transfer, the SMC User Interface must be configured to meet the device timing requirements.

## • Write Enable Configuration

Use NWE\_SETUP, NWE\_PULSE and NWE\_CYCLE to define the write enable waveform according to the external device datasheet.

Use HSMC\_TIMINGS.TADL to configure the timing between the last address latch cycle and the first rising edge of WEN for data input.

## **Figure 36-32. Write Enable Timing Configuration**



## **Figure 36-33. Write Enable Timing for NAND Flash Device Data Input Mode**



• Read Enable Configuration

Use NRD\_SETUP, NRD\_PULSE and NRD\_CYCLE to define the read enable waveform according to the external device datasheet.

Use HSMC\_TIMINGS.TAR to configure the timings between the address latch enable falling edge to read the enable falling edge.

Use HSMC\_TIMINGS.TCLR to configure the timings between the command latch enable falling edge to read the enable falling edge.



**Figure 36-34. Read Enable Timing Configuration Working with NAND Flash Device**

• Ready/Busy Signal Timing Configuration with a NAND Flash Device

Use HSMC\_TIMINGS.TWB to configure the maximum elapsed time between the rising edge of the wen signal and the falling edge of the Ready/Busy signal. Use TRR field in the HSMC\_TIMINGS register to program the number of clock cycles between the rising edge of the Ready/Busy signal and the falling edge of the ren signal.



**Figure 36-35. Ready/Busy Timing Configuration**

#### **36.17.3.1 NFC Timing Engine**

When the NFC Command register is written, the NFC issues a NAND Flash Command and optionally performs a data transfer between the NFC SRAM and the NAND Flash device. The NFC Timing Engine ensures valid NAND Flash timings, depending on the set of parameters decoded from the address bus. These timings are defined in the HSMC\_TIMINGS register.

For information on the timing used depending on the command, see the figure below.

#### **Figure 36-36. NFC Timing Engine**



See the register descriptions [NFCADDR\\_CMD](#page-636-0) and [HSMC\\_TIMINGSx.](#page-699-0)

## **36.17.4 NFC SRAM**

#### **36.17.4.1 NFC SRAM Mapping**

If the NFC is used to read and write data from and to the NAND Flash, the configuration depends on the page size (HSMC\_CFG.PAGESIZE field). See the tables below for detailed mapping.

The NFC can handle the NAND Flash with a page size of 8 Kbytes or lower (2 Kbytes, for example). In case of a 4 Kbyte or lower page size, the NFC SRAM can be split into two banks. The HSMC\_BANK.BANK bit is used to select where NAND Flash data are written or read. For an 8 Kbyte page size, this field is not relevant.

Note that a "Ping-Pong" mode (write or read to a bank while the NFC writes or reads to another bank) is accessible with the NFC (using two different banks).

If the NFC is not used, the NFC SRAM can be used for a general purpose by the application.

## **Table 36-8. NFC SRAM Bank Mapping for 512 bytes**



### **Table 36-9. NFC SRAM Bank Mapping for 1 Kbyte**



# **SAMA5D2 Series**

## **Static Memory Controller (SMC)**



## **Table 36-10. NFC SRAM Bank Mapping for 2 Kbytes**



## **Table 36-11. NFC SRAM Bank Mapping for 4 Kbytes**



## **Table 36-12. NFC SRAM Bank Mapping for 8 Kbytes, only one bank is available**



## **36.17.4.2 NFC SRAM Access Prioritization Algorithm**

When the NFC is reading from or writing to an NFC SRAM bank, the other bank is available. If an NFC SRAM access occurs when the NFC performs a read or write operation in the same bank, then the access is discarded. The write operation is not performed. The read operation returns undefined data. If this situation is encountered, the AWB status flag located in the NFC Status Register is raised and indicates that a shared resource access violation has occurred.

## **36.17.5 NAND Flash Operations**

This section describes the software operations needed to issue commands to the NAND Flash device and to perform data transfers using the NFC.

## **36.17.5.1 Page Read**

**Figure 36-37. Page Read Flow Chart**



Instead of using the interrupt, the NFCBUSY flag can be polled.

For more information on the NFC Control register, see [NFCADDR\\_CMD](#page-636-0).

## **36.17.5.2 Program Page**

**Figure 36-38. Program Page Flow Chart**



Writing the ECC cannot be done using the NFC; it needs to be done "manually".

Instead of using the interrupt, the NFCBUSY flag can be polled.

For more information on the NFC Control register, see [NFCADDR\\_CMD](#page-636-0).

## **36.18 PMECC Controller Functional Description**

The Programmable Multibit Error Correcting Code (PMECC) controller is a programmable binary BCH (Bose, Chaudhuri and Hocquenghem) encoder/decoder. This controller can be used to generate redundancy information for both SLC and MLC NAND devices. It supports redundancy for correction of 2, 4, 8, 12, 24 or 32 errors per sector of data. The sector size is programmable and can be set to 512 bytes or 1024 bytes. The PMECC module generates redundancy at encoding time, when a NAND write page operation is performed. The redundancy is appended to the page and written in the spare area. This operation is performed by the processor. It moves the content of the PMECCX registers into the NAND Flash memory. The number of registers depends on the selected error correction capability (see the table [Relevant Redundancy Registers\)](#page-647-0). This operation is executed for each sector. At decoding time, the PMECC module generates the remainders of the received codeword by the minimal polynomials. When all remainders for a given sector are set to zero, no error occurred. When the remainders are different from zero, the codeword is corrupted and further processing is required.

The PMECC module generates an interrupt indicating that an error occurred. The processor must read the PMECC Interrupt Status register (HSMC\_PMECCISR). This register indicates which sector is corrupted.

The processor must execute the following decoding steps to find the error location within a sector:

- 1. Compute syndrome
- 2. Find the error location polynomial
- 3. Find the roots of the error location polynomial

All decoding steps involve finite field computation. It means that a library of finite field arithmetic must be available to perform addition, multiplication and inversion. These arithmetic operations can be performed through the use of a memory mapped lookup table, or direct software implementation. The software implementation presented is based on lookup tables. Two tables named gf log and gf antilog are used. If alpha is the primitive element of the field, then a power of alpha is in the field. Assuming that beta = alpha  $\land$  index, then beta belongs to the field, and gf\_log(beta) =  $gf\log(\text{alpha }\wedge\text{index}) = \text{index.}$  The  $gf\text{_antilog}$  table provides exponent inverse of the element; if beta = alpha  $\wedge$  index, then gf  $antilog(index) = beta.$ 

The first step consists in the syndrome computation. The PMECC module computes the remainders and the software must substitute the power of the primitive element. The procedure implementation is given in the section [Remainder](#page-650-0) [Substitution Procedure](#page-650-0).

The second step is the most software intensive. It is the Berlekamp's iterative algorithm for finding the error-location polynomial. The procedure implementation is given in the section [Finding the Error Location Polynomial Sigma\(x\)](#page-651-0).

The Last step is finding the root of the error location polynomial. This step can be very software intensive. Indeed there is no straightforward method of finding the roots, except evaluating each element of the field in the error location polynomial. However, a hardware accelerator can be used to find the roots of the polynomial. The PMERRLOC module provides this kind of hardware acceleration.



## **36.18.1 MLC/SLC Write Page Operation Using PMECC**

When an MLC write page operation is performed, the PMECC controller is configured with the NANDWR bit of the PMECC Configuration (HSMC\_PMECCFG) register set to one. When the NAND spare area contains file system information and redundancy (PMECCx), the spare area is error-protected, then the HSMC\_PMECCFG.SPAREEN bit is set. When the NAND spare area contains only redundancy information, the SPAREEN bit is cleared.

<span id="page-647-0"></span>When the write page operation is terminated, the user writes the redundancy in the NAND spare area. This operation can be done with DMA assistance.



## **Table 36-13. Relevant Redundancy Registers**





## **36.18.1.1 SLC/MLC Write Operation with Spare Enable Bit Set**

When PMECCFG.SPAREEN is set, the spare area of the page is encoded with the data stream of the last sector of the page. This mode is entered by setting PMECCTRL.DATA. When the encoding process is over, the redundancy is written to the spare area in User mode. PMECCTRL.USER must be set.

## **Figure 36-40. NAND Write Operation with Spare Encoding**

Write NAND operation with SPAREEN = 1



## ECC computation enable signal
#### **36.18.1.2 SLC/MLC Write Operation with Spare Disable**

When PMECCFG.SPAREEN is cleared, the spare area is not encoded with the data stream. This mode is entered by setting PMECCTRL.DATA.

#### **Figure 36-41. NAND Write Operation**

Write NAND operation with SPAREEN = 0



#### **36.18.2 MLC/SLC Read Page Operation Using PMECC**

#### **Table 36-15. Relevant Remainder Registers**



#### **36.18.2.1 MLC/SLC Read Operation with Spare Decoding**

When the spare area is protected, it contains valid data. As redundancy may be included in the middle of the information stream, program the start address and the end address of the ECC area. The controller will automatically skip the ECC area. To enter this mode, write a 1 in HSMC\_PMECCTRL.DATA. When the page is fully retrieved from the NAND, the ECC area is read in User mode (write a 1 to PMECCTRL.USER to enter User mode).

#### **Figure 36-42. Read Operation with Spare Decoding**

Read NAND operation with SPAREEN set to One and AUTO set to Zero



#### **36.18.2.2 MLC/SLC Read Operation**

If the spare area is not protected with the error correcting code, the redundancy area is retrieved directly. To enter this mode, write a 1 in PMECCTRL.DATA. When the AUTO field is set to one, the ECC is retrieved automatically; otherwise, read ECC via User mode.

#### **Figure 36-43. Read Operation**

Read NAND operation with SPAREEN set to Zero and AUTO set to One



### **36.18.2.3 MLC/SLC User Read ECC Area**

This mode allows a manual retrieve of the ECC. To enter the mode, write a 1 in PMECCTRL.USER.

#### **Figure 36-44. Read User Mode**



Remainder computation enable signal

#### **36.18.2.4 MLC Controller Working with NFC**

#### **Table 36-16. MLC Controller Configuration when the Host Controller is Used**



### **36.19 Software Implementation**

#### **36.19.1 Remainder Substitution Procedure**

The substitute function evaluates the remainder polynomial, with different values of the field primitive element. The addition arithmetic operation is performed with the exclusive OR. The multiplication arithmetic operation is performed through the gf\_log and gf\_antilog lookup tables.

The REM2NP1 and REMN2NP3 fields of the PMECCREMN registers contain only odd remainders. Each bit indicates whether the coefficient of the remainder polynomial is set to zero or not.

NB\_ERROR\_MAX defines the maximum value of the error correcting capability.

NB\_ERROR defines the error correcting capability selected at encoding/decoding time.

NB\_FIELD\_ELEMENTS defines the number of elements in the field.

si[] is a table that holds the current syndrome value. An element of that table belongs to the field. This is also a shared variable for the next step of the decoding operation.

oo[] is a table that contains the degree of the remainders.

```
int substitute()
{
int i;
int j;
for (i = 1; i < 2 * NB\_ERROR\_MAX; i++){
    si[i] = 0;
}
for (i = 1; i < 2*NB\_ERROR; i++)
{
   for (j = 0; j < \text{oo}[i]; j++) {
      if (REM2NPX[i][j])
     {
     sif[i] = gf\_antilog[(i * j)%NB_FIELD_ELEMENTS] ^ si[i];
 }
    }
}
return 0;
}
```
#### **36.19.2 Finding the Error Location Polynomial Sigma(x)**

The sample code below gives a Berlekamp iterative procedure for finding the value of the error location polynomial.

The input of the procedure is the si[] table defined in the remainder substitution procedure.

The output of the procedure is the error location polynomial named smu (sigma mu). The polynomial coefficients belong to the field. The smu[NB\_ERROR+1][] is a table that contains all these coefficients.

NB\_ERROR\_MAX defines the maximum value of the error correcting capability.

NB ERROR defines the error correcting capability selected at encoding/decoding time.

NB\_FIELD\_ELEMENTS defines the number of elements in the field.

```
int get_sigma()
\left\{ \begin{array}{c} \end{array} \right. int i;
       int j;
      int k;
      /* mu */ int mu[NB_ERROR_MAX+2];
      /* sigma ro *\overline{7}int sro[2*NB_ERROR_MAX+1];
       /* discrepancy */
      int dmu[NB_ERROR_MAX+2];<br>/* delta order \frac{+}{+}/* delta order
       int delta[NB_ERROR_MAX+2];
       /* index of largest delta */
       int ro;
       int largest;
      int diff;<br>/*
\frac{1}{\sqrt{2}} * /
 /* First Row */
\frac{1}{\sqrt{2}} * /
 /* Mu */
     mu[0] = -1; /* Actually -1/2 */
      /* Sigma(x) set to 1 * /for (i = 0; i < (2*NB ERROR MAX+1); i++)sum[0][i] = 0;sumu[0][0] = 1; /* discrepancy set to 1 */
      dmu[0] = 1; /* polynom order set to 0 */
      lmu[0] = 0;/* delta set to -1 */
delta[0] = (mu[0] * 2 - Imu[0]) >> 1;\frac{1}{\sqrt{2}} * \frac{1}{\sqrt{2}} * \frac{1}{\sqrt{2}}
```

```
\frac{1}{x} Second Row \frac{x}{x}\frac{1}{\sqrt{2}} * /
 /* Mu */
mu[1] = 0;/* Sigma(x) set to 1 */
      for (i = 0; i < (2*NB ERROR MAX+1); i++)smu[1][i] = 0;smu[1][0] = 1; /* discrepancy set to Syndrome 1 */
      dmu[1] = si[1]; /* polynom order set to 0 */
      lmu[1] = 0;\frac{1}{2} /* delta set to 0 */
delta[1] = (mu[1] * 2 - lmu[1]) >> 1;for (i=1; i \leq NB ERROR; i++) {
      mu[i+1] = i \ll 1;<br>/******************
         /*************************************************/
\frac{1}{\sqrt{2}} * */
\frac{1}{\sqrt{2}} * */
         /* Compute Sigma (Mu+1) */
\frac{1}{\sqrt{2}} and \frac{1}{2} (mu) \frac{1}{\sqrt{2}} /* check if discrepancy is set to 0 */
        if (dmu[i] == 0)\left\{ \begin{array}{c} \end{array} \right. /* copy polynom */
        for (j=0; j<2*NB ERROR MAX+1; j++)
\left\{ \begin{array}{c} \end{array} \right.smu[i+1][j] = smu[i][j];
\left\{\begin{array}{cc} 1 & 1 \\ 1 & 1 \end{array}\right\} /* copy previous polynom order to the next */
       lmu[i+1] = lmu[i];\left\{\begin{array}{cc} 1 & 1 \\ 1 & 1 \end{array}\right\} else
\left\{ \begin{array}{c} \end{array} \right.\text{ro} = 0;
\lceil \cdot \rceil largest = -1;
        /* find largest delta with dmu != 0 */
        for (j=0; j \leq i; j++)\left\{ \begin{array}{cc} 0 & 0 \\ 0 & 0 \end{array} \right\} if (dmu[j])
\left\{ \begin{array}{cc} 0 & 0 \\ 0 & 0 \end{array} \right\} if (delta[j] > largest)
\left\{ \begin{array}{cc} 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 & 0largest = delta[j];ro = j; }
         }<br>}
\left\{\begin{array}{cc} \end{array}\right\} /* initialize signal ro */
        for (k = 0; k < 2*NB ERROR MAX+1; k ++)
\left\{ \begin{array}{c} \end{array} \right.\text{src}[k] = 0;\left\{\begin{array}{ccc} 1 & 1 & 1 \\ 1 & 1 & 1 \end{array}\right\} /* compute difference */
diff = (mu[i] - mu[ro]);
\frac{1}{2} /* compute X ^ (2(mu-ro)) */
        for (k = 0; k < (2 * NB ERROR MAX+1); k ++)
\left\{ \begin{array}{c} \end{array} \right.sro[k+diff] = smu[ro][k];\left\{\begin{array}{cc} 1 & 1 \\ 1 & 1 \end{array}\right\}\frac{1}{x} multiply by dmu * dmu[ro]^-1 */
        for (k = 0; k < 2*NB ERROR MAX+1; k ++)
\left\{ \begin{array}{c} \end{array} \right.\sqrt{2} /* dmu[ro] is not equal to zero by definition */
          /* check that operand are different from 0 */
          if (sro[k] && dmu[i])
\left\{ \begin{array}{cc} 0 & 0 \\ 0 & 0 \end{array} \right\} /* galois inverse */
           \texttt{src}[k] = \texttt{gf\_antilog}(\texttt{gf\_log}[\texttt{dmu}[i]] + (\texttt{NB\_FIELD\_ELEMENTS-gf\_log}[\texttt{dmu}[ro]]) + (\texttt{NB\_FIELD\_ELEMENTS-gf\_log}[\texttt{dmu}[ro]]gf_log[sro[k]]) %
   NB_FIELD_ELEMENTS];
          }
\left\{\begin{array}{cc} 1 & 1 \\ 1 & 1 \end{array}\right\}/* multiply by dmu * dmu[ro]^-1 */
```

```
for (k = 0; k < 2*NB ERROR MAX+1; k++)
\left\{ \begin{array}{c} \end{array} \right.smu[i+1][k] = smu[i][k] \land src[k];
      if (smu[i+1][k])\left\{ \begin{array}{cc} 0 & 0 \\ 0 & 0 \end{array} \right\} /* find the order of the polynom */
       lmu[i+1] = k \ll 1; }
      }
\left\{\begin{array}{cc} \end{array}\right\}\frac{1}{\sqrt{2}} */
\frac{1}{\sqrt{2}} */
 /* End Compute Sigma (Mu+1) */
\frac{1}{2} And L(mu) \frac{1}{2} /*************************************************/
     /* In either case compute delta */
    delta[i+1] = (mu[i+1] * 2 - lmu[i+1]) >> 1; /* In either case compute the discrepancy */
    for (k = 0 ; k \leq (lmu[i+1]>>1); k++)\left\{ \begin{array}{c} \end{array} \right.if (k == 0)dmu[i+1] = \text{si}[2*(i-1)+3];
     /* check if one operand of the multiplier is null, its index is -1 */
      else if (smu[i+1][k] && si[2*(i-1)+3-k])
     dmu[i+1] = gf antilog[(gf log[smu[i+1][k]] + gf log[si[2*(i-1)+3-k]])%nn] ^ dmu[i+1];
\left\{\begin{array}{cc} \end{array}\right\} }
     return 0;
 }
```
#### **36.19.3 Finding the Error Position**

The output of the get sigma() procedure is a polynomial stored in the smu[NB\_ERROR+1][] table. The error positions are the roots of that polynomial. The degree of that polynomial is a very important information, as it gives the number of errors. The PMERRLOC module provides hardware accelerator for that step.

#### **36.19.3.1 Error Location**

The PMECC Error Location controller provides hardware acceleration for determining roots of polynomials over two finite fields: GF(2^13) and GF(2^14). It integrates 32 fully programmable coefficients. These coefficients belong to GF(2^13) or GF(2^14). The coefficient programmed in PMERRLOC{i} is the coefficient of X ^ i in the polynomial.

The search operation is started as soon as a write access is detected in the PMECC Error Location Enable (HSMC\_ELEN) register and can be disabled by writing to the PMECC Error Location Disable (HSMC\_ELDIS) register. Initialize HSMC\_ELEN.ENINIT with the number of galois field elements to test.





#### **Table 36-18. ENINIT Field Value for a Sector Size of 1024 Bytes**





While the PMECC engine searches for roots, the BUSY field in the PMECC Error Location Status register (HSMC\_ELSR) remains asserted. An interrupt is asserted at the end of the computation, and the DONE bit in the PMECC Error Location Interrupt Status register (HSMC\_ELSIR) is set. The HSMC\_ELISR.ERR\_CNT field shows the number of errors. The PMECC Error Location x registers (HSMC\_ERRLOCx) show the error position.

# **36.20 Register Summary**

**Notes:**  The following blocks of registers are instanced 8 times in the user interface:

- HSMC\_PMECCx[x=0..13]
- HSMCC\_REMx[x=0..15]











# **SAMA5D2 Series**

**Static Memory Controller (SMC)**



#### <span id="page-661-0"></span>**36.20.1 NFC Configuration Register**





**Bits 30:24 – NFCSPARESIZE[6:0]** NAND Flash Spare Area Size Retrieved by the Host Controller The spare size is set to (NFCSPARESIZE + 1) \* 4 bytes. The spare area is only retrieved when RSPARE or WSPARE is activated.

#### **Bits 22:20 – DTOMUL[2:0]** Data Timeout Multiplier

These fields determine the maximum number of main system bus clock cycles that the SMC waits until the detection of a rising edge on Ready/Busy signal.

If the data timeout set by DTOCYC and DTOMUL has been exceeded, the Data Timeout Error flag (DTOE) in the NFC Status Register (NFC\_SR) raises.





#### **Bits 19:16 – DTOCYC[3:0]** Data Timeout Cycle Number





**Bit 12 – EDGECTRL** Rising/Falling Edge Detection Control

# **Value** Description<br>**D** Rising edge i 0 Rising edge is detected.<br>1 Falling edge is detected. Falling edge is detected.

#### **Bit 9 – RSPARE** Read Spare Area



#### **Bit 8 – WSPARE** Write Spare Area



#### **Bits 2:0 – PAGESIZE[2:0]** Page Size of the NAND Flash Device



# **Name:** HSMC\_CTRL<br>Offset: 0x004 **Offset: Reset:**  – **Property:**  Write-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 NFCDIS | NFCEN Access W W Reset – – **Bit 1 – NFCDIS** NAND Flash Controller Disable **Value** Description 0 No effect.<br>1 Disables

### <span id="page-663-0"></span>**36.20.2 NFC Control Register**

**Bit 0 – NFCEN** NAND Flash Controller Enable

Disables the NAND Flash controller.



#### <span id="page-664-0"></span>**36.20.3 NFC Status Register**



#### **Bit 24 – RB\_EDGE0** Ready/Busy Line 0 Edge Detected

If set to one, this flag indicates that an edge has been detected on the Ready/Busy Line 0. Depending on HSMC\_CFG.EDGECTRL, only the rising or the falling edge is detected. This flag is reset after a Status Read operation.

#### **Bit 23 – NFCASE** NFC Access Size Error

If set to one, this flag indicates that an illegal access has been detected in the NFC Memory Area. Only Word access is allowed within the NFC memory area. This flag is reset after a Status Read operation.

#### **Bit 22 – AWB** Accessing While Busy

If set to one, this flag indicates that an AHB host has performed an access during the busy phase. This flag is reset after a Status Read operation.

#### **Bit 21 – UNDEF** Undefined Area Error

When set to one, this flag indicates that the processor performed an access in an undefined memory area. This flag is reset after a Status Read operation.

#### **Bit 20 – DTOE** Data Timeout Error

When set to one, this flag indicates that the data timeout set by DTOMUL and DTOCYC has been exceeded. This flag is reset after a Status Read operation.

#### **Bit 17 – CMDDONE** Command Done

When set to one, this flag indicates that the NFC has terminated the command. This flag is reset after a Status Read operation.

#### **Bit 16 – XFRDONE** NFC Data Transfer Terminated

When set to one, this flag indicates that the NFC has terminated the data transfer. This flag is reset after a Status Read operation.

**Bits 14:12 – NFCSID[2:0]** NFC Chip Select ID (this field cannot be reset) When a command is issued, this field indicates the value of the targeted chip select.

**Bit 11 – NFCWR** NFC Write/Read Operation (this field cannot be reset) When a command is issued, this field indicates the current Read or Write operation.

#### **Bit 8 – NFCBUSY** NFC Busy (this field cannot be reset)

When set to one, this flag indicates that the controller is activated and accesses the memory device.

#### **Bit 5 – RB\_FALL** Selected Ready Busy Falling Edge Detected

When set to one, this flag indicates that a falling edge on the Ready/Busy Line has been detected. This flag is reset after a Status Read operation. The Ready/Busy line is selected through the decoding of field HSMC\_SR.NFCSID.

#### **Bit 4 – RB\_RISE** Selected Ready Busy Rising Edge Detected

When set to one, this flag indicates that a rising edge on the Ready/Busy Line has been detected. This flag is reset after a Status Read operation. The Ready/Busy line is selected through the decoding of field HSMC\_SR.NFCSID.

#### **Bit 0 – SMCSTS** NAND Flash Controller Status (this field cannot be reset)



#### <span id="page-666-0"></span>**36.20.4 NFC Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Enables the corresponding interrupt.



**Bit 24 – RB\_EDGE0** Ready/Busy Line 0 Interrupt Enable

**Bit 23 – NFCASE** NFC Access Size Error Interrupt Enable

**Bit 22 – AWB** Accessing While Busy Interrupt Enable

**Bit 21 – UNDEF** Undefined Area Access Interrupt Enable

**Bit 20 – DTOE** Data Timeout Error Interrupt Enable

**Bit 17 – CMDDONE** Command Done Interrupt Enable

**Bit 16 – XFRDONE** Transfer Done Interrupt Enable

**Bit 5 – RB\_FALL** Ready Busy Falling Edge Detection Interrupt Enable

**Bit 4 – RB\_RISE** Ready Busy Rising Edge Detection Interrupt Enable

#### <span id="page-667-0"></span>**36.20.5 NFC Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Disables the corresponding interrupt.



**Bit 24 – RB\_EDGE0** Ready/Busy Line 0 Interrupt Disable

**Bit 23 – NFCASE** NFC Access Size Error Interrupt Disable

**Bit 22 – AWB** Accessing While Busy Interrupt Disable

**Bit 21 – UNDEF** Undefined Area Access Interrupt Disable

**Bit 20 – DTOE** Data Timeout Error Interrupt Disable

**Bit 17 – CMDDONE** Command Done Interrupt Disable

**Bit 16 – XFRDONE** Transfer Done Interrupt Disable

**Bit 5 – RB\_FALL** Ready Busy Falling Edge Detection Interrupt Disable

**Bit 4 – RB\_RISE** Ready Busy Rising Edge Detection Interrupt Disable

#### <span id="page-668-0"></span>**36.20.6 NFC Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register: 0: Disables the corresponding interrupt.

1: Enables the corresponding interrupt.



**Bit 24 – RB\_EDGE0** Ready/Busy Line 0 Interrupt Mask

**Bit 23 – NFCASE** NFC Access Size Error Interrupt Mask

**Bit 22 – AWB** Accessing While Busy Interrupt Mask

**Bit 21 – UNDEF** Undefined Area Access Interrupt Mask5

**Bit 20 – DTOE** Data Timeout Error Interrupt Mask

**Bit 17 – CMDDONE** Command Done Interrupt Mask

**Bit 16 – XFRDONE** Transfer Done Interrupt Mask

**Bit 5 – RB\_FALL** Ready Busy Falling Edge Detection Interrupt Mask

**Bit 4 – RB\_RISE** Ready Busy Rising Edge Detection Interrupt Mask



### <span id="page-669-0"></span>**36.20.7 NFC Address Cycle Zero Register**

**Bits 7:0 – ADDR\_CYCLE0[7:0]** NAND Flash Array Address Cycle 0 When five address cycles are used, ADDR\_CYCLE0 is the first byte written to the NAND Flash (used by the NFC).

# **Name:** HSMC\_BANK<br>Offset: 0x01C **Offset:**<br>Reset: **Reset:** 0x00000000<br>**Property:** Read/Write **Property:**  Read/Write Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 ender and the second second control of the second Access R/W Reset 0 **Bit 0 – BANK** Bank Identifier<br>Value Description **Value** Description<br> **D** Bank 0 is use 0 **Bank 0 is used.**<br>1 **Bank 1 is used.** Bank 1 is used.

## <span id="page-670-0"></span>**36.20.8 NFC Bank Register**

### <span id="page-671-0"></span>**36.20.9 PMECC Configuration Register**



### **Bit 20 – AUTO** Automatic Mode Enable



1 **Indicates that the ECC computation is retrieved automatically via Data mode.** 

#### **Bit 16 – SPAREEN** Spare Enable

For NAND write access:

0: The spare area is not protected by ECC.

1: The spare area is protected with the last sector of data.

- For NAND read access:
- 0: The spare area is not protected by ECC.
- 1: The spare area contains protected data.

#### **Bit 12 – NANDWR** NAND Write Access



#### **Bits 9:8 – PAGESIZE[1:0]** Number of Sectors in the Page



### **Bit 4 – SECTORSZ** Sector Size



# **Static Memory Controller (SMC)**

### **Value Description** 1 The ECC computation is based on a sector of 1024 bytes.

#### **Bits 2:0 – BCH\_ERR[2:0]** Error Correcting Capability



# **Name:** HSMC\_PMECCSAREA<br>Offset: 0x074 **Offset: Reset:**  0x00000000 **Property:**  Read/Write Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 SPARESIZE[8] Access R/W Reset 0 Bit 7 6 5 4 3 2 1 0 SPARESIZE[7:0] Access R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0

#### <span id="page-673-0"></span>**36.20.10 PMECC Spare Area Size Register**

**Bits 8:0 – SPARESIZE[8:0]** Spare Area Size

Number of bytes in the spare area. The spare area size is equal to (SPARESIZE + 1) bytes.

#### <span id="page-674-0"></span>**36.20.11 PMECC Start Address Register**



**Bits 8:0 – STARTADDR[8:0]** ECC Area Start Address

This register is programmed with the start ECC start address. When STARTADDR is equal to 0, then the first ECC byte is located at the first byte of the spare area.

#### <span id="page-675-0"></span>**36.20.12 PMECC End Address Register**



### **Bits 8:0 – ENDADDR[8:0]** ECC Area End Address

This register is programmed with the start ECC end address. When ENDADDR is equal to N, then the first ECC byte is located at byte N of the spare area.

### <span id="page-676-0"></span>**36.20.13 PMECC Control Register**



#### **Bit 2 – USER** Start a User Mode Phase



#### **Bit 1 – DATA** Start a Data Phase



#### **Bit 0 – RST** Reset the PMECC Module



### <span id="page-677-0"></span>**36.20.14 PMECC Status Register**





**Bit 0 – BUSY** PMECC Kernel is Busy





#### <span id="page-678-0"></span>**36.20.15 PMECC Interrupt Enable Register**



### <span id="page-679-0"></span>**36.20.16 PMECC Interrupt Disable Register**

# **Name:** HSMC\_PMECCIMR<br>Offset: 0x094 **Offset:**<br>Reset: 0x00000000 **Property:**  Read-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 eration in the contract of the Access R Reset 0 **Bit 0 – ERRIM** Error Interrupt Mask<br>Value Description **Value** Description<br>0 **Multibit error** 0 **Multibit error disabled.**<br>1 **Multibit error enabled.**

### <span id="page-680-0"></span>**36.20.17 PMECC Interrupt Mask Register**



Multibit error enabled.



#### <span id="page-681-0"></span>**36.20.18 PMECC Interrupt Status Register**

**Bits 7:0 – ERRIS[7:0]** Error Interrupt Status Register

When set to one, bit i of the HSMC\_PMECCISR indicates that sector i is corrupted.

#### <span id="page-682-0"></span>**36.20.19 PMECC Redundancy x Register**



**Note:**  The block of registers HSMC\_PMECCx[x=0..13] is instanced 8 times in the user interface.



**Bits 31:0 – ECC[31:0]** BCH Redundancy

This register contains the remainder of the division of the codeword by the generator polynomial.

#### <span id="page-683-0"></span>**36.20.20 PMECC Remainder x Register**



**Note:**  The block of registers HSMC\_REMx[x=0..15] is instanced 8 times in the user interface.



**Bits 29:16 – REM2NP3[13:0]** BCH Remainder 2 \* N + 3

When sector size is set to 512 bytes, bit REM2NP3[29] is not used and read as zero.

If bit i of the REM2NP3 field is set to one, then the coefficient of the  $X^i$  is set to one; otherwise, the coefficient is zero.

**Bits 13:0 – REM2NP1[13:0]** BCH Remainder 2 \* N + 1

When sector size is set to 512 bytes, bit REM2NP1[13] is not used and read as zero.

If bit i of the REM2NP1 field is set to one, then the coefficient of the  $X^i$  is set to one; otherwise, the coefficient is zero.


## **36.20.21 PMECC Error Location Configuration Register**

**Bits 20:16 – ERRNUM[4:0]** Number of Errors

**Bit 0 – SECTORSZ** Sector Size





## **36.20.22 PMECC Error Location Primitive Register**

**Bits 15:0 – PRIMITIV[15:0]** Primitive Polynomial

This field indicates the Primitive Polynomial used in the ECC computation.



## **36.20.23 PMECC Error Location Enable Register**

**Bits 13:0 – ENINIT[13:0]** Error Location Enable Initial bit number in the codeword.



## **36.20.24 PMECC Error Location Disable Register**



## **36.20.25 PMECC Error Location Status Register**

# **SAMA5D2 Series Static Memory Controller (SMC)**



## **36.20.26 PMECC Error Location Interrupt Enable Register**

# **SAMA5D2 Series Static Memory Controller (SMC)**



## **36.20.27 PMECC Error Location Interrupt Disable Register**



## **36.20.28 PMECC Error Location Interrupt Mask Register**



## **36.20.29 PMECC Error Location Interrupt Status Register**

**Bits 13:8 – ERR\_CNT[5:0]** Error Counter value This field indicates the number of roots of the polynomial.

**Bit 0 – DONE** Computation Terminated Interrupt Status

When set to one, this indicates that the error location engine has completed the root finding algorithm.



## **36.20.30 PMECC Error Location SIGMA0 Register**

**Bits 13:0 – SIGMA0[13:0]** Coefficient of degree 0 in the SIGMA polynomial SIGMA0 belongs to the finite field GF $(2^{13})$  when the sector size is set to 512 bytes. SIGMA0 belongs to the finite field  $GF(2^{14})$  when the sector size is set to 1024 bytes.



## **36.20.31 PMECC Error Location SIGMAx Register**

**Bits 13:0 – SIGMAx[13:0]** Coefficient of degree x in the SIGMA polynomial SIGMAx belongs to the finite field GF $(2^{13})$  when the sector size is set to 512 bytes. SIGMAx belongs to the finite field  $GF(2^{14})$  when the sector size is set to 1024 bytes.



#### **36.20.32 PMECC Error Location x Register**

**Bits 13:0 – ERRLOCN[13:0]** Error Position within the Set {sector area, spare area}

ERRLOCN points to 1 when the first bit of the main area is corrupted.

If the sector size is set to 512 bytes, the ERRLOCN points to 4096 when the last bit of the sector area is corrupted. If the sector size is set to 1024 bytes, the ERRLOCN points to 8192 when the last bit of the sector area is corrupted. If the sector size is set to 512 bytes, the ERRLOCN points to 4097 when the first bit of the spare area is corrupted. If the sector size is set to 1024 bytes, the ERRLOCN points to 8193 when the first bit of the spare area is corrupted.

## **36.20.33 Setup Register**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-705-0)



## **Bits 29:24 – NCS\_RD\_SETUP[5:0]** NCS Setup Length in Read Access In Read access, the NCS signal setup length is defined as:

NCS setup length = (128 \* NCS\_RD\_SETUP[5] + NCS\_RD\_SETUP[4:0]) clock cycles.

## **Bits 21:16 – NRD\_SETUP[5:0]** NRD Setup Length

The NRD signal setup length is defined as:

NRD setup length = (128 \* NRD\_SETUP[5] + NRD\_SETUP[4:0]) clock cycles.

**Bits 13:8 – NCS\_WR\_SETUP[5:0]** NCS Setup Length in Write Access In write access, the NCS signal setup length is defined as: NCS setup length = (128 \* NCS\_WR\_SETUP[5] + NCS\_WR\_SETUP[4:0]) clock cycles.

#### **Bits 5:0 – NWE\_SETUP[5:0]** NWE Setup Length

The NWE signal setup length is defined as: NWE setup length = (128 \* NWE\_SETUP[5] + NWE\_SETUP[4:0]) clock cycles.

## **36.20.34 Pulse Register**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-705-0)



**Bits 30:24 – NCS\_RD\_PULSE[6:0]** NCS Pulse Length in READ Access In READ mode, The NCS signal pulse length is defined as: NCS pulse length = (256 \* NCS\_RD\_PULSE[6] + NCS\_RD\_PULSE[5:0]) clock cycles.

## **Bits 22:16 – NRD\_PULSE[6:0]** NRD Pulse Length

The NRD signal pulse length is defined as: NRD pulse length = (256 \* NRD\_PULSE[6] + NRD\_PULSE[5:0]) clock cycles. The NRD pulse width must be as least 1 clock cycle.

**Bits 14:8 – NCS\_WR\_PULSE[6:0]** NCS Pulse Length in WRITE Access In Write access, The NCS signal pulse length is defined as: NCS pulse length = (256 \* NCS\_WR\_PULSE[6] + NCS\_WR\_PULSE[5:0]) clock cycles. The NCS pulse must be at least one clock cycle.

**Bits 6:0 – NWE\_PULSE[6:0]** NWE Pulse Length The NWE signal pulse length is defined as: NWE pulse length = (256 \* NWE\_PULSE[6]+NWE\_PULSE[5:0]) clock cycles. The NWE pulse must be at least one clock cycle.

## **36.20.35 Cycle Register**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-705-0)



**Bits 24:16 – NRD\_CYCLE[8:0]** Total Read Cycle Length

The total read cycle length is the total duration in clock cycles of the read cycle. It is equal to the sum of the setup, pulse and hold steps of the NRD and NCS signals. It is defined as:

Read cycle length = (NRD\_CYCLE[8:7] \* 256) + NRD\_CYCLE[6:0] clock cycles.

### **Bits 8:0 – NWE\_CYCLE[8:0]** Total Write Cycle Length

The total write cycle length is the total duration in clock cycles of the write cycle. It is equal to the sum of the setup, pulse and hold steps of the NWE and NCS signals. It is defined as:

Write cycle length = (NWE\_CYCLE[8:7] \* 256) + NWE\_CYCLE[6:0] clock cycles.

## **36.20.36 Timings Register**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-705-0)



#### **Bit 31 – NFSEL** NAND Flash Selection

If this bit is set to one, the chip select is assigned to NAND Flash write enable and read enable lines drive the Error Correcting Code module.

**Bits 27:24 – TWB[3:0]** WEN High to REN to Busy Write Enable rising edge to Ready/Busy falling edge timing. Write Enable to Read/Busy = (TWB[3] \* 64) + TWB[2:0] clock cycles.

**Bits 19:16 – TRR[3:0]** Ready to REN Low Delay Ready/Busy signal to Read Enable falling edge timing. Read to  $REN = (TRR[3] * 64) + TRR[2:0]$  clock cycles.

#### **Bit 12 – OCMS** Off Chip Memory Scrambling Enable

When set to one, the memory scrambling is activated. (Value must be zero if external memory is NAND Flash and NFC is used).

**Bits 11:8 – TAR[3:0]** ALE to REN Low Delay Address Latch Enable falling edge to Read Enable falling edge timing. Address Latch Enable to Read Enable = (TAR[3] \* 64) + TAR[2:0] clock cycles.

**Bits 7:4 – TADL[3:0]** ALE to Data Start

Last address latch cycle to the first rising edge of WEN for data input. Last address latch to first rising edge of WEN =  $(TADL[3] * 64) + TADL[2:0]$  clock cycles.

## **Bits 3:0 – TCLR[3:0]** CLE to REN Low Delay

Command Latch Enable falling edge to Read Enable falling edge timing. Latch Enable Falling to Read Enable Falling = (TCLR[3] \* 64) + TCLR[2:0] clock cycles.

## **36.20.37 Mode Register**



This register can only be written if the WPEN bit is cleared in the [Write Protection Mode Register.](#page-705-0)



## **Bit 20 – TDF\_MODE** TDF Optimization



### **Bits 19:16 – TDF\_CYCLES[3:0]** Data Float Time

This field gives the integer number of clock cycles required by the external device to release the data after the rising edge of the read controlling signal. The SMC always provide one full cycle of bus turnaround after the TDF\_CYCLES period. The external bus cannot be used by another chip select during TDF\_CYCLES + 1 cycles. From 0 up to 15 TDF\_CYCLES can be set.

#### **Bit 12 – DBW** Data Bus Width



### **Bit 8 – BAT** Byte Access Type

This field is used only if DBW defines a 16-bit data bus.



## **Bits 5:4 – EXNW\_MODE[1:0]** NWAIT Mode

The NWAIT signal is used to extend the current read or write signal. It is only taken into account during the pulse phase Read and Write controlling signal. When the use of NWAIT is enabled, at least one cycle hold duration must be programmed for the read and write controlling signal.



#### **Bit 1 – WRITE\_MODE** Selection of the Control Signal for Write Operation



### **Bit 0 – READ\_MODE** Selection of the Control Signal for Read Operation





## **36.20.38 Off Chip Memory Scrambling Register**

Enable Scrambling for NFC internal SRAM access. (OCMS bit must be cleared in the corresponding HSMC\_TIMINGSx register.)

## **Bit 0 – SMSE** Static Memory Controller Scrambling Enable



## **36.20.39 Off Chip Memory Scrambling Key1 Register**

|        | Name:<br>Offset:<br><b>Reset:</b><br><b>Property:</b> | HSMC_KEY1<br>0x7A4<br>0x00000000<br>Write-once |            |                |             |             |        |        |
|--------|-------------------------------------------------------|------------------------------------------------|------------|----------------|-------------|-------------|--------|--------|
| Bit    | 31                                                    | 30                                             | 29         | 28             | 27          | 26          | 25     | 24     |
|        |                                                       |                                                |            |                | KEY1[31:24] |             |        |        |
| Access | W-Once                                                | W-Once                                         | W-Once     | W-Once         | W-Once      | W-Once      | W-Once | W-Once |
| Reset  | 0                                                     | 0                                              | 0          | 0              | 0           | $\mathbf 0$ | 0      | 0      |
| Bit    | 23                                                    | 22                                             | 21         | 20             | 19          | 18          | 17     | 16     |
|        |                                                       |                                                |            |                | KEY1[23:16] |             |        |        |
| Access | W-Once                                                | W-Once                                         | W-Once     | W-Once         | W-Once      | W-Once      | W-Once | W-Once |
| Reset  | 0                                                     | 0                                              | 0          | $\Omega$       | $\Omega$    | $\mathbf 0$ | 0      | 0      |
| Bit    | 15                                                    | 14                                             | 13         | 12             | 11          | 10          | 9      | 8      |
|        |                                                       |                                                |            |                | KEY1[15:8]  |             |        |        |
| Access | W-Once                                                | W-Once                                         | W-Once     | W-Once         | W-Once      | W-Once      | W-Once | W-Once |
| Reset  | 0                                                     | 0                                              | 0          | 0              | 0           | 0           | 0      | 0      |
| Bit    | 7                                                     | 6                                              | $\sqrt{5}$ | $\overline{4}$ | 3           | 2           | 1      | 0      |
|        |                                                       |                                                |            | KEY1[7:0]      |             |             |        |        |
| Access | W-Once                                                | W-Once                                         | W-Once     | W-Once         | W-Once      | W-Once      | W-Once | W-Once |
| Reset  | 0                                                     | 0                                              | 0          | 0              | 0           | 0           | 0      | 0      |

**Bits 31:0 – KEY1[31:0]** Off Chip Memory Scrambling (OCMS) Key Part 1 When Off Chip Memory Scrambling is enabled by setting the HSMC\_OCMS and HSMC\_TIMINGS registers in accordance, the data scrambling depends on KEY1 and KEY2 values.

## **36.20.40 Off Chip Memory Scrambling Key2 Register**

|        | Name:<br>Offset:<br><b>Reset:</b><br><b>Property:</b> | HSMC_KEY2<br>0x7A8<br>0x00000000<br>Write-once |             |          |             |                      |             |             |
|--------|-------------------------------------------------------|------------------------------------------------|-------------|----------|-------------|----------------------|-------------|-------------|
| Bit    | 31                                                    | 30                                             | 29          | 28       | 27          | 26                   | 25          | 24          |
|        |                                                       |                                                |             |          | KEY2[31:24] |                      |             |             |
| Access | W-once                                                | W-once                                         | W-once      | W-once   | W-once      | W-once               | W-once      | W-once      |
| Reset  | 0                                                     | 0                                              | 0           | 0        | 0           | 0                    | $\mathbf 0$ | 0           |
| Bit    | 23                                                    | 22                                             | 21          | 20       | 19          | 18                   | 17          | 16          |
|        |                                                       |                                                |             |          | KEY2[23:16] |                      |             |             |
| Access | W-once                                                | W-once                                         | W-once      | W-once   | W-once      | $\overline{W}$ -once | W-once      | W-once      |
| Reset  | 0                                                     | 0                                              | 0           | $\Omega$ | $\Omega$    | 0                    | $\Omega$    | 0           |
| Bit    | 15                                                    | 14                                             | 13          | 12       | 11          | 10                   | 9           | 8           |
|        |                                                       |                                                |             |          | KEY2[15:8]  |                      |             |             |
| Access | W-once                                                | W-once                                         | W-once      | W-once   | W-once      | W-once               | $W$ -once   | W-once      |
| Reset  | 0                                                     | 0                                              | $\mathbf 0$ | $\Omega$ | $\mathbf 0$ | 0                    | $\Omega$    | 0           |
| Bit    | $\overline{7}$                                        | 6                                              | 5           | 4        | 3           | $\overline{2}$       | 1           | $\mathbf 0$ |
|        |                                                       |                                                |             |          | KEY2[7:0]   |                      |             |             |
| Access | W-once                                                | W-once                                         | W-once      | W-once   | W-once      | W-once               | W-once      | W-once      |
| Reset  | 0                                                     | 0                                              | 0           | 0        | 0           | 0                    | 0           | 0           |

**Bits 31:0 – KEY2[31:0]** Off Chip Memory Scrambling (OCMS) Key Part 2 When Off Chip Memory Scrambling is enabled by setting the HSMC\_OCMS and HSMC\_TIMINGS registers in accordance, the data scrambling depends on KEY2 and KEY1 values.

## <span id="page-705-0"></span>**36.20.41 Write Protection Mode Register**





### **Bits 31:8 – WPKEY[23:0]** Write Protection Key



### **Bit 0 – WPEN** Write Protection Enable

See [Register Write Protection](#page-634-0) for list of write-protected registers.



## **36.20.42 Write Protection Status Register**



## **Bits 23:8 – WPVSRC[15:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





# **37. DMA Controller (XDMAC)**

## **37.1 Description**

The DMA Controller (XDMAC) is a AHB-protocol central direct memory access controller. It performs peripheral data transfer and memory move operations over one or two bus ports through the unidirectional communication channel. Each channel is fully programmable and provides both peripheral or memory-to-memory transfers. The channel features are configurable at implementation.

# **37.2 Embedded Characteristics**

- 2 System Bus Host Interface
- 16 DMA Channels
- 51 Hardware Requests
- 4 Kbytes Embedded FIFO
- Supports Peripheral-to-Memory, Memory-to-Peripheral, or Memory-to-Memory Transfer Operations
- Peripheral DMA Operation Runs on Bytes (8-bit), Half-Word (16-bit) and Word (32-bit)
- Memory DMA Operation Runs on Bytes (8 bit), Half-Word (16-bit), Word (32-bit) and Double-Word (64-bit)
- Supports Hardware and Software Initiated Transfers
- Supports Linked List Operations
- Supports Incrementing or Fixed Addressing Mode
- Supports Programmable Independent Data Striding for Source and Destination
- Supports Programmable Independent Microblock Striding for Source and Destination
- Configurable Priority Group and Arbitration Policy
- Programmable AHB Burst Length
- Configuration Interface on Peripheral Bus
- XDMAC Architecture Includes Multiport FIFO
- Supports Multiple View Channel Descriptor
- Automatic Flush of Channel Trailing Bytes
- Automatic Coarse-Grain and Fine-Grain Clock Gating
- Hardware Acceleration of Memset Pattern

## **37.3 Block Diagram**

**Figure 37-1. XDMAC Block Diagram**



# **37.4 DMA Controller Peripheral Connections**

The SAMA5D2 features two DMACs: XDMAC0 and XDMAC1. Both have the same features:

- Programmable secure access
- Two 64-bit hosts
- 16 channels and 55 hardware requests embedded
- Sixteen 64-bit-word FIFOs on all channels
- Linked list support with status write back operation at end of transfer
- Word, half-word, byte transfer support
- Memory-to-memory transfer
- Peripheral-to-memory transfer
- Memory-to-peripheral transfer

The DMA controller can handle the transfer between peripherals and memory and so receives the triggers from the peripherals below.

The following table gives an overview of the different access when secure/non-secure DMA needs to access a secure/non-secure peripheral, and when a secure/non-secure peripheral needs to access secure/non-secure DMA.

#### **Table 37-1. DMA Configuration vs. Peripheral**





DMA Controller 0 manages transfers between peripherals and memory, and receives the triggers from the peripherals listed ine following table.

**Table 37-2. DMA Channels Definitions (XDMAC0)**

| <b>Instance Name</b>         |                | Channel T/R   Interface Number | XDMAC_CCx.CSIZE Required Value                               |  |
|------------------------------|----------------|--------------------------------|--------------------------------------------------------------|--|
| <b>TWIHS0</b>                | Transmit       | $\pmb{0}$                      | $\pmb{0}$                                                    |  |
| TWIHS0                       | Receive        | $\mathbf{1}$                   |                                                              |  |
| <b>TWIHS1</b>                | Transmit       |                                | $\mathbf 0$                                                  |  |
| TWIHS1                       | Receive        | 3                              |                                                              |  |
| QSPI0                        | Transmit       | $\overline{4}$                 | $\mathbf 0$                                                  |  |
| QSPI0                        | Receive        | 5                              |                                                              |  |
| SPI <sub>0</sub>             | Transmit       | 6                              | 0                                                            |  |
| SPI <sub>0</sub>             | Receive        | $\overline{7}$                 |                                                              |  |
| SPI1                         | Transmit       | $\bf 8$                        | $\mathbf 0$                                                  |  |
| SPI1                         | Receive        | $\boldsymbol{9}$               |                                                              |  |
| <b>PWM</b>                   | Transmit       | 10                             | $\mathbf 0$                                                  |  |
| FLEXCOM0                     | Transmit       | 11                             | $\pmb{0}$                                                    |  |
| FLEXCOM0                     | Receive        | 12                             |                                                              |  |
| FLEXCOM1                     | Transmit       | 13                             | $\pmb{0}$                                                    |  |
| FLEXCOM1                     | Receive        | 14                             |                                                              |  |
| FLEXCOM2                     | Transmit       | 15                             | $\pmb{0}$                                                    |  |
| FLEXCOM2                     | Receive        | 16                             |                                                              |  |
| FLEXCOM3                     | Transmit       | 17                             | $\pmb{0}$                                                    |  |
| FLEXCOM3                     | Receive        | 18                             |                                                              |  |
| FLEXCOM4<br>Transmit         |                | 19                             | $\mathbf 0$                                                  |  |
| FLEXCOM4                     | Receive        |                                |                                                              |  |
| SSC <sub>0</sub><br>Transmit |                | 21                             | $\pmb{0}$                                                    |  |
| SSC <sub>0</sub>             | Receive<br>22  |                                |                                                              |  |
| SSC1                         | Transmit       | 23                             | $\pmb{0}$                                                    |  |
| SSC1                         | Receive        | 24                             |                                                              |  |
| <b>ADC</b>                   | Receive        | 25                             | $\mathbf 0$                                                  |  |
| <b>AES</b>                   | Transmit<br>26 |                                | 0 or 2 (refer to chapter AES, section Start Mode, subsection |  |
| <b>AES</b><br>Receive        |                | 27                             | DMA Mode)                                                    |  |



DMA Controller 1 manages transfers between peripherals and memory, and receives the triggers from the peripherals listed in the following table.

**Table 37-3. DMA Channels Definitions (XDMAC1)**

|                  |          | Instance Name Channel T/R Interface Number | XDMAC_CCx.CSIZE Required Value |
|------------------|----------|--------------------------------------------|--------------------------------|
| <b>TWIHS0</b>    | Transmit | $\mathbf{0}$                               | 0                              |
| <b>TWIHS0</b>    | Receive  |                                            |                                |
| <b>TWIHS1</b>    | Transmit | $\mathfrak{p}$                             | 0                              |
| <b>TWIHS1</b>    | Receive  | 3                                          |                                |
| QSPI0            | Transmit | $\overline{4}$                             | 0                              |
| QSPI0            | Receive  | 5                                          |                                |
| SP <sub>I0</sub> | Transmit | 6                                          | 0                              |
| SP <sub>I0</sub> | Receive  |                                            |                                |





## **37.5 Functional Description**

## **37.5.1 Basic Definitions**

**Source Peripheral**: Client device, memory mapped on the interconnection network, from where the XDMAC reads data. The source peripheral teams up with a destination peripheral to form a channel. A data read operation is scheduled when the peripheral transfer request is asserted.

**Destination Peripheral**: Client device, memory mapped on the interconnection network, to which the XDMAC writes. A write data operation is scheduled when the peripheral transfer request is asserted.

**Channel**: The data movement between source and destination creates a logical channel.

**Stride**: Number of address locations between successive elements/data measured in bytes.

**Transfer Type**: The transfer is hardware-synchronized when it is paced by the peripheral hardware request, otherwise the transfer is self-triggered (memory to memory transfer).

**XDMAC Host Transfer**: The host transfer is composed of a linked list of blocks. The channel address, control and configuration registers can be modified at the inter block boundary. The descriptor structure modifies the channel registers conditionally. Interrupts can be generated on a per block basis or when the end of linked list event occurs.

**XDMAC Block**: An XDMAC block is composed of a programmable number of microblocks. The channel configuration registers remain unchanged at the inter microblock boundary. The source and destination addresses are conditionally updated with a programmable signed number.

**XDMAC Microblock**: The microblock is composed of a programmable number of data. The channel configuration registers remain unchanged at the data boundary. The data address may be fixed (a FIFO location, a peripheral transmit or receive register), incrementing (a memory-mapped area) by a programmable signed number.

**XDMAC Burst and Incomplete Burst**: In order to improve the overall performance when accessing dynamic external memory, burst access is mandatory. Each data of the microblock is considered as a part of a memory burst. The programmable burst value indicates the largest memory burst allowed on a per channel basis. When the microblock length is not an integral multiple of the burst size, an incomplete burst is performed to read or write the last trailing bytes.

**XDMAC Chunk and Incomplete Chunk**: When a peripheral synchronized transfer is activated, the microblock splits into a number of data chunks. The chunk size is programmable. The larger the chunk is, the better the performance is. When the transfer size is not a multiple of the chunk size, the last chunk may be incomplete.

## **37.5.2 Data Striding Diagram**

**Figure 37-2. Data Striding Diagram**



# **37.5.3 Transfer Hierarchy Diagrams**

**Figure 37-3. XDMAC Memory Transfer Hierarchy**



## **37.5.4 Peripheral Synchronized Transfer**

A peripheral hardware request interface is used to control the pace of the chunk transfer. When a peripheral is ready to transmit or receive a chunk of data, it asserts its request line and the DMA Controller transfers a data to or from the memory to the peripheral.

## **37.5.4.1 Peripheral to Memory Transfer**

XDMAC reads data from the source peripheral and writes to the destination memory location.

## **Figure 37-4. Peripheral to Memory Transfer Hierarchy**



It is a peripheral synchronized transfer, which means the memory transaction is synchronized with the hardware trigger that comes from the corresponding peripheral. It is also possible to use software trigger to initiate data transfer. Peripheral to memory transfer has totally five levels of data transactions. They are Host, Block, Microblock, Burst, and Chunk level transactions. Host, Block, Microblock, and Burst level transactions work exactly the same way as explained earlier in the memory to memory data transfer section. In peripheral to memory data transfer, the burst level transaction is further split into chunk level data transaction to have higher granularity.

**XDMAC Chunk and Incomplete Chunk**: When a peripheral to memory transfer is activated, the burst level transaction is further split into a number of data chunks. The chunk size is configured in CSIZE field of XDMAC Channel Configuration Register (XDMAC\_CCx). The chunk size denotes the number of 'data' to be transferred from the corresponding peripheral receive register to memory. In general, the chunk size is set as '1 data' in most of the peripherals (example: - UART, SPI, TWI, etc.), as the maximum size of their receive register is '1 data'. In specific scenarios, the chunk size is chosen more than 1 data. For example, the data receive/input registers of AES and HSMCI modules can hold more than '1 data'. So, the chunk size can be chosen as '2/4/8/16 data' accordingly. In this case, the larger the chunk size is, the better the performance is. When the amount of data chunks read becomes equal to the memory burst size, the actual data transaction starts (as a memory burst). During 'peripheral to memory' transfer, the data chunks are first read and stored into XDMAC's internal FIFO buffer. If their size becomes equal to the memory burst size, the FIFO buffer gets flushed out automatically, which makes 'memory burst transfer'. When the microblock size is not a multiple of the chunk size, the last chunk being transferred contains the last trailing data.

**Note:**  If the chunk size is chosen as more than '1 data' for peripherals like UART, SPI, TWI, etc., XDMAC reads the same data register (receive/input register) multiple times. As a result, multiple copies of the same data are stored in the memory.

## **37.5.4.2 Memory to Peripheral Transfer**

XDMAC reads data from source memory location and writes to the destination peripheral.

### **Figure 37-5. Memory to Peripheral Transfer Hierarchy**



Memory to Peripheral transfer is also a peripheral synchronized transfer. It has totally four levels of data transactions. They are Host, Block, Microblock, and Chunk level transactions. Host, Block, and Microblock level transactions work exactly the same way as explained earlier in the memory to memory data transfer section. In memory to peripheral data transfer, the burst level transaction is not present. The microblock is directly split into chunk level data transaction.

**XDMAC Chunk and Incomplete Chunk**: When a memory to peripheral transfer is activated, the microblock level transaction is directly split into a number of data chunks. The chunk size is configured in CSIZE field of XDMAC Channel Configuration Register (XDMAC\_CCx). The chunk size denotes the number of 'data' to be transferred from memory to the corresponding peripheral transmit register. In general, the chunk size is set as '1 data' in most of the peripherals (example: - UART, SPI, TWI, etc.), as the maximum size of their transmit register is '1 data'. In specific scenarios, the chunk size is chosen more than 1 data. For example, the data transmit/output registers of AES and HSMCI modules can hold more than '1 data'. So, the chunk size can be chosen as '2/4/8/16 data' accordingly. In this case, the larger the chunk size is, the better the performance is. During 'memory to peripheral' transfer, the data chunks are immediately transferred when there is a hardware/software trigger. Memory burst size doesn't play any role here. When the microblock size is not a multiple of the chunk size, the last chunk being transferred contains the last trailing data.

**Note:**  In case if the chunk size is chosen as more than '1 data' for peripherals like UART, SPI, TWI, etc., then XDMAC will overwrite the same data register (transmit/output register) with multiple data. As a result, only the last data gets transmitted.

## **37.5.4.3 Software Triggered Synchronized Transfer**

The Peripheral hardware request can be software controlled using the SWREQ field of the XDMAC Global Channel Software Request Register (XDMAC\_GSWR). The peripheral synchronized transfer is paced using a processor write access in the XDMAC\_GSWR. Each bit of that register triggers a transfer request. The XDMAC Global Channel

Software Request Status Register (XDMAC\_GSWS) indicates the status of the request; when set, the request is still pending.

## **37.5.5 XDMAC Transfer Software Operation**

**Note:**  When performing a memory-to-memory transfer, configure the field XDMAC\_CCx.PERID (where 'x' is the index of the channel used for the transfer) to 0x7F.

## **37.5.5.1 Single Block Transfer With Single Microblock**

- 1. Read the XDMAC Global Channel Status Register (XDMAC\_GS) to select a free channel.
- 2. Clear the pending Interrupt Status bit(s) by reading the selected XDMAC Channel x Interrupt Status Register (XDMAC\_CISx).
- 3. Write the XDMAC Channel x Source Address Register (XDMAC\_CSAx) for channel x.
- 4. Write the XDMAC Channel x Destination Address Register (XDMAC\_CDAx) for channel x.
- 5. Program field UBLEN in the XDMAC Channel x Microblock Control Register (XDMAC\_CUBCx) with the number of data.
- 6. Program the XDMAC Channel x Configuration Register (XDMAC\_CCx):
	- a. Clear XDMAC\_CCx.TYPE for a memory-to-memory transfer, otherwise set this bit.
	- b. Configure XDMAC CCx.MBSIZE to the memory burst size used.
	- c. Configure XDMAC\_CCx.SAM and DAM to Memory Addressing mode.
	- d. Configure XDMAC\_CCx.DSYNC to select the peripheral transfer direction.
	- e. Set XDMAC\_CCx.PROT to activate a secure channel.
	- f. Configure XDMAC\_CCx.CSIZE to configure the channel chunk size (only relevant for peripheral synchronized transfer).
	- g. Configure XDMAC\_CCx.DWIDTH to configure the transfer data width.
	- h. Configure XDMAC\_CCx.SIF, XDMAC\_CCx.DIF to configure the host interface used to read data and write data, respectively.
	- i. Configure XDMAC CCx.PERID to select the active hardware request line (only relevant for a peripheral synchronized transfer).
	- j. Set XDMAC\_CCx.SWREQ to use a software request (only relevant for a peripheral synchronized transfer).
- 7. Clear the following five registers:
	- XDMAC Channel x Next Descriptor Control Register (XDMAC\_CNDCx)
	- XDMAC Channel x Block Control Register (XDMAC\_CBCx)
	- XDMAC Channel x Data Stride Memory Set Pattern Register (XDMAC\_CDS\_MSPx)
	- XDMAC Channel x Source Microblock Stride Register (XDMAC\_CSUSx)
	- XDMAC Channel x Destination Microblock Stride Register (XDMAC\_CDUSx) This indicates that the linked list is disabled, there is only one block and striding is disabled.
- 8. Enable the Microblock interrupt by writing a '1' to bit BIE in the XDMAC Channel x Interrupt Enable Register (XDMAC\_CIEx). Enable the Channel x Interrupt Enable bit by writing a '1' to bit IEx in the XDMAC Global Interrupt Enable Register (XDMAC\_GIE).
- 9. Enable channel x by writing a '1' to bit ENx in the XDMAC Global Channel Enable Register (XDMAC GE). XDMAC\_GS.STx (XDMAC Channel x Status bit) is set by hardware.
- 10. Once completed, the DMA channel sets XDMAC\_CISx.BIS (End of Block Interrupt Status bit) and generates an interrupt. XDMAC\_GS.STx is cleared by hardware. The software can either wait for an interrupt or poll the channel status bit.

## **37.5.5.2 Single Block Transfer With Multiple Microblock**

- 1. Read the XDMAC\_GS register to choose a free channel.
- 2. Clear the pending Interrupt Status bit by reading the chosen XDMAC\_CISx register.
- 3. Write the XDMAC\_CSAx register for channel x.
- 4. Write the XDMAC\_CDAx register for channel x.
- 5. Program XDMAC\_CUBCx.UBLEN with the number of data.
- 6. Program XDMAC\_CCx register (see "Single Block Transfer With Single Microblock").
- 7. Program XDMAC\_CBCx.BLEN with the number of microblocks of data.
- 8. Clear the following registers:
	- XDMAC\_CNDCx
	- XDMAC\_CDS\_MSPx
	- XDMAC\_CSUSx XDMAC\_CDUSx This indicates that the linked list is disabled and striding is disabled.
- 9. Enable the Block interrupt by writing a '1' to XDMAC CIEx.BIE, enable the Channel x Interrupt Enable bit by writing a '1' to XDMAC GIEx.IEx.
- 10. Enable channel x by writing a '1' to the XDMAC\_GE.ENx. XDMAC\_GS.STx is set by hardware.
- 11. Once completed, the DMA channel sets XDMAC\_CISx.BIS (End of Block Interrupt Status bit) and generates an interrupt. XDMAC\_GS.STx is cleared by hardware. The software can either wait for an interrupt or poll the channel status bit.

## **37.5.5.3 Host Transfer**

- 1. Read the XDMAC\_GS register to choose a free channel.
- 2. Clear the pending Interrupt Status bit by reading the chosen XDMAC\_CISx register.
- 3. Build a linked list of transfer descriptors in memory. The descriptor view is programmable on a per descriptor basis. The linked list items structure must be word aligned. MBR\_UBC.NDE must be configured to 0 in the last descriptor to terminate the list.
- 4. Configure field NDA in the XDMAC Channel x Next Descriptor Address Register (XDMAC\_CNDAx) with the first descriptor address and bit XDMAC\_CNDAx.NDAIF with the host interface identifier.
- 5. Configure the XDMAC\_CNDCx register:
	- a. Set XDMAC\_CNDCx.NDE to enable the descriptor fetch.
	- b. Set XDMAC\_CNDCx.NDSUP to update the source address at the descriptor fetch time, otherwise clear this bit.
	- c. Set XDMAC\_CNDCx.NDDUP to update the destination address at the descriptor fetch time, otherwise clear this bit.
	- d. Configure XDMAC\_CNDCx.NDVIEW to define the length of the first descriptor.
- 6. Enable the End of Linked List interrupt by writing a '1' to XDMAC\_CIEx.LIE.
- 7. Enable channel x by writing a '1' to XDMAC\_GE.ENx. XDMAC\_GS.STx is set by hardware.
- 8. Once completed, the DMA channel sets XDMAC\_CISx.BIS (End of Block Interrupt Status bit) and generates an interrupt. XDMAC\_GS.STx is cleared by hardware. The software can either wait for an interrupt or poll the channel status bit.

## **37.5.5.4 Disabling A Channel Before Transfer Completion**

Under normal operation, the software enables a channel by writing a '1' to XDMAC\_GE.ENx, then the hardware disables a channel on transfer completion by clearing bit XDMAC\_GS.STx. To disable a channel, write a '1' to bit XDMAC\_GD.DIx and poll the XDMAC\_GS register.

## **37.6 Linked List Descriptor Operation**

## **37.6.1 Linked List Descriptor View**

## **37.6.1.1 Channel Next Descriptor View 0–3 Structures**

**Table 37-4. Channel Next Descriptor View 0–3 Structures**





## **37.6.2 Descriptor Structure Members Description**

## **37.6.2.1 Descriptor Structure Microblock Control Member**

**Name:** MBR\_UBC<br>**Property:** Read-only **Property:**  Read-only



### **Bits 28:27 – NVIEW[1:0]** Next Descriptor View



#### **Bit 26 – NDEN** Next Descriptor Destination Update



#### **Bit 25 – NSEN** Next Descriptor Source Update



#### **Bit 24 – NDE** Next Descriptor Enable



### **Bits 23:0 – UBLEN[23:0]** Microblock Length

This field indicates the number of data in the microblock. The microblock contains UBLEN data.
## **37.7 XDMAC Maintenance Software Operations**

### **37.7.1 Disabling a Channel**

A disable channel request occurs when a write operation is performed in the XDMAC\_GD register. If the channel is source peripheral synchronized (bit XDMAC\_CCx.TYPE is set and bit XDMAC\_CCx.DSYNC is cleared), then pending bytes (bytes located in the FIFO) are written to memory and bit XDMAC\_CISx.DIS is set. If the channel is not source peripheral synchronized, the current channel transaction (read or write) is terminated and XDMAC\_CISx.DIS is set. XDMAC\_GS.STx is cleared by hardware when the current transfer is completed. The channel is no longer active and can be reused.

### **37.7.2 Suspending a Channel**

A disable channel request occurs when a write operation is performed in the XDMAC\_GD register. If the channel is source peripheral synchronized (bit XDMAC\_CCx.TYPE is set and bit XDMAC\_CCx.DSYNC is cleared), then pending bytes (bytes located in the FIFO) are written to memory and bit XDMAC\_CISx.DIS is set. If the channel is not source peripheral synchronized, the current channel transaction (read or write) is terminated and XDMAC\_CISx.DIS is set. XDMAC\_GS.STx is cleared by hardware when the current transfer is completed. The channel is no longer active and can be reused.

### **37.7.3 Flushing a Channel**

A FIFO flush command is issued by writing to the XDMAC\_SWF register. The content of the FIFO is written to memory. XDMAC\_CISx.FIS (End of Flush Interrupt Status bit) is set when the last byte is successfully transferred to memory. The channel is not disabled. The flush operation is not blocking, meaning that read operation can be scheduled during the flush write operation. The flush operation is only relevant for peripheral to memory transfer where pending peripheral bytes are buffered into the channel FIFO.

### **37.7.4 Maintenance Operation Priority**

### **37.7.4.1 Disable Operation Priority**

- When a disable request occurs on a suspended channel, the XDMAC GWS.WSx (Channel x Write Suspend bit) is cleared. If the transfer is source peripheral synchronized, the pending bytes are drained to memory. The bit XDMAC\_CISx.DIS is set.
- When a disable request follows a flush request, if the flush last transaction is not yet scheduled, the flush request is discarded and the disable procedure is applied. Bit XDMAC CISx.FIS is not set. Bit XDMAC\_CISx.DIS is set when the disable request is completed. If the flush request transaction is already scheduled, the XDMAC\_CISx.FIS is set. XDMAC\_CISx.DIS is also set when the disable request is completed.

### **37.7.4.2 Flush Operation Priority**

- When a flush request occurs on a suspended channel, if there are pending bytes in the FIFO, they are written out to memory, XDMAC\_CISx.FIS is set. If the FIFO is empty, XDMAC\_CISx.FIS is also set.
- If the flush operation is performed after a disable request, the flush command is ignored. XDMAC\_CISx.FIS is not set.

### **37.7.4.3 Suspend Operation Priority**

If the suspend operation is performed after a disable request, the write suspend operation is ignored.

## **37.8 XDMAC Software Requirements**

- Write operations to channel registers are not be performed in an active channel after the channel is enabled. If any channel parameters must be reprogrammed, this can only be done after disabling the XDMAC channel.
- XDMAC\_CSAx and XDMAC\_CDAx channel registers must be programmed with a byte, half-word, word or double-word aligned address depending on the Channel x Data Width field (DWIDTH) of the XDMAC Channel x Configuration Register. When a memory-to-peripheral transfer is performed, the XDMAC\_CSAx address register has no alignment requirement.
- When a memory-to-memory transfer is performed, configure the field XDMAC\_CCx.PERID (where 'x' is the index of the channel used for the transfer) to peripheral ID 127 (refer to the table "Peripheral Identifiers").

• When XDMAC\_CC.INITD is set to 0, XDMAC\_CUBC.UBLEN and XDMAC\_CNDA.NDA field values are unreliable when the descriptor is being updated. The following procedure applies to get the buffer descriptor identifier and the residual bytes:

```
Read XDMAC_CNDAx.NDA(nda0)
Read XDMAC_CCx.INITD(initd0)
Read XDMAC_CCx.INITD(initd0)
Read XDMAC_CUBCx.UBLEN(ublen) 
Read XDMAC_CCx.INITD(initd1)
Read XDMA_CNDAx.NDA(nda1) 
If (nda0 == nda1 && initd0 == 1 && initd1 == 1).
Then the ublen is correct, the buffer id is nda.
Else retry
```
See the figure below.

• Each DMA channel can be configured in either Secure or Non-secure mode independently. When a DMA channel is secure, its related global register fields and its channel registers cannot be modified nor read by non-secure software. Such non-secure reads return zero.





# **37.9 Register Summary**



# **SAMA5D2 Series DMA Controller (XDMAC)**

































# **SAMA5D2 Series DMA Controller (XDMAC)**



## <span id="page-740-0"></span>**37.9.1 XDMAC Global Type Register**





**Bits 22:16 – NB\_REQ[6:0]** Number of Peripheral Requests Minus One

**Bits 15:5 – FIFO\_SZ[10:0]** Number of Bytes

**Bits 4:0 – NB\_CH[4:0]** Number of Channels Minus One



## <span id="page-741-0"></span>**37.9.2 XDMAC Global Configuration Register**

### **Bit 8 – BXKBEN** Boundary X Kilobyte Enable



#### **Bit 3 – CGDISIF** Bus Interface Clock Gating Disable



#### **Bit 2 – CGDISFIFO** FIFO Clock Gating Disable



### **Bit 1 – CGDISPIPE** Pipeline Clock Gating Disable



### **Bit 0 – CGDISREG** Configuration Registers Clock Gating Disable



# **SAMA5D2 Series DMA Controller (XDMAC)**



### <span id="page-742-0"></span>**37.9.3 XDMAC Global Weighted Arbiter Configuration Register**

### **Bits 15:12 – PW3[3:0]** Pool Weight 3

This field indicates the weight of pool 3 in the arbitration scheme of the DMA scheduler.

#### **Bits 11:8 – PW2[3:0]** Pool Weight 2

This field indicates the weight of pool 2 in the arbitration scheme of the DMA scheduler.

#### **Bits 7:4 – PW1[3:0]** Pool Weight 1

This field indicates the weight of pool 1 in the arbitration scheme of the DMA scheduler.

#### **Bits 3:0 – PW0[3:0]** Pool Weight 0

This field indicates the weight of pool 0 in the arbitration scheme of the DMA scheduler.



# <span id="page-743-0"></span>**37.9.4 XDMAC Global Interrupt Enable Register**





## <span id="page-744-0"></span>**37.9.5 XDMAC Global Interrupt Disable Register**

## **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – IDx** XDMAC Channel x Interrupt Disable





## <span id="page-745-0"></span>**37.9.6 XDMAC Global Interrupt Mask Register**

## **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – IMx** XDMAC Channel x Interrupt Mask





## <span id="page-746-0"></span>**37.9.7 XDMAC Global Interrupt Status Register**

### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – ISx** XDMAC Channel x Interrupt Status





## <span id="page-747-0"></span>**37.9.8 XDMAC Global Channel Enable Register**

## **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – ENx** XDMAC Channel x Enable





## <span id="page-748-0"></span>**37.9.9 XDMAC Global Channel Disable Register**

## **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – DIx** XDMAC Channel x Disable





## <span id="page-749-0"></span>**37.9.10 XDMAC Global Channel Status Register**

### **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – STx** XDMAC Channel x Status





## <span id="page-750-0"></span>**37.9.11 XDMAC Global Channel Read Suspend Register**





## <span id="page-751-0"></span>**37.9.12 XDMAC Global Channel Write Suspend Register**

**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – WSx** XDMAC Channel x Write Suspend





## <span id="page-752-0"></span>**37.9.13 XDMAC Global Channel Read Write Suspend Register**

## **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – RWSx** XDMAC Channel x Read Write Suspend





# <span id="page-753-0"></span>**37.9.14 XDMAC Global Channel Read Write Resume Register**

## **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – RWRx** XDMAC Channel x Read Write Resume





## <span id="page-754-0"></span>**37.9.15 XDMAC Global Channel Software Request Register**

**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – SWREQx** XDMAC Channel x Software Request



# **SAMA5D2 Series DMA Controller (XDMAC)**



### <span id="page-755-0"></span>**37.9.16 XDMAC Global Channel Software Request Status Register**

**Value Description**<br> **0 Channel x sc** 0 Channel x source request is serviced.<br>1 Channel x source request is pending. Channel x source request is pending.
# **SAMA5D2 Series DMA Controller (XDMAC)**



# **37.9.17 XDMAC Global Channel Software Flush Request Register**

**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – SWFx** XDMAC Channel x Software Flush Request





# **37.9.18 XDMAC Channel x Interrupt Enable Register [x=0..15]**



# **Name: XDMAC\_CID**<br>**Offset:** 0x54 + n\*0x4 0x54 + n\*0x40 [n=0..15] **Reset:**  – **Property:**  Write-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 ROID WBEID RBEID FID DID LID BID Access W W W W W W W Reset – – – – – – – – – – – – – **Bit 6 – ROID** Request Overflow Error Interrupt Disable<br>Value Description **Description** 0 No effect.<br>1 Disables Disables request overflow error interrupt. **Bit 5 – WBEID** Write Bus Error Interrupt Disable<br>Value Description **Description** 0 No effect.<br>1 Disables b Disables bus error interrupt. **Bit 4 – RBEID** Read Bus Error Interrupt Disable<br>Value **Description Description** 0 No effect.<br>1 Disables b Disables bus error interrupt. **Bit 3 – FID** End of Flush Interrupt Disable **Value Description** 0 No effect.<br>1 Disables e Disables end of flush interrupt. **Bit 2 – DID** End of Disable Interrupt Disable **Value Description** 0 No effect.<br>1 Disables e Disables end of disable interrupt. **Bit 1 – LID** End of Linked List Interrupt Disable<br>Value Description **Value** Description<br>0 **No effect** 0 No effect.<br>1 Disables e Disables end of linked list interrupt.

#### **37.9.19 XDMAC Channel x Interrupt Disable Register [x = 0..15]**



# **Name: XDMAC\_CIM**<br>**Offset:** 0x58 + n\*0x40 0x58 + n\*0x40 [n=0..15] **Reset:**  0x00000000 **Property:**  Read-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 ROIM WBEIM RBEIM FIM DIM LIM BIM Access R R R R R R R Reset 0 0 0 0 0 0 0 **Bit 6 – ROIM** Request Overflow Error Interrupt Mask<br>Value Description **Description** 0 Request overflow interrupt is masked.<br>
Request overflow interrupt is activated. Request overflow interrupt is activated. **Bit 5 – WBEIM** Write Bus Error Interrupt Mask **Value Description** 0 Bus error interrupt is masked.<br>1 Bus error interrupt is activated. Bus error interrupt is activated. **Bit 4 – RBEIM** Read Bus Error Interrupt Mask<br>Value **Description Description** 0 Bus error interrupt is masked.<br>1 Bus error interrupt is activated Bus error interrupt is activated. **Bit 3 – FIM** End of Flush Interrupt Mask **Value Description** 0 End of flush interrupt is masked.<br>1 End of flush interrupt is activated End of flush interrupt is activated. **Bit 2 – DIM** End of Disable Interrupt Mask **Value Description** 0 End of disable interrupt is masked.<br>1 End of disable interrupt is activated End of disable interrupt is activated. **Bit 1 – LIM** End of Linked List Interrupt Mask **Value Description**



# **37.9.20 XDMAC Channel x Interrupt Mask Register [x = 0..15]**

# **SAMA5D2 Series DMA Controller (XDMAC)**



# **Name: XDMAC\_CIS**<br>**Offset:** 0x5C + n\*0x4 0x5C + n\*0x40 [n=0..15] **Reset:**  0x00000000 **Property:**  Read-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 ROIS | WBEIS | RBEIS | FIS | DIS | LIS | BIS Access R R R R R R R Reset 0 0 0 0 0 0 0

# **37.9.21 XDMAC Channel x Interrupt Status Register [x = 0..15]**

# **Bit 6 – ROIS** Request Overflow Error Interrupt Status



# **Bit 5 – WBEIS** Write Bus Error Interrupt Status

ı



# **Bit 4 – RBEIS** Read Bus Error Interrupt Status



# **Bit 3 – FIS** End of Flush Interrupt Status



# **Bit 2 – DIS** End of Disable Interrupt Status



# **Bit 1 – LIS** End of Linked List Interrupt Status









# **37.9.22 XDMAC Channel x Source Address Register [x = 0..15]**





**Bits 31:0 – SA[31:0]** Channel x Source Address

Program this register with the source address of the DMA transfer.

# **37.9.23 XDMAC Channel x Destination Address Register [x = 0..15]**





**Bits 31:0 – DA[31:0]** Channel x Destination Address

Program this register with the destination address of the DMA transfer.

# **37.9.24 XDMAC Channel x Next Descriptor Address Register [x = 0..15]**





# **Bits 31:2 – NDA[29:0]** Channel x Next Descriptor Address

The 30-bit width of the NDA field represents the next descriptor address range 31:2. The descriptor is word-aligned and the two least significant register bits 1:0 are ignored.

#### **Bit 0 – NDAIF** Channel x Next Descriptor Interface



# **SAMA5D2 Series DMA Controller (XDMAC)**



### **37.9.25 XDMAC Channel x Next Descriptor Control Register [x = 0..15]**

**Bits 4:3 – NDVIEW[1:0]** Channel x Next Descriptor View



**Bit 2 – NDDUP** Channel x Next Descriptor Destination Update

0 (): .



**Bit 1 – NDSUP** Channel x Next Descriptor Source Update



### **Bit 0 – NDE** Channel x Next Descriptor Enable





### **37.9.26 XDMAC Channel x Microblock Control Register [x = 0..15]**

**Bits 23:0 – UBLEN[23:0]** Channel x Microblock Length

This field indicates the number of data in the microblock. The microblock contains UBLEN data.



## **37.9.27 XDMAC Channel x Block Control Register [x = 0..15]**

**Bits 11:0 – BLEN[11:0]** Channel x Block Length The length of the block is (BLEN+1) microblocks.

#### **37.9.28 XDMAC Channel x Configuration Register [x = 0..15]**





**Bits 30:24 – PERID[6:0]** Channel x Peripheral Hardware Request Line Identifier

This field contains the peripheral hardware request line identifier. PERID refers to identifiers defined in ["DMA](#page-708-0) [Controller Peripheral Connections"](#page-708-0).

**Note:**  When a memory-to-memory transfer is performed, configure PERID to 0x7F.

#### **Bit 23 – WRIP** Write in Progress



#### **Bit 22 – RDIP** Read in Progress



#### **Bit 21 – INITD** Channel Initialization Done

When set to 0, XDMAC\_CUBC.UBLEN and XDMAC\_CNDA.NDA field values are unreliable each time a descriptor is being updated. See [37.8. XDMAC Software Requirements](#page-720-0).



#### **Bits 19:18 – DAM[1:0]** Channel x Destination Addressing Mode



#### **Bits 17:16 – SAM[1:0]** Channel x Source Addressing Mode<br>
Value Mame **Description Value Burne Description**<br> **FIXED AM** The address 0 FIXED\_AM The address remains unchanged.<br>1 INCREMENTED AM The addressing mode is incremer 1 INCREMENTED\_AM The addressing mode is incremented (the increment size is set to the data size).<br>2 UBS AM The microblock stride is added at the microblock boundary. 2 UBS\_AM The microblock stride is added at the microblock boundary.<br>3 UBS DS AM The microblock stride is added at the microblock boundary. UBS DS AM The microblock stride is added at the microblock boundary, the data stride is added at the data boundary.

#### **Bit 14 – DIF** Channel x Destination Interface Identifier



#### **Bit 13 – SIF** Channel x Source Interface Identifier



#### **Bits 12:11 – DWIDTH[1:0]** Channel x Data Width



#### **Bits 10:8 – CSIZE[2:0]** Channel x Chunk Size



#### **Bit 7 – MEMSET** Channel x Fill Block of Memory



#### **Bit 6 – SWREQ** Channel x Software Request Trigger



#### **Bit 5 – PROT**  Channel x Protection

When a descriptor is loaded, the PROT bit cannot be modified. If PROT=0 for a channel, the configuration and status registers of this channel cannot be modified by unsecure software.



#### **Bit 4 – DSYNC** Channel x Synchronization



#### **Bits 2:1 – MBSIZE[1:0]** Channel x Memory Burst Size







#### **37.9.29 XDMAC Channel x Data Stride Memory Set Pattern Register [x = 0..15]**





**Bits 31:16 – DDS\_MSP[15:0]** Channel x Destination Data Stride or Memory Set Pattern

When XDMAC\_CCx.MEMSET = 0, this field indicates the destination data stride.

Number of bytes for the data stride of channel x (two's complement). If the field is set to zero the data is contiguous (see [Data Striding Diagram\)](#page-713-0).

The DDS\_MSP field is only relevant when XDMAC\_CCx.SAM=UBS\_DS\_AM.

When XDMAC CCx.MEMSET = 1, this field indicates the memory set pattern.

**Bits 15:0 – SDS\_MSP[15:0]** Channel x Source Data Stride or Memory Set Pattern

When  $XDMAC$   $CCx.MEMSET = 0$ , this field indicates the source data stride.

Number of bytes for the data stride of channel x (two's complement). If the field is set to zero the data is contiguous (see [Data Striding Diagram\)](#page-713-0).

The SDS\_MSP field is only relevant when XDMAC\_CCx.SAM=UBS\_DS\_AM.

When XDMAC CCx.MEMSET = 1, this field indicates the memory set pattern.



## **37.9.30 XDMAC Channel x Source Microblock Stride Register [x = 0..15]**

**Bits 23:0 – SUBS[23:0]** Channel x Source Microblock Stride Number of bytes for the microblock stride for channel x (two's complement). If the field is set to zero the data is contiguous (see [Figure 37-2](#page-713-0)). The SUBS field is only relevant when XDMAC\_CCx.SAM=UBS\_AM or XDMAC\_CCx.SAM=UBS\_DS\_AM.

# **SAMA5D2 Series DMA Controller (XDMAC)**



# **37.9.31 XDMAC Channel x Destination Microblock Stride Register [x = 0..15]**

**Bits 23:0 – DUBS[23:0]** Channel x Destination Microblock Stride Number of bytes for the microblock stride for channel x (two's complement). If the field is set to zero the data is contiguous (see [Figure 37-2](#page-713-0)). The DUBS field is only relevant when XDMAC\_CCx.SAM=UBS\_AM or XDMAC\_CCx.SAM=UBS\_DS\_AM.

# **38. LCD Controller (LCDC)**

# **38.1 Description**

The LCD Controller (LCDC) consists of logic for transferring LCD image data from an external display buffer to an LCD module. The LCD has one display input buffer per overlay that fetches pixels through the dual system bus host interface and a lookup table to allow palletized display configurations. The LCD controller is programmable on a per overlay basis, and supports different LCD resolutions, window sizes, image formats and pixel depths.

The LCD is connected to the system bus as a hot for reading pixel data. It also integrates an APB interface to configure its registers.

# **38.2 Embedded Characteristics**

- Dual System Bus Host Interface
- Supports Single Scan Active TFT Display
- Supports 12-, 16-, 18- and 24-bit Output Mode
- Supports Spatial Dithering for 12-, 16-, 18-bit Output Mode
- Asynchronous Output Mode Supported
- 1, 2, 4, 8 bits per Pixel (Palletized)
- 12, 16, 18, 19, 24, 25 and 32 bits per Pixel (Non-palletized)
- Supports One Base Layer (Background)
- Supports Overlay 1 Layer
- Supports Overlay 2 Layer
- Supports High-End Overlay (HEO) Layer
- High-End Overlay supports 4:2:0 Planar Mode and Semiplanar Mode
- High-End Overlay supports 4:2:2 Planar Mode, Semiplanar Mode and Packed
- High-End Overlay includes Chroma Upsampling Unit
- Little Endian Memory Organization
- Programmable Timing Engine, with Integer Clock Divider
- Programmable Polarity for Data, Line Synchro and Frame Synchro
- Up to 1024x768 (XGA) with Overlay (Application-Dependent). Still Image up to WXGA.
- Color Lookup Table with up to 256 Entries and Predefined 8-bit Alpha
- Programmable Negative and Positive Row Striding for all Layers
- Programmable Negative and Positive Pixel Striding for Layers
- Horizontal and Vertical Rescaling Unit with Edge Interpolation and Independent Non-Integer Ratio, up to 1024x768
- Hidden Layer Removal supported
- Integrates Fully Programmable Color Space Conversion
- Blender Function Supports Arbitrary 8-bit Alpha Value and Chroma Keying
- DMA User Interface uses Linked List Structure and Add-to-queue Structure

# **38.3 Block Diagram**

# **Figure 38-1. LCDC Block Diagram**



- HEO: High-End Overlay
- CUE: Chroma Upsampling Engine
- CSC: Color Space Conversion
- 2DSC: Two-Dimension Scaler DEAG: DMA Engine Address Generation
- HCC: Hardware Cursor Channel GAB: Global Alpha Blender LTE: LCD Timing Engine ROT: Hardware Rotation OVRx: Overlay

# **38.4 I/O Lines Description**

# **Table 38-1. I/O Lines Description**



# **SAMA5D2 Series LCD Controller (LCDC)**



# **38.5 Product Dependencies**

#### **38.5.1 I/O Lines**

The pins used for interfacing the LCD Controller may be multiplexed with PIO lines. The programmer must first program the PIO Controller to assign the pins to their peripheral function. If I/O lines of the LCD Controller are not used by the application, they can be used for other purposes by the PIO Controller.

### **38.5.2 Power Management**

The LCD Controller is not continuously clocked. Before using it, the user must first enable the LCDC peripheral clock in the Power Management Controller.

#### **38.5.3 Interrupt Sources**

The LCD Controller interrupt line is connected to one of the internal sources of the interrupt controller. Using the LCD Controller interrupt requires prior programming of the interrupt controller.

# **38.6 Functional Description**

The LCD module integrates the following digital blocks:

- DMA Engine Address Generation (DEAG)—this block performs data prefetch and requests access to the system bus interface.
- Input Overlay FIFO—stores the stream of pixels
- Color Lookup Table (CLUT)—these 256 RAM-based lookup table entries are selected when the color depth is set to 1, 2, 4 or 8 bpp.
- Chroma Upsampling Engine (CUE)—this block is selected when the input image sampling format is YUV (Y'CbCr) 4:2:0 and converts it to higher quality 4:4:4 image.
- Color Space Conversion (CSC)—changes the color space from YUV to RGB
- Two Dimension Scaler (2DSC)—resizes the image
- Global Alpha Blender (GAB)—performs programmable 256-level alpha blending
- Output FIFO—stores the blended pixel prior to display
- LCD Timing Engine—provides a fully programmable HSYNC-VSYNC interface

The DMA controller reads the image through the system bus host interface. The LCD controller engine formats the display data, then the GAB performs alpha blending if required, and writes the final pixel into the output FIFO. The programmable timing engine drives a valid pixel onto the LCDDAT[23:0] display bus.

#### **38.6.1 Timing Engine Configuration**

#### **38.6.1.1 Pixel Clock Period Configuration**

The pixel clock (LCDPCLK) generated by the timing engine is the source clock divided by the field CLKDIV in the LCDC\_LCDCFG0 register. The source clock can be selected between the system clock and the 2x system clock with the field CLKSEL located in the LCDC\_LCDCFG0 register.

Pixel clock period formula:

 $LCD_PCLK = \frac{source clock}{CLKDIV+2}$ 

The pixel clock polarity is also programmable.

# **SAMA5D2 Series LCD Controller (LCDC)**

#### **Figure 38-2. LCD Controller Pixel Processing and Timing Engine Clock Scheme**



#### **38.6.1.2 Horizontal and Vertical Synchronization Configuration**

The following fields are used to configure the timing engine:

- LCDC\_LCDCFG1.HSPW
- LCDC\_LCDCFG1.VSPW
- LCDC\_LCDCFG2.VFPW
- LCDC LCDCFG2.VBPW
- LCDC LCDCFG3.HFPW
- LCDC LCDCFG3.HBPW
- LCDC\_LCDCFG4.PPL
- LCDC LCDCFG4.RPF

The polarity of output signals is also programmable.

#### **38.6.1.3 Timing Engine Powerup Software Operation**

The following sequence is used to enable the display:

- 1. Configure LCD timing parameters, signal polarity and clock period.
- 2. Enable the pixel clock by writing a one to bit LCDC\_LCDEN.CLKEN.
- 3. Poll bit LCDC\_LCDSR.CLKSTS to check that the clock is running.
- 4. Enable Horizontal and Vertical Synchronization by writing a one to bit LCDC\_LCDEN.SYNCEN.
- 5. Poll bit LCDC\_LCDSR.LCDSTS to check that the synchronization is up.
- 6. Enable the display power signal by writing a one to bit LCDC\_LCDEN.DISPEN.
- 7. Poll bit LCDC\_LCDSR.DISPSTS to check that the power signal is activated.

The field LCDC\_LCDCFG5.GUARDTIME is used to configure the number of frames before the assertion of the DISP signal.

#### **38.6.1.4 Timing Engine Powerdown Software Operation**

The following sequence is used to disable the display:

- 1. Disable the DISP signal by writing bit LCDC\_LCDDIS.DISPDIS.
- 2. Poll bit LCDC\_LCDSR.DISPSTS to verify that the DISP is no longer activated.
- 3. Disable the HSYNC and VSYNC signals by writing a one to bit LCDC\_LCDDIS.SYNCDIS.
- 4. Poll bit LCDC\_LCDSR.LCDSTS to check that the synchronization is off.
- 5. Disable the pixel clock by writing a one to bit LCDC\_LCDDIS.CLKDIS.

#### **38.6.2 DMA Software Operations**

#### **38.6.2.1 DMA Channel Descriptor (DSCR) Alignment and Structure**

The DMA Channel Descriptor (DSCR) must be aligned on a 64-bit boundary.

The DMA Channel Descriptor structure contains three fields:

- DSCR.CHXADDR: Frame Buffer base address register
- DSCR.CHXCTRL: Transfer Control register
- DSCR.CHXNEXT: Next Descriptor Address register

#### **Table 38-2. DMA Channel Descriptor Structure**



#### **38.6.2.2 Enabling a DMA Channel**

Follow the steps below to enable a DMA channel:

- 1. Check the status of the channel by reading the CHXCHSR register.
- 2. Write the channel descriptor (DSCR) structure in the system memory by writing DSCR.CHXADDR Frame base address, DSCR.CHXCTRL channel control and DSCR.CHXNEXT next descriptor location.
- 3. If more than one descriptor is expected, the field DFETCH of DSCR.CHXCTRL is set to '1' to enable the descriptor fetch operation.
- 4. Write the DSCR.CHXNEXT register with the address location of the descriptor structure and set DFETCH field of the DSCR.CHXCTRL register to '1'.
- 5. Enable the relevant channel by writing one to the CHEN field of the CHXCHER register.
- 6. An interrupt may be raised if unmasked when the descriptor has been loaded.

#### **38.6.2.3 Disabling a DMA Channel**

Follow the steps below to disable a DMA channel:

- 1. Clearing the DFETCH bit in the DSCR.CHXCTRL field of the DSCR structure disables the channel at the end of the frame.
- 2. Setting the DSCR.CHXNEXT field of the DSCR structure disables the channel at the end of the frame.
- 3. Writing one to the CHDIS field of the CHXCHDR register disables the channel at the end of the frame.
- 4. Writing one to the CHRST field of the CHXCHDR register disables the channel immediately. This may occur in the middle of the image.
- 5. Polling CHSR field in the CHXCHSR register until the channel is successfully disabled.

# **38.6.2.4 DMA Dynamic Linking of a New Transfer Descriptor**

- 1. Write the new descriptor structure in the system memory.
- 2. Write the address of the new structure in the CHXHEAD register.
- 3. Add the new structure to the queue of descriptors by writing one to the A2QEN field of the CHXCHER register.
- 4. The new descriptor is added to the queue on the next frame.
- 5. An interrupt is raised if unmasked, when the head descriptor structure has been loaded by the DMA channel.

# **38.6.2.5 DMA Interrupt Generation**

The DMA Controller operation sets the following interrupt flags in the Interrupt Status register CHXISR:

- DMA field indicates that the DMA transfer is completed.
- DSCR field indicates that the descriptor structure is loaded in the DMA controller.
- ADD field indicates that a descriptor has been added to the descriptor queue.
- DONE field indicates that the channel transfer has terminated and the channel is automatically disabled.

#### **38.6.2.6 DMA Address Alignment Requirements**

When programming the DSCR.CHXADDR field of the DSCR structure, the following requirement must be met.

#### **Table 38-3. DMA Address Alignment when CLUT Mode is Selected**



#### **Table 38-4. DMA Address Alignment when RGB Mode is Selected**



#### **Table 38-5. DMA Address Alignment when YUV Mode is Selected**





# **38.6.3 Overlay Software Configuration**

### **38.6.3.1 System Bus Access Attributes**

These attributes are defined to improve bandwidth of the overlay.

- LOCKDIS bit—When set to '1', the system bus lock signal is not asserted when the PSTRIDE value is different from zero (rotation in progress).
- ROTDIS bit—When set to '1', the Pixel Striding optimization is disabled.
- DLBO bit—When set to '1', only defined burst lengths are performed when the DMA channel retrieves the data from the memory.
- BLEN field—Defines the maximum burst length of the DMA channel.
- SIF bit—Defines the targeted DMA interface.

#### **38.6.3.2 Color Attributes**

- CLUTMODE field—Selects the Color Lookup Table mode.
- RGBMODE field—Selects the RGB mode.
- YUVMODE field—Selects the Luminance Chrominance mode.

#### **38.6.3.3 Window Position, Size, Scaling and Striding Attributes**

- XPOS and YPOS fields—Defines the position of the overlay window.
- XSIZE and YSIZE fields—Defines the size of the displayed window.
- XMEMSIZE and YMEMSIZE fields—Defines the size of the image frame buffer.
- XSTRIDE and PSTRIDE fields—Defines the line and pixel striding.
- XFACTOR and YFACTOR fields—Defines the scaling ratio.

The position and size attributes are to be programmed to keep the window within the display area.

When the Color Lookup Table mode is enabled, the restrictions detailed in the following table apply on the horizontal and vertical window sizes.

#### **Table 38-6. Color Lookup Table Mode and Window Size**



Pixel striding is disabled when CLUT mode is enabled.



#### **Table 38-7. Window Size**

#### **38.6.3.4 Overlay Blender Attributes**

When two or more video layers are used, alpha blending is performed to define the final image displayed. Each window has its own blending attributes.

- CRKEY bit—Enables the chroma keying and match logic.
- INV bit—Performs bit inversion at pixel level.
- ITER2BL bit—When written to '1', the iterated data path is selected.
- ITER bit—When written to '1', the iterated value is used in the iterated data path, otherwise the iterated value is set to 0.
- REVALPHA bit—Uses the reverse alpha value.
- GAEN bit—Enables the global alpha value in the data path.
- LAEN bit—Enables the local alpha value from the pixel.
- OVR bit—When written to '1', the overlay is selected as an input of the blender.
- DMA bit—The DMA data path is activated.
- REP bit—Enables the bit replication to fill the 24-bit internal data path.
- DSTKEY bit—When written to '1', Destination keying is enabled.
- GA field—Defines the global alpha value.

#### **38.6.3.5 Overlay Attributes Software Operation**

- 1. When required, write the overlay attributes configuration registers.
- 2. Set UPDATEEN field of the CHXCHER register.
- 3. Poll UPDATESR field in the CHXCHSR, the update applies when that field is reset.

#### **38.6.4 RGB Frame Buffer Memory Bitmap**

#### **38.6.4.1 1 bpp Through Color Lookup Table**

#### **Table 38-8. 1 bpp Memory Mapping, Little Endian Organization**



# **SAMA5D2 Series**

# **LCD Controller (LCDC)**



# **38.6.4.2 2 bpp Through Color Lookup Table**

# **Table 38-9. 2 bpp Memory Mapping, Little Endian Organization**



# **38.6.4.3 4 bpp Through Color Lookup Table**

#### **Table 38-10. 4 bpp Memory Mapping, Little Endian Organization**



### **38.6.4.4 8 bpp Through Color Lookup Table**

#### **Table 38-11. 8 bpp Memory Mapping, Little Endian Organization**



# **38.6.4.5 12 bpp Memory Mapping, RGB 4:4:4**

#### **Table 38-12. 12 bpp Memory Mapping, Little Endian Organization**



#### **38.6.4.6 16 bpp Memory Mapping with Alpha Channel, ARGB 4:4:4:4**

#### **Table 38-13. 16 bpp Memory Mapping, Little Endian Organization**



# **38.6.4.7 16 bpp Memory Mapping with Alpha Channel, RGBA 4:4:4:4 Table 38-14. 16 bpp Memory Mapping, Little Endian Organization**



# **38.6.4.8 16 bpp Memory Mapping with Alpha Channel, RGB 5:6:5**

#### **Table 38-15. 16 bpp Memory Mapping, Little Endian Organization**



#### **38.6.4.9 16 bpp Memory Mapping with Transparency Bit, ARGB 1:5:5:5**

#### **Table 38-16. 16 bpp Memory Mapping, Little Endian Organization**



# **38.6.4.10 18 bpp Unpacked Memory Mapping with Transparency Bit, RGB 6:6:6**

#### **Table 38-17. 18 bpp Unpacked Memory Mapping, Little Endian Organization**



### **38.6.4.11 18 bpp Packed Memory Mapping with Transparency Bit, RGB 6:6:6**

#### **Table 38-18. 18 bpp Packed Memory Mapping, Little Endian Organization at Address 0x0, 0x1, 0x2, 0x3**



#### **Table 38-19. 18 bpp Packed Memory Mapping, Little Endian Organization at Address 0x4, 0x5, 0x6, 0x7**



#### **Table 38-20. 18 bpp Packed Memory Mapping, Little Endian Organization at Address 0x8, 0x9, 0xA, 0xB**



# **38.6.4.12 19 bpp Unpacked Memory Mapping with Transparency Bit, RGB 1:6:6:6 Table 38-21. 19 bpp Unpacked Memory Mapping, Little Endian Organization**



# **SAMA5D2 Series**

**LCD Controller (LCDC)**

## **38.6.4.13 19 bpp Packed Memory Mapping with Transparency Bit, ARGB 1:6:6:6**

#### **Table 38-22. 19 bpp Packed Memory Mapping, Little Endian Organization at Address 0x0, 0x1, 0x2, 0x3**



#### **Table 38-23. 19 bpp Packed Memory Mapping, Little Endian Organization at Address 0x4, 0x5, 0x6, 0x7**



#### **Table 38-24. 18 bpp Packed Memory Mapping, Little Endian Organization at Address 0x8, 0x9, 0xA, 0xB**



#### **38.6.4.14 24 bpp Unpacked Memory Mapping, RGB 8:8:8**

#### **Table 38-25. 24 bpp Memory Mapping, Little Endian Organization**



#### **38.6.4.15 24 bpp Packed Memory Mapping, RGB 8:8:8**

#### **Table 38-26. 24 bpp Packed Memory Mapping, Little Endian Organization at Address 0x0, 0x1, 0x2, 0x3**



#### **Table 38-27. 24 bpp Packed Memory Mapping, Little Endian Organization at Address 0x4, 0x5, 0x6, 0x7**



#### **38.6.4.16 25 bpp Memory Mapping, ARGB 1:8:8:8**

#### **Table 38-28. 25 bpp Memory Mapping, Little Endian Organization**



# **38.6.4.17 32 bpp Memory Mapping, ARGB 8:8:8:8**

#### **Table 38-29. 32 bpp Memory Mapping, Little Endian Organization**



#### **38.6.4.18 32 bpp Memory Mapping, RGBA 8:8:8:8**

#### **Table 38-30. 32 bpp Memory Mapping, Little Endian Organization**



#### **38.6.5 YUV Frame Buffer Memory Mapping**

### **38.6.5.1 AYCbCr 4:4:4 Packed Frame Buffer Memory Mapping**

#### **Table 38-31. 32 bpp Memory Mapping, Little Endian Organization**



### **38.6.5.2 4:2:2 Packed Mode Frame Buffer Memory Mapping**

#### **Table 38-32. 16 bpp 4:2:2 Packed Mode 0**



#### **Table 38-33. 16 bpp 4:2:2 Packed Mode 1**



#### **Table 38-34. 16 bpp 4:2:2 Packed Mode 2**



#### **Table 38-35. 16 bpp 4:2:2 Packed Mode 3**



# **SAMA5D2 Series**

**LCD Controller (LCDC)**

### **38.6.5.3 4:2:2 Semiplanar Mode Frame Buffer Memory Mapping**

#### **Table 38-36. 4:2:2 Semiplanar Luminance Memory Mapping, Little Endian Organization for Byte 0x0, 0x1, 0x2, 0x3**



#### **Table 38-37. 4:2:2 Semiplanar Chrominance Memory Mapping, Little Endian Organization for Byte 0x0, 0x1, 0x2, 0x3**



#### **38.6.5.4 4:2:2 Planar Mode Frame Buffer Memory Mapping**

#### **Table 38-38. 4:2:2 Planar Mode Luminance Memory Mapping, Little Endian Organization for Byte 0x0, 0x1, 0x2, 0x3**



#### **Table 38-39. 4:2:2 Planar Mode Chrominance Memory Mapping, Little Endian Organization for Byte 0x0, 0x1, 0x2, 0x3**



#### **38.6.5.5 4:2:0 Planar Mode Frame Buffer Memory Mapping**

In Planar mode, the three video components Y, Cr and Cb are split into three memory areas and stored in a raster-scan order. These three memory planes are contiguous and always aligned on a 32-bit boundary.

#### **Table 38-40. 4:2:0 Planar Mode Luminance Memory Mapping, Little Endian Organization for Byte 0x0, 0x1, 0x2, 0x3**



#### **Table 38-41. 4:2:0 Planar Mode Luminance Memory Mapping, Little Endian Organization for Byte 0x4, 0x5, 0x6, 0x7**



#### **Table 38-42. 4:2:0 Planar Mode Chrominance Memory Mapping, Little Endian Organization for Byte 0x0, 0x1, 0x2, 0x3**



# **SAMA5D2 Series LCD Controller (LCDC)**

#### **Table 38-43. 4:2:0 Planar Mode Chrominance Memory Mapping, Little Endian Organization for Byte 0x4, 0x5, 0x6, 0x7**



#### **38.6.5.6 4:2:0 Semiplanar Frame Buffer Memory Mapping**

#### **Table 38-44. 4:2:0 Semiplanar Mode Luminance Memory Mapping, Little Endian Organization**



#### **Table 38-45. 4:2:0 Semiplanar Mode Chrominance Memory Mapping, Little Endian Organization**



#### **38.6.6 Chrominance Upsampling Unit**

Both the 4:2:2 and the 4:2:0 input formats are supported by the LCD module. In 4:2:2, the two chrominance components are sampled at half the luminance sample rate. The horizontal chrominance resolution is halved. When this input format is selected, the chrominance upsampling unit uses two chrominances to interpolate the missing component.

In 4:2:0, Cr and Cb components are subsampled at a factor of two vertically and horizontally. When this input mode is selected, the chrominance upsampling unit uses two and four chroma components to generate the missing horizontal and vertical components.

#### **Figure 38-3. 4:2:2 Upsampling Algorithm**

Vertical and Horizontal upsampling 4:2:2 to 4:4:4 conversion 0 or 180 degrees


### **Figure 38-4. 4:2:2 Packed Upsampling Algorithm**

Vertical and Horizontal upsampling 4:2:2 to 4:4:4 conversion 90 or 270 degrees



### **Figure 38-5. 4:2:2 Semiplanar and Planar Upsampling Algorithm - 90 or 270 Degree R Rotation Activated**

Vertical and Horizontal upsampling 4:2:2 to 4:4:4 conversion 90 or 270 degrees



#### **Figure 38-6. 4:2:0 Upsampling Algorithm**



### **38.6.6.1 Chrominance Upsampling Algorithm**

- 1. Read line n from chrominance cache and interpolate [x/2,0] chrominance component filling the 1 x 2 kernel with line n. If the chrominance cache is empty, then fetch the first line from external memory and interpolate from the external memory. Duplicate the last chrominance at the end of line.
- 2. Fetch line n+1 from external memory, write line n + 1 to chrominance cache, read line n from the chrominance cache. Interpolate [0,y/2], [x/2,y/2] and [x, y/2] filling the 2x2 kernel with lines n and n+1. Duplicate the last chrominance line to generate the last interpolated line.
- 3. Repeat step 1 and step 2.

# **38.6.7 Line and Pixel Striding**

The LCD module includes a technique to increment the memory address by a programmable amount when the end of line has been reached. This offset is referred to as XSTRIDE and is defined on a per overlay basis. Additionally, the PSTRIDE field allows a programmable jump at the pixel level. Pixel stride is the value from one pixel to the next.

### **38.6.7.1 Line Striding**

When the end of line has been reached, the DMA address counter points to the next pixel address. The channel DMA address register is added to the XSTRIDE field, and then updated. If XSTRIDE is set to '0', the DMA address register remains unchanged. The XSTRIDE field of the channel configuration register is aligned to the pixel size boundary. The XSTRIDE field is a two's complement number. The following formula applies at the line boundary and indicates how the DMA controller computes the next pixel address. The function Sizeof() returns the number of bytes required to store a pixel.

 $NextPixelAddress = CurrentPixelAddress + Sizeof(pixel) + XSTRIDE$ 

### **38.6.7.2 Pixel Striding**

The DMA channel engine may optionally fetch non-contiguous pixels. The channel DMA address register is added to the PSTRIDE field and then updated. If PSTRIDE is set to zero, the DMA address register remains unchanged and pixels are contiguous. The PSTRIDE field of the channel configuration register is aligned to the pixel size boundary. The PSTRIDE is a two's complement number. The following formula applies at the pixel boundary and indicates how the DMA controller computes the next pixel address. The function Sizeof() returns the number of bytes required to store a pixel.

 $NextPixelAddress = CurrentPixelAddress + Sizeof(pixel) + PSTRIDE$ 

# **38.6.8 Color Space Conversion Unit**

The color space conversion unit converts Luminance Chrominance color space into the Red Green Blue color space. The conversion matrix is defined below and is fully programmable through the LCD user interface.



Color space conversion coefficients are defined with the following equation:

$$
\text{CSC}_{ij} = \frac{1}{2^7} \cdot \left[ -2^9 \cdot c_9 + \sum_{n=0}^{8} c_n \cdot 2^n \right]
$$

Color space conversion coefficients are defined with one sign bit, 2 integer bits and 7 fractional bits. The range of the CSCij coefficients is defined below with a step of 1/128.

 $-4 \leq \text{CSC}_{\text{ii}} \leq 3.9921875$ 

Additionally, a set scaling factor {Yoff, Cboff, Croff} can be applied.

### **38.6.9 Two-Dimension Scaler**

The High-End Overlay (HEO) data path includes a hardware scaler that allows an image resize in both the horizontal and the vertical directions.

### **38.6.9.1 Video Scaler Description**

The scaling operation is based on a vertical and horizontal resampling algorithm. The sampling rate of the original image is increased when the video is upscaled, and decreased when the video is downscaled. A Vertical resampler is used to perform a vertical interpolation by a factor of vI, and a decimation by a factor of vD. A Horizontal resampler is used to perform a vertical interpolation by a factor of hI, and a decimation by a factor of hD. The horizontal and vertical low pass filters are both designed to minimize the aliasing effect. The frequency response of the low pass filter has the following characteristics:

$$
H(\omega) = \begin{cases} I & \text{when } 0 \leq |\omega| \leq \min\left(\frac{\pi}{I}, \frac{\pi}{D}\right) \\ 0 & \text{otherwise} \end{cases}
$$

Taking into account the linear phase condition and anticipating the filter length M, the desired frequency response is modified.

$$
H(\omega) = \begin{cases} & Ie^{-j\omega}\frac{M}{2} \quad \text{when} \quad 0 \leq |\omega| \leq \min\left(\frac{\pi}{I}, \frac{\pi}{D}\right) \\ & 0 \quad \text{otherwise} \end{cases}
$$

#### **Figure 38-7. Video Resampler Architecture**



The impulse response of the defined low pass filter is:

$$
h(n) = \begin{cases} I \times \frac{\omega_c}{\pi} \text{ when } n = 0\\ I \times \frac{\omega_c}{\pi} \times \frac{\sin\omega cn}{\omega_c n} \text{otherwise} \end{cases}
$$

Or, for the filter of length M:

$$
h(n) = \begin{cases} I \times \frac{\omega_c}{\pi} \text{ when } n = \frac{M}{2} \\ I \times \frac{\omega_c}{\pi} \times \frac{\text{sin}\omega\text{cn}-\text{M2}}{\omega_c(n-\frac{M}{2})} \text{otherwise} \end{cases}
$$

This ideal filter is non-causal and cannot be realized. The unit sample response  $h(n)$  is infinite in duration and must be truncated depending on the expected length M of the filter. This truncation is equivalent to the multiplication of the impulse response by a window function w(n).

#### **Table 38-46. Window Function for a Filter Length M**



The horizontal resampler includes an 8-phase 5-tap filter equivalent to a 40-tap FIR described in the figure below.

#### **Figure 38-8. Horizontal Resampler Filter Architecture**



The vertical resampler includes an 8-phase 3-tap filter equivalent to a 24-tap FIR described in the figure below.

#### **Figure 38-9. Vertical Resampler Filter Architecture**



### **38.6.9.2 Horizontal Scaler**

The XMEMSIZE field of the LCDC\_HEOCFG4 register indicates the horizontal size minus one of the image in the system memory. The XSIZE field of the LCDC\_HEOCFG3 register contains the horizontal size minus one of the window. The SCALEN bit of the LCDC\_HEOCFG13 register is set to '1'. The scaling factor is programmed in the XFACTOR field of the LCDC\_HEOCFG13 register. Use the following algorithm to find the XFACTOR value:

$$
XFACTOR_{1st} = floor\left(\frac{8 \times 256 \times XMEMSIZE - 256 \times XPHIDEF}{XSIZE}\right)
$$

 $XFACTOR<sub>1st</sub> = XFACTOR<sub>1st</sub> + 1$ 

$$
XMEMSIZE_{max} = floor\left(\frac{XFACTOR_{1st} \times XSIZE + 256 \times XPHIDEF}{2048}\right)
$$
  

$$
XFACTOR = XFACTOR_{1st} - 1when(XMEMSIZE_{max} > XMEMSIZE)
$$
  

$$
XFACTOR = XFACTOR_{1st}otherwise
$$

### **38.6.9.3 Vertical Scaler**

The YMEMSIZE field of the LCDC\_HEOCFG4 register indicates the vertical size minus one of the image in the system memory. The YSIZE field of the LCDC\_HEOCFG3 register contains the vertical size minus one of the window. The SCALEN bit of the LCDC HEOCFG13 register is set to one. The scaling factor is programmed in the YFACTOR field of the LCDC\_HEOCFG13 register.

$$
\begin{aligned} \text{YFACTOR}_{1\text{st}} &= \text{floor}\Big(\frac{8 \times 256 \times \text{YMEMSIZE} - 256 \times \text{YPHIDEF}}{\text{YSIZE}}\Big) \\ \text{YFACTOR}_{1\text{st}} &= \text{YFACTOR}_{1\text{st}} + 1 \\ \text{YMEMSIZE}_{\text{max}} &= \text{floor}\Big(\frac{\text{YFACTOR}_{1\text{st}} \times \text{YSIZE} + 256 \times \text{YPHIDEF}}{2048}\Big) \\ \int \qquad \text{YFACTOR} &= \text{YFACTOR}_{1\text{st}} - 1 \text{when}(\text{YMEMSIZE}_{\text{max}}) &\text{YMEMSIZE} \end{aligned}
$$

 $YFACTOR = YFACTOR_{1st}otherwise$ 

### **38.6.10 Color Combine Unit**

### **38.6.10.1 Window Overlay**

The LCD module provides hardware support for multiple "overlay plane" that can be used to display windows on top of the image without destroying the image located below. The overlay image can use any color depth. Using the overlay alleviates the need to re-render the occluded portion of the image. When pixels are combined together through the alpha blending unit, a new color is created. This new pixel is called an iterated pixel and is passed to the next blending stage. Then, this pixel may be combined again with another pixel. The VIDPRI bit located in the LCDC HEOCFG12 register configures the video priority algorithm used to display the layers. When the VIDPRI bit is written to '0', the OVR1 layer is located above the HEO layer. When the VIDPRI bit is written to '1', OVR1 is located below the HEO layer.



**Figure 38-10. Overlay Example with Two Different Video Prioritization Algorithms**

Video Prioritization Algorithm 2 : OVR2 > HEO > OVR1 > BASE

### **38.6.10.2 Base Layer with Window Overlay Optimization**

When the base layer is combined with at least one active overlay (100% opacity overlay), by default, the whole base layer frame is retrieved from the memory though it is not visible.

To optimize the system bandwidth, the LCDC can be configured to prevent the unuseful data from being fetched from system memory.

The following registers are used to disable an invisible area of the base layer:

- LCDC\_BASECFG5:
	- field DISCXPOS (Discard Area Horizontal Position)
	- field DISCYPOS (Discard Area Vertical Position)
- LCDC\_BASECFG6:
	- field DISCXSIZE (Discard Area Horizontal Size)
	- field DISCYSIZE (Discard Area Vertical Size)
- LCDC BASECFG4: bit DISCEN (Discard Area Enable)

Each time the overlay window is resized and/or moved, these configuration registers must be reconfigured according to the new overlay window features.

#### **Figure 38-11. Base Layer Discard Area**



#### **38.6.10.3 Overlay Blending**

The blending function requires two pixels (one iterated from the previous blending stage and one from the current overlay color) and a set of blending configuration parameters. These parameters define the color operation.

#### **Figure 38-12. Alpha Blender Function**



#### **Figure 38-13. Alpha Blender Database**



#### **38.6.10.4 Window Blending**





Video Prioritization Algorithm 1: OVR1 > HEO > BASE

### **38.6.10.5 Color Keying**

Color keying involves a method of bit-block image transfer (Blit). This entails blitting one image onto another where not all the pixels are copied. Blitting usually involves two bitmaps: a source bitmap and a destination bitmap. A raster operation (ROP) is performed to define whether the iterated color or the overlay color is to be visible or not.

#### **38.6.10.5.1 Source Color Keying**

If the masked overlay color matches the color key, the iterated color is selected and Source Color Keying is activated using the following configuration sequence:

- 1. Select the overlay to blit.
- 2. Write a '0' to DSTKEY.
- 3. Activate Color Keying by writing a '1' to CRKEY.
- 4. Configure the Color Key by writing RKEY, GKEY and BKEY fields.
- 5. Configure the Color Mask by writing RKEY, GKEY and BKEY fields.

When the field RMASK, GMASK, or BMASK is configured to '0', the comparison is disabled and the raster operation is activated.

### **38.6.10.5.2 Destination Color Keying**

If the iterated masked color matches the color key then the overlay color is selected, Destination Color Keying is activated using the following configuration sequence:

- 1. Select the overlay to blit.
- 2. Write a '1' to DSTKEY.
- 3. Activate Color Keying by writing a '1' to CRKEY bit
- 4. Configure the Color Key by writing RKEY, GKEY and BKEY fields.
- 5. Configure the Color Mask by writing RKEY, GKEY and BKEY fields.

When the field RMASK, GMASK, or BMASK is configured to '0', the comparison is disabled and the raster operation is activated.

#### **38.6.11 LCDC PWM Controller**

#### **Figure 38-15. PWM Controller Block Diagram**



This block generates the LCD contrast control signal (LCDPWM) to make possible the control of the display's contrast by software. This is an 8-bit PWM (Pulse Width Modulation) signal that can be converted to an analog voltage with a simple passive filter.

The PWM module has a free-running counter whose value is compared against a compare register (PWMCVAL field of the LCDC\_LCDCFG6 register). If the value in the counter is less than that in the register, the output brings the value of the signal polarity (PWMPOL) bit in the PWM control register: LCDC\_LCDCFG6. Otherwise, the opposite value is output. Thus, a periodic waveform with a pulse width proportional to the value in the compare register is generated.

Due to the comparison mechanism, the output pulse has a width between zero and 255 PWM counter cycles. Thus by adding a simple passive filter outside the chip, an analog voltage between 0 and (255/256)  $\times$  V<sub>DD</sub> can be obtained (for the positive polarity case, or between (1/256)  $\times$  V<sub>DD</sub> and V<sub>DD</sub> for the negative polarity case). Other voltage values can be obtained by adding active external circuitry.

For PWM mode, the counter frequency can be adjusted to four different values using the PWMPS field of the LCDC LCDCFG6 register.

The PWM module can be fed with the slow clock or the system clock, depending on the CLKPWMSEL bit of the LCDC CFG0 register.

LCD display panels have different backlight specifications in terms of minimum/maximum values for PWM frequency. if the LCDC PWM frequency range does not match the LCD display panel, it is possible to use the product standalone PWM controller to drive the backlight.

### **38.6.12 Post Processing Controller**

The output stream of pixels can be either displayed on the screen or written to the memory using the Post Processing Controller (PPC). When the PPC is used, the screen display is disabled, but synchronization signals remain active (if

enabled). The stream of pixel can be written in RGB mode or encoded in YCbCr 422 mode. A programmable color space conversion stage is available.



# **38.6.13 LCD Overall Performance**

#### **38.6.13.1 Color Lookup Table (CLUT)**

# **Table 38-47. CLUT Pixel Performance**



### **38.6.13.2 RGB Mode Fetch Performance**

#### **Table 38-48. RGB Mode Performance**



#### **Note:**

1. Rotation optimization = System bus lock asserted on consecutive single access.

#### **38.6.13.3 YUV Mode Fetch Performance**

#### **Table 38-49. Single Stream for 0 Wait State Memory**



#### **Note:**

1. Rotation optimization = System bus lock asserted on consecutive single access.

#### **Table 38-50. Multiple Stream for 0 Wait State Memory**







# **38.6.14 Input FIFO**

The LCD module includes one input FIFO per overlay. These input FIFOs are used to buffer the system bus burst and serialize the stream of pixels.

### **38.6.15 Output FIFO**

The LCD module includes one output FIFO that stores the blended pixel.

# **38.6.16 Output Timing Generation**

# **38.6.16.1 Active Display Timing Mode**

**Figure 38-16. Active Display Timing**





# **Figure 38-17. Vertical Synchronization Timing (part 1)**



**Figure 38-18. Vertical Synchronization Timing (part 2)**

### **Figure 38-19. DISP Signal Timing Diagram**



### **38.6.17 Output Format**

# **38.6.17.1 Active Mode Output Pin Assignment**

### **Table 38-52. Active Mode Output with 24-bit Bus Interface Configuration**





# **38.7 Register Summary**











# **SAMA5D2 Series**

**LCD Controller (LCDC)**







# **SAMA5D2 Series**

**LCD Controller (LCDC)**









### <span id="page-821-0"></span>**38.7.1 LCD Controller Configuration Register 0**



**Bits 23:16 – CLKDIV[7:0]** LCD Controller Clock Divider

8-bit width clock divider for pixel clock (LCDPCLK). The pixel clock period formula is:

LCDPCLK = source clock / (CLKDIV+2)

where source clock is the system clock when CLKSEL is written to '0', and 2x system\_clock when CLKSEL is written to '1'.

#### **Bit 13 – CGDISPP** Clock Gating Disable Control for the Post Processing Layer



#### **Bit 11 – CGDISHEO** Clock Gating Disable Control for the High-End Overlay



# **Bit 10 – CGDISOVR2** Clock Gating Disable Control for the Overlay 2 Layer



#### **Bit 9 – CGDISOVR1** Clock Gating Disable Control for the Overlay 1 Layer



### **Bit 8 – CGDISBASE** Clock Gating Disable Control for the Base Layer





### **Bit 3 – CLKPWMSEL** LCD Controller PWM Clock Source Selection



# **Bit 2 – CLKSEL** LCD Controller Clock Source Selection



# **Bit 0 – CLKPOL** LCD Controller Clock Polarity





# <span id="page-823-0"></span>**38.7.2 LCD Controller Configuration Register 1**

**Bits 25:16 – VSPW[9:0]** Vertical Synchronization Pulse Width Width of the LCDVSYNC pulse, given in number of lines. Width is (VSPW+1) lines.

**Bits 9:0 – HSPW[9:0]** Horizontal Synchronization Pulse Width

Width of the LCDHSYNC pulse, given in pixel clock cycles. Width is (HSPW+1) LCDPCLK cycles.

# <span id="page-824-0"></span>**38.7.3 LCD Controller Configuration Register 2**



**Bits 25:16 – VBPW[9:0]** Vertical Back Porch Width

This field indicates the number of lines at the beginning of the Frame. The blanking interval is equal to VBPW lines.

**Bits 9:0 – VFPW[9:0]** Vertical Front Porch Width

This field indicates the number of lines at the end of the Frame. The blanking interval is equal to (VFPW+1) lines.

# <span id="page-825-0"></span>**38.7.4 LCD Controller Configuration Register 3**



**Bits 25:16 – HBPW[9:0]** Horizontal Back Porch Width

Number of pixel clock cycles inserted at the beginning of the line. The interval is equal to (HBPW+1) LCDPCLK cycles.

#### **Bits 9:0 – HFPW[9:0]** Horizontal Front Porch Width

Number of pixel clock cycles inserted at the end of the active line. The interval is equal to (HFPW+1) LCDPCLK cycles.

# <span id="page-826-0"></span>**38.7.5 LCD Controller Configuration Register 4**



**Bits 26:16 – RPF[10:0]** Number of Active Row Per Frame

Number of active lines in the frame. The frame height is equal to (RPF+1) lines.

**Bits 10:0 – PPL[10:0]** Number of Pixels Per Line

Number of pixels in the frame. The number of active pixels in the frame is equal to (PPL+1) pixels.

### <span id="page-827-0"></span>**38.7.6 LCD Controller Configuration Register 5**



**Bits 23:16 – GUARDTIME[7:0]** LCD DISPLAY Guard Time Number of frames inserted during startup before LCDDISP assertion.

Number of frames inserted after LCDDISP reset.

#### **Bit 13 – VSPHO** LCD Controller Vertical synchronization Pulse Hold Configuration



#### **Bit 12 – VSPSU** LCD Controller Vertical synchronization Pulse Setup Configuration



# **Bit 10 – PP** Post Processing Enable



#### **Bits 9:8 – MODE[1:0]** LCD Controller Output Mode



### **Bit 7 – DISPDLY** LCD Controller Display Power Signal Synchronization


**Value Description**<br> **The LCDDIS** 

The LCDDISP signal is asserted asynchronously with both edges of the horizontal pulse.

### **Bit 6 – DITHER** LCD Controller Dithering



#### **Bit 4 – DISPPOL** Display Signal Polarity



### **Bit 3 – VSPDLYE** Vertical Synchronization Pulse End



#### **Bit 2 – VSPDLYS** Vertical Synchronization Pulse Start



#### **Bit 1 – VSPOL** Vertical Synchronization Pulse Polarity



## **Bit 0 – HSPOL** Horizontal Synchronization Pulse Polarity



# **38.7.7 LCD Controller Configuration Register 6**



**Bits 15:8 – PWMCVAL[7:0]** LCD Controller PWM Compare Value

PWM compare value. Used to adjust the analog value obtained after an external filter to control the contrast of the display.



This bit defines the polarity of the PWM output signal.



#### **Bits 2:0 – PWMPS[2:0]** PWM Clock Prescaler

Selects the configuration of the counter prescaler module.





# **38.7.8 LCD Controller Enable Register**

**Bit 2 – DISPEN** LCD Controller DISP Signal Enable

PWM is enabled.



# **Bit 1 – SYNCEN** LCD Controller Horizontal and Vertical Synchronization Enable



# **Bit 0 – CLKEN** LCD Controller Pixel Clock Enable





# **38.7.9 LCD Controller Disable Register**

# **Bit 11 – PWMRST** LCD Controller PWM Reset



#### **Bit 10 – DISPRST** LCD Controller DISP Signal Reset



#### **Bit 9 – SYNCRST** LCD Controller Horizontal and Vertical Synchronization Reset



#### **Bit 8 – CLKRST** LCD Controller Clock Reset



# **Bit 3 – PWMDIS** LCD Controller Pulse Width Modulation Disable



#### **Bit 2 – DISPDIS** LCD Controller DISP Signal Disable





# **Bit 1 – SYNCDIS** LCD Controller Horizontal and Vertical Synchronization Disable



# **Bit 0 – CLKDIS** LCD Controller Pixel Clock Disable



# **Name:** LCDC\_LCDSR<br>Offset: 0x28 **Offset: Reset:**  0x00000000 **Property:**  Read-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 SIPSTS | DISPSTS | LCDSTS | CLKSTS | LAND | CLASTS | LAND | CLASTS | CLASTS | CLASTS | CLASTS | CLASTS | CLASTS Access Reserve that the Reserve Reserve Reserve Reserve Reserve Reserve Reserve R Reset 0 0 0 0 0

# **38.7.10 LCD Controller Status Register**

# **Bit 4 – SIPSTS** Synchronization In Progress



## **Bit 3 – PWMSTS** LCD Controller PWM Signal Status



#### **Bit 2 – DISPSTS** LCD Controller DISP Signal Status



#### **Bit 1 – LCDSTS** LCD Controller Synchronization status



# **Bit 0 – CLKSTS** Clock Status



### **38.7.11 LCD Controller Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Enables the corresponding interrupt.



**Bit 13 – PPIE** Post Processing Interrupt Enable

**Bit 11 – HEOIE** High-End Overlay Interrupt Enable

**Bit 10 – OVR2IE** Overlay 2 Interrupt Enable

**Bit 9 – OVR1IE** Overlay 1 Interrupt Enable

**Bit 8 – BASEIE** Base Layer Interrupt Enable

- **Bit 4 FIFOERRIE** Output FIFO Error Interrupt Enable
- **Bit 2 DISPIE** Powerup/Powerdown Sequence Terminated Interrupt Enable
- **Bit 1 DISIE** LCD Disable Interrupt Enable
- **Bit 0 SOFIE** Start of Frame Interrupt Enable

#### **38.7.12 LCD Controller Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Disables the corresponding interrupt.



**Bit 13 - PPID** Post Processing Interrupt Disable

**Bit 11 – HEOID** High-End Overlay Interrupt Disable

**Bit 10 – OVR2ID** Overlay 2 Interrupt Disable

**Bit 9 – OVR1ID** Overlay 1 Interrupt Disable

- **Bit 8 BASEID** Base Layer Interrupt Disable
- **Bit 4 FIFOERRID** Output FIFO Error Interrupt Disable
- **Bit 2 DISPID** Powerup/Powerdown Sequence Terminated Interrupt Disable
- **Bit 1 DISID** LCD Disable Interrupt Disable
- **Bit 0 SOFID** Start of Frame Interrupt Disable

#### **38.7.13 LCD Controller Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register: 0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.



**Bit 13 – PPIM** Post Processing Interrupt Mask

**Bit 11 – HEOIM** High-End Overlay Interrupt Mask

**Bit 10 – OVR2IM** Overlay 2 Interrupt Mask

**Bit 9 – OVR1IM** Overlay 1 Interrupt Mask

**Bit 8 – BASEIM** Base Layer Interrupt Mask

**Bit 4 – FIFOERRIM** Output FIFO Error Interrupt Mask

**Bit 2 – DISPIM** Powerup/Powerdown Sequence Terminated Interrupt Mask

**Bit 1 – DISIM** LCD Disable Interrupt Mask

**Bit 0 – SOFIM** Start of Frame Interrupt Mask



## **38.7.14 LCD Controller Interrupt Status Register**

# **Bit 13 – PP** Post Processing Raw Interrupt Status



## **Bit 11 – HEO** High-End Overlay Raw Interrupt Status



#### **Bit 10 – OVR2** Overlay 2 Raw Interrupt Status



# **Bit 9 – OVR1** Overlay 1 Raw Interrupt Status



#### **Bit 8 – BASE** Base Layer Raw Interrupt Status



## **Bit 4 – FIFOERR** Output FIFO Error



# **Bit 2 – DISP** Powerup/Powerdown Sequence Terminated Interrupt Status



#### **Bit 1 – DIS** LCD Disable Interrupt Status



# **Bit 0 – SOF** Start of Frame Interrupt Status





# **38.7.15 LCD Controller Attribute Register**



## **Bit 11 – HEOA2Q** High-End Overlay Update Add To Queue



# **Bit 10 – OVR2A2Q** Overlay 2 Update Add to Queue



# **Bit 9 – OVR1A2Q** Overlay 1 Update Add To Queue



# **Bit 8 – BASEA2Q** Base Layer Update Add To Queue



# **Bit 5 – PP** Post-Processing Update Attribute





## **Bit 3 – HEO** High-End Overlay Update Attribute



#### **Bit 2 – OVR2** Overlay 2 Update Attribute



### **Bit 1 – OVR1** Overlay 1 Update Attribute



#### **Bit 0 – BASE** Base Layer Update Attribute





# **38.7.16 Base Layer Channel Enable Register**

# **Bit 2 – A2QEN** Add To Queue Enable



### **Bit 1 – UPDATEEN** Update Overlay Attributes Enable



# **Bit 0 – CHEN** Channel Enable





# **38.7.17 Base Layer Channel Disable Register**

**Bit 0 – CHDIS** Channel Disable





# **38.7.18 Base Layer Channel Status Register**



#### **Bit 1 – UPDATESR** Update Overlay Attributes In Progress Status



### **Bit 0 – CHSR** Channel Status



## **38.7.19 Base Layer Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Enables the corresponding interrupt.



**Bit 6 – OVR** Overflow Interrupt Enable

**Bit 5 – DONE** End of List Interrupt Enable

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Enable

**Bit 3 – DSCR** Descriptor Loaded Interrupt Enable

**Bit 2 – DMA** End of DMA Transfer Interrupt Enable

## **38.7.20 Base Layer Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Disables the corresponding interrupt.



**Bit 6 – OVR** Overflow Interrupt Disable

**Bit 5 – DONE** End of List Interrupt Disable

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Disable

**Bit 3 – DSCR** Descriptor Loaded Interrupt Disable

**Bit 2 – DMA** End of DMA Transfer Interrupt Disable

## **38.7.21 Base Layer Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register: 0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.



**Bit 6 – OVR** Overflow Interrupt Mask

**Bit 5 – DONE** End of List Interrupt Mask

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Mask

**Bit 3 – DSCR** Descriptor Loaded Interrupt Mask

**Bit 2 – DMA** End of DMA Transfer Interrupt Mask



# **38.7.22 Base Layer Interrupt Status Register**

# **Bit 6 – OVR** Overflow Detected



# **Bit 5 – DONE** End of List Detected



# **Bit 4 - ADD** Head Descriptor Loaded



#### **Bit 3 – DSCR** DMA Descriptor Loaded



# **Bit 2 – DMA** End of DMA Transfer



# **38.7.23 Base DMA Head Register**





**Bits 31:2 – HEAD[29:0]** DMA Head Pointer The Head Pointer points to a new descriptor.

# **38.7.24 Base DMA Address Register**





**Bits 31:0 – ADDR[31:0]** DMA Transfer Start Address Frame buffer base address

# **38.7.25 Base DMA Control Register**



#### **Bit 5 – DONEIEN** End of List Interrupt Enable



#### **Bit 4 – ADDIEN** Add Head Descriptor to Queue Interrupt Enable



#### **Bit 3 – DSCRIEN** Descriptor Loaded Interrupt Enable



#### **Bit 2 – DMAIEN** End of DMA Transfer Interrupt Enable



#### **Bit 1 – LFETCH** Lookup Table Fetch Enable



#### **Bit 0 – DFETCH** Transfer Descriptor Fetch Enable



# **38.7.26 Base DMA Next Register**





**Bits 31:0 – NEXT[31:0]** DMA Descriptor Next Address

The transfer descriptor address must be aligned on a 64-bit boundary.



# **38.7.27 Base Layer Configuration Register 0**

**Bit 8 – DLBO** Defined Length Burst Only For Channel Bus Transaction



# **Bits 5:4 – BLEN[1:0]** System Bus Burst Length



# **Bit 0 – SIF** Source Interface





### **38.7.28 Base Layer Configuration Register 1**

# **Bits 9:8 – CLUTMODE[1:0]** Color Lookup Table Mode Input Selection



#### **Bits 7:4 – RGBMODE[3:0]** RGB Mode Input Selection



# **Bit 0 – CLUTEN** Color Lookup Table Mode Enable







**Bits 31:0 – XSTRIDE[31:0]** Horizontal Stride

XSTRIDE represents the memory offset, in bytes, between two rows of the image memory.

# **38.7.30 Base Layer Configuration Register 3**

**Name:** LCDC\_BASECFG3<br>**Offset:** 0x00000078



**Bits 23:16 – RDEF[7:0]** Red Default

Default Red color when the Base DMA channel is disabled

**Bits 15:8 – GDEF[7:0]** Green Default

Default Green color when the Base DMA channel is disabled

**Bits 7:0 – BDEF[7:0]** Blue Default

Default Blue color when the Base DMA channel is disabled



# **38.7.31 Base Layer Configuration Register 4**

**Bit 11 – DISCEN** Discard Area Enable



# **Bit 9 – REP** Use Replication logic to expand RGB color to 24 bits



#### **Bit 8 – DMA** Use DMA Data Path



DISCYPOS[10:8]

DISCXPOS[10:8]



**Bits 26:16 – DISCYPOS[10:0]** Discard Area Vertical Coordinate

**Bits 10:0 – DISCXPOS[10:0]** Discard Area Horizontal Coordinate

Vertical Position of the Discard Area

Horizontal Position of the Discard Area



**Name:** LCDC\_BASECFG5<br>**Offset:** 0x00000080 **Offset:**  0x00000080

**Reset:**  0x00000000 **Property:**  Read/Write

© 2022 Microchip Technology Inc. and its subsidiaries

Bit 31 30 29 28 27 26 25 24

Bit 23 22 21 20 19 18 17 16 DISCYPOS[7:0]

Bit 15 14 13 12 11 10 9 8

Bit 7 6 5 4 3 2 1 0 DISCXPOS[7:0]

Access and the control of t Reset 0 0 0

Access R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0

Access and the control of t Reset 0 0 0

Access R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0



# **38.7.33 Base Layer Configuration Register 6**

**Name:** LCDC\_BASECFG6<br>**Offset:** 0x00000084 **Offset:** 0x00000084<br>**Reset:** 0x00000000

0x00000000

**Bits 10:0 – DISCXSIZE[10:0]** Discard Area Horizontal Size

Discard Horizontal size in pixels. The Discard size is set to (DISCXSIZE + 1) pixels horizontally.



# **38.7.34 Overlay 1 Channel Enable Register**

# **Bit 2 – A2QEN** Add To Queue Enable



### **Bit 1 – UPDATEEN** Update Overlay Attributes Enable



# **Bit 0 – CHEN** Channel Enable





# **38.7.35 Overlay 1 Channel Disable Register**

**Bit 0 – CHDIS** Channel Disable





# **38.7.36 Overlay 1 Channel Status Register**



# **Bit 1 – UPDATESR** Update Overlay Attributes In Progress Status



### **Bit 0 – CHSR** Channel Status



# **38.7.37 Overlay 1 Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Enables the corresponding interrupt.



**Bit 6 – OVR** Overflow Interrupt Enable

**Bit 5 – DONE** End of List Interrupt Enable

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Enable

- **Bit 3 DSCR** Descriptor Loaded Interrupt Enable
- **Bit 2 DMA** End of DMA Transfer Interrupt Enable

# **38.7.38 Overlay 1 Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Disables the corresponding interrupt.



**Bit 6 – OVR** Overflow Interrupt Disable

**Bit 5 – DONE** End of List Interrupt Disable

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Disable

- **Bit 3 DSCR** Descriptor Loaded Interrupt Disable
- **Bit 2 DMA** End of DMA Transfer Interrupt Disable
## **38.7.39 Overlay 1 Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register: 0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.



**Bit 6 – OVR** Overflow Interrupt Mask

**Bit 5 – DONE** End of List Interrupt Mask

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Mask

**Bit 3 – DSCR** Descriptor Loaded Interrupt Mask

**Bit 2 – DMA** End of DMA Transfer Interrupt Mask



# **38.7.40 Overlay 1 Interrupt Status Register**

#### **Bit 6 – OVR** Overflow Detected



#### **Bit 5 – DONE** End of List Detected



## **Bit 4 - ADD** Head Descriptor Loaded



#### **Bit 3 – DSCR** DMA Descriptor Loaded



## **Bit 2 – DMA** End of DMA Transfer



# **38.7.41 Overlay 1 Head Register**





**Bits 31:2 – HEAD[29:0]** DMA Head Pointer The Head Pointer points to a new descriptor.

# **38.7.42 Overlay 1 Address Register**





**Bits 31:0 – ADDR[31:0]** DMA Transfer Overlay 1 Address Overlay 1 frame buffer base address

## **38.7.43 Overlay 1 Control Register**



#### **Bit 5 – DONEIEN** End of List Interrupt Enable



#### **Bit 4 – ADDIEN** Add Head Descriptor to Queue Interrupt Enable



#### **Bit 3 – DSCRIEN** Descriptor Loaded Interrupt Enable



## **Bit 2 – DMAIEN** End of DMA Transfer Interrupt Enable



#### **Bit 1 – LFETCH** Lookup Table Fetch Enable



#### **Bit 0 – DFETCH** Transfer Descriptor Fetch Enable



# **38.7.44 Overlay 1 Next Register**





**Bits 31:0 – NEXT[31:0]** DMA Descriptor Next Address

The transfer descriptor address must be aligned on a 64-bit boundary.



# **38.7.45 Overlay 1 Configuration Register 0**

## **Bit 13 – LOCKDIS** Hardware Rotation Lock Disable



#### **Bit 12 – ROTDIS** Hardware Rotation Optimization Disable



#### **Bit 8 – DLBO** Defined Length Burst Only for Channel Bus Transaction



## **Bits 5:4 – BLEN[1:0]** System Bus Burst Length





#### **Bit 0 – SIF** Source Interface





## **38.7.46 Overlay 1 Configuration Register 1**

#### **Bits 9:8 – CLUTMODE[1:0]** Color Lookup Table Mode Input Selection



#### **Bits 7:4 – RGBMODE[3:0]** RGB Mode Input Selection



## **Bit 0 – CLUTEN** Color Lookup Table Mode Enable





#### **38.7.47 Overlay 1 Configuration Register 2**

**Bits 26:16 – YPOS[10:0]** Vertical Window Position Overlay 1 Vertical window position.

**Bits 10:0 – XPOS[10:0]** Horizontal Window Position Overlay 1 Horizontal window position.



#### **38.7.48 Overlay 1 Configuration Register 3**

**Bits 26:16 – YSIZE[10:0]** Vertical Window Size Overlay 1 window height in pixels. The window height is set to (YSIZE + 1). The following constraint must be met: YPOS + YSIZE ≤ RPF

**Bits 10:0 – XSIZE[10:0]** Horizontal Window Size

Overlay 1 window width in pixels. The window width is set to (XSIZE + 1). The following constraint must be met: XPOS + XSIZE ≤ PPL

# **38.7.49 Overlay 1 Configuration Register 4**





**Bits 31:0 – XSTRIDE[31:0]** Horizontal Stride

XSTRIDE represents the memory offset, in bytes, between two rows of the image memory.

# **38.7.50 Overlay 1 Configuration Register 5**





**Bits 31:0 – PSTRIDE[31:0]** Pixel Stride

PSTRIDE represents the memory offset, in bytes, between two pixels of the image.



## **Bits 23:16 – RDEF[7:0]** Red Default

Default Red color when the Overlay 1 DMA channel is disabled.

**Bits 15:8 – GDEF[7:0]** Green Default

Default Green color when the Overlay 1 DMA channel is disabled.

**Bits 7:0 – BDEF[7:0]** Blue Default

Default Blue color when the Overlay 1 DMA channel is disabled.

and its subsidiaries

# **38.7.52 Overlay 1 Configuration Register 7**



**Bits 23:16 – RKEY[7:0]** Red Color Component Chroma Key Reference Red chroma key used to match the Red color of the current overlay.

**Bits 15:8 – GKEY[7:0]** Green Color Component Chroma Key Reference Green chroma key used to match the Green color of the current overlay.

**Bits 7:0 – BKEY[7:0]** Blue Color Component Chroma Key

Reference Blue chroma key used to match the Blue color of the current overlay.

# **38.7.53 Overlay 1 Configuration Register 8**



**Bits 23:16 – RMASK[7:0]** Red Color Component Chroma Key Mask Red Mask used when the compare function is used. If a bit is set then this bit is compared.

**Bits 15:8 – GMASK[7:0]** Green Color Component Chroma Key Mask Green Mask used when the compare function is used. If a bit is set then this bit is compared.

**Bits 7:0 – BMASK[7:0]** Blue Color Component Chroma Key Mask

Blue Mask used when the compare function is used. If a bit is set then this bit is compared.



Access Reset



Global alpha blender for the current layer.

**38.7.54 Overlay 1 Configuration Register 9**

**Reset:**  0x00000000 **Property:**  Read/Write

**Name:** LCDC\_OVR1CFG9<br>**Offset:** 0x00000190 **Offset:**  0x00000190

# **Bit 10 – DSTKEY** Destination Chroma Keying



Bit 31 30 29 28 27 26 25 24

Bit 23 22 21 20 19 18 17 16 GA[7:0]

Bit 15 14 13 12 11 10 9 8 DSTKEY REP DMA

OVR | LAEN | GAEN || REVALPHA || ITER || ITER2BL || INV || CRKEY

Access R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0

Access and the control of t Reset 0 0 0

Access R/W R/W R/W R/W R/W R/W R/W R/W

#### **Bit 9 – REP** Use Replication logic to expand RGB color to 24 bits



#### **Bit 8 – DMA** Blender DMA Layer Enable



## **Bit 7 – OVR** Blender Overlay Layer Enable



## **Bit 6 – LAEN** Blender Local Alpha Enable



## **Bit 5 – GAEN** Blender Global Alpha Enable



#### **Bit 4 – REVALPHA** Blender Reverse Alpha



#### **Bit 3 – ITER** Blender Use Iterated Color



#### **Bit 2 – ITER2BL** Blender Iterated Color Enable



#### **Bit 1 – INV** Blender Inverted Blender Output Enable



#### **Bit 0 – CRKEY** Blender Chroma Key Enable





## **38.7.55 Overlay 2 Channel Enable Register**

## **Bit 2 – A2QEN** Add To Queue Enable



#### **Bit 1 – UPDATEEN** Update Overlay Attributes Enable



## **Bit 0 – CHEN** Channel Enable





# **38.7.56 Overlay 2 Channel Disable Register**

**Bit 0 – CHDIS** Channel Disable





## **38.7.57 Overlay 2 Channel Status Register**



# **Bit 1 – UPDATESR** Update Overlay Attributes In Progress Status



## **Bit 0 – CHSR** Channel Status



# **38.7.58 Overlay 2 Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Enables the corresponding interrupt.



**Bit 6 – OVR** Overflow Interrupt Enable

**Bit 5 – DONE** End of List Interrupt Enable

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Enable

**Bit 3 – DSCR** Descriptor Loaded Interrupt Enable

**Bit 2 – DMA** End of DMA Transfer Interrupt Enable

# **38.7.59 Overlay 2 Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Disables the corresponding interrupt.



**Bit 6 – OVR** Overflow Interrupt Disable

**Bit 5 – DONE** End of List Interrupt Disable

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Disable

**Bit 3 – DSCR** Descriptor Loaded Interrupt Disable

**Bit 2 – DMA** End of DMA Transfer Interrupt Disable

## **38.7.60 Overlay 2 Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register: 0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.



**Bit 6 – OVR** Overflow Interrupt Mask

**Bit 5 – DONE** End of List Interrupt Mask

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Mask

**Bit 3 – DSCR** Descriptor Loaded Interrupt Mask

**Bit 2 – DMA** End of DMA Transfer Interrupt Mask



# **38.7.61 Overlay 2 Interrupt Status Register**

#### **Bit 6 – OVR** Overflow Detected



## **Bit 5 – DONE** End of List Detected



## **Bit 4 - ADD** Head Descriptor Loaded



#### **Bit 3 – DSCR** DMA Descriptor Loaded



## **Bit 2 – DMA** End of DMA Transfer



# **38.7.62 Overlay 2 Head Register**





**Bits 31:2 – HEAD[29:0]** DMA Head Pointer The Head Pointer points to a new descriptor.

# **38.7.63 Overlay 2 Address Register**





**Bits 31:0 – ADDR[31:0]** DMA Transfer Overlay 2 Address Overlay 2 frame buffer base address.

# **38.7.64 Overlay 2 Control Register**



#### **Bit 5 – DONEIEN** End of List Interrupt Enable



#### **Bit 4 – ADDIEN** Add Head Descriptor to Queue Interrupt Enable



#### **Bit 3 – DSCRIEN** Descriptor Loaded Interrupt Enable



## **Bit 2 – DMAIEN** End of DMA Transfer Interrupt Enable



#### **Bit 1 – LFETCH** Lookup Table Fetch Enable



#### **Bit 0 – DFETCH** Transfer Descriptor Fetch Enable



# **38.7.65 Overlay 2 Next Register**





**Bits 31:0 – NEXT[31:0]** DMA Descriptor Next Address

The transfer descriptor address must be aligned on a 64-bit boundary.



# **38.7.66 Overlay 2 Configuration Register 0**

## **Bit 13 – LOCKDIS** Hardware Rotation Lock Disable



#### **Bit 12 – ROTDIS** Hardware Rotation Optimization Disable



#### **Bit 8 – DLBO** Defined Length Burst Only For Channel Bus Transaction



## **Bits 5:4 – BLEN[1:0]** System Bus Burst Length







#### **38.7.67 Overlay 2 Configuration Register 1**

#### **Bits 9:8 – CLUTMODE[1:0]** Color Lookup Table Mode Input Selection



#### **Bits 7:4 – RGBMODE[3:0]** RGB Mode Input Selection



## **Bit 0 – CLUTEN** Color Lookup Table Mode Enable





**38.7.68 Overlay 2 Configuration Register 2**

**Bits 26:16 – YPOS[10:0]** Vertical Window Position Overlay 2 Vertical window position.

**Bits 10:0 – XPOS[10:0]** Horizontal Window Position Overlay 2 Horizontal window position.



#### **38.7.69 Overlay 2 Configuration Register 3**

**Bits 26:16 – YSIZE[10:0]** Vertical Window Size Overlay 2 window height in pixels. The window height is set to (YSIZE + 1). The following constraint must be met: YPOS + YSIZE ≤ RPF

**Bits 10:0 – XSIZE[10:0]** Horizontal Window Size

Overlay 2 window width in pixels. The window width is set to (XSIZE + 1). The following constraint must be met: XPOS + XSIZE ≤ PPL

# **38.7.70 Overlay 2 Configuration Register 4**





**Bits 31:0 – XSTRIDE[31:0]** Horizontal Stride

XSTRIDE represents the memory offset, in bytes, between two rows of the image memory.

# **38.7.71 Overlay 2 Configuration Register 5**





**Bits 31:0 – PSTRIDE[31:0]** Pixel Stride

PSTRIDE represents the memory offset, in bytes, between two pixels of the image memory.
**Property:** 

Access Reset

**38.7.72 Overlay 2 Configuration Register 6**

**Reset:** 0x00000000<br>**Property:** Read/Write

**Name:** LCDC\_OVR2CFG6<br>**Offset:** 0x00000284 **Offset:**  0x00000284



Bit 31 30 29 28 27 26 25 24

## **Bits 23:16 – RDEF[7:0]** Red Default

Default Red color when the Overlay 1 DMA channel is disabled.

**Bits 15:8 – GDEF[7:0]** Green Default

Default Green color when the Overlay 1 DMA channel is disabled.

**Bits 7:0 – BDEF[7:0]** Blue Default

Default Blue color when the Overlay 1 DMA channel is disabled.

# **38.7.73 Overlay 2 Configuration Register 7**



**Bits 23:16 – RKEY[7:0]** Red Color Component Chroma Key Reference Red chroma key used to match the Red color of the current overlay.

**Bits 15:8 – GKEY[7:0]** Green Color Component Chroma Key Reference Green chroma key used to match the Green color of the current overlay.

**Bits 7:0 – BKEY[7:0]** Blue Color Component Chroma Key

Reference Blue chroma key used to match the Blue color of the current overlay.

# **38.7.74 Overlay 2 Configuration Register 8**

**Name:** LCDC\_OVR2CFG8<br>Offset: 0x0000028C



**Bits 23:16 – RMASK[7:0]** Red Color Component Chroma Key Mask Red Mask used when the compare function is used. If a bit is set then this bit is compared.

**Bits 15:8 – GMASK[7:0]** Green Color Component Chroma Key Mask Green Mask used when the compare function is used. If a bit is set then this bit is compared.

**Bits 7:0 – BMASK[7:0]** Blue Color Component Chroma Key Mask

Blue Mask used when the compare function is used. If a bit is set then this bit is compared.

# **38.7.75 Overlay 2 Configuration Register 9**



**Bits 23:16 – GA[7:0]** Blender Global Alpha Global alpha blender for the current layer.

# **Bit 10 – DSTKEY** Destination Chroma Keying



#### **Bit 9 – REP** Use Replication logic to expand RGB color to 24 bits



### **Bit 8 – DMA** Blender DMA Layer Enable



#### **Bit 7 – OVR** Blender Overlay Layer Enable



## **Bit 6 – LAEN** Blender Local Alpha Enable



# **Bit 5 – GAEN** Blender Global Alpha Enable



#### **Bit 4 – REVALPHA** Blender Reverse Alpha



#### **Bit 3 – ITER** Blender Use Iterated Color



#### **Bit 2 – ITER2BL** Blender Iterated Color Enable



#### **Bit 1 – INV** Blender Inverted Blender Output Enable



#### **Bit 0 – CRKEY** Blender Chroma Key Enable





# **38.7.76 High-End Overlay Channel Enable Register**

# **Bit 2 – A2QEN** Add To Queue Enable



## **Bit 1 – UPDATEEN** Update Overlay Attributes Enable



## **Bit 0 – CHEN** Channel Enable





# **38.7.77 High-End Overlay Channel Disable Register**

**Bit 0 – CHDIS** Channel Disable





# **38.7.78 High-End Overlay Channel Status Register**



# **Bit 1 – UPDATESR** Update Overlay Attributes In Progress Status



## **Bit 0 – CHSR** Channel Status



## **38.7.79 High-End Overlay Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Enables the corresponding interrupt.



**Bit 22 – VOVR** Overflow for V Chrominance Interrupt Enable

**Bit 21 – VDONE** End of List for V Chrominance Interrupt Enable

**Bit 20 – VADD** Head Descriptor Loaded for V Chrominance Interrupt Enable

**Bit 19 – VDSCR** Descriptor Loaded for V Chrominance Interrupt Enable

**Bit 18 – VDMA** End of DMA for V Chrominance Transfer Interrupt Enable

**Bit 14 – UOVR** Overflow for U or UV Chrominance Interrupt Enable

**Bit 13 – UDONE** End of List for U or UV Chrominance Interrupt Enable

**Bit 12 – UADD** Head Descriptor Loaded for U or UV Chrominance Interrupt Enable

**Bit 11 – UDSCR** Descriptor Loaded for U or UV Chrominance Interrupt Enable

**Bit 10 – UDMA** End of DMA Transfer for U or UV Chrominance Interrupt Enable

**Bit 6 – OVR** Overflow Interrupt Enable

**Bit 5 – DONE** End of List Interrupt Enable

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Enable

**Bit 3 – DSCR** Descriptor Loaded Interrupt Enable

**Bit 2 – DMA** End of DMA Transfer Interrupt Enable

### **38.7.80 High-End Overlay Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Disables the corresponding interrupt.



**Bit 22 – VOVR** Overflow for V Chrominance Component Interrupt Disable

**Bit 21 – VDONE** End of List for V Chrominance Component Interrupt Disable

**Bit 20 – VADD** Head Descriptor Loaded for V Chrominance Component Interrupt Disable

**Bit 19 – VDSCR** Descriptor Loaded for V Chrominance Component Interrupt Disable

**Bit 18 – VDMA** End of DMA Transfer for V Chrominance Component Interrupt Disable

**Bit 14 – UOVR** Overflow Interrupt for U or UV Chrominance Component Disable

**Bit 13 – UDONE** End of List Interrupt for U or UV Chrominance Component Disable

**Bit 12 – UADD** Head Descriptor Loaded for U or UV Chrominance Component Interrupt Disable

**Bit 11 – UDSCR** Descriptor Loaded for U or UV Chrominance Component Interrupt Disable

**Bit 10 – UDMA** End of DMA Transfer for U or UV Chrominance Component Interrupt Disable

**Bit 6 – OVR** Overflow Interrupt Disable

**Bit 5 – DONE** End of List Interrupt Disable

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Disable

**Bit 3 – DSCR** Descriptor Loaded Interrupt Disable

**Bit 2 – DMA** End of DMA Transfer Interrupt Disable

## **38.7.81 High-End Overlay Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register: 0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.



**Bit 22 – VOVR** Overflow for V Chrominance Interrupt Mask

**Bit 21 – VDONE** End of List for V Chrominance Component Mask

**Bit 20 – VADD** Head Descriptor Loaded for V Chrominance Component Mask

**Bit 19 – VDSCR** Descriptor Loaded for V Chrominance Component Interrupt Mask

**Bit 18 – VDMA** End of DMA Transfer for V Chrominance Component Interrupt Mask

**Bit 14 – UOVR** Overflow for U Chrominance Interrupt Mask

**Bit 13 – UDONE** End of List for U or UV Chrominance Component Mask

**Bit 12 – UADD** Head Descriptor Loaded for U or UV Chrominance Component Mask

**Bit 11 – UDSCR** Descriptor Loaded for U or UV Chrominance Component Interrupt Mask

**Bit 10 – UDMA** End of DMA Transfer for U or UV Chrominance Component Interrupt Mask

**Bit 6 – OVR** Overflow Interrupt Mask

**Bit 5 – DONE** End of List Interrupt Mask

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Mask

**Bit 3 – DSCR** Descriptor Loaded Interrupt Mask

**Bit 2 – DMA** End of DMA Transfer Interrupt Mask

# **38.7.82 High-End Overlay Interrupt Status Register**



# **Bit 22 – VOVR** Overflow Detected for V Component



## **Bit 21 – VDONE** End of List Detected for V Component



#### **Bit 20 – VADD** Head Descriptor Loaded for V Component



#### **Bit 19 – VDSCR** DMA Descriptor Loaded for V Component



#### **Bit 18 – VDMA** End of DMA Transfer for V Component



# **Bit 14 – UOVR** Overflow Detected for U Component





#### **Bit 13 – UDONE** End of List Detected for U Component



#### **Bit 12 – UADD** Head Descriptor Loaded for U Component



## **Bit 11 – UDSCR** DMA Descriptor Loaded for U Component



#### **Bit 10 – UDMA** End of DMA Transfer for U Component



## **Bit 6 – OVR** Overflow Detected



# **Bit 5 – DONE** End of List Detected



# **Bit 4 – ADD** Head Descriptor Loaded



#### **Bit 3 – DSCR** DMA Descriptor Loaded



# **Bit 2 – DMA** End of DMA Transfer



# **38.7.83 High-End Overlay DMA Head Register**





**Bits 31:2 – HEAD[29:0]** DMA Head Pointer The Head Pointer points to a new descriptor.

# **38.7.84 High-End Overlay DMA Address Register**





**Bits 31:0 – ADDR[31:0]** DMA Transfer Start Address Frame Buffer Base Address.



## **38.7.85 High-End Overlay DMA Control Register**

## **Bit 5 – DONEIEN** End of List Interrupt Enable



#### **Bit 4 – ADDIEN** Add Head Descriptor to Queue Interrupt Enable



#### **Bit 3 – DSCRIEN** Descriptor Loaded Interrupt Enable



### **Bit 2 – DMAIEN** End of DMA Transfer Interrupt Enable



#### **Bit 1 – LFETCH** Lookup Table Fetch Enable



#### **Bit 0 – DFETCH** Transfer Descriptor Fetch Enable



# **38.7.86 High-End Overlay DMA Next Register**





**Bits 31:0 – NEXT[31:0]** DMA Descriptor Next Address

The transfer descriptor address must be aligned on a 64-bit boundary.

# **38.7.87 High-End Overlay U-UV DMA Head Register**





**Bits 31:0 – UHEAD[31:0]** DMA Head Pointer The Head Pointer points to a new descriptor.

# **38.7.88 High-End Overlay U-UV DMA Address Register**





**Bits 31:0 – UADDR[31:0]** DMA Transfer Start Address for U or UV Chrominance U or UV frame buffer address.



## **38.7.89 High-End Overlay U-UV DMA Control Register**

#### **Bit 5 – UDONEIEN** End of List Interrupt Enable<br>Value Description **Value** Description<br>0 **F**nd of list int 0 End of list interrupt is disabled. End of list interrupt is enabled.

#### **Bit 4 – UADDIEN** Add Head Descriptor to Queue Interrupt Enable



#### **Bit 3 – UDSCRIEN** Descriptor Loaded Interrupt Enable



## **Bit 2 – UDMAIEN** End of DMA Transfer Interrupt Enable



#### **Bit 0 – UDFETCH** Transfer Descriptor Fetch Enable



# **38.7.90 High-End Overlay U-UV DMA Next Register**





**Bits 31:0 – UNEXT[31:0]** DMA Descriptor Next Address

The transfer descriptor address must be aligned on a 64-bit boundary.

# **38.7.91 High-End Overlay V DMA Head Register**





**Bits 31:0 – VHEAD[31:0]** DMA Head Pointer The Head Pointer points to a new descriptor.

# **38.7.92 High-End Overlay V DMA Address Register**





**Bits 31:0 – VADDR[31:0]** DMA Transfer Start Address for V Chrominance Frame Buffer Base Address.



# **38.7.93 High-End Overlay V DMA Control Register**



# **Bit 4 – VADDIEN** Add Head Descriptor to Queue Interrupt Enable



# **Bit 3 – VDSCRIEN** Descriptor Loaded Interrupt Enable



# **Bit 2 – VDMAIEN** End of DMA Transfer Interrupt Enable



# **Bit 0 – VDFETCH** Transfer Descriptor Fetch Enable



# **38.7.94 High-End Overlay V DMA Next Register**





**Bits 31:0 – VNEXT[31:0]** DMA Descriptor Next Address

The transfer descriptor address must be aligned on a 64-bit boundary.



# **38.7.95 High-End Overlay Configuration Register 0**

# **Bit 13 – LOCKDIS** Hardware Rotation Lock Disable



# **Bit 12 – ROTDIS** Hardware Rotation Optimization Disable



## **Bit 8 – DLBO** Defined Length Burst Only For Channel Bus Transaction



# **Bits 7:6 – BLENUV[1:0]** System Bus Burst Length for U-V Channel





# **Bit 0 – SIF** Source Interface



# **Name:** LCDC\_HEOCFG1<br>**Offset:** 0x00000390 **Offset:**  0x00000390 **Reset:**  0x00000000 **Property:**  Read/Write Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 DSCALEOPT | YUV422SWP YUV422ROT Access R/W R/W R/W Reset 0 0 0 Bit 15 14 13 12 11 10 9 8 YUVMODE[3:0] CLUTMODE[1:0] Access R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 Bit 7 6 5 4 3 2 1 0 RGBMODE[3:0] YUVEN CLUTEN Access R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0

### **38.7.96 High-End Overlay Configuration Register 1**

# **Bit 20 – DSCALEOPT** Down Scaling Bandwidth Optimization



#### **Bit 17 – YUV422SWP** YUV 4:2:2 Swap



#### **Bit 16 – YUV422ROT** YUV 4:2:2 Rotation

This bit is relevant only when a rotation angle of 90 degrees or 270 degrees is used.



## **Bits 15:12 – YUVMODE[3:0]** YUV Mode Input Selection



#### **Bits 9:8 – CLUTMODE[1:0]** Color Lookup Table Mode Input Selection



#### **Bits 7:4 – RGBMODE[3:0]** RGB Mode Input Selection



## **Bit 1 – YUVEN** YUV Color Space Enable Color Space is YUV



#### **Bit 0 – CLUTEN** Color Lookup Table Mode Enable



# **38.7.97 High-End Overlay Configuration Register 2**

**Name:**  LCDC\_HEOCFG2



**Bits 26:16 – YPOS[10:0]** Vertical Window Position High-End Overlay Vertical window position.

**Bits 10:0 – XPOS[10:0]** Horizontal Window Position High-End Overlay Horizontal window position.

## **38.7.98 High-End Overlay Configuration Register 3**



**Bits 26:16 – YSIZE[10:0]** Vertical Window Size

High-End Overlay window height in pixels. The window height is set to (YSIZE + 1). The following constraint must be met: YPOS + YSIZE ≤ RPF

**Bits 10:0 – XSIZE[10:0]** Horizontal Window Size

High-End Overlay window width in pixels. The window width is set to (XSIZE + 1). The following constraint must be met: XPOS + XSIZE ≤ PPL

# **38.7.99 High-End Overlay Configuration Register 4**



**Bits 26:16 – YMEMSIZE[10:0]** Vertical image Size in Memory High-End Overlay image height in pixels. The image height is set to (YMEMSIZE + 1).

**Bits 10:0 – XMEMSIZE[10:0]** Horizontal image Size in Memory

High-End Overlay image width in pixels. The image width is set to (XMEMSIZE + 1).

# **38.7.100 High-End Overlay Configuration Register 5**





**Bits 31:0 – XSTRIDE[31:0]** Horizontal Stride

XSTRIDE represents the memory offset, in bytes, between two rows of the image memory.
# **38.7.101 High-End Overlay Configuration Register 6**





**Bits 31:0 – PSTRIDE[31:0]** Pixel Stride

PSTRIDE represents the memory offset, in bytes, between two pixels of the image memory.

# **38.7.102 High-End Overlay Configuration Register 7**





**Bits 31:0 – UVXSTRIDE[31:0]** UV Horizontal Stride

UVXSTRIDE represents the memory offset, in bytes, between two rows of the image memory.

# **38.7.103 High-End Overlay Configuration Register 8**





**Bits 31:0 – UVPSTRIDE[31:0]** UV Pixel Stride

UVPSTRIDE represents the memory offset, in bytes, between two pixels of the image memory.

### **38.7.104 High-End Overlay Configuration Register 9**



## **Bits 23:16 – RDEF[7:0]** Red Default

Default Red color when the High-End Overlay DMA channel is disabled.

**Bits 15:8 – GDEF[7:0]** Green Default

Default Green color when the High-End Overlay DMA channel is disabled.

**Bits 7:0 – BDEF[7:0]** Blue Default

Default Blue color when the High-End Overlay DMA channel is disabled.

### **38.7.105 High-End Overlay Configuration Register 10**



**Bits 23:16 – RKEY[7:0]** Red Color Component Chroma Key Reference Red chroma key used to match the Red color of the current overlay.

**Bits 15:8 – GKEY[7:0]** Green Color Component Chroma Key Reference Green chroma key used to match the Green color of the current overlay.

**Bits 7:0 – BKEY[7:0]** Blue Color Component Chroma Key

Reference Blue chroma key used to match the Blue color of the current overlay.

### **38.7.106 High-End Overlay Configuration Register 11**



**Bits 23:16 – RMASK[7:0]** Red Color Component Chroma Key Mask Red Mask used when the compare function is used. If a bit is set then this bit is compared.

**Bits 15:8 – GMASK[7:0]** Green Color Component Chroma Key Mask Green Mask used when the compare function is used. If a bit is set then this bit is compared.

**Bits 7:0 – BMASK[7:0]** Blue Color Component Chroma Key Mask

Blue Mask used when the compare function is used. If a bit is set then this bit is compared.

### **38.7.107 High-End Overlay Configuration Register 12**



**Bits 23:16 – GA[7:0]** Blender Global Alpha Global alpha blender for the current layer.

#### **Bit 12 - VIDPRI** Video Priority



#### **Bit 10 – DSTKEY** Destination Chroma Keying



## **Bit 9 – REP** Use Replication logic to expand RGB color to 24 bits



## **Bit 8 – DMA** Blender DMA Layer Enable



### **Bit 7 – OVR** Blender Overlay Layer Enable



#### **Bit 6 – LAEN** Blender Local Alpha Enable



#### **Bit 5 – GAEN** Blender Global Alpha Enable



#### **Bit 4 – REVALPHA** Blender Reverse Alpha



#### **Bit 3 – ITER** Blender Use Iterated Color



#### **Bit 2 – ITER2BL** Blender Iterated Color Enable



## **Bit 1 – INV** Blender Inverted Blender Output Enable



## **Bit 0 – CRKEY** Blender Chroma Key Enable



# **38.7.108 High-End Overlay Configuration Register 13**





## **Bit 31 – SCALEN** Hardware Scaler Enable



**Bits 29:16 – YFACTOR[13:0]** Vertical Scaling Factor Scaler Vertical Factor.

**Bits 13:0 – XFACTOR[13:0]** Horizontal Scaling Factor Scaler Horizontal Factor.

## **38.7.109 High-End Overlay Configuration Register 14**



**Bit 30 – CSCYOFF** Color Space Conversion Offset



**Bits 29:20 – CSCRV[9:0]** Color Space Conversion V coefficient for Red Component 1:2:7 format Color Space Conversion coefficient format is 1 sign bit, 2 magnitude bits and 7 fractional bits.

**Bits 19:10 – CSCRU[9:0]** Color Space Conversion U coefficient for Red Component 1:2:7 format Color Space Conversion coefficient format is 1 sign bit, 2 magnitude bits and 7 fractional bits.

**Bits 9:0 – CSCRY[9:0]** Color Space Conversion Y coefficient for Red Component 1:2:7 format Color Space Conversion coefficient format is 1 sign bit, 2 magnitude bits and 7 fractional bits.

## **38.7.110 High-End Overlay Configuration Register 15**





**Bit 30 – CSCUOFF** Color Space Conversion Offset



**Bits 29:20 – CSCGV[9:0]** Color Space Conversion V coefficient for Green Component 1:2:7 format Color Space Conversion coefficient format is 1 sign bit, 2 magnitude bits and 7 fractional bits.

**Bits 19:10 – CSCGU[9:0]** Color Space Conversion U coefficient for Green Component 1:2:7 format Color Space Conversion coefficient format is 1 sign bit, 2 magnitude bits and 7 fractional bits.

**Bits 9:0 – CSCGY[9:0]** Color Space Conversion Y coefficient for Green Component 1:2:7 format Color Space Conversion coefficient format is 1 sign bit, 2 magnitude bits and 7 fractional bits.

## **38.7.111 High-End Overlay Configuration Register 16**





**Bit 30 – CSCVOFF** Color Space Conversion Offset



**Bits 29:20 – CSCBV[9:0]** Color Space Conversion V coefficient for Blue Component 1:2:7 format Color Space Conversion coefficient format is 1 sign bit, 2 magnitude bits and 7 fractional bits.

**Bits 19:10 – CSCBU[9:0]** Color Space Conversion U coefficient for Blue Component 1:2:7 format Color Space Conversion coefficient format is 1 sign bit, 2 magnitude bits and 7 fractional bits.

**Bits 9:0 – CSCBY[9:0]** Color Space Conversion Y coefficient for Blue Component 1:2:7 format Color Space Conversion coefficient format is 1 sign bit, 2 magnitude bits and 7 fractional bits.

## **38.7.112 High-End Overlay Configuration Register 17**





**Bits 31:24 – XPHI0COEFF3[7:0]** Horizontal Coefficient for phase 0 tap 3 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 23:16 – XPHI0COEFF2[7:0]** Horizontal Coefficient for phase 0 tap 2 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 15:8 – XPHI0COEFF1[7:0]** Horizontal Coefficient for phase 0 tap 1 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 7:0 – XPHI0COEFF0[7:0]** Horizontal Coefficient for phase 0 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.



## **38.7.113 High-End Overlay Configuration Register 18**

**Bits 7:0 – XPHI0COEFF4[7:0]** Horizontal Coefficient for phase 0 tap 4 Coefficient format is 1 sign bit and 7 fractional bits.

## **38.7.114 High-End Overlay Configuration Register 19**





**Bits 31:24 – XPHI1COEFF3[7:0]** Horizontal Coefficient for phase 1 tap 3 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 23:16 – XPHI1COEFF2[7:0]** Horizontal Coefficient for phase 1 tap 2 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 15:8 – XPHI1COEFF1[7:0]** Horizontal Coefficient for phase 1 tap 1 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 7:0 – XPHI1COEFF0[7:0]** Horizontal Coefficient for phase 1 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.



## **38.7.115 High-End Overlay Configuration Register 20**

**Bits 7:0 – XPHI1COEFF4[7:0]** Horizontal Coefficient for phase 1 tap 4 Coefficient format is 1 sign bit and 7 fractional bits.

## **38.7.116 High-End Overlay Configuration Register 21**





**Bits 31:24 – XPHI2COEFF3[7:0]** Horizontal Coefficient for phase 2 tap 3 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 23:16 – XPHI2COEFF2[7:0]** Horizontal Coefficient for phase 2 tap 2 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 15:8 – XPHI2COEFF1[7:0]** Horizontal Coefficient for phase 2 tap 1 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 7:0 – XPHI2COEFF0[7:0]** Horizontal Coefficient for phase 2 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.



## **38.7.117 High-End Overlay Configuration Register 22**

**Bits 7:0 – XPHI2COEFF4[7:0]** Horizontal Coefficient for phase 2 tap 4 Coefficient format is 1 sign bit and 7 fractional bits.

## **38.7.118 High-End Overlay Configuration Register 23**





**Bits 31:24 – XPHI3COEFF3[7:0]** Horizontal Coefficient for phase 3 tap 3 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 23:16 – XPHI3COEFF2[7:0]** Horizontal Coefficient for phase 3 tap 2 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 15:8 – XPHI3COEFF1[7:0]** Horizontal Coefficient for phase 3 tap 1 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 7:0 – XPHI3COEFF0[7:0]** Horizontal Coefficient for phase 3 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.



## **38.7.119 High-End Overlay Configuration Register 24**

**Bits 7:0 – XPHI3COEFF4[7:0]** Horizontal Coefficient for phase 3 tap 4 Coefficient format is 1 sign bit and 7 fractional bits.

## **38.7.120 High-End Overlay Configuration Register 25**





**Bits 31:24 – XPHI4COEFF3[7:0]** Horizontal Coefficient for phase 4 tap 3 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 23:16 – XPHI4COEFF2[7:0]** Horizontal Coefficient for phase 4 tap 2 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 15:8 – XPHI4COEFF1[7:0]** Horizontal Coefficient for phase 4 tap 1 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 7:0 – XPHI4COEFF0[7:0]** Horizontal Coefficient for phase 4 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.



## **38.7.121 High-End Overlay Configuration Register 26**

**Bits 7:0 – XPHI4COEFF4[7:0]** Horizontal Coefficient for phase 4 tap 4 Coefficient format is 1 sign bit and 7 fractional bits.

## **38.7.122 High-End Overlay Configuration Register 27**





**Bits 31:24 – XPHI5COEFF3[7:0]** Horizontal Coefficient for phase 5 tap 3 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 23:16 – XPHI5COEFF2[7:0]** Horizontal Coefficient for phase 5 tap 2 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 15:8 – XPHI5COEFF1[7:0]** Horizontal Coefficient for phase 5 tap 1 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 7:0 – XPHI5COEFF0[7:0]** Horizontal Coefficient for phase 5 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.



## **38.7.123 High-End Overlay Configuration Register 28**

**Bits 7:0 – XPHI5COEFF4[7:0]** Horizontal Coefficient for phase 5 tap 4 Coefficient format is 1 sign bit and 7 fractional bits.

## **38.7.124 High-End Overlay Configuration Register 29**





**Bits 31:24 – XPHI6COEFF3[7:0]** Horizontal Coefficient for phase 6 tap 3 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 23:16 – XPHI6COEFF2[7:0]** Horizontal Coefficient for phase 6 tap 2 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 15:8 – XPHI6COEFF1[7:0]** Horizontal Coefficient for phase 6 tap 1 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 7:0 – XPHI6COEFF0[7:0]** Horizontal Coefficient for phase 6 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.



## **38.7.125 High-End Overlay Configuration Register 30**

**Bits 7:0 – XPHI6COEFF4[7:0]** Horizontal Coefficient for phase 6 tap 4 Coefficient format is 1 sign bit and 7 fractional bits.

## **38.7.126 High-End Overlay Configuration Register 31**





**Bits 31:24 – XPHI7COEFF3[7:0]** Horizontal Coefficient for phase 7 tap 3 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 23:16 – XPHI7COEFF2[7:0]** Horizontal Coefficient for phase 7 tap 2 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 15:8 – XPHI7COEFF1[7:0]** Horizontal Coefficient for phase 7 tap 1 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 7:0 – XPHI7COEFF0[7:0]** Horizontal Coefficient for phase 7 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.



## **38.7.127 High-End Overlay Configuration Register 32**

**Bits 7:0 – XPHI7COEFF4[7:0]** Horizontal Coefficient for phase 7 tap 4 Coefficient format is 1 sign bit and 7 fractional bits.

### **38.7.128 High-End Overlay Configuration Register 33**



**Bits 23:16 – YPHI0COEFF2[7:0]** Vertical Coefficient for phase 0 tap 2 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 15:8 – YPHI0COEFF1[7:0]** Vertical Coefficient for phase 0 tap 1 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 7:0 – YPHI0COEFF0[7:0]** Vertical Coefficient for phase 0 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.

### **38.7.129 High-End Overlay Configuration Register 34**



**Bits 23:16 – YPHI1COEFF2[7:0]** Vertical Coefficient for phase 1 tap 2 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 15:8 – YPHI1COEFF1[7:0]** Vertical Coefficient for phase 1 tap 1 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 7:0 – YPHI1COEFF0[7:0]** Vertical Coefficient for phase 1 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.

### **38.7.130 High-End Overlay Configuration Register 35**



**Bits 23:16 – YPHI2COEFF2[7:0]** Vertical Coefficient for phase 2 tap 2 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 15:8 – YPHI2COEFF1[7:0]** Vertical Coefficient for phase 2 tap 1 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 7:0 – YPHI2COEFF0[7:0]** Vertical Coefficient for phase 2 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.

### **38.7.131 High-End Overlay Configuration Register 36**



**Bits 23:16 – YPHI3COEFF2[7:0]** Vertical Coefficient for phase 3 tap 2 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 15:8 – YPHI3COEFF1[7:0]** Vertical Coefficient for phase 3 tap 1 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 7:0 – YPHI3COEFF0[7:0]** Vertical Coefficient for phase 3 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.

### **38.7.132 High-End Overlay Configuration Register 37**



**Bits 23:16 – YPHI4COEFF2[7:0]** Vertical Coefficient for phase 4 tap 2 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 15:8 – YPHI4COEFF1[7:0]** Vertical Coefficient for phase 4 tap 1 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 7:0 – YPHI4COEFF0[7:0]** Vertical Coefficient for phase 4 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.

### **38.7.133 High-End Overlay Configuration Register 38**



**Bits 23:16 – YPHI5COEFF2[7:0]** Vertical Coefficient for phase 5 tap 2 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 15:8 – YPHI5COEFF1[7:0]** Vertical Coefficient for phase 5 tap 1 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 7:0 – YPHI5COEFF0[7:0]** Vertical Coefficient for phase 5 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.

### **38.7.134 High-End Overlay Configuration Register 39**



**Bits 23:16 – YPHI6COEFF2[7:0]** Vertical Coefficient for phase 6 tap 2 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 15:8 – YPHI6COEFF1[7:0]** Vertical Coefficient for phase 6 tap 1 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 7:0 – YPHI6COEFF0[7:0]** Vertical Coefficient for phase 6 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.

### **38.7.135 High-End Overlay Configuration Register 40**



**Bits 23:16 – YPHI7COEFF2[7:0]** Vertical Coefficient for phase 7 tap 2 Coefficient format is 1 sign bit and 7 fractional bits.

**Bits 15:8 – YPHI7COEFF1[7:0]** Vertical Coefficient for phase 7 tap 1 Coefficient format is 1 magnitude bit and 7 fractional bits.

**Bits 7:0 – YPHI7COEFF0[7:0]** Vertical Coefficient for phase 7 tap 0 Coefficient format is 1 sign bit and 7 fractional bits.


# **38.7.136 High-End Overlay Configuration Register 41**

**Bits 18:16 – YPHIDEF[2:0]** Vertical Filter Phase Offset

XPHIDEF defines the index of the first coefficient set used when the vertical resampling operation is started.

**Bits 2:0 – XPHIDEF[2:0]** Horizontal Filter Phase Offset

XPHIDEF defines the index of the first coefficient set used when the horizontal resampling operation is started.



# **38.7.137 Post Processing Channel Enable Register**

# **Bit 2 – A2QEN** Add To Queue Enable



# **Bit 1 – UPDATEEN** Update Overlay Attributes Enable



# **Bit 0 – CHEN** Channel Enable





# **38.7.138 Post Processing Channel Disable Register**

**Bit 0 – CHDIS** Channel Disable





# **38.7.139 Post Processing Channel Status Register**



## **Bit 1 – UPDATESR** Update Overlay Attributes In Progress Status



## **Bit 0 – CHSR** Channel Status



## **38.7.140 Post Processing Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Enables the corresponding interrupt.



**Bit 5 – DONE** End of List Interrupt Enable

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Enable

**Bit 3 – DSCR** Descriptor Loaded Interrupt Enable

**Bit 2 – DMA** End of DMA Transfer Interrupt Enable

# **38.7.141 Post Processing Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Disables the corresponding interrupt.



**Bit 5 – DONE** End of List Interrupt Disable

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Disable

**Bit 3 – DSCR** Descriptor Loaded Interrupt Disable

**Bit 2 – DMA** End of DMA Transfer Interrupt Disable

### **38.7.142 Post Processing Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register: 0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.



**Bit 5 – DONE** End of List Interrupt Mask

**Bit 4 – ADD** Head Descriptor Loaded Interrupt Mask

**Bit 3 – DSCR** Descriptor Loaded Interrupt Mask

**Bit 2 – DMA** End of DMA Transfer Interrupt Mask



# **38.7.143 Post Processing Interrupt Status Register**

# **Bit 5 – DONE** End of List Detected



# **Bit 4 - ADD** Head Descriptor Loaded



### **Bit 3 – DSCR** DMA Descriptor Loaded



# **Bit 2 – DMA** End of DMA Transfer



# **38.7.144 Post Processing Head Register**





**Bits 31:2 – HEAD[29:0]** DMA Head Pointer The Head Pointer points to a new descriptor.

# **38.7.145 Post Processing Address Register**





**Bits 31:0 – ADDR[31:0]** DMA Transfer Start Address Post Processing Destination frame buffer address.



# **38.7.146 Post Processing Control Register**

# **Value** Description<br>**D End of list interval** 0 End of list interrupt is disabled.<br>
1 End of list interrupt is enabled. End of list interrupt is enabled.

# **Bit 4 – ADDIEN** Add Head Descriptor to Queue Interrupt Enable



# **Bit 3 – DSCRIEN** Descriptor Loaded Interrupt Enable



# **Bit 2 – DMAIEN** End of DMA Transfer Interrupt Enable



# **Bit 0 – DFETCH** Transfer Descriptor Fetch Enable



# **38.7.147 Post Processing Next Register**





**Bits 31:0 – NEXT[31:0]** DMA Descriptor Next Address

The transfer descriptor address must be aligned on a 64-bit boundary.



# **38.7.148 Post Processing Configuration Register 0**

**Bit 8 – DLBO** Defined Length Burst Only For Channel Bus Transaction



## **Bits 5:4 – BLEN[1:0]** System Bus Burst Length



# **Bit 0 – SIF** Source Interface





# **38.7.149 Post Processing Configuration Register 1**



**Bits 2:0 – PPMODE[2:0]** Post Processing Output Format Selection



# **38.7.150 Post Processing Configuration Register 2**





**Bits 31:0 – XSTRIDE[31:0]** Horizontal Stride

XSTRIDE represents the memory offset, in bytes, between two rows of the image memory.

### **38.7.151 Post Processing Configuration Register 3**





**Bit 30 – CSCYOFF** Color Space Conversion Luminance Offset



**Bits 29:20 – CSCYB[9:0]** Color Space Conversion B coefficient for Luminance component, signed format, step set to 1/1024

Color Space Conversion coefficient format is 1 sign bit, 9 fractional bits.

**Bits 19:10 – CSCYG[9:0]** Color Space Conversion G coefficient for Luminance component, signed format, step set to 1/512

Color Space Conversion coefficient format is 1 sign bit, 9 fractional bits.

**Bits 9:0 – CSCYR[9:0]** Color Space Conversion R coefficient for Luminance component, signed format, step set to 1/1024

Color Space Conversion coefficient format is 1 sign bit, 9 fractional bits.

#### **38.7.152 Post Processing Configuration Register 4**





### **Bit 30 – CSCUOFF** Color Space Conversion Chrominance B Offset



**Bits 29:20 – CSCUB[9:0]** Color Space Conversion B coefficient for Chrominance B component, signed format. (step 1/512)

Color Space Conversion coefficient format is 1 sign bit, 9 fractional bits.

**Bits 19:10 – CSCUG[9:0]** Color Space Conversion G coefficient for Chrominance B component, signed format. (step 1/512)

Color Space Conversion coefficient format is 1 sign bit, 9 fractional bits.

**Bits 9:0 – CSCUR[9:0]** Color Space Conversion R coefficient for Chrominance B component, signed format. (step 1/1024)

Color Space Conversion coefficient format is 1 sign bit, 9 fractional bits.

## **38.7.153 Post Processing Configuration Register 5**





### **Bit 30 – CSCVOFF** Color Space Conversion Chrominance R Offset



**Bits 29:20 – CSCVB[9:0]** Color Space Conversion B coefficient for Chrominance R component, signed format. (step 1/1024)

Color Space Conversion coefficient format is 1 sign bit, 9 fractional bits.

**Bits 19:10 – CSCVG[9:0]** Color Space Conversion G coefficient for Chrominance R component, signed format. (step 1/512)

Color Space Conversion coefficient format is 1 sign bit, 9 fractional bits.

**Bits 9:0 – CSCVR[9:0]** Color Space Conversion R coefficient for Chrominance R component, signed format. (step 1/1024)

Color Space Conversion coefficient format is 1 sign bit, 9 fractional bits.

#### **38.7.154 Base CLUT Register x**



**Note:**  CLUT registers are located in embedded RAM.

| Bit             | 31                | 30         | 29  | 28  | 27  | 26  | 25  | 24  |  |
|-----------------|-------------------|------------|-----|-----|-----|-----|-----|-----|--|
|                 |                   |            |     |     |     |     |     |     |  |
| Access<br>Reset |                   |            |     |     |     |     |     |     |  |
|                 |                   |            |     |     |     |     |     |     |  |
| Bit             | 23                | 22         | 21  | 20  | 19  | 18  | 17  | 16  |  |
|                 |                   | RCLUT[7:0] |     |     |     |     |     |     |  |
| Access          | R/W               | R/W        | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset           | 0                 | 0          | 0   | 0   | 0   | 0   | 0   | 0   |  |
|                 |                   |            |     |     |     |     |     |     |  |
| Bit             | 15                | 14         | 13  | 12  | 11  | 10  | 9   | 8   |  |
|                 | GCLUT[7:0]        |            |     |     |     |     |     |     |  |
| Access          | R/W               | R/W        | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset           | 0                 | 0          | 0   | 0   | 0   | 0   | 0   | 0   |  |
|                 |                   |            |     |     |     |     |     |     |  |
| Bit             | 7                 | 6          | 5   | 4   | 3   | 2   |     | 0   |  |
|                 | <b>BCLUT[7:0]</b> |            |     |     |     |     |     |     |  |
| Access          | R/W               | R/W        | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset           | $\pmb{0}$         | 0          | 0   | 0   | 0   | 0   | 0   | 0   |  |

**Bits 23:16 – RCLUT[7:0]** Red Color Entry

This field indicates the 8-bit width Red color of the color lookup table.

**Bits 15:8 – GCLUT[7:0]** Green Color Entry

This field indicates the 8-bit width Green color of the color lookup table.

**Bits 7:0 – BCLUT[7:0]** Blue Color Entry

#### **38.7.155 Overlay 1 CLUT Register x**



**Note:**  CLUT registers are located in embedded RAM.



### **Bits 31:24 – ACLUT[7:0]** Alpha Color Entry

This field indicates the 8-bit width Alpha channel of the color lookup table.

#### **Bits 23:16 – RCLUT[7:0]** Red Color Entry

This field indicates the 8-bit width Red color of the color lookup table.

#### **Bits 15:8 – GCLUT[7:0]** Green Color Entry

This field indicates the 8-bit width Green color of the color lookup table.

#### **Bits 7:0 – BCLUT[7:0]** Blue Color Entry

#### **38.7.156 Overlay 2 CLUT Register x**



**Note:**  CLUT registers are located in embedded RAM.



### **Bits 31:24 – ACLUT[7:0]** Alpha Color Entry

This field indicates the 8-bit width Alpha channel of the color lookup table.

#### **Bits 23:16 – RCLUT[7:0]** Red Color Entry

This field indicates the 8-bit width Red color of the color lookup table.

#### **Bits 15:8 – GCLUT[7:0]** Green Color Entry

This field indicates the 8-bit width Green color of the color lookup table.

#### **Bits 7:0 – BCLUT[7:0]** Blue Color Entry

# **38.7.157 High-End Overlay CLUT Register x**



**Note:**  CLUT registers are located in embedded RAM.



#### **Bits 31:24 – ACLUT[7:0]** Alpha Color Entry

This field indicates the 8-bit width Alpha channel of the color lookup table.

#### **Bits 23:16 – RCLUT[7:0]** Red Color Entry

This field indicates the 8-bit width Red color of the color lookup table.

#### **Bits 15:8 – GCLUT[7:0]** Green Color Entry

This field indicates the 8-bit width Green color of the color lookup table.

#### **Bits 7:0 – BCLUT[7:0]** Blue Color Entry

# **39. Ethernet MAC (GMAC)**

# **39.1 Description**

The Ethernet MAC (GMAC) module implements a 10/100 Mbps Ethernet MAC compatible with the IEEE 802.3 standard. The GMAC can operate in either half or full duplex mode at all supported speeds. The [GMAC Network](#page-1049-0) [Configuration Register](#page-1049-0) is used to select the speed, duplex mode and interface type (MII, RMII).

# **39.2 Embedded Characteristics**

- Compatible with IEEE Standard 802.3
- 10, 100 Mbps Operation
- Supports 802.1Qav Traffic Shaping on Two Highest Priority Queues
- Full and Half Duplex Operation at all Supported Speeds of Operation
- Statistics Counter Registers for RMON/MIB
- MII/RMII Interface to the Physical Layer
- Integrated Physical Coding
- Direct Memory Access (DMA) Interface to External Memory
- Support for 3 Priority Queues
- 8 Kbytes Transmit Local Memory and 4 Kbytes Receive Local Memory (refer to [Table 39-4](#page-1006-0) for queue-specific sizes)
- Programmable Burst Length and Endianism for DMA
- Interrupt Generation to Signal Receive and Transmit Completion, Errors or Other Events
- Automatic Pad and Cyclic Redundancy Check (CRC) Generation on Transmitted Frames
- Automatic Discard of Frames Received with Errors
- Receive and Transmit IP, TCP and UDP Checksum Offload. Both IPv4 and IPv6 Packet Types Supported
- Address Checking Logic for Four Specific 48-bit Addresses, Four Type IDs, Promiscuous Mode, Hash Matching of Unicast and Multicast Destination Addresses and Wake-on-LAN
- Management Data Input/Output (MDIO) Interface for Physical Layer Management
- Support for Jumbo Frames up to 10240 Bytes
- Full Duplex Flow Control with Recognition of Incoming Pause Frames and Hardware Generation of Transmitted Pause Frames
- Half Duplex Flow Control by Forcing Collisions on Incoming Frames
- Support for 802.1Q VLAN Tagging with Recognition of Incoming VLAN and Priority Tagged Frames
- Support for 802.1Qbb Priority-based Flow Control
- Programmable Inter Packet Gap (IPG) Stretch
- Recognition of IEEE 1588 PTP Frames
- IEEE 1588 Timestamp Unit (TSU)
- Support for 802.1AS Timing and Synchronization

# **39.3 Block Diagram**

**Figure 39-1. Block Diagram**



# **39.4 Signal Interfaces**

The GMAC includes the following signal interfaces:

- Media interface supports MII/RMII and connects to the external PHY
- Management Data Input/Output (MDIO) connects to the external PHY for management
- Configuration interface
- System bus interface for direct memory access (DMA)
- GTSUCOMP signal for TSU timer count value comparison

## **Table 39-1. GMAC Connections to PHY in Different Modes**



<span id="page-996-0"></span>

#### **Note:**

# **39.5 Product Dependencies**

## **39.5.1 I/O Lines**

The pins used for interfacing the GMAC may be multiplexed with PIO lines. The programmer must first program the PIO Controller to assign the pins to their peripheral function. If I/O lines of the GMAC are not used by the application, they can be used for other purposes by the PIO Controller.

## **39.5.2 Power Management**

The GMAC is not continuously clocked. The user must first enable the GMAC clock in the Power Management Controller before using it.

#### **39.5.3 Interrupt Sources**

The GMAC interrupt line is connected to one of the internal sources of the interrupt controller. Using the GMAC interrupt requires prior programming of the interrupt controller.

The GMAC features 3 interrupt sources. Refer to the table "Peripheral Identifiers" in the section "Peripherals" for the interrupt numbers for GMAC priority queues.

# **39.6 Functional Description**

#### **39.6.1 Media Access Controller**

The Media Access Controller (MAC) transmit block takes data from FIFO, adds preamble and, if necessary, pad and frame check sequence (FCS). Both Half Duplex and Full Duplex Ethernet modes of operation are supported. When operating in Half Duplex mode, the MAC transmit block generates data according to the carrier sense multiple access with collision detect (CSMA/CD) protocol. The start of transmission is deferred if carrier sense (CRS) is active. If collision (COL) becomes active during transmission, a jam sequence is asserted and the transmission is retried after a random backoff. The CRS and COL signals have no effect in Full Duplex mode.

The MAC receive block checks for valid preamble, FCS, alignment and length, and presents received frames to the MAC address checking block and FIFO. Software can configure the GMAC to receive jumbo frames up to 10240 bytes. It can optionally strip CRC from the received frame prior to transfer to FIFO.

The address checker recognizes four specific 48-bit addresses, can recognize four different type ID values, and contains a 64-bit Hash register for matching multicast and unicast addresses as required. It can recognize the broadcast address of all ones and copy all frames. The MAC can also reject all frames that are not VLAN tagged and recognize Wake on LAN events.

The MAC receive block supports offloading of IP, TCP and UDP checksum calculations (both IPv4 and IPv6 packet types supported), and can automatically discard bad checksum frames.

The MAC replaces the timestamp field in PTP 1588 transmit sync frames to support One-Step Clock mode.

The MAC does one-step transparent clock residence time correction for PTP 1588 version 2 transmit sync frames.

<sup>1.</sup> Input only. GTXCK must be provided with a 25 MHz/50 MHz external crystal oscillator for MII / RMII interfaces, respectively.

# **39.6.2 1588 Timestamp Unit**

The timestamp unit (TSU) consists of a timer and registers to capture the time at which PTP event frames cross the message timestamp point. An interrupt is issued when a capture register is updated.

The 1588 timestamp unit (TSU) is implemented as a 94-bit timer.

The 48 upper bits [93:46] of the timer count seconds and are accessible in the [GMAC 1588 Timer Seconds High](#page-1149-0) [Register](#page-1149-0) (GMAC\_TSH) and [GMAC 1588 Timer Seconds Low Register](#page-1150-0) (GMAC\_TSL).

The 30 lower bits [45:16] of the timer count nanoseconds and are accessible in the [GMAC 1588 Timer Nanoseconds](#page-1151-0) [Register](#page-1151-0) (GMAC TN). The lowest 16 bits [15:0] of the timer count sub-nanoseconds and are accessible in the [GMAC](#page-1148-0) [1588 Timer Increment Sub-nanoseconds Register](#page-1148-0) (GMAC\_TISUBN).

The 46 lower bits roll over when they have counted to one second. The timer increments by a programmable period (to approximately 15.2 femtoseconds resolution) with each MCK period and can also be adjusted in 1 ns resolution (incremented or decremented) through APB register accesses.

The amount by which the timer increments each clock cycle is controlled by the Timer Increment registers (GMAC\_TI).

Bits 7:0 are the default increment value in nanoseconds and an additional 16 bits of sub-nanosecond resolution are available using the Timer Increment Subnanoseconds register (GMAC\_TISUBN).

If the rest of the register is written with zero, the timer increments by the value in [7:0], plus the value of GMAC\_TISUBN, at each clock cycle.

GMAC\_TISUBN allows a resolution of approximately 15 femtoseconds.

Bits 15:8 of GMAC\_TI is the alternative increment value in nanoseconds and bits 23:16 are the number of increments after which the alternative increment value is used. If 23:16 are zero, then the alternative increment value will never be used.

Taking the example of 10.2 MHz, there are 102 cycles every ten microseconds or 51 every five microseconds. So a timer with a 10.2 MHz clock source is constructed by incrementing by 98 ns for fifty cycles and then incrementing by 100 ns (98 × 50 + 100 = 5000). This is programmed by setting the 1588 Timer Increment register to 0x00326462.

For a 49.8 MHz clock source it would be 20 ns for 248 cycles followed by an increment of 40 ns (20  $\times$  248 + 40 = 5000) programmed as 0x00F82814.

Having eight bits for the "number of increments" field allows frequencies up to 50 MHz to be supported with 200 kHz resolution.

Without the alternative increment field, the period of the clock would be limited to an integer number of nanoseconds, resulting in supported clock frequencies of 8, 10, 20, 25, 40, 50, 100, 125, 200 and 250 MHz.

There are additional registers that capture the time at which PTP event frames are transmitted and received. An interrupt is issued when these registers are updated. The TSU timer count value can be compared to a programmable comparison value. For the comparison, the bits of the seconds value and the upper 22 bits of the nanoseconds value are used.

An interrupt can also be generated (if enabled) when the TSU timer count value and comparison value are equal, mapped to bit 29 of the Interrupt Status register.

A signal (GTSUCOMP) is provided to indicate when the TSU timer count value is equal to the comparison value stored in the TSU timer comparison value registers (0x0DC, 0x0E0, and 0x0E4).

The GTSUCOMP signal is internally routed to one Timer Counter (Refer to the section "Timer Counter (TC)").

## **Figure 39-2. GTSUCOMP Internal Connection**



# **39.6.3 Direct Memory Access Interface**

The GMAC DMA controller is connected to the MAC FIFO interface and provides a scatter-gather type capability for packet data storage.

The DMA implements packet buffering where dual-port memories are used to buffer multiple frames.

#### **39.6.3.1 Packet Buffer DMA**

- Easier to guarantee maximum line rate due to the ability to store multiple frames in the packet buffer, where the number of frames is limited by the amount of packet buffer memory and Ethernet frame size
- Full store and forward
- Support for Transmit TCP/IP checksum offload
- Support for priority queuing
- When a collision on the line occurs during transmission, the packet will be automatically replayed directly from the packet buffer memory rather than having to re-fetch through the system bus (full store and forward ONLY)
- Received error packets are automatically dropped before any of the packet is presented to the system bus (full store and forward ONLY), thus reducing system bus activity
- Supports manual RX packet flush capabilities
- Optional RX packet flush when there is lack of system bus resources

## **39.6.3.2 Receive Buffers**

Received frames, optionally including FCS, are written in receive buffers located in system memory. The receive buffer depth is programmable in the range of 64 bytes to 16 Kbytes through the DMA Configuration register. The default is 128 bytes.

The start location for each receive buffer is stored in system memory in a list of receive buffer descriptors at an address location pointed to by the receive buffer queue pointer. The base address for the receive buffer queue pointer is configured in software using the Receive Buffer Queue Base Address register.

Each list entry consists of two words. Each buffer descriptor (BD) word is defined as 32 bits.

The first is the address of the receive buffer and the second the receive status. If the length of a receive frame exceeds the buffer length, the status word for the used buffer is written with zeroes except for the "start of frame" bit, which is always set for the first buffer in a frame. Bit zero of the address field is written to 1 to show the buffer has been used. The receive buffer manager then reads the location of the next receive buffer and fills that with the next part of the received frame data. Receive buffers are filled until the frame is complete and the final buffer descriptor status word contains the complete frame status. Refer to the table below for details of the receive buffer descriptor list.

Each receive buffer start location is a word address. The start of the first buffer in a frame can be offset by up to three bytes, depending on the value written to bits 14 and 15 of the Network Configuration register. If the start location of the buffer is offset, the available length of the first buffer is reduced by the corresponding number of bytes.

# **Table 39-2. Receive Buffer Descriptor Entry**





To receive frames, the buffer descriptors must be initialized by writing an appropriate address to bits 31:2 in the first word of each list entry. Bit 0 must be written with zero. Bit 1 is the wrap bit and indicates the last entry in the buffer descriptor list.

The start location of the receive buffer descriptor list must be written with the receive buffer queue base address before reception is enabled (receive enable in the Network Control register). Once reception is enabled, any writes to the Receive Buffer Queue Base Address register are ignored. When read, it will return the current pointer position in the descriptor list, though this is only valid and stable when receive is disabled.

If the filter block indicates that a frame should be copied to memory, the receive data DMA operation starts writing data into the receive buffer. If an error occurs, the buffer is recovered.

The receive buffer queue pointer increments by two words after each buffer has been used. It re-initializes to the receive buffer queue base address if any descriptor has its wrap bit set.

As receive buffers are used, the receive buffer manager sets bit zero of the first word of the descriptor to logic one indicating the buffer has been used.

Software should search through the "used" bits in the buffer descriptors to find out how many frames have been received, checking the start of frame and end of frame bits.

To function properly, a 10/100 Ethernet system should have no excessive length frames or frames greater than 128 bytes with CRC errors. Collision fragments will be less than 128 bytes long, therefore it will be a rare occurrence to find a frame fragment in a receive buffer, when using the default value of 128 bytes for the receive buffers size.

When in packet buffer Full Store and Forward mode, only good received frames are written out of the DMA, so no fragments will exist in the system memory buffers due to MAC receiver errors. There is still the possibility of fragments due to DMA errors, for example used bit read on the second buffer of a multi-buffer frame.

If bit zero of the receive buffer descriptor is already set when the receive buffer manager reads the location of the receive buffer, then the buffer has been already used and cannot be used again until software has processed the frame and cleared bit zero. In this case, the "buffer not available" bit in the Receive Status register is set and an interrupt triggered. The Receive Resource Error statistics register is also incremented.

When the DMA is configured in the packet buffer Full Store and Forward mode, the user can optionally select whether received frames should be automatically discarded when no system bus buffer resource is available. This feature is selected via bit 24 of the DMA Configuration register (by default, the received frames are not automatically discarded). If this feature is off, then received packets will remain to be stored in the GMAC local memory packet buffer until the system memory buffer resource next becomes available. This may lead to an eventual packet buffer overflow if packets continue to be received when bit zero (used bit) of the receive buffer descriptor remains set. Note that after a used bit has been read, the receive buffer manager will re-read the location of the receive buffer descriptor every time a new packet is received. When the DMA is not configured in the packet buffer Full Store and Forward mode and a used bit is read, the frame currently being received will be automatically discarded.

When the DMA is configured in the packet buffer Full Store and Forward mode, a receive overrun condition occurs when the receive GMAC local memory packet buffer is full, or because the system bus returns an error. In all other modes, a receive overrun condition occurs when either the system bus was not granted quickly enough, or because of a system bus error, or because a new frame has been detected by the receive block, but the status update or write back for the previous frame has not yet finished. For a receive overrun condition, the receive overrun interrupt is asserted and the buffer currently being written is recovered. The next frame that is received whose address is recognized reuses the buffer.

In any packet buffer mode, a write to bit 18 of GMAC\_NCR forces a packet from the external SRAM-based receive packet buffer to be flushed. This feature is only acted upon when the DMA receive channel is not currently writing packet data out to system bus. If the DMA receive channel is active, a write to this bit is ignored.

## **39.6.3.3 Transmit Buffers**

Frames to transmit are stored in one or more transmit buffers located in system memory. Transmit frames can be between 1 and 16384 bytes long, so it is possible to transmit frames longer than the maximum length specified in the IEEE 802.3 standard. It should be noted that zero length buffers are allowed and that the maximum number of buffers permitted for each transmit frame is 128.

The start location for each transmit buffer is stored in memory in a list of transmit buffer descriptors at a location pointed to by the transmit buffer queue pointer. The base address for this queue pointer is set in software using the Transmit Buffer Queue Base Address register.

Each list entry consists of two words.

The first is the byte address of the transmit buffer and the second containing the transmit control and status. For the packet buffer DMA, the start location for each transmit buffer is a byte address, the bottom bits of the address being used to offset the start of the data from the data-word boundary (i.e., bits 2,1 and 0 are used to offset the address for 64-bit datapaths).

Frames can be transmitted with or without automatic CRC generation. If CRC is automatically generated, pad will also be automatically generated to take frames to a minimum length of 64 bytes. When CRC is not automatically generated (as defined in word 1 of the transmit buffer descriptor), the frame is assumed to be at least 64 bytes long and pad is not generated.

An entry in the transmit buffer descriptor list is described in the table below.

To transmit frames, the buffer descriptors must be initialized by writing an appropriate byte address to bits [31:0] in the first word of each descriptor list entry.

The second word of the transmit buffer descriptor is initialized with control information that indicates the length of the frame, whether or not the MAC is to append CRC and whether the buffer is the last buffer in the frame.

After transmission the status bits are written back to the second word of the first buffer along with the used bit. Bit 31 is the used bit which must be zero when the control word is read if transmission is to take place. It is written to one once the frame has been transmitted. Bits[29:20] indicate various transmit error conditions. Bit 30 is the wrap bit which can be set for any buffer within a frame. If no wrap bit is encountered the queue pointer continues to increment.

The Transmit Buffer Queue Base Address register can only be updated while transmission is disabled or halted; otherwise any attempted write will be ignored. When transmission is halted the transmit buffer queue pointer will maintain its value. Therefore when transmission is restarted the next descriptor read from the queue will be from immediately after the last successfully transmitted frame. while transmit is disabled (bit 3 of the Network Control register set low), the transmit buffer queue pointer resets to point to the address indicated by the Transmit Buffer Queue Base Address register. Note that disabling receive does not have the same effect on the receive buffer queue pointer.

Once the transmit queue is initialized, transmit is activated by writing to the transmit start bit (bit 9) of the Network Control register. Transmit is halted when a buffer descriptor with its used bit set is read, a transmit error occurs, or by writing to the transmit halt bit of the Network Control register. Transmission is suspended if a pause frame is received while the pause enable bit is set in the Network Configuration register. Rewriting the start bit while transmission is active is allowed. This is implemented with TXGO variable which is readable in the Transmit Status register at bit location 3. The TXGO variable is reset when:

- Transmit is disabled.
- A buffer descriptor with its ownership bit set is read.
- Bit 10, THALT, of the Network Control register is written.
- There is a transmit error such as too many retries or a transmit underrun.

To set TXGO, write TSTART to the bit 9 of the Network Control register. Transmit halt does not take effect until any ongoing transmit finishes.

If a used bit is read midway through transmission of a multi-buffer frame, this is treated as a transmit error. Transmission stops, GTXER is asserted and the FCS will be bad.

If transmission stops due to a transmit error or a used bit being read, transmission restarts from the first buffer descriptor of the frame being transmitted when the transmit start bit is rewritten.

#### **Table 39-3. Transmit Buffer Descriptor Entry**





## **39.6.3.4 DMA Bursting on the System Bus**

When performing data transfers, the system bus burst length used can be programmed using bits 4:0 of the DMA Configuration register.

When there is enough space and enough data to be transferred, the programmed fixed length bursts will be used. If there is not enough data or space available, for example when at the beginning or the end of a buffer, single type accesses are used.

The DMA will not terminate a fixed length burst early, unless an error condition occurs on the system bus or if receive or transmit are disabled in the Network Control register.

#### **39.6.3.5 DMA Packet Buffer**

The DMA uses packet buffers for both transmit and receive paths. This mode allows multiple packets to be buffered in both transmit and receive directions. This allows the DMA to withstand far greater access latencies on the system bus and make more efficient use of the system bus bandwidth.

Full packet buffering provides the possibility to:

- Discard packets with error on the receive path before they are partially written out of the DMA, thus saving system bus bandwidth and driver processing overhead,,
- Retry collided transmit frames from the buffer, thus saving system bus bandwidth,
- Implement transmit IP/TCP/UDP checksum generation offload.

With the packet buffers included, the structure of the GMAC data paths is shown in the figure below.

#### **Figure 39-3. Data Paths with Packet Buffers Included**



#### **39.6.3.6 Transmit Packet Buffer**

The transmitter packet buffer will continue attempting to fetch frame data from the system memory until the packet buffer itself is full, at which point it will attempt to maintain its full level.

To accommodate the status and statistics associated with each frame, three words per packet are reserved at the end of the packet data. If the packet is bad and requires to be dropped, the status and statistics are the only information held on that packet. Storing the status in the packet buffer memory is required in order to decouple the DMA interface of the buffer from the MAC interface, to update the MAC status/statistics and to generate interrupts in the order in which the packets that they represent were fetched from the system memory.

If any errors occur on the system bus while reading the transmit frame, the fetching of packet data from system memory is halted. The MAC transmitter continues to fetch packet data, thereby emptying the packet buffer and allowing any good non-errored frames to be transmitted successfully. Once these have been fully transmitted, the status/statistics for the errored frame will be updated and software will be informed via an interrupt that a system error occurred. This way, the error is reported in the correct packet order.

The transmit packet buffer will only attempt to read more frame data from the system bus when space is available in the packet buffer memory. If space is not available it must wait until the a packet fetched by the MAC completes transmission and is subsequently removed from the packet buffer memory. Note that if Full Store and Forward mode is active and if a single frame is fetched that is too large for the packet buffer memory, the frame is flushed and the DMA halted with an error status. This is because a complete frame must be written into the packet buffer before transmission can begin, and therefore the minimum packet buffer memory size should be chosen to satisfy the maximum frame to be transmitted in the application.

In Full Store and Forward mode, once the complete transmit frame is written into the packet buffer memory, a trigger is sent across to the MAC transmitter, which will then begin reading the frame from the packet buffer memory. Since the whole frame is present and stable in the packet buffer memory, an underflow of the transmitter is not possible. The frame is kept in the packet buffer until notification is received from the MAC that the frame data has either been successfully transmitted or can no longer be retransmitted (too many retries in half duplex mode). When this notification is received, the frame is flushed from memory to make room for a new frame to be fetched from the system memory.

In Half Duplex mode, the frame is kept in the packet buffer until notification is received from the MAC that the frame data has either been successfully transmitted or can no longer be retransmitted (too many retries in Half Duplex mode). When this notification is received, the frame is flushed from memory to make room for a new frame to be fetched from system memory.

In Full Duplex mode, the frame is removed from the packet buffer on the fly.

Other than underflow, the only MAC related errors that can occur are due to collisions during half duplex transmissions. When a collision occurs the frame still exists in the packet buffer memory so can be retried directly from there. Only once the MAC transmitter has failed to transmit after sixteen attempts is the frame finally flushed from the packet buffer.

## **39.6.3.7 Receive Packet Buffer**

The receive packet buffer stores frames from the MAC receiver along with their status and statistics. Frames with errors are flushed from the packet buffer memory, while good frames are pushed onto the DMA interface.

The receiver packet buffer monitors the FIFO write interface from the MAC receiver and translates the FIFO pushes into packet buffer writes. At the end of the received frame the status and statistics are buffered so that the information can be used when the frame is read out. When programmed in full store and forward mode, if the frame has an error the frame data is immediately flushed from the packet buffer memory allowing subsequent frames to utilise the freed up space. The status and statistics for bad frames are still used to update the GMAC registers.

To accommodate the status and statistics associated with each frame, three words per packet are reserved at the end of the packet data. If the packet is bad and requires to be dropped, the status and statistics are the only information held on that packet.

The receiver packet buffer will also detect a full condition so that an overflow condition can be detected. If this occurs, subsequent packets are dropped and a receive overflow interrupt is raised.

For Full Store and Forward, the DMA only begins packet fetches once the status and statistics for a frame are available. If the frame has a bad status due to a frame error, the status and statistics are passed on to the GMAC registers. If the frame has a good status, the information is used to read the frame from the packet buffer memory and burst onto the system bus using the DMA buffer management protocol. Once the last frame data has been transferred to the packet buffer, the status and statistics are updated to the GMAC registers.

#### <span id="page-1006-0"></span>**39.6.3.8 Priority Queueing in the DMA**

The DMA by default uses a single transmit and receive queue. This means the list of transmit/receive buffer descriptors point to data buffers associated with a single transmit/receive data stream. The GMAC can select up to 3 priority queues. Each queue has an independent list of buffer descriptors pointing to separate data streams.

The table below gives the memory size associated with each queue:

#### **Table 39-4. Queue Size**



In the transmit direction, higher priority queues are always serviced before lower priority queues, with Q0 as lowest priority and Q2 as highest priority. This strict priority scheme requires the user to ensure that high priority traffic is constrained so that lower priority traffic will have required bandwidth. The GMAC DMA will determine the next queue to service by initiating a sequence of buffer descriptor reads interrogating the ownership bits of each. The buffer descriptor corresponding to the highest priority queue is read first. As an example, if the ownership bit of this descriptor is set, then the DMA will progress to reading the 2nd highest priority queue's descriptor. If that ownership bit read of this lower priority queue is set, then the DMA will read the 3rd highest priority queue's descriptor. If all the descriptors return an ownership bit set, then a resource error has occurred, an interrupt is generated and transmission is automatically halted. Transmission can only be restarted by setting the START bit in the Network Control register. The GMAC DMA will need to identify the highest available queue to transmit from when the START bit in the Network Control register is written to and the TX is in a halted state, or when the last word of any packet has been fetched from system memory.

The GMAC transmit DMA maximizes the effectiveness of priority queuing by ensuring that high priority traffic be transmitted as early as possible after being fetched from the system bus. High priority traffic fetched from the system bus is pushed to the MAC layer, depending on traffic shaping being enabled and the associated credit value for that queue, before any lower priority traffic that may pre-exist in the transmit SRAM-based packet buffer. This is achieved by separating the transmit GMAC local memory packet buffer into regions, one region per queue. The size of each region determines the amount of memory space allocated per queue.

For each queue, there is an associated Transmit Buffer Queue Base Address register. For the lowest priority queue (or the only queue when only one queue is selected), the Transmit Buffer Queue Base Address is located at address 0x1C. For all other queues, the Transmit Buffer Queue Base Address registers are located at sequential addresses starting at address 0x440.

In the receive direction each packet is written to system memory data buffers in the order that it is received. For each queue, there is an independent set of receive buffers for each queue. There is therefore a separate Receive Buffer Queue Base Address register for each queue. For the lowest priority queue (or the only queue when only one queue is selected), the Receive Buffer Queue Base Address is located at address 0x18. For all other queues, the Receive Buffer Queue Base Address registers are located at sequential addresses starting at address 0x480. Every received packet will pass through a programmable screening algorithm which will allocate a particular queue to that frame. The user interface to the screeners is through two types of programmable registers:

- Screening Type 1 registers—The module features 4 Screening Type 1 registers (GMAC\_ST1RPQ). Screening Type 1 registers hold values to match against specific IP and UDP fields of the received frames. The fields matched against are DS (Differentiated Services field of IPv4 frames), TC (Traffic class field of IPv6 frames) and/or the UDP destination port.
- Screening Type 2 registers—The module features 8 Screening Type 2 registers (GMAC\_ST2RPQ). Screening Type 2 registers operate independently of Screening Type 1 registers and offer additional match capabilities. Screening Type 2 allows a screen to be configured that is the combination of all or any of the following comparisons:
- 1. An enable bit VLAN priority, VLANE. A VLAN priority match will be performed if the VLAN priority enable is set. The extracted priority field in the VLAN header is compared against VLANP in the GMAC\_ST2RPQ register itself.
- 2. An enable bit EtherType, ETHE. The EtherType field I2ETH in GMAC\_ST2RPQ maps to one of 4 EtherType match registers, GMAC\_ST2ER. The extracted EtherType is compared against GMAC\_ST2ER designated by this EtherType field.
- 3. An enable bit Compare A, COMPAE. This bit is associated with a Screening Type 2 Compare Word 0/1 register x, GMAC\_ST2CW0R/1R.
- 4. An enable bit Compare B, COMPBE. This bit is associated with a Screening Type 2 Compare Word 0/1 register x, GMAC\_ST2CW0R/1R.
- 5. An enable bit Compare C, COMPCE. This bit is associated with a Screening Type 2 Compare Word 0/1 register x, GMAC\_ST2CW0R/1R.

Each screener type has an enable bit, a match pattern and a queue number. If a received frame matches on an enabled Screening register, then the frame will be tagged with the queue value in the associated Screening register, and forwarded onto the DMA and subsequently into the external memory associated with that queue. If two screeners are matched, then the one which resides at the lowest register address will take priority so care must be taken on the selection of the screener location.

When the priority queuing feature is enabled, the number of interrupt outputs from the GMAC core is increased to match the number of supported queues. The number of Interrupt Status registers is increased by the same number. Only DMA related events are reported using the individual interrupt outputs, as the GMAC can relate these events to specific queues. All other events generated within the GMAC are reported in the interrupt associated with the lowest priority queue. For the lowest priority queue (or the only queue when only 1 queue is selected), the Interrupt Status register is located at address 0x24. For all other queues, the Interrupt Status register is located at sequential addresses starting at address 0x400.

**Note:**  The address matching is the first level of filtering. If there is a match, the screeners are the next level of filtering for routing the data to the appropriate queue. See [MAC Filtering Block](#page-1011-0) for more details.

The additional screening done by the functions Compare A, B, and C each have an enable bit and compare register field. COMPA, COMPB and COMPC in GMAC\_ST2RPQ are pointers to a configured offset (OFFSVAL), value (COMPVAL), and mask (MASKVAL). If enabled, the compare is true if the data at the offset into the frame, ANDed with MASKVAL, is equal to the value of COMPVAL ANDed with MASKVAL. A 16-bit word comparison is done. The byte at the offset number of bytes from the index start is compared to bits 7:0 of the configured COMPVAL and MASKVAL. The byte at the offset number of bytes + 1 from the index start is compared to bits 15:8 of the configured COMPVAL and MASKVAL.

The offset value in bytes, OFFSVAL, ranges from 0 to 127 bytes from either the start of the frame, the byte after the EtherType field, the byte after the IP header (IPv4 or IPv6) or the byte after the TCP/UDP header. Note the logic to decode the IP header or the TCP/UDP header is reused from the TCP/UDP/IP checksum offload logic and therefore has the same restrictions on use (the main limitation is that IP fragmentation is not supported). Refer to the Checksum Offload for IP, TCP and UDP section of this documentation for further details.

Compare A, B, and C use a common set of 24 GMAC\_ST2CW0R/1R registers, thus all COMPA, COMPB and COMPC fields in the registers GMAC\_ST2RPQ point to a single pool of 24 GMAC\_ST2CW0R/1R registers.

Note that Compare A, B and C together allow matching against an arbitrary 48 bits of data and so can be used to match against a MAC address.

All enabled comparisons are ANDed together to form the overall type 2 screening match.

## **39.6.4 MAC Transmit Block**

The MAC transmitter can operate in either Half Duplex or Full Duplex mode and transmits frames in accordance with the Ethernet IEEE 802.3 standard. In Half Duplex mode, the CSMA/CD protocol of the IEEE 802.3 specification is followed.

A small input buffer receives data through the FIFO interface which will extract data in 32-bit form. All subsequent processing prior to the final output is performed in bytes.

Transmit data can be output using the /RMII/MII interface.

Frame assembly starts by adding preamble and the start frame delimiter. Data is taken from the transmit FIFO interface a word at a time.

If necessary, padding is added to take the frame length to 60 bytes. CRC is calculated using an order 32-bit polynomial. This is inverted and appended to the end of the frame taking the frame length to a minimum of 64 bytes.
If the no CRC bit is set in the second word of the last buffer descriptor of a transmit frame, neither pad nor CRC are appended. The no CRC bit can also be set through the FIFO interface.

In Full Duplex mode (at all data rates), frames are transmitted immediately. Back to back frames are transmitted at least 96 bit times apart to guarantee the interframe gap.

In Half Duplex mode, the transmitter checks carrier sense. If asserted, the transmitter waits for the signal to become inactive, and then starts transmission after the interframe gap of 96 bit times. If the collision signal is asserted during transmission, the transmitter will transmit a jam sequence of 32 bits taken from the data register and then retry transmission after the backoff time has elapsed. If the collision occurs during either the preamble or Start Frame Delimiter (SFD), then these fields will be completed prior to generation of the jam sequence.

The backoff time is based on an XOR of the 10 least significant bits of the data coming from the transmit FIFO interface and a 10-bit pseudo random number generator. The number of bits used depends on the number of collisions seen. After the first collision 1 bit is used, then the second 2 bits and so on up to the maximum of 10 bits. All 10 bits are used above ten collisions. An error will be indicated and no further attempts will be made if 16 consecutive attempts cause collision. This operation is compliant with the description in Clause 4.2.3.2.5 of the IEEE 802.3 standard which refers to the truncated binary exponential backoff algorithm.

In 10/100 mode, both collisions and late collisions are treated identically, and backoff and retry will be performed up to 16 times. This condition is reported in the transmit buffer descriptor word 1 (late collision, bit 26) and also in the Transmit Status register (late collision, bit 7). An interrupt can also be generated (if enabled) when this exception occurs, and bit 5 in the Interrupt Status register will be set.

In all modes of operation, if the transmit DMA underruns, a bad CRC is automatically appended using the same mechanism as jam insertion and the GTXER signal is asserted. For a properly configured system this should never occur ; it is also impossible if configured to use the DMA with packet buffers, as the complete frame is buffered in local packet buffer memory.

When bit 28 is set in the Network Configuration register, the Inter Packet Gap (IPG) may be stretched beyond 96 bits depending on the length of the previously transmitted frame and the value written to the IPG Stretch register (GMAC\_IPGS). The least significant 8 bits of the IPG Stretch register multiply the previous frame length (including preamble). The next significant 8 bits (+1 so as not to get a divide by zero) divide the frame length to generate the IPG. IPG stretch only works in Full Duplex mode and when bit 28 is set in the Network Configuration register. The IPG Stretch register cannot be used to shrink the IPG below 96 bits.

# **39.6.5 Transmit Scheduling Algorithm**

# **39.6.5.1 Introduction**

The transmit scheduler is responsible for selecting the next queue to be serviced. One of the algorithms can be configured for each queue.

# **39.6.5.2 802.1Qav Support - Credit-based Shaping**

A credit-based shaping algorithm is available on the two highest priority queues and is defined in the standard 802.1Qav: Forwarding and Queuing Enhancements for Time-Sensitive Streams. This allows traffic on these queues to be limited and to allow other queues to transmit.

Traffic shaping is enabled via the CBS (Credit Based Shaping) Control register. This enables a counter which stores the amount of transmit 'credit', measured in bytes that a particular queue has. A queue may only transmit if it has non-negative credit. If a queue has data to send, but is held off from doing as another queue is transmitting, then credit will accumulate in the credit counter at the rate defined in the IdleSlope register (GMAC\_CBSISQx) for that queue.

**portTransmitRate** is the transmission rate, in bits per second, that the underlying MAC service that supports transmission through the Port provides. The value of this parameter is determined by the operation of the MAC.

**IdleSlope** is the rate of change of increasing credit when waiting to transmit and must be less than the value of the portTransmitRate.

The max value of IdleSlope (or sendSlope) is (portTransmitRate / bits\_per\_MII\_Clock).

In case of 100Mbps, maximum IdleSlope =  $(100Mbps / 4) = 0x17D7840$ .

When this queue is transmitting, the credit counter is decremented at the rate of sendSlope, which is defined as (portTransmitRate - IdleSlope). A queue can accumulate negative credit when transmitting which will hold off any other transfers from that queue until credit returns to a non-negative value. No transfers are halted when a queue's credit becomes negative; it will accumulate negative credit until the transfer completes.

The highest priority queue always has priority regardless of which queue has the most credit.

# **39.6.5.3 Fixed Priority**

Any of the active queues can be selected as fixed priority and this is the default mode of operation for all queues. The queue index is used as the priority, where a higher index will have a higher priority than a lower index. The scheduler will always attempt to transmit from fixed priority queues with the highest priority (i.e. a fixed priority queue with a high queue index will always take precedence over a priority queue with a lower index).

# **39.6.5.4 Deficit Weighted Round Robin (DWRR)**

Any of the active queues can be selected as DWRR. If DWRR is required, then at least two of the active queues must be selected as DWRR. It must not be used in conjunction with Enhanced Transmission Selection (ETS).

A DWRR enabled queue has lower priority than a fixed priority queue with a higher index.

A DWRR enabled queue has lower priority than a CBS enabled queue.

The DWRR algorithm works by scanning all non-empty queues in sequence. Each queue is allocated a 'deficit counter' and an 8-bit weighting (or quantum) value. The value of the deficit counter is the maximum number of bytes that can be sent at the current time.

If the deficit counter of the scanned queue is greater than the length of the packet waiting for transmission, then the packet will be transmitted and the value of the deficit counter is decremented by the packet size. If it is not greater, the scheduler will skip to the next DWRR enabled queue.

If there is insufficient credit to transmit, the queue is simply skipped.

If the queue is empty, the value of the deficit counter is reset to 0.

If all queues have insufficient credit then each tx\_clk cycle every queue's deficit counter is incremented by its quantum value until a queue's deficit counter obtains sufficient credit to transmit its first queued frame. The higher the quantum value chosen the quicker deficit counter will reach the required value.

If all DWRR queues have the same weighting, then all queues will be granted the same overall bandwidth. The weighting value is stored in four programmable registers starting at offset 0x590.

**Note:**  If fixed priority queues are to be used in conjunction with DWRR, the fixed priority queues must be at a higher index value than the DWRR queues. A consequence of this is that the enabled DWRR queues must form a contiguous set of queues starting from queue 0.

If CBS is also used in conjunction with DWRR, the DWRR queues will share the remaining bandwidth after the CBS allocation has been deducted.

# **39.6.5.5 Enhanced Transmission Selection (ETS)**

The ETS algorithm is defined in IEEE 802.1Qaz: Enhanced Transmission Selection for Bandwidth Sharing between Traffic and allows traffic on specific queues to be bandwidth-limited. Any of the active queues can be selected as ETS. If ETS is required, then at least two of the active queues should be selected as ETS. It must not be used in conjunction with DWRR.

An ETS-enabled queue has lower priority than a CBS-enabled queue or a fixed priority queue with a higher index.

For each ETS-enabled queue, the bandwidth requirement must be configured for each queue as a percentage of total bandwidth (an 8-bit register is used and the sum of values programmed should not exceed decimal 100). This will be the maximum bandwidth to be granted to that queue. The actual scheduling algorithm operates in a round-robin style from lowest indexed queues up to the highest indexed queue in sequence. The bandwidth allocation percentage is stored in programmable registers starting at offset 0x590 – these are the same registers used for DWRR.

If CBS is also used in conjunction with ETS, the sum of the ETS queue percentages should equal the remaining bandwidth after the CBS allocation has been deducted.

Transmit cut-thru must not be enabled if the transmit scheduler is used.

# **39.6.6 MAC Receive Block**

All processing within the MAC receive block is implemented using a 16-bit data path. The MAC receive block checks for valid preamble, FCS, alignment and length, presents received frames to the FIFO interface and stores the frame destination address for use by the address checking block.

If, during the frame reception, the frame is found to be too long, a bad frame indication is sent to the FIFO interface. The receiver logic ceases to send data to memory as soon as this condition occurs.

At end of frame reception the receive block indicates to the DMA block whether the frame is good or bad. The DMA block will recover the current receive buffer if the frame was bad.

Ethernet frames are normally stored in DMA memory complete with the FCS. Setting the FCS remove bit in the network configuration (bit 17) causes frames to be stored without their corresponding FCS. The reported frame length field is reduced by four bytes to reflect this operation.

The receive block signals to the register block to increment the alignment, CRC (FCS), short frame, long frame, jabber or receive symbol errors when any of these exception conditions occur.

If bit 26 is set in the network configuration, CRC errors will be ignored and CRC errored frames will not be discarded, though the Frame Check Sequence Errors statistic register will still be incremented. Additionally, if not enabled for Jumbo Frames mode, then bit 13 of the receiver descriptor word 1 will be updated to indicate the FCS validity for the particular frame. This is useful for applications such as EtherCAT, where individual frames with FCS errors must be identified.

Received frames can be checked for length field error by setting the Length Field Error Frame Discard bit of the Network Configuration register (bit 16). When this bit is set, the receiver compares a frame's measured length with the length field (bytes 13 and 14) extracted from the frame. The frame is discarded if the measured length is shorter. This checking procedure is for received frames between 64 bytes and 1518 bytes in length.

Each discarded frame is counted in the 10-bit Length Field Frame Error statistics register. Frames where the length field is greater than or equal to 0x0600 hex will not be checked.

# **39.6.7 Checksum Offload for IP, TCP and UDP**

The GMAC can be programmed to perform IP, TCP and UDP checksum offloading in both receive and transmit directions, which is enabled by setting bit 24 in the Network Configuration register for receive and bit 11 in the DMA Configuration register for transmit.

IPv4 packets contain a 16-bit checksum field, which is the 16-bit 1's complement of the 1's complement sum of all 16-bit words in the header. TCP and UDP packets contain a 16-bit checksum field, which is the 16-bit 1's complement of the 1's complement sum of all 16-bit words in the header, the data and a conceptual IP pseudo header.

To calculate these checksums in software requires each byte of the packet to be processed. For TCP and UDP this can use a large amount of processing power. Offloading the checksum calculation to hardware can result in significant performance improvements.

For IP, TCP or UDP checksum offload to be useful, the operating system containing the protocol stack must be aware that this offload is available so that it can make use of the fact that the hardware can either generate or verify the checksum.

# **39.6.7.1 Receiver Checksum Offload**

When receive checksum offloading is enabled in the GMAC, the IPv4 header checksum is checked as per RFC 791, where the packet meets the following criteria:

- If present, the VLAN header must be four octets long and the CFI bit must not be set.
- Encapsulation must be RFC 894 Ethernet Type Encoding or RFC 1042 SNAP Encoding.
- IPv4 packet
- IP header is of a valid length

The GMAC also checks the TCP checksum as per RFC 793, or the UDP checksum as per RFC 768, if the following criteria are met:

- IPv4 or IPv6 packet
- Good IP header checksum (if IPv4)
- No IP fragmentation
- TCP or UDP packet

When an IP, TCP or UDP frame is received, the receive buffer descriptor gives an indication if the GMAC was able to verify the checksums. There is also an indication if the frame had SNAP encapsulation. These indication bits will replace the type ID match indication bits when the receive checksum offload is enabled. For details of these indication bits, refer to [Receive Buffer Descriptor Entry.](#page-999-0)

If any of the checksums are verified as incorrect by the GMAC, the packet is discarded and the appropriate statistics counter incremented.

# **39.6.7.2 Transmitter Checksum Offload**

The transmitter checksum offload is only available if the full store and forward mode is enabled. This is because the complete frame to be transmitted must be read into the packet buffer memory before the checksum can be calculated and written back into the headers at the beginning of the frame.

Transmitter checksum offload is enabled by setting bit [11] in the DMA Configuration register. When enabled, it will monitor the frame as it is written into the transmitter packet buffer memory to automatically detect the protocol of the frame. Protocol support is identical to the receiver checksum offload.

For transmit checksum generation and substitution to occur, the protocol of the frame must be recognized and the frame must be provided without the FCS field, by making sure that bit [16] of the transmit descriptor word 1 is clear. If the frame data already had the FCS field, this would be corrupted by the substitution of the new checksum fields.

If these conditions are met, the transmit checksum offload engine will calculate the IP, TCP and UDP checksums as appropriate. Once the full packet is completely written into packet buffer memory, the checksums will be valid and the relevant memory locations will be updated for the new checksum fields as per standard IP/TCP and UDP packet structures.

If the transmitter checksum engine is prevented from generating the relevant checksums, bits [22:20] of the transmitter DMA writeback status will be updated to identify the reason for the error. Note that the frame will still be transmitted but without the checksum substitution, as typically the reason that the substitution did not occur was that the protocol was not recognized.

# **39.6.8 MAC Filtering Block**

The filter block determines which frames should be written to the FIFO interface and on to the DMA.

Whether a frame is passed depends on what is enabled in the Network Configuration register, the contents of the specific address, type and Hash registers and the frame's destination address and type field.

If bit 25 of the Network Configuration register is not set, a frame will not be copied to memory if the GMAC is transmitting in half duplex mode at the time a destination address is received.

Ethernet frames are transmitted a byte at a time, least significant bit first. The first six bytes (48 bits) of an Ethernet frame make up the destination address. The first bit of the destination address, which is the LSB of the first byte of the frame, is the group or individual bit. This is one for multicast addresses and zero for unicast. The all ones address is the broadcast address and a special case of multicast.

The GMAC supports recognition of four specific addresses. Each specific address requires two registers, Specific Address Bottom register and Specific Address Top register. Specific Address Bottom register stores the first four bytes of the destination address and Specific Address Top register contains the last two bytes. The addresses stored can be specific, group, local or universal.

The destination address of received frames is compared against the data stored in the Specific Address registers once they have been activated. The addresses are deactivated at reset or when their corresponding Specific Address Bottom register is written. They are activated when Specific Address Top register is written. If a receive frame address matches an active address, the frame is written to the FIFO interface and on to DMA memory.

Frames may be filtered using the type ID field for matching. Four type ID registers exist in the register address space and each can be enabled for matching by writing a one to the MSB (bit 31) of the respective register. When a frame is received, the matching is implemented as an OR function of the various types of match.

The contents of each type ID register (when enabled) are compared against the length/type ID of the frame being received (e.g., bytes 13 and 14 in non-VLAN and non-SNAP encapsulated frames) and copied to memory if a match is found. The encoded type ID match bits (Word 0, Bit 22 and Bit 23) in the receive buffer descriptor status are set indicating which type ID register generated the match, if the receive checksum offload is disabled.

The reset state of the type ID registers is zero, hence each is initially disabled.

The following example illustrates the use of the address and type ID match registers for a MAC address of 21:43:65:87:A9:CB:



# **Note:**

1. Contains the address of the transmitting device.

The sequence above shows the beginning of an Ethernet frame. Byte order of transmission is from top to bottom as shown. For a successful match to specific address 1, the following address matching registers must be set up:

- Specific Address 1 Bottom register (GMAC\_SAB1) (Address 0x088) 0x87654321
- Specific Address 1 Top register (GMAC\_SAT1) (Address 0x08C) 0x0000CBA9

For a successful match to the type ID, the following Type ID Match 1 register must be set up:

• Type ID Match 1 register (GMAC\_TIDM1) (Address 0x0A8) 0x80004321

# **39.6.9 Broadcast Address**

Frames with the broadcast address of 0xFFFFFFFFFFFF are stored to memory only if the 'no broadcast' bit in the Network Configuration register is set to zero.

# **39.6.10 Hash Addressing**

The hash address register is 64 bits long and takes up two locations in the memory map. The least significant bits are stored in Hash Register Bottom and the most significant bits in Hash Register Top.

The unicast hash enable and the multicast hash enable bits in the Network Configuration register enable the reception of hash matched frames. The destination address is reduced to a 6-bit index into the 64-bit Hash register using the following hash function: The hash function is an XOR of every sixth bit of the destination address.



hash\_index[02] = da[02] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44] hash\_index[01] = da[01] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43] hash\_index[00] = da[00] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]  $da[0]$ 

represents the least significant bit of the first byte received, that is, the multicast/unicast indicator, and  $da[47]$ represents the most significant bit of the last byte received.

If the hash index points to a bit that is set in the Hash register then the frame will be matched according to whether the frame is multicast or unicast.

A multicast match will be signalled if the multicast hash enable bit is set,  $da[0]$  is logic 1 and the hash index points to a bit set in the Hash register.

A unicast match will be signalled if the unicast hash enable bit is set,  $da[0]$  is logic 0 and the hash index points to a bit set in the Hash register.

To receive all multicast frames, the Hash register should be set with all ones and the multicast hash enable bit should be set in the Network Configuration register.

# **39.6.11 Copy all Frames (Promiscuous Mode)**

If the Copy All Frames bit is set in the Network Configuration register then all frames except those that are too long, too short, have FCS errors or have GRXER asserted during reception will be copied to memory. Frames with FCS errors will be copied if bit 26 is set in the Network Configuration register.

# **39.6.12 Disable Copy of Pause Frames**

Pause frames can be prevented from being written to memory by setting the disable copying of pause frames control bit 23 in the Network Configuration register. When set, pause frames are not copied to memory regardless of the Copy All Frames bit, whether a hash match is found, a type ID match is identified or if a destination address match is found.

# **39.6.13 VLAN Support**

The following table describes an Ethernet encoded 802.1Q VLAN tag.

#### **Table 39-5. 802.1Q VLAN Tag**



The VLAN tag is inserted at the 13th byte of the frame adding an extra four bytes to the frame. To support these extra four bytes, the GMAC can accept frame lengths up to 1536 bytes by setting bit 8 in the Network Configuration register.

If the VID (VLAN identifier) is null (0x000) this indicates a priority-tagged frame.

The following bits in the receive buffer descriptor status word give information about VLAN tagged frames:-

- Bit 21 set if receive frame is VLAN tagged (i.e., type ID of 0x8100).
- Bit 20 set if receive frame is priority tagged (i.e., type ID of 0x8100 and null VID). (If bit 20 is set, bit 21 will be set also.)
- Bit 19, 18 and 17 set to priority if bit 21 is set.
- Bit 16 set to CFI if bit 21 is set.

The GMAC can be configured to reject all frames except VLAN tagged frames by setting the discard non-VLAN frames bit in the Network Configuration register.

# **39.6.14 Wake on LAN Support**

The receive block supports Wake on LAN by detecting the following events on incoming receive frames:

- Magic packet
- Address Resolution Protocol (ARP) request to the device IP address
- Specific address 1 filter match
- Multicast hash filter match

These events can be individually enabled through bits [19:16] of the Wake on LAN register. Also, for Wake on LAN detection to occur, receive enable must be set in the Network Control register, however a receive buffer does not have to be available.

In case of an ARP request, specific address 1 or multicast filter events will occur even if the frame is errored. For magic packet events, the frame must be correctly formed and error free.

A magic packet event is detected if all of the following are true:

- Magic packet events are enabled through bit 16 of the Wake on LAN register
- The frame's destination address matches specific address 1
- The frame is correctly formed with no errors
- The frame contains at least 6 bytes of 0xFF for synchronization
- There are 16 repetitions of the contents of Specific Address 1 register immediately following the synchronization

An ARP request event is detected if all of the following are true:

- ARP request events are enabled through bit 17 of the Wake on LAN register
- Broadcasts are allowed by bit 5 in the Network Configuration register
- The frame has a broadcast destination address (bytes 1 to 6)
- The frame has a type ID field of 0x0806 (bytes 13 and 14)
- The frame has an ARP operation field of 0x0001 (bytes 21 and 22)
- The least significant 16 bits of the frame's ARP target protocol address (bytes 41 and 42) match the value programmed in bits[15:0] of the Wake on LAN register

The decoding of the ARP fields adjusts automatically if a VLAN tag is detected within the frame. The reserved value of 0x0000 for the Wake on LAN target address value will not cause an ARP request event, even if matched by the frame.

A specific address 1 filter match event will occur if all of the following are true:

- Specific address 1 events are enabled through bit 18 of the Wake on LAN register
- The frame's destination address matches the value programmed in the Specific Address 1 registers

A multicast filter match event will occur if all of the following are true:

- Multicast hash events are enabled through bit 19 of the Wake on LAN register
- Multicast hash filtering is enabled through bit 6 of the Network Configuration register
- The frame destination address matches against the multicast hash filter
- The frame destination address is not a broadcast

# **39.6.15 IEEE 1588 Support**

IEEE 1588 is a standard for precision time synchronization in local area networks. It works with the exchange of special Precision Time Protocol (PTP) frames. The PTP messages can be transported over IEEE 802.3/Ethernet, over Internet Protocol Version 4 or over Internet Protocol Version 6 as described in the annex of IEEE P1588.D2.1.

The GMAC indicates the message timestamp point (asserted on the start packet delimiter and de-asserted at end of frame) for all frames and the passage of PTP event frames (asserted when a PTP event frame is detected and de-asserted at end of frame).

IEEE 802.1AS is a subset of IEEE 1588. One difference is that IEEE 802.1AS uses the Ethernet multicast address 0180C200000E for sync frame recognition whereas IEEE 1588 does not. GMAC is designed to recognize sync frames with both IEEE 802.1AS and IEEE 1588 addresses and so can support both 1588 and 802.1AS frame recognition simultaneously.

Synchronization between host and client clocks is a two-stage process.

First, the offset between the host and client clocks is corrected by the host sending a sync frame to the client with a follow-up frame containing the exact time the sync frame was sent. Hardware assist modules at the host and client

side detect exactly when the sync frame was sent by the host and received by the client. The client then corrects its clock to match the host clock.

Second, the transmission delay between the host and client is corrected. The client sends a delay request frame to the host which sends a delay response frame in reply. Hardware assist modules at the host and client side detect exactly when the delay request frame was sent by the client and received by the host. The client now has enough information to adjust its clock to account for delay. For example, if the client was assuming zero delay, the actual delay will be half the difference between the transmit and receive time of the delay request frame (assuming equal transmit and receive times) because the client clock will be lagging the host clock by the delay time already.

The timestamp is taken when the message timestamp point passes the clock timestamp point. This can generate an interrupt if enabled (GMAC\_IER). However, MAC Filtering configuration is needed to actually 'copy' the message to memory. For Ethernet, the message timestamp point is the SFD and the clock timestamp point is the MII interface. (The IEEE 1588 specification refers to sync and delay\_req messages as event messages as these require timestamping. These events are captured in the registers GMAC\_EFTx and GMAC\_EFRx, respectively. Follow up, delay response and management messages do not require timestamping and are referred to as general messages.)

1588 version 2 defines two additional PTP event messages. These are the peer delay request (Pdelay\_Req) and peer delay response (Pdelay Resp) messages. These events are captured in the registers GMAC\_PEFTx and GMAC\_PEFRx, respectively. These messages are used to calculate the delay on a link. Nodes at both ends of a link send both types of frames (regardless of whether they contain a host or client clock). The Pdelay Resp message contains the time at which a Pdelay\_Req was received and is itself an event message. The time at which a Pdelay Resp message is received is returned in a Pdelay Resp\_Follow\_Up message.

1588 version 2 introduces transparent clocks of which there are two kinds, peer-to-peer (P2P) and end-to-end (E2E). Transparent clocks measure the transit time of event messages through a bridge and amend a correction field within the message to allow for the transit time. P2P transparent clocks additionally correct for the delay in the receive path of the link using the information gathered from the peer delay frames. With P2P transparent clocks delay req messages are not used to measure link delay. This simplifies the protocol and makes larger systems more stable.

The GMAC recognizes four different encapsulations for PTP event messages:

- 1. 1588 version 1 (UDP/IPv4 multicast)
- 2. 1588 version 2 (UDP/IPv4 multicast)
- 3. 1588 version 2 (UDP/IPv6 multicast)
- 4. 1588 version 2 (Ethernet multicast)

# **Table 39-6. Example of Sync Frame in 1588 Version 1 Format**



# **SAMA5D2 Series Ethernet MAC (GMAC)**



# **Table 39-7. Example of Delay Request Frame in 1588 Version 1 Format**



For 1588 version 1 messages, sync and delay request frames are indicated by the GMAC if the frame type field indicates TCP/IP, UDP protocol is indicated, the destination IP address is 224.0.1.129/130/131 or 132, the destination UDP port is 319 and the control field is correct.

The control field is 0x00 for sync frames and 0x01 for delay request frames.

For 1588 version 2 messages, the type of frame is determined by looking at the message type field in the first byte of the PTP frame. Whether a frame is version 1 or version 2 can be determined by looking at the version PTP field in the second byte of both version 1 and version 2 PTP frames.

In version 2 messages sync frames have a message type value of 0x0, delay req have 0x1, Pdelay Req have 0x2 and Pdelay\_Resp have 0x3.

# **Table 39-8. Example of Sync Frame in 1588 Version 2 (UDP/IPv4) Format**





# **Table 39-9. Example of Pdelay\_Req Frame in 1588 Version 2 (UDP/IPv4) Format**



# **Table 39-10. Example of Sync Frame in 1588 Version 2 (UDP/IPv6) Format**





**Table 39-11. Example of Pdelay\_Resp Frame in 1588 Version 2 (UDP/IPv6) Format**



For the multicast address 011B19000000 sync and delay request frames are recognized depending on the message type field, 00 for sync and 01 for delay request.

# **Table 39-12. Example of Sync Frame in 1588 Version 2 (Ethernet Multicast) Format**



Pdelay request frames need a special multicast address so they can pass through ports blocked by the spanning tree protocol. For the multicast address 0180C200000E sync, Pdelay\_Req and Pdelay\_Resp frames are recognized depending on the message type field, 00 for sync, 02 for pdelay request and 03 for pdelay response.

# **Table 39-13. Example of Pdelay\_Req Frame in 1588 Version 2 (Ethernet Multicast) Format**



# **39.6.16 MAC 802.3 Pause Frame Support**

**Note:**  See Clause 31, and Annex 31A and 31B of the IEEE standard 802.3 for a full description of MAC 802.3 pause operation.

The following table shows the start of a MAC 802.3 pause frame.

#### **Table 39-14. Start of an 802.3 Pause Frame**



The GMAC supports both hardware controlled pause of the transmitter, upon reception of a pause frame, and hardware generated pause frame transmission.

#### **39.6.16.1 802.3 Pause Frame Reception**

Bit 13 of the Network Configuration register is the pause enable control for reception. If this bit is set, transmission pauses if a non zero pause quantum frame is received.

If a valid pause frame is received, then the Pause Time register is updated with the new frame's pause time, regardless of whether a previous pause frame is active or not. An interrupt (either bit 12 or bit 13 of the Interrupt Status register) is triggered when a pause frame is received, but only if the interrupt has been enabled (bit 12 and bit 13 of the Interrupt Mask register). Pause frames received with non zero quantum are indicated through the interrupt bit 12 of the Interrupt Status register. Pause frames received with zero quantum are indicated on bit 13 of the Interrupt Status register.

Once the Pause Time register is loaded and the frame currently being transmitted has been sent, no new frames are transmitted until the pause time reaches zero. The loading of a new pause time, and hence the pausing of transmission, only occurs when the GMAC is configured for full duplex operation. If the GMAC is configured for half duplex there will be no transmission pause, but the pause frame received interrupt will still be triggered. A valid pause frame is defined as having a destination address that matches either the address stored in Specific Address 1 register or if it matches the reserved address of 0x0180C2000001. It must also have the MAC control frame type ID of 0x8808 and have the pause opcode of 0x0001.

Pause frames that have frame check sequence (FCS) or other errors will be treated as invalid and will be discarded. 802.3 Pause frames that are received after Priority-based Flow Control (PFC) has been negotiated will also be discarded. Valid pause frames received will increment the Pause Frames Received statistic register.

The Pause Time register decrements every 512 bit times once transmission has stopped. For test purposes, the retry test bit can be set (bit 12 in the Network Configuration register) which causes the Pause Time register to decrement every GTXCK cycle once transmission has stopped.

The interrupt (bit 13 in the Interrupt Status register) is asserted whenever the Pause Time register decrements to zero (assuming it has been enabled by bit 13 in the Interrupt Mask register). This interrupt is also set when a zero quantum pause frame is received.

# **39.6.16.2 802.3 Pause Frame Transmission**

Automatic transmission of pause frames is supported through the transmit pause frame bits of the Network Control register. If either bit 11 or bit 12 of the Network Control register is written with logic 1, an 802.3 pause frame will be transmitted, providing full duplex is selected in the Network Configuration register and the transmit block is enabled in the Network Control register.

Pause frame transmission will happen immediately if transmit is inactive or if transmit is active between the current frame and the next frame due to be transmitted.

Transmitted pause frames comprise the following:

- A destination address of 01-80-C2-00-00-01
- A source address taken from Specific Address 1 register
- A type ID of 88-08 (MAC control frame)
- A pause opcode of 00-01
- A Pause Quantum register
- Fill of 00 to take the frame to minimum frame length
- Valid FCS

The pause quantum used in the generated frame will depend on the trigger source for the frame as follows:

- If bit 11 is written with a one, the pause quantum will be taken from the Transmit Pause Quantum register. The Transmit Pause Quantum register resets to a value of 0xFFFF giving maximum pause quantum as default.
- If bit 12 is written with a one, the pause quantum will be zero.

After transmission, a pause frame transmitted interrupt will be generated (bit 14 of the Interrupt Status register) and only the statistics register Pause Frames Transmitted is incremented.

Pause frames can also be transmitted by the MAC using normal frame transmission methods.

# **39.6.17 MAC PFC Priority-based Pause Frame Support**

**Note:**  Refer to the 802.1Qbb standard for a full description of priority-based pause operation.

The following table shows the start of a Priority-based Flow Control (PFC) pause frame.

#### **Table 39-15. Start of a PFC Pause Frame**



The GMAC supports PFC priority-based pause transmission and reception. Before PFC pause frames can be received, bit 16 of the Network Control register must be set.

#### **39.6.17.1 PFC Pause Frame Reception**

The ability to receive and decode priority-based pause frames is enabled by setting bit 16 of the Network Control register. When this bit is set, the GMAC will match either classic 802.3 pause frames or PFC priority-based pause frames. Once a priority-based pause frame has been received and matched, then from that moment on the GMAC will only match on priority-based pause frames (this is an 802.1Qbb requirement, known as PFC negotiation). Once priority-based pause has been negotiated, any received 802.3x format pause frames will not be acted upon.

If a valid priority-based pause frame is received then the GMAC will decode the frame and determine which, if any, of the eight priorities require to be paused. Up to eight Pause Time registers are then updated with the eight pause times extracted from the frame regardless of whether a previous pause operation is active or not. An interrupt (either bit 12 or bit 13 of the Interrupt Status register) is triggered when a pause frame is received, but only if the interrupt has been enabled (bit 12 and bit 13 of the Interrupt Mask register). Pause frames received with non zero quantum are indicated through the interrupt bit 12 of the Interrupt Status register. Pause frames received with zero quantum are indicated on bit 13 of the Interrupt Status register. The loading of a new pause time only occurs when the GMAC is configured for full duplex operation. If the GMAC is configured for half duplex, the pause time counters will not be loaded, but the pause frame received interrupt will still be triggered. A valid pause frame is defined as having a destination address that matches either the address stored in Specific Address 1 register or if it matches the reserved address of 0x0180C2000001. It must also have the MAC control frame type ID of 0x8808 and have the pause opcode of 0x0101.

Pause frames that have frame check sequence (FCS) or other errors will be treated as invalid and will be discarded. Valid pause frames received will increment the Pause Frames Received Statistic register.

The Pause Time registers decrement every 512 bit times immediately following the PFC frame reception. For test purposes, the retry test bit can be set (bit 12 in the Network Configuration register) which causes the Pause Time register to decrement every GRXCK cycle once transmission has stopped.

The interrupt (bit 13 in the Interrupt Status register) is asserted whenever the Pause Time register decrements to zero (assuming it has been enabled by bit 13 in the Interrupt Mask register). This interrupt is also set when a zero quantum pause frame is received.

# **39.6.17.2 PFC Pause Frame Transmission**

Automatic transmission of pause frames is supported through the transmit priority-based pause frame bit of the Network Control register. If bit 17 of the Network Control register is written with logic 1, a PFC pause frame will be transmitted providing full duplex is selected in the Network Configuration register and the transmit block is enabled in the Network Control register. When bit 17 of the Network Control register is set, the fields of the priority-based pause frame will be built using the values stored in the Transmit PFC Pause register.

Pause frame transmission will happen immediately if transmit is inactive or if transmit is active between the current frame and the next frame due to be transmitted.

Transmitted pause frames comprise the following:

- A destination address of 01-80-C2-00-00-01
- A source address taken from Specific Address 1 register
- A type ID of 88-08 (MAC control frame)
- A pause opcode of 01-01
- A priority enable vector taken from Transmit PFC Pause register
- 8 Pause Quantum registers
- Fill of 00 to take the frame to minimum frame length
- Valid FCS

The Pause Quantum registers used in the generated frame will depend on the trigger source for the frame as follows:

- If bit 17 of the Network Control register is written with a one, then the priority enable vector of the priority-based pause frame will be set equal to the value stored in the Transmit PFC Pause register [7:0]. For each entry equal to zero in the Transmit PFC Pause register [15:8], the pause quantum field of the pause frame associated with that entry will be taken from the Transmit Pause Quantum register. For each entry equal to one in the Transmit PFC Pause register [15:8], the pause quantum associated with that entry will be zero.
- The Transmit Pause Quantum register resets to a value of 0xFFFF giving maximum pause quantum as default.

After transmission, a pause frame transmitted interrupt will be generated (bit 14 of the Interrupt Status register) and the only statistics register that will be incremented will be the Pause Frames Transmitted register.

PFC Pause frames can also be transmitted by the MAC using normal frame transmission methods.

# **39.6.18 Energy-efficient Ethernet Support**

IEEE 802.3az adds support for energy efficiency to Ethernet. These are the key features of 802.3az:

- Allows a system's transmit path to enter a Low-Power mode if there is nothing to transmit.
- Allows a PHY to detect whether its link partner's transmit path is in Low-Power mode, therefore allowing the system's receive path to enter Low-Power mode.
- Link remains up during lower power mode and no frames are dropped.
- Asymmetric, one direction can be in Low-Power mode while the other is transmitting normally.
- LPI (Low Power Idle) signaling is used to control entry and exit to and from Low-Power modes.
- LPI signaling can only take place if both sides have indicated support for it through auto-negotiation.

These are the key features of 802.3az operation:

• Low-power control is done at the MII (reconciliation sublayer).

- As an architectural convenience in writing the 802.3az it is assumed that transmission is deferred by asserting carrier sense, in practice it will not be done this way. This system will know when it has nothing to transmit and only enter Low-Power mode when it is not transmitting.
- LPI should not be requested unless the link has been up for at least one second.
- LPI is signaled on the transmit path by asserting 0x01 on txd with tx\_en low and tx\_er high.
- A PHY on seeing LPI requested on the MII will send the sleep signal before going quiet. After going quiet it will periodically transmit refresh signals.
- LPI mode ends by transmitting normal idle for the wake time. There is a default time for this but it can be adjusted in software using the Link Layer Discovery Protocol (LLDP) described in Clause 79 of 802.3az.
- LPI is indicated at the receive side when sleep and refresh signaling has been detected.

# **39.6.19 LPI Operation in the GMAC**

It is best to use firmware to control LPI. LPI operation happens at the system level. Firmware gives maximum control and flexibility of operation. LPI operation is straightforward and firmware should be capable of responding within the required timeframes.

Auto-negotiation:

1. Indicate EEE capability using next page auto-negotiation.

For the transmit path:

- 1. If the link has been up for 1 second and there is nothing being transmitted, write to the TXLPIEN bit in the Network Control register.
- 2. Wake up by clearing the TXLPIEN bit in the Network Control register.

For the receive path:

- 1. Enable RXLPISBC bit in GMAC\_IER. The bit RXLPIS is set in Network Status Register triggering an interrupt.
- 2. Wait for an interrupt to indicate that LPI has been received.
- 3. Disable relevant parts of the receive path if desired.
- 4. The RXLPIS bit in Network Status Register gets cleared to indicate that regular idle has been received. This triggers an interrupt.
- 5. Re-enable the receive path.

# **39.6.20 PHY Interface**

Different PHY interfaces are supported by the Ethernet MAC:

- MII
- RMII

The MII interface is provided for 10/100 operation and uses txd[3:0] and rxd[3:0]. The RMII interface is provided for 10/100 operation and uses txd[1:0] and rxd[1:0].

# **39.6.21 10/100 Operation**

The Speed (SPD) bit in the Network Configuration register is used to select between 10 Mbps and 100 Mbps operation.

# **39.6.22 Jumbo Frames**

The Jumbo Frame Size (JFRAME) bit in the Network Configuration register allows the GMAC, in its default configuration, to receive jumbo frames up to 10240 bytes in size. This operation does not form part of the IEEE 802.3 specification and is normally disabled. When jumbo frames are enabled, frames received with a frame size greater than 10240 bytes are discarded.

# **39.7 Programming Interface**

# **39.7.1 Initialization**

# **39.7.1.1 Configuration**

Initialization of the GMAC configuration (e.g., loop back mode, frequency ratios) must be done while the transmit and receive circuits are disabled. See the description of the Network Control register and Network Configuration register earlier in this document.

To change loop back mode, the following sequence of operations must be followed:

- 1. Write to Network Control register to disable transmit and receive circuits.
- 2. Write to Network Control register to change loop back mode.
- 3. Write to Network Control register to re-enable transmit or receive circuits. **Note:**  These writes to the Network Control register cannot be combined in any way.

# **39.7.1.2 Receive Buffer List**

Receive data is written to areas of data (i.e., buffers) in system memory. These buffers are listed in another data structure that also resides in main memory. This data structure (receive buffer queue) is a sequence of descriptor entries as defined in [Receive Buffer Descriptor Entry](#page-999-0).

The Receive Buffer Queue Pointer register points to this data structure.

# **Figure 39-4. Receive Buffer List**



To create the list of buffers:

- 1. Allocate a number (N) of buffers of X bytes in system memory, where X is the DMA buffer length programmed in the DMA Configuration register.
- 2. Allocate an area 8N bytes for the receive buffer descriptor list in system memory and create N entries in this list. Mark all entries in this list as owned by GMAC, i.e., bit 0 of word 0 set to 0.
- 3. Mark the last descriptor in the queue with the wrap bit (bit 1 in word 0 set to 1).
- 4. Write address of receive buffer descriptor list and control information to GMAC register receive buffer queue pointer
- 5. The receive circuits can then be enabled by writing to the address recognition registers and the Network Control register.

**Note:**  The queue pointers must be initialized and point to USED descriptors for all queues including those not intended for use.

# **39.7.1.3 Transmit Buffer List**

Transmit data is read from areas of data (the buffers) in system memory. These buffers are listed in another data structure that also resides in main memory. This data structure (Transmit Buffer Queue) is a sequence of descriptor entries as defined in [Transmit Buffer Descriptor Entry](#page-1002-0).

The Transmit Buffer Queue Pointer register points to this data structure.

To create this list of buffers:

- 1. Allocate a number (N) of buffers of between 1 and 2047 bytes of data to be transmitted in system memory. Up to 128 buffers per frame are allowed.
- 2. Allocate an area 8N bytes for the transmit buffer descriptor list in system memory and create N entries in this list. Mark all entries in this list as owned by GMAC, i.e., bit 31 of word 1 set to 0.
- 3. Mark the last descriptor in the queue with the wrap bit (bit 30 in word 1 set to 1).
- 4. Write address of transmit buffer descriptor list and control information to GMAC register transmit buffer queue pointer.
- 5. The transmit circuits can then be enabled by writing to the Network Control register. **Note:**  The queue pointers must be initialized and point to USED descriptors for all queues including those not intended for use.

# **39.7.1.4 Address Matching**

The GMAC Hash register pair and the four Specific Address register pairs must be written with the required values. Each register pair comprises of a bottom register and top register, with the bottom register being written first. The address matching is disabled for a particular register pair after the bottom register has been written and re-enabled when the top register is written. Each register pair may be written at any time, regardless of whether the receive circuits are enabled or disabled.

As an example, to set Specific Address 1 register to recognize destination address 21:43:65:87:A9:CB, the following values are written to Specific Address 1 Bottom register and Specific Address 1 Top register:

- Specific Address 1 Bottom register bits 31:0 (0x98): 0x8765\_4321.
- Specific Address 1 Top register bits 31:0 (0x9C): 0x0000 CBA9.

**Note:**  The address matching is the first level of filtering. If there is a match, the screeners are the next level of filtering for routing the data to the appropriate queue. See [Priority Queueing in the DMA](#page-1006-0) for more details.

# **39.7.1.5 PHY Maintenance**

The PHY Maintenance register is implemented as a shift register. Writing to the register starts a shift operation which is signaled as complete when bit 2 (IDLE) is set in the Network Status register (about 2000 MCK cycles later when bits 18:16 are set to '2' in the Network Configuration register). An interrupt is generated as this bit is set.

During this time, the MSB of the register is output on the GMDIO pin and the LSB updated from the GMDIO pin with each Management Data Clock (MDC) cycle. This causes the transmission of a PHY management frame on GMDIO pin. Refer to section 22.2.4.5 of the IEEE 802.3 standard.

Reading during the shift operation will return the current contents of the shift register. At the end of the management operation the bits will have shifted back to their original locations. For a read operation the data bits are updated with data read from the PHY. It is important to write the correct values to the register to ensure a valid PHY management frame is produced.

The Management Data Clock (MDC) should not toggle faster than 2.5 MHz (minimum period of 400 ns), as defined by the IEEE 802.3 standard. MDC is generated by dividing down MCK. Three bits in the Network Configuration register determine by how much MCK should be divided to produce MDC.

# **39.7.1.6 Interrupts**

There are multiple interrupt sources that are detected to drive multiple interrupt lines. Depending on the overall system design this may be passed through a further level of interrupt collection (interrupt controller). On receipt of the interrupt signal, the CPU enters the interrupt handler. Refer to the device interrupt controller documentation to identify that it is the GMAC that is generating the interrupt. To ascertain which interrupt, read the Interrupt Status register. Note that in the default configuration this register will clear itself after being read, though this may be configured to be write-one-to-clear if desired.

At reset all interrupts are disabled. To enable an interrupt, write to Interrupt Enable register with the pertinent interrupt bit set to 1. To disable an interrupt, write to Interrupt Disable register with the pertinent interrupt bit set to 1. To check whether an interrupt is enabled or disabled, read Interrupt Mask register. If the bit is set to 1, the interrupt is disabled.

# **39.7.1.7 Transmitting Frames**

The procedure to set up a frame for transmission is the following:

- 1. Enable transmit in the Network Control register.
- 2. Allocate an area of system memory for transmit data. This does not have to be contiguous, varying byte lengths can be used if they conclude on byte borders.
- 3. Set-up the transmit buffer list by writing buffer addresses to word zero of the transmit buffer descriptor entries and control and length to word one.
- 4. Write data for transmission into the buffers pointed to by the descriptors.
- 5. Write the address of the first buffer descriptor to transmit buffer descriptor queue pointer.
- 6. Enable appropriate interrupts.
- 7. Write to the transmit start bit (TSTART) in the Network Control register.

# **39.7.1.8 Receiving Frames**

When a frame is received and the receive circuits are enabled, the GMAC checks the address and, in the following cases, the frame is written to system memory:

- If it matches one of the four Specific Address registers.
- If it matches one of the four Type ID registers.
- If it matches the hash address function.
- If it is a broadcast address (0xFFFFFFFFFFFFF) and broadcasts are allowed.
- If the GMAC is configured to "copy all frames".

The register receive buffer queue pointer points to the next entry in the receive buffer descriptor list and the GMAC uses this as the address in system memory to write the frame to.

Once the frame has been completely and successfully received and written to system memory, the GMAC then updates the receive buffer descriptor entry (see [Receive Buffer Descriptor Entry](#page-999-0)) with the reason for the address match and marks the area as being owned by software. Once this is complete, a receive complete interrupt is set. Software is then responsible for copying the data to the application area and releasing the buffer (by writing the ownership bit back to 0).

If the GMAC is unable to write the data at a rate to match the incoming frame, then a receive overrun interrupt is set. If there is no receive buffer available, i.e., the next buffer is still owned by software, a receive buffer not available interrupt is set. If the frame is not successfully received, a statistics register is incremented and the frame is discarded without informing software.

# **39.7.2 Statistics Registers**

Statistics registers are described beginning with [GMAC Octets Transmitted Low Register](#page-1103-0) and ending with [GMAC](#page-1147-0) [UDP Checksum Errors Register](#page-1147-0).

The statistics register block begins at 0x100 and runs to 0x1B0, and comprises the registers listed below.



# **SAMA5D2 Series Ethernet MAC (GMAC)**



These registers reset to zero on a read and stick at all ones when they count to their maximum value. They should be read frequently enough to prevent loss of data.

The receive statistics registers are only incremented when the receive enable bit (RXEN) is set in the Network Control register.

Once a statistics register has been read, it is automatically cleared. When reading the Octets Transmitted and Octets Received registers, bits 31:0 should be read prior to bits 47:32 to ensure reliable operation.



 $\parallel$ 

 **Complete Datasheet** Complete Datasheet



 **SAMA5D2 Series**

SAMA5D2 Series Ethernet MAC (GMAC)

**Ethernet MAC (GMAC)**

© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



 **SAMA5D2 Series** SAMA5D2 Series Ethernet MAC (GMAC) **Ethernet MAC (GMAC)**



 **SAMA5D2 Series** SAMA5D2 Series Ethernet MAC (GMAC) **Ethernet MAC (GMAC)**





Ш



 **SAMA5D2 Series**

SAMA5D2 Series Ethernet MAC (GMAC)

**Ethernet MAC (GMAC)**





 **SAMA5D2 Series**

SAMA5D2 Series Ethernet MAC (GMAC)

**Ethernet MAC (GMAC)**



 $\parallel$ 

DS60001476H-page 1037

DS60001476H-page 1037



 **SAMA5D2 Series** SAMA5D2 Series Ethernet MAC (GMAC) **Ethernet MAC (GMAC)**







 **SAMA5D2 Series**

SAMA5D2 Series Ethernet MAC (GMAC)

**Ethernet MAC (GMAC)**

© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.

> **Complete Datasheet Complete Datasheet**

DS60001476H-page 1041 DS60001476H-page 1041







 **SAMA5D2 Series** SAMA5D2 Series Ethernet MAC (GMAC) **Ethernet MAC (GMAC)**

 $\parallel$ 

Ш




 $\parallel$ 

Ш

**...........continued**



 $\parallel$ 

## **39.8.1 GMAC Network Control Register**





## **Bit 19 – TXLPIEN** Enable LPI Transmission

When set, LPI (low power idle) is immediately transmitted.

## **Bit 18 – FNP** Flush Next Packet

Flush the next packet from the external receive memory. Writing one to this bit will only have an effect if the DMA is not currently writing a packet already stored in the receive memory to system memory.



#### **Bit 17 – TXPBPF** Transmit PFC Priority-based Pause Frame



### **Bit 16 – ENPBPR** Enable PFC Priority-based Pause Reception

Enables PFC Priority Based Pause Reception capabilities. Setting this bit enables PFC negotiation and recognition of priority-based pause frames.

#### **Bit 15 – SRTSM** Store Receive Timestamp to Memory



## **Bit 12 – TXZQPF** Transmit Zero Quantum Pause Frame



## **Bit 11 – TXPF** Transmit Pause Frame



## **Bit 10 – THALT** Transmit Halt



## **Bit 9 – TSTART** Start Transmission



## **Bit 8 – BP** Back pressure



### **Bit 7 – WESTAT** Write Enable for Statistics Registers



### **Bit 6 – INCSTAT** Increment Statistics Registers

## **Bit 5 – CLRSTAT** Clear Statistics Registers



#### **Bit 4 – MPE** Management Port Enable

Set to one to enable the management port. When zero, forces GMDIO to high impedance state and MDC low.



## **Bit 3 – TXEN** Transmit Enable



## **Bit 2 – RXEN** Receive Enable

When set, RXEN enables the GMAC to receive data. When reset frame reception stops immediately and the receive pipeline will be cleared. The Receive Queue Pointer Register is unaffected.



**Bit 1 – LBL** Loop Back Local



## <span id="page-1049-0"></span>**39.8.2 GMAC Network Configuration Register**





## **Bit 30 – IRXER** Ignore Receive Error from PHY

When set, GRXER has no effect on the GMAC's operation when GRXDV is low.

#### **Bit 29 – RXBP** Receive Bad Preamble

When set, frames with non-standard preamble are not rejected.

#### **Bit 28 – IPGSEN** IP Stretch Enable

When set, the transmit IPG can be increased above 96 bit times depending on the previous frame length using the IPG Stretch Register.

#### **Bit 26 – IRXFCS** Ignore RX FCS

When set, frames with FCS/CRC errors will not be rejected. FCS error statistics will still be collected for frames with bad FCS and FCS status will be recorded in frame's DMA descriptor. For normal operation this bit must be set to zero.

## **Bit 25 – EFRHD** Enable Frames Received in Half Duplex

Enable frames to be received in half-duplex mode while transmitting.

## **Bit 24 – RXCOEN** Receive Checksum Offload Enable

When set, the receive checksum engine is enabled. Frames with bad IP, TCP or UDP checksums are discarded.

### **Bit 23 – DCPF** Disable Copy of Pause Frames

Set to one to prevent valid pause frames being copied to memory. When set, pause frames are not copied to memory regardless of the state of the Copy All Frames bit, whether a hash match is found or whether a type ID match is identified. If a destination address match is found, the pause frame will be copied to memory. Note that valid pause frames received will still increment pause statistics and pause the transmission of frames as required.

### **Bits 22:21 – DBW[1:0]** Data Bus Width

Must always be written to '0'.

## **Bits 20:18 – CLK[2:0]** MDC CLock Division

Set according to MCK speed. These three bits determine the number MCK will be divided by to generate Management Data Clock (MDC). For conformance with the 802.3 specification, MDC must not exceed 2.5 MHz (MDC is only active during MDIO read and write operations).



## **Bit 17 – RFCS** Remove FCS

Setting this bit will cause received frames to be written to memory without their frame check sequence (last 4 bytes). The frame length indicated will be reduced by four bytes in this mode.

### **Bit 16 – LFERD** Length Field Error Frame Discard

Setting this bit causes frames with a measured length shorter than the extracted length field (as indicated by bytes 13 and 14 in a non-VLAN tagged frame) to be discarded. This only applies to frames with a length field less than 0x0600.

## **Bits 15:14 – RXBUFO[1:0]** Receive Buffer Offset

Indicates the number of bytes by which the received data is offset from the start of the receive buffer

### **Bit 13 – PEN** Pause Enable

When set, transmission will pause if a non-zero 802.3 classic pause frame is received and PFC has not been negotiated.

## **Bit 12 – RTY** Retry Test

Must be set to zero for normal operation. If set to one the backoff between collisions will always be one slot time. Setting this bit to one helps test the too many retries condition. Also used in the pause frame tests to reduce the pause counter's decrement time from 512 bit times, to every GRXCK cycle.

### **Bit 8 – MAXFS** 1536 Maximum Frame Size

Setting this bit means the GMAC will accept frames up to 1536 bytes in length. Normally the GMAC would reject any frame above 1518 bytes.

## **Bit 7 – UNIHEN** Unicast Hash Enable

When set, unicast frames will be accepted when the 6-bit hash function of the destination address points to a bit that is set in the Hash Register.

### **Bit 6 – MTIHEN** Multicast Hash Enable

When set, multicast frames will be accepted when the 6-bit hash function of the destination address points to a bit that is set in the Hash Register.

### **Bit 5 – NBC** No Broadcast

When set to logic one, frames addressed to the broadcast address of all ones will not be accepted.

### **Bit 4 – CAF** Copy All Frames

When set to logic one, all valid frames will be accepted.

### **Bit 3 – JFRAME** Jumbo Frame Size

Set to one to enable jumbo frames up to 10240 bytes to be accepted. The default length is 10240 bytes.

### **Bit 2 – DNVLAN** Discard Non-VLAN FRAMES

When set only VLAN tagged frames will be passed to the address matching logic.

## **Bit 1 – FD** Full Duplex

If set to logic one, the transmit block ignores the state of collision and carrier sense and allows receive while transmitting.

## **Bit 0 – SPD** Speed

Set to logic one to indicate 100 Mbps operation, logic zero for 10 Mbps.

## **39.8.3 GMAC Network Status Register**



**Note:**  The register reset value is either 0x00000004 or 0x00000006 depending on the status of the GMDIO input pin.



**Bit 7 – RXLPIS** LPI Indication

Low power idle has been detected on receive. This bit is set when LPI is detected and reset when normal idle is detected. An interrupt is generated when the state of this bit changes.

**Bit 2 – IDLE** PHY Management Logic Idle

The PHY management logic is idle (i.e., has completed).

**Bit 1 – MDIO** MDIO Input Status Returns status of the GMDIO pin.





## **39.8.5 GMAC DMA Configuration Register**





## **Bit 24 – DDRP** DMA Discard Receive Packets

When set, the GMAC DMA automatically discards receive packets from the receiver packet buffer memory when no system memory resource is available.

When low, the received packets remain to be stored in the GMAC local memory packet buffer until a system memory buffer resource becomes available.

### **Bits 23:16 – DRBS[7:0]** DMA Receive Buffer Size

DMA receive buffer size in system memory. The value defined by these bits determines the size of buffer to use in main system memory when writing received data.

The value is defined in multiples of 64 bytes, thus a value of 0x01 corresponds to buffers of 64 bytes, 0x02 corresponds to 128 bytes etc.

- For example:
- 0x02: 128 bytes
- 0x18: 1536 bytes (1 × max length frame/buffer)

– 0xA0: 10240 bytes (1 × 10K jumbo frame/buffer)

Note that this value should never be written as zero.

### **Bit 11 – TXCOEN** Transmitter Checksum Generation Offload Enable

Transmitter IP, TCP and UDP checksum generation offload enable. When set, the transmitter checksum generation engine is enabled to calculate and substitute checksums for transmit frames. When clear, frame data is unaffected.

#### **Bit 10 – TXPBMS** Transmitter Packet Buffer Memory Size Select

Having this bit at zero halves the amount of memory used for the transmit packet buffer. This reduces the amount of memory used by the GMAC. It is important to set this bit to one if the full configured physical memory is available. The value in brackets below represents the size that would result for the default maximum configured memory size of 4 Kbytes.



## **Bits 9:8 – RXBMS[1:0]** Receiver Packet Buffer Memory Size Select

The default receive packet buffer size is 4 Kbytes. The table below shows how to configure this memory to FULL, HALF, QUARTER or EIGHTH of the default size.



## **Bit 7 – ESPA** Endian Swap Mode Enable for Packet Data Accesses

When set, selects swapped endianism for system bus transfers. When clear, selects Little Endian mode.



**Bit 6 – ESMA** Endian Swap Mode Enable for Management Descriptor Accesses

When set, selects swapped endianism for system bus transfers. When clear, selects Little Endian mode.



## **Bits 4:0 – FBLDO[4:0]** Fixed Burst Length for DMA Data Operations

Selects the burst length to attempt to use on the system bus when transferring frame data. Not used for DMA management operations and only used where space and data size allow. Otherwise system bus single type accesses are used.





## **39.8.6 GMAC Transmit Status Register**

**Bit 8 – HRESP** System Bus Response

Set when the DMA block sees a system bus error. Writing a one clears this bit.

**Bit 5 – TXCOMP** Transmit Complete

Set when a frame has been transmitted. Writing a one clears this bit.

## **Bit 4 – TFC** Transmit Frame Corruption Due to System Bus Error

Transmit frame corruption due to system bus error. Set if an error occurs while midway through reading transmit frame from the system bus, including system bus errors and buffers exhausted mid frame (if the buffers run out during transmission of a frame then transmission stops, FCS shall be bad and GTXER asserted). Also set in DMA packet buffer mode if single frame is too large for configured packet buffer memory size. Writing a one clears this bit.

## **Bit 3 – TXGO** Transmit Go (Read only)

When high, transmit is active. When using the DMA interface, this bit represents the TXGO variable as specified in the transmit buffer description.

**Bit 2 – RLE** Retry Limit Exceeded Writing a one clears this bit.

## **Bit 1 – COL** Collision Occurred

Set by the assertion of collision. Writing a one clears this bit. When operating in 10/100 mode, this status indicates either a collision or a late collision.

## **Bit 0 – UBR** Used Bit Read

Set when a transmit buffer descriptor is read with its used bit set. Writing a one clears this bit.

## **39.8.7 GMAC Receive Buffer Queue Base Address Register**



This register holds the start address of the receive buffer queue (receive buffers descriptor list). The receive buffer queue base address must be initialized before receive is enabled through bit 2 of the Network Control Register. Once reception is enabled, any write to the Receive Buffer Queue Base Address Register is ignored. Reading this register returns the location of the descriptor currently being accessed. This value increments as buffers are used. Software should not use this register for determining where to remove received frames from the queue as it constantly changes as new frames are received. Software should instead work its way through the buffer descriptor queue checking the "used" bits.

The descriptors must be aligned at 32-bit boundaries and the descriptors are written to using two individual non sequential accesses.



**Bits 31:2 – ADDR[29:0]** Receive Buffer Queue Base Address Written with the address of the start of the receive queue.

## **39.8.8 GMAC Transmit Buffer Queue Base Address Register**



This register holds the start address of the transmit buffer queue (transmit buffers descriptor list). The Transmit Buffer Queue Base Address Register must be initialized before transmit is started through bit 9 of the Network Control Register. Once transmission has started, any write to the Transmit Buffer Queue Base Address Register is illegal and therefore ignored.

Note that due to clock boundary synchronization, it takes a maximum of four MCK cycles from the writing of the transmit start bit before the transmitter is active. Writing to the Transmit Buffer Queue Base Address Register during this time may produce unpredictable results.

Reading this register returns the location of the descriptor currently being accessed. Since the DMA handles two frames at once, this may not necessarily be pointing to the current frame being transmitted.

The descriptors must be aligned at 32-bit boundaries and the descriptors are read from memory using two individual non sequential accesses.



**Bits 31:2 – ADDR[29:0]** Transmit Buffer Queue Base Address Written with the address of the start of the transmit queue.

## **39.8.9 GMAC Receive Status Register**



This register, when read, provides receive status details. Once read, individual bits may be cleared by writing a one to them. It is not possible to set a bit to 1 by writing to the register.



## **Bit 3 – HNO** System Bus Error

Set when the DMA block sees a system bus error. Writing a one clears this bit.

## **Bit 2 – RXOVR** Receive Overrun

This bit is set if the receive status was not taken at the end of the frame. This bit is also set if the packet buffer overflows. The buffer will be recovered if an overrun occurs. Writing a one clears this bit.

## **Bit 1 – REC** Frame Received

One or more frames have been received and placed in memory. Writing a one clears this bit.

### **Bit 0 – BNA** Buffer Not Available

An attempt was made to get a new buffer and the pointer indicated that it was owned by the processor. The DMA will re-read the pointer each time an end of frame is received until a valid pointer is found. This bit is set following each descriptor read attempt that fails, even if consecutive pointers are unsuccessful and software has in the mean time cleared the status flag. Writing a one clears this bit.

## **39.8.10 GMAC Interrupt Status Register**



This register indicates the source of the interrupt. In order that the bits of this register read 1, the corresponding interrupt source must be enabled in the mask register. If any bit is set in this register, the GMAC interrupt signal will be asserted in the system.



**Bit 29 – TSUTIMCOMP** TSU Timer Comparison (cleared on read) Indicates when the TSU timer count value is equal to programmed value.

### **Bit 28 – WOL** Wake On LAN

WOL interrupt. Indicates a WOL event has been received.

**Bit 27 – RXLPISBC** Receive LPI indication Status Bit Change (cleared on read) Receive LPI indication status bit change.

**Bit 26 – SRI** TSU Seconds Register Increment (cleared on read) Indicates the register has incremented.

**Bit 25 – PDRSFT** PDelay Response Frame Transmitted (cleared on read) Indicates a PTP pdelay\_resp frame has been transmitted.

**Bit 24 – PDRQFT** PDelay Request Frame Transmitted (cleared on read) Indicates a PTP pdelay\_req frame has been transmitted.

**Bit 23 – PDRSFR** PDelay Response Frame Received (cleared on read) Indicates a PTP pdelay\_resp frame has been received.

**Bit 22 – PDRQFR** PDelay Request Frame Received Indicates a PTP pdelay req frame has been received.

**Bit 21 – SFT** PTP Sync Frame Transmitted (cleared on read) Indicates a PTP sync frame has been transmitted.

**Bit 20 – DRQFT** PTP Delay Request Frame Transmitted (cleared on read) Indicates a PTP delay\_req frame has been transmitted. (cleared on read)

**Bit 19 – SFR** PTP Sync Frame Received (cleared on read) Indicates a PTP sync frame has been received.

**Bit 18 – DRQFR** PTP Delay Request Frame Received (cleared on read) Indicates a PTP delay req frame has been received.

**Bit 14 – PFTR** Pause Frame Transmitted (cleared on read) Indicates a pause frame has been successfully transmitted after being initiated from the Network Control register.

**Bit 13 – PTZ** Pause Time Zero (cleared on read) Set when either the Pause Time register at address 0x38 decrements to zero, or when a valid pause frame is received with a zero pause quantum field.

**Bit 12 – PFNZ** Pause Frame with Non-zero Pause Quantum Received (cleared on read) Indicates a valid pause has been received that has a non-zero pause quantum field.

**Bit 11 – HRESP** System Bus Error (cleared on read) Set when the DMA block sees a system bus error.

**Bit 10 – ROVR** Receive Overrun (cleared on read) Set when the receive overrun status bit is set.

**Bit 7 – TCOMP** Transmit Complete (cleared on read) Set when a frame has been transmitted.

**Bit 6 – TFC** Transmit Frame Corruption Due to System Bus Error (cleared on read) Set if an error occurs while midway through reading transmit frame from the system bus, including system bus error and buffers exhausted mid frame.

**Bit 5 – RLEX** Retry Limit Exceeded (cleared on read) Transmit error.

**Bit 4 – TUR** Transmit Underrun (cleared on read)

This interrupt is set if the transmitter was forced to terminate a frame that it has already began transmitting due to further data being unavailable.

This interrupt is set if a transmitter status write back has not completed when another status write back is attempted. This interrupt is also set when the transmit DMA has written the SOP data into the FIFO and either the system bus was not granted in time for further data, or because a system bus error response was returned, or because the used bit was read.

**Bit 3 – TXUBR** TX Used Bit Read (cleared on read) Set when a transmit buffer descriptor is read with its used bit set.

**Bit 2 – RXUBR** RX Used Bit Read (cleared on read) Set when a receive buffer descriptor is read with its used bit set.

**Bit 1 – RCOMP** Receive Complete (cleared on read) A frame has been stored in memory.

**Bit 0 – MFS** Management Frame Sent (cleared on read) The PHY Maintenance Register has completed its operation.

## **39.8.11 GMAC Interrupt Enable Register**



This register is write-only and when read will return zero.

The following values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



**Bit 29 – TSUTIMCOMP** TSU Timer Comparison (cleared on read) Indicates when the TSU timer count value is equal to programmed value.

**Bit 28 – WOL** Wake On LAN

**Bit 27 – RXLPISBC** Enable RX LPI Indication

**Bit 26 – SRI** TSU Seconds Register Increment

**Bit 25 – PDRSFT** PDelay Response Frame Transmitted

**Bit 24 – PDRQFT** PDelay Request Frame Transmitted

**Bit 23 – PDRSFR** PDelay Response Frame Received

**Bit 22 – PDRQFR** PDelay Request Frame Received

**Bit 21 – SFT** PTP Sync Frame Transmitted

**Bit 20 – DRQFT** PTP Delay Request Frame Transmitted

**Bit 19 – SFR** PTP Sync Frame Received

- **Bit 18 DRQFR** PTP Delay Request Frame Received
- **Bit 15 EXINT** External Interrupt
- **Bit 14 PFTR** Pause Frame Transmitted
- **Bit 13 PTZ** Pause Time Zero
- **Bit 12 PFNZ** Pause Frame with Non-zero Pause Quantum Received
- **Bit 11 HRESP** System Bus Error
- **Bit 10 ROVR** Receive Overrun
- **Bit 7 TCOMP** Transmit Complete
- **Bit 6 TFC** Transmit Frame Corruption Due to System Bus Error
- **Bit 5 RLEX** Retry Limit Exceeded or Late Collision
- **Bit 4 TUR** Transmit Underrun
- **Bit 3 TXUBR** TX Used Bit Read
- **Bit 2 RXUBR** RX Used Bit Read
- **Bit 1 RCOMP** Receive Complete
- **Bit 0 MFS** Management Frame Sent

## **39.8.12 GMAC Interrupt Disable Register**



This register is write-only and when read will return zero.

The following values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.



**Bit 29 – TSUTIMCOMP** TSU Timer Comparison (cleared on read) Indicates when the TSU timer count value is equal to programmed value.

**Bit 28 – WOL** Wake On LAN

**Bit 27 – RXLPISBC** Enable RX LPI Indication

**Bit 26 – SRI** TSU Seconds Register Increment

**Bit 25 – PDRSFT** PDelay Response Frame Transmitted

**Bit 24 – PDRQFT** PDelay Request Frame Transmitted

**Bit 23 – PDRSFR** PDelay Response Frame Received

**Bit 22 – PDRQFR** PDelay Request Frame Received

**Bit 21 – SFT** PTP Sync Frame Transmitted

**Bit 20 – DRQFT** PTP Delay Request Frame Transmitted

**Bit 19 – SFR** PTP Sync Frame Received

- **Bit 18 DRQFR** PTP Delay Request Frame Received
- **Bit 15 EXINT** External Interrupt
- **Bit 14 PFTR** Pause Frame Transmitted
- **Bit 13 PTZ** Pause Time Zero
- **Bit 12 PFNZ** Pause Frame with Non-zero Pause Quantum Received
- **Bit 11 HRESP** System Bus Error
- **Bit 10 ROVR** Receive Overrun
- **Bit 7 TCOMP** Transmit Complete
- **Bit 6 TFC** Transmit Frame Corruption Due to System Bus Error
- **Bit 5 RLEX** Retry Limit Exceeded or Late Collision
- **Bit 4 TUR** Transmit Underrun
- **Bit 3 TXUBR** TX Used Bit Read
- **Bit 2 RXUBR** RX Used Bit Read
- **Bit 1 RCOMP** Receive Complete
- **Bit 0 MFS** Management Frame Sent

## **39.8.13 GMAC Interrupt Mask Register**



The Interrupt Mask Register is a read-only register indicating which interrupts are masked. All bits are set at reset and can be reset individually by writing to the Interrupt Enable Register or set individually by writing to the Interrupt Disable Register. Having separate address locations for enable and disable saves the need for performing a read modify write when updating the Interrupt Mask Register.

For test purposes there is a write-only function to this register that allows the bits in the Interrupt Status Register to be set or cleared, regardless of the state of the mask register. A write to this register directly affects the state of the corresponding bit in the Interrupt Status Register, causing an interrupt to be generated if a 1 is written.

The following values are valid for all listed bit names of this register when read:

- 0: The corresponding interrupt is enabled.
- 1: The corresponding interrupt is not enabled.



**Bit 29 – TSUTIMCOMP** TSU Timer Comparison (cleared on read) Indicates when the TSU timer count value is equal to programmed value.

**Bit 28 – WOL** Wake On LAN

**Bit 27 – RXLPISBC** Enable RX LPI Indication

- **Bit 26 SRI** TSU Seconds Register Increment
- **Bit 25 PDRSFT** PDelay Response Frame Transmitted
- **Bit 24 PDRQFT** PDelay Request Frame Transmitted
- **Bit 23 PDRSFR** PDelay Response Frame Received
- **Bit 22 PDRQFR** PDelay Request Frame Received
- **Bit 21 SFT** PTP Sync Frame Transmitted
- **Bit 20 DRQFT** PTP Delay Request Frame Transmitted
- **Bit 19 SFR** PTP Sync Frame Received
- **Bit 18 DRQFR** PTP Delay Request Frame Received
- **Bit 15 EXINT** External Interrupt
- **Bit 14 PFTR** Pause Frame Transmitted
- **Bit 13 PTZ** Pause Time Zero
- **Bit 12 PFNZ** Pause Frame with Non-zero Pause Quantum Received
- **Bit 11 HRESP** System Bus Error
- **Bit 10 ROVR** Receive Overrun
- **Bit 7 TCOMP** Transmit Complete
- **Bit 6 TFC** Transmit Frame Corruption Due to System Bus Error
- **Bit 5 RLEX** Retry Limit Exceeded
- **Bit 4 TUR** Transmit Underrun
- **Bit 3 TXUBR** TX Used Bit Read
- **Bit 2 RXUBR** RX Used Bit Read
- **Bit 1 RCOMP** Receive Complete
- **Bit 0 MFS** Management Frame Sent

## **39.8.14 GMAC PHY Maintenance Register**



The PHY Maintenance Register is implemented as a shift register. Writing to the register starts a shift operation which is signalled as complete when bit 2 is set in the Network Status Register. It takes about 2000 MCK cycles to complete, when MDC is set for MCK divide by 32 in the Network Configuration Register. An interrupt is generated upon completion.

During this time, the MSB of the register is output on the GMDIO pin and the LSB updated from the GMDIO pin with each MDC cycle. This causes transmission of a PHY management frame on the GMDIO pin. See Section 22.2.4.5 of the IEEE 802.3 standard.

Reading during the shift operation returns the current contents of the shift register. At the end of management operation, the bits will have shifted back to their original locations. For a read operation, the data bits are updated with data read from the PHY. It is important to write the correct values to the register to ensure a valid PHY management frame is produced.

The MDIO interface can read IEEE 802.3 clause 45 PHYs as well as clause 22 PHYs. To read clause 45 PHYs, bit 30 should be written with a 0 rather than a 1. To write clause 45 PHYs, bits 31:28 should be written as 0x0001. See the table below.





For a description of MDC generation, see [GMAC Network Configuration Register](#page-1049-0).

# **SAMA5D2 Series Ethernet MAC (GMAC)**



**Bit 31 – WZO** Write ZERO

Must be written with 0.

## **Bit 30 – CLTTO** Clause 22 Operation



## **Bits 29:28 – OP[1:0]** Operation



## **Bits 27:23 – PHYA[4:0]** PHY Address

## **Bits 22:18 – REGA[4:0]** Register Address

Specifies the register in the PHY to access.

## **Bits 17:16 – WTN[1:0]** Write Ten

Must be written to 10.

## **Bits 15:0 – DATA[15:0]** PHY Data

For a write operation this field is written with the data to be written to the PHY. After a read operation this field contains the data read from the PHY.



## **39.8.15 GMAC Receive Pause Quantum Register**

**Bits 15:0 – RPQ[15:0]** Received Pause Quantum

Stores the current value of the Receive Pause Quantum Register which is decremented every 512 bit times.



## **39.8.16 GMAC Transmit Pause Quantum Register**

**Bits 15:0 – TPQ[15:0]** Transmit Pause Quantum

Written with the pause quantum value for pause frame transmission.



## **39.8.17 GMAC RX Jumbo Frame Max Length Register**

**Bits 13:0 – FML[13:0]** Frame Max Length Rx jumbo frame maximum length.

## **39.8.18 GMAC Hash Register Bottom**



The unicast hash enable (UNIHEN) and the multicast hash enable (MITIHEN) bits in the Network Configuration Register [\(GMAC Network Configuration Register\)](#page-1049-0) enable the reception of hash matched frames. See [Hash](#page-1012-0) [Addressing](#page-1012-0).



**Bits 31:0 – ADDR[31:0]** Hash Address

The first 32 bits of the Hash Address Register.

## **39.8.19 GMAC Hash Register Top**



The unicast hash enable (UNIHEN) and the multicast hash enable (MITIHEN) bits in the [GMAC Network](#page-1049-0) [Configuration Register](#page-1049-0) enable the reception of hash matched frames. See [Hash Addressing](#page-1012-0).



**Bits 31:0 – ADDR[31:0]** Hash Address Bits 63 to 32 of the Hash Address Register.

## **39.8.20 GMAC Specific Address 1 Bottom Register**



The addresses stored in the Specific Address Registers are deactivated at reset or when their corresponding Specific Address Register Bottom is written. They are activated when Specific Address Register Top is written.



**Bits 31:0 – ADDR[31:0]** Specific Address 1

Least significant 32 bits of the destination address, that is, bits 31:0. Bit zero indicates whether the address is multicast or unicast and corresponds to the least significant bit of the first byte received.

## **39.8.21 GMAC Specific Address 1 Top Register**



The addresses stored in the Specific Address Registers are deactivated at reset or when their corresponding Specific Address Register Bottom is written. They are activated when Specific Address Register Top is written.



**Bits 15:0 – ADDR[15:0]** Specific Address 1

The most significant bits of the destination address, that is, bits 47:32.

## **39.8.22 GMAC Specific Address 2 Bottom Register**



The addresses stored in the Specific Address Registers are deactivated at reset or when their corresponding Specific Address Register Bottom is written. They are activated when Specific Address Register Top is written.



**Bits 31:0 – ADDR[31:0]** Specific Address 2

Least significant 32 bits of the destination address, that is, bits 31:0. Bit zero indicates whether the address is multicast or unicast and corresponds to the least significant bit of the first byte received.

## **39.8.23 GMAC Specific Address 2 Top Register**



The addresses stored in the Specific Address Registers are deactivated at reset or when their corresponding Specific Address Register Bottom is written. They are activated when Specific Address Register Top is written.



**Bits 15:0 – ADDR[15:0]** Specific Address 2

The most significant bits of the destination address, that is, bits 47:32.

## **39.8.24 GMAC Specific Address 3 Bottom Register**



The addresses stored in the Specific Address Registers are deactivated at reset or when their corresponding Specific Address Register Bottom is written. They are activated when Specific Address Register Top is written.



**Bits 31:0 – ADDR[31:0]** Specific Address 3

Least significant 32 bits of the destination address, that is, bits 31:0. Bit zero indicates whether the address is multicast or unicast and corresponds to the least significant bit of the first byte received.
# **39.8.25 GMAC Specific Address 3 Top Register**



The addresses stored in the Specific Address Registers are deactivated at reset or when their corresponding Specific Address Register Bottom is written. They are activated when Specific Address Register Top is written.



**Bits 15:0 – ADDR[15:0]** Specific Address 3

The most significant bits of the destination address, that is, bits 47:32.

# **39.8.26 GMAC Specific Address 4 Bottom Register**



The addresses stored in the Specific Address Registers are deactivated at reset or when their corresponding Specific Address Register Bottom is written. They are activated when Specific Address Register Top is written.



**Bits 31:0 – ADDR[31:0]** Specific Address 4

Least significant 32 bits of the destination address, that is, bits 31:0. Bit zero indicates whether the address is multicast or unicast and corresponds to the least significant bit of the first byte received.

# **39.8.27 GMAC Specific Address 4 Top Register**



The addresses stored in the Specific Address Registers are deactivated at reset or when their corresponding Specific Address Register Bottom is written. They are activated when Specific Address Register Top is written.



**Bits 15:0 – ADDR[15:0]** Specific Address 4

The most significant bits of the destination address, that is, bits 47:32.



# **39.8.28 GMAC Type ID Match 1 Register**



**Bits 15:0 – TID[15:0]** Type ID Match 1



# **39.8.29 GMAC Type ID Match 2 Register**



**Bits 15:0 – TID[15:0]** Type ID Match 2



# **39.8.30 GMAC Type ID Match 3 Register**



**Bits 15:0 – TID[15:0]** Type ID Match 3



# **39.8.31 GMAC Type ID Match 4 Register**



**Bits 15:0 – TID[15:0]** Type ID Match 4

# **39.8.32 GMAC Wake on LAN Register**



**Bit 19 – MTI** Multicast Hash Event Enable Wake on LAN multicast hash event enable.

**Bit 18 – SA1** Specific Address Register 1 Event Enable Wake on LAN Specific Address Register 1 event enable.

**Bit 17 – ARP** ARP Request Event Enable Wake on LAN ARP request event enable.

**Bit 16 – MAG** Magic Packet Event Enable Wake on LAN magic packet event enable.

#### **Bits 15:0 – IP[15:0]** ARP Request IP Address

Wake on LAN ARP request IP address. Written to define the least significant 16 bits of the target IP address that is matched to generate a Wake on LAN event. A value of zero will not generate an event, even if this is matched by the received frame.

# **39.8.33 GMAC IPG Stretch Register**



# **Bits 15:0 – FL[15:0]** Frame Length

Bits 7:0 are multiplied with the previously transmitted frame length (including preamble). Bits 15:8 +1 divide the frame length. If the resulting number is greater than 96 and bit 28 is set in the Network Configuration Register then the resulting number is used for the transmit inter-packet-gap. 1 is added to bits 15:8 to prevent a divide by zero. See [MAC Transmit Block](#page-1007-0).

#### **39.8.34 GMAC Stacked VLAN Register**





#### **Bits 15:0 – VLAN\_TYPE[15:0]** User Defined VLAN\_TYPE Field

User defined VLAN\_TYPE field. When Stacked VLAN is enabled, the first VLAN tag in a received frame will only be accepted if the VLAN type field is equal to this user defined VLAN\_TYPE, OR equal to the standard VLAN type (0x8100). Note that the second VLAN tag of a Stacked VLAN packet will only be matched correctly if its VLAN\_TYPE field equals 0x8100.



### **39.8.35 GMAC Transmit PFC Pause Register**

### **Bits 15:8 – PQ[7:0]** Pause Quantum

If bit 17 of the Network Control Register is written with a one then for each entry equal to zero in the Transmit PFC Pause Register[15:8], the PFC pause frame's pause quantum field associated with that entry will be taken from the Transmit Pause Quantum Register. For each entry equal to one in the Transmit PFC Pause Register [15:8], the pause quantum associated with that entry will be zero.

#### **Bits 7:0 – PEV[7:0]** Priority Enable Vector

If bit 17 of the Network Control Register is written with a one then the priority enable vector of the PFC priority based pause frame will be set equal to the value stored in this register [7:0].

# **39.8.36 GMAC Specific Address 1 Mask Bottom Register**



**Bits 31:0 – ADDR[31:0]** Specific Address 1 Mask

Setting a bit to one masks the corresponding bit in the Specific Address 1 Register.



# **39.8.37 GMAC Specific Address Mask 1 Top Register**

**Bits 15:0 – ADDR[15:0]** Specific Address 1 Mask

Setting a bit to one masks the corresponding bit in the Specific Address 1 Register.



# **39.8.38 Address Mask for RX Data Buffer Accesses Register**

**Bits 31:28 – MSBADDR[3:0]** MSB of the Receive Data Buffer Address

Values used to force bits 31:28 of the receive data buffer address to a particular value when the associated enable bits stored in this register [3:0] are set.

Any changes to this register are ignored while the DMA is processing a receive packet. It only affects the next full packet to be written to external system memory.

**Bits 3:0 – MSBADDRMSK[3:0]** Mask of the Receive Data Buffer Address

These bits are associated directly with bits[31:28].

When bit 0 is set, the address bit 28 used for accessing the receive data buffers will be forced to the value stored in bit 28 of this register.

When bit 1 is set, the address bit 29 used for accessing the receive data buffers will be forced to the value stored in bit 29 of this register.

When bit 2 is set, the address bit 30 used for accessing the receive data buffers will be forced to the value stored in bit 30 of this register.

When bit 3 is set, the address bit 31 used for accessing the receive data buffers will be forced to the value stored in bit 31 of this register.

When these bits are clear, the associated value stored in bits 31:28 have no effect on the address used for receive data buffer accesses.

Any changes to this registerare ignored while the DMA is processing a receive packet. It only affects the next full packet to be written to external memory.

# **39.8.39 PTP RX Unicast IP Destination Address Register**



**Bits 31:0 – RXUDA[31:0]** Receive Unicast Destination Address

Unicast IP destination address used for detection of PTP frames on receive path.

# **39.8.40 PTP TX Unicast IP Destination Address Register**



**Bits 31:0 – TXUDA[31:0]** Transmit Unicast Destination Address

Unicast IP destination address used for detection of PTP frames on transmit path.



# **39.8.41 GMAC 1588 Timer Nanosecond Comparison Register**

**Bits 21:0 – NANOSEC[21:0]** 1588 Timer Nanosecond Comparison Value

Value is compared to the bits [45:24] of the TSU timer count value (upper 22 bits of nanosecond value).

# **39.8.42 GMAC 1588 Timer Second Comparison Low Register**



**Bits 31:0 – SEC[31:0]** 1588 Timer Second Comparison Value

Value is compared to seconds value bits [31:0] of the TSU timer count value.



# **39.8.43 GMAC 1588 Timer Second Comparison High Register**

**Bits 15:0 – SEC[15:0]** 1588 Timer Second Comparison Value

Value is compared to the top 16 bits (most significant 16 bits [47:32] of seconds value) of the TSU timer count value.



# **39.8.44 GMAC PTP Event Frame Transmitted Seconds High Register**

**Bits 15:0 – RUD[15:0]** Register Update

The register is updated with the value that the 1588 timer seconds register held when the SFD of a PTP transmit primary event crosses the MII interface. An interrupt is issued when the register is updated.



# **39.8.45 GMAC PTP Event Frame Received Seconds High Register**

**Bits 15:0 – RUD[15:0]** Register Update

The register is updated with the value that the 1588 timer seconds register held when the SFD of a PTP transmit primary event crosses the MII interface. An interrupt is issued when the register is updated.



# **39.8.46 GMAC PTP Peer Event Frame Transmitted Seconds High Register**

**Bits 15:0 – RUD[15:0]** Register Update

The register is updated with the value that the 1588 timer seconds register held when the SFD of a PTP transmit peer event crosses the MII interface. An interrupt is issued when the register is updated.



# **39.8.47 GMAC PTP Peer Event Frame Received Seconds High Register**

**Bits 15:0 – RUD[15:0]** Register Update

The register is updated with the value that the 1588 timer seconds register held when the SFD of a PTP transmit peer event crosses the MII interface. An interrupt is issued when the register is updated.

### **39.8.48 GMAC Octets Transmitted Low Register**



When reading the Octets Transmitted and Octets Received Registers, bits 31:0 should be read prior to bits 47:32 to ensure reliable operation.



### **Bits 31:0 – TXO[31:0]** Transmitted Octets

Transmitted octets in frame without errors [31:0]. The number of octets transmitted in valid frames of any type. This counter is 48-bits, and is read through two registers. This count does not include octets from automatically generated pause frames.

# **39.8.49 GMAC Octets Transmitted High Register**



When reading the Octets Transmitted and Octets Received Registers, bits 31:0 should be read prior to bits 47:32 to ensure reliable operation.



# **Bits 15:0 – TXO[15:0]** Transmitted Octets

Transmitted octets in frame without errors [47:32]. The number of octets transmitted in valid frames of any type. This counter is 48-bits, and is read through two registers. This count does not include octets from automatically generated pause frames.

# **39.8.50 GMAC Frames Transmitted Register**





**Bits 31:0 – FTX[31:0]** Frames Transmitted without Error

Frames transmitted without error. This register counts the number of frames successfully transmitted, i.e., no underrun and not too many retries. Excludes pause frames.

# **39.8.51 GMAC Broadcast Frames Transmitted Register**





**Bits 31:0 – BFTX[31:0]** Broadcast Frames Transmitted without Error Broadcast frames transmitted without error. This register counts the number of broadcast frames successfully transmitted without error, i.e., no underrun and not too many retries. Excludes pause frames.

# **39.8.52 GMAC Multicast Frames Transmitted Register**





**Bits 31:0 – MFTX[31:0]** Multicast Frames Transmitted without Error

This register counts the number of multicast frames successfully transmitted without error, i.e., no underrun and not too many retries. Excludes pause frames.



# **39.8.53 GMAC Pause Frames Transmitted Register**

**Bits 15:0 – PFTX[15:0]** Pause Frames Transmitted Register

This register counts the number of pause frames transmitted. Only pause frames triggered by the register interface or through the external pause pins are counted as pause frames. Pause frames received through the FIFO interface are counted in the frames transmitted counter.

# **39.8.54 GMAC 64 Byte Frames Transmitted Register**





**Bits 31:0 – NFTX[31:0]** 64 Byte Frames Transmitted without Error

This register counts the number of 64 byte frames successfully transmitted without error, i.e., no underrun and not too many retries. Excludes pause frames.

# **39.8.55 GMAC 65 to 127 Byte Frames Transmitted Register**





**Bits 31:0 – NFTX[31:0]** 65 to 127 Byte Frames Transmitted without Error

This register counts the number of 65 to 127 byte frames successfully transmitted without error, i.e., no underrun and not too many retries. Excludes pause frames.

# **39.8.56 GMAC 128 to 255 Byte Frames Transmitted Register**





**Bits 31:0 – NFTX[31:0]** 128 to 255 Byte Frames Transmitted without Error

This register counts the number of 128 to 255 byte frames successfully transmitted without error, i.e., no underrun and not too many retries.

# **39.8.57 GMAC 256 to 511 Byte Frames Transmitted Register**





**Bits 31:0 – NFTX[31:0]** 256 to 511 Byte Frames Transmitted without Error

This register counts the number of 256 to 511 byte frames successfully transmitted without error, i.e., no underrun and not too many retries.

# **39.8.58 GMAC 512 to 1023 Byte Frames Transmitted Register**





**Bits 31:0 – NFTX[31:0]** 512 to 1023 Byte Frames Transmitted without Error

This register counts the number of 512 to 1023 byte frames successfully transmitted without error, i.e., no underrun and not too many retries.

# **39.8.59 GMAC 1024 to 1518 Byte Frames Transmitted Register**





**Bits 31:0 – NFTX[31:0]** 1024 to 1518 Byte Frames Transmitted without Error

This register counts the number of 1024 to 1518 byte frames successfully transmitted without error, i.e., no underrun and not too many retries.

# **39.8.60 GMAC Greater Than 1518 Byte Frames Transmitted Register**





**Bits 31:0 – NFTX[31:0]** Greater than 1518 Byte Frames Transmitted without Error

This register counts the number of 1518 or above byte frames successfully transmitted without error i.e., no underrun and not too many retries.


## **39.8.61 GMAC Transmit Underruns Register**

**Bits 9:0 – TXUNR[9:0]** Transmit Underruns

This register counts the number of frames not transmitted due to a transmit underrun. If this register is incremented then no other statistics register is incremented.



## **39.8.62 GMAC Single Collision Frames Register**

## **Bits 17:0 – SCOL[17:0]** Single Collision

This register counts the number of frames experiencing a single collision before being successfully transmitted i.e., no underrun.



## **39.8.63 GMAC Multiple Collision Frames Register**

**Bits 17:0 – MCOL[17:0]** Multiple Collision

This register counts the number of frames experiencing between two and fifteen collisions prior to being successfully transmitted, i.e., no underrun and not too many retries.



## **39.8.64 GMAC Excessive Collisions Register**

**Bits 9:0 – XCOL[9:0]** Excessive Collisions

This register counts the number of frames that failed to be transmitted because they experienced 16 collisions.



# **39.8.65 GMAC Late Collisions Register**

**Bits 9:0 – LCOL[9:0]** Late Collisions

Counts the number of late collisions occurring after the slot time (512 bits) has expired. In 10/100 mode, late collisions are counted twice i.e., both as a collision and a late collision.



### **39.8.66 GMAC Deferred Transmission Frames Register**

### **Bits 17:0 – DEFT[17:0]** Deferred Transmission

This register counts the number of frames experiencing deferral due to carrier sense being active on their first attempt at transmission. Frames involved in any collision are not counted nor are frames that experienced a transmit underrun.



### **39.8.67 GMAC Carrier Sense Errors Register**

**Bits 9:0 – CSR[9:0]** Carrier Sense Error

This register counts the number of frames transmitted where carrier sense was not seen during transmission or where carrier sense was deasserted after being asserted in a transmit frame without collision (no underrun). Only incremented in half duplex mode. The only effect of a carrier sense error is to increment this register. The behavior of the other statistics registers is unaffected by the detection of a carrier sense error.

#### **39.8.68 GMAC Octets Received Low Register**



When reading the Octets Transmitted and Octets Received Registers, bits [31:0] should be read prior to bits [47:32] to ensure reliable operation.



#### **Bits 31:0 – RXO[31:0]** Received Octets

Received octets in frame without errors [31:0]. The number of octets received in valid frames of any type. This counter is 48-bits and is read through two registers. This count does not include octets from pause frames, and is only incremented if the frame is successfully filtered and copied to memory.

#### **39.8.69 GMAC Octets Received High Register**



When reading the Octets Transmitted and Octets Received Registers, bits 31:0 should be read prior to bits 47:32 to ensure reliable operation.



### **Bits 15:0 – RXO[15:0]** Received Octets

Received octets in frame without errors [47:32]. The number of octets received in valid frames of any type. This counter is 48-bits and is read through two registers. This count does not include octets from pause frames, and is only incremented if the frame is successfully filtered and copied to memory.

#### **39.8.70 GMAC Frames Received Register**





**Bits 31:0 – FRX[31:0]** Frames Received without Error

Frames received without error. This register counts the number of frames successfully received. Excludes pause frames, and is only incremented if the frame is successfully filtered and copied to memory.

## **39.8.71 GMAC Broadcast Frames Received Register**





**Bits 31:0 – BFRX[31:0]** Broadcast Frames Received without Error

Broadcast frames received without error. This register counts the number of broadcast frames successfully received. Excludes pause frames, and is only incremented if the frame is successfully filtered and copied to memory.

### **39.8.72 GMAC Multicast Frames Received Register**





**Bits 31:0 – MFRX[31:0]** Multicast Frames Received without Error

This register counts the number of multicast frames successfully received without error. Excludes pause frames, and is only incremented if the frame is successfully filtered and copied to memory.



## **39.8.73 GMAC Pause Frames Received Register**

**Bits 15:0 – PFRX[15:0]** Pause Frames Received Register

This register counts the number of pause frames received without error.

### **39.8.74 GMAC 64 Byte Frames Received Register**





**Bits 31:0 – NFRX[31:0]** 64 Byte Frames Received without Error

This register counts the number of 64 byte frames successfully received without error. Excludes pause frames, and is only incremented if the frame is successfully filtered and copied to memory.

### **39.8.75 GMAC 65 to 127 Byte Frames Received Register**





**Bits 31:0 – NFRX[31:0]** 65 to 127 Byte Frames Received without Error

This register counts the number of 65 to 127 byte frames successfully received without error. Excludes pause frames, and is only incremented if the frame is successfully filtered and copied to memory.

### **39.8.76 GMAC 128 to 255 Byte Frames Received Register**





**Bits 31:0 – NFRX[31:0]** 128 to 255 Byte Frames Received without Error

This register counts the number of 128 to 255 byte frames successfully received without error. Excludes pause frames, and is only incremented if the frame is successfully filtered and copied to memory.

### **39.8.77 GMAC 256 to 511 Byte Frames Received Register**





**Bits 31:0 – NFRX[31:0]** 256 to 511 Byte Frames Received without Error

This register counts the number of 256 to 511 byte frames successfully received without error. Excludes pause frames, and is only incremented if the frame is successfully filtered and copied to memory.

### **39.8.78 GMAC 512 to 1023 Byte Frames Received Register**





**Bits 31:0 – NFRX[31:0]** 512 to 1023 Byte Frames Received without Error

This register counts the number of 512 to 1023 byte frames successfully received without error. Excludes pause frames, and is only incremented if the frame is successfully filtered and copied to memory.

### **39.8.79 GMAC 1024 to 1518 Byte Frames Received Register**





**Bits 31:0 – NFRX[31:0]** 1024 to 1518 Byte Frames Received without Error

This register counts the number of 1024 to 1518 byte frames successfully received without error, i.e., no underrun and not too many retries.

#### **39.8.80 GMAC 1519 to Maximum Byte Frames Received Register**





**Bits 31:0 – NFRX[31:0]** 1519 to Maximum Byte Frames Received without Error

This register counts the number of 1519 byte or above frames successfully received without error. Maximum frame size is determined by the Network Configuration Register bit 8 (1536 maximum frame size) or bit 3 (jumbo frame size). Excludes pause frames, and is only incremented if the frame is successfully filtered and copied to memory. See [GMAC Network Configuration Register.](#page-1049-0)



## **39.8.81 GMAC Undersized Frames Received Register**

**Bits 9:0 – UFRX[9:0]** Undersize Frames Received

Counts the number of frames received less than 64 bytes in length (10/100 mode, full duplex) that do not have either a CRC error or an alignment error.



### **39.8.82 GMAC Oversized Frames Received Register**

**Bits 9:0 – OFRX[9:0]** Oversized Frames Received

This register counts the number of frames received exceeding 1518 bytes (1536 bytes if bit 8 is set in the Network Configuration Register ) in length but do not have either a CRC error, an alignment error nor a receive symbol error. See [GMAC Network Configuration Register](#page-1049-0).



## **39.8.83 GMAC Jabbers Received Register**

**Bits 9:0 – JRX[9:0]** Jabbers Received

The register counts the number of frames received exceeding 1518 bytes in length (1536 if bit 8 is set in Network Configuration Register) and have either a CRC error, an alignment error or a receive symbol error. See [GMAC](#page-1049-0) [Network Configuration Register](#page-1049-0).



### **39.8.84 GMAC Frame Check Sequence Errors Register**

#### **Bits 9:0 – FCKR[9:0]** Frame Check Sequence Errors

The register counts frames that are an integral number of bytes, have bad CRC and are between 64 and 1518 bytes in length (1536 if bit 8 is set in Network Configuration Register). This register is also incremented if a symbol error is detected and the frame is of valid length and has an integral number of bytes.

This register is incremented for a frame with bad FCS, regardless of whether it is copied to memory due to ignore FCS mode being enabled in bit 26 of the Network Configuration Register. See [GMAC Network Configuration](#page-1049-0) [Register.](#page-1049-0)



### **39.8.85 GMAC Length Field Frame Errors Register**

**Bits 9:0 – LFER[9:0]** Length Field Frame Errors

This register counts the number of frames received that have a measured length shorter than that extracted from the length field (bytes 13 and 14). This condition is only counted if the value of the length field is less than 0x0600, the frame is not of excessive length and checking is enabled through bit 16 of the Network Configuration Register. See [GMAC Network Configuration Register.](#page-1049-0)



### **39.8.86 GMAC Receive Symbol Errors Register**

### **Bits 9:0 – RXSE[9:0]** Receive Symbol Errors

This register counts the number of frames that had GRXER asserted during reception. For 10/100 mode symbol errors are counted regardless of frame length checks. Receive symbol errors will also be counted as an FCS or alignment error if the frame is between 64 and 1518 bytes (1536 bytes if bit 8 is set in the Network Configuration Register). If the frame is larger it will be recorded as a jabber error. See [GMAC Network Configuration Register.](#page-1049-0)



## **39.8.87 GMAC Alignment Errors Register**

#### **Bits 9:0 – AER[9:0]** Alignment Errors

This register counts the frames that are not an integral number of bytes long and have bad CRC when their length is truncated to an integral number of bytes and are between 64 and 1518 bytes in length (1536 if bit 8 is set in Network Configuration Register). This register is also incremented if a symbol error is detected and the frame is of valid length and does not have an integral number of bytes. See [GMAC Network Configuration Register](#page-1049-0).



#### **39.8.88 GMAC Receive Resource Errors Register**

**Bits 17:0 – RXRER[17:0]** Receive Resource Errors

Counts the frames that were successfully received by the MAC but could not be copied to memory because no receive buffer was available. This occurs when the GMAC reads a buffer descriptor with its ownership (or used) bit set.



# **39.8.89 GMAC Receive Overruns Register**

**Bits 9:0 – RXOVR[9:0]** Receive Overruns

This register counts the number of frames that are address recognized but were not copied to memory due to a receive overrun.



### **39.8.90 GMAC IP Header Checksum Errors Register**

**Bits 7:0 – HCKER[7:0]** IP Header Checksum Errors

This register counts the number of frames discarded due to an incorrect IP header checksum, but are between 64 and 1518 bytes (1536 bytes if bit 8 is set in the Network Configuration Register) and do not have a CRC error, an alignment error, nor a symbol error.



### **39.8.91 GMAC TCP Checksum Errors Register**

## **Bits 7:0 – TCKER[7:0]** TCP Checksum Errors

This register counts the number of frames discarded due to an incorrect TCP checksum, but are between 64 and 1518 bytes (1536 bytes if bit 8 is set in the Network Configuration Register) and do not have a CRC error, an alignment error, nor a symbol error.



### **39.8.92 GMAC UDP Checksum Errors Register**

#### **Bits 7:0 – UCKER[7:0]** UDP Checksum Errors

This register counts the number of frames discarded due to an incorrect UDP checksum, but are between 64 and 1518 bytes (1536 bytes if bit 8 is set in the Network Configuration Register) and do not have a CRC error, an alignment error, nor a symbol error.



### **39.8.93 GMAC 1588 Timer Increment Sub-nanoseconds Register**

**Bits 15:0 – LSBTIR[15:0]** Lower Significant Bits of Timer Increment Register Lower significant bits of Timer Increment Register[15:0] giving a 24-bit timer\_increment counter. These bits are the sub-ns value which the 1588 timer will be incremented each clock cycle. Bit  $n = 2^{(n-16)}$  nsec giving a resolution of approximately 15.2E-15 sec.



### **39.8.94 GMAC 1588 Timer Seconds High Register**

**Bits 15:0 – TCS[15:0]** Timer Count in Seconds

This register is writable. It increments by one when the 1588 nanoseconds counter counts to one second. It may also be incremented when the Timer Adjust register is written.

### **39.8.95 GMAC 1588 Timer Seconds Low Register**





**Bits 31:0 – TCS[31:0]** Timer Count in Seconds

This register is writable. It increments by one when the 1588 nanoseconds counter counts to one second. It may also be incremented when the Timer Adjust Register is written.

### **39.8.96 GMAC 1588 Timer Nanoseconds Register**





**Bits 29:0 – TNS[29:0]** Timer Count in Nanoseconds

This register is writable. It can also be adjusted by writes to the 1588 Timer Adjust Register. It increments by the value of the 1588 Timer Increment Register each clock cycle.
## **39.8.97 GMAC 1588 Timer Adjust Register**





**Bit 31 – ADJ** Adjust 1588 Timer

Write as one to subtract from the 1588 timer. Write as zero to add to it.

**Bits 29:0 – ITDT[29:0]** Increment/Decrement

The number of nanoseconds to increment or decrement the 1588 Timer Nanoseconds Register. If necessary, the 1588 Seconds Register will be incremented or decremented.



### **39.8.98 GMAC 1588 Timer Increment Register**

### **Bits 23:16 – NIT[7:0]** Number of Increments

The number of increments after which the alternative increment is used.

#### **Bits 15:8 – ACNS[7:0]** Alternative Count Nanoseconds

Alternative count of nanoseconds by which the 1588 Timer Nanoseconds Register will be incremented each clock cycle.

#### **Bits 7:0 – CNS[7:0]** Count Nanoseconds

A count of nanoseconds by which the 1588 Timer Nanoseconds Register will be incremented each clock cycle.

## **39.8.99 GMAC PTP Event Frame Transmitted Seconds Low Register**





**Bits 31:0 – RUD[31:0]** Register Update

The register is updated with the value that the 1588 Timer Seconds Register holds when the SFD of a PTP transmit primary event crosses the MII interface. An interrupt is issued when the register is updated.

## **39.8.100 GMAC PTP Event Frame Transmitted Nanoseconds Register**





**Bits 29:0 – RUD[29:0]** Register Update

The register is updated with the value that the 1588 Timer Nanoseconds Register holds when the SFD of a PTP transmit primary event crosses the MII interface. An interrupt is issued when the register is updated.

## **39.8.101 GMAC PTP Event Frame Received Seconds Low Register**





**Bits 31:0 – RUD[31:0]** Register Update

The register is updated with the value that the 1588 Timer Seconds Register holds when the SFD of a PTP receive primary event crosses the MII interface. An interrupt is issued when the register is updated.

## **39.8.102 GMAC PTP Event Frame Received Nanoseconds Register**





**Bits 29:0 – RUD[29:0]** Register Update

The register is updated with the value that the 1588 Timer Nanoseconds Register holds when the SFD of a PTP receive primary event crosses the MII interface. An interrupt is issued when the register is updated.

## **39.8.103 GMAC PTP Peer Event Frame Transmitted Seconds Low Register**





**Bits 31:0 – RUD[31:0]** Register Update

The register is updated with the value that the 1588 Timer Seconds Register holds when the SFD of a PTP transmit peer event crosses the MII interface. An interrupt is issued when the register is updated.

## **39.8.104 GMAC PTP Peer Event Frame Transmitted Nanoseconds Register**





**Bits 29:0 – RUD[29:0]** Register Update

The register is updated with the value that the 1588 Timer Nanoseconds Register holds when the SFD of a PTP transmit peer event crosses the MII interface. An interrupt is issued when the register is updated.

## **39.8.105 GMAC PTP Peer Event Frame Received Seconds Low Register**





**Bits 31:0 – RUD[31:0]** Register Update

The register is updated with the value that the 1588 Timer Seconds Register holds when the SFD of a PTP receive primary event crosses the MII interface. An interrupt is issued when the register is updated.

## **39.8.106 GMAC PTP Peer Event Frame Received Nanoseconds Register**





## **Bits 29:0 – RUD[29:0]** Register Update

The register is updated with the value that the 1588 Timer Nanoseconds Register holds when the SFD of a PTP receive primary event crosses the MII interface. An interrupt is issued when the register is updated.



## **39.8.107 GMAC Received LPI Transitions**

**Bits 15:0 – COUNT[15:0]** Count of Received LPI Transitions (cleared on read)

A count of the number of times there is a transition from receiving normal idle to receiving low power idle.

## **39.8.108 GMAC Received LPI Time**



**Bits 23:0 – LPITIME[23:0]** Time in LPI (cleared on read)

This field increments once every 16 MCK cycles when the bit LPI Indication (bit 7) is set in the Network Status register.



#### **39.8.109 GMAC Transmit LPI Transitions**

**Bits 15:0 – COUNT[15:0]** Count of LPI transitions (cleared on read)

A count of the number of times the bit Enable LPI Transmission (bit 19) goes from low to high in the Network Control register.

## **39.8.110 GMAC Transmit LPI Time**



**Bits 23:0 – LPITIME[23:0]** Time in LPI (cleared on read)

This field increments once every 16 MCK cycles when the bit Enable LPI Transmission (bit 19) is set in the Network Control register.



## **39.8.111 GMAC Interrupt Status Register Priority Queue x**

**Bit 11 – HRESP** System Bus Error

**Bit 10 - ROVR** Receive Overrun

**Bit 7 – TCOMP** Transmit Complete

**Bit 6 – TFC** Transmit Frame Corruption Due to System Bus Error

Set if an error occurs whilst midway through reading transmit frame from the system bus, including system buss errors and buffers exhausted mid frame.

**Bit 5 – RLEX** Retry Limit Exceeded or Late Collision

**Bit 2 – RXUBR** RX Used Bit Read

**Bit 1 - RCOMP** Receive Complete

## **39.8.112 GMAC Transmit Buffer Queue Base Address Register Priority Queue x**



These registers hold the start address of the transmit buffer queues (transmit buffers descriptor lists) for the additional queues and must be initialized to the address of valid descriptors, even if the priority queues are not used.



**Bits 31:2 – TXBQBA[29:0]** Transmit Buffer Queue Base Address Written with the address of the start of the transmit queue.

## **39.8.113 GMAC Receive Buffer Queue Base Address Register Priority Queue x**



These registers hold the start address of the receive buffer queues (receive buffers descriptor lists) for the additional queues and must be initialized to the address of valid descriptors, even if the priority queues are not used.



**Bits 31:2 – RXBQBA[29:0]** Receive Buffer Queue Base Address Written with the address of the start of the receive queue.



## **39.8.114 GMAC Receive Buffer Size Register Priority Queue x**

## **Bits 7:0 – RBS[7:0]** Receive Buffer Size

DMA receive buffer size in system memory. The value defined by these bits determines the size of buffer to use in main system memory when writing received data.

The value is defined in multiples of 64 bytes such that a value of 0x01 corresponds to buffers of 64 bytes, 0x02 corresponds to 128 bytes etc.

For example:

0x02: 128 bytes

0x18: 1536 bytes (1 × max length frame/buffer)

0xA0: 10240 bytes (1 × 10K jumbo frame/buffer)

Note that this value should never be written as zero.



## **39.8.115 GMAC Credit-Based Shaping Control Register**



**Bit 0 – QAE** Queue A CBS Enable



## **39.8.116 GMAC Credit-Based Shaping IdleSlope Register for Queue A**



Credit-based shaping must be disabled in GMAC\_CBSCR before updating this register.



**Bits 31:0 – IS[31:0]** IdleSlope

IdleSlope value for queue A in bytes/second.

The IdleSlope value is defined as the rate of change of credit when a packet is waiting to be sent. This must not exceed the port transmit rate which is dependent on the speed of operation, e.g., 100 Mb/second = 0x017D7840 If 50% of bandwidth was to be allocated to a particular queue in 100 Mb/second mode, then the IdleSlope value for that queue would be calculated as 0x017D7840/2.

## **39.8.117 GMAC Credit-Based Shaping IdleSlope Register for Queue B**



Credit-based shaping must be disabled in GMAC\_CBSCR before updating this register.



**Bits 31:0 – IS[31:0]** IdleSlope

IdleSlope value for queue B in bytes/second.

The IdleSlope value is defined as the rate of change of credit when a packet is waiting to be sent. This must not exceed the port transmit rate which is dependent on the speed of operation, e.g., 100 Mb/second = 0x017D7840. If 50% of bandwidth was to be allocated to a particular queue in 100 Mb/second mode, then the IdleSlope value for that queue would be calculated as 0x017D7840/2.

## **39.8.118 GMAC Screening Type 1 Register x Priority Queue**



Screening type 1 registers are used to allocate up to 3 priority queues to received frames based on certain IP or UDP fields of incoming frames.



### **Bit 29 – UDPE** UDP Port Match Enable

When UDP port match enable is set (bit 29), the UDP Destination Port of the received UDP frame is matched against bits 27:12.

#### **Bit 28 – DSTCE** Differentiated Services or Traffic Class Match Enable

When DS/TC match enable is set (bit 28), the DS (differentiated services) field of the received IPv4 header or TC field (traffic class) of IPv6 headers are matched against bits 11:4.

#### **Bits 27:12 – UDPM[15:0]** UDP Port Match

When UDP port match enable is set (bit 29), the UDP Destination Port of the received UDP frame is matched against bits 27:12.

#### **Bits 11:4 – DSTCM[7:0]** Differentiated Services or Traffic Class Match

When DS/TC match enable is set (bit 28), the DS (differentiated services) field of the received IPv4 header or TC field (traffic class) of IPv6 headers are matched against bits 11:4.

#### **Bits 2:0 – QNB[2:0]** Queue Number (0–2)

If a match is successful, then the queue value programmed in bits 2:0 is allocated to the frame.

### **39.8.119 GMAC Screening Type 2 Register x Priority Queue**



Screening type 2 registers are used to allocate up to 3 priority queues to received frames based on the VLAN priority field of received Ethernet frames.



## **Bit 30 – COMPCE** Compare C Enable



**Bits 29:25 – COMPC[4:0]** Index of Screening Type 2 Compare Word 0/Word 1 register x COMPC is a pointer to the compare registers GMAC\_ST2CW0Rx and GMAC\_ST2CW1Rx. When COMPCE is set, the compare is true if the data at the frame offset ANDed with the value MASKVAL is equal to the value of COMPVAL ANDed with the value of MASKVAL.

#### **Bit 24 – COMPBE** Compare B Enable



#### **Bits 23:19 – COMPB[4:0]** Index of Screening Type 2 Compare Word 0/Word 1 register x

COMPB is a pointer to the compare registers GMAC\_ST2CW0Rx and GMAC\_ST2CW1Rx. When COMPBE is set, the compare is true if the data at the frame offset ANDed with the value MASKVAL is equal to the value of COMPVAL ANDed with the value of MASKVAL.

#### **Bit 18 – COMPAE** Compare A Enable



### **Bits 17:13 – COMPA[4:0]** Index of Screening Type 2 Compare Word 0/Word 1 register x

COMPA is a pointer to the compare registers GMAC\_ST2CW0Rx and GMAC\_ST2CW1Rx. When COMPAE is set, the compare is true if the data at the frame offset ANDed with the value MASKVAL is equal to the value of COMPVAL ANDed with the value of MASKVAL.

## **Bit 12 – ETHE** EtherType Enable



#### **Bits 11:9 – I2ETH[2:0]** Index of Screening Type 2 EtherType register x

When ETHE is set (bit 12), the field EtherType (last EtherType in the header if the frame is VLAN tagged) is compared with bits 15:0 in the register designated by the value of I2ETH.

#### **Bit 8 – VLANE** VLAN Enable



#### **Bits 6:4 – VLANP[2:0]** VLAN Priority

When VLAN match enable is set (bit 8), the VLAN priority field of the received frame is matched against bits 7:4 of this register.

#### **Bits 2:0 – QNB[2:0]** Queue Number (0–2)

If a match is successful, then the queue value programmed in QNB is allocated to the frame.

### **39.8.120 GMAC Interrupt Enable Register Priority Queue x**



The following values are valid for all listed bit names of this register:

- 0: No effect.
- 1: Enables the corresponding interrupt.



**Bit 11 – HRESP** System Bus Error

- **Bit 10 ROVR** Receive Overrun
- **Bit 7 TCOMP** Transmit Complete

**Bit 6 – TFC** Transmit Frame Corruption Due to System Bus Error

**Bit 5 – RLEX** Retry Limit Exceeded or Late Collision

- **Bit 2 RXUBR** RX Used Bit Read
- **Bit 1 RCOMP** Receive Complete

## **39.8.121 GMAC Interrupt Disable Register Priority Queue x**



The following values are valid for all listed bit names of this register:

- 0: No effect.
- 1: Disables the corresponding interrupt.



**Bit 11 – HRESP** System Bus Error

- **Bit 10 ROVR** Receive Overrun
- **Bit 7 TCOMP** Transmit Complete

**Bit 6 – TFC** Transmit Frame Corruption Due to System Bus Error

**Bit 5 – RLEX** Retry Limit Exceeded or Late Collision

- **Bit 2 RXUBR** RX Used Bit Read
- **Bit 1 RCOMP** Receive Complete

## **39.8.122 GMAC Interrupt Mask Register Priority Queue x**



A read of this register returns the value of the receive complete interrupt mask.

A write to this register directly affects the state of the corresponding bit in the Interrupt Status Register, causing an interrupt to be generated if a 1 is written.

The following values are valid for all listed bit names of this register:

0: Corresponding interrupt is enabled.

1: Corresponding interrupt is disabled.



#### **Bit 11 – HRESP** System Bus Error

**Bit 10 - ROVR** Receive Overrun

**Bit 7 – TCOMP** Transmit Complete

**Bit 6 – AHB** Transmit Frame Corruption Due to System Bus Error

**Bit 5 – RLEX** Retry Limit Exceeded or Late Collision

**Bit 2 – RXUBR** RX Used Bit Read

**Bit 1 – RCOMP** Receive Complete



## **39.8.123 GMAC Screening Type 2 EtherType Register x**

**Bits 15:0 – COMPVAL[15:0]** Ethertype Compare Value

When the bit GMAC\_ST2RPQ.ETHE is enabled, the EtherType (last EtherType in the header if the frame is VLAN tagged) is compared with bits 15:0 in the register designated by GMAC\_ST2RPQ.I2ETH.

## **39.8.124 GMAC Screening Type 2 Compare Word 0 Register x**





## **Bits 31:16 – COMPVAL[15:0]** Compare Value

The byte stored in bits [23:16] is compared against the first byte of the 2 bytes extracted from the frame. The byte stored in bits [31:24] is compared against the second byte of the 2 bytes extracted from the frame.

#### **Bits 15:0 – MASKVAL[15:0]** Mask Value

The value of MASKVAL ANDed with the 2 bytes extracted from the frame is compared to the value of MASKVAL ANDed with the value of COMPVAL.



## **39.8.125 GMAC Screening Type 2 Compare Word 1 Register x**

**Bits 8:7 – OFFSSTRT[1:0]** Ethernet Frame Offset Start



## **Bits 6:0 – OFFSVAL[6:0]** Offset Value in Bytes

The value of OFFSVAL ranges from 0 to 127 bytes, and is counted from either the start of the frame, the byte after the EtherType field (last EtherType in the header if the frame is VLAN tagged), the byte after the IP header (IPv4 or IPv6) or the byte after the TCP/UDP header.

# **40. USB Device High Speed Port (UDPHS)**

## **40.1 Description**

The USB Device High Speed Port (UDPHS) is compliant with the Universal Serial Bus (USB), rev 2.0 High Speed device specification.

Each endpoint can be configured in one of several USB transfer types. It can be associated with one, two or three banks of a Dual-port RAM used to store the current data payload. If two or three banks are used, one DPR bank is read or written by the processor, while the other is read or written by the USB device peripheral. This feature is mandatory for isochronous endpoints.

## **40.2 Embedded Characteristics**

- 1 High-Speed Device
- 1 UTMI Transceiver Shared Between Host and Device
- USB v2.0 High Speed (480 Mbits/s) Compliant
- 16 Endpoints up to 1024 Bytes
- Embedded Dual-port RAM for Endpoints
- Suspend/Resume Logic (Command of UTMI)
- Up to Three Memory Banks for Endpoints (Not for Control Endpoint)
- 8 Kbytes of DPRAM

## **40.3 Block Diagram**

**Figure 40-1. UDPHS Block Diagram**



## **40.4 Typical Connection**

**Figure 40-2. Board Schematic**



## **Notes:**

- 1. The values shown on the 22 kΩ and 15 kΩ resistors are only valid with 3.3V-supplied PIOs.
- 2. C<sub>RPB</sub>: Upstream Facing Port Bypass Capacitance of 1 μF to 10 μF (refer to "DC Electrical Characteristics" in Universal Serial Bus Specification Rev. 2)
- 3. 10 pF capacitor on VBG is a provision and may not be populated.

## **40.5 Product Dependencies**

## **40.5.1 Power Management**

The UDPHS is not continuously clocked.

To use the UDPHS, the programmer must first enable the UDPHS clock in the Power Management Controller (PMC). Then, enable the PLL for UTMI operations in PMC.

However, if the application does not require UDPHS operations, the UDPHS clock can be stopped when not needed and restarted later.

## **40.5.2 Interrupt Sources**

The UDPHS interrupt line is connected on one of the internal sources of the interrupt controller. Using the UDPHS interrupt requires the interrupt controller to be programmed first.

## **40.6 Functional Description**

## **40.6.1 UTMI Transceivers Sharing**

The High Speed USB Host Port A is shared with the High Speed USB Device port and connected to the second UTMI transceiver. The selection between Host Port A and USB Device is controlled by the UDPHS enable bit (EN\_UDPHS) located in the UDPHS\_CTRL register.

#### <span id="page-1185-0"></span>**Figure 40-3. USB Selection**



## **40.6.2 USB V2.0 High Speed Device Port Introduction**

The USB V2.0 High Speed Device Port provides communication services between host and attached USB devices. Each device is offered with a collection of communication flows (pipes) associated with each endpoint. Software on the host communicates with a USB Device through a set of communication flows.

## **40.6.3 USB V2.0 High Speed Transfer Types**

A communication flow is carried over one of four transfer types defined by the USB device.

A device provides several logical communication pipes with the host. To each logical pipe is associated an endpoint. Transfer through a pipe belongs to one of the four transfer types:

- Control Transfers: Used to configure a device at attach time and can be used for other device-specific purposes, including control of other pipes on the device.
- Bulk Data Transfers: Generated or consumed in relatively large burst quantities and have wide dynamic latitude in transmission constraints.
- Interrupt Data Transfers: Used for timely but reliable delivery of data, for example, characters or coordinates with human-perceptible echo or feedback response characteristics.
- Isochronous Data Transfers: Occupy a prenegotiated amount of USB bandwidth with a prenegotiated delivery latency. (Also called streaming real time transfers.)

As indicated below, transfers are sequential events carried out on the USB bus.

Endpoints must be configured according to the transfer type they handle.



### **Table 40-1. USB Communication Flow**

## **40.6.4 USB Transfer Event Definitions**

A transfer is composed of one or several transactions as shown in the table below.

### **Table 40-2. USB Transfer Events**



# **SAMA5D2 Series USB Device High Speed Port (UDPHS)**

<span id="page-1186-0"></span>

#### **Notes:**

- 1. Control transfer must use endpoints with one bank and can be aborted using a stall handshake.
- 2. Isochronous transfers must use endpoints configured with two or three banks.

An endpoint handles all transactions related to the type of transfer for which it has been configured.

#### **Table 40-3. UDPHS Endpoint Description**



#### **Note:**

1. In Isochronous (Iso) mode, it is preferable that the high bandwidth capability is available.

The size of the internal DPRAM is 8 Kbytes.

Suspend and resume are automatically detected by the UDPHS device, which notifies the processor by raising an interrupt.

## **40.6.5 USB V2.0 High Speed BUS Transactions**

Each transfer results in one or more transactions over the USB bus.

Five types of transaction flow across the bus in packets:

- 1. Setup Transaction
- 2. Data IN Transaction
- 3. Data OUT Transaction
- 4. Status IN Transaction
- 5. Status OUT Transaction

A status IN or OUT transaction is identical to a data IN or OUT transaction.

#### **Figure 40-4. Control Read and Write Sequences**



## **40.6.6 Endpoint Configuration**

The endpoint 0 is always a control endpoint, it must be programmed and active in order to be enabled when the End Of Reset interrupt occurs.

To configure the endpoints:

- Fill the configuration register (UDPHS\_EPTCFG) with the endpoint size, direction (IN or OUT), type (CTRL, Bulk, IT, ISO) and the number of banks.
- Fill the number of transactions (NB\_TRANS) for isochronous endpoints.

**Note:**  For control endpoints the direction has no effect.

- Verify that the EPT\_MAPD flag is set. This flag is set if the endpoint size and the number of banks are correct for this endpoint and compared to the FIFO maximum capacity and the maximum number of allowed banks.
- Configure the endpoint control flags and enable them in UDPHS\_EPTCTLENBx as described in [UDPHS\\_EPTCTLDISx.](#page-1251-0)

Control endpoints can generate interrupts and use only 1 bank.

All endpoints (except endpoint 0) can be configured either as Bulk, Interrupt or Isochronous. See the table [USB](#page-1185-0) [Transfer Events.](#page-1185-0)

The maximum packet size they can accept corresponds to the maximum endpoint size.

**Note:**  The endpoint size of 1024 is reserved for isochronous endpoints.
The size of the DPRAM is 8 Kbytes. The DPR is shared by all active endpoints. The memory size required by the active endpoints must not exceed the size of the DPRAM.

- SIZE\_DPRAM = SIZE \_EPT0
- + NB\_BANK\_EPT1 x SIZE\_EPT1
- + NB\_BANK\_EPT2 x SIZE\_EPT2
- + NB\_BANK\_EPT3 x SIZE\_EPT3
- + NB\_BANK\_EPT4 x SIZE\_EPT4
- + NB\_BANK\_EPT5 x SIZE\_EPT5
- + NB\_BANK\_EPT6 x SIZE\_EPT6
- +... (see [UDPHS\\_EPTCFGx](#page-1243-0))

If a user tries to configure endpoints with a size the sum of which is greater than the DPRAM, then the EPT\_MAPD is not set.

The application has access to the physical block of DPR reserved for the endpoint through a 64-Kbyte logical address space.

The physical block of DPR reserved for the endpoint is remapped all along the 64-Kbyte logical address space. The application can write a 64-Kbyte buffer linearly.

#### **Figure 40-5. Logical Address Space for DPR Access**



Configuration examples of [UDPHS\\_EPTCTLDISx](#page-1251-0) for Bulk IN endpoint type follow below.

- With DMA
	- AUTO\_VALID: Automatically validate the packet and switch to the next bank.
	- EPT\_ENABL: Enable endpoint.
- Without DMA:
	- TXRDY: An interrupt is generated after each transmission.
	- EPT\_ENABL: Enable endpoint.

Configuration examples of Bulk OUT endpoint type follow below.

- With DMA
	- AUTO\_VALID: Automatically validate the packet and switch to the next bank.
	- EPT\_ENABL: Enable endpoint.

# • Without DMA

- RXRDY\_TXKL: An interrupt is sent after a new packet has been stored in the endpoint FIFO.
- EPT\_ENABL: Enable endpoint.

# **40.6.7 DPRAM Management**

Endpoints can only be allocated in ascending order, from the endpoint 0 to the last endpoint to be allocated. The user shall therefore configure them in the same order.

The allocation of an endpoint x starts when the Number of Banks field in the UDPHS Endpoint Configuration Register (UDPHS\_EPTCFGx.BK\_NUMBER) is different from zero. Then, the hardware allocates a memory area in the DPRAM and inserts it between the x - 1 and x+ 1 endpoints. The x+ 1 endpoint memory window slides up and its data is lost. Note that the following endpoint memory windows (from x+ 2) do not slide.

Disabling an endpoint, by writing a one to the Endpoint Disable bit in the UDPHS Endpoint Control Disable Register (UDPHS\_EPTCTLDISx.EPT\_DISABL), does not reset its configuration:

- Endpoint Banks (UDPHS\_EPTCFGx.BK\_NUMBER)
- Endpoint Size (UDPHS\_EPTCFGx.EPT\_SIZE)
- Endpoint Direction (UDPHS\_EPTCFGx.EPT\_DIR)
- Endpoint Type (UDPHS\_EPTCFGx.EPT\_TYPE)

To free its memory, the user shall write a zero to the UDPHS\_EPTCFGx.BK\_NUMBER field. The x+ 1 endpoint memory window then slides down and its data is lost. Note that the following endpoint memory windows (from  $x + 2$ ) do not slide.

The following figure illustrates the allocation and reorganization of the DPRAM in a typical example.





DPRAM allocation sequence:

- 1. The endpoints 0 to 5 are enabled, configured and allocated in ascending order. Each endpoint then owns a memory area in the DPRAM.
- 2. The endpoint 3 is disabled, but its memory is kept allocated by the controller.
- 3. In order to free its memory, its UDPHS\_EPTCFGx.BK\_NUMBER field is written to zero. The endpoint 4 memory window slides down, but the endpoint 5 does not move.
- 4. If the user chooses to reconfigure the endpoint 3 with a larger size, the controller allocates a memory area after the endpoint 2 memory area and automatically slides up the endpoint 4 memory window. The endpoint 5 does not move and a memory conflict appears as the memory windows of the endpoints 4 and 5 overlap. The data of these endpoints is potentially lost.

#### **Notes:**

- 1. There is no way the data of the endpoint 0 can be lost (except if it is de-allocated) as the memory allocation and de-allocation may affect only higher endpoints.
- 2. Deactivating then reactivating the same endpoint with the same configuration only modifies temporarily the controller DPRAM pointer and size for this endpoint. Nothing changes in the DPRAM, higher endpoints seem not to have been moved and their data is preserved as far as nothing has been written or received into them while changing the allocation state of the first endpoint.
- 3. When the user writes a value different from zero to the UDPHS\_EPTCFGx.BK\_NUMBER field, the Endpoint Mapped bit (UDPHS\_EPTCFGx.EPT\_MAPD) is set only if the configured size and number of banks are correct as compared to the endpoint maximal allowed values and to the maximal FIFO size (i.e., the DPRAM size). The UDPHS\_EPTCFGx.EPT\_MAPD value does not consider memory allocation conflicts.

# **40.6.8 Transfer With DMA**

USB packets of any length may be transferred when required by the UDPHS device. These transfers always feature sequential addressing.

Packet data system bus bursts may be locked on a DMA buffer basis for drastic overall system bus bandwidth performance boost with paged memories. These clock-cycle consuming memory row (or bank) changes will then likely not occur, or occur only once instead of several times, during a single big USB packet DMA transfer in case another system bus host addresses the memory. The locked bursts result in up to 128-word single-cycle unbroken system bus bursts for bulk endpoints and 256-word single-cycle unbroken bursts for isochronous endpoints.

This maximum burst length is then controlled by the lowest programmed USB endpoint size (EPT\_SIZE field in the UDPHS\_EPTCFGx register) and DMA Size (BUFF\_LENGTH field in the UDPHS\_DMACONTROLx register).

The USB 2.0 device average throughput may be up to nearly 60 Mbyte/s. Its internal client average access latency decreases as burst length increases due to the 0 wait-state side effect of unchanged endpoints. If at least 0 wait-state word burst capability is also provided by the external DMA system bus clients, each of both DMA system busses need less than 50% bandwidth allocation for full USB 2.0 bandwidth usage at 30 MHz, and less than 25% at 60 MHz.

The UDPHS DMA Channel Transfer Descriptor is described in the section [UDPHS DMA Channel Transfer](#page-1273-0) [Descriptor](#page-1273-0).

**Note:**  When debugging, make sure to address the DMA to an SRAM address even if a remap is done.

#### **Figure 40-7. Example of DMA Chained List**



# **40.6.9 Transfer Without DMA**



**Important:**  If the DMA is not to be used, it is necessary to disable it, otherwise it can be enabled by previous versions of software without warning. If this should occur, the DMA can process data before an interrupt without knowledge of the user.

The recommended means to disable DMA are as follows:

```
// Reset IP UDPHS 
 AT91C_BASE_UDPHS->UDPHS_CTRL &= ~AT91C_UDPHS_EN_UDPHS;
  AT91C_BASE_UDPHS->UDPHS_CTRL |= AT91C_UDPHS_EN_UDPHS;//
With OR without DMA !!!
  for( i=1; i<=((AT91C BASE UDPHS->UDPHS IPFEATURES &
AT91C UDPHS DMA CHANNEL NBR)>>4); i++ ) {
// RESET endpoint canal DMA:
    // DMA stop channel command 
  AT91C BASE UDPHS->UDPHS DMA[i].UDPHS DMACONTROL = 0; // STOP
command
// Disable endpoint
 AT91C_BASE_UDPHS->UDPHS_EPT[i].UDPHS_EPTCTLDIS_|= 0XFFFFFFFF;
// Reset endpoint config
  AT91C_BASE_UDPHS->UDPHS_EPT[i].UDPHS_EPTCTLCFG = 0;
// Reset DMA channel (Buff count and Control field)
 AT91C BASE UDPHS->UDPHS DMA[i].UDPHS DMACONTROL = 0x02; // NON
STOP command
// Reset DMA channel 0 (STOP) 
  AT91C_BASE_UDPHS->UDPHS_DMA[i].UDPHS_DMACONTROL = 0; // STOP
command
// Clear DMA channel status (read the register for clear it)
 AT91C_BASE_UDPHS->UDPHS_DMA[i].UDPHS_DMASTATUS =
  AT91C_BASE_UDPHS->UDPHS_DMA[i].UDPHS_DMASTATUS;
}
```
# **40.6.10 Handling Transactions with USB V2.0 Device Peripheral**

#### **40.6.10.1 Setup Transaction**

The setup packet is valid in the DPR while RX SETUP is set. Once RX SETUP is cleared by the application, the UDPHS accepts the next packets sent over the device endpoint.

When a valid setup packet is accepted by the UDPHS:

- The UDPHS device automatically acknowledges the setup packet (sends an ACK response)
- Payload data is written in the endpoint
- Sets the RX\_SETUP interrupt
- The BYTE\_COUNT field in the UDPHS\_EPTSTAx register is updated

An endpoint interrupt is generated while RX SETUP in the UDPHS EPTSTAx register is not cleared. This interrupt is carried out to the microcontroller if interrupts are enabled for this endpoint.

Thus, firmware must detect RX\_SETUP polling UDPHS\_EPTSTAx or catching an interrupt, read the setup packet in the FIFO, then clear the RX\_SETUP bit in the UDPHS\_EPTCLRSTA register to acknowledge the setup stage.

If STALL SNT was set to 1, then this bit is automatically reset when a setup token is detected by the device. Then, the device still accepts the setup stage (see [STALL\)](#page-1200-0).

#### **40.6.10.2 NYET**

NYET is a High Speed only handshake. It is returned by a High Speed endpoint as part of the PING protocol.

High Speed devices must support an improved NAK mechanism for Bulk OUT and control endpoints (except setup stage). This mechanism allows the device to tell the host whether it has sufficient endpoint space for the next OUT transfer (refer to USB 2.0 spec 8.5.1 NAK Limiting via Ping Flow Control).

The NYET/ACK response to a High Speed Bulk OUT transfer and the PING response are automatically handled by hardware in the UDPHS\_EPTCTLx register (except when the user wants to force a NAK response by using the NYET\_DIS bit).

# **SAMA5D2 Series USB Device High Speed Port (UDPHS)**

<span id="page-1192-0"></span>If the endpoint responds instead to the OUT/DATA transaction with an NYET handshake, this means that the endpoint accepted the data but does not have room for another data payload. The host controller must return to using a PING token until the endpoint indicates it has space available.

# **Figure 40-8. NYET Example with Two Endpoint Banks**



#### **40.6.10.3 Data IN**

**Bulk IN or Interrupt IN** 

Data IN packets are sent by the device during the data or the status stage of a control transfer or during an (interrupt/bulk/isochronous) IN transfer. Data buffers are sent packet by packet under the control of the application or under the control of the DMA channel.

There are three ways for an application to transfer a buffer in several packets over the USB:

- packet by packet (see Bulk IN or Interrupt IN: Sending a Packet Under Application Control (Device to Host) below)
- 64 Kbytes (see Bulk IN or Interrupt IN: Sending a Packet Under Application Control (Device to Host) below)
- DMA (see Bulk IN or Interrupt IN: Sending a Buffer Using DMA (Device to Host) below)

• Bulk IN or Interrupt IN: Sending a Packet Under Application Control (Device to Host) The application can write one or several banks.

A simple algorithm can be used by the application to send packets regardless of the number of banks associated to the endpoint.

Algorithm description for each packet:

- The application waits for the TXRDY flag to be cleared in the UDPHS\_EPTSTAx register before it can perform a write access to the DPR.
- The application writes one USB packet of data in the DPR through the 64 Kbytes endpoint logical memory window.
- The application sets TXRDY flag in the UDPHS\_EPTSETSTAx register.

The application is notified that it is possible to write a new packet to the DPR by the TXRDY interrupt. This interrupt can be enabled or masked by setting the TXRDY bit in the UDPHS\_EPTCTLENB/ UDPHS\_EPTCTLDIS register.

### Algorithm description to fill several packets:

Using the previous algorithm, the application is interrupted for each packet. It is possible to reduce the application overhead by writing linearly several banks at the same time. The AUTO\_VALID bit in the UDPHS\_EPTCTLx must be set by writing the AUTO\_VALID bit in the UDPHS\_EPTCTLENBx register.

The auto-valid-bank mechanism allows the transfer of data (IN and OUT) without the intervention of the CPU. This means that bank validation (set TXRDY or clear the RXRDY\_TXKL bit) is done by hardware.

- The application checks the BUSY\_BANK\_STA field in the UDPHS\_EPTSTAx register. The application must wait that at least one bank is free.
- The application writes a number of bytes inferior to the number of free DPR banks for the endpoint. Each time the application writes the last byte of a bank, the TXRDY signal is automatically set by the UDPHS.
- If the last packet is incomplete (i.e., the last byte of the bank has not been written) the application must set the TXRDY bit in the UDPHS\_EPTSETSTAx register.

The application is notified that all banks are free, so that it is possible to write another burst of packets by the BUSY\_BANK interrupt. This interrupt can be enabled or masked by setting the BUSY\_BANK flag in the UDPHS\_EPTCTLENB and UDPHS\_EPTCTLDIS registers.

This algorithm must not be used for isochronous transfer. In this case, the ping-pong mechanism does not operate.

A Zero Length Packet can be sent by setting just the TXRDY flag in the UDPHS\_EPTSETSTAx register.

• Bulk IN or Interrupt IN: Sending a Buffer Using DMA (Device to Host) The UDPHS integrates a DMA host controller. This DMA controller can be used to transfer a buffer from the memory to the DPR or from the DPR to the processor memory under the UDPHS control. The DMA can be used for all transfer types except control transfer.

Example DMA configuration:

- 1. Program UDPHS DMAADDRESS x with the address of the buffer that should be transferred.
- 2. Enable the interrupt of the DMA in UDPHS\_IEN.
- 3. Program UDPHS\_ DMACONTROLx:
	- Size of buffer to send: size of the buffer to be sent to the host.
	- $-$  END B EN: the endpoint can validate the packet (according to the values programmed in the AUTO\_VALID and SHRT\_PCKT fields of UDPHS\_EPTCTLx) (see [UDPHS\\_EPTCTLDISx](#page-1251-0) and the figure [Autovalid with DMA\)](#page-1196-0).
	- END BUFFIT: generate an interrupt when the BUFF\_COUNT field in the UDPHS DMA Channel Status register (UDPHS\_DMASTATUSx) reaches 0.
	- CHANN\_ENB: run and stop at end of buffer.

The auto-valid-bank mechanism allows the transfer of data (IN & OUT) without the intervention of the CPU. This means that bank validation (set TXRDY or clear RXRDY\_TXKL) is done by hardware.

A transfer descriptor can be used. Instead of programming the register directly, a descriptor should be programmed and the address of this descriptor is then given to UDPHS\_DMANXTDSC to be processed after setting the LDNXT\_DSC field (Load Next Descriptor Now) in UDPHS\_DMACONTROLx register.

The structure that defines this transfer descriptor must be aligned.

Each buffer to be transferred must be described by a DMA Transfer descriptor (see [UDPHS DMA Channel Transfer](#page-1273-0) [Descriptor](#page-1273-0)). Transfer descriptors are chained. Before executing transfer of the buffer, the UDPHS may fetch a new transfer descriptor from the memory address pointed by the UDPHS\_DMANXTDSCx register. Once the transfer is complete, the transfer status is updated in the UDPHS\_DMASTATUSx register.

To chain a new transfer descriptor with the current DMA transfer, the DMA channel must be stopped. To do so, INTDIS DMA and TXRDY may be set in the UDPHS\_EPTCTLENBx register. It is also possible for the application to wait for the completion of all transfers. In this case the LDNXT\_DSC bit in the last transfer descriptor UDPHS\_DMACONTROLx register must be set to 0 and the CHANN\_ENB bit set to 1.

Then the application can chain a new transfer descriptor.

The INTDIS DMA can be used to stop the current DMA transfer if an enabled interrupt is triggered. This can be used to stop DMA transfers in case of errors.

The application can be notified at the end of any buffer transfer (via UDPHS\_DMACONTROLx.ENB\_BUFFIT).

# **SAMA5D2 Series USB Device High Speed Port (UDPHS)**



### **Figure 40-9. Data IN Transfer for Endpoint with One Bank**







#### **Figure 40-11. Data IN Followed By Status OUT Transfer at the End of a Control Transfer**

**Note:**  A NAK handshake is always generated at the first status stage token.

**Figure 40-12. Data OUT Followed by Status IN Transfer**



**Note:**  Before proceeding to the status stage, the software should determine that there is no risk of extra data from the host (data stage). If not certain (non-predictable data stage length), then the software should wait for a NAK-IN interrupt before proceeding to the status stage. This precaution should be taken to avoid collision in the FIFO.



#### <span id="page-1196-0"></span>**Figure 40-13. Autovalid with DMA**

**Note:**  In the illustration above, Autovalid validates a bank as full, although this might not be the case, in order to continue processing data and to send to DMA.

• Isochronous IN

Isochronous-IN is used to transmit a stream of data whose timing is implied by the delivery rate. Isochronous transfer provides periodic, continuous communication between host and device.

It ensures bandwidth and low latencies appropriate for telephony, audio, video, etc.

If the endpoint is not available (TXRDY\_TRER = 0), then the device does not answer the host. An ERR\_FL\_ISO interrupt is generated in the UDPHS\_EPTSTAx register and, once enabled, sent to the CPU.

The STALL\_SNT command bit is not used for an ISO-IN endpoint.

• High Bandwidth Isochronous Endpoint Handling: IN Example

For high bandwidth isochronous endpoints, the DMA can be programmed with the number of transactions (UDPHS\_DMACONTROLx.BUFF\_LENGTH) and the system should provide the required number of packets per microframe, otherwise, the host will notice a sequencing problem.

A response should be made to the first token IN recognized inside a microframe under the following conditions:

- If at least one bank has been validated, the correct DATAx corresponding to the programmed Number Of Transactions per Microframe (NB\_TRANS) should be answered. In case of a subsequent missed or corrupted token IN inside the microframe, the USB 2.0 Core available data bank(s) that should normally have been transmitted during that microframe shall be flushed at its end. If this flush occurs, an error condition is flagged (UDPHS\_EPTSTAx.ERR\_FLUSH is set).
- If no bank is validated yet, the default DATA0 ZLP is answered and underflow is flagged (UDPHS\_EPTSTAx.ERR\_FL\_ISO is set). Then, no data bank is flushed at the microframe end.
- If no data bank has been validated at the time when a response should be made for the second transaction of NB\_TRANS = 3 transactions microframe, a DATA1 ZLP is answered and underflow is flagged

(UDPHS\_EPTSTAx.ERR\_FL\_ISO is set). If and only if remaining untransmitted banks for that microframe are available at its end, they are flushed and an error condition is flagged (UDPHS\_EPTSTAx.ERR\_FLUSH is set).

• If no data bank has been validated at the time when a response should be made for the last programmed transaction of a microframe, a DATA0 ZLP is answered and underflow is flagged (UDPHS\_EPTSTAx.ERR\_FL\_ISO is set). If and only if the remaining untransmitted data bank for that microframe is available at its end, it is flushed and an error condition is flagged (UDPHS\_EPTSTAx.ERR\_FLUSH is set).

If at the end of a microframe no valid token IN has been recognized, no data bank is flushed and no error condition is reported.

At the end of a microframe in which at least one data bank has been transmitted, if less than NB\_TRANS banks have been validated for that microframe, an error condition is flagged (UDPHS\_EPTSTAx.ERR\_TRANS is set).

# Error cases (in UDPHS\_EPTSTAx):

- ERR\_FL\_ISO: There was no data to transmit inside a microframe, so a ZLP is answered by default.
- ERR\_FLUSH: At least one packet has been sent inside the microframe, but the number of token INs received is less than the number of transactions actually validated (TXRDY\_TRER) and likewise with the NB\_TRANS programmed.
- ERR\_TRANS: At least one packet has been sent inside the microframe, but the number of token INs received is less than the number of programmed NB\_TRANS transactions and the packets not requested were not validated.
- ERR\_FL\_ISO + ERR\_FLUSH: At least one packet has been sent inside the microframe, but the data has not been validated in time to answer one of the following token INs.
- ERR\_FL\_ISO + ERR\_TRANS: At least one packet has been sent inside the microframe, but the data has not been validated in time to answer one of the following token INs and the data can be discarded at the microframe end.
- ERR\_FLUSH + ERR\_TRANS: The first token IN has been answered and it was the only one received, a second bank has been validated but not the third, whereas NB\_TRANS was waiting for three transactions.
- ERR\_FL\_ISO + ERR\_FLUSH + ERR\_TRANS: The first token IN has been treated, the data for the second Token IN was not available in time, but the second bank has been validated before the end of the microframe. The third bank has not been validated, but three transactions have been set in NB\_TRANS.

# **40.6.10.4 Data OUT**

• Bulk OUT or Interrupt OUT

Like data IN, data OUT packets are sent by the host during the data or the status stage of control transfer or during an interrupt/bulk/isochronous OUT transfer. Data buffers are sent packet by packet under the control of the application or under the control of the DMA channel.

- Bulk OUT or Interrupt OUT: Receiving a Packet Under Application Control (Host to Device) Algorithm Description for Each Packet:
	- The application enables an interrupt on RXRDY\_TXKL.
	- When an interrupt on RXRDY\_TXKL is received, the application knows that UDPHS\_EPTSTAx register BYTE\_COUNT bytes have been received.
	- The application reads the BYTE\_COUNT bytes from the endpoint.
	- The application clears RXRDY\_TXKL.

**Note:**  If the application does not know the size of the transfer, it may not be a good option to use AUTO\_VALID. Because if a zero-length-packet is received, the RXRDY\_TXKL is automatically cleared by the AUTO\_VALID hardware and if the endpoint interrupt is triggered, the software will not find its originating flag when reading the UDPHS EPTSTAx register.

# Algorithm to Fill Several Packets

- The application enables the interrupts of BUSY\_BANK and AUTO\_VALID.
- When a BUSY\_BANK interrupt is received, the application knows that all banks available for the endpoint have been filled. Thus, the application can read all banks available.

If the application does not know the size of the receive buffer, instead of using the BUSY\_BANK interrupt, the application must use RXRDY\_TXKL.

• Bulk OUT or Interrupt OUT: Sending a Buffer Using DMA (Host To Device)

To use the DMA setting, the AUTO\_VALID field is mandatory.

See [Bulk IN or Interrupt IN: Sending a Buffer Using DMA \(Device to Host\)](#page-1192-0) for more information.

DMA Configuration Example:

- 1. First program UDPHS DMAADDRESSx with the address of the buffer that should be transferred.
- 2. Enable the interrupt of the DMA in the Interrupt Enable register (UDPHS IEN).
- 3. Program the DMA Channelx Control Register:
	- Size of buffer to be sent.
	- END\_B\_EN: Can be used for OUT packet truncation (discarding of unbuffered packet data) at the end of DMA buffer.
	- END\_BUFFIT: Generate an interrupt when UDPHS\_DMASTATUSx.BUFF\_COUNT reaches 0.
	- END TR EN: End of transfer enable, the UDPHS device can put an end to the current DMA transfer, in case of a short packet.
	- END TR\_IT: End of transfer interrupt enable, an interrupt is sent after the last USB packet has been transferred by the DMA, if the USB transfer ended with a short packet. (Beneficial when the receive size is unknown.)
	- CHANN\_ENB: Run and stop at end of buffer.

For OUT transfer, the bank will be automatically cleared by hardware when the application has read all the bytes in the bank (the bank is empty).

#### **Notes:**

- 1. When a zero-length-packet is received, UDPHS\_EPTSTAx.RXRDY\_TXKL is cleared automatically by AUTO VALID, and the application knows of the end of buffer by the presence of the END\_TR\_IT.
- 2. If the host sends a zero-length packet, and the endpoint is free, then the device sends an ACK. No data is written in the endpoint, the RXRDY\_TXKL interrupt is generated, and the UDPHS\_EPTSTAx.BYTE\_COUNT field is null.

# **Figure 40-14. Data OUT Transfer for Endpoint with One Bank**



# **SAMA5D2 Series USB Device High Speed Port (UDPHS)**



• High Bandwidth Isochronous Endpoint OUT

**Figure 40-15. Data OUT Transfer for an Endpoint with Two Banks**

USB 2.0 supports individual High Speed isochronous endpoints that require data rates up to 192 Mb/s (24 MB/s): 3x1024 data bytes per microframe.

To support such a rate, two or three banks may be used to buffer the three consecutive data packets. The microcontroller (or the DMA) should be able to empty the banks very rapidly (at least 24 MB/s on average).

NB\_TRANS field in UDPHS\_EPTCFGx register = Number Of Transactions per Microframe.

If NB\_TRANS > 1 then it is High Bandwidth.

Example:

- If NB\_TRANS = 3, the sequence should be either one of the following:
	- MData0
	- MData0/Data1
	- MData0/Data1/Data2
- $-$  If NB TRANS = 2, the sequence should be either one of the following:
	- MData0
	- MData0/Data1
- $-$  If NB TRANS = 1, the sequence should be:
	- Data0

#### **Figure 40-16. Bank Management, Example of Three Transactions per Microframe**



• Isochronous Endpoint Handling: OUT Example

<span id="page-1200-0"></span>The user can ascertain the bank status (free or busy), and the toggle sequencing of the data packet for each bank with the UDPHS\_EPTSTAx register in the three fields as follows:

- TOGGLESQ\_STA: PID of the data stored in the current bank.
- CURBK: Number of the bank currently being accessed by the microcontroller.
- BUSY BANK STA: Number of busy bank.

This is particularly useful in case of a missing data packet.

If the inter-packet delay between the OUT token and the Data is greater than the USB standard, then the ISO-OUT transaction is ignored. (Payload data is not written, no interrupt is generated to the CPU.)

If there is a data CRC (Cyclic Redundancy Check) error, the payload is, none the less, written in the endpoint. The UDPHS\_EPTSTAx.ERR\_CRC\_NTR flag is set.

If the endpoint is already full, the packet is not written in the DPRAM. The UDPHS\_EPTSTAx.ERR\_FL\_ISO flag is set.

If the payload data is greater than the maximum size of the endpoint, then the ERR\_OVFLW flag is set. It is the task of the CPU to manage this error. The data packet is written in the endpoint (except the extra data).

If the host sends a Zero Length Packet, and the endpoint is free, no data is written in the endpoint, the RXRDY\_TXKL flag is set, and the UDPHS\_EPTSTAx.BYTE\_COUNT field is null.

The FRCESTALL command bit is unused for an isochronous endpoint.

Otherwise, payload data is written in the endpoint, the RXRDY\_TXKL interrupt is generated and BYTE\_COUNT is updated.

# **40.6.10.5 STALL**

STALL is returned by a function in response to an IN token or after the data phase of an OUT or in response to a PING transaction. STALL indicates that a function is unable to transmit or receive data, or that a control pipe request is not supported.

• OUT

To stall an endpoint, set the FRCESTALL bit in UDPHS\_EPTSETSTAx register and after the STALL\_SNT flag has been set, set the TOGGLE\_SEG bit in the UDPHS\_EPTCLRSTAx register.

• IN

Set the FRCESTALL bit in UDPHS\_EPTSETSTAx register.

#### **Figure 40-17. Stall Handshake Data OUT Transfer**



#### **Figure 40-18. Stall Handshake Data IN Transfer**



# **40.6.11 Speed Identification**

The high speed reset is managed by hardware.

At the connection, the host makes a reset which could be a classic reset (full speed) or a high speed reset.

At the end of the reset process (full or high), the ENDRESET interrupt is generated.

Then the CPU should read the SPEED bit in UDPHS\_INTSTAx to ascertain the speed mode of the device.

# **40.6.12 USB V2.0 High Speed Global Interrupt**

Interrupts are defined in [UDPHS\\_IEN](#page-1234-0) and in [UDPHS\\_INTSTA](#page-1236-0) (Interrupt Status register).

# **40.6.13 Endpoint Interrupts**

Interrupts are enabled in [UDPHS\\_IEN](#page-1234-0) and individually masked in [UDPHS\\_EPTCTLENBx](#page-1245-0).

### **Table 40-4. Endpoint Interrupt Source Masks**



# **SAMA5D2 Series USB Device High Speed Port (UDPHS)**



# **Figure 40-19. UDPHS Interrupt Control Interface**

# **40.6.14 Power Modes**

# **40.6.14.1 Controlling Device States**

A USB device has several possible states. Refer to Chapter 9 (USB Device Framework) of the Universal Serial Bus Specification, Rev 2.0.

#### **Figure 40-20. UDPHS Device State Diagram**



Movement from one state to another depends on the USB bus state or on standard requests sent through control transactions via the default endpoint (endpoint 0).

After a period of bus inactivity, the USB device enters Suspend mode. Accepting Suspend/Resume requests from the USB host is mandatory. Constraints in Suspend mode are very strict for bus-powered applications; devices may not consume more than 500 μA on the USB bus.

While in Suspend mode, the host may wake up a device by sending a resume signal (bus activity) or a USB device may send a wakeup request to the host (waking up a PC by moving a USB mouse, for example).

The wakeup feature is not mandatory for all devices and must be negotiated with the host.

#### **40.6.14.2 Not Powered State**

Self powered devices can detect 5V VBUS using a PIO. When the device is not connected to a host, device power consumption can be reduced by the DETACH bit in UDPHS CTRL. Disabling the transceiver is automatically done. HSDM, HSDP, FSDP and FSDP lines are tied to GND pulldowns integrated in the hub downstream ports.

#### **40.6.14.3 Entering Attached State**

When no device is connected, the USB FSDP and FSDM signals are tied to GND by 15 KΩ pulldowns integrated in the hub downstream ports. When a device is attached to an hub downstream port, the device connects a 1.5 K $\Omega$ pullup on FSDP. The USB bus line goes into IDLE state, FSDP is pulled up by the device 1.5 KΩ resistor to 3.3V and FSDM is pulled down by the 15 K $\Omega$  resistor to GND of the host.

After pullup connection, the device enters the powered state. The transceiver remains disabled until bus activity is detected.

In case of low power consumption need, the device can be stopped. When the device detects the VBUS, the software must enable the USB transceiver by enabling the EN\_UDPHS bit in UDPHS\_CTRL register.

The software can detach the pullup by setting DETACH bit in UDPHS\_CTRL register.

#### **40.6.14.4 From Powered State to Default State (Reset)**

After its connection to a USB host, the USB device waits for an end-of-bus reset. The unmasked flag ENDRESET is set in the UDPHS IEN register and an interrupt is triggered.

Once the ENDRESET interrupt has been triggered, the device enters Default State. In this state, the UDPHS software must:

- Enable the default endpoint, setting the EPT\_ENABL flag in the UDPHS\_EPTCTLENB[0] register and, optionally, enabling the interrupt for endpoint 0 by writing 1 in EPT\_0 of the UDPHS\_IEN register. The enumeration then begins by a control transfer.
- Configure the Interrupt Mask Register which has been reset by the USB reset detection
- Enable the transceiver.

In this state, the EN\_UDPHS bit in UDPHS\_CTRL register must be enabled.

# **40.6.14.5 From Default State to Address State (Address Assigned)**

After a Set Address standard device request, the USB host peripheral enters the address state.

**WARNING** Before the device enters address state, it must achieve the Status IN transaction of the control transfer, i.e., the UDPHS device sets its new address once the TX\_COMPLT flag in the UDPHS\_EPTCTL[0] register has been received and cleared.

To move to address state, the driver software sets the DEV\_ADDR field and the FADDR\_EN flag in the UDPHS\_CTRL register.

#### **40.6.14.6 From Address State to Configured State (Device Configured)**

Once a valid Set Configuration standard request has been received and acknowledged, the device enables endpoints corresponding to the current configuration. This is done by setting the BK\_NUMBER, EPT\_TYPE, EPT\_DIR and EPT\_SIZE fields in the UDPHS\_EPTCFGx registers and enabling them by setting the EPT\_ENABL flag in the UDPHS\_EPTCTLENBx registers, and, optionally, enabling corresponding interrupts in the UDPHS\_IEN register.

#### **40.6.14.7 Entering Suspend State (Bus Activity)**

When a Suspend (no bus activity on the USB bus) is detected, the DET SUSPD signal in the UDPHS STA register is set. This triggers an interrupt if the corresponding bit is set in the UDPHS\_IEN register. This flag is cleared by writing to the UDPHS CLRINT register. Then the device enters Suspend mode.

In this state bus powered devices must drain less than 500 μA from the 5V VBUS. As an example, the microcontroller switches to slow clock, disables the PLL and main oscillator, and goes into Idle mode. It may also switch off other devices on the board.

The UDPHS device peripheral clocks can be switched off. Resume event is asynchronously detected.

#### **40.6.14.8 Receiving a Host Resume**

In Suspend mode, a resume event on the USB bus line is detected asynchronously, transceiver and clocks disabled (however, the pullup should not be removed).

Once the resume is detected on the bus, the signal WAKE\_UP in the UDPHS\_INTSTA is set. It may generate an interrupt if the corresponding bit in the UDPHS IEN register is set. This interrupt may be used to wake up the core, enable PLL and main oscillators and configure clocks.

#### **40.6.14.9 Sending an External Resume**

In Suspend State it is possible to wake up the host by sending an external resume.

The device waits at least 5 ms after being entered in Suspend State before sending an external resume.

The device must force a K state from 1 to 15 ms to resume the host.

#### **40.6.15 Test Mode**

A device must support the TEST\_MODE feature when in the Default, Address or Configured High Speed device states.

TEST\_MODE can be:

- Test\_J
- Test\_K
- Test\_Packet
- Test\_SEO\_NAK

(See [UDPHS Test Register](#page-1241-0) for definitions of each test mode.)

```
const char test_packet_buffer[] = {
0x00, 0x000xAA,0xAA,0xAA,0xAA,0xAA,0xAA,0xAA,0xAA, // JJKKJJKK * 8 
0xEE,0xEE,0xEE,0xEE,0xEE,0xEE,0xEE,0xEE, // JJKKJJKK * 8 
0xFE, 0xFF, 0xDF, 0xDF, 0xEF, 0xFF, 0xFE, 0xFE, 0xEF, 0xEF, 0xFE, 0xFE, 0xFE, 0xEF, 0xEF, 0xFE, 0xFE, 0xEF, 0xEF, 0xFE, 0xFE, 0xEF0 \times 7F,0xBF,0xDF,0xEF,0xF7,0xFB,0xFD,
0xFC,0x7E,0xBF,0xDF,0xEF,0xF7,0xFB,0xFD,0x7E // {JKKKKKKK * 10}, JK
};
```
# **40.7 Register Summary**

**Notes:**  The registers below have two modes: Control, Bulk, Interrupt Endpoints mode and Isochronous Endpoints mode. In this register summary, both modes are displayed at the same offset.

- UDPHS\_EPTCTLENB
- UDPHS\_EPTCTLDIS
- UDPHS\_EPTCTL
- UDPHS\_EPTSETSTA
- UDPHS\_EPTCLRSTA
- UDPHS\_EPTSTA





© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.

> **Complete Datasheet Complete Datasheet**

DS60001476H-page 1210 DS60001476H-page 1210



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.

> **Complete Datasheet** ्



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.

> **Complete Datasheet Complete Datasheet**

DS60001476H-page 1215 DS60001476H-page 1215

USB Device High Speed Port (UDPHS) **USB Device High Speed Port (UDPHS) SAMA5D2 Series** SAMA5D2 Series



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



 **SAMA5D2 Series**

SAMA5D2 Series

**USB Device High Speed Port (UDPHS)**

© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.

> **Complete Datasheet Complete Datasheet**

DS60001476H-page 1219 DS60001476H-page 1219



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



**Complete Datasheet** 



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.


© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.



© 2022 Microchip Technology Inc.<br>and its subsidiaries and its subsidiaries © 2022 Microchip Technology Inc.

्रं





 $\parallel$ 

## **40.7.1 UDPHS Control Register**



**Bit 11 – PULLD\_DIS** Pulldown Disable (cleared upon USB reset)

When set, there is no pulldown on DP & DM. (DM Pulldown = DP Pulldown = 0).

**Note:**  If the DETACH bit is also set, device DP & DM are left in High Impedance state.

See description of bit "DETACH".



#### **Bit 10 – REWAKEUP** Send Remote Wakeup (cleared upon USB reset)

An Upstream Resume is sent only after the UDPHS bus has been in Suspend state for at least 5 ms.

This bit is automatically cleared by hardware at the end of the Upstream Resume.



# **Bit 9 – DETACH** Detach Command



# **Bit 8 – EN\_UDPHS** UDPHS Enable



**Bit 7 – FADDR EN** Function Address Enable (cleared upon USB reset)



**Bits 6:0 – DEV\_ADDR[6:0]** UDPHS Address (cleared upon USB reset)

This field contains the default address (0) after power-up or UDPHS bus reset (read), or it is written with the value set by a SET\_ADDRESS request received by the device firmware (write).



# **40.7.2 UDPHS Frame Number Register**

**Bit 31 – FNUM\_ERR** Frame Number CRC Error (cleared upon USB reset)

This bit is set by hardware when a corrupted Frame Number in Start of Frame packet (or Micro SOF) is received. This bit and the INT\_SOF (or MICRO\_SOF) interrupt are updated at the same time.

**Bits 13:3 – FRAME\_NUMBER[10:0]** Frame Number as defined in the Packet Field Formats (cleared upon USB reset)

This field is provided in the last received SOF packet (see UDPHS\_IEN.INT\_SOF).

#### **Bits 2:0 – MICRO\_FRAME\_NUM[2:0]** Microframe Number (cleared upon USB reset)

Number of the received microframe (0 to 7) in one frame.This field is reset at the beginning of each new frame (1 ms).

One microframe is received each 125 microseconds (1 ms/8).

## **40.7.3 UDPHS Interrupt Enable Register**





**Bits 25, 26, 27, 28, 29, 30, 31 – DMA\_x** DMA Channel x Interrupt Enable (cleared upon USB reset)



**Bits 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23 – EPT\_x** Endpoint x Interrupt Enable (cleared upon USB reset)



**Bit 7 – UPSTR\_RES** Upstream Resume Interrupt Enable (cleared upon USB reset)



**Bit 6 – ENDOFRSM** End Of Resume Interrupt Enable (cleared upon USB reset)



**Bit 5 – WAKE\_UP** Wake Up CPU Interrupt Enable (cleared upon USB reset)



**Bit 4 – ENDRESET** End Of Reset Interrupt Enable (cleared upon USB reset)

# **USB Device High Speed Port (UDPHS)**



# **Bit 3 – INT\_SOF** SOF Interrupt Enable (cleared upon USB reset)



# **Bit 2 – MICRO\_SOF** Micro-SOF Interrupt Enable (cleared upon USB reset)



# **Bit 1 – DET\_SUSPD** Suspend Interrupt Enable (cleared upon USB reset)



# **40.7.4 UDPHS Interrupt Status Register**





# **Bits 25, 26, 27, 28, 29, 30, 31 – DMA\_x** DMA Channel x Interrupt



#### **Bits 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23 – EPT\_x** Endpoint x Interrupt (cleared upon USB reset)



#### **Bit 7 – UPSTR\_RES** Upstream Resume Interrupt



#### **Bit 6 – ENDOFRSM** End Of Resume Interrupt



## **Bit 5 – WAKE\_UP** Wake Up CPU Interrupt





#### **Bit 4 – ENDRESET** End Of Reset Interrupt



#### **Bit 3 – INT\_SOF** Start Of Frame Interrupt

**Note:**  The Micro Start Of Frame Interrupt (MICRO\_SOF), and the Start Of Frame Interrupt (INT\_SOF) are not generated at the same time.



# **Bit 2 – MICRO\_SOF** Micro Start Of Frame Interrupt

**Note:**  The Micro Start Of Frame Interrupt (MICRO\_SOF), and the Start Of Frame Interrupt (INT\_SOF) are not generated at the same time.



# **Bit 1 – DET\_SUSPD** Suspend Interrupt



#### **Bit 0 – SPEED** Speed Status



# **SAMA5D2 Series USB Device High Speed Port (UDPHS)**



# **40.7.5 UDPHS Clear Interrupt Register**



# **Bit 3 – INT\_SOF** Start Of Frame Interrupt Clear



# **Bit 2 – MICRO\_SOF** Micro Start Of Frame Interrupt Clear



# **Bit 1 – DET\_SUSPD** Suspend Interrupt Clear





# **40.7.6 UDPHS Endpoints Reset Register**

**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – EPT\_x** Endpoint x Reset

Setting this bit clears all bits in Endpoint Status register (UDPHS\_EPTSTAx ), except the TOGGLESQ\_STA field. **Value Description**



# **40.7.7 UDPHS Test Register**



#### **Bit 5 – OPMODE2** OpMode2

**Note:**  For the Test mode, Test\_SE0\_NAK (refer to Universal Serial Bus Specification, Revision 2.0: 7.1.20, Test Mode Support). Force the device in High Speed mode, and configure a bulk-type endpoint. Do not fill this endpoint for sending NAK to the host.

Upon command, a port's transceiver must enter the High Speed Receive mode and remain in that mode until the exit action is taken. This enables the testing of output impedance, low level output voltage and loading characteristics. In addition, while in this mode, upstream facing ports (and only upstream facing ports) must respond to any IN token packet with a NAK handshake (only if the packet CRC is determined to be correct) within the normal allowed device response time. This enables testing of the device squelch level circuitry and, additionally, provides a general purpose stimulus/response test for basic functional testing.



#### **Bit 4 – TST\_PKT** Test Packet Mode



#### **Bit 3 – TST\_K** Test K Mode



#### **Bit 2 – TST\_J** Test J Mode



# **Bits 1:0 – SPEED\_CFG[1:0]** Speed Configuration





# <span id="page-1243-0"></span>**40.7.8 UDPHS Endpoint Configuration Register**

**Bits 9:8 – NB\_TRANS[1:0]** Number Of Transactions per Microframe (cleared upon USB reset)

The number of transactions per microframe is set by software.

**Note:**  Meaningful for high bandwidth isochronous endpoint only.

# **Bits 7:6 – BK\_NUMBER[1:0]** Number of Banks (cleared upon USB reset)

Set this field according to the endpoint's number of banks (see [Endpoint Configuration\)](#page-1187-0).



# **Bits 5:4 – EPT\_TYPE[1:0]** Endpoint Type (cleared upon USB reset)

Set this field according to the endpoint type (see [Endpoint Configuration\)](#page-1187-0).

(Endpoint 0 should always be configured as control).





**Bit 3 – EPT\_DIR** Endpoint Direction (cleared upon USB reset)



# **Bits 2:0 – EPT\_SIZE[2:0]** Endpoint Size (cleared upon USB reset)

Set this field according to the endpoint size in bytes (see [Endpoint Configuration](#page-1187-0)). Note that 1024 bytes is only for isochronous endpoints.



# <span id="page-1245-0"></span>**40.7.9 UDPHS Endpoint Control Enable Register (Control, Bulk, Interrupt Endpoints)**



This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x0, 0x2 or 0x3.

For additional information, see [UDPHS\\_EPTCTLx](#page-1253-0).



#### **Bit 31 – SHRT\_PCKT** Short Packet Send/Short Packet Interrupt Enable

For IN endpoints: Ensures short packet at end of DMA Transfer if the UDPHS\_DMACONTROLx register END\_B\_EN and UDPHS\_EPTCTLx register AUTOVALID bits are also set.



#### **Bit 18 – BUSY\_BANK** Busy Bank Interrupt Enable



#### **Bit 15 – NAK\_OUT** NAKOUT Interrupt Enable



# **Bit 14 – NAK\_IN** NAKIN Interrupt Enable



#### **Bit 13 – STALL\_SNT** Stall Sent Interrupt Enable



**USB Device High Speed Port (UDPHS)**



#### **Bit 12 – RX SETUP Received SETUP**



#### **Bit 11 – TXRDY** TX Packet Ready Interrupt Enable



# **Bit 10 – TX COMPLT** Transmitted IN Data Complete Interrupt Enable



#### **Bit 9 – RXRDY\_TXKL** Received OUT Data Interrupt Enable



## **Bit 8 – ERR\_OVFLW** Overflow Error Interrupt Enable



# **Bit 4 – NYET DIS** NYET Disable (Only for High Speed Bulk OUT endpoints)



#### **Bit 3 – INTDIS\_DMA** Interrupts Disable DMA



# **Bit 1 – AUTO\_VALID** Packet Auto-Valid Enable



## **Bit 0 – EPT\_ENABL** Endpoint Enable



# <span id="page-1247-0"></span>**40.7.10 UDPHS Endpoint Control Enable Register (Isochronous Endpoints)**

**Name:** UDPHS\_EPTCTLENBx<br>**Offset:** 0x0104 + x\*0x20 [x=0..1 0x0104 + x<sup>\*</sup>0x20 [x=0..15] **Reset:**  – **Property:**  Write-only

This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x1.

For additional information, see [UDPHS\\_EPTCTLx](#page-1256-0).



#### **Bit 31 – SHRT\_PCKT** Short Packet Send/Short Packet Interrupt Enable

For IN endpoints: Ensures short packet at end of DMA Transfer if the UDPHS\_DMACONTROLx register END\_B\_EN and UDPHS\_EPTCTLx register AUTOVALID bits are also set.

For OUT endpoints: **Value Description** 0 No effect.<br>1 Enable Sh **Enable Short Packet Interrupt.** 

#### **Bit 18 – BUSY\_BANK** Busy Bank Interrupt Enable



#### **Bit 14 – ERR\_FLUSH** Bank Flush Error Interrupt Enable



# **Bit 13 – ERR\_CRC\_NTR** ISO CRC Error/Number of Transaction Error Interrupt Enable



#### **Bit 12 – ERR\_FL\_ISO** Error Flow Interrupt Enable

# **USB Device High Speed Port (UDPHS)**



#### **Bit 11 – TXRDY\_TRER** TX Packet Ready/Transaction Error Interrupt Enable



# **Bit 10 – TX COMPLT** Transmitted IN Data Complete Interrupt Enable



#### **Bit 9 – RXRDY\_TXKL** Received OUT Data Interrupt Enable



#### **Bit 8 – ERR\_OVFLW** Overflow Error Interrupt Enable



#### **Bit 7 – MDATA\_RX** MDATA Interrupt Enable (Only for high bandwidth Isochronous OUT endpoints)



## **Bit 6 – DATAX\_RX** DATAx Interrupt Enable (Only for high bandwidth Isochronous OUT endpoints)



### **Bit 3 – INTDIS\_DMA** Interrupts Disable DMA



#### **Bit 1 – AUTO\_VALID** Packet Auto-Valid Enable



# **Bit 0 – EPT\_ENABL** Endpoint Enable



# <span id="page-1249-0"></span>**40.7.11 UDPHS Endpoint Control Disable Register (Control, Bulk, Interrupt Endpoints)**

**Name:** UDPHS\_EPTCTLDISx<br>**Offset:** 0x0108 + x\*0x20 [x=0.. 0x0108 + x\*0x20 [x=0..15] **Reset:**  – **Property:**  Write-only

This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x0, 0x2 or 0x3.

For additional information, see [UDPHS\\_EPTCTLx](#page-1253-0).



#### **Bit 31 – SHRT\_PCKT** Short Packet Interrupt Disable

For IN endpoints: Never automatically add a zero length packet at end of DMA transfer.

For OUT endpoints:



#### **Bit 18 – BUSY\_BANK** Busy Bank Interrupt Disable



#### **Bit 15 – NAK\_OUT** NAKOUT Interrupt Disable



# **Bit 14 – NAK\_IN** NAKIN Interrupt Disable



#### **Bit 13 – STALL\_SNT** Stall Sent Interrupt Disable



# **USB Device High Speed Port (UDPHS)**

## **Bit 12 – RX SETUP** Received SETUP Interrupt Disable



#### **Bit 11 – TXRDY** TX Packet Ready Interrupt Disable



# **Bit 10 – TX\_COMPLT** Transmitted IN Data Complete Interrupt Disable



# **Bit 9 – RXRDY\_TXKL** Received OUT Data Interrupt Disable



# **Bit 8 – ERR\_OVFLW** Overflow Error Interrupt Disable



# **Bit 4 – NYET DIS** NYET Enable (Only for High Speed Bulk OUT endpoints)



## **Bit 3 – INTDIS\_DMA** Interrupts Disable DMA



# **Bit 1 – AUTO\_VALID** Packet Auto-Valid Disable



# **Bit 0 – EPT\_DISABL** Endpoint Disable



# <span id="page-1251-0"></span>**40.7.12 UDPHS Endpoint Control Disable Register (Isochronous Endpoint)**

**Name:** UDPHS\_EPTCTLDISx<br>**Offset:** 0x0108 + x\*0x20 [x=0.. 0x0108 + x\*0x20 [x=0..15] **Reset:**  – **Property:**  Write-only

This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x1.

For additional information, see [UDPHS\\_EPTCTLx](#page-1256-0).



#### **Bit 31 – SHRT\_PCKT** Short Packet Interrupt Disable

For IN endpoints: Never automatically add a zero length packet at end of DMA transfer.



#### **Bit 18 – BUSY\_BANK** Busy Bank Interrupt Disable



# **Bit 14 – ERR\_FLUSH** bank flush error Interrupt Disable



#### **Bit 13 – ERR\_CRC\_NTR** ISO CRC Error/Number of Transaction Error Interrupt Disable



# **Bit 12 – ERR\_FL\_ISO** Error Flow Interrupt Disable



**USB Device High Speed Port (UDPHS)**



#### **Bit 11 – TXRDY TRER** TX Packet Ready/Transaction Error Interrupt Disable



#### **Bit 10 – TX\_COMPLT** Transmitted IN Data Complete Interrupt Disable



## **Bit 9 – RXRDY\_TXKL** Received OUT Data Interrupt Disable



#### **Bit 8 – ERR\_OVFLW** Overflow Error Interrupt Disable



#### **Bit 7 – MDATA\_RX** MDATA Interrupt Disable (Only for High Bandwidth Isochronous OUT endpoints)



#### **Bit 6 – DATAX\_RX** DATAx Interrupt Disable (Only for High Bandwidth Isochronous OUT endpoints)



#### **Bit 3 – INTDIS\_DMA** Interrupts Disable DMA



# **Bit 1 – AUTO\_VALID** Packet Auto-Valid Disable



## **Bit 0 - EPT\_DISABL** Endpoint Disable



# <span id="page-1253-0"></span>**40.7.13 UDPHS Endpoint Control Register (Control, Bulk, Interrupt Endpoints)**

**Name:** UDPHS\_EPTCTLx<br>Offset: 0x010C + x\*0x20 Ix 0x010C + x<sup>\*</sup>0x20 [x=0..15] **Reset:**  0x00000000 **Property:**  Read-only

This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x0, 0x2 or 0x3.

The reset value for UDPHS\_EPTCTL0 is 0x00000001.



#### **Bit 31 – SHRT\_PCKT** Short Packet Interrupt Enabled (cleared upon USB reset)

For OUT endpoints: sends an Interrupt when a Short Packet has been received.

For IN endpoints: a Short Packet transmission is ensured upon end of the DMA Transfer, thus signaling a BULK or INTERRUPT end of transfer, but only if the UDPHS\_DMACONTROLx register END\_B\_EN and UDPHS\_EPTCTLx register AUTO\_VALID bits are also set.



# **Bit 18 – BUSY\_BANK** Busy Bank Interrupt Enabled (cleared upon USB reset)

For OUT endpoints: an interrupt is sent when all banks are busy.

For IN endpoints: an interrupt is sent when all banks are free.



#### **Bit 15 – NAK\_OUT** NAKOUT Interrupt Enabled (cleared upon USB reset)



#### **Bit 14 – NAK\_IN** NAKIN Interrupt Enabled (cleared upon USB reset)



# **Bit 13 – STALL\_SNT** Stall Sent Interrupt Enabled (cleared upon USB reset)



#### **Bit 12 – RX SETUP** Received SETUP Interrupt Enabled (cleared upon USB reset)



## **Bit 11 – TXRDY** TX Packet Ready Interrupt Enabled (cleared upon USB reset)

**CAUTION** Interrupt source is active as long as the corresponding UDPHS\_EPTSTAx register TXRDY flag remains **A** low. If there are no more banks available for transmitting after the software has set UDPHS\_EPTSTAx/ TXRDY for the last transmit packet, then the interrupt source remains inactive until the first bank becomes free again to transmit at UDPHS\_EPTSTAx/TXRDY hardware clear.



#### **Bit 10 – TX COMPLT** Transmitted IN Data Complete Interrupt Enabled (cleared upon USB reset)



#### **Bit 9 – RXRDY TXKL** Received OUT Data Interrupt Enabled (cleared upon USB reset)



# **Bit 8 – ERR\_OVFLW** Overflow Error Interrupt Enabled (cleared upon USB reset)



**Bit 4 – NYET\_DIS** NYET Disable (Only for High Speed Bulk OUT Endpoints) (cleared upon USB reset) **Note:**  According to the Universal Serial Bus Specification, Rev 2.0 (8.5.1.1 NAK Responses to OUT/DATA During PING Protocol), a NAK response to an HS Bulk OUT transfer is expected to be an unusual occurrence.



#### **Bit 3 – INTDIS\_DMA** Interrupt Disables DMA (cleared upon USB reset)

If set, when an enabled endpoint-originated interrupt is triggered, the DMA request is disabled regardless of the UDPHS IEN register EPT  $x$  bit for this endpoint. Then, the firmware will have to clear or disable the interrupt source or clear this bit if transfer completion is needed.

If the exception raised is associated with the new system bank packet, then the previous DMA packet transfer is normally completed, but the new DMA packet transfer is not started (not requested).

If the exception raised is not associated to a new system bank packet (NAK\_IN, NAK\_OUT, etc.), then the request cancellation may happen at any time and may immediately stop the current DMA transfer.

This may be used, for example, to identify or prevent an erroneous packet to be transferred into a buffer or to complete a DMA buffer by software after reception of a short packet.

**Bit 1 – AUTO\_VALID** Packet Auto-Valid Enabled (Not for CONTROL Endpoints) (cleared upon USB reset)

Set this bit to automatically validate the current packet and switch to the next bank for both IN and OUT endpoints. **For IN Transfer:**

If this bit is set, the UDPHS\_EPTSTAx register TXRDY bit is set automatically when the current bank is full and at the end of DMA buffer if the UDPHS\_DMACONTROLx register END\_B\_EN bit is set.

The user may still set the UDPHS\_EPTSTAx register TXRDY bit if the current bank is not full, unless the user needs to send a Zero Length Packet by software.

# **For OUT Transfer:**

If this bit is set, the UDPHS\_EPTSTAx register RXRDY\_TXKL bit is automatically reset for the current bank when the last packet byte has been read from the bank FIFO or at the end of DMA buffer if the UDPHS\_DMACONTROLx register END\_B\_EN bit is set. For example, to truncate a padded data packet when the actual data transfer size is reached.

The user may still clear the UDPHS\_EPTSTAx register RXRDY\_TXKL bit, for example, after completing a DMA buffer by software if UDPHS\_DMACONTROLx register END\_B\_EN bit was disabled or in order to cancel the read of the remaining data bank(s).

**Bit 0 – EPT\_ENABL** Endpoint Enable (cleared upon USB reset)



## <span id="page-1256-0"></span>**40.7.14 UDPHS Endpoint Control Register (Isochronous Endpoint)**

**Name:** UDPHS\_EPTCTLx<br>Offset: 0x010C + x\*0x20 [x **Offset:**  0x010C + x\*0x20 [x=0..15] **Reset:**  0x00000000 **Property:**  Read-only

This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x1.

The reset value for UDPHS\_EPTCTL0 is 0x00000001.



**Bit 31 – SHRT\_PCKT** Short Packet Interrupt Enabled (cleared upon USB reset)

For OUT endpoints: Send an Interrupt when a Short Packet has been received.

For IN endpoints: A Short Packet transmission is ensured upon end of the DMA Transfer, thus signaling an end of isochronous (micro-)frame data, but only if the UDPHS\_DMACONTROLx register END\_B\_EN and UDPHS\_EPTCTLx register AUTO\_VALID bits are also set.



**Bit 18 – BUSY\_BANK** Busy Bank Interrupt Enabled (cleared upon USB reset)

For OUT endpoints: An interrupt is sent when all banks are busy.

For IN endpoints: An interrupt is sent when all banks are free.



## **Bit 14 – ERR\_FLUSH** Bank Flush Error Interrupt Enabled (cleared upon USB reset)



**Bit 13 – ERR\_CRC\_NTR** ISO CRC Error/Number of Transaction Error Interrupt Enabled (cleared upon USB reset)



#### **Bit 12 – ERR\_FL\_ISO** Error Flow Interrupt Enabled (cleared upon USB reset)



**Bit 11 – TXRDY TRER** TX Packet Ready/Transaction Error Interrupt Enabled (cleared upon USB reset)

**CAUTION** Interrupt source is active as long as the corresponding UDPHS\_EPTSTAx register TXRDY\_TRER flag remains low. If there are no more banks available for transmitting after the software has set UDPHS\_EPTSTAx/TXRDY\_TRER for the last transmit packet, then the interrupt source remains inactive until the first bank becomes free again to transmit at UDPHS\_EPTSTAx/TXRDY\_TRER hardware clear.



**Bit 10 – TX COMPLT** Transmitted IN Data Complete Interrupt Enabled (cleared upon USB reset)



#### **Bit 9 – RXRDY\_TXKL** Received OUT Data Interrupt Enabled (cleared upon USB reset)



## **Bit 8 – ERR\_OVFLW** Overflow Error Interrupt Enabled (cleared upon USB reset)



**Bit 7 – MDATA\_RX** MDATA Interrupt Enabled (Only for High Bandwidth Isochronous OUT endpoints) (cleared upon USB reset)



**Bit 6 – DATAX\_RX** DATAx Interrupt Enabled (Only for High Bandwidth Isochronous OUT endpoints) (cleared upon USB reset)



#### **Bit 3 – INTDIS DMA** Interrupt Disables DMA (cleared upon USB reset)

If set, when an enabled endpoint-originated interrupt is triggered, the DMA request is disabled regardless of the UDPHS IEN register EPT  $x$  bit for this endpoint. Then, the firmware will have to clear or disable the interrupt source or clear this bit if transfer completion is needed.

If the exception raised is associated with the new system bank packet, then the previous DMA packet transfer is normally completed, but the new DMA packet transfer is not started (not requested).

If the exception raised is not associated to a new system bank packet (ex: ERR\_FL\_ISO), then the request cancellation may happen at any time and may immediately stop the current DMA transfer.

This may be used, for example, to identify or prevent an erroneous packet to be transferred into a buffer or to complete a DMA buffer by software after reception of a short packet, or to perform buffer truncation on ERR\_FL\_ISO interrupt for adaptive rate.

# **Bit 1 – AUTO\_VALID** Packet Auto-Valid Enabled (cleared upon USB reset)

Set this bit to automatically validate the current packet and switch to the next bank for both IN and OUT endpoints. **For IN Transfer:**

If this bit is set, the UDPHS\_EPTSTAx register TXRDY\_TRER bit is set automatically when the current bank is full and at the end of DMA buffer if the UDPHS\_DMACONTROLx register END\_B\_EN bit is set.

The user may still set the UDPHS\_EPTSTAx register TXRDY\_TRER bit if the current bank is not full, unless the user needs to send a Zero Length Packet by software.

# **For OUT Transfer:**

If this bit is set, the UDPHS\_EPTSTAx register RXRDY\_TXKL bit is automatically reset for the current bank when the last packet byte has been read from the bank FIFO or at the end of DMA buffer if the UDPHS\_DMACONTROLx register END\_B\_EN bit is set. For example, to truncate a padded data packet when the actual data transfer size is reached.

The user may still clear the UDPHS\_EPTSTAx register RXRDY\_TXKL bit, for example, after completing a DMA buffer by software if UDPHS\_DMACONTROLx register END\_B\_EN bit was disabled or in order to cancel the read of the remaining data bank(s).

#### **Bit 0 - EPT\_ENABL** Endpoint Enable (cleared upon USB reset)



# **SAMA5D2 Series USB Device High Speed Port (UDPHS)**

# <span id="page-1259-0"></span>**40.7.15 UDPHS Endpoint Set Status Register (Control, Bulk, Interrupt Endpoints)**

**Name:** UDPHS\_EPTSETSTAx<br>Offset: 0x0114 + x\*0x20 [x=0..1 **Offset:**  0x0114 + x\*0x20 [x=0..15] **Reset:**  – **Property:**  Write-only

This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x0, 0x2 or 0x3.

For additional information, see [UDPHS\\_EPTSTAx](#page-1266-0).



# **Bit 11 – TXRDY** TX Packet Ready Set



#### **Bit 9 – RXRDY TXKL KILL Bank Set (for IN Endpoint)**



## **Bit 5 – FRCESTALL** Stall Handshake Request Set

Refer to chapters 8.4.5 (Handshake Packets) and 9.4.5 (Get Status) of the Universal Serial Bus Specification, Rev 2.0 for more information on the STALL handshake.


# **SAMA5D2 Series USB Device High Speed Port (UDPHS)**

# **40.7.16 UDPHS Endpoint Set Status Register (Isochronous Endpoint)**

**Name:** UDPHS\_EPTSETSTAx<br>Offset: 0x0114 + x\*0x20 [x=0..1 0x0114 + x<sup>\*</sup>0x20 [x=0..15] **Reset:** –<br>**Property:** Write-only **Property:** 

This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x1.

For additional information, see [UDPHS\\_EPTSTAx](#page-1269-0).



## **Bit 11 – TXRDY\_TRER** TX Packet Ready Set



# **Bit 9 – RXRDY TXKL KILL Bank Set (for IN Endpoint)**



# **SAMA5D2 Series USB Device High Speed Port (UDPHS)**

# **40.7.17 UDPHS Endpoint Clear Status Register (Control, Bulk, Interrupt Endpoints)**

**Name:** UDPHS\_EPTCLRSTAx<br>**Offset:** 0x0118 + x\*0x20 [x=0..1 0x0118 + x\*0x20 [x=0..15] **Reset:**  – **Property:**  Write-only

This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x0, 0x2 or 0x3.

For additional information, see [UDPHS\\_EPTSTAx](#page-1266-0).



# **Bit 15 – NAK\_OUT** NAKOUT Clear



### **Bit 14 – NAK\_IN** NAKIN Clear



# **Bit 13 – STALL\_SNT** Stall Sent Clear



# **Bit 12 – RX\_SETUP** Received SETUP Clear



#### **Bit 10 – TX\_COMPLT** Transmitted IN Data Complete Clear



# **Bit 9 – RXRDY\_TXKL** Received OUT Data Clear

**USB Device High Speed Port (UDPHS)**



### **Bit 6 – TOGGLESQ** Data Toggle Clear

For OUT endpoints, the next received packet should be a DATA0.



# **Bit 5 – FRCESTALL** Stall Handshake Request Clear



# **SAMA5D2 Series USB Device High Speed Port (UDPHS)**

# **Name:** UDPHS\_EPTCLRSTAx<br>**Offset:** 0x0118 + x\*0x20 [x=0..1 0x0118 + x\*0x20 [x=0..15] **Reset:**  – **Property:**  Write-only This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x1. For additional information, see [UDPHS\\_EPTSTAx](#page-1269-0). Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 ERR\_FLUSH ERR\_CRC\_NT R ERR\_FL\_ISO TX\_COMPLT RXRDY\_TXKL Access W W W W W Reset – – – – – Bit 7 6 5 4 3 2 1 0 TOGGLESQ Access W

Reset – <u>– Isaac een van die stel van di</u>

# **Bit 14 – ERR\_FLUSH** Bank Flush Error Clear



#### **Bit 13 – ERR\_CRC\_NTR\_Number of Transaction Error Clear**

**40.7.18 UDPHS Endpoint Clear Status Register (Isochronous Endpoint)**



#### **Bit 12 – ERR\_FL\_ISO** Error Flow Clear



# **Bit 10 – TX\_COMPLT** Transmitted IN Data Complete Clear



#### **Bit 9 – RXRDY\_TXKL** Received OUT Data Clear



**Bit 6 – TOGGLESQ** Data Toggle Clear For OUT endpoints, the next received packet should be a DATA0. For IN endpoints, the next packet will be sent with a DATA0 PID. **Value Description**



# <span id="page-1266-0"></span>**40.7.19 UDPHS Endpoint Status Register (Control, Bulk, Interrupt Endpoints)**



This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x0, 0x2 or 0x3.



#### **Bit 31 – SHRT\_PCKT** Short Packet (cleared upon USB reset)

An OUT Short Packet is detected when the receive byte count is less than the configured UDPHS\_EPTCFGx register EPT\_Size.

This bit is updated at the same time as the BYTE\_COUNT field.

It is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by UDPHS\_EPTCTLDISx (disable endpoint).

**Bits 30:20 – BYTE\_COUNT[10:0]** UDPHS Byte Count (cleared upon USB reset)

Byte count of a received data packet.

This field is incremented after each write into the endpoint (to prepare an IN transfer). It is decremented after each reading into the endpoint (OUT transfer).

This field is also updated at RXRDY\_TXKL flag clear with the next bank, and at TXRDY flag set with the next bank. This field is reset by UDPHS\_EPTRST.EPT\_x.

# **Bits 19:18 – BUSY\_BANK\_STA[1:0]** Busy Bank Number (cleared upon USB reset)

These bits are set by hardware to indicate the number of busy banks.

IN endpoint: Indicates the number of busy banks filled by the user, ready for IN transfer.

OUT endpoint: Indicates the number of busy banks filled by OUT transaction from the Host.



#### **Bits 17:16 – CURBK\_CTLDIR[1:0]** Current Bank/Control Direction (cleared upon USB reset) **Control Direction (for Control endpoint only):**

0: A Control Write is requested by the Host.

1: A Control Read is requested by the Host.

# **Notes:**

- 1. Corresponds to the the 7th bit of the bmRequestType (Byte 0 of the Setup Data).
- 2. Updated after receiving new setup data.

# **Current Bank (not relevant for Control endpoint):**

- Set by hardware to indicate the number of the current bank.
- Reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by UDPHS\_EPTCTLDISx (disable endpoint).
- The current bank is updated each time the user:
	- Sets the TX Packet Ready bit to prepare the next IN transfer and to switch to the next bank.
	- Clears the received OUT data bit to access the next bank.



# **Bit 15 – NAK\_OUT** NAK OUT (cleared upon USB reset)

This bit is set by hardware when a NAK handshake has been sent in response to an OUT or PING request from the Host.

This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by EPT\_CTL\_DISx (disable endpoint).

#### **Bit 14 – NAK\_IN** NAK IN (cleared upon USB reset)

This bit is set by hardware when a NAK handshake has been sent in response to an IN request from the Host. This bit is cleared by software.

#### **Bit 13 – STALL\_SNT** Stall Sent (cleared upon USB reset)

For Control, Bulk and Interrupt endpoints.

This bit is set by hardware after a STALL handshake has been sent as requested by the UDPHS\_EPTSTAx register FRCESTALL bit.

This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by UDPHS\_EPTCTLDISx (disable endpoint).

# **Bit 12 – RX\_SETUP** Received SETUP (cleared upon USB reset)

For Control endpoint only.

This bit is set by hardware when a valid SETUP packet has been received from the host. It is cleared by the device firmware after reading the SETUP data from the endpoint FIFO. This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint), and by UDPHS\_EPTCTLDISx (disable endpoint).

**Bit 11 – TXRDY** TX Packet Ready (cleared upon USB reset)

This bit is cleared by hardware after the host has acknowledged the packet.

For Multi-bank endpoints, this bit may remain clear even after software is set if another bank is available to transmit. Hardware clear of this bit may generate an interrupt if enabled by the UDPHS\_EPTCTLx register TXRDY bit. This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint), and by UDPHS\_EPTCTLDISx (disable endpoint).

**Bit 10 – TX\_COMPLT** Transmitted IN Data Complete (cleared upon USB reset)

This bit is set by hardware after an IN packet has been accepted (ACK'ed) by the host. This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint), and by UDPHS\_EPTCTLDISx (disable endpoint).

#### **Bit 9 - RXRDY TXKL** Received OUT Data/KILL Bank (cleared upon USB reset) **Received OUT Data (for OUT endpoint or Control endpoint):**

- This bit is set by hardware after a new packet has been stored in the endpoint FIFO.
- This bit is cleared by the device firmware after reading the OUT data from the endpoint.
- For multi-bank endpoints, this bit may remain active even when cleared by the device firmware, this if an other packet has been received meanwhile.
- Hardware assertion of this bit may generate an interrupt if enabled by the UDPHS EPTCTLx register RXRDY\_TXKL bit.
- This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by UDPHS\_EPTCTLDISx (disable endpoint).

# **KILL Bank (for IN endpoint):**

- The bank is really cleared or the bank is sent, BUSY\_BANK\_STA is decremented.
- The bank is not cleared but sent on the IN transfer, TX\_COMPLT
- The bank is not cleared because it was empty. The user should wait that this bit is cleared before trying to clear another packet.

**Note:**  "Kill a packet" may be refused if at the same time, an IN token is coming and the current packet is sent on the UDPHS line. In this case, the TX\_COMPLT bit is set. Take notice however, that if at least two banks are ready to be sent, there is no problem to kill a packet even if an IN token is coming. In fact, in that case, the current bank is sent (IN transfer) and the last bank is killed.

# **Bit 8 – ERR\_OVFLW** Overflow Error (cleared upon USB reset)

This bit is set by hardware when a new too-long packet is received.

Example: If the user programs an endpoint 64 bytes wide and the host sends 128 bytes in an OUT transfer, then the Overflow Error bit is set.

This bit is updated at the same time as the BYTE\_COUNT field.

This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by UDPHS\_EPTCTLDISx (disable endpoint).

# **Bits 7:6 – TOGGLESQ\_STA[1:0]** Toggle Sequencing (cleared upon USB reset)

In OUT transfer, the Toggle information is meaningful only when the current bank is busy (Received OUT Data = 1). This field is updated for OUT transfer:

- A new data has been written into the current bank.
- The user has just cleared the Received OUT Data bit to switch to the next bank.

This field is reset to DATA1 by the UDPHS\_EPTCLRSTAx register TOGGLESQ bit, and by UDPHS\_EPTCTLDISx (disable endpoint).

Toggle Sequencing:

- IN endpoint: Indicates the PID Data Toggle that will be used for the next packet sent. This is not relative to the current bank.
- CONTROL and OUT endpoints: Set by hardware to indicate the PID data of the current bank.



# **Bit 5 – FRCESTALL** Stall Handshake Request (cleared upon USB reset)



# <span id="page-1269-0"></span>**40.7.20 UDPHS Endpoint Status Register (Isochronous Endpoint)**



This register view is relevant only if UDPHS\_EPTCFGx.EPT\_TYPE = 0x1.



**Bit 31 – SHRT\_PCKT** Short Packet (cleared upon USB reset)

An OUT Short Packet is detected when the receive byte count is less than the configured UDPHS\_EPTCFGx register EPT\_Size.

This bit is updated at the same time as the BYTE\_COUNT field.

This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by UDPHS\_EPTCTLDISx (disable endpoint).

**Bits 30:20 – BYTE\_COUNT[10:0]** UDPHS Byte Count (cleared upon USB reset)

Byte count of a received data packet.

This field is incremented after each write into the endpoint (to prepare an IN transfer).

This field is decremented after each reading into the endpoint (OUT transfer).

This field is also updated at RXRDY TXKL flag clear with the next bank.

This field is also updated at TXRDY TRER flag set with the next bank.

This field is reset by EPT\_x of UDPHS\_EPTRST register.

**Bits 19:18 – BUSY\_BANK\_STA[1:0]** Busy Bank Number (cleared upon USB reset)

These bits are set by hardware to indicate the number of busy banks.

IN endpoint: It indicates the number of busy banks filled by the user, ready for IN transfer.

OUT endpoint: It indicates the number of busy banks filled by OUT transaction from the Host.



**Bits 17:16 – CURBK[1:0]** Current Bank (cleared upon USB reset)

These bits are set by hardware to indicate the number of the current bank.

The current bank is updated each time the user:

- Sets the TX Packet Ready bit to prepare the next IN transfer and to switch to the next bank.
- Clears the received OUT data bit to access the next bank.

This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by UDPHS\_EPTCTLDISx (disable endpoint).



**Bit 14 – ERR\_FLUSH** Bank Flush Error (cleared upon USB reset)

For High Bandwidth Isochronous IN endpoints.

This bit is set when flushing unsent banks at the end of a microframe.

This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by EPT\_CTL\_DISx (disable endpoint).

#### **Bit 13 – ERR\_CRC\_NTR** CRC ISO Error/Number of Transaction Error (cleared upon USB reset) **CRC ISO Error (for Isochronous OUT endpoints) (Read-only):**

This bit is set by hardware if the last received data is corrupted (CRC error on data).

This bit is updated by hardware when new data is received (Received OUT Data bit).

**Number of Transaction Error (for High Bandwidth Isochronous IN endpoints):**

This bit is set at the end of a microframe in which at least one data bank has been transmitted, if less than the number of transactions per micro-frame banks (UDPHS\_EPTCFGx register NB\_TRANS) have been validated for transmission inside this microframe.

This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by UDPHS\_EPTCTLDISx (disable endpoint).

# **Bit 12 – ERR\_FL\_ISO** Error Flow (cleared upon USB reset)

This bit is set by hardware when a transaction error occurs.

- Isochronous IN transaction is missed, the micro has no time to fill the endpoint (underflow).
- Isochronous OUT data is dropped because the bank is busy (overflow).

This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by UDPHS\_EPTCTLDISx (disable endpoint).

#### **Bit 11 – TXRDY\_TRER** TX Packet Ready/Transaction Error (cleared upon USB reset) **TX Packet Ready**

This bit is cleared by hardware, as soon as the packet has been sent.

For Multi-bank endpoints, this bit may remain clear even after software is set if another bank is available to transmit. Hardware clear of this bit may generate an interrupt if enabled by the UDPHS\_EPTCTLx register TXRDY\_TRER bit. This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint), and by UDPHS\_EPTCTLDISx (disable endpoint).

# **Transaction Error (for high bandwidth isochronous OUT endpoints) (Read-Only):**

This bit is set by hardware when a transaction error occurs inside one microframe.

If one toggle sequencing problem occurs among the n-transactions ( $n = 1$ , 2 or 3) inside a microframe, then this bit is still set as long as the current bank contains one "bad" n-transaction (see CURBK field description). As soon as the current bank is relative to a new "good" n-transactions, then this bit is reset.

# **Notes:**

- 1. A transaction error occurs when the toggle sequencing does not comply with the Universal Serial Bus Specification, Rev 2.0 (5.9.2 High Bandwidth Isochronous endpoints) (Bad PID, missing data, etc.)
- 2. When a transaction error occurs, the user may empty all the "bad" transactions by clearing the Received OUT Data flag (RXRDY\_TXKL).

If this bit is reset, then the user should consider that a new n-transaction is coming. This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint), and by UDPHS\_EPTCTLDISx (disable endpoint).

# **Bit 10 – TX COMPLT** Transmitted IN Data Complete (cleared upon USB reset)

This bit is set by hardware after an IN packet has been sent.

This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint), and by UDPHS\_EPTCTLDISx (disable endpoint).

#### **Bit 9 – RXRDY TXKL** Received OUT Data/KILL Bank (cleared upon USB reset) **Received OUT Data (for OUT endpoint or Control endpoint):**

- This bit is set by hardware after a new packet has been stored in the endpoint FIFO.
- This bit is cleared by the device firmware after reading the OUT data from the endpoint.
- For multi-bank endpoints, this bit may remain active even when cleared by the device firmware, this if an other packet has been received meanwhile.
- Hardware assertion of this bit may generate an interrupt if enabled by the UDPHS\_EPTCTLx register RXRDY\_TXKL bit.
- This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by UDPHS\_EPTCTLDISx (disable endpoint).

# **KILL Bank (for IN endpoint):**

- The bank is really cleared or the bank is sent, BUSY\_BANK\_STA is decremented.
- The bank is not cleared but sent on the IN transfer, TX COMPLT
- The bank is not cleared because it was empty. The user should wait that this bit is cleared before trying to clear another packet.

**Note:**  "Kill a packet" may be refused if at the same time, an IN token is coming and the current packet is sent on the UDPHS line. In this case, the TX\_COMPLT bit is set. Take notice however, that if at least two banks are ready to be sent, there is no problem to kill a packet even if an IN token is coming. In fact, in that case, the current bank is sent (IN transfer) and the last bank is killed.

# **Bit 8 – ERR\_OVFLW** Overflow Error (cleared upon USB reset)

This bit is set by hardware when a new too-long packet is received.

Example: If the user programs an endpoint 64 bytes wide and the host sends 128 bytes in an OUT transfer, then the Overflow Error bit is set.

This bit is updated at the same time as the BYTE\_COUNT field.

This bit is reset by UDPHS\_EPTRST register EPT\_x (reset endpoint) and by UDPHS\_EPTCTLDISx (disable endpoint).

# **Bits 7:6 – TOGGLESQ\_STA[1:0]** Toggle Sequencing (cleared upon USB reset)

In OUT transfer, the Toggle information is meaningful only when the current bank is busy (Received OUT Data = 1). This field is updated for OUT transfer:

- A new data has been written into the current bank.
- The user has just cleared the Received OUT Data bit to switch to the next bank.

For High Bandwidth Isochronous Out endpoint, it is recommended to check the UDPHS\_EPTSTAx/TXRDY\_TRER bit to know if the toggle sequencing is correct or not.

This field is reset to DATA1 by the UDPHS\_EPTCLRSTAx register TOGGLESQ bit, and by UDPHS\_EPTCTLDISx (disable endpoint).

Toggle Sequencing:

- IN endpoint: Indicates the PID Data Toggle that will be used for the next packet sent. This is not relative to the current bank.
- OUT endpoint: Set by hardware to indicate the PID data of the current bank:



# **40.7.21 UDPHS DMA Channel Transfer Descriptor**

The DMA channel transfer descriptor is loaded from the memory. Be careful with the alignment of this buffer. The structure of the DMA channel transfer descriptor is defined by three parameters as described below:

- Offset 0:
	- The address must be aligned: 0xXXXX0
	- Next Descriptor Address Register: UDPHS\_DMANXTDSCx
- Offset 4:
	- The address must be aligned: 0xXXXX4
	- DMA Channelx Address Register: UDPHS\_DMAADDRESSx
- Offset 8:
	- The address must be aligned: 0xXXXX8
	- DMA Channelx Control Register: UDPHS\_DMACONTROLx

To use the DMA channel transfer descriptor, fill the structures with the correct value (as described in the following pages). Then write directly in UDPHS\_DMANXTDSCx the address of the descriptor to be used first. Then write '1' in the LDNXT\_DSC bit of UDPHS\_DMACONTROLx (load next channel transfer descriptor). The descriptor is automatically loaded upon Endpointx request for packet transfer.

# **SAMA5D2 Series USB Device High Speed Port (UDPHS)**

# **40.7.22 UDPHS DMA Next Descriptor Address Register**



Channel 0 is not used.



# **Bits 31:0 – NXT\_DSC\_ADD[31:0]** Next Descriptor Address

This field points to the next channel descriptor to be processed. This channel descriptor must be aligned, so bits 0 to 3 of the address must be equal to zero.

#### **40.7.23 UDPHS DMA Channel Address Register**



Channel 0 is not used.



# **Bits 31:0 – BUFF\_ADD[31:0]** Buffer Address

This field determines the system bus starting address of a DMA channel transfer.

Channel start and end addresses may be aligned on any byte boundary.

The firmware may write this field only when the UDPHS\_DMASTATUS.CHANN\_ENB bit is clear.

This field is updated at the end of the address phase of the current access to the system bus. It is incrementing of the access byte width. The access width is 4 bytes (or less) at packet start or end, if the start or end address is not aligned on a word boundary.

The packet start address is either the channel start address or the next channel address to be accessed in the channel buffer.

The packet end address is either the channel end address or the latest channel address accessed in the channel buffer.

The channel start address is written by software or loaded from the descriptor, whereas the channel end address is either determined by the end of buffer or the UDPHS device, USB end of transfer if the UDPHS\_DMACONTROL.END\_TR\_EN bit is set.

#### **40.7.24 UDPHS DMA Channel Control Register**



Channel 0 is not used.

Bits [31:2] are only writable when issuing a channel Control Command other than "Stop Now".

For reliability it is highly recommended to wait for both UDPHS\_DMASTATUS.CHAN\_ACT and CHAN\_ENB flags at 0, thus ensuring the channel has been stopped before issuing a command other than "Stop Now".





# **Bits 31:16 – BUFF\_LENGTH[15:0]** Buffer Byte Length (Write-only)

This field determines the number of bytes to be transferred until end of buffer. The maximum channel transfer size (64 Kbytes) is reached when this field is 0 (default value). If the transfer size is unknown, this field should be set to 0, but the transfer end may occur earlier under UDPHS device control.

When this field is written, the UDPHS\_DMASTATUS.BUFF\_COUNT field is updated with the write value.

### **Bit 7 – BURST\_LCK** Burst Lock Enable



#### **Bit 6 – DESC\_LD\_IT** Descriptor Loaded Interrupt Enable



#### **Bit 5 – END\_BUFFIT** End of Buffer Interrupt Enable



#### **Bit 4 – END\_TR\_IT** End of Transfer Interrupt Enable



### **Bit 3 – END\_B\_EN** End of Buffer Enable (Control)



# **Bit 2 – END\_TR\_EN** End of Transfer Enable (Control)



# **Bit 1 – LDNXT\_DSC** Load Next Channel Transfer Descriptor Enable (Command)

If the CHANN\_ENB bit is cleared, the next descriptor is immediately loaded upon transfer request. DMA Channel Control Command Summary:





# **Bit 0 – CHANN\_ENB** (Channel Enable Command)





#### **40.7.25 UDPHS DMA Channel Status Register**



Channel 0 is not used.



Reset



# **Bits 31:16 – BUFF\_COUNT[15:0]** Buffer Byte Count

This field determines the current number of bytes still to be transferred for this buffer. It is decremented from the source system bus access byte width at the end of this bus address phase.

The access byte width is 4 by default, or less, at DMA start or end, if the start or end address is not aligned on a word boundary.

At the end of buffer, the DMA accesses the UDPHS device only for the number of bytes needed to complete it. This field value is reliable (stable) only if the channel has been stopped or frozen (the

UDPHS\_EPTCTLx.NT\_DIS\_DMA bit is used to disable the channel request) and the channel is no longer active (CHANN\_ACT flag is 0).

**Note:**  For OUT endpoints, if the receive buffer byte length (BUFF\_LENGTH) has been defaulted to zero because the USB transfer length is unknown, the actual buffer byte length received is 0x10000-BUFF\_COUNT.

#### **Bit 6 – DESC\_LDST** Descriptor Loaded Status

Valid until the CHANN\_ENB flag is cleared at the end of the next buffer transfer.



#### **Bit 5 – END\_BF\_ST** End of Channel Buffer Status

Valid until the CHANN\_ENB flag is cleared at the end of the next buffer transfer.



#### **Bit 4 – END TR ST** End of Channel Transfer Status

Valid until the CHANN\_ENB flag is cleared at the end of the next buffer transfer.





# **Bit 1 – CHANN\_ACT** Channel Active Status

When a packet transfer is ended, this bit is automatically reset.

When a packet transfer cannot be completed due to an END\_BF\_ST, this flag stays set during the next channel descriptor load (if any) and potentially until UDPHS packet transfer completion, if allowed by the new descriptor.



#### **Bit 0 – CHANN\_ENB** Channel Enable Status

When any transfer is ended either due to an elapsed byte count or a UDPHS device initiated transfer end, this bit is automatically reset.

This bit is normally set or cleared by writing into the UDPHS\_DMACONTROLx.CHANN\_ENB bit either by software or descriptor loading.

If a channel request is currently serviced when the CHANN\_ENB bit is cleared, the DMA FIFO buffer is drained until it is empty, then this status bit is cleared.



# **41. USB Host High Speed Port (UHPHS)**

# **41.1 Description**

The USB Host High Speed Port (UHPHS) interfaces the USB with the host application. It handles Open HCI protocol (Open Host Controller Interface) as well as Enhanced HCI protocol (Enhanced Host Controller Interface).

# **41.2 Embedded Characteristics**

- Compliant with Enhanced HCI Rev 1.0 Specification
	- Compliant with USB V2.0 High-speed Specification
	- Supports high-speed 480 Mbps
- Compliant with Open HCI Rev 1.0 Specification
	- Compliant with USB V2.0 Full-speed and Low-speed Specification
	- Supports both low-speed 1.5 Mbps and full-speed 12 Mbps USB devices
- Root Hub Integrated with 3 Downstream USB HS Ports
- Embedded USB Transceivers
- Supports Power Management
- 3 Hosts (A, B and C) High Speed (EHCI), Port A shared with UDPHS
	- 1 Host (C) High Speed Inter-Chip Only (HSIC)

# **41.3 Block Diagram**

**Figure 41-1. UHPHS Block Diagram**



Access to the USB host operational registers is achieved through the system bus client interface. The Open HCI host controller and Enhanced HCI host controller initialize host DMA transfers through the system bus host interface as follows:

- Fetches endpoint descriptors and transfer descriptors
- Accesses endpoint data from system memory
- Accesses HC communication area
- Writes status and retires transfer descriptor

Memory access errors (abort, misalignment) lead to an "Unrecoverable Error" indicated by the corresponding flag in the host controller operational registers.

The USB root hub is integrated in the USB host. Several USB downstream ports are available. The number of downstream ports can be determined by the software driver reading the root hub's operational registers. Device connection is automatically detected by the USB host port logic.

USB physical transceivers are integrated in the product and driven by the root hub's ports.

# **41.4 Typical Connection**



**Figure 41-2. Board Schematic to Interface UHP High-speed Host Controller**

# **41.5 Product Dependencies**

# **41.5.1 I/O Lines**

HFSDPs, HFSDMs, HHSDPs and HHSDMs are not controlled by any PIO controllers. The embedded USB High Speed physical transceivers are controlled by the USB host controller.

One transceiver is shared with the USB High Speed Device (port A). The selection between Host Port A and USB Device is controlled by the UDPHS enable bit (EN\_UDPHS) located in the UDPHS\_CTRL register.

In the case the port A is driven by the USB High Speed Device, the output signals are DFSDP, DFSDM, DHSDP and DHSDM. The transceiver is automatically selected for Device operation once the USB High Speed Device is enabled.

In the case the port A is driven by the USB High Speed Host, the output signals are HFSDPA, HFSDMA, HHSDPA and HHSDMA.

# **41.5.2 Power Management**

The system embeds three transceivers.

The USB Host High Speed requires a 480 MHz clock for the embedded High-speed transceivers. This clock (UPLLCK) is provided by the UTMI PLL.

In case power consumption is saved by stopping the UTMI PLL, high-speed operations are not possible. Nevertheless, OHCI Full-speed operations remain possible by selecting PLLACK as the input clock of OHCI.

The High-speed transceiver returns a 30 MHz clock to the USB Host controller.

The USB Host controller requires 48 MHz and 12 MHz clocks for OHCI full-speed operations. These clocks must be generated by a PLL with a correct accuracy of +/-0.25% using the USBDIV field.

Thus the USB Host peripheral receives three clocks from the Power Management Controller (PMC): the Peripheral Clock (MCK domain), the UHP48M and the UHP12M (built-in UHP48M divided by four) used by the OHCI to interface with the bus USB signals (recovered 12 MHz domain) in Full-speed operations.

Thus the USB Host peripheral receives three clocks from the Power Management Controller (PMC): the Peripheral Clock (MCK domain), the UHP48M and the UHP12M (built-in UHP48M divided by four) used by the OHCI to interface with the bus USB signals (recovered 12 MHz domain) in Full-speed operations.

For High-speed operations, the user has to perform the following:

- Enable UHP peripheral clock in PMC\_PCER.
- Write PLLCOUNT field in CKGR\_UCKR.
- Enable UPLL with UPLLEN bit in CKGR\_UCKR.
- Wait until UTMI\_PLL is locked (LOCKU bit in PMC\_SR).
- Select UPLLCK as Input clock of OHCI part (USBS bit in PMC\_USB register).
- Program OHCI clocks (UHP48M and UHP12M) with USBDIV field in PMC\_USB register. USBDIV must be 9 (division by 10) if UPLLCK is selected.
- Enable OHCI clocks with UHP bit in PMC\_SCER.
- For OHCI Full-speed operations only, the user has to perform the following:
- Enable UHP peripheral clock in PMC\_PCER.
- Select PLLACK as Input clock of OHCI part (USBS bit in PMC USB register).
- Program OHCI clocks (UHP48M and UHP12M) with USBDIV field in PMC USB register. USBDIV value is to be calculated according to the PLLACK value and USB Full-speed accuracy.
- Enable the OHCI clocks with UHP bit in PMC\_SCER.

# **41.5.3 Interrupt Sources**

The USB host interface has an interrupt line connected to the interrupt controller.

Handling USB host interrupts requires programming the interrupt controller before configuring the UHPHS.

# **41.6 Functional Description**

#### **41.6.1 UTMI Transceivers Sharing**

The High Speed USB Host Port A is shared with the High Speed USB Device port and connected to the second UTMI transceiver. The selection between Host Port A and USB device is controlled by the UDPHS enable bit (EN\_UDPHS) located in the UDPHS\_CTRL register.

#### **Figure 41-3. USB Selection**



# **41.6.2 EHCI**

The USB Host Port controller is fully compliant with the Enhanced HCI specification. The USB Host Port User Interface (registers description) can be found in the Enhanced HCI Rev 1.0 Specification available on [www.usb.org](http://www.usb.org)

# **41.6.3 OHCI**

The USB Host Port integrates a root hub and transceivers on downstream ports. It provides several Full-speed half-duplex serial communication ports at a baud rate of 12 Mbps. Up to 127 USB devices (printer, camera, mouse, keyboard, disk, etc.) and the USB hub can be connected to the USB host in the USB "tiered star" topology.

The USB Host Port controller is fully compliant with the Open HCI specification. The USB Host Port User Interface (registers description) can be found in the Open HCI Rev 1.0 Specification available on [www.usb.org](http://www.usb.org).

All standard class devices are automatically detected and available to the user's application. As an example, integrating an HID (Human Interface Device) class driver provides a plug & play feature for all USB keyboards and mouses.

# **41.6.4 HSIC**

The High-Speed Inter-Chip (HSIC) is a standard for USB chip-to-chip interconnect with a 2-signal (strobe, data) source synchronous serial interface using 240 MHz DDR signaling to provide only high-speed 480 Mbps data rate.

External cables, connectors and hot plug & play are not supported.

The HSIC interface operates at high speed, 480 Mbps, and is fully compatible with existing USB software stacks. It meets all data transfer needs through a single unified USB software stack.

# **41.7 Register Summary**

The Enhanced USB Host Controller contains two sets of software-accessible hardware registers: memory-mapped Host Controller Registers and optional PCI configuration registers. Note that the PCI configuration registers are only needed for PCI devices that implement the Host Controller.

• Memory-mapped USB Host Controller Registers—This block of registers is memory-mapped into non-cacheable memory. This memory space must begin on a DWord (32-bit) boundary. This register space is divided into two sections: a set of read-only capability registers and a set of read/write operational registers. The table below describes each register space.

**Note:**  Host controllers are not required to support exclusive-access mechanisms (such as PCI LOCK) for accesses to the memory-mapped register space. Therefore, if software attempts exclusive-access mechanisms to the host controller memory-mapped register space, the results are undefined.

• PCI Configuration Registers (for PCI devices)—In addition to the normal PCI header, power management, and device-specific registers, two registers are needed in the PCI configuration space to support USB. The normal PCI header and device-specific registers are beyond the scope of this document (the UHPHS\_CLASSC register is shown in this document). Note that HCD does not interact with the PCI configuration space. This space is used only by the PCI enumerator to identify the USB Host Controller, and assign the appropriate system resources.



The table below summarizes the enhanced interface register sets.



**Note:**  Software must not modify reserved bits in Read/Write registers.

# **SAMA5D2 Series USB Host High Speed Port (UHPHS)**



# <span id="page-1287-0"></span>**41.7.1 UHPHS Host Controller Capability Register**



#### **Bits 31:16 – HCIVERSION[15:0]** Host Controller Interface Version Number

This is a two-byte field containing a BCD encoding of the EHCI revision number supported by this host controller. The most significant byte of this field represents the major revision and the least significant byte the minor revision.

#### **Bits 7:0 – CAPLENGTH[7:0]** Capability Registers Length

This field is used as an offset to add to the register base to find the beginning of the Operational Register Space.

# **SAMA5D2 Series USB Host High Speed Port (UHPHS)**

### <span id="page-1288-0"></span>**41.7.2 UHPHS Host Controller Structural Parameters Register**



These fields define structural parameters: number of downstream ports, etc.



#### **Bits 23:20 – N\_DP[3:0]** Debug Port Number

Optional. This register identifies which of the host controller ports is the debug port. The value is the port number (1-based) of the debug port. A non-zero value in this field indicates the presence of a debug port. The value in this register must not be greater than N\_PORTS.

#### **Bit 16 – P\_INDICATOR** Port Indicators

This bit indicates whether the ports support port indicator control. When this bit is a 1, the port status and control registers include a read/writeable field for controlling the state of the port indicator. See [UHPHS Port Status and](#page-1303-0) [Control Register](#page-1303-0) for a definition of the port indicator control field.

#### **Bits 15:12 – N\_CC[3:0]** Number of Companion Controllers

This field indicates the number of companion controllers associated with this USB 2.0 host controller. A zero in this field indicates there are no companion host controllers. Port-ownership hand-off is not supported. Only high-speed devices are supported on the host controller root ports.

A value larger than zero in this field indicates there are companion USB 1.1 host controller(s). Port-ownership hand-offs are supported. High, Full- and Low-speed devices are supported on the host controller root ports.

#### **Bits 11:8 – N\_PCC[3:0]** Number of Ports per Companion Controller

This field indicates the number of ports supported per companion host controller. It is used to indicate the port routing configuration to system software.

For example, if N\_PORTS has a value of 6 and N\_CC has a value of 2, then N\_PCC could have a value of 3. The convention is that the first N\_PCC ports are assumed to be routed to companion controller 1, the next N\_PCC ports to companion controller 2, etc. In the previous example, the N\_PCC could have been 4, where the first four are routed to companion controller 1 and the last two are routed to companion controller 2.

The number in this field must be consistent with N\_PORTS and N\_CC.

### **Bit 4 – PPC** Port Power Control

This field indicates whether the host controller implementation includes port power control. A one in this bit indicates the ports have port power switches. A zero in this bit indicates the ports do not have port power switches. The value of this field affects the functionality of the Port Power field in each port status and control register (see [UHPHS Port](#page-1303-0) [Status and Control Register\)](#page-1303-0).

# **Bits 3:0 – N\_PORTS[3:0]** Number of Ports

This field specifies the number of physical downstream ports implemented on this host controller. The value of this field determines how many port registers are addressable in the Operational Register Space. Valid values are in the range of 1 to 15.

A zero in this field is undefined.

# **SAMA5D2 Series USB Host High Speed Port (UHPHS)**

# <span id="page-1290-0"></span>**41.7.3 UHPHS Host Controller Capability Parameters Register**



These fields define capability parameters: Multiple Mode control (time-base bit functionality), addressing capability, etc.



### **Bits 15:8 – EECP[7:0]** EHCI Extended Capabilities Pointer

Indicates the existence of a capabilities list. A value of 0 indicates no extended capabilities are implemented. A non-zero value in this register indicates the offset in the PCI configuration space of the first EHCI extended capability. The pointer value must be 64 or greater if implemented to maintain the consistency of the PCI header defined for this class of device.

#### **Bits 7:4 – IST[3:0]** Isochronous Scheduling Threshold

Indicates, relative to the current position of the executing host controller, where software can reliably update the isochronous schedule. When bit [7] is 0, the value of the least significant three bits indicates the number of microframes a host controller can hold a set of isochronous data structures (one or more) before flushing the state. When bit [7] is set to 1, the host software assumes the host controller may cache an isochronous data structure for an entire frame.

#### **Bit 2 – ASPC** Asynchronous Schedule Park Capability

The park capability can be disabled or enabled and set to a specific level by using the Asynchronous Schedule Park Mode Enable and Asynchronous Schedule Park Mode Count fields in the UHPHS\_USBCMD register.



# **Bit 1 – PFLF** Programmable Frame List Flag



### **Bit 0 – AC** 64-bit Addressing Capability

This field documents the addressing range capability of this implementation. The value of this field determines whether software should use 32-bit or 64-bit data structures.

This information is not tightly coupled with the UHPHS\_USBBASE address register mapping control. The 64-bit Addressing Capability bit indicates whether the host controller can generate 64-bit addresses as a host. The

UHPHS\_USBBASE register indicates the host controller only needs to decode 32-bit addresses as a client. **Value Description**



### <span id="page-1292-0"></span>**41.7.4 UHPHS USB Command Register**



The Command Register indicates the command to be executed by the serial bus host controller. Writing to the register causes a command to be executed.



# **Bits 23:16 – ITC[7:0]** Interrupt Threshold Control

This field is used by system software to select the maximum rate at which the host controller will issue interrupts. The only valid values are defined below. If software writes an invalid value to this register, the results are undefined.



Any other value in this register yields undefined results. Software modifications to this field while HCHLT=0 results in undefined behavior.

#### **Bit 11 – ASPME** Asynchronous Schedule Park Mode Enable (optional)

If the Asynchronous Park Capability bit in the UHPHS\_HCCPARAMS register is set to 1, then this bit is set to 1 and is Read/Write. Otherwise the bit must be 0 and is read-only.



#### **Bits 9:8 – ASPMC[1:0]** Asynchronous Schedule Park Mode Count (optional)

If the Asynchronous Park Capability bit in the UHPHS\_HCCPARAMS register is set to 1, then this field defaults to 3 and is read/write. Otherwise it defaults to 0 and is read-only. It contains a count of the number of successive

transactions the host controller is allowed to execute from a high-speed queue head on the Asynchronous schedule before continuing traversal of the Asynchronous schedule. Valid values are 1 to 3. Software must not write a 0 to this bit when Park Mode Enable is set to 1 as this will result in undefined behavior.

# **Bit 7 – LHCR** Light Host Controller Reset (optional)

This control bit is not required. If implemented, it allows the driver to reset the EHCI controller without affecting the state of the ports or the relationship to the companion host controllers. For example, the UHPHS\_PORTSC registers should not be reset to their default values and the CF bit setting should not go to 0 (retaining port ownership relationships).

A host software read of this bit as 0 indicates the Light Host Controller Reset has completed and it is safe for host software to re-initialize the host controller. A host software read of this bit as 1 indicates the Light Host Controller Reset has not yet completed.

If not implemented, a read of this field will always return a 0.

# **Bit 6 – IAAD** Interrupt on Async Advance Doorbell

This bit is used as a doorbell by software to tell the host controller to issue an interrupt the next time it advances asynchronous schedule. Software must write a 1 to this bit to ring the doorbell.

When the host controller has evicted all appropriate cached schedule state, it sets the Interrupt on Async Advance status bit in the UHPHS\_USBSTS register. If the Interrupt on Async Advance Enable bit in the UHPHS\_USBINTR register is set to 1, then the host controller will assert an interrupt at the next interrupt threshold.

The host controller sets this bit to 0 after it has set the Interrupt on Async Advance status bit in the UHPHS\_USBSTS register to 1.

Software should not write a 1 to this bit when the asynchronous schedule is disabled. Doing so will yield undefined results.

# **Bit 5 – ASE** Asynchronous Schedule Enable

This bit controls whether the host controller skips processing the Asynchronous Schedule.



# **Bit 4 – PSE** Periodic Schedule Enable

This bit controls whether the host controller skips processing the Periodic Schedule.



#### **Bits 3:2 – FLS[1:0]** Frame List Size

This field is read-only with one exception: it is read/write if the Programmable Frame List flag, in the UHPHS\_HCCPARAMS register, is set to 1. This field specifies the size of the frame list. The size of the frame list controls which bits in the Frame Index Register should be used for the Frame List Current index.



#### **Bit 1 – HCRESET** Host Controller Reset

This control bit is used by software to reset the host controller. The effects of this on Root Hub registers are similar to a Chip Hardware Reset.

When software writes a 1 to this bit, the Host Controller resets its internal pipelines, timers, counters, state machines, etc. to their initial value. Any transaction currently in progress on USB is immediately terminated. A USB reset is not driven on downstream ports.

PCI Configuration registers are not affected by this reset. All operational registers, including port registers and port state machines, are set to their initial values. Port ownership reverts to the companion host controller(s) with side effects. Software must reinitialize the host controller in order to return the host controller to an operational state. This bit is set to 0 by the Host Controller when the reset process is complete. Software cannot terminate the reset process early by writing a 0 to this register.

Software must not set this bit to 1 when HCHLT in the UHPHS\_USBSTS register is 0. Attempting to reset an actively running host controller results in undefined behavior.

#### **Bit 0 – RS** Run/Stop

The Host Controller must halt within 16 microframes after software clears the bit RS. The HCHLT bit in the status register indicates when the Host Controller has finished its pending pipelined transactions and has entered the stopped state. Software must not write 1 to this field unless the host controller is in the halted state (i.e., HCHLT in the UHPHS\_USBSTS register is 1). Doing so yields undefined results.



### <span id="page-1295-0"></span>**41.7.5 UHPHS USB Status Register**



This register indicates pending interrupts and various states of the Host Controller. The status resulting from a transaction on the serial bus is not indicated in this register. Software sets a bit to 0 in this register by writing a 1 to it.



# **Bit 15 – ASS** Asynchronous Schedule Status

The bit reports the current real status of the Asynchronous Schedule.

The Host Controller is not required to immediately disable or enable the Asynchronous Schedule when software transitions the Asynchronous Schedule Enable bit in the UHPHS\_USBCMD register. When this bit and the Asynchronous Schedule Enable bit are the same value, the Asynchronous Schedule is either enabled or disabled.



# **Bit 14 – PSS** Periodic Schedule Status

The bit reports the current real status of the Periodic Schedule. If this bit is set to 0, then the status of the Periodic Schedule is disabled. If this bit is set to 1, then the status of the Periodic Schedule is enabled. The Host Controller is not required to immediately disable or enable the Periodic Schedule when software transitions the Periodic Schedule Enable bit in the UHPHS\_USBCMD register. When this bit and the Periodic Schedule Enable bit are the same value, the Periodic Schedule is either enabled or disabled.

#### **Bit 13 – RCM** Reclamation

This is a read-only status bit used to detect any empty asynchronous schedule.

#### **Bit 12 – HCHLT** HCHalted

This bit is 0 whenever the Run/Stop bit is 1. The Host Controller sets this bit to 1 after it has stopped executing as a result of the Run/Stop bit being set to 0, either by software or by the Host Controller hardware (e.g. internal error).

#### **Bit 5 – IAA** Interrupt on Async Advance (Cleared on write)

System software can force the host controller to issue an interrupt the next time the host controller advances the asynchronous schedule by writing 1 to the Interrupt on the Async Advance Doorbell bit in the UHPHS\_USBCMD register. This status bit indicates the assertion of that interrupt source.
## **Bit 4 – HSE** Host System Error (Cleared on write)

The Host Controller sets this bit to 1 when a serious error occurs during a host system access involving the Host Controller module. In a PCI system, conditions that set this bit to 1 include PCI Parity error, PCI Host Abort, and PCI Target Abort. When this error occurs, the Host Controller clears the Run/Stop bit in the Command register to prevent further execution of the scheduled TDs.

## **Bit 3 – FLR** Frame List Rollover (Cleared on write)

The Host Controller sets this bit to 1 when the Frame List Index (see [UHPHS USB Frame Index Register](#page-1298-0)) rolls over from its maximum value to 0. The exact value at which the rollover occurs depends on the frame list size. For example, if the frame list size (as programmed in the Frame List Size field of the UHPHS\_USBCMD register) is 1024, the Frame Index Register rolls over every time FRINDEX[13] toggles. Similarly, if the size is 512, the Host Controller sets this bit to 1 every time FRINDEX[12] toggles.

## **Bit 2 – PCD** Port Change Detect (Cleared on write)

The Host Controller sets this bit to 1 when any port for which the Port Owner bit is set to 0 (see [UHPHS Port Status](#page-1303-0) [and Control Register\)](#page-1303-0) has a change bit transition from 0 to 1 or a Force Port Resume bit transition from 0 to 1 as a result of a J-K transition detected on a suspended port. This bit will also be set as a result of the Connect Status Change being set to 1 after system software has relinquished ownership of a connected port by writing 1 to a port's Port Owner bit.

This bit is allowed to be maintained in the Auxiliary power well. Alternatively, it is also acceptable that on a D3 to D0 transition of the EHCI HC device, this bit is loaded with the OR of all of the PORTSC change bits (including: Force Port Resume, Overcurrent Change, Enable/Disable Change and Connect Status Change).

## **Bit 1 – USBERRINT** USB Error Interrupt (Cleared on write)

The Host Controller sets this bit to 1 when completion of a USB transaction results in an error condition (e.g., error counter underflow). If the TD on which the error interrupt occurred also had its IOC bit set, both this bit and USBINT bit are set.

## **Bit 0 – USBINT** USB Interrupt (Cleared on write)

The Host Controller sets this bit to 1 on the completion of a USB transaction, which results in the retirement of a Transfer Descriptor that had its IOC bit set.

The Host Controller also sets this bit to 1 when a short packet is detected (the actual number of bytes received was less than the expected number of bytes).

## **41.7.6 UHPHS USB Interrupt Enable Register**



This register enables and disables reporting of the corresponding interrupt to the software. When a bit is set and the corresponding interrupt is active, an interrupt is generated to the host. Interrupt sources that are disabled in this register still appear in the UHPHS\_USBSTS to allow the software to poll for events.



For all bits, 1=Enabled, 0=Disabled.

**Bit 5 – IAAE** Interrupt on Async Advance Enable

The interrupt is acknowledged by software clearing the Interrupt on Async Advance bit UHPHS\_USBSTS.

**Bit 4 – HSEE** Host System Error Enable

The interrupt is acknowledged by software clearing the Host System Error bit in UHPHS\_USBSTS.

**Bit 3 – FLRE** Frame List Rollover Enable

The interrupt is acknowledged by software clearing the Frame List Rollover in UHPHS\_USBSTS.

**Bit 2 – PCIE** Port Change Interrupt Enable

The interrupt is acknowledged by software clearing the Port Change Detect bit in UHPHS\_USBSTS.

**Bit 1 – USBEIE** USB Error Interrupt Enable

The interrupt is acknowledged by software clearing the USBERRINT in UHPHS\_USBSTS.

**Bit 0 – USBIE** USB Interrupt Enable

The interrupt is acknowledged by software clearing the USBINT in UHPHS\_USBSTS.

## <span id="page-1298-0"></span>**41.7.7 UHPHS USB Frame Index Register**



This register is used by the host controller to index into the periodic frame list. The register updates every 125 μs (once each microframe). Bits [N:3] are used to select a particular entry in the Periodic Frame List during periodic schedule execution. The number of bits used for the index depends on the size of the frame list as set by system software in the Frame List Size field in the UHPHS\_USBCMD register).

This register must be written as a DWord. Byte writes produce undefined results. This register cannot be written unless the Host Controller is in the Halted state as indicated by the HCHLT bit (UHPHS\_USBSTS register). A write to this register while the Run/Stop bit is set to 1 (UHPHS\_USBCMD register) produces undefined results. Writes to this register also affect the SOF value.



## **Bits 13:0 – FI[13:0]** Frame Index

The value in this register increments at the end of each time frame (e.g., microframe). Bits [N:3] are used for the Frame List current index. This means that each location of the frame list is accessed eight times (frames or microframes) before moving to the next index. The following illustrates values of N based on the value of FLS (Frame List Size) in the UHPHS\_USBCMD register.



The SOF frame number value for the bus SOF token is derived or alternatively managed from this register. The value of FRINDEX must be 125 μs (1 microframe) ahead of the SOF token value. The SOF value may be implemented as an 11-bit shadow register. For this discussion, this shadow register is 11 bits and is named SOFV. SOFV updates every eight microframes (1 millisecond). An example implementation to achieve this behavior is to increment SOFV each time the FRINDEX[2:0] increments from 0 to 1.

Software must use the value of FRINDEX to derive the current microframe number, both for high-speed isochronous scheduling purposes and to provide the "get microframe number" function required for client drivers. Therefore, the value of FRINDEX and the value of SOFV must be kept consistent if chip is reset or software writes to FRINDEX.

# **SAMA5D2 Series USB Host High Speed Port (UHPHS)**

Writes to FRINDEX must also write-through FRINDEX[13:3] to SOFV[10:0]. In order to keep the update as simple as possible, software should never write a FRINDEX value where the three least significant bits are 7 or 0.

## **41.7.8 UHPHS Periodic Frame List Base Address Register**

**Name:**  UHPHS\_PERIODICLISTBASE **Offset:**  0x24 **Reset:**  0x00000000 **Property:**  Read/Write

This 32-bit register contains the beginning address of the Periodic Frame List in the system memory. The memory structure referenced by this physical memory pointer is assumed to be 4-Kbyte aligned. The contents of this register are combined with the Frame Index Register (UHPHS\_FRINDEX) to enable the Host Controller to step through the Periodic Frame List in sequence. This register must be written as a DWord. Byte writes produce undefined results.



Reset

**Bits 31:12 – BA[19:0]** Base Address (Low)

These bits correspond to memory address signals [31:12], respectively.

## **41.7.9 UHPHS Asynchronous List Address Register**



This 32-bit register contains the address of the next asynchronous queue head to be executed. Bits [4:0] of this register cannot be modified by system software and will always return a zero when read. The memory structure referenced by this physical memory pointer is assumed to be 32-byte (cache line) aligned. This register must be written as a DWord. Byte writes produce undefined results.



## **Bits 31:5 – LPL[26:0]** Link Pointer Low

These bits correspond to memory address signals [31:5], respectively. This field may only reference a Queue Head (QH).

## **41.7.10 UHPHS Configure Flag Register**



This register is in the auxiliary power well. It is only reset by hardware when the auxiliary power is initially applied or in response to a host controller reset.



## **Bit 0 – CF** Configure Flag

Host software sets this bit as the last action in its process of configuring the Host Controller. This bit controls the default port-routing control logic. Bit values and side-effects are listed below.



## <span id="page-1303-0"></span>**41.7.11 UHPHS Port Status and Control Register**



The number of port registers is documented in the UHPHS\_HCSPARAMS register. Software uses this information as an input parameter to determine how many ports need to be serviced. All ports have the structure defined below.

This register is in the auxiliary power well. It is only reset by hardware when the auxiliary power is initially applied or in response to a host controller reset. The initial conditions of a port are:

- No device connected
- Port disabled

If the port has port power control, software cannot change the state of the port until after it applies power to the port by setting port power to a 1. Software must not attempt to change the state of the port until after power is stable on the port. The host is required to have power stable to the port within 20 milliseconds of the 0 to 1 transition.

#### **Notes:**

- 1. When a device is attached, the port state transitions to the connected state and system software will process this as with any status change notification.
- 2. If a port is being used as the Debug Port, then the port may report device connected and enabled when the Configured Flag is set to 0.



#### **Bit 22 – WKOC\_E** Wake on Overcurrent Enable





#### **Bit 21 – WKDSCNNT\_E** Wake on Disconnect Enable



### **Bit 20 – WKCNNT\_E** Wake on Connect Enable



#### **Bits 19:16 – PTC[3:0]** Port Test Control

When this field is set to 0, the port is NOT operating in a test mode. A non-zero value indicates that it is operating in test mode and the specific test mode is indicated by the specific value.

Test mode bits are encoded as follows (6 to 15 are reserved):



Refer to the USB Specification Revision 2.0, Chapter 7, for details on each test mode.

#### **Bits 15:14 – PIC[1:0]** Port Indicator Control

Writing to these bits has no effect if the P\_INDICATOR bit in the UHPHS\_HCSPARAMS register is set to 0. If the P\_INDICATOR bit is set to 1, then the bits are encoded as follows:



Refer to the USB Specification Revision 2.0 for a description of how these bits are to be used. This field is 0 if Port Power is 0.

#### **Bit 13 – PO** Port Owner

System software uses this field to release ownership of the port to a selected host controller (in the event that the attached device is not a high-speed device). Software writes 1 to this bit when the attached device is not a high-speed device. A 1 in this bit means that a companion host controller owns and controls the port.



#### **Bit 12 – PP** Port Power

The function of this bit depends on the value of the Port Power Control (PPC) field in the UHPHS\_HCSPARAMS register. When host controller has port power control switches (PPC=0), PP is in read-only mode:



When host controller has port power control switches (PPC=1), PP is in read/write mode:





When an overcurrent condition is detected on a powered port and PPC is set to 1, the PP bit in each affected port may be transitioned by the host controller from 1 to 0 (removing power from the port).

#### **Bits 11:10 – LS[1:0]** Line Status

These bits reflect the current logical levels of the D+ (bit 11) and D- (bit 10) signal lines. These bits are used for detection of low-speed USB devices prior to the port reset and enable sequence. This field is valid only when the port enable bit is 0 and the current connect status bit is set to 1.



# This value of this field is undefined if Port Power is 0.

### **Bit 8 – PR** Port Reset

When software writes a 1 to this bit (from 0), the bus reset sequence as defined in the USB Specification Revision 2.0 is started. Software writes a 0 to this bit to terminate the bus reset sequence. Software must keep this bit set to 1 long enough to ensure the reset sequence, as specified in the USB Specification Revision 2.0, completes. **Note:**  When software writes this bit to 1, it must also write 0 to the Port Enable bit.

When software writes a 0 to this bit, there may be a delay before the bit status changes to 0. The bit status will not read as 0 until after the reset has completed. If the port is in High-Speed mode after reset is complete, the host controller will automatically enable this port (e.g., set the Port Enable bit to 1). A host controller must terminate the reset and stabilize the state of the port within 2 milliseconds of software transitioning this bit from 1 to 0. For example: if the port detects that the attached device is high-speed during reset, then the host controller must have the port in the enabled state within 2 ms of software writing this bit to 0.

The HCHLT bit in the UHPHS\_USBSTS register should be set to 0 before software attempts to use this bit. The host controller may hold Port Reset asserted to 1 when the HCHLT bit is 1. This field is 0 if Port Power is 0.



#### **Bit 7 – SUS** Suspend



**Note:** 

Port Enabled Bit and Suspend bit of this register define the port states as follows:



When in suspend state, downstream propagation of data is blocked on this port, except for port reset. The blocking occurs at the end of the current transaction, if a transaction was in progress when this bit was written to 1. In the suspend state, the port is sensitive to resume detection. Note that the bit status does not change until the port is suspended and that there may be a delay in suspending a port if there is a transaction currently in progress on the USB.

A write of 0 to this bit is ignored by the host controller. The host controller will unconditionally set this bit to 0 when:

- Software sets the Force Port Resume bit to 0 (from 1).
- Software sets the Port Reset bit to 1 (from 0).

If host software sets this bit to 1 when the port is not enabled (i.e., Port Enabled bit set to 0), the results are undefined.

This field is 0 if Port Power is set to 0.

#### **Bit 6 – FPR** Force Port Resume

This functionality defined for manipulating this bit depends on the value of the Suspend bit. For example, if the port is not suspended (Suspend and Enabled bits are set to 1) and software transitions this bit to 1, then the effects on the bus are undefined.

Software sets this bit to a 1 to drive resume signaling. The Host Controller sets this bit to 1 if a J-to-K transition is detected while the port is in the Suspend state. When this bit transitions to 1 because a J-to-K transition is detected, the Port Change Detect bit in the UHPHS\_USBSTS register is also set to 1. If software sets this bit to 1, the host controller must not set the Port Change Detect bit.

Note that when the EHCI controller owns the port, the resume sequence follows the defined sequence documented in the USB Specification Revision 2.0. The resume signaling (Full-speed 'K') is driven on the port as long as this bit remains set to 1. Software must appropriately time the Resume and set this bit to 0 when the appropriate amount of time has elapsed. Writing a 0 (from 1) causes the port to return to High-Speed mode (forcing the bus below the port into a high-speed idle). This bit will remain set to 1 until the port has switched to the high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to 0.

This field is 0 if Port Power is 0.



#### **Bit 5 – OCC** Overcurrent Change (Cleared on write)



#### **Bit 4 – OCA** Overcurrent Active

This bit will automatically transition from 1 to 0 when the overcurrent condition is removed.



#### **Bit 3 – PEDC** Port Enable/Disable Change (Cleared on write)

For the root hub, this bit gets set to 1 only when a port is disabled due to the appropriate conditions existing at the EOF2 point (refer to Chapter 11 of the USB Specification for the definition of a Port Error). Software clears this bit by writing a 1 to it.

This field is 0 if Port Power bit is 0.



#### **Bit 2 – PED** Port Enabled/Disabled

Ports can only be enabled by the host controller as a part of the reset and enable. Software cannot enable a port by writing a 1 to this field. The host controller will only set this bit to 1 when the reset sequence determines that the attached device is a high-speed device.

Ports can be disabled by either a fault condition (disconnect event or other fault condition) or by host software. Note that the bit status does not change until the port state actually changes. There may be a delay in disabling or enabling a port due to other host controller and bus events.

When the port is disabled (0b), downstream propagation of data is blocked on this port, except for reset.



#### **Bit 1 – CSC** Connect Status Change (Cleared on write)

Indicates a change has occurred in the port's Current Connect Status. The host controller sets this bit for all changes to the port device connect status, even if system software has not cleared an existing connect status change. For example, the insertion status changes twice before system software has cleared the changed condition, hub hardware will be "setting" an already-set bit (i.e., the bit remains set). Software sets this bit to 0 by writing a 1 to it. This field is 0 if Port Power bit is 0.



### **Bit 0 – CCS** Current Connect Status

This value reflects the current state of the port, and may not correspond directly to the event that caused the CSC bit to be 1.

This bit is 0 if Port Power is 0.



### **41.7.12 EHCI: REG06 - AHB Error Status**



Control and Status Register, used to read the UTMI registers from the signals below.



## **Bit 31 – AHB\_ERR** AHB Error

System bus error was encountered and erroneous burst characteristics are captured. To clear this field the application must write a 0.

EHCI:

- When no error, 0 is written to INSNREG06[8:4].
- When INCR4 and an error occurs, 4 is written to INSNREG06[8:4].
- When INCR8 and an error occurs, 8 is written to INSNREG06[8:4].
- When INCR16 and an error occurs, 16 is written to INSNREG06[8:4].
- Other values except 4, 8, and 16 are not written to INSNREG06[8:4].

#### OHCI:

- When no error, 0 is written to INSNREG06[8:4].
- When INCR4 and error occurs, 4 is written to INSNREG06[8:4].
- Other values except 4 are not written to INSNREG06[8:4].

#### **Bits 11:9 – HBURST[2:0]** Burst Value

Value of the control phase at which the AHB error occurred. This field applies to enabled incremental bursts only.

#### **Bits 8:4 – Nb\_Burst[4:0]** Number of Bursts

Number of beats expected in the burst at which the AHB error occurred. Valid values are 0 to 16. This field applies to enabled incremental bursts only.

#### **Bits 3:0 – Nb\_Success\_Burst[3:0]** Number of Successful Bursts

Number of successfully completed beats in the current burst before the AHB error occurred. This field applies to enabled incremental bursts only.

# **SAMA5D2 Series USB Host High Speed Port (UHPHS)**

## **41.7.13 EHCI: REG07 - AHB Host Error Address**





## **Bits 31:0 – AHB\_ADDR[31:0]** AHB Address

System bus address of the control phase at which the system bus error occurred.

# **SAMA5D2 Series USB Host High Speed Port (UHPHS)**



## **41.7.14 EHCI: REG08 - HSIC Enable/Disable**

## **Bit 2 – HSIC\_EN** HSIC Enable/Disable

This register has R/W access to the host driver and gives control to the host driver to enable/disable the HSIC interface of Port C.



# **42. Audio Class D Amplifier (CLASSD)**

## **42.1 Description**

The Audio Class D Amplifier (CLASSD) is a digital input, Pulse Width Modulated (PWM) output stereo Class D amplifier. It features a high-quality interpolation filter embedding a digitally-controlled gain, an equalizer and a de-emphasis filter.

On its input side, the CLASSD is compatible with most common audio data rates. On the output side, its PWM output can drive either:

- high-impedance single-ended or differential output loads (Audio DAC application) or,
- external MOSFETs through an integrated non-overlapping circuit (Class D power amplifier application).

## **Note:**

• CLASSD is stereo but depending on the available I/O at the product level, only one (right or left) channel may be accessed. Refer to the product pin description table.

## **42.2 Embedded Characteristics**

- PWM Class D Amplifier
- 16-bit Audio Data
- DSP Clocks: 12.288 and 11.2896 MHz
- Input Sampling Rates: 8, 16, 32, 48, 96, 22.05, 44.1, 88.2 kHz
- 3-band Equalizer
- De-emphasis Filter
- Digital Volume Control
- Differential or Single-ended Outputs
- Non-overlapping Circuit to Control External MOSFETs
- Supports DMA

## **42.3 Block Diagram**

**Figure 42-1. CLASSD Block Diagram**



Note:

CLASSD is stereo but depending on the available I/O at the product level, only one (right or left) channel may be accessed. Refer to the product pin description table.

## **42.4 Pin Name List**

## **Table 42-1. Output Pins Assignment Versus Application Use Cases**



## **42.5 Product Dependencies**

## **42.5.1 I/O Lines**

The pins used for interfacing the compliant external devices may be multiplexed with PIO lines. The programmer must first program the PIO controllers to assign the CLASSD pins to their peripheral functions.

## **42.5.2 Power Management**

The CLASSD is clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the CLASSD Peripheral Clock and provide a generic clock (GCLK).

The fields NOVRVAL, NON\_OVERLAP and PWMTYP in CLASSD\_MR, and DSPCLKFREQ and FREQ in CLASSD\_INTPMR, must be configured prior to applying the GCLK.

## **42.5.3 Interrupt**

The CLASSD has an interrupt line connected to the interrupt controller. Handling the CLASSD interrupt requires programming the interrupt controller before configuring the CLASSD.

## **42.6 Functional Description**

## **42.6.1 Interpolator**

## **42.6.1.1 Clock Configuration**

The interpolator accepts input sampling frequencies (f $_{\rm s}$ ) and the input DSP clock (DSPCLK) that can be configured in the CLASSD Interpolator Mode Register. GCLK must be configured in the PMC according to the desired DSPCLK so that  $DSPCLK = GCLK / 8$ .

The following table provides authorized DSPCLK /  $\mathsf{f}_\mathsf{s}$  ratios and associated filter types.

## **Table 42-2. Authorized DSPCLK / fs Ratios & Filter Types**



**Note:**  Each dash (–) indicates a configuration that is not authorized and that raises the CFGERR flag in [CLASSD\\_INTSR](#page-1332-0).

## **42.6.1.2 CLASSD Frequency Response**

Interpolation is performed with a combination of Infinite Impulse Response (IIR) and Cascaded Integrator-Comb (CIC) filters. Given the input configuration, the coefficients of the filters are redefined to optimize their transfer function to optimize the audio bandwidth. The different types of filters are defined in section Clock Configuration.

dB

.<br>0.01

 $-0.02$  $-0.03$ 

 $-0.04$ 

 $-0.05$ 















## **42.6.2 Equalizer**

The CLASSD offers 12 pre-programmed equalization filters.

A zero-cross detection system is used to modify the equalizer on-the-fly with minimum disturbance on the output signal.

Programming of the equalization filter is detailed in section [CLASSD Interpolator Mode Register.](#page-1330-0)

The following figures show the frequency response of the equalizer function implemented in the D/A channels.

## **Figure 42-5. Bass Filters Response**



**Figure 42-6. Medium Filters Response**



## **Figure 42-7. Treble Filters Response**



## **42.6.3 De-emphasis Filter Frequency Response**

The CLASSD includes a de-emphasis filter which can be enabled for 32, 44.1 or 48 kHz sampling frequencies. The response and the error generated by the digital approximation of the filter are illustrated in the following figures. **Figure 42-8. De-emphasis Filter: Frequency Response & Error (fs = 32 kHz)**



**Figure 42-9. De-emphasis Filter: Frequency Response & Error (fs = 44.1 kHz)**





### **Figure 42-10. De-emphasis Filter: Frequency Response & Error (fs = 48 kHz)**



## **42.6.4 Attenuator and Recommended Input Levels**

The CLASSD features a digital attenuator with an attenuation range of 0–77 dB and a step size of 1 dB. When attenuation greater than 77 dB is programmed, the attenuator mutes the channel.

To avoid saturations in the PWM stage, it is recommended to avoid input levels greater than 1 dB below the digital full scale (-1 dBFS). This can done by programming a minimum attenuation of 1 dB.

## **42.6.5 Pulse Width Modulator (PWM)**

The CLASSD Pulse Width Modulator generates fixed frequency pulse width modulated output signals. For the 44.1 kS/s and 48 kS/s standard audio sample rates, the PWM output frequency is set to 16 × f<sub>s</sub>: 705.6 kHz and 768 kHz respectively. For 8, 16, 24 and 96 kS/s, the 16× (interpolation) ratio is adapted to keep the output frequency at 768 kHz. In the same way, the output frequency is 705.6 kHz for the 22.05 and 88.2 kS/s cases.

The CLASSD functions either as a DAC loaded by a medium-to-high resistive load (e.g., 1 kΩ to 100 kΩ) or as a Class D power amplifier controller driving an external power stage. Depending on the value of CLASSD\_MR.NON\_OVERLAP, the CLASSD drives:

- Single-ended or differential resistive loads (NON\_OVERLAP = 0)
- Full or Half MOSFET H-bridges (NON\_OVERLAP = 1)

When driving an external power stage (NON\_OVERLAP = 1), the CLASSD generates the signals to control complementary MOSFET pairs (PMOS and NMOS) with a non-overlapping delay between the NMOS and PMOS controls to avoid short circuit current. The non-overlapping delay can be adjusted in the CLASSD\_MR.NOVRVAL field.

The CLASSD can have a single-ended or a differential output. A specific pulse width modulation type is associated to each case. For single-ended output (CLASSD\_MR.PWMTYP = 0), the PWM acts only on the falling edge of the PWM waveform (trailing edge PWM). For differential output (CLASSD\_MR.PWMTYP = 1), both the rising and the falling edges of the PWM waveform are modulated (symmetric PWM). Modulation principles are illustrated in the following figures for both types of PWM. In particular, when describing a null input, if PWMTYP = 0 (trailing edge PWM), the output waveform is a square wave with 50% duty cycle. With the same input and PWMTYP = 1, the differential output waveform is zero. This difference removes the classical L-C low-pass filter when PWMTYP = 1.

## **Figure 42-11. Output Waveform Modulation Principle for PWMTYP = 0**





**Figure 42-12. Output Waveform Modulation Principle for PWMTYP = 1 (Only Left Channel Pins Shown)**

## <span id="page-1319-0"></span>**42.6.6 Application Schematics For Use Case Examples**

**Figure 42-13. Use Case 1: Stereo Class D Amplifier With External Differential Power Stage**



### <span id="page-1320-0"></span>**Figure 42-14. Use Case 1: Waveforms**

CLASSD\_MR.PWMTYP = 1, CLASSD\_MR.NON\_OVERLAP = 1



In Use Case 1, the external power stages are made of complementary low-cost MOSFETs. In addition to the  $R_{DSON}$ and drain breakdown voltage characteristics, the choice of these components is driven by a low gate threshold voltage, a low input capacitance, a low total gate charge and a fast turn-on time characteristics. Series resistance (10  $\Omega$ ) added to the gates of the MOSFETs are optional and may be adjusted to optimize the gate drive. They help to limit the output current peaks driven by the I/Os into the MOSFET gates in some cases. The 10k resistors ensure an OFF condition when not driven and the capacitor / diode network (C1..C2 / D1..D2) shifts the PMOS drive from the typical  $V_{DDIO}$  level (3.3V) to a higher supply voltage (e.g., a 5V power domain).

# **SAMA5D2 Series Audio Class D Amplifier (CLASSD)**



## **Figure 42-15. Use Case 2: Stereo Class D Amplifier With External Single-ended Power Stage**

In the Use Case 2 application schematic, the drive network of the MOSFETs gates follows the principles described in Use Case 1.

## <span id="page-1322-0"></span>**Figure 42-16. Use Case 2: Waveforms**

CLASSD\_MR.PWMTYP = 0, CLASSD\_MR.NON\_OVERLAP = 1



A coupling capacitor (C<sub>C</sub>) and an L-C low-pass filter (L<sub>F</sub>, C<sub>F</sub>) are added to the output of the power stage to remove both the DC and the high frequency components of the PWM signal.  $C_C$  with the resistive part of the speaker ( $R_{SPK}$ ) forms a C-R high pass filter with a corner frequency of  $f_{HP} = 1 / (2 \times PI \times C_C \times R_{SPK})$ .

L<sub>F</sub>, C<sub>F</sub> and R<sub>SPK</sub> form a second-order low-pass filter of corner frequency f<sub>C</sub> = 1 / (2 × PI × sqrt (L<sub>F</sub> × C<sub>F</sub>)) and of quality factor Q = R<sub>SPK</sub> × sqrt (C<sub>F</sub> / L<sub>F</sub>). As a numerical example, consider the case f<sub>HP</sub> = 200 Hz, f<sub>C</sub> = 30 kHz, Q = 0.707 (maximum flat response) with  $R_{SPK}$  = 8 Ω. This leads to C<sub>C</sub> = 100 μF, L<sub>F</sub> = 60 μH, C<sub>F</sub> = 470 nF.



<span id="page-1323-0"></span>**Figure 42-17. Use Case 3A: Stereo Audio DAC With Active Differential-to-Single Low-Pass Filter**

**Figure 42-18. Use Case 3B: Stereo Audio DAC With Simple Passive Low-Pass Filter and Differential Outputs**



## <span id="page-1324-0"></span>**Figure 42-19. Use Cases 3A and 3B: Waveforms**

CLASSD\_MR.PWMTYP = 1, CLASSD\_MR.NON\_OVERLAP = 0



In Use Case 3A, the CLASSD is used as an audio DAC. In this case, the differential outputs of the CLASSD are used. The application schematic suggested in figure "Use Case 3A: Stereo Audio DAC With Active differential to Single Low-Pass Filter" above implements a third order 10 kHz low-pass Butterworth filter and makes the differential to single-ended conversion. Note that in this schematic, the AVDD/2 point needs to be fed at low impedance (e.g., a buffered voltage). A simpler schematic (Use Case 3B) may also be possible, as shown in figure "Use Case 3B: Stereo Audio DAC With Simple Passive Low-Pass Filter and Differential Outputs" above, at the cost of higher out-of-band noise and differential outputs which may be acceptable in some applications.





#### **Figure 42-21. Use Case 4B: Stereo Audio DAC With Passive Low-Pass Filter and Single-ended Outputs**



#### **Figure 42-22. Use Cases 4A and 4B: Waveforms**

CLASSD\_MR.PWMTYP = 0, CLASSD\_MR.NON\_OVERLAP = 0



In Use Case 4A, the CLASSD is used as an audio DAC with active low-pass filter. In this case, the single-ended outputs of the CLASSD are selected (PWMTYP = 0, trailing edge PWM) which leaves more I/Os to the application. A third-order 30 kHz low-pass Butterworth filter is shown in figure "Use Case 4A: Stereo Audio DAC With Active Low-Pass Filter and Single-ended Outputs". The AVDD/2 point can be fed at relatively high impedance as no current is drawn from this point (a simple resistive divider properly decoupled is acceptable). A reduced complexity schematic is presented in figure "Use Case 4B: Stereo Audio DAC With Passive Low-Pass Filter and Single-ended Outputs" above for less constrained applications.

## **42.6.7 Register Write Protection**

To prevent any single software error from corrupting CLASSD behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the CLASSD Write Protection Mode Register (CLASSD WPMR).

The following registers can be write-protected:

- CLASSD Mode Register
- CLASSD Interpolator Mode Register

# **SAMA5D2 Series Audio Class D Amplifier (CLASSD)**

## **42.7 Register Summary**



# **SAMA5D2 Series Audio Class D Amplifier (CLASSD)**



## <span id="page-1327-0"></span>**42.7.1 CLASSD Control Register**

### <span id="page-1328-0"></span>**42.7.2 CLASSD Mode Register**



This register can only be written if the WPEN bit is cleared in the CLASSD Write Protection Mode Register.



## **Bits 21:20 – NOVRVAL[1:0]** Non-Overlapping Value



#### **Bit 16 – NON\_OVERLAP** Non-Overlapping Enable



### **Bit 8 – PWMTYP** PWM Modulation Type

0 (TRAILING\_EDGE): The signal is single-ended.

If NON\_OVERLAP is cleared, the signal is sent to CLASSD\_L0 and CLASSD\_R0 (see figure [Use Case 4A](#page-1324-0) or figure [Use Case 4B](#page-1324-0)).

If NON\_OVERLAP is set, the signal is sent to CLASSD\_L0/L1 and CLASSD\_R0/R1 (see figure [Use Case 2](#page-1320-0)). 1 (UNIFORM): The signal is differential.

If NON\_OVERLAP is cleared, the signal is sent to CLASSD\_L0/L2 and CLASSD\_R0/R2 (see figure [Use Case 3A](#page-1322-0) or figure [Use Case 3B](#page-1323-0)).

If NON\_OVERLAP is set, the signal is sent to CLASSD\_L0/L1/L2/L3 and CLASSD\_R0/R1/R2/R3 (see figure [Use](#page-1319-0) [Case 1\)](#page-1319-0).

## **Bit 5 – RMUTE** Right Channel Mute



## **SAMA5D2 Series Audio Class D Amplifier (CLASSD)**



## **Bit 4 – REN** Right Channel Enable



## **Bit 1 – LMUTE** Left Channel Mute



## **Bit 0 – LEN** Left Channel Enable



## <span id="page-1330-0"></span>**42.7.3 CLASSD Interpolator Mode Register**



This register can only be written if the WPEN bit is cleared in the CLASSD Write Protection Mode Register.



## **Bits 30:29 – MONOMODE[1:0]** Mono Mode Selection

Defines which signal is sent to both channels when the MONO bit is set.



#### **Bit 28 – MONO** Mono Signal

0 (DISABLED): The signal is sent stereo to the left and right channels.

1 (ENABLED): The same signal is sent to both the left and the right channels. The sent signal is defined by the MONOMODE field value.







#### **Bits 22:20 – FRAME[2:0]** CLASSD Incoming Data Sampling Frequency



**Bit 19 – SWAP** Swap Left and Right Channels

0 (LEFT\_ON\_LSB): Left channel is on CLASSD\_THR[15:0], right channel is on CLASSD\_THR[31:16]. 1 (RIGHT\_ON\_LSB): Right channel is on CLASSD\_THR[15:0], left channel is on CLASSD\_THR[31:16].

**Bit 18 – DEEMP** Enable De-emphasis Filter 0 (DISABLED): De-emphasis filter is disabled. 1 (ENABLED): De-emphasis filter is enabled.

**Bit 16 – DSPCLKFREQ** DSP Clock Frequency 0 (12M288): DSP Clock (DSPCLK) is 12.288 MHz. 1 (11M2896): DSP Clock (DSPCLK) is 11.2896 MHz.

**Bits 14:8 – ATTR[6:0]** Right Channel Attenuation Right channel attenuation is defined as follows: – if ATTR ≤ 77 the attenuation is -ATTR dB – else the right signal is muted

**Bits 6:0 – ATTL[6:0]** Left Channel Attenuation Left channel attenuation is defined as follows: – if ATTL ≤ 77 the attenuation is -ATTL dB – else the left signal is muted


# **42.7.4 CLASSD Interpolator Status Register**

# **42.7.5 CLASSD Transmit Holding Register**





**Bits 31:16 – RDATA[15:0]** Right Channel Data

**Bits 15:0 – LDATA[15:0]** Left Channel Data



# **42.7.6 CLASSD Interrupt Enable Register**



# **42.7.7 CLASSD Interrupt Disable Register**



### **42.7.8 CLASSD Interrupt Mask Register**

1 **The interrupt is enabled.** 



# **42.7.9 CLASSD Interrupt Status Register**

# **42.7.10 CLASSD Write Protection Mode Register**





#### **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable

See [Register Write Protection](#page-1325-0) for the list of registers that can be write-protected.



# **43. Inter-IC Sound Controller (I2SC)**

# **43.1 Description**

The Inter-IC Sound Controller (I2SC) provides a 5-wire, bidirectional, synchronous, digital audio link to external audio devices: I2SC\_DI, I2SC\_DO, I2SC\_WS, I2SC\_CK, and I2SC\_MCK pins.

The I2SC is compliant with the Inter-IC Sound  $(1^2S)$  bus specification.

The I2SC consists of a receiver, a transmitter and a common clock generator that can be enabled separately to provide Host, Client or Controller modes with receiver and/or transmitter active.

DMA Controller channels, separate for the receiver and for the transmitter, allow a continuous high bit rate data transfer without processor intervention to the following:

- Audio CODECs in Host, Client, or Controller mode
- Stereo DAC or ADC through a dedicated I<sup>2</sup>S serial interface

The I2SC uses a single DMA Controller channel for both audio channels.

The 8- and 16-bit compact stereo format reduces the required DMA Controller bandwidth by transferring the left and right samples within the same data word.

In Host mode, the I2SC can produce a 32  $\rm f_s$  to 1024  $\rm f_s$  main system bus clock that provides an over-sampling clock to an external audio codec or digital signal processor (DSP).

# **43.2 Embedded Characteristics**

- Compliant with Inter-IC Sound (I<sup>2</sup>S) Bus Specification
- Host, Client, and Controller Modes
	- Client: Data Received/Transmitted
	- Host: Data Received/Transmitted And Clocks Generated
	- Controller: Clocks Generated
- Individual Enable and Disable of Receiver, Transmitter and Clocks
- Configurable Clock Generator Common to Receiver and Transmitter
	- $-$  Suitable for a Wide Range of Sample Frequencies (f $_{\rm s}$ ), Including 32 kHz, 44.1 kHz, 48  kHz, 88.2  kHz, 96 kHz, and 192  kHz
	- $\,$  32  ${\rm f}_{\rm s}$  to 1024  ${\rm f}_{\rm s}$  Main System Bus Clock Generated for External Oversampling Data Converters
- Support for Multiple Data Formats
	- 32-, 24-, 20-, 18-, 16-, and 8-bit Mono or Stereo Format
	- 16- and 8-bit Compact Stereo Format, with Left and Right Samples Packed in the Same Word to Reduce Data Transfers
- DMA Controller Interfaces the Receiver and Transmitter to Reduce Processor Overhead
	- One DMA Controller Channel for Both Audio Channels
- Smart Holding Registers Management to Avoid Audio Channels Mix After Overrun or Underrun

# **43.3 Block Diagram**

**Figure 43-1. I2SC Block Diagram**



(1) For the value of 'PID', refer to I2SCx in the table "Peripheral Identifiers".

# **43.4 I/O Lines Description**

#### **Table 43-1. I/O Lines Description**



## **43.5 Product Dependencies**

To use the I2SC, other parts of the system must be configured correctly, as described below.

### **43.5.1 I/O Lines**

The I2SC pins may be multiplexed with I/O Controller lines. The user must first program the PIO Controller to assign the required I2SC pins to their peripheral function. If the I2SC I/O lines are not used by the application, they can be used for other purposes by the PIO Controller. The user must enable the I2SC inputs and outputs that are used.

#### **43.5.2 Power Management**

If the CPU enters a Sleep mode that disables clocks used by the I2SC, the I2SC stops functioning and resumes operation after the system wakes up from Sleep mode.

#### **43.5.3 Clocks**

The clock for the I2SC bus interface is generated by the Power Management Controller (PMC). I2SC must be disabled before disabling the clock to avoid freezing the I2SC in an undefined state.

#### **43.5.4 DMA Controller**

The I2SC interfaces to the DMA Controller. Using the I2SC DMA functionality requires the DMA Controller to be programmed first.

#### **43.5.5 Interrupt Sources**

The I2SC interrupt line is connected to the Interrupt Controller. Using the I2SC interrupt requires the Interrupt Controller to be programmed first.

## **43.6 Functional Description**

#### **43.6.1 Initialization**

The I2SC features a receiver, a transmitter and a clock generator for Host and Controller modes. Receiver and transmitter share the same serial clock and word select.

Before enabling the I2SC, the selected configuration must be written to the I2SC Mode Register (I2SC\_MR) and to the I2S Clock Source Selection register (SFR\_I2SCLKSEL) described in the section "Special Function Registers (SFR)".

If the I2SC\_MR.IMCKMODE bit is set, the I2SC\_MR.IMCKFS field must be configured as described in section [Serial](#page-1342-0) [Clock and Word Select Generation.](#page-1342-0)

Once the I2SC\_MR has been written, the I2SC clock generator, receiver, and transmitter can be enabled by writing a '1' to the CKEN, RXEN, and TXEN bits in the Control Register (I2SC CR). The clock generator can be enabled alone in Controller mode to output clocks to the I2SC\_MCK, I2SC\_CK, and I2SC\_WS pins. The clock generator must also be enabled if the receiver or the transmitter is enabled.

The clock generator, receiver, and transmitter can be disabled independently by writing a '1' to I2SC\_CR.CXDIS, I2SC\_CR.RXDIS and/or I2SC\_CR.TXDIS, respectively. Once requested to stop, they stop only when the transmission of the pending frame transmission is completed.

#### **43.6.2 Basic Operation**

The receiver can be operated by reading the Receiver Holding register (I2SC\_RHR), whenever the Receive Ready (RXRDY) bit in the Status register (I2SC\_SR) is set. Successive values read from RHR correspond to the samples from the left and right audio channels for the successive frames.

The transmitter can be operated by writing to the Transmitter Holding register (I2SC\_THR), whenever the Transmit Ready (TXRDY) bit in the I2SC SR is set. Successive values written to THR correspond to the samples from the left and right audio channels for the successive frames.

RXRDY and TXRDY can be polled by reading the I2SC\_SR.

The I2SC processor load can be reduced by enabling interrupt-driven operation. RXRDY and/or TXRDY interrupt requests can be enabled by writing a '1' to the corresponding bit in the Interrupt Enable register (I2SC\_IER). The interrupt service routine associated to the I2SC interrupt request is executed whenever the Receive Ready or the Transmit Ready status bit is set.

#### **43.6.3 Host, Controller and Client Modes**

In Host and Controller modes, the I2SC provides the main system bus clock, the serial clock and the word select. I2SC\_MCK, I2SC\_CK, and I2SC\_WS pins are outputs.

In Controller mode, the I2SC receiver and transmitter are disabled. Only the clocks are enabled and used by an external receiver and/or transmitter.

In Client mode, the I2SC receives the serial clock and the word select from an external host. I2SC\_CK and I2SC\_WS pins are inputs.

<span id="page-1342-0"></span>The mode is selected by writing I2SC\_MR.MODE. Since this field changes the direction of the I2SC\_WS and I2SC\_SCK pins, the I2SC\_MR must be written when the I2SC is stopped.

#### **43.6.4 I2S Reception and Transmission Sequence**

As specified in the I<sup>2</sup>S protocol, data bits are left-justified in the word select time slot, with the MSB transmitted first, starting one clock period after the transition on the word select line.



#### **Figure 43-2. I2S Reception and Transmission Sequence**

Data bits are sent on the falling edge of the serial clock and sampled on the rising edge of the serial clock. The word select line indicates the channel in transmission, a low level for the left channel and a high level for the right channel.

The length of transmitted words can be chosen among 8, 16, 18, 20, 24, and 32 bits by writing I2SC\_MR.DATALENGTH.

If the time slot allows for more data bits than written in I2SC\_MR.DATALENGTH, zeroes are appended to the transmitted data word or extra received bits are discarded.

#### **43.6.5 Serial Clock and Word Select Generation**

The generation of clocks in the I2SC is described in figure [I2SC Clock Generation](#page-1344-0).

In Client mode, the serial clock and word select clock are driven by an external host. I2SC CK and I2SC WS pins are inputs.

In Host mode, the user can configure the main system bus clock, serial clock, and word select clock through I2SC\_MR. I2SC\_MCK, I2SC\_CK, and I2SC\_WS pins are outputs and MCK is used to derive the I2SC clocks.

In Host mode, if the peripheral clock frequency is higher than 96 MHz, GCLK[PID] from the PMC must be selected as the I2SC input clock by writing a '1' in the CLKSELx bit of the SFR\_I2SCLKSEL register located in SFR.

Audio codecs connected to the I2SC pins may require a main system bus clock (I2SC\_MCK) signal with a frequency multiple of the audio sample frequency (f $_{\rm s}$ ), such as 256f $_{\rm s}$ . When the I2SC is in Host mode, writing a '1' to I2SC\_MR.IMCKMODE outputs MCK as main system bus clock to the I2SC\_MCK pin, and divides MCK to create the internal bit clock, output on the I2SC\_CK pin. The clock division factor is defined by writing to I2SC\_MR.IMCKFS and I2SC\_MR.DATALENGTH, as described in the I2SC\_MR.IMCKFS description.

The main system bus clock (I2SC MCK) frequency is  $(2×16 × (IMCKFS + 1)) / (IMCKDIV + 1)$  times the sample frequency (f $_{\rm s}$ ), i.e., I2SC\_WS frequency.

<span id="page-1343-0"></span>Example: If the sampling rate is 44.1 kHz with an I2S main system bus clock (I2SC\_MCK) ratio of 256, the core frequency must be an integer multiple of 11.2896 MHz. Assuming an integer multiple of 4, the IMCKDIV field must be configured to 4; the field IMCKFS must then be set to 31.

The serial clock (I2SC\_CK) frequency is 2 × Slot Length times the sample frequency (f<sub>s</sub>), where Slot Length is defined in table Slot Length.

#### **Table 43-2. Slot Length**



**AWARNING** I2SC\_MR.IMCKMODE must be written to '1' if the main system bus clock frequency is strictly higher than the serial clock.

If a main system bus clock output is not required, the MCK clock is used as I2SC\_CK by clearing I2SC\_MR.IMCKMODE. Alternatively, if the frequency of the MCK clock used is a multiple of the required I2SC\_CK frequency, the I2SC\_MCK to I2SC\_CK divider can be used with the ratio defined by writing the I2SC\_MR.IMCKFS field.

The I2SC\_WS pin is used as word select as described in section [I2S Reception and Transmission Sequence.](#page-1342-0)

#### SFR.SFR\_I2SCLKSEL.CLKSELx I2SC I2SC\_CR.CKEN/CKDIS | | I2SC\_MR.IMCKMODE I2SC\_MR.IMCKDIV Peripheral Clock 0 Selected Clock Clock **Clock** I2SC\_MCK Divider Enable **GCLK** 1 Clock I2SC\_MR.IMCKFS I2SC\_MR.IMCKMODE Divider I2SC\_MR.DATALENGTH  $\mathbf 1$ I2SC\_CK Host i2sck\_in 0 Clock Internal Enable bit clock i2sck\_in 1 **Client** Clock I2SC\_MR.DATALENGTH I2SC\_CR.CKEN/CKDIS Divider I2SC\_MR.MODE I2SC\_WS i2sws\_in 0 Internal word clock i2sws\_in 1 Client

#### <span id="page-1344-0"></span>**Figure 43-3. I2SC Clock Generation**

#### **43.6.6 Mono**

When the Transmit Mono bit (TXMONO) in I2SC\_MR is set, data written to the left channel is duplicated to the right output channel.

When the Receive Mono bit (RXMONO) in I2SC\_MR is set, data received from the left channel is duplicated to the right channel.

#### **43.6.7 Holding Registers**

The I2SC user interface includes a Receive Holding register (I2SC\_RHR) and a Transmit Holding register (I2SC\_THR). These registers are used to access audio samples for both audio channels.

When a new data word is available in I2SC\_RHR, the Receive Ready bit (RXRDY) in I2SC\_SR is set. Reading I2SC\_RHR clears this bit.

A receive overrun condition occurs if a new data word becomes available before the previous data word has been read from I2SC\_RHR. In this case, the Receive Overrun bit in I2SC\_SR and bit i of the RXORCH field in I2SC\_SR are set, where i is the current receive channel number.

When I2SC THR is empty, the Transmit Ready bit (TXRDY) in I2SC SR is set. Writing to I2SC THR clears this bit.

A transmit underrun condition occurs if a new data word needs to be transmitted before it has been written to I2SC THR. In this case, the Transmit Underrun (TXUR) bit and bit i of the TXORCH field in I2SC SR are set, where i is the current transmit channel number. If TXSAME in I2SC\_MR is '0', then a zero data word is transmitted in case of underrun. If I2SC\_MR.TXSAME is '1', then the previous data word for the current transmit channel number is transmitted.

Data words are right-justified in I2SC\_RHR and I2SC\_THR. For the 16-bit compact stereo data format, the left sample uses bits 15:0 and the right sample uses bits 31:16 of the same data word. For the 8-bit compact stereo data format, the left sample uses bits 7:0 and the right sample uses bits 15:8 of the same data word.

#### **43.6.8 DMA Controller Operation**

All receiver audio channels are assigned to a single DMA Controller.

The DMA Controller reads from the I2SC\_RHR and writes to the I2SC\_THR for both audio channels successively.

The DMA Controller transfers may use 32-bit word, 16-bit halfword, or 8-bit byte depending on the value of the I2SC\_MR.DATALENGTH field.

#### **43.6.9 Loopback Mode**

For debug purposes, the I2SC can be configured to loop back the transmitter to the Receiver. Writing a '1' to the I2SC\_MR.LOOP bit internally connects I2SC\_DO to I2SC\_DI, so that the transmitted data is also received. Writing a '0' to I2SC\_MR.LOOP restores the normal behavior with independent Receiver and Transmitter. As for other changes to the Receiver or Transmitter configuration, the I2SC Receiver and Transmitter must be disabled before writing to I2SC MR to update I2SC MR.LOOP.

#### **43.6.10 Interrupts**

An I2SC interrupt request can be triggered whenever one or several of the following bits are set in I2SC\_SR: Receive Ready (RXRDY), Receive Overrun (RXOR), Transmit Ready (TXRDY) or Transmit Underrun (TXUR).

The interrupt request is generated if the corresponding bit in the Interrupt Mask Register (I2SC IMR) is set. Bits in I2SC\_IMR are set by writing a '1' to the corresponding bit in I2SC\_IER and cleared by writing a '1' to the corresponding bit in the Interrupt Disable Register (I2SC IDR). The interrupt request remains active until the corresponding bit in I2SC\_SR is cleared by writing a '1' to the corresponding bit in the Status Clear Register (I2SC\_SCR).

For debug purposes, interrupt requests can be simulated by writing a '1' to the corresponding bit in the Status Set Register (I2SC\_SSR).

#### **Figure 43-4. Interrupt Block Diagram**



# **43.7 I2SC Application Examples**

The I2SC supports several serial communication modes used in audio or high-speed serial links. Examples of standard applications are shown in the following figures. All serial link applications supported by the I2SC are not listed here.



#### **Figure 43-5. Client Transmitter I2SC Application Example**



**Figure 43-6. Dual Microphone Application Block Diagram**



### **Figure 43-7. Codec Application Block Diagram**

# **SAMA5D2 Series Inter-IC Sound Controller (I2SC)**

# **43.8 Register Summary**



# **SAMA5D2 Series Inter-IC Sound Controller (I2SC)**



### <span id="page-1350-0"></span>**43.8.1 I2SC Control Register**

### **Bit 7 – SWRST** Software Reset



#### **Bit 5 – TXDIS** Transmitter Disable



#### **Bit 4 – TXEN** Transmitter Enable



#### **Bit 3 – CKDIS** Clocks Disable



#### **Bit 2 – CKEN** Clocks Enable



#### **Bit 1 - RXDIS** Receiver Disable





#### <span id="page-1352-0"></span>**43.8.2 I2SC Mode Register**



The I2SC\_MR must be written when the I2SC is stopped. The proper sequence is to write to I2SC\_MR, then write to I2SC\_CR to enable the I2SC or to disable the I2SC before writing a new value to I2SC\_MR.



#### **Bit 31 – IWS** I2SC\_WS Slot Width

Refer to table [Slot Length \(I2S format\)](#page-1343-0).



#### **Bit 30 – IMCKMODE** Main System Bus Clock Mode

If I2SC\_MCK frequency is the same as I2SC\_CK, IMCKMODE must be cleared. Refer to section [Serial Clock and](#page-1342-0) [Word Select Generation](#page-1342-0) and table [Slot Length.](#page-1343-0)



### **Bits 29:24 – IMCKFS[5:0]** Main System Bus Clock to f<sub>s</sub> Ratio

Main system bus clock frequency is [2 x 16 × (IMCKFS + 1)] / (IMCKDIV + 1) times the sample rate, i.e., I2SC\_WS frequency.





**Bits 21:16 – IMCKDIV[5:0]** Selected Clock to I2SC Main System Bus Clock Ratio

I2SC\_MCK Main system bus clock output frequency is Selected Clock divided by (IMCKDIV + 1). Refer to the IMCKFS field description.

**Notes:** 

- 1. This field is write-only. Always read as '0'.
- 2. Do not write a '0' to this field.

#### **Bit 14 – TXSAME** Transmit Data when Underrun



#### **Bit 12 – TXMONO** Transmit Mono



#### **Bit 10 – RXLOOP** Loopback Test Mode



#### **Bit 8 – RXMONO** Receive Mono



#### **Bits 7:6 – FORMAT[1:0]** Data Format



#### **Bits 4:2 – DATALENGTH[2:0]** Data Word Length



**Bit 0 – MODE** Inter-IC Sound Controller Mode



#### <span id="page-1355-0"></span>**43.8.3 I2SC Status Register**



#### **Bits 21:20 – TXURCH[1:0]** Transmit Underrun Channel



#### **Bits 9:8 – RXORCH[1:0]** Receive Overrun Channel

Cleared when I2SC\_SCR.RXOR is written to '1'.

Bit i of this field is set when a receive overrun error occurred in channel  $i$  ( $i = 0$  for first channel of the frame).

#### **Bit 6 – TXUR** Transmit Underrun



#### **Bit 5 – TXRDY** Transmit Ready



#### **Bit 4 – TXEN** Transmitter Enabled



#### **Bit 2 – RXOR** Receive Overrun





#### **Bit 1 - RXRDY** Receive Ready



#### **Bit 0 - RXEN** Receiver Enabled



# **Name:** I2SC\_SCR<br>Offset: 0x0C **Offset: Reset:**  – **Property:**  Write-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 TXURCH[1:0] Access W W Reset – – Bit 15 14 13 12 11 10 9 8 RXORCH[1:0] Access W W Reset – – Bit 7 6 5 4 3 2 1 0 the second txure the second second transition of the second second second terms of the second second second se Access W W Reset – –

#### <span id="page-1357-0"></span>**43.8.4 I2SC Status Clear Register**

**Bits 21:20 – TXURCH[1:0]** Transmit Underrun Per Channel Status Clear

Writing a '0' has no effect.

Writing a '1' to any bit in this field clears the corresponding bit in the I2SC\_SR and the corresponding interrupt request.

#### **Bits 9:8 – RXORCH[1:0]** Receive Overrun Per Channel Status Clear

Writing a '0' has no effect.

Writing a '1' to any bit in this field clears the corresponding bit in the I2SC\_SR and the corresponding interrupt request.

**Bit 6 – TXUR** Transmit Underrun Status Clear Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the status bit.

**Bit 2 – RXOR** Receive Overrun Status Clear Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the status bit.



#### <span id="page-1358-0"></span>**43.8.5 I2SC Status Set Register**

#### **Bits 21:20 – TXURCH[1:0]** Transmit Underrun Per Channel Status Set

Writing a '0' has no effect.

Writing a '1' to any bit in this field sets the corresponding bit in I2SC\_SR and the corresponding interrupt request.

**Bits 9:8 – RXORCH[1:0]** Receive Overrun Per Channel Status Set

Writing a '0' has no effect.

Writing a '1' to any bit in this field sets the corresponding bit in I2SC\_SR and the corresponding interrupt request.

**Bit 6 – TXUR** Transmit Underrun Status Set Writing a '0' to this bit has no effect. Writing a '1' to this bit sets the status bit.

**Bit 2 – RXOR** Receive Overrun Status Set Writing a '0' to this bit has no effect. Writing a '1' to this bit sets the status bit.

#### <span id="page-1359-0"></span>**43.8.6 I2SC Interrupt Enable Register**

**Name:** I2SC\_IER<br>Offset: 0x14 **Offset: Property:**  Write-only

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Sets the corresponding bit in I2SC\_IMR



**Bit 6 – TXUR** Transmit Underflow Interrupt Enable

**Bit 5 – TXRDY** Transmit Ready Interrupt Enable

**Bit 2 – RXOR** Receiver Overrun Interrupt Enable

**Bit 1 - RXRDY** Receiver Ready Interrupt Enable

### <span id="page-1360-0"></span>**43.8.7 I2SC Interrupt Disable Register**

**Name:** I2SC\_IDR<br>Offset: 0x18 **Offset: Property:**  Write-only

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Clears the corresponding bit in I2SC\_IMR.



**Bit 6 – TXUR** Transmit Underflow Interrupt Disable

**Bit 5 – TXRDY** Transmit Ready Interrupt Disable

**Bit 2 – RXOR** Receiver Overrun Interrupt Disable

**Bit 1 – RXRDY** Receiver Ready Interrupt Disable



## <span id="page-1361-0"></span>**43.8.8 I2SC Interrupt Mask Register**

#### **Bit 6 – TXUR** Transmit Underflow Interrupt Disable



#### **Bit 5 – TXRDY** Transmit Ready Interrupt Disable



#### **Bit 2 – RXOR** Receiver Overrun Interrupt Disable



### **Bit 1 - RXRDY** Receiver Ready Interrupt Disable



#### <span id="page-1362-0"></span>**43.8.9 I2SC Receiver Holding Register**





**Bits 31:0 – RHR[31:0]** Receiver Holding Register

This field is set by hardware to the last received data word. If I2SC\_MR.DATALENGTH specifies fewer than 32 bits, data is right-justified in the RHR field.

#### <span id="page-1363-0"></span>**43.8.10 I2SC Transmitter Holding Register**





**Bits 31:0 – THR[31:0]** Transmitter Holding Register

Next data word to be transmitted after the current word if TXRDY is not set. If I2SC\_MR.DATALENGTH specifies fewer than 32 bits, data is right-justified in the THR field.

# **44. Synchronous Serial Controller (SSC)**

# **44.1 Description**

The Synchronous Serial Controller (SSC) provides a synchronous communication link with external devices. It supports many serial synchronous communication protocols generally used in audio and telecom applications such as I2S, Short Frame Sync, Long Frame Sync, etc.

The SSC contains an independent receiver and transmitter and a common clock divider. The receiver and the transmitter each interface with three signals: the TD/RD signal for data, the TK/RK signal for the clock and the TF/RF signal for the Frame Sync. The transfers can be programmed to start automatically or on different events detected on the Frame Sync signal.

The SSC high-level of programmability and its use of DMA enable a continuous high bit rate data transfer without processor intervention.

Featuring connection to the DMA, the SSC enables interfacing with low processor overhead to:

- Codecs in Host or Client mode
- DAC through dedicated serial interface, particularly I2S
- Magnetic card reader

# **44.2 Embedded Characteristics**

- Provides Serial Synchronous Communication Links Used in Audio and Telecom Applications
- Contains an Independent Receiver and Transmitter and a Common Clock Divider
- Interfaced with the DMA Controller (DMAC) to Reduce Processor Overhead
- Offers a Configurable Frame Sync and Data Length
- Receiver and Transmitter Can be Programmed to Start Automatically or on Detection of Different Events on the Frame Sync Signal
- Receiver and Transmitter Include a Data Signal, a Clock Signal and a Frame Sync Signal

# **44.3 Block Diagram**

**Figure 44-1. SSC Block Diagram**



# **44.4 Application Block Diagram**

**Figure 44-2. SSC Application Block Diagram**



# **44.5 SSC Application Examples**

The SSC can support several serial communication modes used in audio or high speed serial links. Some standard applications are shown in the following figures. All serial link applications supported by the SSC are not listed here.



#### **Figure 44-3. Audio Application Block Diagram**



#### **Figure 44-5. Time Slot Application Block Diagram**

## **44.6 Pin Name List**

### **Table 44-1. I/O Lines Description**



# **44.7 Product Dependencies**

### **44.7.1 I/O Lines**

The pins used for interfacing the compliant external devices may be multiplexed with PIO lines.

Before using the SSC receiver, the PIO controller must be configured to dedicate the SSC receiver I/O lines to the SSC Peripheral mode.

Before using the SSC transmitter, the PIO controller must be configured to dedicate the SSC transmitter I/O lines to the SSC Peripheral mode.
#### **44.7.2 Power Management**

The SSC is not continuously clocked. The SSC interface may be clocked through the Power Management Controller (PMC), therefore the programmer must first configure the PMC to enable the SSC clock.

#### **44.7.3 Interrupt**

The SSC interface has an interrupt line connected to the interrupt controller. Handling interrupts requires programming the interrupt controller before configuring the SSC.

All SSC interrupts can be enabled/disabled configuring the SSC Interrupt Mask Register. Each pending and unmasked SSC interrupt asserts the SSC interrupt line. The SSC interrupt service routine can get the interrupt origin by reading the SSC Interrupt Status Register.

## **44.8 Functional Description**

This section contains the functional description of the following: SSC Functional Block, Clock Management, Data Format, Start, Transmit, Receive and Frame Synchronization.

The receiver and transmitter operate separately. However, they can work synchronously by programming the receiver to use the transmit clock and/or to start a data transfer when transmission starts. Alternatively, this can be done by programming the transmitter to use the receive clock and/or to start a data transfer when reception starts. The transmitter and the receiver can be programmed to operate with the clock signals provided on either the TK or RK pins. This allows the SSC to support many Client mode data transfers. The maximum clock speed allowed on the TK and RK pins is the peripheral clock divided by 2.



**Figure 44-6. SSC Functional Block Diagram**

#### **44.8.1 Clock Management**

The transmit clock can be generated by:

- an external clock received on the TK I/O pad
- the receive clock
- the internal clock divider

The receive clock can be generated by:

- an external clock received on the RK I/O pad
- the transmit clock
- the internal clock divider

Furthermore, the transmitter block can generate an external clock on the TK I/O pad, and the receive block can generate an external clock on the RK I/O pad.

This allows the SSC to support many Host and Client mode data transfers.

#### **44.8.1.1 Clock Divider**

#### **Figure 44-7. Divided Clock Block Diagram**



The peripheral clock divider is determined by the 12-bit field DIV counter and comparator (so its maximal value is 4095) in the Clock Mode Register (SSC\_CMR), allowing a peripheral clock division by up to 8190. The Divided Clock is provided to both the receiver and the transmitter. When this field is programmed to 0, the Clock Divider is not used and remains inactive.

When DIV is set to a value equal to or greater than 1, the Divided Clock has a frequency of peripheral clock divided by 2 times DIV. Each level of the Divided Clock has a duration of the peripheral clock multiplied by DIV. This ensures a 50% duty cycle for the Divided Clock regardless of whether the DIV value is even or odd.

#### **Figure 44-8. Divided Clock Generation**



#### **44.8.1.2 Transmit Clock Management**

The transmit clock is generated from the receive clock or the divider clock or an external clock scanned on the TK I/O pad. The transmit clock is selected by the CKS field in the Transmit Clock Mode Register (SSC\_TCMR). Transmit Clock can be inverted independently by the CKI bits in the SSC\_TCMR.

The transmitter can also drive the TK I/O pad continuously or be limited to the current data transfer. The clock output is configured by the SSC\_TCMR. The Transmit Clock Inversion (CKI) bits have no effect on the clock outputs. Programming the SSC\_TCMR to select TK pin (CKS field) and at the same time Continuous Transmit Clock (CKO field) can lead to unpredictable results.



#### **Figure 44-9. Transmit Clock Management**

#### **44.8.1.3 Receive Clock Management**

The receive clock is generated from the transmit clock or the divider clock or an external clock scanned on the RK I/O pad. The Receive Clock is selected by the CKS field in SSC\_RCMR (Receive Clock Mode Register). Receive Clocks can be inverted independently by the CKI bits in SSC\_RCMR.

The receiver can also drive the RK I/O pad continuously or be limited to the current data transfer. The clock output is configured by the SSC\_RCMR. The Receive Clock Inversion (CKI) bits have no effect on the clock outputs. Programming the SSC\_RCMR to select RK pin (CKS field) and at the same time Continuous Receive Clock (CKO field) can lead to unpredictable results.





#### **44.8.1.4 Serial Clock Ratio Considerations**

The transmitter and the receiver can be programmed to operate with the clock signals provided on either the TK or RK pins. This allows the SSC to support many Client mode data transfers. In this case, the maximum clock speed allowed on the RK pin is:

- Peripheral clock divided by 2 if Receive Frame Synchronization is input
- Peripheral clock divided by 3 if Receive Frame Synchronization is output

In addition, the maximum clock speed allowed on the TK pin is:

- Peripheral clock divided by 6 if Transmit Frame Synchronization is input
- Peripheral clock divided by 2 if Transmit Frame Synchronization is output

These are only theoretical speed limits for first order calculations. Refer to the section "Electrical Characteristics" for exact speed limits on TK and RK.

#### **44.8.2 Transmit Operations**

A transmit frame is triggered by a start event and can be followed by synchronization data before data transmission.

The start event is configured by setting the SSC\_TCMR. See [Start](#page-1372-0).

The frame synchronization is configured setting the Transmit [Frame](#page-1373-0) Mode Register (SSC\_TFMR). See Frame [Synchronization](#page-1373-0).

To transmit data, the transmitter uses a shift register clocked by the transmit clock signal and the start mode selected in the SSC\_TCMR. Data is written by the application to the Transmit Holding register (SSC\_THR) then transferred to the transmit shift register according to the data format selected.

When both the SSC\_THR and the transmit shift register are empty, the status flag TXEMPTY is set in the Status register (SSC\_SR). When the Transmit Holding register is transferred in the transmit shift register, the status flag TXRDY is set in the SSC\_SR and additional data can be loaded in the Transmit Holding register.

#### **Figure 44-11. Transmit Block Diagram**



#### **44.8.3 Receive Operations**

A receive frame is triggered by a start event and can be followed by synchronization data before data transmission.

The start event is configured by setting the Receive Clock Mode Register (SSC\_RCMR). See [Start.](#page-1372-0)

The frame synchronization is configured by setting the Receive Frame Mode Register (SSC\_RFMR). See [Frame](#page-1373-0) [Synchronization](#page-1373-0).

The receiver uses a shift register clocked by the receive clock signal and the start mode selected in the SSC\_RCMR. The data is transferred from the shift register depending on the data format selected.

When the receive shift register is full, the SSC transfers the data into the Receive Holding register (SSC\_RHR), the status flag RXRDY is set in the SSC SR and the data can be read in the Receive Holding register. If another transfer

<span id="page-1372-0"></span>occurs before read of the Receive Holding register, the status flag OVRUN is set in the SSC\_SR and the receive shift register is transferred in the SSC\_RHR. The old unread data is then lost.

#### **Figure 44-12. Receive Block Diagram**



#### **44.8.4 Start**

The transmitter and receiver can both be programmed to start their operations when an event occurs, respectively in the Transmit Start Selection (START) field of SSC\_TCMR and in the Receive Start Selection (START) field of SSC\_RCMR.

Under the following conditions the start event is independently programmable:

- Continuous. In this case, the transmission starts as soon as a word is written in SSC\_THR and the reception starts as soon as the receiver is enabled.
- Synchronously with the transmitter/receiver
- On detection of a falling/rising edge on TF/RF
- On detection of a low level/high level on TF/RF
- On detection of a level change or an edge on TF/RF

A start can be programmed in the same manner on either side of the Transmit/Receive Clock Register (SSC\_RCMR/ SSC\_TCMR). Thus, the start could be on TF (Transmit) or RF (Receive).

Moreover, the receiver can start when data is detected in the bit stream with the Compare Functions.

Detection on TF/RF input/output is done by the field FSOS of the Transmit/Receive Frame Mode Register (SSC\_TFMR/SSC\_RFMR).

**STTDLY** 

**STTDLY** 

**STTDLY** 

 $\overline{1}$ 

**STTDLY** 

**STTDLY** 

**STTDLY** 

<span id="page-1373-0"></span>

## **Figure 44-14. Receive Pulse/Edge Start Modes**



#### **44.8.5 Frame Synchronization**

The Transmit and Receive Frame Sync pins, TF and RF, can be programmed to generate different kinds of Frame Sync signals. The Frame Sync Output Selection (FSOS) field in the Receive Frame Mode Register (SSC\_RFMR) and in the Transmit Frame Mode Register (SSC\_TFMR) are used to select the required waveform.

- Programmable low or high levels during data transfer are supported.
- Programmable high levels before the start of data transfers or toggling are also supported.

If a pulse waveform is selected, the Frame Sync Length (FSLEN) field in SSC\_RFMR and SSC\_TFMR programs the length of the pulse, from 1 bit time up to 256 bit times.

The periodicity of the Receive and Transmit Frame Sync pulse output can be programmed through the Period Divider Selection (PERIOD) field in SSC\_RCMR and SSC\_TCMR.

#### **44.8.5.1 Frame Sync Data**

Frame Sync Data transmits or receives a specific tag during the Frame Sync signal.

During the Frame Sync signal, the receiver can sample the RD line and store the data in the Receive Sync Holding Register and the transmitter can transfer Transmit Sync Holding Register in the shift register. The data length to be sampled/shifted out during the Frame Sync signal is programmed by the FSLEN field in SSC\_RFMR/SSC\_TFMR and has a maximum value of 256.

Concerning the Receive Frame Sync Data operation, if the Frame Sync Length is equal to or lower than the delay between the start event and the current data reception, the data sampling operation is performed in the Receive Sync Holding Register through the receive shift register.

The Transmit Frame Sync Operation is performed by the transmitter only if the bit Frame Sync Data Enable (FSDEN) in SSC\_TFMR is set. If the Frame Sync length is equal to or lower than the delay between the start event and the current data transmission, the normal transmission has priority and the data contained in the Transmit Sync Holding Register is transferred in the Transmit Register, then shifted out.

#### **44.8.5.2 Frame Sync Edge Detection**

The Frame Sync Edge detection is programmed by the FSEDGE field in SSC\_RFMR/SSC\_TFMR. This sets the corresponding flags RXSYN/TXSYN in the SSC Status Register (SSC\_SR) on Frame Sync Edge detection (signals RF/TF).

## **44.8.6 Receive Compare Modes**

#### **Figure 44-15. Receive Compare Modes**



#### **44.8.6.1 Compare Functions**

The length of the comparison patterns (Compare 0, Compare 1) and thus the number of bits they are compared to is defined by FSLEN, but with a maximum value of 256 bits. Comparison is always done by comparing the last bits received with the comparison pattern. Compare 0 can be one start event of the receiver. In this case, the receiver compares at each new sample the last bits received at the Compare 0 pattern contained in the Compare 0 Register (SSC\_RC0R). When this start event is selected, the user can program the receiver to start a new data transfer either by writing a new Compare 0, or by receiving continuously until Compare 1 occurs. This selection is done with the STOP bit in the SSC\_RCMR.

## **44.8.7 Data Format**

The data framing format of both the transmitter and the receiver are programmable through the Transmitter Frame Mode Register (SSC\_TFMR) and the Receive Frame Mode Register (SSC\_RFMR). In either case, the user can independently select the following parameters:

- Event that starts the data transfer (START)
- Delay in number of bit periods between the start event and the first data bit (STTDLY)
- Length of the data (DATLEN)
- Number of data to be transferred for each start event (DATNB)
- Length of synchronization transferred for each start event (FSLEN)
- Bit sense: most or least significant bit first (MSBF)

Additionally, the transmitter can be used to transfer synchronization and select the level driven on the TD pin while not in data transfer operation. This is done respectively by the Frame Sync Data Enable (FSDEN) and by the Data Default Value (DATDEF) bits in SSC\_TFMR.



### **Table 44-2. Data Frame Registers**





Note: 1. Example of input on falling edge of TF/RF.

In the example illustrated above, the SSC\_THR is loaded twice. The FSDEN value has no effect on the transmission. SyncData cannot be output in Continuous mode.

#### **Figure 44-17. Transmit Frame Format in Continuous Mode (STTDLY = 0)**



#### **Figure 44-18. Receive Frame Format in Continuous Mode (STTDLY = 0)**



#### **44.8.8 Loop Mode**

The receiver can be programmed to receive transmissions from the transmitter. This is done by setting the Loop Mode (LOOP) bit in the SSC\_RFMR. In this case, RD is connected to TD, RF is connected to TF and RK is connected to TK.

#### **44.8.9 Interrupt**

Most bits in the SSC\_SR have a corresponding bit in interrupt management registers.

The SSC can be programmed to generate an interrupt when it detects an event. The interrupt is controlled by writing the Interrupt Enable Register (SSC\_IER) and Interrupt Disable Register (SSC\_IDR). These registers enable and disable, respectively, the corresponding interrupt by setting and clearing the corresponding bit in the Interrupt Mask Register (SSC IMR), which controls the generation of interrupts by asserting the SSC interrupt line connected to the interrupt controller.

#### **Figure 44-19. Interrupt Block Diagram**



#### **44.8.10 Register Write Protection**

To prevent any single software error from corrupting SSC behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the [SSC Write Protection Mode Register](#page-1404-0) (SSC WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the [SSC Write Protection Status Register](#page-1405-0) (SSC\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading the SSC\_WPSR.

The following registers can be write-protected:

- **[SSC Clock Mode Register](#page-1381-0)**
- [SSC Receive Clock Mode Register](#page-1382-0)
- **[SSC Receive Frame Mode Register](#page-1384-0)**

- [SSC Transmit Clock Mode Register](#page-1386-0)
- [SSC Transmit Frame Mode Register](#page-1388-0)
- [SSC Receive Compare 0 Register](#page-1394-0)
- [SSC Receive Compare 1 Register](#page-1395-0)

## **44.9 Register Summary**

**Note:**  Offsets 0x100–0x128 are reserved for PDC registers.



# **SAMA5D2 Series**

**Synchronous Serial Controller (SSC)**



**Name:** SSC\_CR<br>Offset: 0x0 **Offset: Reset:**  – **Property:**  Write-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 SWRST TXDIS TXEN Access W W W Reset – – – Bit 7 6 5 4 3 2 1 0 rand and the second second second second in the second second second in the second second second in  $\mathsf{R}\mathsf{X}\mathsf{D}\mathsf{I}\mathsf{S}$  is a second second second second in the second second second second second second second seco Access W W Reset – –

## <span id="page-1380-0"></span>**44.9.1 SSC Control Register**

## **Bit 15 – SWRST** Software Reset



#### **Bit 9 – TXDIS** Transmit Disable



#### **Bit 8 – TXEN** Transmit Enable



#### **Bit 1 – RXDIS** Receive Disable



## **Bit 0 - RXEN** Receive Enable



## <span id="page-1381-0"></span>**44.9.2 SSC Clock Mode Register**



This register can only be written if the WPEN bit is cleared in the [SSC Write Protection Mode Register.](#page-1404-0)



## **Bits 11:0 – DIV[11:0]** Clock Divider



#### <span id="page-1382-0"></span>**44.9.3 SSC Receive Clock Mode Register**



This register can only be written if the WPEN bit is cleared in the [SSC Write Protection Mode Register.](#page-1404-0)



#### **Bits 31:24 – PERIOD[7:0]** Receive Period Divider Selection

This field selects the divider to apply to the selected Receive Clock in order to generate a new Frame Sync signal. If 0, no PERIOD signal is generated. If not 0, a PERIOD signal is generated each 2 x (PERIOD + 1) Receive Clock.

#### **Bits 23:16 – STTDLY[7:0]** Receive Start Delay

If STTDLY is not 0, a delay of STTDLY clock cycles is inserted between the start event and the current start of reception. When the receiver is programmed to start synchronously with the transmitter, the delay is also applied. **Note:**  STTDLY must be configured in relation to the receive synchronization data to be stored in SSC\_RSHR.

#### **Bit 12 – STOP** Receive Stop Selection





#### **Bits 11:8 – START[3:0]** Receive Start Selection



#### **Bit 5 – CKI** Receive Clock Inversion

CKI affects only the Receive Clock and not the output clock signal.



## **Bits 4:2 – CKO[2:0]** Receive Clock Output Mode Selection



## **Bits 1:0 – CKS[1:0]** Receive Clock Selection



#### <span id="page-1384-0"></span>**44.9.4 SSC Receive Frame Mode Register**



This register can only be written if the WPEN bit is cleared in the [SSC Write Protection Mode Register.](#page-1404-0)



#### **Bits 31:28 – FSLEN\_EXT[3:0]** FSLEN Field Extension

Extends FSLEN field. For details, see FSLEN: Receive Frame Sync Length.

#### **Bit 24 – FSEDGE** Frame Sync Edge Detection

Determines which edge on Frame Sync will generate the interrupt RXSYN in the SSC Status Register.



#### **Bits 22:20 – FSOS[2:0]** Receive Frame Sync Output Selection



#### **Bits 19:16 – FSLEN[3:0]** Receive Frame Sync Length

This field defines the number of bits sampled and stored in the Receive Sync Data Register. When this mode is selected by the START field in the Receive Clock Mode Register, it also determines the length of the sampled data to be compared to the Compare 0 or Compare 1 register.

This field is used with FSLEN\_EXT to determine the pulse length of the Receive Frame Sync signal.

Pulse length is equal to  $FSLEN + (FSLEN EXT \times 16) + 1$  Receive Clock periods.

#### **Bits 11:8 – DATNB[3:0]** Data Number per Frame

This field defines the number of data words to be received after each transfer start, which is equal to (DATNB + 1).

#### <span id="page-1385-0"></span>**Bit 7 – MSBF** Most Significant Bit First



## **Bit 5 – LOOP** Loop Mode



## **Bits 4:0 – DATLEN[4:0]** Data Length



#### <span id="page-1386-0"></span>**44.9.5 SSC Transmit Clock Mode Register**



This register can only be written if the WPEN bit is cleared in the [SSC Write Protection Mode Register.](#page-1404-0)



#### **Bits 31:24 – PERIOD[7:0]** Transmit Period Divider Selection

This field selects the divider to apply to the selected Transmit Clock to generate a new Frame Sync signal. If 0, no period signal is generated. If not 0, a period signal is generated at each 2 × (PERIOD + 1) Transmit Clock.

#### **Bits 23:16 – STTDLY[7:0]** Transmit Start Delay

If STTDLY is not 0, a delay of STTDLY clock cycles is inserted between the start event and the current start of transmission of data. When the transmitter is programmed to start synchronously with the receiver, the delay is also applied.

#### **Note:**

If STTDLY is too short with respect to transmit synchronization data (SSC\_TSHR), SSC\_THR.TDAT is transmitted instead of the end of SSC\_TSHR.

#### **Bits 11:8 – START[3:0]** Transmit Start Selection



#### **Bits 7:6 – CKG[1:0]** Transmit Clock Gating Selection



## **Synchronous Serial Controller (SSC)**



## **Bit 5 – CKI** Transmit Clock Inversion

CKI affects only the Transmit Clock and not the Output Clock signal.



#### **Bits 4:2 – CKO[2:0]** Transmit Clock Output Mode Selection



## **Bits 1:0 – CKS[1:0]** Transmit Clock Selection



#### <span id="page-1388-0"></span>**44.9.6 SSC Transmit Frame Mode Register**



This register can only be written if the WPEN bit is cleared in the [SSC Write Protection Mode Register.](#page-1404-0)



#### **Bits 31:28 – FSLEN\_EXT[3:0]** FSLEN Field Extension

Extends FSLEN field. For details, see FSLEN description below.

#### **Bit 24 – FSEDGE** Frame Sync Edge Detection

Determines which edge on frame synchronization will generate the interrupt TXSYN (Status Register).



#### **Bit 23 – FSDEN** Frame Sync Data Enable



#### **Bits 22:20 – FSOS[2:0]** Transmit Frame Sync Output Selection



#### **Bits 19:16 – FSLEN[3:0]** Transmit Frame Sync Length

This field defines the length of the Transmit Frame Sync signal and the number of bits shifted out from SSC\_TSHR if FSDEN is 1.

This field is used with FSLEN\_EXT to determine the pulse length of the Transmit Frame Sync signal.

Pulse length is equal to FSLEN + (FSLEN\_EXT × 16) + 1 Transmit Clock period.

#### <span id="page-1389-0"></span>**Bits 11:8 – DATNB[3:0]** Data Number per Frame

This field defines the number of data words to be transferred after each transfer start, which is equal to (DATNB + 1).





#### **Bit 5 – DATDEF** Data Default Value

This bit defines the level driven on the TD pin while out of transmission. Note that if the pin is defined as multi-drive by the PIO Controller, the pin is enabled only if the SCC TD output is 1.

When the TD pin is configured in Multi-drive (Open-drain) mode by the PIO controller, a 0 is driven if SSC data output equals 0 and the pin is in high-impedance when SSC data output is 1.

#### **Bits 4:0 – DATLEN[4:0]** Data Length



## <span id="page-1390-0"></span>**44.9.7 SSC Receive Holding Register**





**Bits 31:0 – RDAT[31:0]** Receive Data

Right-aligned regardless of the number of data bits defined by [SSC\\_RFMR.DATLEN.](#page-1385-0)

## <span id="page-1391-0"></span>**44.9.8 SSC Transmit Holding Register**





**Bits 31:0 – TDAT[31:0]** Transmit Data

Right-aligned regardless of the number of data bits defined by [SSC\\_TFMR.DATLEN.](#page-1389-0)



## <span id="page-1392-0"></span>**44.9.9 SSC Receive Synchronization Holding Register**

**Bits 15:0 – RSDAT[15:0]** Receive Synchronization Data



## <span id="page-1393-0"></span>**44.9.10 SSC Transmit Synchronization Holding Register**

**Bits 15:0 – TSDAT[15:0]** Transmit Synchronization Data

## <span id="page-1394-0"></span>**44.9.11 SSC Receive Compare 0 Register**



This register can only be written if the WPEN bit is cleared in the [SSC Write Protection Mode Register.](#page-1404-0)



**Bits 15:0 – CP0[15:0]** Receive Compare Data 0

## <span id="page-1395-0"></span>**44.9.12 SSC Receive Compare 1 Register**



This register can only be written if the WPEN bit is cleared in the [SSC Write Protection Mode Register.](#page-1404-0)



**Bits 15:0 – CP1[15:0]** Receive Compare Data 1

# <span id="page-1396-0"></span>**44.9.13 SSC Status Register**



#### **Bit 17 - RXEN** Receive Enable



## **Bit 16 – TXEN** Transmit Enable



#### **Bit 11 – RXSYN** Receive Sync



#### **Bit 10 – TXSYN** Transmit Sync



## **Bit 9 – CP1** Compare 1



#### **Bit 8 – CP0** Compare 0



## **Synchronous Serial Controller (SSC)**



#### **Bit 5 - OVRUN Receive Overrun**



#### **Bit 4 - RXRDY** Receive Ready



## **Bit 1 – TXEMPTY** Transmit Empty



## **Bit 0 – TXRDY** Transmit Ready





## <span id="page-1398-0"></span>**44.9.14 SSC Interrupt Enable Register**

## **SAMA5D2 Series**

**Synchronous Serial Controller (SSC)**



### **Bit 1 – TXEMPTY** Transmit Empty Interrupt Enable



## **Bit 0 – TXRDY** Transmit Ready Interrupt Enable





## <span id="page-1400-0"></span>**44.9.15 SSC Interrupt Disable Register**

## **SAMA5D2 Series**

**Synchronous Serial Controller (SSC)**



#### **Bit 1 – TXEMPTY** Transmit Empty Interrupt Disable



## **Bit 0 – TXRDY** Transmit Ready Interrupt Disable





## <span id="page-1402-0"></span>**44.9.16 SSC Interrupt Mask Register**

## **Bit 8 – CP0** Compare 0 Interrupt Mask



## **Bit 5 – OVRUN** Receive Overrun Interrupt Mask



## **Bit 4 – RXRDY** Receive Ready Interrupt Mask



**Synchronous Serial Controller (SSC)**



#### **Bit 1 – TXEMPTY** Transmit Empty Interrupt Mask



## **Bit 0 – TXRDY** Transmit Ready Interrupt Mask


## **44.9.17 SSC Write Protection Mode Register**





#### **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable

See [Register Write Protection](#page-1376-0) for the list of registers that can be protected.





#### **44.9.18 SSC Write Protection Status Register**

**Bits 23:8 – WPVSRC[15:0]** Write Protect Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





# <span id="page-1406-0"></span>**45. Two-wire Interface (TWIHS)**

## **45.1 Description**

The Two-wire Interface (TWIHS) interconnects components on a unique two-wire bus, made up of one clock line and one data line with speeds of up to 400 kbit/s in Fast mode and up to 3.4 Mbit/s in High-speed client mode only, based on a byte-oriented transfer format. It can be used with any Two-wire Interface bus Serial EEPROM and I²C-compatible devices, such as a Real-Time Clock (RTC), Dot Matrix/Graphic LCD Controller and temperature sensor. The TWIHS is programmable as a host or a client with sequential or single-byte access. Multiple host capability is supported.

A configurable baud rate generator permits the output data rate to be adapted to a wide range of core clock frequencies.

The table below lists the compatibility level of the Two-wire Interface in Host mode and a full I<sup>2</sup>C compatible device.





#### **Note:**

- 1. 10-bit support in Host mode only.
- 2. START + 00000001 + Ack + Sr

# **45.2 Embedded Characteristics**

- 2 TWIHSs
- 16-byte Transmit and Receive FIFOs
- Compatible with Two-wire Interface Serial Memory and  $P^2C$  Compatible Devices<sup>[\(1\)](#page-1407-0)</sup>
- One, Two or Three Bytes for Client Address
- Sequential Read/Write Operations
- Host and Multi-Host Operation (Standard and Fast Modes Only)
- Client Mode Operation (Standard, Fast and High-Speed Modes)
- Bit Rate: Up to 400 Kbit/s in Fast Mode and 3.4 Mbit/s in High-Speed Mode (Client Mode Only)
- General Call Supported in Client Mode
- SleepWalking (Asynchronous and Partial Wake-up)
- <span id="page-1407-0"></span>• SMBus Support
- Connection to DMA Controller (DMA) Channel Capabilities Optimizes Data Transfers
- Register Write Protection

#### **Note:**

See [TWI Compatibility with I2C Standard](#page-1406-0) for details on compatibility with I²C Standard.

## **45.3 List of Abbreviations**

#### **Table 45-2. Abbreviations**



# **45.4 Block Diagram**

#### **Figure 45-1. Block Diagram**



## **45.4.1 I/O Lines Description**

#### **Table 45-3. I/O Lines Description**



## **45.5 Product Dependencies**

#### **45.5.1 I/O Lines**

Both TWD and TWCK are bidirectional lines, connected to a positive supply voltage via a current source or pullup resistor. When the bus is free, both lines are high. The output stages of devices connected to the bus must have an open-drain or open-collector to perform the wired-AND function.

TWD and TWCK pins may be multiplexed with PIO lines. To enable the TWIHS, the user must program the PIO Controller to dedicate TWD and TWCK as peripheral lines. When High-speed Client mode is enabled, the analog pad filter must be enabled.

The user must not program TWD and TWCK as open-drain. This is already done by the hardware.

#### **45.5.2 Power Management**

Enable the peripheral clock.

The TWIHS may be clocked through the Power Management Controller (PMC), thus the user must first configure the PMC to enable the TWIHS clock.

#### **45.5.3 Interrupt Sources**

The TWIHS has an interrupt line connected to the Interrupt Controller. In order to handle interrupts, the Interrupt Controller must be programmed before configuring the TWIHS.

# **45.6 Functional Description**

#### **45.6.1 Transfer Format**

The data put on the TWD line must be 8 bits long. Data is transferred MSB first; each byte must be followed by an acknowledgement. The number of bytes per transfer is unlimited, shown in Transfer Format.

Each transfer begins with a START condition and terminates with a STOP condition, as shown in START and STOP Conditions.

- A high-to-low transition on the TWD line while TWCK is high defines the START condition.
- A low-to-high transition on the TWD line while TWCK is high defines the STOP condition.

#### **Figure 45-2. START and STOP Conditions**



#### **Figure 45-3. Transfer Format**



#### **45.6.2 Modes of Operation**

The TWIHS has different modes of operation:

- Host Transmitter mode (Standard and Fast modes only)
- Host Receiver mode (Standard and Fast modes only)
- Multi-host Transmitter mode (Standard and Fast modes only)
- Multi-host Receiver mode (Standard and Fast modes only)
- Client Transmitter mode (Standard, Fast and High-speed modes)
- Client Receiver mode (Standard, Fast and High-speed modes)

These modes are described in the following sections.

#### **45.6.3 Host Mode**

#### **45.6.3.1 Definition**

The host is the device that starts a transfer, generates a clock and stops it. This operating mode is not available if High-speed mode is selected.

#### **45.6.3.2 Programming Host Mode**

The following registers must be programmed before entering Host mode:

- 1. TWIHS\_MMR.DADR (+ IADRSZ + IADR if a 10-bit device is addressed): The device address is used to access client devices in Read or Write mode.
- 2. TWIHS\_CWGR.CKDIV + CHDIV + CLDIV: Clock Waveform register
- 3. TWIHS CR.SVDIS: Disables the Client mode
- 4. TWIHS\_CR.MSEN: Enables the Host mode

**Note:**  If the TWIHS is already in Host mode, the device address (DADR) can be configured without disabling the Host mode.

#### **45.6.3.3 Transfer Rate Clock Source**

The TWIHS speed is defined in the TWIHS\_CWGR. The TWIHS baud rate can be based either on the peripheral clock if the CKSRC bit value is '0' or on a GCLK clock if the CKSRC bit value is '1'.

If CKSRC = 1, the baud rate is independent of the system/core clock (MCK) and thus the MCK frequency can be changed without affecting the TWIHS transfer rate.

The GCLK frequency must always be three times lower than the peripheral clock frequency.

#### **45.6.3.4 Host Transmitter Mode**

This operating mode is not available if High-speed mode is selected.

After the host initiates a START condition when writing into the Transmit Holding register (TWIHS\_THR), it sends a 7-bit client address, configured in the Host Mode register (DADR in TWIHS\_MMR), to notify the client device. The bit following the client address indicates the transfer direction, 0 in this case (MREAD = 0 in TWIHS\_MMR).

The TWIHS transfers require the client to acknowledge each received byte. During the acknowledge clock pulse (9th pulse), the host releases the data line (HIGH), enabling the client to pull it down in order to generate the acknowledge. If the client does not acknowledge the byte, then the Not Acknowledge flag (NACK) is set in the TWIHS Status Register (TWIHS\_SR) of the host and a STOP condition is sent. The NACK flag must be cleared by reading TWIHS\_SR before the next write into TWIHS\_THR. As with the other status bits, an interrupt can be generated if enabled in the Interrupt Enable register (TWIHS\_IER). If the client acknowledges the byte, the data written in the TWIHS\_THR is then shifted in the internal shifter and transferred. When an acknowledge is detected, the TXRDY bit is set until a new write in the TWIHS\_THR.

TXRDY is used as Transmit Ready for the DMA transmit channel.

While no new data is written in the TWIHS\_THR, the serial clock line is tied low. When new data is written in the TWIHS\_THR, the SCL is released and the data is sent. Setting the STOP bit in TWIHS\_CR generates a STOP condition.

After a host write transfer, the serial clock line is stretched (tied low) as long as no new data is written in the TWIHS\_THR or until a STOP command is performed.

To clear the TXRDY flag, first set the bit TWIHS\_CR.MSDIS, then set the bit TWIHS\_CR.MSEN.

See the figures below.

Last data sent









#### **45.6.3.5 Host Receiver Mode**

Host Receiver mode is not available if High-speed mode is selected.

The read sequence begins by setting the START bit. After the START condition has been sent, the host sends a 7-bit client address to notify the client device. The bit following the client address indicates the transfer direction, 1 in this case (MREAD = 1 in TWIHS\_MMR). During the acknowledge clock pulse (9th pulse), the host releases the data line

(HIGH), enabling the client to pull it down in order to generate the acknowledge. The host polls the data line during this clock pulse and sets TWIHS\_SR.NACK if the client does not acknowledge the byte.

If an acknowledge is received, the host is then ready to receive data from the client. After data has been received, the host sends an acknowledge condition to notify the client that the data has been received except for the last data (see Host Read with One Data Byte). When TWIHS\_SR.RXRDY is set, a character has been received in the Receive Holding register (TWIHS\_RHR). The RXRDY bit is reset when reading the TWIHS\_RHR.

When a single data byte read is performed, with or without internal address (IADR), the START and STOP bits must be set at the same time. See Host Read with One Data Byte. When a multiple data byte read is performed, with or without internal address (IADR), the STOP bit must be set after the next-to-last data received (same condition applies for START bit to generate a REPEATED START). See Host Read with Multiple Data Bytes. For internal address usage, see [Internal Address](#page-1412-0).

If TWIHS\_RHR is full (RXRDY high) and the host is receiving data, the serial clock line is tied low before receiving the last bit of the data and until the TWIHS\_RHR is read. Once the TWIHS\_RHR is read, the host stops stretching the serial clock line and ends the data reception. See [Host Read Clock Stretching with Multiple Data Bytes](#page-1412-0).

A possible workaround is to set the STOP (or START) bit before reading the TWIHS\_RHR on the next-to-last access (within IT handler).



#### **Figure 45-7. Host Read with One Data Byte**

**WARNING** When receiving multiple bytes in Host Read mode, if the next-to-last access is not read (the RXRDY flag remains high), the last access is not completed until TWIHS\_RHR is read. The last access stops on the next-to-last bit (clock stretching). When the TWIHS\_RHR is read, there is only half a bit period to send the STOP (or START) command, else another read access might occur (spurious access).

# **SAMA5D2 Series Two-wire Interface (TWIHS)**

#### <span id="page-1412-0"></span>**Figure 45-9. Host Read Clock Stretching with Multiple Data Bytes**



RXRDY is used as receive ready for the DMA receive channel.

#### **45.6.3.6 Internal Address**

The TWIHS can perform transfers with 7-bit client address devices and with 10-bit client address devices.

#### **45.6.3.6.1 7-bit Client Addressing**

When addressing 7-bit client devices, the internal address bytes are used to perform random address (read or write) accesses to reach one or more data bytes, e.g. within a memory page location in a serial memory. When performing read operations with an internal address, the TWIHS performs a write operation to set the internal address into the client device, and then switch to Host Receiver mode. Note that the second START condition (after sending the IADR) is sometimes called "repeated start" (Sr) in I2C fully-compatible devices. See [Host Read with One-, Two- or](#page-1413-0) [Three-Byte Internal Address and One Data Byte.](#page-1413-0)

See [Host Write with One-, Two- or Three-Byte Internal Address and One Data Byte](#page-1413-0) and [Internal Address Usage](#page-1413-0) for the host write operation with internal address.

The three internal address bytes are configurable through TWIHS\_MMR.

If the client device supports only a 7-bit address, i.e., no internal address, IADRSZ must be set to 0.

The table below shows the abbreviations used in the figures below.

#### **Table 45-4. Abbreviations**



# **SAMA5D2 Series**

# **Two-wire Interface (TWIHS)**

<span id="page-1413-0"></span>

#### **45.6.3.6.2 10-bit Client Addressing**

For a client address higher than seven bits, configure the address size (IADRSZ) and set the other client address bits in the Internal Address register (TWIHS\_IADR). The two remaining internal address bytes, IADR[15:8] and IADR[23:16], can be used the same way as in 7-bit client addressing.

Example: Address a 10-bit device (10-bit device address is b1 b2 b3 b4 b5 b6 b7 b8 b9 b10)

- 1. Program IADRSZ = 1,
- 2. Program DADR with 1 1 1 1 0 b1 b2 (b1 is the MSB of the 10-bit address, b2, etc.)
- 3. Program TWIHS\_IADR with b3 b4 b5 b6 b7 b8 b9 b10 (b10 is the LSB of the 10-bit address)

The figure below shows a byte write to a memory device. This demonstrates the use of internal addresses to access the device.

#### **Figure 45-12. Internal Address Usage**



#### **45.6.3.7 Repeated Start**

In addition to Internal Address mode, REPEATED START (Sr) can be generated manually by writing the START bit at the end of a transfer instead of the STOP bit. In such case, the parameters of the next transfer (direction, SADR, etc.) need to be set before writing the START bit at the end of the previous transfer.

See [Read/Write Flowcharts](#page-1416-0) for detailed flowcharts.

Note that generating a REPEATED START after a single data read is not supported.

#### **45.6.3.8 Bus Clear Command**

The TWIHS can perform a Bus Clear command:

- 1. Configure the Host mode (DADR, CKDIV, etc).
- 2. Start the transfer by setting TWIHS\_CR.CLEAR.

**Note:**  If alternative command is used (ACMEN bit set to '1'), DATAL field must be set to 0.

#### **45.6.3.9 Using the DMA Controller (DMAC) in Host Mode**

The use of the DMA significantly reduces the CPU load.

To ensure correct implementation, follow the programming sequences below:

#### **45.6.3.9.1 Data Transmit with the DMA in Host Mode**

If Alternative Command mode is disabled (ACMEN bit set to '0'):

The DMA transfer size must be defined with the buffer size minus 1. The remaining character must be managed without DMA to ensure that the exact number of bytes are transmitted regardless of system bus latency conditions during the end of the buffer transfer period.

- 1. Initialize the DMA (channels, memory pointers, size 1, etc.);
- 2. Configure the Host mode (DADR, CKDIV, MREAD = 0, etc.) or Client mode.
- 3. Enable the DMA.
- 4. Wait for the DMA status flag indicating that the buffer transfer is complete.
- 5. Disable the DMA.
- 6. Wait for the TXRDY flag in TWIHS\_SR.
- 7. Set TWIHS\_CR.STOP.
- 8. Write the last character in TWIHS\_THR.
- 9. (Only if peripheral clock must be disabled) Wait for the TXCOMP flag to be raised in TWIHS\_SR.

If Alternative Command mode is enabled (ACMEN bit set to '1'):

- 1. Initialize the transmit DMA (memory pointers, transfer size).
- 2. Configure the Host mode (DADR, CKDIV, etc.) and TWIHS\_ACR.
- 3. Start the transfer by setting the DMA TXTEN bit.
- 4. Wait for the DMA ENDTX flag either by using the polling method or ENDTX interrupt.
- 5. Disable the DMA by setting the DMA TXTDIS bit.
- 6. (Only if peripheral clock must be disabled) Wait for the TXCOMP flag to be raised in TWIHS\_SR.

#### **45.6.3.9.2 Data Receive with the DMA in Host Mode**

If Alternative Command mode is disabled (ACMEN bit set to '0'):

The DMA transfer size must be defined with the buffer size minus 2. The two remaining characters must be managed without DMA to ensure that the exact number of bytes are received regardless of system bus latency conditions encountered during the end of buffer transfer period.

- 1. Initialize the DMA (channels, memory pointers, size 2, etc.);
- 2. Configure the Host mode (DADR, CKDIV, MREAD = 1, etc.) or Client mode.
- 3. Enable the DMA.
- 4. (Host Only) Write TWIHS CR.START to start the transfer.
- 5. Wait for the DMA status flag indicating that the buffer transfer is complete.
- 6. Disable the DMA.
- 7. Wait for the RXRDY flag in the TWIHS SR.
- 8. Set TWIHS\_CR.STOP.
- 9. Read the penultimate character in TWIHS RHR.
- 10. Wait for the RXRDY flag in the TWIHS SR.
- 11. Read the last character in TWIHS\_RHR.
- 12. (Only if peripheral clock must be disabled) Wait for the TXCOMP flag to be raised in TWIHS\_SR.

If Alternative Command mode is enabled (ACMEN bit set to '1'):

- 1. Initialize the transmit DMA (memory pointers, transfer size).
- 2. Configure the Host mode (DADR, CKDIV, etc.) and TWIHS\_ACR.
- 3. Set the DMA RXTEN bit.
- 4. (Host Only) Write TWIHS CR.START to start the transfer.
- 5. Wait for the DMA ENDTX Flag either by using the polling method or ENDTX interrupt.
- 6. Disable the DMA by setting the DMA TXTDIS bit.
- 7. (Only if peripheral clock must be disabled) Wait for the TXCOMP flag to be raised in TWIHS\_SR.

#### **45.6.3.10 SMBus Mode**

SMBus mode is enabled when a one is written to TWIHS\_CR.SMBEN. SMBus mode operation is similar to I<sup>2</sup>C operation with the following exceptions:

- Only 7-bit addressing can be used.
- The SMBus standard describes a set of timeout values to ensure progress and throughput on the bus. These timeout values must be programmed into TWIHS\_SMBTR.
- Transmissions can optionally include a CRC byte, called Packet Error Check (PEC).
- A set of addresses has been reserved for protocol handling, such as alert response address (ARA) and host header (HH) address. Address matching on these addresses can be enabled by configuring TWIHS\_CR.

#### **45.6.3.10.1 Packet Error Checking**

Each SMBus transfer can optionally end with a CRC byte, called the PEC byte. Writing a one to TWIHS\_CR.PECEN enables automatic PEC handling in the current transfer. Transfers with and without PEC can be intermixed in the same system, since some clients may not support PEC. The PEC LFSR is always updated on every bit transmitted or received, so that PEC handling on combined transfers is correct.

In Host Transmitter mode, the host calculates a PEC value and transmits it to the client after all data bytes have been transmitted. Upon reception of this PEC byte, the client compares it to the PEC value it has computed itself. If the values match, the data was received correctly, and the client returns an ACK to the host. If the PEC values differ, data was corrupted, and the client returns a NACK value. Some clients may not be able to check the received PEC in time to return a NACK if an error occurred. In this case, the client should always return an ACK after the PEC byte, and another method must be used to verify that the transmission was received correctly.

In Host Receiver mode, the client calculates a PEC value and transmits it to the host after all data bytes have been transmitted. Upon reception of this PEC byte, the host compares it to the PEC value it has computed itself. If the values match, the data was received correctly. If the PEC values differ, data was corrupted, and TWIHS\_SR.PECERR is set. In Host Receiver mode, the PEC byte is always followed by a NACK transmitted by the host, since it is the last byte in the transfer.

In combined transfers, the PECRQ bit should only be set in the last of the combined transfers.

If the Alternative Command mode is enabled, only the NPEC bit should be set.

Consider the following transfer:

S, ADR+W, COMMAND\_BYTE, ACK, SR, ADR+R, DATA\_BYTE, ACK, PEC\_BYTE, NACK, P

See [Read/Write Flowcharts](#page-1416-0) for detailed flowcharts.

#### **45.6.3.10.2 Timeouts**

The TLOWS and TLOWM fields in TWIHS SMBTR configure the SMBus timeout values. If a timeout occurs, the host transmits a STOP condition and leaves the bus. TWIHS\_SR.TOUT is also set.

#### **45.6.3.11 SMBus Quick Command (Host Mode Only)**

The TWIHS can perform a quick command by following these steps:

- 1. Configure the Host mode (DADR, CKDIV, etc).
- 2. Write TWIHS MMR.MREAD at the value of the one-bit command to be sent.
- 3. Start the transfer by setting TWIHS\_CR.QUICK.

If alternative command is used (ACMEN bit set to '1'), DATAL field must be set to 0.

#### <span id="page-1416-0"></span>**Figure 45-13. SMBus Quick Command**



Write QUICK command in TWIHS\_CR

#### **45.6.3.12 Alternative Command**

Another way to configure the transfer is to enable the Alternative Command mode with the ACMEN bit of the [TWIHS](#page-1457-0) [Control Register](#page-1457-0).

In this mode, the transfer is configured through the [TWIHS Alternative Command Register](#page-1478-0). It is possible to define a simple read or write transfer or a combined transfer with a repeated start.

In order to set a simple transfer, the DATAL field and the DIR field of the [TWIHS Alternative Command Register](#page-1478-0) must be filled accordingly and the NDATAL field must be cleared. To begin the transfer, either set the START bit in the [TWIHS Control Register](#page-1457-0) in case of a read transfer, or write the [TWIHS Transmit Holding Register](#page-1490-0) in case of a write transfer.

For a combined transfer linked by a repeated start, the NDATAL field must be filled with the length of the second transfer and NDIR with the corresponding direction.

The PEC and NPEC bits are used to set a PEC field. In the case of a single transfer with PEC, the PEC bit must be set. In the case of a combined transfer, the NPEC bit must be set.

**Note:**  If Alternative Command mode is used, TWIHS\_MMR.IADRSZ must be set to 0.

See Read/Write Flowcharts for detailed flowcharts.

#### **45.6.3.13 Handling Errors in Alternative Command**

If a NACK is generated by a client device or SMBus timeout error, the TWIHS stops the frame immediately, although the DMA transfer may still be active. To prevent a new frame from being restarted with the remaining DMA data (transmit), the TWIHS prevents any start of frame until the LOCK flag is cleared in TWIHS\_SR.

TWIHS\_SR.LOCK indicates the state of the TWIHS (locked or not locked).

When the TWIHS is locked, no transfer begins until the LOCK is cleared by TWIHS\_CR.LOCKCLR and error flags are cleared by reading TWIHS\_SR.

In case of error, TWIHS THR may have been loaded with a new data. TWIHS CR.THRCLR can be used to flush TWIHS\_THR. If THRCLR is set, the TXRDY and TXCOMP flags are set.

#### **45.6.3.14 Read/Write Flowcharts**

The flowcharts give examples for read and write operations. A polling or interrupt method can be used to check the status bits. The interrupt method requires that TWIHS IER be configured first.



#### **Figure 45-14. TWIHS Write Operation with Single Data Byte without Internal Address**



#### **Figure 45-15. TWIHS Write Operation with Single Data Byte and Internal Address**



**Figure 45-16. TWIHS Write Operation with Multiple Data Bytes with or without Internal Address**









**Figure 45-19. TWIHS Write Operation with Multiple Data Bytes and Read Operation with Multiple Data Bytes (Sr)**



**Figure 45-20. TWIHS Write Operation with Multiple Data Bytes + Read Operation and Alternative Command Mode + PEC**



#### **Figure 45-21. TWIHS Read Operation with Single Data Byte without Internal Address**



#### **Figure 45-22. TWIHS Read Operation with Single Data Byte and Internal Address**



#### **Figure 45-23. TWIHS Read Operation with Multiple Data Bytes with or without Internal Address**



#### **Figure 45-24. TWIHS Read Operation with Multiple Data Bytes with or without Internal Address with PEC**





# **SAMA5D2 Series Two-wire Interface (TWIHS)**



**Figure 45-26. TWIHS Read Operation with Multiple Data Bytes + Write Operation with Multiple Data Bytes (Sr)**

**Figure 45-27. TWIHS Read Operation with Multiple Data Bytes + Write with Alternative Command Mode with PEC**



#### **45.6.4 Multi-Host Mode**

#### **45.6.4.1 Definition**

In Multi-host mode, more than one host may handle the bus at the same time without data corruption by using arbitration.

Arbitration starts as soon as two or more hosts place information on the bus at the same time, and stops (arbitration is lost) for the host that intends to send a logical one, while the other host sends a logical zero.

As soon as arbitration is lost by a host, it stops sending data and listens to the bus in order to detect a stop. When the stop is detected, the host that has lost arbitration may put its data on the bus by respecting arbitration.

Arbitration is illustrated in [Arbitration Cases](#page-1432-0).

#### **45.6.4.2 Different Multi-Host Modes**

Two Multi-host modes may be distinguished:

- 1. The TWIHS is considered as a host only and is never addressed.
- 2. The TWIHS may be either a host or a client and may be addressed.

**Note:**  Arbitration in supported in both Multi-host modes.

#### **45.6.4.2.1 TWIHS as Host Only**

In this mode, the TWIHS is considered as a host only (MSEN is always at one) and must be driven like a host with the ARBLST (Arbitration Lost) flag in addition.

If arbitration is lost (ARBLST = 1), the user must reinitiate the data transfer.

If starting a transfer (ex.: DADR + START + W + Write in THR) and if the bus is busy, the TWIHS automatically waits for a STOP condition on the bus to initiate the transfer (see [User Sends Data While the Bus is Busy](#page-1432-0)).

**Note:**  The state of the bus (busy or free) is not indicated in the user interface.

#### **45.6.4.2.2 TWIHS as Host or Client**

The automatic reversal from host to client is not supported in case of a lost arbitration.

Then, in the case where TWIHS may be either a host or a client, the user must manage the pseudo Multi-host mode described in the steps below:

- 1. Program the TWIHS in Client mode (SADR + MSDIS + SVEN) and perform a client access (if TWIHS is addressed).
- 2. If the TWIHS has to be set in Host mode, wait until TXCOMP flag is at 1.
- 3. Program the Host mode (DADR + SVDIS + MSEN) and start the transfer (ex: START + Write in THR).
- 4. As soon as the Host mode is enabled, the TWIHS scans the bus in order to detect if it is busy or free. When the bus is considered free, the TWIHS initiates the transfer.
- 5. As soon as the transfer is initiated and until a STOP condition is sent, the arbitration becomes relevant and the user must monitor the ARBLST flag.
- 6. If the arbitration is lost (ARBLST is set to 1), the user must program the TWIHS in Client mode in case the host that won the arbitration needs to access the TWIHS.
- 7. If the TWIHS has to be set in Client mode, wait until the TXCOMP flag is at 1 and then program the Client mode.

**Note:**  If the arbitration is lost and the TWIHS is addressed, the TWIHS does not acknowledge, even if it is programmed in Client mode as soon as ARBLST is set to 1. Then the host must repeat SADR.

# **SAMA5D2 Series Two-wire Interface (TWIHS)**

<span id="page-1432-0"></span>

The flowchart below gives an example of read and write operations in Multi-host mode.

#### **Figure 45-30. Multi-host Flowchart**



#### **45.6.5 Client Mode**

#### **45.6.5.1 Definition**

Client mode is defined as a mode where the device receives the clock and the address from another device, called the host.

In this mode, the device never initiates and never completes the transmission (START, REPEATED\_START and STOP conditions are always provided by the host).

#### **45.6.5.2 Programming Client Mode**

The following fields must be programmed before entering Client mode:

- TWIHS\_SMR.SADR: The client device address is used in order to be accessed by host devices in Read or Write mode.
- 2. (Optional) TWIHS\_SMR.MASK can be set to mask some SADR address bits and thus allow multiple address matching.
- 3. TWIHS CR.MSDIS: Disables the Host mode.
- 4. TWIHS CR.SVEN: Enables the Client mode.

As the device receives the clock, values written in TWIHS\_CWGR are ignored.

#### **45.6.5.3 Receiving Data**

After a START or REPEATED START condition is detected, and if the address sent by the host matches the client address programmed in the SADR (Client Address) field, the SVACC (Client Access) flag is set and SVREAD (Client Read) indicates the direction of the transfer.

SVACC remains high until a STOP condition or a REPEATED START is detected. When such a condition is detected, the EOSACC (End Of Client Access) flag is set.

#### **45.6.5.3.1 Read Sequence**

In the case of a read sequence (SVREAD is high), the TWIHS transfers data written in the TWIHS\_THR until a STOP condition or a REPEATED\_START + an address different from SADR is detected. Note that at the end of the read sequence TXCOMP (Transmission Complete) flag is set and SVACC reset.

As soon as data is written in the TWIHS\_THR, TXRDY (Transmit Holding Register Ready) flag is reset, and it is set when the internal shifter is empty and the sent data acknowledged or not. If the data is not acknowledged, the NACK flag is set.

Note that a STOP or a REPEATED START always follows a NACK.

To clear the TXRDY flag, first set TWIHS\_CR.SVDIS, then set TWIHS\_CR.SVEN.

See [Read Access Ordered by a Host.](#page-1435-0)

#### **45.6.5.3.2 Write Sequence**

In the case of a write sequence (SVREAD is low), the RXRDY (Receive Holding Register Ready) flag is set as soon as a character has been received in TWIHS\_RHR. The flag RXRDY is reset when reading TWIHS\_RHR.

The TWIHS continues receiving data until a STOP condition or a REPEATED\_START + an address different from SADR is detected. Note that at the end of the write sequence, the TXCOMP flag is set and SVACC is reset.

See [Write Access Ordered by a Host](#page-1436-0).

#### **45.6.5.3.3 Clock Stretching Sequence**

If TWIHS\_THR or TWIHS\_RHR is not written/read in time, the TWIHS performs a clock stretching.

Clock stretching information is given by the SCLWS (Clock Wait State) bit.

See [Clock Stretching in Read Mode](#page-1437-0) and [Clock Stretching in Write Mode](#page-1437-0).

**Note:**  Clock stretching can be disabled by configuring the SCLWSDIS bit in TWIHS\_SMR. In that case, the UNRE and OVRE flags indicate an underrun (when TWIHS\_THR is not filled on time) or an overrun (when TWIHS\_RHR is not read on time).

#### **45.6.5.3.4 General Call**

In the case where a GENERAL CALL is performed, the GACC (General Call Access) flag is set.

<span id="page-1435-0"></span>After GACC is set, the user must interpret the meaning of the GENERAL CALL and decode the new address programming sequence.

See [Host Performs a General Call](#page-1436-0).

#### **45.6.5.4 Data Transfer**

#### **45.6.5.4.1 Read Operation**

The Read mode is defined as a data requirement from the host.

After a START or a REPEATED START condition is detected, the decoding of the address starts. If the client address (SADR) is decoded, SVACC is set and SVREAD indicates the direction of the transfer.

Until a STOP or REPEATED START condition is detected, the TWIHS continues sending data loaded in TWIHS\_THR.

If a STOP condition or a REPEATED START + an address different from SADR is detected, SVACC is reset.

The figure below describes the read operation.

#### **Figure 45-31. Read Access Ordered by a Host**



**Notes:** 

- 1. When SVACC is low, the state of SVREAD becomes irrelevant.
- 2. TXRDY is reset when data has been transmitted from TWIHS THR to the internal shifter and set when this data has been acknowledged or non acknowledged.

#### **45.6.5.4.2 Write Operation**

The Write mode is defined as a data transmission from the host.

After a START or a REPEATED START, the decoding of the address starts. If the client address is decoded, SVACC is set and SVREAD indicates the direction of the transfer (SVREAD is low in this case).

Until a STOP or REPEATED START condition is detected, the TWIHS stores the received data in TWIHS\_RHR.

If a STOP condition or a REPEATED START + an address different from SADR is detected, SVACC is reset.

The figure below describes the write operation.

#### <span id="page-1436-0"></span>**Figure 45-32. Write Access Ordered by a Host**



#### **Notes:**

- 1. When SVACC is low, the state of SVREAD becomes irrelevant.
- 2. RXRDY is set when data has been transmitted from the internal shifter to TWIHS RHR and reset when this data is read.

#### **45.6.5.4.3 General Call**

The general call is performed in order to change the address of the client.

If a GENERAL CALL is detected, GACC is set.

After the detection of general call, decode the commands that follow.

In case of a WRITE command, decode the programming sequence and program a new SADR if the programming sequence matches.

The figure below describes the general call access.

#### **Figure 45-33. Host Performs a General Call**



**Note:**  This method enables the user to create a personal programming sequence by choosing the programming bytes and their number. The programming sequence has to be provided to the host.

#### **45.6.5.4.4 Clock Stretching**

In both Read and Write modes, it may occur that TWIHS\_THR/TWIHS\_RHR buffer is not filled/emptied before the transmission/reception of a new character. In this case, to avoid sending/receiving undesired data, a clock stretching mechanism is implemented.

**Note:**  Clock stretching can be disabled by setting TWIHS\_SMR.SCLWSDIS. In that case the UNRE and OVRE flags indicate an underrun (when TWIHS\_THR is not filled on time) or an overrun (when TWIHS\_RHR is not read on time).

#### **Clock Stretching in Read Mode**

The clock is tied low if the internal shifter is empty and if a STOP or REPEATED START condition was not detected. It is tied low until the internal shifter is loaded.

The figure below describes the clock stretching in Read mode.

#### <span id="page-1437-0"></span>**Figure 45-34. Clock Stretching in Read Mode**



#### **Notes:**

- 1. TXRDY is reset when data has been written in TWIHS\_THR to the internal shifter and set when this data has been acknowledged or non acknowledged.
- 2. At the end of the read sequence, TXCOMP is set after a STOP or after a REPEATED\_START + an address different from SADR.
- 3. SCLWS is automatically set when the clock stretching mechanism is started.

#### **Clock Stretching in Write Mode**

The clock is tied low if the internal shifter and TWIHS\_RHR is full. If a STOP or REPEATED\_START condition was not detected, it is tied low until TWIHS\_RHR is read.

The figure below describes the clock stretching in Write mode.

#### **Figure 45-35. Clock Stretching in Write Mode**



#### **Notes:**

- 1. At the end of the read sequence, TXCOMP is set after a STOP or after a REPEATED\_START + an address different from SADR.
- 2. SCLWS is automatically set when the clock stretching mechanism is started and automatically reset when the mechanism is finished.

#### **45.6.5.4.5 Reversal after a Repeated Start**

#### **Reversal of Read to Write**

The host initiates the communication by a read command and finishes it by a write command.

The figure below describes the REPEATED START and the reversal from Read mode to Write mode.

#### **Figure 45-36. Repeated Start and Reversal from Read Mode to Write Mode**



**Note:**  TXCOMP is only set at the end of the transmission. This is because after the REPEATED START, SADR is detected again.

#### **Reversal of Write to Read**

The host initiates the communication by a write command and finishes it by a read command. The figure below describes the REPEATED START and the reversal from Write mode to Read mode.

#### **Figure 45-37. Repeated Start and Reversal from Write Mode to Read Mode**



**Notes:** 

- 1. In this case, if TWIHS\_THR has not been written at the end of the read command, the clock is automatically stretched before the ACK.
- 2. TXCOMP is only set at the end of the transmission. This is because after the REPEATED START, SADR is detected again.

#### **45.6.5.5 Using the DMA Controller (DMAC) in Client Mode**

The use of the DMAC significantly reduces the CPU load.

#### **45.6.5.5.1 Data Transmit with the DMA in Client Mode**

The following procedure shows an example to transmit data with DMA.

- 1. Initialize the transmit DMA (memory pointers, transfer size, etc).
- 2. Configure the Client mode.
- 3. Enable the DMA.
- 4. Wait for the DMA status flag indicating that the buffer transfer is complete.
- 5. Disable the DMA.
- 6. (Only if peripheral clock must be disabled) Wait for the TXCOMP flag to be raised in TWIHS\_SR.

#### **45.6.5.5.2 Data Receive with the DMA in Client Mode**

The following procedure shows an example to transmit data with DMA where the number of characters to receive is known.

- 1. Initialize the DMA (channels, memory pointers, size, etc.).
- 2. Configure the Client mode.
- 3. Enable the DMA.
- 4. Wait for the DMA status flag indicating that the buffer transfer is complete.
- 5. Disable the DMA.
- 6. (Only if peripheral clock must be disabled) Wait for the TXCOMP flag to be raised in TWIHS\_SR.

#### **45.6.5.6 SMBus Mode**

SMBus mode is enabled when a one is written to TWIHS\_CR.SMBEN. SMBus mode operation is similar to I<sup>2</sup>C operation with the following exceptions:

- Only 7-bit addressing can be used.
- The SMBus standard describes a set of timeout values to ensure progress and throughput on the bus. These timeout values must be programmed into the TWIHS\_SMBTR.
- Transmissions can optionally include a CRC byte, called Packet Error Check (PEC).
- A set of addresses have been reserved for protocol handling, such as alert response address (ARA) and host header (HH) address. Address matching on these addresses can be enabled by configuring the TWIHS\_CR.

#### **45.6.5.6.1 Packet Error Checking**

Each SMBus transfer can optionally end with a CRC byte, called the PEC byte. Writing a one to TWIHS\_CR.PECEN will send/check the PEC field in the current transfer. The PEC generator is always updated on every bit transmitted or received, so that PEC handling on the following linked transfers is correct.

In Client Receiver mode, the host calculates a PEC value and transmits it to the client after all data bytes have been transmitted. Upon reception of this PEC byte, the client compares it to the PEC value it has computed itself. If the values match, the data was received correctly, and the client returns an ACK to the host. If the PEC values differ, data was corrupted, and the client returns a NACK value. TWIHS\_SR.PECERR is set automatically if a PEC error occurred.

In Client Transmitter mode, the client calculates a PEC value and transmits it to the host after all data bytes have been transmitted. Upon reception of this PEC byte, the host compares it to the PEC value it has computed itself. If the values match, the data was received correctly. If the PEC values differ, data was corrupted, and the host must take appropriate action.

See [Client Read Write Flowcharts](#page-1442-0) for detailed flowcharts.

#### **45.6.5.6.2 Timeouts**

The SMBus Timing register (TWIHS\_SMBTR) configures the SMBus timeout values. If a timeout occurs, the client leaves the bus. The TOUT bit is also set in TWIHS\_SR.

#### **45.6.5.7 High-Speed Client Mode**

High-speed mode is enabled when a one is written to TWIHS CR.HSEN. Furthermore, the analog pad filter must be enabled, a one must be written to TWIHS FILTR.PADFEN and the FILT bit must be cleared. TWIHS High-speed mode operation is similar to TWIHS operation with the following exceptions:

- 1. A host code is received first at normal speed before entering High-speed mode period.
- 2. When TWIHS High-speed mode is active, clock stretching is only allowed after acknowledge (ACK), notacknowledge (NACK), START (S) or REPEATED START (Sr) (as consequence OVF may happen).

TWIHS High-speed mode allows transfers of up to 3.4 Mbit/s.

The TWIHS client in High-speed mode requires that the peripheral clock runs at a minimum of 14 MHz if client clock stretching is enabled (SCLWSDIS bit at '0'). If client clock stretching is disabled (SCLWSDIS bit at '1'), the peripheral clock must run at a minimum of 11 MHz (assuming the system has no latency).
**Note:**  When client clock stretching is disabled, the TWIHS\_RHR must always be read before receiving the next data (write access frame generated by the host). It is strongly recommended to use either the polling method on the RXRDY flag in TWIHS SR, or the DMA. If the receive is managed by an interrupt, the TWIHS interrupt priority must be set to the right level and its latency minimized to avoid receive overrun.

**Note:**  When client clock stretching is disabled, the TWIHS\_THR must be filled with the first data to send before the beginning of the frame (read access frame generated by the host). It is strongly recommended to use either the polling method on the TXRDY flag in TWIHS\_SR, or the DMA. If the transmit is managed by an interrupt, the TWIHS interrupt priority must be set to the right level and its latency minimized to avoid transmit underrun.

## **45.6.5.7.1 Read/Write Operation**

A TWIHS high-speed frame always begins with the following sequence:

- 1. START condition (S)
- 2. Host Code (0000 1XXX)
- 3. Not-acknowledge (NACK)

When the TWIHS is programmed in Client mode and TWIHS High-speed mode is activated, host code matching is activated and internal timings are set to match the TWIHS High-speed mode requirements.

## **Figure 45-38. High-Speed Mode Read/Write**



## **45.6.5.7.2 Usage**

TWIHS High-speed mode usage is the same as the standard TWIHS (See [Read/Write Flowcharts](#page-1416-0)).

## **45.6.5.8 Alternative Command**

In Client mode, Alternative Command mode is useful when SMBus mode is enabled to send or check the PEC byte.

Alternative Command mode is enabled by setting the ACMEN bit of the [TWIHS Control Register](#page-1457-0) and the transfer is configured in TWIHS\_ACR.

For a combined transfer with PEC, only TWIHS ACR.NPEC must be set, as the PEC byte is sent once at the end of the frame.

See [Client Read Write Flowcharts](#page-1442-0) for detailed flowcharts.

## **45.6.5.9 Asynchronous Partial Wake-Up (SleepWalking)**

The TWIHS includes an asynchronous start condition detector. It is capable of waking the device up from a Sleep mode upon an address match (and optionally an additional data match), including Sleep modes where the TWIHS peripheral clock is stopped.

After detecting the START condition on the bus, the TWIHS stretches TWCK until the TWIHS peripheral clock has started. The time required for starting the TWIHS depends on which Sleep mode the device is in. After the TWIHS peripheral clock has started, the TWIHS releases its TWCK stretching and receives one byte of data (client address) on the bus. At this time, only a limited part of the device, including the TWIHS module, receives a clock, thus saving power. If the address phase causes a TWIHS address match (and, optionally, if the first data byte causes data match as well), the entire device is woken up and normal TWIHS address matching actions are performed. Normal TWIHS transfer then follows. If the TWIHS is not addressed (or if the optional data match fails), the TWIHS peripheral clock is automatically stopped and the device returns to its original Sleep mode.

The TWIHS has the capability to match on more than one address. The SADR1EN, SADR2EN and SADR3EN bits in TWIHS\_SMR enable address matching on additional addresses which can be configured through SADR1, SADR2 and SADR3 fields in TWIHS\_SWMR. The SleepWalking matching process can be extended to the first received data byte if TWIHS\_SMR.DATAMEN is set and, in this case, a complete matching includes address matching and first received data matching. TWIHS\_SWMR.DATAM configures the data to match on the first received byte.

When the system is in Active mode and the TWIHS enters Asynchronous Partial Wakeup mode, the flag SVACC must be programmed as the unique source of the TWIHS interrupt and the data match comparison must be disabled.

When the system exits Wait mode as the result of a matching condition, the SVACC flag is used to determine if the TWIHS is the source of exit.



## **Figure 45-39. Address Match Only (Data Matching Disabled)**

## **Figure 45-40. No Address Match (Data Matching Disabled)**



# **SAMA5D2 Series Two-wire Interface (TWIHS)**

<span id="page-1442-0"></span>

## **45.6.5.10 Client Read Write Flowcharts**

The flowchart below illustrates an example of read and write operations in Client mode. A polling or interrupt method can be used to check the status bits. The interrupt method requires that TWIHS IER be configured first.



**Figure 45-43. Read Write Flowchart in Client Mode**

# **SAMA5D2 Series Two-wire Interface (TWIHS)**

**START** Set Client mode: SADR + MSDIS + SVEN + SMBEN + PECEN Read Status register Yes No  $GACC = 1?$  $SVACC = 1?$ Yes Yes  $SVREAD = 1$  ? No No No No  $\overbrace{\text{EOSACC}} = 1 ?$   $\overbrace{\text{Y}}^{\text{No}}$   $\overbrace{\text{TXRDY}} = 1 ?$ RXRDY= 1 ? Yes Yes No Yes Yes Last data sent ? TXCOMP = 1 ? Yes Last data to read ? No Yes Write in TWIHS\_THR END No Write in PECRQ Write in PECRQ Read TWIHS\_RHR GENERAL CALL TREATMENT Yes Decoding of the programming sequence No Prog seq OK ? Yes Change SADR

## **Figure 45-44. Read Write Flowchart in Client Mode with SMBus PEC**



**Figure 45-45. Read Write Flowchart in Client Mode with SMBus PEC and Alternative Command Mode**

## **45.6.6 FIFOs**

## **45.6.6.1 Overview**

The TWI includes two FIFOs which can be enabled/disabled using TWIHS\_CR.FIFOEN/FIFODIS. Both Host and Client modes must be disabled before enabling or disabling the FIFOs (TWIHS\_CR.MSDIS/SVDIS).

Writing TWIHS\_CR.FIFOEN to '1' enables a 16-data Transmit FIFO and a 16-data Receive FIFO.

It is possible to write or to read single or multiple data in the same access to TWIHS\_THR/RHR, depending onTWIHS\_FMR.TXRDYM/RXRDYM settings.

<span id="page-1446-0"></span>**Figure 45-46. FIFOs Block Diagram**



## **45.6.6.2 Sending Data with FIFO Enabled**

When the Transmit FIFO is enabled, write access to TWIHS\_THR loads the Transmit FIFO.

The Transmit FIFO level is provided in TWIHS\_FLR.TXFL. If the FIFO can accept the number of data to be transmitted, there is no need to monitor TWIHS\_SR.TXRDY and the data can be successively written in TWIHS\_THR.

If the FIFO cannot accept the data due to insufficient space, wait for the TXRDY flag to be set before writing the data in TWIHS\_THR.

When the space in the FIFO allows only a portion of the data to be written, the TXRDY flag must be monitored before writing the remaining data.

See the figure below and the figure [Sending/Receiving Data with FIFO Enabled in Client Mode](#page-1449-0).

<span id="page-1447-0"></span>



## **45.6.6.3 Receiving Data with FIFO Enabled**

When the Receive FIFO is enabled, TWIHS\_RHR access reads the FIFO.

When data are present in the Receive FIFO (RXRDY flag set to '1'), the exact number of data can be checked with TWIHS\_FLR.RXFL. All the data can be read successively in TWIHS\_RHR without checking the TWIHS\_SR.RXRDY flag between each access.

See the figure below and the figure [Sending/Receiving Data with FIFO Enabled in Client Mode](#page-1449-0).

## **Figure 45-48. Receiving Data with FIFO Enabled in Host Mode**



## **45.6.6.4 Sending/Receiving with FIFO Enabled in Client Mode**

See sections [45.6.6.2. Sending Data with FIFO Enabled](#page-1446-0) and [45.6.6.3. Receiving Data with FIFO Enabled](#page-1447-0) for details.

## **SAMA5D2 Series Two-wire Interface (TWIHS)**



## <span id="page-1449-0"></span>**Figure 45-49. Sending/Receiving Data with FIFO Enabled in Client Mode**

## **45.6.6.5 Clearing/Flushing FIFOs**

Each FIFO can be cleared/flushed using TWIHS\_CR.TXFCLR/RXFCLR.

## **45.6.6.6 TXRDY and RXRDY Behavior**

TWIHS\_SR.TXRDY/RXRDY flags display a specific behavior when FIFOs are enabled.

TXRDY indicates if a data can be written in the Transmit FIFO. Thus the TXRDY flag is set as long as the Transmit FIFO can accept new data. See figure [TXRDY Behavior when TXRDYM = 0 in Host Mode](#page-1450-0).

RXRDY indicates if an unread data is present in the Receive FIFO. Thus the RXRDY flag is set as soon as one unread data is in the Receive FIFO. Refer to figure [RXRDY Behavior when RXRDYM = 0 in Host and Client Modes.](#page-1450-0) <span id="page-1450-0"></span>TXRDY and RXRDY behavior can be modified using the TXRDYM and RXRDYM fields in the TWI FIFO Mode register (TWIHS\_FMR) to reduce the number of accesses to TWIHS\_THR/RHR.

As an example, in Host mode, the Transmit FIFO can be loaded with multiple data in the same access by configuring TXRDYM>0.

See TWI FIFO Mode register for the FIFO configuration.





## **Figure 45-51. RXRDY Behavior when RXRDYM = 0 in Host and Client Modes**



**Figure 45-52. TXRDY Behavior when TXRDYM = 0 in Client Mode**



## **45.6.6.7 Single Data Mode**

In Single Data mode, only one data is written every time TWIHS\_THR is accessed, and only one data is read every time TWIHS\_RHR is accessed.

When TWIHS FMR.TXRDYM = 0, the Transmit FIFO operates in Single Data mode.

When TWIHS\_FMR.RXRDYM = 0, the Receive FIFO operates in Single Data mode.

See sections 45.7.18. TWIHS THR and [45.7.15. TWIHS\\_RHR](#page-1487-0).

#### **45.6.6.8 Multiple Data Mode**

Multiple Data mode minimizes the number of accesses by concatenating the data to send/read in one access.

When TWIHS  $FMR.TXRDYM > 0$ , the Transmit FIFO operates in Multiple Data mode.

When TWIHS\_FMR.RXRDYM > 0, the Receive FIFO operates in Multiple Data mode.

In Multiple Data mode, it is possible to write/read up to four data in one TWIHS\_THR/TWIHS\_RHR register access.

The number of data to write/read is defined by the size of the register access. If the access is a byte-size register access, only one data is written/read. If the access is a halfword size register access, then up to two data are read and only one data is written. Lastly, if the access is a wordsize register access, then up to four data are read and up to two data are written.

Written/Read data are always right-aligned, as described in sections [45.7.16. TWIHS\\_RHR \(FIFO\\_ENABLED\)](#page-1488-0) and [45.7.19. TWIHS\\_THR \(FIFO\\_ENABLED\)](#page-1491-0).

As an example, if the Transmit FIFO is empty and there are six data to send, either of the following write accesses may be performed:

- six TWIHS\_THR-byte write accesses
- three TWIHS\_THR-halfword write accesses
- one TWIHS THR-word write access and one TWIHS THR halfword write access

With a Receive FIFO containing six data, any of the following read accesses may be performed:

- six TWIHS\_RHR-byte read accesses
- three TWIHS\_RHR-halfword read accesses
- one TWIHS\_RHR-word read access and one TWIHS\_RHR-halfword read access

## **45.6.6.8.1 TXRDY and RXRDY Configuration**

In Multiple Data mode, it is possible to write one or more data in the same TWIHS\_THR/TWIHS\_RHR access. The TXRDY flag indicates if one or more data can be written in the FIFO depending on the configuration of TWIHS\_FMR.TXRDYM/RXRDYM.

As an example, if two data are written each time in TWIHS THR, it is useful to configure the TXRDYM field to the value '1' so that the TXRDY flag is at '1' only when at least two data can be written in the Transmit FIFO.

In the same way, if four data are read each time in TWIHS RHR, it is useful to configure the RXRDYM field to the value '2' so that the RXRDY flag is at '1' only when at least four unread data are in the Receive FIFO.

#### **45.6.6.8.2 DMAC**

When FIFOs operate in Multiple Data mode, the DMAC transfer type must be configured in byte, halfword or word depending on the TWIHS\_FMR.TXRDYM/RXRDYM settings.

## **45.6.6.9 Transmit FIFO Lock**

If a frame is terminated early due to a not-acknowledge error (NACK flag), SMBus timeout error (TOUT flag) or host code acknowledge error (MACK flag), a lock is set on the Transmit FIFO preventing any new frame from being sent until it is cleared. This allows clearing the FIFO if needed, resetting DMAC channels, etc., without any risk.

TWIHS SR.LOCK is used to check the state of the Transmit FIFO lock.

The Transmit FIFO lock can be cleared by setting TWIHS\_CR.TXFLCLR to '1'.

## **45.6.6.10 FIFO Pointer Error**

A FIFO overflow is reported in TWIHS\_FSR.

If the Transmit FIFO is full and a write access is performed on TWIHS\_THR, it generates a Transmit FIFO pointer error and sets TWIHS\_FSR.TXFPTEF.

In Multiple Data mode, if the number of data written in TWIHS\_THR (according to the register access size) is greater than the free space in the Transmit FIFO, a Transmit FIFO pointer error is generated and TWIHS\_FSR.TXFPTEF is set.

A FIFO underflow is reported in TWIHS\_FSR.

In Multiple Data mode, if the number of data read in TWIHS\_RHR (according to the register access size) is greater than the number of unread data in the Receive FIFO, a Receive FIFO pointer error is generated and TWIHS\_FSR.RXFPTEF is set.

No pointer error occurs if the FIFO state/level is checked before writing/reading in TWIHS\_THR/TWIHS\_RHR. The FIFO state/level can be checked either with TXRDY, RXRDY, TXFL or RXFL. When a pointer error occurs, other FIFO flags may not behave as expected; their states should be ignored.

If a Transmit or Receive pointer error occurs, a software reset must be performed using TWIHS\_CR.SWRST. Note that issuing a software while transmitting might leave a client in an unknown state holding the TWD line. In such case, a Bus Clear Command will allow to make the client release the TWD line (the first frame sent after might not be received properly by the client).

## **45.6.6.11 FIFO Thresholds**

Each Transmit and Receive FIFO includes a threshold feature used to set a flag and an interrupt when a FIFO threshold is crossed. Thresholds are defined as a number of data in the FIFO, and the FIFO state (TXFL or RXFL) represents the number of data currently in the FIFO.

The Transmit FIFO threshold can be set using the field TWIHS\_FMR.TXFTHRES. Each time the Transmit FIFO level goes from 'above threshold' to 'equal to or below threshold', the flag TWIHS\_FESR.TXFTHF is set. The application is warned that the Transmit FIFO has reached the defined threshold and that it can be reloaded.

The Receive FIFO threshold can be set using the field TWIHS\_FMR.RXFTHRES. Each time the Receive FIFO level goes from 'below threshold' to 'equal to or above threshold', the flag TWIHS\_FESR.RXFTHF is set. The application is warned that the Receive FIFO has reached the defined threshold and that it can be read to prevent an underflow.

The TXFTHF and RXFTHF flags can be configured to generate an interrupt using TWIHS\_FIER and TWIHS\_FIDR.

## **45.6.6.12 FIFO Flags**

FIFOs come with a set of flags which can be configured to generate interrupts through TWIHS FIER and TWIHS\_FIDR.

FIFO flags state can be read in TWIHS\_FSR. They are cleared when TWIHS\_FSR is read.

## **45.6.7 TWIHS Comparison Function on Received Character**

The comparison function differs if asynchronous partial wake-up (SleepWalking) is enabled or not.

If asynchronous partial wake-up is disabled (see the section "Power Management Controller (PMC)"), the TWIHS can extend the address matching on up to three client addresses. The SADR1EN, SADR2EN and SADR3EN bits in TWIHS\_SMR enable address matching on additional addresses which can be configured through SADR1, SADR2 and SADR3 fields in TWIHS\_SWMR. The DATAMEN bit in TWIHS\_SMR has no effect.

The SVACC bit is set when there is a comparison match with the received client address.

## **45.6.8 Register Write Protection**

To prevent any single software error from corrupting TWIHS behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the [TWIHS Write Protection Mode Register](#page-1499-0) (TWIHS WPMR).

If a write access to a write-protected register is detected, the WPVS bit in the [TWIHS Write Protection Status](#page-1500-0) [Register](#page-1500-0) (TWIHS WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading TWIHS\_WPSR.

The following registers can be write-protected:

• [TWIHS Client Mode Register](#page-1464-0)

# **SAMA5D2 Series Two-wire Interface (TWIHS)**

- [TWIHS Clock Waveform Generator Register](#page-1467-0)
- [TWIHS SMBus Timing Register](#page-1477-0)
- [TWIHS SleepWalking Matching Register](#page-1489-0)

# **SAMA5D2 Series Two-wire Interface (TWIHS)**

# **45.7 Register Summary**



# **SAMA5D2 Series**

**Two-wire Interface (TWIHS)**



# **SAMA5D2 Series**

**Two-wire Interface (TWIHS)**



## <span id="page-1457-0"></span>**45.7.1 TWIHS Control Register**





## **Bit 29 – FIFODIS** FIFO Disable



## **Bit 28 – FIFOEN** FIFO Enable



## **Bit 26 – LOCKCLR** Lock Clear

The LOCKCLR bit is used to clear any lock scenario generated due to Error conditions of NACK, Host Code ACK Error, and SMBUS Timeout.

Any of the above error scenarios basically lock the TWIHS state machine and prevent its movement for any new transfer, no further operation occurs until the LOCK is cleared.



## **Bit 24 – THRCLR** Transmit Holding Register Clear



## **Bit 17 – ACMDIS** Alternative Command Mode Disable



**Two-wire Interface (TWIHS)**

## **Bit 16 – ACMEN** Alternative Command Mode Enable



## **Bit 15 – CLEAR** Bus CLEAR Command



## **Bit 14 – PECRQ** PEC Request



## **Bit 13 – PECDIS** Packet Error Checking Disable



## **Bit 12 – PECEN** Packet Error Checking Enable



## **Bit 11 – SMBDIS** SMBus Mode Disabled



## **Bit 10 – SMBEN** SMBus Mode Enabled



#### **Bit 9 – HSDIS** TWIHS High-Speed Mode Disabled



#### **Bit 8 – HSEN** TWIHS High-Speed Mode Enabled



## **Bit 7 – SWRST** Software Reset



## **Bit 6 – QUICK** SMBus Quick Command



## **Bit 5 – SVDIS** TWIHS Client Mode Disabled



## **Bit 4 – SVEN** TWIHS Client Mode Enabled

Switching from Host to Client mode is only permitted when TXCOMP = 1.



## **Bit 3 – MSDIS** TWIHS Host Mode Disabled



#### **Bit 2 – MSEN** TWIHS Host Mode Enabled

Switching from Client to Host mode is only permitted when TXCOMP = 1.



## **Bit 1 – STOP** Send a STOP Condition



## **Bit 0 – START** Send a START Condition

This action is necessary when the TWIHS peripheral needs to read data from a client. When configured in Host mode with a write operation, a frame is sent as soon as the user writes a character in the Transmit Holding Register (TWIHS\_THR).



## <span id="page-1460-0"></span>**45.7.2 TWIHS Control Register (FIFO\_ENABLED)**



This configuration is relevant only if TWIHS.CR.FIFOEN = '1'.



## **Bit 29 – FIFODIS** FIFO Disable



#### **Bit 28 – FIFOEN** FIFO Enable



## **Bit 26 – TXFLCLR** Transmit FIFO Lock CLEAR



## **Bit 25 – RXFCLR** Receive FIFO Clear



## **Bit 24 – TXFCLR** Transmit FIFO Clear



## **Bit 17 – ACMDIS** Alternative Command Mode Disable

# **SAMA5D2 Series**

**Two-wire Interface (TWIHS)**



## **Bit 16 – ACMEN** Alternative Command Mode Enable



## **Bit 15 – CLEAR** Bus CLEAR Command



## **Bit 14 – PECRQ** PEC Request



## **Bit 13 – PECDIS** Packet Error Checking Disable



## **Bit 12 – PECEN** Packet Error Checking Enable



## **Bit 11 – SMBDIS** SMBus Mode Disabled



## **Bit 10 – SMBEN** SMBus Mode Enabled



## **Bit 9 – HSDIS** TWIHS High-Speed Mode Disabled



## **Bit 8 – HSEN** TWIHS High-Speed Mode Enabled



#### **Bit 7 – SWRST** Software Reset



## **Bit 6 – QUICK** SMBus Quick Command

## **Two-wire Interface (TWIHS)**



## **Bit 5 – SVDIS** TWIHS Client Mode Disabled



## **Bit 4 – SVEN** TWIHS Client Mode Enabled

Switching from Host to Client mode is only permitted when TXCOMP = 1.



## **Bit 3 – MSDIS** TWIHS Host Mode Disabled



## **Bit 2 – MSEN** TWIHS Host Mode Enabled

Switching from Client to Host mode is only permitted when TXCOMP = 1.



## **Bit 1 – STOP** Send a STOP Condition



## **Bit 0 – START** Send a START Condition

This action is necessary when the TWIHS peripheral needs to read data from a client. When configured in Host mode with a write operation, a frame is sent as soon as the user writes a character in the Transmit Holding Register (TWIHS\_THR).



## <span id="page-1463-0"></span>**45.7.3 TWIHS Host Mode Register**



Reset

## **Bits 22:16 – DADR[6:0]** Device Address

The device address is used to access client devices in Read or Write mode. These bits are only used in Host mode.

#### **Bit 12 – MREAD** Host Read Direction



#### **Bits 9:8 – IADRSZ[1:0]** Internal Device Address Size



## <span id="page-1464-0"></span>**45.7.4 TWIHS Client Mode Register**



This register can only be written if the WPEN bit is cleared in the [TWIHS Write Protection Mode Register](#page-1499-0).



## **Bit 31 – DATAMEN** Data Matching Enable



## **Bit 30 – SADR3EN** Client Address 3 Enable



## **Bit 29 – SADR2EN** Client Address 2 Enable



#### **Bit 28 – SADR1EN** Client Address 1 Enable



## **Bits 22:16 – SADR[6:0]** Client Address

The client device address is used in Client mode in order to be accessed by host devices in Read or Write mode. SADR must be programmed before enabling the Client mode or after a general call. Writes at other times have no effect.

## **Bits 14:8 – MASK[6:0]** Client Address Mask

A mask can be applied on the client device address in Client mode in order to allow multiple address answer. For each bit of the MASK field set to 1, the corresponding SADR bit is masked.

l

If the MASK field value is 0, no mask is applied to the SADR field.

## **Bit 6 – SCLWSDIS** Clock Wait State Disable



## **Bit 3 – SMHH** SMBus Host Header



## **Bit 2 – SMDA** SMBus Default Address



## **Bit 0 – NACKEN** Client Receiver Data Phase NACK enable





## <span id="page-1466-0"></span>**45.7.5 TWIHS Internal Address Register**

**Bits 23:0 – IADR[23:0]** Internal Address 0, 1, 2 or 3 bytes depending on IADRSZ.

## <span id="page-1467-0"></span>**45.7.6 TWIHS Clock Waveform Generator Register**



This register can only be written if the WPEN bit is cleared in the [TWIHS Write Protection Mode Register](#page-1499-0).

TWIHS\_CWGR is used in Host mode only.



## **Bits 28:24 – HOLD[4:0]** TWD Hold Time Versus TWCK Falling

If High-speed mode is selected TWD is internally modified on the TWCK falling edge to meet the I2C specified maximum hold time, else if High-speed mode is not configured TWD is kept unchanged after TWCK falling edge for a period of  $(HOLD + 3) \times t_{peribheral clock}$ .

## **Bit 20 – CKSRC** Transfer Rate Clock Source



## **Bits 18:16 – CKDIV[2:0]** Clock Divider

The CKDIV is used to increase both SCL high and low periods.

## **Bits 15:8 – CHDIV[7:0]** Clock High Divider

The SCL high period is defined as follows: If TWIHS\_FILTR.FILT = 0: If  $CKSRC = 0$  $t_{\text{high}}$  = ((CHDIV × 2<sup>CKDIV</sup>) + 3) ×  $t_{\text{peripheral clock}}$ If CKSRC = 1  $t_{\text{high}}$  = (CHDIV  $\times$  2<sup>CKDIV</sup>)  $\times$   $t_{\text{external clock}}$ If TWIHS\_FILTR.FILT = 1: If  $CKSRC = 0$  $t<sub>high</sub> = ((CHDIV × 2<sup>CKDIV</sup>) + 3 + (THRES + 1)) × t<sub>peripheral clock</sub>$ If  $CKSRC = 1$  $t_{\text{high}}$  = (CHDIV × 2<sup>CKDIV</sup>) ×  $t_{\text{external clock}}$  + ((THRES + 1) ×  $t_{\text{peripheral clock}}$ )

**Bits 7:0 – CLDIV[7:0]** Clock Low Divider The SCL low period is defined as follows: If TWIHS\_FILTR.FILT = 0: If  $CKSRC = 0$  $t_{\text{low}}$  = ((CLDIV × 2<sup>CKDIV</sup>) + 3) ×  $t_{\text{peripheral clock}}$ If  $CKSRC = 1$  $t_{\text{low}}$  = (CLDIV  $\times$  2<sup>CKDIV</sup>)  $\times$   $t_{\text{external clock}}$ If TWIHS\_FILTR.FILT = 1: If  $CKSRC = 0$  $t_{low}$  = ((CLDIV × 2<sup>CKDIV</sup>) + 3 + (THRES + 1)) ×  $t_{peripheral clock}$ If  $CKSRC = 1$  $t_{\text{low}}$  = ((CLDIV × 2<sup>CKDIV</sup>) ×  $t_{\text{external clock}}$ ) + ((THRES + 1) ×  $t_{\text{peripheral clock}}$ )

## <span id="page-1469-0"></span>**45.7.7 TWIHS Status Register**





## **Bit 25 – SDA** SDA Line Value



## **Bit 24 – SCL** SCL Line Value



**Bit 23 – LOCK** TWIHS Lock due to Frame Errors (cleared by writing a one to bit LOCKCLR in TWIHS\_CR)



## **Bit 21 – SMBHHM** SMBus Host Header Address Match (cleared on read)



## **Bit 20 – SMBDAM** SMBus Default Address Match (cleared on read)



## **Bit 19 – PECERR** PEC Error (cleared on read)



## **Two-wire Interface (TWIHS)**

**Value Description**<br>1 **An SMBus P** 

An SMBus PEC error occurred since the last read of TWIHS\_SR.

## **Bit 18 – TOUT** Timeout Error (cleared on read)



#### **Bit 16 – MCACK** Host Code Acknowledge (cleared on read)



## **Bit 11 – EOSACC** End Of Client Access (cleared on read)

This bit is used in Client mode only.

EOSACC behavior can be seen in [Repeated Start and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start](#page-1438-0) [and Reversal from Write Mode to Read Mode](#page-1438-0).



## **Bit 10 – SCLWS** Clock Wait State

This bit is used in Client mode only.

SCLWS behavior can be seen in the figures, [Clock Stretching in Read Mode](#page-1437-0) and [Clock Stretching in Write Mode.](#page-1437-0)



## **Bit 9 – ARBLST** Arbitration Lost (cleared on read)



## **Bit 8 – NACK** Not Acknowledged (cleared on read)

• NACK used in Host mode:

0: Each data byte has been correctly received by the far-end side TWIHS client component.

1: A data or address byte has not been acknowledged by the client component. Set at the same time as TXCOMP.

NACK used in Client Read mode:

0: Each data byte has been correctly received by the host.

1: In Read mode, a data byte has not been acknowledged by the host. When NACK is set, the user must not fill TWIHS\_THR even if TXRDY is set, because it means that the host stops the data transfer or re-initiate it. **Note:**  In Client Write mode, all data are acknowledged by the TWIHS.

## **Bit 7 – UNRE** Underrun Error (cleared on read)

This bit is used only if clock stretching is disabled.



## **Bit 6 – OVRE** Overrun Error (cleared on read)

This bit is used only if clock stretching is disabled.

## **Two-wire Interface (TWIHS)**



**Bit 5 – GACC** General Call Access (cleared on read)

This bit is used in Client mode only.

GACC behavior can be seen in [Host Performs a General Call](#page-1436-0).



## **Bit 4 – SVACC** Client Access

This bit is used in Client mode only.

SVACC behavior can be seen in [Read Access Ordered by a Host](#page-1435-0), [Clock Stretching in Read Mode](#page-1437-0), [Repeated Start](#page-1438-0) [and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start and Reversal from Write Mode to Read Mode](#page-1438-0).



## **Bit 3 – SVREAD** Client Read

This bit is used in Client mode only. When SVACC is low (no client access has been detected) SVREAD is irrelevant. SVREAD behavior can be seen in [Read Access Ordered by a Host](#page-1435-0), [Clock Stretching in Read Mode](#page-1437-0), [Repeated Start](#page-1438-0) [and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start and Reversal from Write Mode to Read Mode](#page-1438-0).



**Bit 2 – TXRDY** Transmit Holding Register Ready (cleared by writing TWIHS\_THR)

• TXRDY used in Host mode:

0: The transmit holding register has not been transferred into the internal shifter. Set to 0 when writing into TWIHS\_THR.

1: As soon as a data byte is transferred from TWIHS\_THR to internal shifter or if a NACK error is detected, TXRDY is set at the same time as TXCOMP and NACK. TXRDY is also set when MSEN is set (enables TWIHS).

TXRDY behavior in Host mode can be seen in [Host Write with One Data Byte,](#page-1410-0) [Host Write with Multiple Data Bytes](#page-1410-0) and [Host Write with One-Byte Internal Address and Multiple Data Bytes](#page-1410-0).

• TXRDY used in Client mode:

0: As soon as data is written in the TWIHS THR, until this data has been transmitted and acknowledged (ACK or NACK).

1: Indicates that the TWIHS\_THR is empty and that data has been transmitted and acknowledged.

If TXRDY is high and if a NACK has been detected, the transmission is stopped. Thus when TRDY = NACK = 1, the user must not fill TWIHS THR to avoid losing it.

TXRDY behavior in Client mode can be seen in [Read Access Ordered by a Host,](#page-1435-0) [Clock Stretching in Read Mode,](#page-1437-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start and Reversal from Write Mode to](#page-1438-0) [Read Mode.](#page-1438-0)

**Bit 1 – RXRDY** Receive Holding Register Ready (cleared by reading TWIHS RHR)

RXRDY behavior in Host mode can be seen in [Host Read with One Data Byte,](#page-1411-0) [Host Read with Multiple Data Bytes](#page-1411-0) and [Host Read Clock Stretching with Multiple Data Bytes.](#page-1412-0)

RXRDY behavior in Client mode can be seen in [Write Access Ordered by a Host,](#page-1436-0) [Clock Stretching in Write Mode](#page-1437-0), [Repeated Start and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start and Reversal from Write Mode to](#page-1438-0) [Read Mode.](#page-1438-0)



**Bit 0 – TXCOMP** Transmission Completed (cleared by writing TWIHS\_THR)

• TXCOMP used in Host mode:

0: During the length of the current frame.

1: When both holding register and internal shifter are empty and STOP condition has been sent.

TXCOMP behavior in Host mode can be seen in [Host Write with One-Byte Internal Address and Multiple Data Bytes](#page-1410-0) and in [Host Read with Multiple Data Bytes](#page-1411-0).

• TXCOMP used in Client mode:

0: As soon as a START is detected.

1: After a STOP or a REPEATED START + an address different from SADR is detected.

TXCOMP behavior in Client mode can be seen in [Clock Stretching in Read Mode,](#page-1437-0) [Clock Stretching in Write Mode,](#page-1437-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start and Reversal from Write Mode to](#page-1438-0) [Read Mode.](#page-1438-0)

## <span id="page-1473-0"></span>**45.7.8 TWIHS Status Register (FIFO\_ENABLED)**



This configuration is relevant only if TWIHS\_CR.FIFOEN = '1'.



## **Bit 25 – SDA** SDA Line Value



## **Bit 24 – SCL** SCL Line Value



## **Bit 23 – TXFLOCK** Transmit FIFO Lock



## **Bit 21 – SMBHHM** SMBus Host Header Address Match (cleared on read)



#### **Bit 20 – SMBDAM** SMBus Default Address Match (cleared on read)



**Bit 19 – PECERR** PEC Error (cleared on read)

## **Two-wire Interface (TWIHS)**



## **Bit 18 – TOUT** Timeout Error (cleared on read)



## **Bit 16 – MCACK** Host Code Acknowledge (cleared on read)

• MACK used in Client mode:



## **Bit 11 – EOSACC** End Of Client Access (cleared on read)

This bit is used in Client mode only.

EOSACC behavior can be seen in [Repeated Start and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start](#page-1438-0) [and Reversal from Write Mode to Read Mode](#page-1438-0).



## **Bit 10 – SCLWS** Clock Wait State

This bit is used in Client mode only.

SCLWS behavior can be seen in [Clock Stretching in Read Mode](#page-1437-0) and [Clock Stretching in Write Mode.](#page-1437-0)



## **Bit 9 – ARBLST** Arbitration Lost (cleared on read)



## **Bit 8 – NACK** Not Acknowledged (cleared on read)

**Note:**  In Client Write mode, all data are acknowledged by the TWIHS.

- NACK used in Host mode:
- 0: Each data byte has been correctly received by the far-end side TWIHS client component.

1: A data or address byte has not been acknowledged by the client component. Set at the same time as TXCOMP.

- NACK used in Client Read mode:
- 0: Each data byte has been correctly received by the host.

1: In Read mode, a data byte has not been acknowledged by the host. When NACK is set, the user must not fill TWIHS\_THR even if TXRDY is set, because it means that the host stops the data transfer or re-initiates it.

## **Bit 7 – UNRE** Underrun Error (cleared on read)

This bit is used only if clock stretching is disabled.



## **Bit 6 – OVRE** Overrun Error (cleared on read)

This bit is used only if clock stretching is disabled.



**Bit 5 – GACC** General Call Access (cleared on read)

This bit is used in Client mode only.

GACC behavior can be seen in [Host Performs a General Call](#page-1436-0).



## **Bit 4 – SVACC** Client Access

This bit is used in Client mode only.

SVACC behavior can be seen in [Read Access Ordered by a Host](#page-1435-0), [Write Access Ordered by a Host,](#page-1436-0) [Repeated Start](#page-1438-0) [and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start and Reversal from Write Mode to Read Mode](#page-1438-0).



## **Bit 3 – SVREAD** Client Read

This bit is used in Client mode only. When SVACC is low (no client access has been detected) SVREAD is irrelevant. SVREAD behavior can be seen in [Read Access Ordered by a Host](#page-1435-0), [Write Access Ordered by a Host](#page-1436-0), [Repeated Start](#page-1438-0) [and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start and Reversal from Write Mode to Read Mode](#page-1438-0).



## **Bit 2 – TXRDY** Transmit Holding Register Ready (cleared by writing TWIHS THR)

• TXRDY used in Host mode:

TXRDY behavior in Host mode can be seen in [Host Write with One Data Byte,](#page-1410-0) [Host Write with Multiple Data Bytes](#page-1410-0) and [Host Write with One-Byte Internal Address and Multiple Data Bytes](#page-1410-0).

• TXRDY used in Client mode:

If TXRDY is high and if a NACK has been detected, the transmission is stopped. Thus when TRDY = NACK = 1, the user must not fill TWIHS\_THR to avoid losing it.

TXRDY behavior in Client mode can be seen in [Read Access Ordered by a Host,](#page-1435-0) [Clock Stretching in Read Mode,](#page-1437-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start and Reversal from Write Mode to](#page-1438-0) [Read Mode.](#page-1438-0)


#### **Bit 1 - RXRDY** Receive Holding Register Ready (cleared by reading TWIHS\_RHR)

RXRDY behavior in Host mode can be seen in [Host Read with One Data Byte,](#page-1411-0) [Host Read with Multiple Data Bytes](#page-1411-0) and [Host Read Clock Stretching with Multiple Data Bytes.](#page-1412-0)

RXRDY behavior in Client mode can be seen in [Write Access Ordered by a Host,](#page-1436-0) [Clock Stretching in Write Mode](#page-1437-0), [Repeated Start and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start and Reversal from Write Mode to](#page-1438-0) [Read Mode.](#page-1438-0)



**Bit 0 – TXCOMP** Transmission Completed (cleared by writing TWIHS\_THR)

• TXCOMP used in Host mode:

0: During the length of the current frame.

1: When both holding register and internal shifter are empty and STOP condition has been sent.

TXCOMP behavior in Host mode can be seen in [Host Write with One-Byte Internal Address and Multiple Data Bytes](#page-1410-0) and in [Host Read with Multiple Data Bytes](#page-1411-0).

• TXCOMP used in Client mode:

0: As soon as a START is detected.

1: After a STOP or a REPEATED START + an address different from SADR is detected.

TXCOMP behavior in Client mode can be seen in [Clock Stretching in Read Mode,](#page-1437-0) [Clock Stretching in Write Mode,](#page-1437-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1438-0) and [Repeated Start and Reversal from Write Mode to](#page-1438-0) [Read Mode.](#page-1438-0)

#### **45.7.9 TWIHS SMBus Timing Register**



This register can only be written if the WPEN bit is cleared in the [TWIHS Write Protection Mode Register](#page-1499-0).



#### **Bits 31:24 – THMAX[7:0]** Clock High Maximum Cycles

Clock cycles in clock high maximum count. Prescaled by PRESC. Used for bus free detection. Used to time THIGH:MAX.

#### **Bits 23:16 – TLOWM[7:0]** TWI Bus Clock Stretch Maximum Cycles



#### **Bits 15:8 – TLOWS[7:0]** Client Clock Stretch Maximum Cycles



#### **Bits 3:0 – PRESC[3:0]** SMBus Clock Prescaler

Used to specify how to prescale the TLOWS, TLOWM and THMAX counters in SMBTR. Counters are prescaled according to the following formula:

 $f_{\text{Prescaled}} = \frac{f_{\text{peripheral clock}}}{2(F_{\text{RESC}} + 1)}$  $2^{(PRESC + 1)}$ 



#### **45.7.10 TWIHS Alternative Command Register**



#### **Bit 24 – NDIR** Next Transfer Direction



#### **Bits 23:16 – NDATAL[7:0]** Next Data Length



#### **Bit 9 – PEC** PEC Request (SMBus Mode only)



### **Bit 8 – DIR** Transfer Direction



#### **Bits 7:0 – DATAL[7:0]** Data Length



# **SAMA5D2 Series**

**Two-wire Interface (TWIHS)**



### **45.7.11 TWIHS Filter Register**



TWIHS digital input filtering follows a majority decision based on three samples from SDA/SCL lines at peripheral clock frequency.



#### **Bits 10:8 – THRES[2:0]** Digital Filter Threshold



#### **Bit 2 – PADFCFG** PAD Filter Config

See the electrical characteristics section for filter configuration details.

#### **Bit 1 – PADFEN** PAD Filter Enable



#### **Bit 0 – FILT** RX Digital Filter



#### **45.7.12 TWIHS Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



**Bit 21 – SMBHHM** SMBus Host Header Address Match Interrupt Enable

**Bit 20 – SMBDAM** SMBus Default Address Match Interrupt Enable

- **Bit 19 PECERR** PEC Error Interrupt Enable
- **Bit 18 TOUT** Timeout Error Interrupt Enable
- **Bit 16 MCACK** Host Code Acknowledge Interrupt Enable
- **Bit 11 EOSACC** End Of Client Access Interrupt Enable
- **Bit 10 SCL\_WS** Clock Wait State Interrupt Enable
- **Bit 9 ARBLST** Arbitration Lost Interrupt Enable
- **Bit 8 NACK** Not Acknowledge Interrupt Enable
- **Bit 7 UNRE** Underrun Error Interrupt Enable
- **Bit 6 OVRE** Overrun Error Interrupt Enable
- **Bit 5 GACC** General Call Access Interrupt Enable
- **Bit 4 SVACC** Client Access Interrupt Enable
- **Bit 2 TXRDY** Transmit Holding Register Ready Interrupt Enable
- **Bit 1 RXRDY** Receive Holding Register Ready Interrupt Enable
- **Bit 0 TXCOMP** Transmission Completed Interrupt Enable

#### **45.7.13 TWIHS Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.



**Bit 21 – SMBHHM** SMBus Host Header Address Match Interrupt Disable

**Bit 20 – SMBDAM** SMBus Default Address Match Interrupt Disable

- **Bit 19 PECERR** PEC Error Interrupt Disable
- **Bit 18 TOUT** Timeout Error Interrupt Disable
- **Bit 16 MCACK** Host Code Acknowledge Interrupt Disable
- **Bit 11 EOSACC** End Of Client Access Interrupt Disable
- **Bit 10 SCL\_WS** Clock Wait State Interrupt Disable
- **Bit 9 ARBLST** Arbitration Lost Interrupt Disable
- **Bit 8 NACK** Not Acknowledge Interrupt Disable
- **Bit 7 UNRE** Underrun Error Interrupt Disable
- **Bit 6 OVRE** Overrun Error Interrupt Disable
- **Bit 5 GACC** General Call Access Interrupt Disable
- **Bit 4 SVACC** Client Access Interrupt Disable
- **Bit 2 TXRDY** Transmit Holding Register Ready Interrupt Disable
- **Bit 1 RXRDY** Receive Holding Register Ready Interrupt Disable
- **Bit 0 TXCOMP** Transmission Completed Interrupt Disable

#### **45.7.14 TWIHS Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

- 0: The corresponding interrupt is disabled.
- 1: The corresponding interrupt is enabled.



**Bit 21 – SMBHHM** SMBus Host Header Address Match Interrupt Mask

**Bit 20 – SMBDAM** SMBus Default Address Match Interrupt Mask

- **Bit 19 PECERR** PEC Error Interrupt Mask
- **Bit 18 TOUT** Timeout Error Interrupt Mask
- **Bit 16 MCACK** Host Code Acknowledge Interrupt Mask
- **Bit 11 EOSACC** End Of Client Access Interrupt Mask
- **Bit 10 SCL\_WS** Clock Wait State Interrupt Mask
- **Bit 9 ARBLST** Arbitration Lost Interrupt Mask
- **Bit 8 NACK** Not Acknowledge Interrupt Mask
- **Bit 7 UNRE** Underrun Error Interrupt Mask
- **Bit 6 OVRE** Overrun Error Interrupt Mask
- **Bit 5 GACC** General Call Access Interrupt Mask
- **Bit 4 SVACC** Client Access Interrupt Mask
- **Bit 2 TXRDY** Transmit Holding Register Ready Interrupt Mask
- **Bit 1 RXRDY** Receive Holding Register Ready Interrupt Mask
- **Bit 0 TXCOMP** Transmission Completed Interrupt Mask



# **45.7.15 TWIHS Receive Holding Register**

**Bits 7:0 – RXDATA[7:0]** Host or Client Receive Holding Data

### **45.7.16 TWIHS Receive Holding Register (FIFO Enabled)**

**Name:**  TWIHS\_RHR (FIFO\_ENABLED) **Offset:**  0x30 **Reset:**  0x00000000 **Property:**  Read-only

If FIFO is enabled (FIFOEN bit in TWIHS\_CR), refer to [45.6.6.8. Multiple Data Mode](#page-1451-0) for details.



**Bits 31:24 – RXDATA3[7:0]** Host or Client Receive Holding Data 3

**Bits 23:16 – RXDATA2[7:0]** Host or Client Receive Holding Data 2

**Bits 15:8 – RXDATA1[7:0]** Host or Client Receive Holding Data 1

**Bits 7:0 – RXDATA0[7:0]** Host or Client Receive Holding Data 0

#### **45.7.17 TWIHS SleepWalking Matching Register**



This register can only be written if the WPEN bit is cleared in the [TWIHS Write Protection Mode Register](#page-1499-0).



#### **Bits 31:24 – DATAM[7:0]** Data Match

The TWIHS module extends the SleepWalking matching process to the first received data, comparing it with DATAM if DATAMEN bit is enabled.

#### **Bits 22:16 – SADR3[6:0]** Client Address 3

Client address 3. The TWIHS module matches on this additional address if the bit SADR3EN is enabled.

#### **Bits 14:8 – SADR2[6:0]** Client Address 2

Client address 2. The TWIHS module matches on this additional address if the bit SADR2EN is enabled.

#### **Bits 6:0 – SADR1[6:0]** Client Address 1

Client address 1. The TWIHS module matches on this additional address if the bit SADR1EN is enabled.



# **45.7.18 TWIHS Transmit Holding Register**

**Bits 7:0 – TXDATA[7:0]** Host or Client Transmit Holding Data

### **45.7.19 TWIHS Transmit Holding Register (FIFO Enabled)**

**Name:**  TWIHS\_THR (FIFO\_ENABLED) **Offset:**  0x34 **Reset:**  0x00000000 **Property:**  Write-only

If FIFO is enabled (FIFOEN bit in TWIHS\_CR), refer to [45.6.6.8. Multiple Data Mode](#page-1451-0) for details.



**Bits 31:24 – TXDATA3[7:0]** Host or Client Transmit Holding Data 3

**Bits 23:16 – TXDATA2[7:0]** Host or Client Transmit Holding Data 2

**Bits 15:8 – TXDATA1[7:0]** Host or Client Transmit Holding Data 1

**Bits 7:0 – TXDATA0[7:0]** Host or Client Transmit Holding Data 02

#### **45.7.20 TWIHS FIFO Mode Register**



This registers reads "0" if the FIFO is disabled (see [TWI\\_CR](#page-1457-0) to enable/disable the internal FIFO).





#### **Bits 29:24 – RXFTHRES[5:0]** Receive FIFO Threshold



#### **Bits 21:16 – TXFTHRES[5:0]** Transmit FIFO Threshold



#### **Bits 5:4 – RXRDYM[1:0]** Receiver Ready Mode

If FIFOs are enabled, the RXRDY flag (in TWIHS\_SR) behaves as follows.



#### **Bits 1:0 – TXRDYM[1:0]** Transmitter Ready Mode

If FIFOs are enabled, the TXRDY flag (in TWIHS\_SR) behaves as follows.



# **45.7.21 TWIHS FIFO Level Register**



This registers reads "0" if the FIFO is disabled (see [TWI\\_CR](#page-1457-0) to enable/disable the internal FIFO).



### **Bits 21:16 – RXFL[5:0]** Receive FIFO Level



#### **Bits 5:0 – TXFL[5:0]** Transmit FIFO Level



#### **45.7.22 TWIHS FIFO Status Register**



This registers reads "0" if the FIFO is disabled (see [TWI\\_CR](#page-1457-0) to enable/disable the internal FIFO).



Access R R R R R R R R

#### **Bit 7 – RXFPTEF** Receive FIFO Pointer Error Flag

See [45.6.6.10. FIFO Pointer Error](#page-1451-0) for details.



Reset 0 0 0 0 0 0 0 0

#### **Bit 6 – TXFPTEF** Transmit FIFO Pointer Error Flag

See [45.6.6.10. FIFO Pointer Error](#page-1451-0) for details.



#### **Bit 5 - RXFTHF** Receive FIFO Threshold Flag



#### **Bit 4 – RXFFF** Receive FIFO Full Flag



#### **Bit 3 – RXFEF** Receive FIFO Empty Flag



# **Two-wire Interface (TWIHS)**

#### **Bit 2 – TXFTHF** Transmit FIFO Threshold Flag (cleared on read)



#### **Bit 1 – TXFFF** Transmit FIFO Full Flag (cleared on read)



#### **Bit 0 – TXFEF** Transmit FIFO Empty Flag (cleared on read)



#### **45.7.23 TWIHS FIFO Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



**Bit 7 – RXFPTEF** RXFPTEF Interrupt Enable

**Bit 6 – TXFPTEF** TXFPTEF Interrupt Enable

**Bit 5 – RXFTHF** RXFTHF Interrupt Enable

**Bit 4 – RXFFF** RXFFF Interrupt Enable

**Bit 3 – RXFEF** RXFEF Interrupt Enable

**Bit 2 – TXFTHF** TXFTHF Interrupt Enable

**Bit 1 – TXFFF** TXFFF Interrupt Enable

**Bit 0 – TXFEF** TXFEF Interrupt Enable

# **Name:** TWIHS\_FIDR<br>Offset: 0x68 **Offset: Reset:**  – **Property:**  Write-only The following configuration values are valid for all listed bit names of this register: 0: No effect. 1: Disables the corresponding interrupt. Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 RXFPTEF | TXFPTEF | RXFTHF | RXFFF | RXFEF | TXFTHF | TXFFF | TXFEF Access W W W W W W W W Reset – – – – – – – – – – – – – – – – – **Bit 7 – RXFPTEF** RXFPTEF Interrupt Disable **Bit 6 – TXFPTEF** TXFPTEF Interrupt Disable **Bit 5 – RXFTHF** RXFTHF Interrupt Disable **Bit 4 – RXFFF** RXFFF Interrupt Disable **Bit 3 – RXFEF** RXFEF Interrupt Disable **Bit 2 – TXFTHF** TXFTHF Interrupt Disable **Bit 1 – TXFFF** TXFFF Interrupt Disable

**Bit 0 – TXFEF** TXFEF Interrupt Disable

**45.7.24 TWIHS FIFO Interrupt Disable Register**

#### **45.7.25 TWIHS FIFO Interrupt Mask Register**



This registers reads "0" if the FIFO is disabled (see [TWI\\_CR](#page-1457-0) to enable/disable the internal FIFO).

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.



#### **Bit 7 – RXFPTEF** RXFPTEF Interrupt Mask

**Bit 6 – TXFPTEF** TXFPTEF Interrupt Mask

**Bit 5 – RXFTHF** RXFTHF Interrupt Mask

**Bit 4 – RXFFF** RXFFF Interrupt Mask

**Bit 3 – RXFEF** RXFEF Interrupt Mask

**Bit 2 – TXFTHF** TXFTHF Interrupt Mask

**Bit 1 – TXFFF** TXFFF Interrupt Mask

**Bit 0 – TXFEF** TXFEF Interrupt Mask

# <span id="page-1499-0"></span>**45.7.26 TWIHS Write Protection Mode Register**





#### **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable

See [Register Write Protection](#page-1452-0) for the list of registers that can be write-protected.



# **45.7.27 TWIHS Write Protection Status Register**





**Bits 31:8 – WPVSRC[23:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





# **46. Flexible Serial Communication Controller (FLEXCOM)**

# **46.1 Description**

The Flexible Serial Communication Controller (FLEXCOM) offers several serial communication protocols that are managed by the three submodules USART, SPI, and TWI (I2C).

The Universal Synchronous Asynchronous Receiver Transceiver (USART) provides one full-duplex universal synchronous asynchronous serial link. Data frame format is widely programmable (data length, parity, number of stop bits) to support a maximum of standards. The receiver implements parity error, framing error and overrun error detection. The receiver timeout enables handling variable-length frames and the transmitter timeguard facilitates communications with slow remote devices. Multidrop communications are also supported through address bit handling in reception and transmission.

The USART features three test modes: Remote Loopback, Local Loopback and Automatic Echo.

The USART supports specific operating modes providing interfaces on RS485, LIN, and SPI, with ISO7816 T = 0 or T = 1 smart card slots, and infrared transceivers. The hardware handshaking feature enables an out-of-band flow control by automatic management of the pins RTS and CTS.

The USART supports the connection to the DMA Controller, which enables data transfers to the transmitter and from the receiver. The DMAC provides chained buffer management without any intervention of the processor.

The Serial Peripheral Interface (SPI) circuit is a synchronous serial data link that provides communication with external devices in Host or Client mode. It also enables communication between processors if an external processor is connected to the system.

The Serial Peripheral Interface is essentially a shift register that serially transmits data bits to other SPIs. During a data transfer, one SPI system acts as the "host" which controls the data flow, while the other devices act as "clients" which have data shifted into and out by the host. Different CPUs can take turn being hosts (multiple host protocol, contrary to single host protocol where one CPU is always the host while all of the others are always clients). One host can simultaneously shift data into multiple clients. However, only one client can drive its output to write data back to the host at any given time.

A client device is selected when the host asserts its NSS signal. If multiple client devices exist, the host generates a separate client select signal for each client (NPCS).

The SPI system consists of two data lines and two control lines:

- Host Out Client In (MOSI)—This data line supplies the output data from the host shifted into the input(s) of the client(s).
- Host In Client Out (MISO)—This data line supplies the output data from a client to the input of the host. There may be no more than one client transmitting data during any particular transfer.
- Serial Clock (SPCK)—This control line is driven by the host and regulates the flow of the data bits. The host can transmit data at a variety of baud rates; there is one SPCK pulse for each bit that is transmitted.
- Client Select (NSS)—This control line allows clients to be turned on and off by hardware.

The Two-wire Interface (TWI) interconnects components on a unique two-wire bus, made up of one clock line and one data line based on a byte-oriented transfer format. It can be used with any Two-wire Interface bus Serial EEPROM and I2C-compatible devices, such as a Real-Time Clock (RTC), Dot Matrix/Graphic LCD Controller and temperature sensor. The TWI is programmable as a host or a client with sequential or single-byte access. Multiple host capability is supported.

Arbitration of the bus is performed internally and puts the TWI in Client mode automatically if the bus arbitration is lost.

A configurable baud rate generator permits the output data rate to be adapted to a wide range of core clock frequencies.

The following table lists the compatibility level of any TWI in Host mode and a full I2C compatible device.

#### <span id="page-1502-0"></span>**Table 46-1. TWI Compatibility with I2C Standard**



#### **Note:**

1. 10-bit support in Host mode only.

# **46.2 Embedded Characteristics**

#### **46.2.1 USART/UART Characteristics**

- 32-data Transmit and Receive FIFOs
- Programmable Baud Rate Generator
- Baud Rate can be Independent of the Processor/Peripheral Clock
- Comparison Function on Received Character
- 5-bit to 9-bit Full-duplex Synchronous or Asynchronous Serial Communications
	- 1, 1.5 or 2 stop bits in Asynchronous mode or 1 or 2 stop bits in Synchronous mode
	- Parity generation and error detection
	- Framing error detection, overrun error detection
	- Digital filter on receive line
	- MSB- or LSB-first
	- Optional break generation and detection
	- By 8 or by 16 oversampling receiver frequency
	- Optional hardware handshaking RTS-CTS
	- Receiver timeout and transmitter timeguard
	- Optional Multidrop mode with address generation and detection
- RS485 with Driver Control Signal
- ISO7816,  $T = 0$  or  $T = 1$  Protocols for Interfacing with Smart Cards
	- NACK handling, error counter with repetition and iteration limit
- IrDA Modulation and Demodulation
	- Communication at up to 115.2 kbit/s
- SPI Mode
	- Host or client
	- Serial clock programmable phase and polarity
	- $-$  SPI Serial Clock (SCK) frequency up to  $f<sub>peribheral clock</sub>/6$
- LIN Mode
	- Compliant with LIN 1.3 and LIN 2.0 specifications
- Host or client
- Processing of frames with up to 256 data bytes
- Response data length can be configurable or defined automatically by the identifier
- Self-synchronization in client node configuration
- Automatic processing and verification of the "synch break" and the "synch field"
- "Synch break" detection even when partially superimposed with a data byte
- Automatic identifier parity calculation/sending and verification
- Parity sending and verification can be disabled
- Automatic checksum calculation/sending and verification
- Checksum sending and verification can be disabled
- Support both "classic" and "enhanced" checksum types
- Full LIN error checking and reporting
- Frame Slot mode: host allocates slots to the scheduled frames automatically
- Generation of the wakeup signal
- Test Modes
	- Remote Loopback, Local Loopback, Automatic Echo
- Supports Connection of:
	- Two DMA Controller (DMAC) channels
	- Offers buffer transfer without processor intervention
- Functional Safety: Protection, Monitors and Reports
	- Register Write protection
	- Reports any write-protected access

#### **46.2.2 SPI Characteristics**

- 32-data Transmit and Receive FIFOs
- Host or Client Serial Peripheral Bus Interface
	- 8-bit to 16-bit programmable data length per chip select
	- Programmable phase and polarity per chip select
	- Programmable transfer delay between consecutive transfers and delay before SPI clock per chip select
	- Programmable delay between chip selects
- Selectable Mode Fault Detection
- Host Mode Can Drive SPCK up to Peripheral Clock
- Host Mode Bit Rate Can Be Independent of the Processor/Peripheral Clock
- Client Mode Operates on SPCK, Asynchronously with Core and Bus Clock
- Two Chip Selects with External Decoder Support Allow Communication with up to 3 Peripherals
- Communication with Serial External Devices Supported
	- Serial memories, such as DataFlash and 3-wire EEPROMs
	- Serial peripherals, such as ADCs, DACs, LCD controllers, CAN controllers and sensors
	- External coprocessors
- Connection to DMA Channels Optimizes Data Transfers
	- One channel for the receiver
	- One channel for the transmitter
	- Functional Safety: Protection, Monitors and Reports
		- Register Write protection
		- Reports any write-protected access

#### **46.2.3 TWI/SMBus Characteristics**

- 16-byte Transmit and Receive FIFOs
- Bit Rate can be Independent of the Processor/Peripheral Clock
- SMBus Support
- Compatible with  $1^2C$  Compatible Devices<sup>(1)</sup>
- One, Two or Three Bytes for Client Address
- Sequential Read/Write Operations
- General Call Supported in Client Mode
	- Connection to DMA Controller Channels Optimizes Data Transfers
		- One channel for the receiver
		- One channel for the transmitter
- Functional Safety: Protection, Monitors and Reports
	- Register Write protection
	- Reports any write-protected access
- **Note:** 
	- 1. See table [TWI Compatibility with I2C Standard](#page-1502-0) for further details.

# **46.3 Block Diagram**

#### **Figure 46-1. FLEXCOM Block Diagram**



# **46.4 I/O Lines Description**

**Table 46-2. I/O Lines Description**





# **46.5 Product Dependencies**

#### **46.5.1 I/O Lines**

The pins used for interfacing the FLEXCOM are multiplexed with the PIO lines. The programmer must first program the PIO controller to assign the desired FLEXCOM pins to their peripheral function. If I/O lines of the FLEXCOM are not used by the application, they can be used for other purposes by the PIO Controller.

#### **46.5.2 Power Management**

The peripheral clock is not continuously provided to the FLEXCOM. The programmer must first enable the FLEXCOM Clock in the Power Management Controller (PMC) before using the USART or SPI or TWI.

To enable asynchronous partial wakeup for the FLEXCOM, the PMC must be configured first. The FLEXCOM peripheral clock can be automatically provided depending on the instructions (requests) provided by the FLEXCOM to the PMC.

#### **46.5.3 Interrupt Sources**

The FLEXCOM interrupt line is connected on one of the internal sources of the Interrupt Controller. Using the FLEXCOM interrupt requires the Interrupt Controller to be programmed first.

#### **46.6 Register Accesses**

Register accesses support 8-bit, 16-bit and 32-bit access, allowing, for example, an 8-bit part of a 32-bit register to be written in one access. To do so, the access must be done with the right size at the right address.

8-bit, 16-bit and 32-bit accesses are supported for register accesses. However, a field in a register cannot be partially written (e.g., if a field is bigger than 8 bits, the whole field must be written).

This feature avoids a read-modify-write process if only a small part of the register is to be modified.

# **46.7 USART Functional Description**

#### **46.7.1 Baud Rate Generator**

The baud rate generator provides the bit period clock named "baud rate clock" to both the receiver and the transmitter.

Configuring the USCLKS field in FLEX\_US\_MR selects the baud rate generator clock from one of the following sources:

- the peripheral clock
- a division of the peripheral clock, the divider being product dependent, but generally set to 8
- a fully programmable generic clock (GCLK) provided by PMC and independent of processor/peripheral clock
- the external clock, available on the SCK pin

The baud rate generator is based upon a 16-bit divider, which is programmed with the CD field of the Baud Rate Generator register (FLEX\_US\_BRGR). If a zero is written to CD, the baud rate generator does not generate any clock. If a one is written to CD, the divider is bypassed and becomes inactive.

If the external SCK clock is selected, the duration of the low and high levels of the signal provided on the SCK pin must be longer than a peripheral clock period. The frequency of the signal provided on SCK must be at least three times lower than peripheral clock in USART mode (field USART\_MODE differs from 0xE or 0xF) or six times lower in SPI mode (field USART\_MODE equals 0xE or 0xF).

If GCLK is selected, the baud rate is independent of the processor/peripheral clock and thus processor/peripheral clock frequency can be changed without affecting the USART transfer. The GCLK frequency must be at least three times lower than peripheral clock frequency.

If GCLK is selected (USCLKS = 2) and the SCK pin is driven (CLKO = 1), the CD field must be greater than 1.



#### **Figure 46-2. Baud Rate Generator**

#### **46.7.1.1 Baud Rate in Asynchronous Mode**

If the USART is programmed to operate in Asynchronous mode, the selected clock is first divided by CD, which is field-programmed in FLEX\_US\_BRGR. The resulting clock is provided to the receiver as a sampling clock and then divided by 16 or 8, depending on the programming of FLEX US MR.OVER.

If OVER is set, the receiver sampling is eight times higher than the baud rate clock. If OVER is cleared, the sampling is performed at 16 times the baud rate clock.

The baud rate is calculated as per the following formula:

Baud rate  $=$  Selected Clock  $(8(2 - OVER)CD)$ 

This gives a maximum baud rate of peripheral clock divided by 8, assuming that peripheral clock is the highest possible clock and that the OVER bit is set.

#### **46.7.1.1.1 Baud Rate Calculation Example**

The following table shows calculations of CD to obtain a baud rate at 38,400 bit/s for different source clock frequencies. It also shows the actual resulting baud rate and the error.



#### **Table 46-3. Baud Rate Example (OVER = 0)**

# **SAMA5D2 Series Flexible Serial Communication Controller (FLEXCOM)**



The baud rate is calculated with the following formula:

Baud rate =  $MCK / CD \times 16$ 

The baud rate error is calculated with the following formula. It is not recommended to work with an error higher than 5%.

 $\text{Error} = 1 - \left(\frac{\text{Expected Baud Rate}}{\text{Actual Baud Rate}}\right)$ 

#### **46.7.1.2 Fractional Baud Rate in Asynchronous Mode**

The baud rate generator previously defined is subject to the following limitation: the output frequency changes by only integer multiples of the reference frequency. An approach to this problem is to integrate a fractional N clock generator that has a high resolution. The generator architecture is modified to obtain baud rate changes by a fraction of the reference source clock. This fractional part is programmed with the FP field in FLEX\_US\_BRGR. If FP is not 0, the fractional part is activated. The resolution is one eighth of the clock divider. The fractional baud rate is calculated using the following formula:

Baud rate  $=\frac{\text{Selected Clock}}{(\text{QCD}-\text{QMD})}$  $8(2 - OVER)(CD + \frac{FP}{8})$ 

The modified architecture is presented in the following figure.



**AWARNING** When the value of field FP is greater than 0, the SCK (oversampling clock) generates nonconstant duty cycles. The SCK high duration is increased by "selected clock" period from time to time. The duty cycle depends on the value of the CD field.

#### **46.7.1.3 Baud Rate in Synchronous Mode or SPI Mode**

If the USART is programmed to operate in Synchronous mode, the selected clock is simply divided by the CD field in FLEX\_US\_BRGR:

Baud rate  $=$   $\frac{\text{Selected Clock}}{\text{CD}}$ 

In Synchronous mode, if the external clock is selected (USCLKS = 3) and CLKO = 0 (Client mode), the clock is provided directly by the signal on the USART SCK pin. No division is active. The value written in FLEX\_US\_BRGR has no effect. The external clock frequency must be at least three times lower than the system clock. In Synchronous mode host (USCLKS = 0 or 1, CLKO = 1), the receive part limits the SCK maximum frequency to  $f_{peripheral \, clock}/3$  in USART mode, or f<sub>peripheral clock</sub>/6 in SPI mode.

When either the external clock SCK or the internal clock divided (peripheral clock/DIV or GCLK) is selected and if the user has to ensure a 50:50 mark/space ratio on the SCK pin, the value programmed in CD must be even. If the peripheral clock is selected and if the value programmed in CD is odd, the baud rate generator ensures a 50:50 duty cycle on the SCK pin.

#### **46.7.1.4 Baud Rate in ISO 7816 Mode**

The ISO7816 specification defines the bit rate with the following formula:

$$
B = \frac{\text{Di}}{\text{Fi}} \times f
$$

where:

- B is the bit rate
- Di is the bit rate adjustment factor
- Fi is the clock frequency division factor
- f is the ISO7816 clock frequency (Hz)

Di is a binary value encoded on a 4-bit field, named DI, as represented in the following table.

#### **Table 46-4. Binary and Decimal Values for Di**



# **SAMA5D2 Series**

# **Flexible Serial Communication Controller (FLEXCOM)**



Fi is a binary value encoded on a 4-bit field, named FI, as represented in the following table.

#### **Table 46-5. Binary and Decimal Values for Fi**



The following table shows the resulting Fi/Di Ratio, which is the ratio between the ISO7816 clock and the baud rate clock.

| Fi/Di           | 372   | 558   | 744   | 1116  | 1488 | 1806  | 512   | 768  | 1024  | 1536 | 2048  |
|-----------------|-------|-------|-------|-------|------|-------|-------|------|-------|------|-------|
| 1               | 372   | 558   | 744   | 1116  | 1488 | 1860  | 512   | 768  | 1024  | 1536 | 2048  |
| 2               | 186   | 279   | 372   | 558   | 744  | 930   | 256   | 384  | 512   | 768  | 1024  |
| $\overline{4}$  | 93    | 139.5 | 186   | 279   | 372  | 465   | 128   | 192  | 256   | 384  | 512   |
| 8               | 46.5  | 69.75 | 93    | 139.5 | 186  | 232.5 | 64    | 96   | 128   | 192  | 256   |
| 16              | 23.25 | 34.87 | 46.5  | 69.75 | 93   | 116.2 | 32    | 48   | 64    | 96   | 128   |
| 32              | 11.62 | 17.43 | 23.25 | 34.87 | 46.5 | 58.13 | 16    | 24   | 32    | 48   | 64    |
| 12 <sup>°</sup> | 31    | 46.5  | 62    | 93    | 124  | 155   | 42.66 | 64   | 85.33 | 128  | 170.6 |
| 20              | 18.6  | 27.9  | 37.2  | 55.8  | 74.4 | 93    | 25.6  | 38.4 | 51.2  | 76.8 | 102.4 |

**Table 46-6. Possible Values for the Fi/Di Ratio**

If the USART is configured in ISO7816 mode, the clock selected by the USCLKS field in FLEX\_US\_MR is first divided by the value programmed in field CD field in FLEX\_US\_BRGR. The resulting clock can be provided to the SCK pin to feed the smart card clock inputs. This means that FLEX\_US\_MR.CLKO can be set.

This clock is then divided by the value programmed in the FI\_DI\_RATIO field in the FI DI Ratio register (FLEX\_US\_FIDI). This is performed by the Sampling Divider, which performs a division by up to 65535 in ISO7816 mode. The noninteger values of the Fi/Di Ratio are not supported and the user must program the FI\_DI\_RATIO field to a value as close as possible to the expected value.

The FI\_DI\_RATIO field resets to the value 0x174 (372 in decimal) and is the most common divider between the ISO7816 clock and the bit rate (Fi = 372, Di = 1).

The following figure shows the relation between the Elementary Time Unit, corresponding to a bit time, and the ISO 7816 clock.

#### **Figure 46-4. Elementary Time Unit (ETU)**



#### **46.7.2 Receiver and Transmitter Control**

After reset, the receiver is disabled. The user must enable the receiver by setting the RXEN bit in the USART Control register (FLEX\_US\_CR). However, the receiver registers can be programmed before the receiver clock is enabled.

After reset, the transmitter is disabled. The user must enable it by setting the TXEN bit in FLEX\_US\_CR. However, the transmitter registers can be programmed before being enabled.

The receiver and the transmitter can be enabled together or independently.

At any time, the software can perform a reset on the receiver or the transmitter of the USART by setting the corresponding bit, RSTRX and RSTTX respectively, in FLEX\_US\_CR. The software resets clear the status flag and reset internal state machines but the user interface configuration registers hold the value configured prior to software reset. Regardless of what the receiver or the transmitter is performing, the communication is immediately stopped.

The user can also independently disable the receiver or the transmitter by setting RXDIS and TXDIS respectively in FLEX\_US\_CR. If the receiver is disabled during a character reception, the USART waits until the end of reception of the current character, then the reception is stopped. If the transmitter is disabled while it is operating, the USART waits the end of transmission of both the current character and character being stored in the USART Transmit Holding register (FLEX\_US\_THR). If a timeguard is programmed, it is handled normally.

#### **46.7.3 Synchronous and Asynchronous Modes**

#### **46.7.3.1 Transmitter Operations**

The transmitter performs the same in both Synchronous and Asynchronous operating modes (SYNC = 0 or SYNC = 1). One start bit, up to 9 data bits, 1 optional parity bit and up to 2 stop bits are successively shifted out on the TXD pin at each falling edge of the programmed serial clock.

The number of data bits is selected by the CHRL field and the MODE9 bit in FLEX US MR. Nine bits are selected by setting the MODE9 bit regardless of the CHRL field. The parity bit is set according to the PAR field in FLEX\_US\_MR. The even, odd, space, marked or none parity bit can be configured. The MSBF bit in FLEX\_US\_MR configures which data bit is sent first. If written to 1, the most significant bit is sent first. If written to 0, the less significant bit is sent first. The number of stop bits is selected by the NBSTOP field in FLEX US MR. The 1.5 stop bit is supported in Asynchronous mode only.

#### **Figure 46-5. Character Transmit**



The characters are sent by writing in FLEX\_US\_THR. The transmitter reports two status bits in the USART Channel Status register (FLEX\_US\_CSR): TXRDY (Transmitter Ready), which indicates that FLEX\_US\_THR is empty and TXEMPTY, which indicates that all the characters written in FLEX\_US\_THR have been processed. When the current character processing is completed, the last character written in FLEX\_US\_THR is transferred into the shift register of the transmitter and FLEX\_US\_THR is emptied, thus TXRDY rises.

Both TXRDY and TXEMPTY bits are low when the transmitter is disabled. Writing a character in FLEX\_US\_THR while TXRDY is low has no effect and the written character is lost.



#### **46.7.3.2 Manchester Encoder**

When the Manchester encoder is in use, characters transmitted through the USART are encoded based on biphase Manchester II format. To enable this mode, set the FLEX US MR.MAN bit to 1. Depending on polarity configuration, a logic level (zero or one), is transmitted as a coded signal one-to-zero or zero-to-one. Thus, a transition always occurs at the midpoint of each bit time. It consumes more bandwidth than the original NRZ signal (2x) but the receiver has more error control since the expected input must show a change at the center of a bit cell. An example of Manchester encoded sequence is: the byte 0xB1 or 10110001 encodes to 10 01 10 10 01 01 01 10, assuming the default polarity of the encoder. The following figure illustrates this coding scheme.

#### **Figure 46-7. NRZ to Manchester Encoding**



The Manchester encoded character can also be encapsulated by adding both a configurable preamble and a start frame delimiter pattern. Depending on the configuration, the preamble is a training sequence, composed of a predefined pattern with a programmable length from 1 to 15 bit times. If the preamble length is set to 0, the preamble waveform is not generated prior to any character. The preamble pattern is chosen among the following sequences: ALL\_ONE, ALL\_ZERO, ONE\_ZERO or ZERO\_ONE, writing the FLEX\_US\_MAN.TX\_PP field. The TX\_PL field is used to configure the preamble length. The following figure illustrates and defines the valid patterns. To improve flexibility, the encoding scheme can be configured using the FLEX\_US\_MAN.TX\_MPOL bit. If the TX\_MPOL bit is set to zero (default), a logic zero is encoded with a zero-to-one transition and a logic one is encoded with a one-to-zero transition. If the TX\_MPOL bit is set to one, a logic one is encoded with a one-to-zero transition and a logic zero is encoded with a zero-to-one transition.


#### <span id="page-1512-0"></span>**Figure 46-8. Preamble Patterns, Default Polarity Assumed**

8-bit "ONE\_ZERO" Preamble

A start frame delimiter is to be configured using the FLEX\_US\_MR.ONEBIT bit. It consists of a user-defined pattern that indicates the beginning of a valid data. The following figure illustrates these patterns. If the start frame delimiter, also known as the start bit, is one bit, (ONEBIT = 1), a logic zero is Manchester encoded and indicates that a new character is being sent serially on the line. If the start frame delimiter is a synchronization pattern also referred to as sync (ONEBIT = 0), a sequence of three bit times is sent serially on the line to indicate the start of a new character. The sync waveform is in itself an invalid Manchester waveform as the transition occurs at the middle of the second bit time. Two distinct sync patterns are used: the command sync and the data sync. The command sync has a logic one level for one and a half bit times, then a transition to logic zero for the second one and a half bit times. If the FLEX US MR.MODSYNC bit is set to 1, the next character is a command. If it is set to 0, the next character is a data. When direct memory access is used, the MODSYNC bit can be immediately updated with a modified character located in memory. To enable this mode, the FLEX\_US\_MR.VAR\_SYNC bit must be set. In this case, the FLEX\_US\_MR.MODSYNC bit is bypassed and the sync configuration is held in the FLEX\_US\_THR.TXSYNH bit. The USART character format is modified and includes sync information.

#### **Figure 46-9. Start Frame Delimiter**



## **46.7.3.2.1 Drift Compensation**

Drift compensation is available only in 16X Oversampling mode. An hardware recovery system allows a larger clock drift. To enable the hardware system, the bit in the FLEX\_US\_MAN register must be set. If the RXD edge is one 16X clock cycle from the expected edge, this is considered as normal jitter and no corrective actions is taken. If the RXD event is between 4 and 2 clock cycles before the expected edge, then the current period is shortened by one clock cycle. If the RXD event is between 2 and 3 clock cycles after the expected edge, then the current period is lengthened by one clock cycle. These intervals are considered to be drift and so corrective actions are automatically taken.

## **Figure 46-10. Bit Resynchronization**



# **46.7.3.3 Asynchronous Receiver**

If the USART is programmed in Asynchronous operating mode (SYNC = 0), the receiver oversamples the RXD input line. The oversampling is either 16 or 8 times the baud rate clock, depending on the FLEX\_US\_MR.OVER bit.

The receiver samples the RXD line. If the line is sampled during one half of a bit time to 0, a start bit is detected and data, parity and stop bits are successively sampled on the bit rate clock.

If the oversampling is 16 (OVER = 0), a start is detected at the eighth sample to 0. Data bits, parity bit and stop bit are assumed to have a duration corresponding to 16 oversampling clock cycles. If the oversampling is 8 (OVER = 1), a start bit is detected at the fourth sample to 0. Data bits, parity bit and stop bit are assumed to have a duration corresponding to 8 oversampling clock cycles.

The number of data bits, first bit sent and Parity mode are selected by the same fields and bits as the transmitter, i.e., respectively CHRL, MODE9, MSBF and PAR. For the synchronization mechanism only, the number of stop bits has no effect on the receiver as it considers only one stop bit, regardless of the NBSTOP field, so that resynchronization between the receiver and the transmitter can occur. Moreover, as soon as the stop bit is sampled, the receiver starts looking for a new start bit so that resynchronization can also be accomplished when the transmitter is operating with one stop bit.

The following figures illustrate start detection and character reception when USART operates in Asynchronous mode.





## **46.7.3.4 Manchester Decoder**

When the FLEX\_US\_MR.MAN bit is set, the Manchester decoder is enabled. The decoder performs both preamble and start frame delimiter detection. One input line is dedicated to Manchester encoded input data.

An optional preamble sequence can be defined. Its length is user-defined and totally independent of the transmitter side. Use the FLEX US MAN.RX PL field to configure the length of the preamble sequence. If the length is set to 0, no preamble is detected and the function is disabled. In addition, the polarity of the input stream is programmable with the FLEX\_US\_MAN.RX\_MPOL bit. Depending on the desired application, the preamble pattern matching is to be defined via the FLEX\_US\_MAN.RX\_PP field. See figure [Preamble Patterns, Default Polarity Assumed](#page-1512-0) for available preamble patterns.

Unlike preamble, the start frame delimiter is shared between Manchester Encoder and Decoder. So, if ONEBIT bit = 1, only a zero encoded Manchester can be detected as a valid start frame delimiter. If ONEBIT = 0, only a sync pattern is detected as a valid start frame delimiter. Decoder operates by detecting transition on incoming stream. If RXD is sampled during one quarter of a bit time to zero, a start bit is detected. See the following figure. The sample pulse rejection mechanism applies.

The FLEX\_US\_MAN.RXIDLEV bit informs the USART of the receiver line idle state value (receiver line inactive). The user must define RXIDLEV to ensure reliable synchronization. By default, RXIDLEV is set to one (receiver line is at level 1 when there is no activity).

#### **Figure 46-13. Asynchronous Start Bit Detection**



The receiver is activated and starts preamble and frame delimiter detection, sampling the data at one quarter and then three quarters. If a valid preamble pattern or start frame delimiter is detected, the receiver continues decoding with the same synchronization. If the stream does not match a valid pattern or a valid start frame delimiter, the receiver resynchronizes on the next valid edge.The minimum time threshold to estimate the bit value is three quarters of a bit time.

If a valid preamble (if used) followed with a valid start frame delimiter is detected, the incoming stream is decoded into NRZ data and passed to USART for processing. The following figure illustrates Manchester pattern mismatch. When incoming data stream is passed to the USART, the receiver is also able to detect Manchester code violation. A code violation is a lack of transition in the middle of a bit cell. In this case, the MANE flag in FLEX\_US\_CSR is raised. It is cleared by writing a one to FLEX\_US\_CR.RSTSTA. See figure "Manchester Error Flag" below for an example of Manchester error detection during the data phase.

#### **Figure 46-14. Preamble Pattern Mismatch**



Preamble Length is set to 8

#### **Figure 46-15. Manchester Error Flag**



When the start frame delimiter is a sync pattern (ONEBIT = 0), both command and data delimiter are supported. If a valid sync is detected, the received character is written as RXCHR field in the Receive Holding register (FLEX US RHR) and the RXSYNH is updated. RXCHR is set to 1 when the received character is a command, and it is set to 0 if the received character is a data. This mechanism alleviates and simplifies the direct memory access as the character contains its own sync field in the same register.

As the decoder is setup to be used in Unipolar mode, the first bit of the frame has to be a zero-to-one transition.

#### **46.7.3.5 Radio Interface: Manchester Encoded USART Application**

This section describes low data rate RF transmission systems and their integration with a Manchester encoded USART. These systems are based on transmitter and receiver ICs that support ASK and FSK modulation schemes. The goal is to perform full-duplex radio transmission of characters using two different frequency carriers. See configuration in the following figure.



#### **Figure 46-16. Manchester Encoded Characters RF Transmission**

The USART peripheral is configured as a Manchester encoder/decoder. Looking at the downstream communication channel, Manchester encoded characters are serially sent to the RF transmitter. This may also include a user defined preamble and a start frame delimiter. Mostly, preamble is used in the RF receiver to distinguish between a valid data from a transmitter and signals due to noise. The Manchester stream is then modulated. See the following figure for an example of ASK modulation scheme. When a logic one is sent to the ASK modulator, the power amplifier, referred to as PA, is enabled and transmits an RF signal at downstream frequency. When a logic zero is transmitted, the RF signal is turned off. If the FSK modulator is activated, two different frequencies are used to transmit data. When a logic 1 is sent, the modulator outputs an RF signal at frequency F0 and switches to F1 if the data sent is a 0. See figure "FSK Modulator Output" below.

From the receiver side, another carrier frequency is used. The RF receiver performs a bit check operation examining demodulated data stream. If a valid pattern is detected, the receiver switches to Receiving mode. The demodulated stream is sent to the Manchester decoder. Because of bit checking inside RF IC, the data transferred to the microcontroller is reduced by a user-defined number of bits. The Manchester preamble length is to be defined in accordance with the RF IC configuration.





<span id="page-1517-0"></span>

## **46.7.3.6 Synchronous Receiver**

In Synchronous mode (SYNC = 1), the receiver samples the RXD signal on each rising edge of the baud rate clock. If a low level is detected, it is considered as a start. All data bits, the parity bit and the stop bits are sampled and the receiver waits for the next start bit. Synchronous mode operations provide a high-speed transfer capability.

Configuration fields and bits are the same as in Asynchronous mode.

The following figure illustrates a character reception in Synchronous mode.

#### **Figure 46-19. Synchronous Mode Character Reception**

Example: 8-bit, Parity Enabled 1 Stop



## **46.7.3.7 Receiver Operations**

When a character reception is completed, it is transferred to the Receive Holding register (FLEX US RHR) and the FLEX US CSR.RXRDY bit is raised. If a character is completed while the RXRDY is set, the Overrun Error (OVRE) bit is set. The last character is transferred into FLEX\_US\_RHR and overwrites the previous one. The OVRE bit is cleared by writing a one to Reset Status bit FLEX\_US\_CR.RSTSTA.





# <span id="page-1518-0"></span>**46.7.3.8 Parity**

The USART supports five parity modes that are selected by writing to the FLEX US MR.PAR field. The PAR field also enables the Multidrop mode (see Multidrop Mode). Even and odd parity bit generation and error detection are supported.

If even parity is selected, the parity generator of the transmitter drives the parity bit to 0 if a number of 1s in the character data bit is even, and to 1 if the number of 1s is odd. Accordingly, the receiver parity checker counts the number of received 1s and reports a parity error if the sampled parity bit does not correspond. If odd parity is selected, the parity generator of the transmitter drives the parity bit to 1 if a number of 1s in the character data bit is even, and to 0 if the number of 1s is odd. Accordingly, the receiver parity checker counts the number of received 1s and reports a parity error if the sampled parity bit does not correspond. If the mark parity is used, the parity generator of the transmitter drives the parity bit to 1 for all characters. The receiver parity checker reports an error if the parity bit is sampled to 0. If the space parity is used, the parity generator of the transmitter drives the parity bit to 0 for all characters. The receiver parity checker reports an error if the parity bit is sampled to 1. If parity is disabled, the transmitter does not generate any parity bit and the receiver does not report any parity error.

The following table shows an example of the parity bit for the character 0x41 (character ASCII "A") depending on the configuration of the USART. Because there are two bits set to 1 in the character value, the parity bit is set to 1 when the parity is odd, or configured to 0 when the parity is even.



#### **Table 46-7. Parity Bit Examples**

When the receiver detects a parity error, it sets the Parity Error bit FLEX\_US\_CSR.PARE. The PARE bit can be cleared by writing a one to the FLEX\_US\_CR.RSTSTA bit. The following figure illustrates the parity bit status setting and clearing.

## **Figure 46-21. Parity Error**



## **46.7.3.9 Multidrop Mode**

If the value 0x6 or 0x07 is written to the FLEX\_US\_MR.PAR field, the USART runs in Multidrop mode. This mode differentiates the data characters and the address characters. Data are transmitted with the parity bit to 0 and addresses are transmitted with the parity bit to 1.

If the USART is configured in Multidrop mode, the receiver sets the PARE parity error bit when the parity bit is high and the transmitter is able to send a character with the parity bit high when a one is written to the FLEX\_US\_CR.SENDA bit.

To handle parity error, the PARE bit is cleared by writing a one to the FLEX\_US\_CR.RSTSTA bit.

The transmitter sends an address byte (parity bit set) when the FLEX\_US\_CR.SENDA bit is written to 1. In this case, the next byte written to FLEX\_US\_THR is transmitted as an address. Any character written in FLEX\_US\_THR when the SENDA command is not written is transmitted normally with parity to 0.

## **46.7.3.10 Transmitter Timeguard**

The timeguard feature enables the USART interface with slow remote devices.

The timeguard function enables the transmitter to insert an idle state on the TXD line between two characters. This idle state actually acts as a long stop bit.

The duration of the idle state is programmed in the TG field of the Transmitter Timeguard register (FLEX\_US\_TTGR). When this field is written to zero, no timeguard is generated. Otherwise, the transmitter holds a high level on TXD after each transmitted byte during the number of bit periods programmed in TG in addition to the number of stop bits.

As illustrated in the following figure, the behavior of the TXRDY and TXEMPTY status bits is modified by the programming of a timeguard. TXRDY rises only when the start bit of the next character is sent, and thus remains to 0 during the timeguard transmission if a character has been written in FLEX\_US\_THR. TXEMPTY remains low until the timeguard transmission is completed as the timeguard is part of the current character being transmitted.



**Figure 46-22. Timeguard Operations**

The following table indicates the maximum length of a timeguard period that the transmitter can handle in relation to the function of the baud rate.





## **46.7.3.11 Receiver Timeout**

The Receiver Timeout provides support in handling variable-length frames. This feature detects an idle condition on the RXD line. When a timeout is detected, the FLEX\_US\_CSR.TIMEOUT bit rises and can generate an interrupt, thus indicating to the driver an end of frame.

The timeout delay period (during which the receiver waits for a new character) is programmed in the TO field of the Receiver Timeout register (FLEX US RTOR). If the TO field is written to 0, the Receiver Timeout is disabled and no timeout is detected. The FLEX\_US\_CSR.TIMEOUT bit remains at 0. Otherwise, the receiver loads a 16-bit counter with the value programmed in TO. This counter is decremented at each bit period and reloaded each time a new character is received. If the counter reaches 0, the FLEX\_US\_CSR.TIMEOUT bit rises. Then, the user can either:

- Stop the counter clock until a new character is received. This is performed by writing a '1' to FLEX US CR.STTTO. In this case, the idle state on RXD before a new character is received does not provide a timeout. This prevents having to handle an interrupt before a character is received and enables waiting for the next idle state on RXD after a frame is received.
- Obtain an interrupt while no character is received. This is performed by writing a '1' to FLEX\_US\_CR.RETTO. In this case, the counter starts counting down immediately from the value TO. This generates a periodic interrupt so that a user timeout can be handled, for example when no key is pressed on a keyboard.

The following figure shows the block diagram of the Receiver Timeout feature.

#### **Figure 46-23. Receiver Timeout Block Diagram**



The following table gives the maximum timeout period for some standard baud rates.

#### **Table 46-9. Maximum Timeout Period**



## **46.7.3.12 Framing Error**

The receiver is capable of detecting framing errors. A framing error happens when the stop bit of a received character is detected at level 0. This can occur if the receiver and the transmitter are fully desynchronized.

A framing error is reported on the FLEX\_US\_CSR.FRAME bit. The FRAME bit is asserted in the middle of the stop bit as soon as the framing error is detected. It is cleared by writing a one to the FLEX US CR.RSTSTA bit.

#### **Figure 46-24. Framing Error Status**



# **46.7.3.13 Transmit Break**

The user can request the transmitter to generate a break condition on the TXD line. A break condition drives the TXD line low during at least one complete character. It appears the same as a 0x00 character sent with the parity and the stop bits to 0. However, the transmitter holds the TXD line at least during one character until the user requests the break condition to be removed.

A break is transmitted by setting the FLEX\_US\_CR.STTBRK bit. This can be done at any time, either while the transmitter is empty (no character in either the shift register or in FLEX\_US\_THR) or when a character is being transmitted. If a break is requested while a character is being shifted out, the character is first completed before the TXD line is held low.

Once the Start Break command is requested, further Start Break commands are ignored until the end of the break is completed.

The break condition is removed by setting the FLEX\_US\_CR.STPBRK bit. If the Stop Break command is requested before the end of the minimum break duration (one character, including start, data, parity and stop bits), the transmitter ensures that the break condition completes.

The transmitter considers the break as though it is a character, i.e., the Start Break and Stop Break commands are processed only if the FLEX\_US\_CSR.TXRDY bit = 1 and the start of the break condition clears the TXRDY and TXEMPTY bits as if a character was processed.

Setting both the FLEX\_US\_CR.STTBRK and FLEX\_US\_CR.STPBRK bits can lead to an unpredictable result. All Stop Break commands requested without a previous Start Break command are ignored. A byte written into the Transmit Holding register while a break is pending, but not started, is ignored.

After the break condition, the transmitter returns the TXD line to 1 for a minimum of 12 bit times. Thus, the transmitter ensures that the remote receiver detects correctly the end of break and the start of the next character. If the timeguard is programmed with a value higher than 12, the TXD line is held high for the timeguard period.

After holding the TXD line for this period, the transmitter resumes normal operations.

The following figure illustrates the effect of both the Start Break (STTBRK) and Stop Break (STPBRK) commands on the TXD line.

#### **Figure 46-25. Break Transmission**



#### **46.7.3.14 Receive Break**

The receiver detects a break condition when all data, parity and stop bits are low. This corresponds to detecting a framing error with data to 0x00, but FRAME remains low.

When the low stop bit is detected, the receiver asserts the FLEX\_US\_CSR.RXBRK bit. FLEX\_US\_CSR.RXBRK may be cleared by setting the FLEX\_US\_CR.RSTSTA bit.

An end of receive break is detected by a high level for at least 2/16ths of a bit period in Asynchronous operating mode or one sample at high level in Synchronous operating mode. The end of break detection also asserts the RXBRK bit.

## **46.7.3.15 Hardware Handshaking**

The USART features a hardware handshaking out-of-band flow control. The RTS and CTS pins are used to connect with the remote device, as shown in the following figure.

#### **Figure 46-26. Connection with a Remote Device for Hardware Handshaking**



Setting the USART to operate with hardware handshaking is performed by writing the FLEX\_US\_MR.USART\_MODE field to the value 0x2.

The USART behavior when hardware handshaking is enabled is the same as the behavior in standard Synchronous or Asynchronous mode, except that the receiver drives the RTS pin as described below and the level on the CTS pin modifies the behavior of the transmitter as described below. Using this mode requires using the DMAC channel for reception. The transmitter can handle hardware handshaking in any case.

#### **Figure 46-27. RTS Line Software Control when FLEX\_US\_MR.USART\_MODE = 2**



The following figure shows how the transmitter operates if hardware handshaking is enabled. The CTS pin disables the transmitter. If a character is being processed, the transmitter is disabled only after the completion of the current character and transmission of the next character happens as soon as the pin CTS falls.

#### **Figure 46-28. Transmitter Behavior when Operating with Hardware Handshaking**



If USART FIFOs are enabled (bit FLEX US CR.FIFOEN), the RTS pin can be controlled by the USART Receive FIFO thresholds. The RTS pin control through Receive FIFO thresholds can be activated with the FLEX US FMR.FRTSC bit. Once activated, the RTS pin will be controlled by Receive FIFO thresholds, set to level 1 each time RXFTHRES is reached and set to level '0' each time RXFTHRES2 is reached (and RXFTHRES is not reached).

#### **Figure 46-29. Receiver Behavior When FIFO Enabled and FRTSC Set to '1'**



#### **46.7.4 ISO7816 Mode**

The USART features an ISO7816-compatible operating mode. This mode permits interfacing with smart cards and Security Access Modules (SAM) communicating through an ISO7816 link. Both T = 0 and T = 1 protocols defined by the ISO7816 specification are supported.

Setting the USART in ISO7816 mode is performed by writing the FLEX\_US\_MR.USART\_MODE field to the value 0x4 for protocol  $T = 0$  and to the value 0x6 for protocol  $T = 1$ .

#### **46.7.4.1 ISO7816 Mode Overview**

The ISO7816 is a half-duplex communication on only one bidirectional line. The baud rate is determined by a division of the clock provided to the remote device (see figure in section [Baud Rate Generator\)](#page-1505-0).

The USART connects to a smart card as shown in the following figure. The TXD line becomes bidirectional and the baud rate generator feeds the ISO7816 clock on the SCK pin. As the TXD pin becomes bidirectional, its output remains driven by the output of the transmitter but only when the transmitter is active while its input is directed to the input of the receiver. The USART is considered as the host of the communication as it generates the clock.

#### **Figure 46-30. Connection of a Smart Card to the USART**



When operating in ISO7816, either in  $T = 0$  or  $T = 1$  modes, the character format is partially predefined. The configuration is forced to 8 data bits, and 1 or 2 stop bits, regardless of the values programmed in the CHRL, MODE9 and CHMODE fields. MSBF can be used to transmit LSB or MSB first. The bit INVDATA can be used to transmit in Normal or Inverse mode.

The USART cannot operate concurrently in both Receiver and Transmitter modes as the communication is unidirectional at a time. It has to be configured according to the required mode by enabling or disabling either the receiver or the transmitter as desired. Enabling both the receiver and the transmitter at the same time in ISO7816 mode may lead to unpredictable results.

The ISO7816 specification defines an inverse transmission format. Data bits of the character must be transmitted on the I/O line at their negative value.

## **46.7.4.2 Protocol T = 0**

In  $T = 0$  protocol, a character is made up of 1 start bit, 8 data bits, 1 parity bit and 1 guard time, which lasts two bit times. The transmitter shifts out the bits and does not drive the I/O line during the guard time.

If no parity error is detected, the I/O line remains at 1 during the guard time and the transmitter can continue with the transmission of the next character, as shown in the following figure.

If a parity error is detected by the receiver, it drives the I/O line to 0 during the guard time, as shown in figure "T = 0 Protocol with Parity Error" below. This error bit is also named NACK, for Non Acknowledge. In this case, the character lasts 1 bit time more, as the guard time length is the same and is added to the error bit time which lasts 1 bit time.

When the USART is the receiver and it detects an error, it does not load the erroneous character in the Receive Holding register (FLEX\_US\_RHR). It appropriately sets the PARE bit in the Status register (FLEX\_US\_CSR) so that the software can handle the error.



## **Figure 46-31. T = 0 Protocol without Parity Error**

## **46.7.4.2.1 Receive Error Counter**

The USART receiver also records the total number of errors. This can be read in the Number of Error (FLEX US NER) register. The NB ERRORS field can record up to 255 errors. Reading FLEX US NER automatically clears the NB\_ERRORS field.

## **46.7.4.2.2 Receive NACK Inhibit**

The USART can be configured to inhibit an error. This is done by writing a '1' to FLEX US MR.INACK. In this case, no error signal is driven on the I/O line even if a parity bit is detected.

Moreover, if INACK = 1, the erroneous received character is stored in the Receive Holding register as if no error occurred, and the RXRDY bit rises.

#### **46.7.4.2.3 Transmit Character Repetition**

When the USART is transmitting a character and gets a NACK, it can automatically repeat the character before moving on to the next one. Repetition is enabled by writing the FLEX\_US\_MR.MAX\_ITERATION field at a value higher than 0. Each character can be transmitted up to eight times: the first transmission plus seven repetitions.

If MAX\_ITERATION does not equal zero, the USART repeats the character as many times as the value loaded in MAX\_ITERATION.

When the USART repetition number reaches MAX\_ITERATION, and the last repeated character is not acknowledged, the FLEX\_US\_CSR.ITER bit is set. If the repetition of the character is acknowledged by the receiver, the repetitions are stopped and the iteration counter is cleared.

The FLEX\_US\_CSR.ITER bit can be cleared by writing the FLEX\_US\_CR.RSTIT bit to 1.

## **46.7.4.2.4 Disable Successive Receive NACK**

The receiver can limit the number of successive NACKs sent back to the remote transmitter. This is programmed by setting the FLEX\_US\_MR.DSNACK bit. The maximum number of NACKs transmitted is programmed in the MAX\_ITERATION field. As soon as MAX\_ITERATION is reached, no error signal is driven on the I/O line and the FLEX\_US\_CSR.ITER bit is set.

## **46.7.4.3 Protocol T = 1**

When operating in ISO7816 protocol  $T = 1$ , the transmission is similar to an asynchronous format with only one stop bit. The parity is generated when transmitting and checked when receiving. Parity error detection sets the FLEX\_US\_CSR.PARE bit.

# **46.7.5 IrDA Mode**

The USART features an IrDA mode supplying half-duplex point-to-point wireless communication. It embeds the modulator and demodulator which allows a glueless connection to the infrared transceivers, as shown in the following figure. The modulator and demodulator are compliant with the IrDA specification version 1.1 and support data transfer speeds ranging from 2.4 kbit/s to 115.2 kbit/s.

The USART IrDA mode is enabled by setting the FLEX\_US\_MR.USART\_MODE field to the value 0x8. The IrDA Filter register (FLEX\_US\_IF) allows configuring the demodulator filter. The USART transmitter and receiver operate in a normal Asynchronous mode and all parameters are accessible. Note that the modulator and the demodulator are activated.



#### **Figure 46-33. Connection to IrDA Transceivers**

The receiver and the transmitter must be enabled or disabled according to the direction of the transmission to be managed.

To receive IrDA signals, the following needs to be done:

- Disable TX and Enable RX
- Configure the TXD pin as PIO and set it as an output to 0 (to avoid LED transmission). Disable the internal pullup (better for power consumption).
- Receive data

## **46.7.5.1 IrDA Modulation**

For baud rates up to and including 115.2 kbit/s, the RZI modulation scheme is used. "0" is represented by a light pulse of 3/16th of a bit time. Some examples of signal pulse duration are shown in the following table.

## **Table 46-10. IrDA Pulse Duration**





The following figure shows an example of character transmission.

# **Figure 46-34. IrDA Modulation**



# **46.7.5.2 IrDA Baud Rate**

The following table gives some examples of CD values, baud rate error and pulse duration. Note that the requirement on the maximum acceptable error of ±1.87% must be met.



## **Table 46-11. IrDA Baud Rate Error**



## **46.7.5.3 IrDA Demodulator**

The demodulator is based on the IrDA Receive filter comprised of an 8-bit down counter which is loaded with the value programmed in FLEX\_US\_IF. When a falling edge is detected on the RXD pin, the Filter Counter starts counting down at the peripheral clock speed. If a rising edge is detected on the RXD pin, the counter stops and is reloaded with FLEX US IF. If no rising edge is detected when the counter reaches 0, the input of the receiver is driven low during one bit time.

The following figure illustrates the operations of the IrDA demodulator.

# **Figure 46-35. IrDA Demodulator Operations**



The programmed value in the FLEX US IF register must always meet the following criteria:

tperipheral clock × (IRDA\_FILTER + 3) < 1.41 μs

As the IrDA mode uses the same logic as the ISO7816, note that the FLEX\_US\_FIDI.FI\_DI\_RATIO field must be set to a value higher than 0 to make sure IrDA communications operate correctly.

## **46.7.6 RS485 Mode**

The USART features the RS485 mode to enable line driver control. While operating in RS485 mode, the USART behaves as though in Asynchronous or Synchronous mode and configuration of all the parameters is possible. The difference is that the RTS pin is driven high when the transmitter is operating. The behavior of the RTS pin is controlled by the TXEMPTY bit. A typical connection of the USART to an RS485 bus is shown in the following figure.

## **Figure 46-36. Typical Connection to an RS485 Bus**



The USART is set to RS485 mode by writing the value 0x1 to the FLEX\_US\_MR.USART\_MODE field.

The RTS pin is at a level inverse to the TXEMPTY bit. Significantly, the RTS pin remains high when a timeguard is programmed, so that the line can remain driven after the last character completion. The following figure gives an example of the RTS waveform during a character transmission when the timeguard is enabled.

#### **Figure 46-37. Example of RTS Drive with Timeguard**



**Note:**  In case the minimum period between RTS rising edge and START bit falling edge is not suitable for the application, it is possible to drive the RTS signal by software when FLEX\_US\_MR.USART\_MODE= 0 or 2. FLEX US CR.RTSEN/RTSDIS can be configured to manage RTS.

## **46.7.7 USART Comparison Function on Received Character**

The CMP flag in FLEX\_US\_CSR is set when the received character matches the conditions programmed in FLEX US CMPR. The CMP flag is set as soon as FLEX US RHR is loaded with the new received character. The CMP flag is cleared by writing a one to FLEX US CR.RSTSTA.

FLEX US CMPR can be programmed to provide different comparison methods:

- If VAL1 equals VAL2, then the comparison is performed on a single value and the flag is set to 1 if the received character equals VAL1.
- If VAL1 is strictly lower than VAL2, then any value between VAL1 and VAL2 sets the CMP flag.
- If VAL1 is strictly higher than VAL2, then the flag CMP is set to 1 if any received character equals VAL1 or VAL2.

When the FLEX\_US\_CMPR.CMPMODE bit is set to FLAG\_ONLY (value 0), all received data are loaded in FLEX US RHR and the CMP flag provides the status of the comparison result.

By programming the START\_CONDITION.CMPMODE bit (value 1), the comparison function result triggers the start of the loading of FLEX US RHR (see the following figure). The trigger condition exists as soon as the received character value matches the condition defined by the programming of VAL1, VAL2 and CMPPAR in FLEX\_US\_CMPR. The comparison trigger event is restarted by writing a 1 to the FLEX\_US\_CR.REQCLR bit.

The value programmed in the VAL1 and VAL2 fields must not exceed the maximum value of the received character (see CHRL field in [FLEX\\_US\\_MR\)](#page-1636-0).

# **SAMA5D2 Series Flexible Serial Communication Controller (FLEXCOM)**



# **46.7.8 SPI Mode**

The Serial Peripheral Interface (SPI) mode is a synchronous serial data link that provides communication with external devices in Host or Client mode. It also enables communication between processors if an external processor is connected to the system.

The Serial Peripheral Interface is essentially a shift register that serially transmits data bits to other SPIs. During a data transfer, one SPI system acts as the "host" which controls the data flow, while the other devices act as "clients'' which have data shifted into and out by the host. Different CPUs can take turns being hosts and one host may simultaneously shift data into multiple clients. (Multiple host protocol is the opposite of single host protocol, where one CPU is always the host while all of the others are always clients.) However, only one client may drive its output to write data back to the host at any given time.

A client device is selected when its NSS signal is asserted by the host. The USART in SPI Host mode can address only one SPI client because it can generate only one NSS signal.

The SPI system consists of two data lines and two control lines:

- Host Out Client In (MOSI): This data line supplies the output data from the host shifted into the input of the client.
- Host In Client Out (MISO): This data line supplies the output data from a client to the input of the host.
- Serial Clock (SCK): This control line is driven by the host and regulates the flow of the data bits. The host may transmit data at a variety of bit rates. The SCK line cycles once for each bit that is transmitted.
- Client Select (NSS): This control line allows the host to select or deselect the client.

## **46.7.8.1 Modes of Operation**

The USART can operate in SPI Host mode or in SPI Client mode.

Operation in SPI Host mode is programmed by writing 0xE to the FLEX\_US\_MR.USART\_MODE field. In this case, the SPI lines must be connected as described below:

- The MOSI line is driven by the output pin TXD
- The MISO line drives the input pin RXD
- The SCK line is driven by the output pin SCK
- The NSS line is driven by the output pin RTS

Operation in SPI Client mode is programmed by writing to 0xF the FLEX\_US\_MR.USART\_MODE field. In this case, the SPI lines must be connected as described below:

• The MOSI line drives the input pin RXD

- The MISO line is driven by the output pin TXD
- The SCK line drives the input pin SCK
- The NSS line drives the input pin CTS

In order to avoid an unpredictable behavior, any change of the SPI mode must be followed by a software reset of the transmitter and of the receiver (except the initial configuration after a hardware reset). (See [Receiver and Transmitter](#page-1509-0) [Control](#page-1509-0).)

# **46.7.8.2 Bit Rate**

In SPI mode, the bit rate generator operates in the same way as in USART Synchronous mode. See [Baud Rate in](#page-1508-0) [Synchronous Mode or SPI Mode](#page-1508-0). However, some restrictions apply:

In SPI Host mode:

- The external clock SCK must not be selected (USCLKS  $\neq$  0x3), and the FLEX US MR.CLKO bit must be set in order to generate correctly the serial clock on the SCK pin.
- To ensure a correct behavior of the receiver and the transmitter, the value programmed in CD must be  $\geq 6$ .
- If the divided peripheral clock is selected, the value programmed in CD must be even to ensure a 50:50 mark/ space ratio on the SCK pin; this value can be odd if the peripheral clock is selected.

In SPI Client mode:

- The external clock (SCK) selection is forced regardless of the value of the FLEX\_US\_MR.USCLKS field. Likewise, the value written in FLEX\_US\_BRGR has no effect, because the clock is provided directly by the signal on the USART SCK pin.
- To ensure a correct behavior of the receiver and the transmitter, the external clock (SCK) frequency must be at least six times lower than the system clock frequency.

## **46.7.8.3 Data Transfer**

Up to nine data bits are successively shifted out on the TXD pin at each rising or falling edge (depending of CPOL and CPHA) of the programmed serial clock. There is no Start bit, no Parity bit and no Stop bit.

The number of data bits is selected by the CHRL field and the MODE9 bit in FLEX US MR. The nine bits are selected by setting the MODE9 bit regardless of the CHRL field. The MSB data bit is always sent first in SPI mode (Host or Client).

Four combinations of polarity and phase are available for data transfers. The clock polarity is programmed with the FLEX US MR.CPOL bit. The clock phase is programmed with the CPHA bit. These two parameters determine the edges of the clock signal upon which data are driven and sampled. Each of the two parameters has two possible states, resulting in four possible combinations that are incompatible with one another. Thus, a host/client pair must use the same parameter pair values to communicate. If multiple clients are used and fixed in different configurations, the host must reconfigure itself each time it needs to communicate with a different client.

#### **Table 46-12. SPI Bus Protocol Mode**



# **SAMA5D2 Series Flexible Serial Communication Controller (FLEXCOM)**



# **Figure 46-39. SPI Transfer Format (CPHA = 1, 8 bits per transfer)**

## **Figure 46-40. SPI Transfer Format (CPHA = 0, 8 bits per transfer)**



## **46.7.8.4 Receiver and Transmitter Control**

See [Receiver and Transmitter Control](#page-1509-0).

#### **46.7.8.5 Character Transmission**

The characters are sent by writing in the Transmit Holding register (FLEX\_US\_THR). An additional condition for transmitting a character can be added when the USART is configured in SPI Host mode. In the "USART Mode register (SPI\_MODE)" (FLEX\_US\_MR), the value configured on the WRDBT bit can prevent any character transmission (even if FLEX\_US\_THR has been written) while the receiver side is not ready (character not read). When WRDBT = 0, the character is transmitted whatever the receiver status. If WRDBT = 1, the transmitter waits for the Receive Holding register (FLEX\_US\_RHR) to be read before transmitting the character (RXRDY flag cleared), thus preventing any overflow (character loss) on the receiver side.

The chip select line is deasserted for a period equivalent to 3 bits between the transmission of two data.

The transmitter reports two status bits in FLEX\_US\_CSR: TXRDY (Transmitter Ready), which indicates that FLEX\_US\_THR is empty and TXEMPTY, which indicates that all the characters written in FLEX\_US\_THR have been processed. When the current character processing is completed, the last character written in FLEX\_US\_THR is transferred into the shift register of the transmitter and FLEX\_US\_THR is emptied, and thus TXRDY rises.

Both the TXRDY and the TXEMPTY bits are low when the transmitter is disabled. Writing a character in FLEX\_US\_THR while TXRDY is low has no effect and the written character is lost.

If the USART is in SPI Client mode and if a character must be sent while FLEX US THR is empty, the UNRE (Underrun Error) bit is set. The TXD transmission line stays at high level during all this time. The UNRE bit is cleared by writing a one to the FLEX US CR.RSTSTA bit.

In SPI Host mode, the client select line (NSS) is asserted at low level one  $t_{bit}$  ( $t_{bit}$  being the nominal time required to transmit a bit) before the transmission of the MSB bit and released at high level one  $t_{\text{bit}}$  after the transmission of the LSB bit. So, the client select line (NSS) is always released between each character transmission and a minimum delay of three t<sub>bit</sub> always inserted. However, in order to address client devices supporting the CSAAT mode (Chip Select Active After Transfer), the client select line (NSS) can be forced at low level by writing a one to the FLEX\_US\_CR.RTSEN bit. The client select line (NSS) can be released at high level only by writing a one to the FLEX\_US\_CR.RTSDIS bit (for example, when all data have been transferred to the client device).

In SPI Client mode, the transmitter does not require a falling edge of the client select line (NSS) to initiate a character transmission but only a low level. However, this low level must be present on the client select line (NSS) at least one t<sub>hit</sub> before the first serial clock cycle corresponding to the MSB bit.

## **46.7.8.6 Character Reception**

When a character reception is completed, it is transferred to the Receive Holding register (FLEX US RHR) and the RXRDY bit in the Status register (FLEX\_US\_CSR) rises. If a character is completed while RXRDY is set, the OVRE (Overrun Error) bit is set. The last character is transferred into FLEX\_US\_RHR and overwrites the previous one. The OVRE bit is cleared by writing a one to the FLEX US CR.RSTSTA bit.

To ensure correct behavior of the receiver in SPI Client mode, the host device sending the frame must ensure a minimum delay of one t<sub>bit</sub> between each character transmission. The receiver does not require a falling edge of the client select line (NSS) to initiate a character reception but only a low level. However, this low level must be present on the client select line (NSS) at least one t<sub>bit</sub> before the first serial clock cycle corresponding to the MSB bit.

## **46.7.8.7 Receiver Timeout**

Because the receiver bit rate clock is active only during data transfers in SPI mode, a receiver timeout is impossible in this mode, whatever the timeout value is in field FLEX\_US\_RTOR.TO.

## **46.7.9 LIN Mode**

The LIN mode provides host node and client node connectivity on a LIN bus.

The LIN (Local Interconnect Network) is a serial communication protocol which efficiently supports the control of mechatronic nodes in distributed automotive applications.

The main properties of the LIN bus are:

- Single host/multiple clients concept
- Low-cost silicon implementation based on common UART/SCI interface hardware, an equivalent in software, or as a pure state machine.
- Self synchronization without quartz or ceramic resonator in the client nodes
- Deterministic signal transmission
- Low cost single-wire implementation
- Speed up to 20 kbit/s

LIN provides cost efficient bus communication where the bandwidth and versatility of CAN are not required.

The LIN mode enables processing LIN frames with a minimum of action from the microprocessor.

## **46.7.9.1 Modes of Operation**

The USART can act either as a LIN host node or as a LIN client node.

The node configuration is chosen by setting the USART\_MODE field in the USART Mode register (FLEX\_US\_MR):

- LIN host node (USART\_MODE =  $0xA$ )
- LIN client node (USART\_MODE =  $0xB$ )

In order to avoid unpredictable behavior, any change of the LIN node configuration must be followed by a software reset of the transmitter and of the receiver (except the initial node configuration after a hardware reset). See [Receiver](#page-1509-0) [and Transmitter Control.](#page-1509-0)

## **46.7.9.2 Baud Rate Configuration**

See [Baud Rate in Asynchronous Mode](#page-1506-0).

- LIN host node: The baud rate is configured in FLEX US BRGR.
- LIN client node: The initial baud rate is configured in FLEX\_US\_BRGR. This configuration is automatically copied in the LIN Baud Rate register (FLEX\_US\_LINBRR) when writing FLEX\_US\_BRGR. After the synchronization procedure, the baud rate is updated in FLEX\_US\_LINBRR.

#### **46.7.9.3 Receiver and Transmitter Control**

See [Receiver and Transmitter Control](#page-1509-0).

#### **46.7.9.4 Character Transmission**

See [Transmitter Operations.](#page-1510-0)

#### **46.7.9.5 Character Reception**

See [Receiver Operations.](#page-1517-0)

#### **46.7.9.6 Header Transmission (Host Node Configuration)**

All LIN frames start with a header sent by the host node and consisting of a Synch Break Field, a Synch Field and an Identifier Field.

So in host node configuration, the frame handling starts with the sending of the header.

The header is transmitted as soon as the identifier is written in the LIN Identifier register (FLEX\_US\_LINIR). At this moment, the flag TXRDY falls.

The Break Field, the Synch Field and the Identifier Field are sent automatically one after the other.

The Break Field consists of 13 dominant bits and 1 recessive bit, the Synch Field is the character 0x55 and the Identifier corresponds to the character written in the LIN Identifier register (FLEX US LINIR). The Identifier parity bits can be automatically computed and sent (see [Identifier Parity](#page-1536-0)).

The flag TXRDY rises when the identifier character is transferred into the shift register of the transmitter.

As soon as the Synch Break Field is transmitted, the FLEX\_US\_CSR.LINBK flag bit is set. Likewise, as soon as the Identifier Field is sent, the FLEX\_US\_CSR.LINID flag bit is set. These flags are reset by writing a one to the FLEX\_US\_CR.RSTSTA bit.



# **46.7.9.7 Header Reception (Client Node Configuration)**

All the LIN frames start with a header which is sent by the host node and consists of a Synch Break Field, Synch Field and Identifier Field.

In client node configuration, the frame handling starts with the reception of the header.

The USART uses a break detection threshold of 11 nominal bit times at the actual baud rate. At any time, if 11 consecutive recessive bits are detected on the bus, the USART detects a Break Field. As long as a Break Field has not been detected, the USART stays idle and the received data are not taken in account.

When a Break Field has been detected, the FLEX US CSR.LINBK flag is set and the USART expects the Synch Field character to be 0x55. This field is used to update the actual baud rate in order to remain synchronized (see [Client Node Synchronization\)](#page-1535-0). If the received Synch character is not 0x55, an Inconsistent Synch Field error is generated (see [LIN Errors](#page-1539-0)).

After receiving the Synch Field, the USART expects to receive the Identifier Field.

When the Identifier Field has been received, the FLEX\_US\_CSR.LINID flag bit is set. At this moment, the IDCHR field in the LIN Identifier register (FLEX\_US\_LINIR) is updated with the received character. The Identifier parity bits can be automatically computed and checked (see [Identifier Parity\)](#page-1536-0).

If the header is not entirely received within the time given by the maximum length of the header  $t_{\text{Header Maximum}}$ , the FLEX US CSR.LINHTE error flag bit is set.

The flag bits LINID, LINBK and LINHTE are reset by writing a one to the FLEX\_US\_CR.RSTSTA bit.

#### **Figure 46-42. Header Reception**



# <span id="page-1535-0"></span>**46.7.9.8 Client Node Synchronization**

The synchronization is done only in client node configuration. The procedure is based on time measurement between the falling edges of the Synch Field. The falling edges are available in distances of 2, 4, 6 and 8 bit times.

## **Figure 46-43. Synch Field**



The time measurement is made by a 19-bit counter driven by the sampling clock (see [Baud Rate Generator\)](#page-1505-0).

When the start bit of the Synch Field is detected, the counter is reset. Then during the next eight t<sub>bit</sub> of the Synch Field, the counter is incremented. At the end of these eight t<sub>bit</sub>, the counter is stopped. At this moment, the 16 most significant bits of the counter (value divided by 8) give the new clock divider (LINCD) and the 3 least significant bits of this value (the remainder) give the new fractional part (LINFP).

Once the Synch Field has been entirely received, the clock divider (LINCD) and the fractional part (LINFP) are updated in the LIN Baud Rate register (FLEX\_US\_LINBRR) with the computed values, if the Synchronization is not disabled by the SYNCDIS bit in the LIN Mode register (FLEX\_US\_LINMR).

After reception of the Synch Field:

- If it appears that the computed baud rate deviation compared to the initial baud rate is superior to the maximum tolerance FTol\_Unsynch (±15%), then the clock divider (LINCD) and the fractional part (LINFP) are not updated, and the FLEX\_US\_CSR.LINSTE error flag bit is set.
- If it appears that the sampled Synch character is not equal to 0x55, then the clock divider (LINCD) and the fractional part (LINFP) are not updated, and the FLEX US CSR.LINISFE error flag bit is set.

Flags LINSTE and LINISFE are reset by writing a one to the FLEX\_US\_CR.RSTSTA bit.

## **Figure 46-44. Client Node Synchronization**



The synchronization accuracy depends on several parameters:

- <span id="page-1536-0"></span>• The nominal clock frequency  $(f_{\text{Nom}})$  (the theoretical client node clock frequency)
- The baud rate
- The oversampling (OVER =  $0 \Rightarrow 16X$  or OVER =  $1 \Rightarrow 8X$ )

The following formula is used to compute the deviation of the client bit rate relative to the host bit rate after synchronization ( $f_{CLIENT}$  is the real client node clock frequency).

Baud rate deviation =

\n
$$
\left(100 \times \frac{[\alpha \times 8 \times (2 - \text{Over}) + \beta] \times \text{Baud rate}}{8 \times \text{f_{CLIENT}}}\right)\%
$$
\nBaud rate deviation =

\n
$$
\left(100 \times \frac{[\alpha \times 8 \times (2 - \text{Over}) + \beta] \times \text{Baud rate}}{8 \times \left(\frac{\text{fTOL_UNSYNCH}}{100}\right) \times \text{f}_{\text{Nom}}}\right)\%
$$

$$
-0.5 \le \alpha \le +0.5 \quad 1 < \beta < +1
$$

 $f_{\text{TOL}}$  UNSYNCH is the deviation of the real client node clock from the nominal clock frequency. The LIN Standard imposes that it must not exceed ±15%. The LIN Standard imposes also that for communication between two nodes, their bit rate must not differ by more than  $\pm 2\%$ . This means that the baud rate deviation must not exceed  $\pm 1\%$ .

Therefore, a minimum value for the nominal clock frequency can be computed as follows:

$$
f_{\text{Nom}}(\text{min}) = \left(100 \times \frac{[0.5 \times 8 \times (2 - 0 \text{ver}) + 1] \times \text{Baud rate}}{8 \times (\frac{-15}{100} + 1) \times 1\%}\right) \text{Hz}
$$

Examples:

- Baud rate = 20 kbit/s, OVER = 0 (Oversampling  $16X$ ) =  $\epsilon_{\text{Nom}}$ (min) = 2.64 MHz
- Baud rate = 20 kbit/s, OVER = 1 (Oversampling  $8X$ ) =>  $f_{\text{Nom}}(min)$  = 1.47 MHz
- Baud rate = 1 kbit/s, OVER = 0 (Oversampling 16X) =>  $f_{\text{Nom}}(\text{min})$  = 132 kHz
- Baud rate = 1 kbit/s, OVER = 1 (Oversampling  $8X$ ) =>  $f_{\text{Nom}}(min)$  = 74 kHz

#### **46.7.9.9 Identifier Parity**

A protected identifier consists of two subfields: the identifier and the identifier parity. Bits 0 to 5 are assigned to the identifier, and bits 6 and 7 are assigned to the parity.

The USART interface can generate/check these parity bits, but this feature can also be disabled. The user can choose between two modes via the FLEX\_US\_LINMR.PARDIS bit:

- $\cdot$  PARDIS = 0:
	- During header transmission, the parity bits are computed and sent with the six least significant bits of the IDCHR field of the LIN Identifier register (FLEX\_US\_LINIR). Bits 6 and 7 of this register are discarded.
	- During header reception, the parity bits of the identifier are checked. If the parity bits are wrong, an Identifier [Parity](#page-1518-0) error occurs (see Parity). Only the six least significant bits of the IDCHR field are updated with the received Identifier. Bits 6 and 7 are stuck to 0.
- PARDIS = 1:
	- During header transmission, all the bits of the IDCHR field of the LIN Identifier register (FLEX\_US\_LINIR) are sent on the bus.
	- During header reception, all the bits of the IDCHR field are updated with the received Identifier.

#### **46.7.9.10 Node Action**

Depending on the identifier, the node is affected—or not—by the LIN response. Consequently, after sending or receiving the identifier, the USART must be configured. There are three possible configurations:

- PUBLISH: the node sends the response.
- SUBSCRIBE: the node receives the response.
- IGNORE: the node is not concerned by the response, it does not send and does not receive the response.

This configuration is made by the LIN Node Action (NACT) field in USART LIN Mode Register (FLEX\_US\_LINMR).

Example: a LIN cluster that contains a host and two clients:

<span id="page-1537-0"></span>• Data transfer from the host to client 1 and to client 2:

```
NACT(host) = PUBLISH
```
NACT(client 1) = SUBSCRIBE

```
NACT(client 2) = SUBSCRIBE
```
• Data transfer from the host to client 1 only:

```
NACT(host) = PUBLISH
```
NACT(client 1) = SUBSCRIBE

NACT(client 2) = IGNORE

• Data transfer from client 1 to the host:

NACT(host) = SUBSCRIBE

NACT(client 1) = PUBLISH

NACT(client 2) = IGNORE

• Data transfer from client 1 to client 2:

NACT(host) = IGNORE

NACT(client 1) = PUBLISH

NACT(client 2) = SUBSCRIBE

• Data transfer from client 2 to the host and to client 1:

NACT(host) = SUBSCRIBE

NACT(client 1) = SUBSCRIBE

NACT(client 2) = PUBLISH

## **46.7.9.11 Response Data Length**

The LIN response data length is the number of data fields (bytes) of the response excluding the checksum.

The response data length can either be configured by the user or be defined automatically by bits 4 and 5 of the Identifier (compatibility to LIN Specification 1.1). The user can choose between these two modes by the FLEX\_US\_LINMR.DLM bit:

- DLM = 0: The response data length is configured by the user via the FLEX\_US\_LINMR.DLC field. The response data length is equal to (DLC + 1) bytes. DLC can be programmed from 0 to 255, so the response can contain from 1 data byte up to 256 data bytes.
- DLM = 1: The response data length is defined by the Identifier (IDCHR in FLEX US LINIR) according to the table below. The FLEX\_US\_LINMR.DLC field is discarded. The response can contain 2 or 4 or 8 data bytes.



## **Table 46-13. Response Data Length if DLM = 1**

<span id="page-1538-0"></span>

## **46.7.9.12 Checksum**

The last field of a frame is the checksum. The checksum contains the inverted 8- bit sum with carry, over all data bytes or all data bytes and the protected identifier. Checksum calculation over the data bytes only is called classic checksum and it is used for communication with LIN 1.3 clients. Checksum calculation over the data bytes and the protected identifier byte is called enhanced checksum and it is used for communication with LIN 2.0 clients.

The USART can be configured to:

- Send/Check an Enhanced checksum automatically (CHKDIS = 0 & CHKTYP = 0)
- Send/Check a Classic checksum automatically (CHKDIS = 0 & CHKTYP = 1)
- Not send/check a checksum (CHKDIS = 1)

This configuration is made by the Checksum Type (CHKTYP) and Checksum Disable (CHKDIS) bits of FLEX US LINMR.

If the checksum feature is disabled, the user can send it manually all the same, by considering the checksum as a normal data byte and by adding 1 to the response data length (see [Response Data Length](#page-1537-0)).

#### **46.7.9.13 Frame Slot Mode**

This mode is useful only for host nodes. It respects the following rule: each frame slot shall be longer than or equal to t<sub>Frame</sub>\_Maximum.

If the Frame Slot mode is enabled (FSDIS = 0) and a frame transfer has been completed, the TXRDY flag is set again only after t<sub>Frame</sub> <sub>Maximum</sub> delay, from the start of frame. So the host node cannot send a new header if the frame slot duration of the previous frame is inferior to  $t_{Frame\ Maximum}$ .

If the Frame Slot mode is disabled (FSDIS = 1) and a frame transfer has been completed, the TXRDY flag is set again immediately.

The  $t_{Frame\ Maximum}$  is calculated as follows:

If the Checksum is sent (CHKDIS =  $0$ ):

- $t_{\text{Header Normal}} = 34 \times t_{\text{bit}}$
- $t_{\text{Response Normal}} = 10 \times (NData + 1) \times t_{\text{bit}}$
- $t_{Frame}$  Maximum = 1.4 × ( $t_{Header}$  Nominal +  $t_{Response}$  Nominal + 1)<sup>(1)</sup>
- $t_{Frame\ Maximum} = 1.4 \times (34 + 10 \times (DLC + 1 + 1) + 1) \times t_{hit}$
- $t_{Frame\ Maximum} = (77 + 14 \times DLC) \times t_{bit}$

If the Checksum is not sent (CHKDIS =  $1$ ):

- $t_{\text{Header Normal}} = 34 \times t_{\text{bit}}$
- $t_{\text{Response Normal}} = 10 \times \text{NData} \times t_{\text{bit}}$
- $t_{Frame\_Maximum} = 1.4 \times (t_{Header\_Nominal} + t_{Response\ Nominal} + 1)^{(1)}$
- $t_{Frame\ Maximum} = 1.4 \times (34 + 10 \times (DLC + 1) + 1) \times t_{hit}$
- $t_{Frame\ Maximum} = (63 + 14 \times DLC) \times t_{bit}$

#### **Note:**

1. The term "+1" leads to an integer result for  $t_{Frame\ Maximum}$  (LIN Specification 1.3).

## <span id="page-1539-0"></span>**Figure 46-46. Frame Slot Mode**



#### **46.7.9.14 LIN Errors**

#### **46.7.9.14.1 Bit Error**

This error is generated in host or client node configuration, when the USART is transmitting and if the transmitted value on the Tx line is different from the value sampled on the Rx line. If a bit error is detected, the transmission is aborted at the next byte border.

This error is reported by the FLEX US\_CSR.LINBE flag.

#### **46.7.9.14.2 Inconsistent Synch Field Error**

This error is generated in client node configuration, if the Synch Field character received is other than 0x55.

This error is reported by the FLEX\_US\_CSR.LINISFE flag.

#### **46.7.9.14.3 Identifier Parity Error**

This error is generated in client node configuration, if the parity of the identifier is wrong. This error can be generated only if the parity feature is enabled (PARDIS = 0).

This error is reported by the FLEX US CSR.LINIPE flag.

#### **46.7.9.14.4 Checksum Error**

This error is generated in host or client node configuration, if the received checksum is wrong. This flag can be set to 1 only if the checksum feature is enabled (CHKDIS = 0).

This error is reported by the FLEX US\_CSR.LINCE flag.

#### **46.7.9.14.5 Client Not Responding Error**

This error is generated in host or client node configuration, when the USART expects a response from another node (NACT = SUBSCRIBE) but no valid message appears on the bus within the time given by the maximum length of the message frame, t<sub>Frame\_Maximum</sub> (see [Frame Slot Mode\)](#page-1538-0). This error is disabled if the USART does not expect any message (NACT = PUBLISH or NACT = IGNORE).

This error is reported by the FLEX\_US\_CSR.LINSNRE.

#### **46.7.9.14.6 Synch Tolerance Error**

This error is generated in client node configuration if, after the clock synchronization procedure, it appears that the computed baud rate deviation compared to the initial baud rate is superior to the maximum tolerance FTol\_Unsynch (±15%).

This error is reported by the FLEX\_US\_CSR.LINSTE flag.

#### **46.7.9.14.7 Header Timeout Error**

This error is generated in client node configuration, if the header is not entirely received within the time given by the maximum length of the header, t<sub>Header</sub>\_Maximum.

This error is reported by the FLEX US CSR.LINHTE flag.

## **46.7.9.15 LIN Frame Handling**

# **46.7.9.15.1 Host Node Configuration**

- Write FLEX\_US\_CR.TXEN and FLEX\_US\_CR.RXEN to enable both the transmitter and the receiver.
- Write FLEX\_US\_MR.USART\_MODE to select the LIN mode and the host node configuration.
- Write FLEX\_US\_BRGR.CD and FLEX\_US\_BRGR.FP to configure the baud rate.
- Write NACT, PARDIS, CHKDIS, CHKTYPE, DLCM, FSDIS and DLC in FLEX\_US\_LINMR to configure the frame transfer.
- Check that FLEX US CSR. TXRDY is set to 1.
- Write FLEX\_US\_LINIR.IDCHR to send the header.

What comes next depends on the NACT configuration:

- Case 1: NACT = PUBLISH, the USART sends the response.
	- Wait until FLEX\_US\_CSR. TXRDY rises.
	- Write FLEX US THR.TCHR to send a byte.
	- If all the data have not been written, repeat the two previous steps.
	- Wait until FLEX\_US\_CSR.LINTC rises.
	- Check the LIN errors.
	- Case 2: NACT = SUBSCRIBE, the USART receives the response.
		- Wait until FLEX\_US\_CSR.RXRDY rises.
		- Read FLEX\_US\_RHR.RCHR.
		- If all the data have not been read, repeat the two previous steps.
		- Wait until FLEX\_US\_CSR.LINTC rises.
		- Check the LIN errors.
- Case 3: NACT = IGNORE, the USART is not concerned by the response.
	- Wait until FLEX\_US\_CSR.LINTC rises.
	- Check the LIN errors.

## **Figure 46-47. Host Node Configuration, NACT = PUBLISH**





#### **Figure 46-49. Host Node Configuration, NACT = IGNORE**



#### **46.7.9.15.2 Client Node Configuration**

- Write FLEX\_US\_CR.TXEN and FLEX\_US\_CR.RXEN to enable both the transmitter and the receiver.
- Write FLEX\_US\_MR.USART\_MODE to select the LIN mode and the client node configuration.
- Write FLEX\_US\_BRGR.CD and FLEX\_US\_BRGR.FP to configure the baud rate.
- Wait until FLEX\_US\_CSR.LINID rises.
- Check LINISFE and LINPE errors.
- Read FLEX\_US\_RHR.IDCHR.
- Write NACT, PARDIS, CHKDIS, CHKTYPE, DLCM and DLC in FLEX\_US\_LINMR to configure the frame transfer.

IMPORTANT: If the NACT configuration for this frame is PUBLISH, FLEX\_US\_LINMR must be written with NACT = PUBLISH even if this field is already correctly configured, in order to set the TXREADY flag and the corresponding write transfer request.

What comes next depends on the NACT configuration:

- Case 1: NACT = PUBLISH, the LIN controller sends the response.
	- Wait until FLEX\_US\_CSR.TXRDY rises.
	- Write FLEX US THR.TCHR to send a byte.
	- If all the data have not been written, repeat the two previous steps.
	- Wait until FLEX\_US\_CSR. LINTC rises.
	- Check the LIN errors.
- Case 2: NACT = SUBSCRIBE, the USART receives the response.
	- Wait until FLEX\_US\_CSR.RXRDY rises.
	- Read FLEX\_US\_RHR.RCHR.

# **SAMA5D2 Series Flexible Serial Communication Controller (FLEXCOM)**



## **46.7.9.16 LIN Frame Handling with the DMAC**

The USART can be used in association with the DMAC in order to transfer data directly into/from the on- and off-chip memories without any processor intervention.

The DMAC uses the trigger flags, TXRDY and RXRDY, to write or read into the USART. The DMAC always writes in the Transmit Holding register (FLEX\_US\_THR) and it always reads in the Receive Holding register (FLEX\_US\_RHR). The size of the data written or read by the DMAC in the USART is always a byte.

#### **46.7.9.16.1 Host Node Configuration**

The user can choose between two DMAC modes by configuring the FLEX\_US\_LINMR.PDCM bit:

• PDCM = 1: The LIN configuration is stored in the WRITE buffer and it is written by the DMAC in the Transmit Holding register FLEX\_US\_THR (instead of the LIN Mode register FLEX\_US\_LINMR). Because the DMAC transfer size is limited to a byte, the transfer is split into two accesses. During the first access, the NACT,

PARDIS, CHKDIS, CHKTYP, DLM and FSDIS bits are written. During the second access, the 8-bit DLC field is written.

• PDCM = 0: The LIN configuration is not stored in the WRITE buffer and it must be written by the user in FLEX US LINMR.

The WRITE buffer also contains the Identifier and the data, if the USART sends the response (NACT = PUBLISH).

The READ buffer contains the data if the USART receives the response (NACT = SUBSCRIBE).

## **Figure 46-53. Host Node with DMAC (PDCM = 1)**



# **Figure 46-54. Host Node with DMAC (PDCM = 0)**



## **46.7.9.16.2 Client Node Configuration**

In this configuration, the DMAC transfers only the data. The identifier must be read by the user in the LIN Identifier register (FLEX\_US\_LINIR). The LIN mode must be written by the user in FLEX\_US\_LINMR.

The WRITE buffer contains the data if the USART sends the response (NACT = PUBLISH).

The READ buffer contains the data if the USART receives the response (NACT = SUBSCRIBE).

## **Figure 46-55. Client Node with DMAC**



#### **46.7.9.17 Wakeup Request**

Any node in a sleeping LIN cluster may request a wakeup.

In the LIN 2.0 specification, the wakeup request is issued by forcing the bus to the dominant state from 250 μs to 5 ms. For this, it is necessary to send the character 0xF0 in order to impose five successive dominant bits. Whatever the baud rate is, this character respects the specified timings.

- Baud rate min = 1 kbit/s ->  $t_{\text{bit}}$  = 1 ms -> 5  $t_{\text{bit}}$  = 5 ms
- Baud rate max = 20 kbit/s ->  $t_{\text{bit}}$  = 50 μs -> 5  $t_{\text{bit}}$  = 250 μs

In the LIN 1.3 specification, the wakeup request should be generated with the character 0x80 in order to impose eight successive dominant bits.

Using the FLEX US\_LINMR.WKUPTYP bit, the user can choose to send either a LIN 2.0 wakeup request (WKUPTYP = 0) or a LIN 1.3 wakeup request (WKUPTYP = 1).

A wakeup request is transmitted by writing the FLEX US CR.LINWKUP bit to 1. Once the transfer is completed, the LINTC flag is asserted in the Status register (FLEX US CSR). It is cleared by writing a one to the FLEX\_US\_CR.RSTSTA bit.

#### **46.7.9.18 Bus Idle Timeout**

If the LIN bus is inactive for a certain duration, the client nodes shall automatically enter in Sleep mode. In the LIN 2.0 specification, this timeout is defined as 4 seconds. In the LIN 1.3 specification, it is defined as  $25,000$  t<sub>hit</sub>.

In client node configuration, the receiver timeout detects an idle condition on the RXD line. When a timeout is detected, the FLEX\_US\_CSR.TIMEOUT bit rises and can generate an interrupt, thus indicating to the driver to go into Sleep mode.

The timeout delay period (during which the receiver waits for a new character) is programmed in the FLEX\_US\_RTOR.TO field. If a zero is written to the TO field, the Receiver Timeout is disabled and no timeout is detected. The FLEX\_US\_CSR.TIMEOUT bit remains at 0. Otherwise, the receiver loads a 17-bit counter with the value programmed in TO. This counter is decremented at each bit period and reloaded each time a new character is received. If the counter reaches 0, the FLEX\_US\_CSR.TIMEOUT bit rises.

If STTTO is performed, the counter clock is stopped until a first character is received.

If RETTO is performed, the counter starts counting down immediately from the value TO.

#### **Table 46-14. Receiver Timeout Programming**



## **46.7.10 Test Modes**

The USART can be programmed to operate in three different test modes. The internal loopback capability allows on-board diagnostics. In Loopback mode, the USART interface pins are disconnected or not and reconfigured for loopback internally or externally.

#### **46.7.10.1 Normal Mode**

Normal mode connects the RXD pin on the receiver input and the transmitter output on the TXD pin.

## **Figure 46-56. Normal Mode Configuration**



# **46.7.10.2 Automatic Echo Mode**

Automatic Echo mode allows bit-by-bit retransmission. When a bit is received on the RXD pin, it is sent to the TXD pin, as shown in the following figure. Programming the transmitter has no effect on the TXD pin. The RXD pin is still connected to the receiver input, thus the receiver remains active.

#### **Figure 46-57. Automatic Echo Mode Configuration**



#### **46.7.10.3 Local Loopback Mode**

Local Loopback mode connects the output of the transmitter directly to the input of the receiver, as shown in the following figure. The TXD and RXD pins are not used. The RXD pin has no effect on the receiver and the TXD pin is continuously driven high, as in idle state.

### **Figure 46-58. Local Loopback Mode Configuration**



## **46.7.10.4 Remote Loopback Mode**

Remote Loopback mode directly connects the RXD pin to the TXD pin, as shown in the following figure. The transmitter and the receiver are disabled and have no effect. This mode allows bit-by-bit retransmission.

## **Figure 46-59. Remote Loopback Mode Configuration**



# **46.7.11 USART FIFOs**

# **46.7.11.1 Overview**

The USART includes two FIFOs which can be enabled/disabled using FLEX\_US\_CR.FIFOEN/FIFODIS. Both the transmitter and the receiver must be disabled before enabling or disabling the FIFOs, using the FLEX\_US\_CR.TXDIS/RXDIS bits.

Writing FLEX US CR.FIFOEN to '1' enables a 32-data Transmit FIFO and a 32-data Receive FIFO.

When the FIFO is enabled, it is possible to write or to read single data (5-bit to 9-bit data) or multiple data (5-bit to 8-bit data) in the same access to FLEX\_US\_THR/RHR. See [FIFO Single Data Access](#page-1549-0) and [FIFO Multiple Data](#page-1549-0) [Access](#page-1549-0).

# **Figure 46-60. USART FIFOs Block Diagram**



## **46.7.11.2 Sending Data with FIFO Enabled**

When the Transmit FIFO is enabled, write access to FLEX US THR loads the Transmit FIFO.

The FIFO level is provided in FLEX\_US\_FLR.TXFL. If the FIFO can accept the number of data to be transmitted, there is no need to monitor FLEX\_US\_CSR.TXRDY and the data can be successively written in FLEX\_US\_THR.

If the FIFO cannot accept the data due to insufficient space, wait for the TXRDY flag to be set before writing the data in FLEX\_US\_THR.

When the space in the FIFO allows only a portion of the data to be written, the TXRDY flag must be monitored before writing the remaining data.



# **46.7.11.3 Receiving Data with FIFO Enabled**

When the Receive FIFO is enabled, FLEX\_US\_RHR access reads the FIFO.

When data are present in the Receive FIFO (RXRDY flag set to '1'), the exact number of data can be checked with FLEX\_US\_FLR.RXFL. All the data can be read successively in FLEX\_US\_RHR without checking the RXRDY flag between each access.
### **Figure 46-62. Receiving Data with FIFO Enabled**



### **46.7.11.4 Clearing/Flushing FIFOs**

Each FIFO can be cleared/flushed using FLEX\_US\_CR.TXFCLR/RXFCLR.

### **46.7.11.5 TXEMPTY, TXRDY and RXRDY Behavior**

FLEX\_US\_CSR.TXEMPTY, FLEX\_US\_CSR.TXRDY and FLEX\_US\_CSR.RXRDY flags display a specific behavior when FIFOs are enabled.

The TXEMPTY flag is cleared as long as there are characters in the Transmit FIFO or in the internal shift register. TXEMPTY is set when there are no characters in the Transmit FIFO and in the internal shift register.

TXRDY indicates if a data can be written in the Transmit FIFO. Thus the TXRDY flag is set as long as the Transmit FIFO can accept new data. See figure TXRDY in Single Data Mode and TXRDYM = 0.

RXRDY indicates if an unread data is present in the Receive FIFO. Thus the RXRDY flag is set as soon as one unread data is in the Receive FIFO. See figure [RXRDY in Single Data Mode and RXRDYM = 0](#page-1549-0) below.

TXRDY and RXRDY behavior can be modified using the TXRDYM and RXRDYM fields in the USART FIFO Mode register (FLEX\_US\_FMR) .

See FLEX US FMR for the FIFO configuration.

## **Figure 46-63. TXRDY Behavior for Single Data Access and TXRDYM = 0**



<span id="page-1549-0"></span>

## **46.7.11.6 FIFO Single Data Access**

When FIFO is enabled and a byte access is performed in FLEX US THR (5-bit to 8-bit data size), a single data is written in FIFO. The similar behavior applies for FLEX US RHR.

If FLEX\_US\_MR.MODE9 is set (9-bit data), or if FLEX\_US\_MR.USART\_MODE is configured to operate in LIN Host mode or LIN Client mode, or if FLEX\_US\_MR.MAN is set, any type of access to FLEX\_US\_THR/RHR writes/reads a single data.

See [USART Receive Holding Register \(FLEX\\_US\\_RHR\)](#page-1663-0) and [USART Transmit Holding Register \(FLEX\\_US\\_THR\).](#page-1663-0)

However, for some configurations it is possible to write/read multiple data each time FLEX\_US\_THR/FLEX\_US\_RHR is accessed. See FIFO Multiple Data Access.

### **46.7.11.6.1 DMAC**

The DMAC transfer type must be configured in bytes or halfwords when FIFOs operate in Single Data mode (the same applies when FIFOs are disabled).

### **46.7.11.7 FIFO Multiple Data Access**

For some operating modes, it is possible to reduce the number of accesses to/from FLEX\_US\_THR/FLEX\_US\_RHR required to transfer an amount of data, by concatenating multiple data (5-bit to 8-bit) when FIFO is enabled (FLEX US CR.FIFOEN=1) and 5- to 8-bit data characters are transferred (FLEX US MR.MODE9=0).

Up to four data (5-bit to 8-bit) can be written/read in one FLEX US THR/FLEX US RHR access.

When the FIFO is enabled, the number of data to write/read is defined by the type of access in the holding register. If the access is a byte, only one data is written/read (single data access), if the access is a halfword or a word a multiple data access is performed. If the access is a halfword, then two data are written/read and if the access is a word, four data are written/read.

Written/read data are always right-aligned, as described in [USART Receive Holding Register \(FIFO Multi Data\)](#page-1664-0) and [USART Transmit Holding Register \(FIFO Multi Data\).](#page-1666-0)

Multiple data access cannot be used for the following configurations:

- If FLEX US MR.MODE9 is set
- If FLEX\_US\_MR.USART\_MODE is configured to operated in LIN Host mode or LIN Client mode
- FLEX US MR.MAN is set

As an example of multiple data access, if the Transmit FIFO is empty and there are six data to send, any of the following write accesses may be performed:

- six FLEX\_US\_THR-byte write accesses
- three FLEX\_US\_THR-halfword write accesses
- one FLEX US THR word write access and one FLEX US THR halfword write access

With a Receive FIFO containing six data, any of the following read accesses may be performed:

- six FLEX\_US\_RHR-byte read accesses
- three FLEX US RHR-halfword read accesses
- one FLEX\_US\_RHR-word read access and one FLEX\_US\_RHR-halfword read access

#### **46.7.11.7.1 TXRDY and RXRDY Configuration**

The TXRDY flag indicates if one or more data can be written in the FIFO depending on the configuration of FLEX\_US\_FMR.TXRDYM/RXRDYM.

As an example, if a word (32-bit) is written in FLEX US THR, the TXRDYM field must be configured so that the TXRDY flag is at '1' only when at least four data can be written in the Transmit FIFO.

In the same way, if a word (32-bit) is read in FLEX\_US\_RHR, the RXRDYM field must be configured so that the RXRDY flag is at '1' only when at least four unread data are in the Receive FIFO.

#### **46.7.11.7.2 DMAC**

The DMAC transfer type must be configured according to the FLEX US FMR.TXRDYM/RXRDYM settings.

As an example, FLEX US FMR.TXRDYM/RXRDYM=0 is not compatible with DMAC PDC transfers in word (32-bit).

## **46.7.11.8 Transmit FIFO Lock**

• LIN Mode:

If a frame is aborted using the Abort LIN Transmission bit (FLEX\_US\_CR.LINABT), a lock is set on the Transmit FIFO, preventing any new frame from being sent until it is cleared. This allows clearing the FIFO if needed, resetting DMAC channels, etc., without any risk.

The TXFLOCK bit in the USART FIFO Event Status register (FLEX US FESR) is used to check the state of the Transmit FIFO lock.

The Transmit FIFO lock can be cleared by setting FLEX US CR.TXFLCLR to '1'.

#### **46.7.11.9 FIFO Pointer Error**

A FIFO overflow is reported in FLEX\_US\_FESR.

If the Transmit FIFO is full and a write access is performed on FLEX US THR, it generates a Transmit FIFO pointer error and sets FLEX\_US\_FESR.TXFPTEF.

If the number of data written in FLEX\_US\_THR (according to the register access size) is greater than the free space in the Transmit FIFO, a Transmit FIFO pointer error is generated and FLEX\_US\_FESR.TXFPTEF is set.

A FIFO underflow is reported in FLEX\_US\_FESR.

If the number of data read in FLEX\_US\_RHR (according to the register access size) is greater than the number of unread data in the Receive FIFO, a Receive FIFO pointer error is generated and FLEX US FESR.RXFPTEF is set.

No pointer error occurs if the FIFO state/level is checked before writing/reading in FLEX\_US\_THR/FLEX\_US\_RHR. The FIFO state/level can be checked either with TXRDY, RXRDY, TXFL or RXFL. When a pointer error occurs, other FIFO flags may not behave as expected; their states should be ignored.

If a Transmit pointer error occurs, a transmitter reset must be performed using FLEX\_US\_CR.RSTTX. If a Receive pointer error occurs, a receiver reset must be performed using FLEX\_US\_CR.RSTRX.

#### **46.7.11.10 FIFO Thresholds**

Each Transmit and Receive FIFO includes a threshold feature used to set a flag and an interrupt when a FIFO threshold is crossed. Thresholds are defined as a number of data in the FIFO, and the FIFO state (TXFL or RXFL) represents the number of data currently in the FIFO.

The Transmit FIFO threshold can be set using the field FLEX\_US\_FMR.TXFTHRES. Each time the Transmit FIFO level goes from 'above threshold' to 'equal to or below threshold', the flag FLEX\_US\_FESR.TXFTHF is set. The application is warned that the Transmit FIFO has reached the defined threshold and that it can be reloaded.

The Receive FIFO threshold can be set using the field FLEX\_US\_FMR.RXFTHRES. Each time the Receive FIFO level goes from 'below threshold' to 'equal to or above threshold', the flag FLEX\_US\_FESR.RXFTHF is set. The application is warned that the Receive FIFO has reached the defined threshold and that it can be read to prevent an underflow.

The Receive FIFO threshold 2 can be set using the field FLEX\_US\_FMR.RXFTHRES2. Each time the Receive FIFO level goes from 'above threshold 2' to 'equal to or below threshold 2', the flag FLEX\_US\_FESR.RXFTHF2 is set. The application is warned that the Receive FIFO has reached the defined threshold and that it can be read to prevent an underflow.

The TXFTHF, RXFTHF and RXTHF2 flags can be configured to generate an interrupt using FLEX\_US\_FIER and FLEX\_US\_FIDR.

## **46.7.11.11 FIFO Flags**

FIFOs come with a set of flags which can be configured to generate interrupts through FLEX\_US\_FIER and FLEX US FIDR.

FIFO flags state can be read in FLEX\_US\_FESR. They are cleared by writing FLEX US CR.RSTSTA to '1'.

## **46.7.12 USART Register Write Protection**

The FLEXCOM operating mode (FLEX\_MR.OPMODE) must be set to FLEX\_MR\_OPMODE\_USART to enable access to the write protection registers.

To prevent any single software error from corrupting USART behavior, certain registers in the address space can be write-protected by setting the WPEN (Write Protection Enable) bit in the [USART Write Protection Mode Register](#page-1688-0) [\(FLEX\\_US\\_WPMR\).](#page-1688-0)

If a write access to a write-protected register is detected, the Write Protection Violation Status (WPVS) flag in the USART Write Protection Status Register (FLEX US WPSR) is set and the Write Protection Violation Source (WPVSRC) field indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading FLEX\_US\_WPSR.

The following registers can be write-protected when WPEN is set:

- [USART Mode Register](#page-1636-0)
- [USART Baud Rate Generator Register](#page-1667-0)
- [USART Receiver Timeout Register](#page-1668-0)
- [USART Transmitter Timeguard Register](#page-1669-0)
- [USART FI DI RATIO Register](#page-1670-0)
- [USART IrDA FILTER Register](#page-1672-0)
- [USART Manchester Configuration Register](#page-1673-0)
- [USART Comparison Register](#page-1679-0)

## **46.8 SPI Functional Description**

## **46.8.1 Modes of Operation**

The SPI operates in Host mode or in Client mode.

- The SPI operates in Host mode by writing a 1 to the MSTR bit in the SPI Mode register (FLEX SPI\_MR):
	- The pins NPCS0 to NPCS1 are all configured as outputs.
	- The SPCK pin is driven.
	- The MISO line is wired on the receiver input.
	- The MOSI line is driven as an output by the transmitter.
- The SPI operates in Client mode if the MSTR bit in FLEX SPI MR is written to 0:
	- The MISO line is driven by the transmitter output.
	- The MOSI line is wired on the receiver input.
	- The SPCK pin is driven by the transmitter to synchronize the receiver.
	- The NPCS0 pin becomes an input, and is used as a client select signal (NSS).
	- Pin NPCS1 is not driven and can be used for other purposes.

The data transfers are identically programmable for both modes of operation. The bit rate generator is activated only in Host mode.

## **46.8.2 Data Transfer**

Four combinations of polarity and phase are available for data transfers. The clock polarity is programmed with the CPOL bit in the SPI Chip Select register (FLEX\_SPI\_CSR). The clock phase is programmed with the NCPHA bit. These two parameters determine the edges of the clock signal on which data are driven and sampled. Each of the two parameters has two possible states, resulting in four possible combinations that are incompatible with one another. Consequently, a host/client pair must use the same parameter pair values to communicate. If multiple clients are connected and require different configurations, the host must reconfigure itself each time it needs to communicate with a different client.

The following table shows the four modes and corresponding parameter settings.

### **Table 46-15. SPI Bus Protocol Mode**



The following figures show examples of data transfers.

## **Figure 46-65. SPI Transfer Format (NCPHA = 1, 8 bits per transfer) Mode 0 and 2**





**Figure 46-66. SPI Transfer Format (NCPHA = 0, 8 bits per transfer) Mode 1 and 3**

\* Not defined.

## **46.8.3 Host Mode Operations**

When configured in Host mode, the SPI operates on the clock generated by the internal programmable bit rate generator. It fully controls the data transfers to and from the client(s) connected to the SPI bus. The SPI drives the chip select line to the client and the serial clock signal (SPCK).

The SPI features two holding registers, the Transmit Data register (FLEX\_SPI\_TDR) and the Receive Data register (FLEX\_SPI\_RDR), and a single shift register. The holding registers maintain the data flow at a constant rate.

After enabling the SPI, a data transfer starts when the processor writes to FLEX SPI TDR. The written data are immediately transferred in the shift register and the transfer on the SPI bus starts. While the data in the shift register is shifted on the MOSI line, the MISO line is sampled and shifted in the shift register. Data cannot be loaded in FLEX\_SPI\_RDR without transmitting data. If there is no data to transmit, a dummy data can be used (FLEX SPI\_TDR filled with ones). When the WDRBT bit is set, a new data cannot be transmitted if FLEX\_SPI\_RDR has not been read. If Receiving mode is not required, for example when communicating with a client receiver only (such as an LCD), the receive status flags in the SPI Status register (FLEX\_SPI\_SR) can be discarded.

Before writing the TDR, the FLEX\_SPI\_MR.PCS field must be set in order to select a client.

If new data are written in FLEX\_SPI\_TDR during the transfer, it is kept in FLEX\_SPI\_TDR until the current transfer is completed. Then, the received data are transferred from the shift register to FLEX\_SPI\_RDR, the data in FLEX SPI TDR is loaded in the shift register and a new transfer starts.

As soon as the FLEX\_SPI\_TDR is written, the Transmit Data Register Empty (TDRE) flag in FLEX\_SPI\_SR is cleared. When the data written in FLEX\_SPI\_TDR is loaded into the shift register, the FLEX\_SPI\_SR.TDRE flag is set. The TDRE bit is used to trigger the Transmit DMA channel (see figure below).

The end of transfer is indicated by FLEX\_SPI\_SR.TXEMPTY. If a transfer delay (DLYBCT) is greater than 0 for the last transfer, TXEMPTY is set after the completion of this delay. The peripheral clock can be switched off at this time.

### **Notes:**

- 1. When the SPI is enabled, the TDRE and TXEMPTY flags are set.
- 2. The TXEMPTY flag alone cannot be used to detect the end of the buffer DMA transfer.

### **Figure 46-67. TDRE and TXEMPTY Flag Behavior**



The transfer of received data from the shift register to FLEX\_SPI\_RDR is indicated by the Receive Data Register Full (RDRF) bit in FLEX SPI SR. When the received data are read, the RDRF bit is cleared.

If FLEX\_SPI\_RDR has not been read before new data are received, the Overrun Error bit (OVRES) in FLEX\_SPI\_SR is set. As long as this flag is set, data are loaded in FLEX\_SPI\_RDR. The user has to read the status register to clear the OVRES bit.

The following figures show, respectively, a block diagram of the SPI when operating in Host mode and a flow chart describing how transfers are handled.

## **46.8.3.1 Host Mode Block Diagram**

### **Figure 46-68. Host Mode Block Diagram**



## **46.8.3.2 Host Mode Flowchart**



The following figure shows the behavior of Transmit Data Register Empty (TDRE), Receive Data Register (RDRF) and Transmission Register Empty (TXEMPTY) status flags within FLEX\_SPI\_SR during an 8-bit data transfer in Fixed mode without the DMAC involved.



### **Figure 46-70. Status Register Flags Behavior**

## **46.8.3.3 Clock Generation**

The SPI bit rate clock is generated by dividing a source clock which can be the peripheral clock or a programmable clock from the GCLK. The divider can be a value between 1 and 255.

If the SCBR field is programmed to 1 and the clock source is GCLK, the operating bit rate is peripheral clock (refer to the section "Electrical Characteristics" for the SPCK maximum frequency). Triggering a transfer while SCBR is at 0 can lead to unpredictable results.

At reset, SCBR is 0 and the user has to program it to a valid value before performing the first transfer.

The divisor can be defined independently for each chip select, as it has to be programmed in the FLEX\_SPI\_CSR.SCBR field. This allows the SPI to automatically adapt the bit rate for each interfaced peripheral without reprogramming.

If GCLK is selected as source clock (FLEX SPI\_MR.BRSRCCLK = 1), the bit rate is independent of the processor/bus clock. Thus, the processor clock can be changed while SPI is enabled. The processor clock frequency changes must be performed only by programming the PMC\_MCKR.PRES field (refer to the section "Power Management Controller (PMC)"). Any other method to modify the processor/bus clock frequency (PLL multiplier, etc.) is forbidden when SPI is enabled.

The peripheral clock frequency must be at least three times higher than GCLK.

## **46.8.3.4 Transfer Delays**

The figure below shows a chip select transfer change and consecutive transfers on the same chip select. Three delays can be programmed to modify the transfer waveforms:

- The delay between the chip selects. It is programmable only once for all chip selects by writing the FLEX\_SPI\_MR.DLYBCS field. The SPI client device deactivation delay is managed through DLYBCS. If there is only one SPI client device connected to the host, the DLYBCS field does not need to be configured. If several client devices are connected to a host, DLYBCS must be configured depending on the highest deactivation delay. Refer to the SPI client device electrical characteristics.
- The delay before SPCK, independently programmable for each chip select by writing the DLYBS field. The SPI client device activation delay is managed through DLYBS. Refer to the SPI client device electrical characteristics to define DLYBS.

• The delay between consecutive transfers, independently programmable for each chip select by writing the DLYBCT field. The time required by the SPI client device to process received data is managed through DLYBCT. This time depends on the SPI client system activity.

These delays allow the SPI to be adapted to the interfaced peripherals and their speed and bus release time.

### **Figure 46-71. Programmable Delays**



## **46.8.3.5 Peripheral Selection**

The serial peripherals are selected through the assertion of the NPCS0 to NPCS1 signals. By default, all NPCS signals are high before and after each transfer.

- Fixed Peripheral Select Mode: SPI exchanges data with only one peripheral. Fixed Peripheral Select mode is enabled by writing the FLEX\_SPI\_MR.PS bit to zero. In this case, the current peripheral is defined by the FLEX\_SPI\_MR.PCS field, and the FLEX\_SPI\_TDR. PCS field has no effect.
- Variable Peripheral Select Mode: Data can be exchanged with more than one peripheral without having to reprogram FLEX\_SPI\_MR.PCS.

Variable Peripheral Select Mode is enabled by setting the FLEX\_SPI\_MR.PS bit to one. The FLEX\_SPI\_TDR.PCS field is used to select the current peripheral. This means that the peripheral selection can be defined for each new data. The value must be written in a single access to FLEX\_SPI\_TDR in the following format:

 $[xxxxxxx(7-bit) + LASTXFER(1-bit)^{(1)}+xxxx(4-bit) + PCS (4-bit) + TD (8 to 16-bit data)]$ with LASTXFER at 0 or 1 depending on the CSAAT bit, and PCS equal to the chip select to assert, as defined in [SPI Transmit Data Register \(FLEX\\_SPI\\_TDR\)](#page-1697-0). Note: 1. Optional

The CSAAT, LASTXFER and CSNAAT bits are discussed in [Peripheral Deselection with DMA](#page-1560-0).

If LASTXFER is used, the command must be issued after writing the last character. Instead of LASTXFER, the user can use the SPIDIS command. After the end of the DMA transfer, it is necessary to wait for the TXEMPTY flag and then write SPIDIS into the SPI Control register (FLEX\_SPI\_CR). This does not change the configuration register values). The NPCS is disabled after the last character transfer. Then, another DMA transfer can be started if the FLEX\_SPI\_CR.SPIEN bit has previously been written.

## **46.8.3.6 SPI Direct Access Memory Controller (DMAC)**

In both Fixed and Variable modes, the Direct Memory Access Controller (DMAC) can be used to reduce processor overhead.

The fixed peripheral selection allows buffer transfers with a single peripheral. Using the DMAC is an optimal means, as the size of the data transfer between the memory and the SPI is either 8 bits or 16 bits. However, if the peripheral selection is modified, FLEX\_SPI\_MR must be reprogrammed.

The variable peripheral selection allows buffer transfers with multiple peripherals without reprogramming FLEX SPI MR. Data written in FLEX SPI TDR is 32 bits wide and defines the real data to be transmitted and the destination peripheral. Using the DMAC in this mode requires 32-bit wide buffers, with the data in the LSBs and the PCS and LASTXFER fields in the MSBs. However, the SPI still controls the number of bits (8 to 16) to be transferred through MISO and MOSI lines with the chip select configuration registers. This is not the optimal means in terms of memory size for the buffers, but it provides a very effective means to exchange data with several peripherals without any intervention of the processor.

## **46.8.3.7 Peripheral Chip Select Decoding**

The user can program the SPI to operate with up to 3 client peripherals by decoding the two chip select lines, NPCS0 to NPCS1 with an external decoder/demultiplexer (see the following figure). This can be enabled by setting the FLEX\_SPI\_MR.PCSDEC bit.

When operating without decoding, the SPI makes sure that in any case only one chip select line is activated, i.e., one NPCS line driven low at a time. If two bits are defined low in a PCS field, only the lowest numbered chip select is driven low.

When operating with decoding, the SPI directly outputs the value defined by the PCS field on the NPCS lines of either FLEX\_SPI\_MR or FLEX\_SPI\_TDR (depending on PS).

As the SPI sets a default value of 0x3 on the chip select lines (i.e., all chip select lines at 1) when not processing any transfer, only 3 peripherals can be decoded.

The SPI has only two Chip Select registers. As a result, when external decoding is activated, each NPCS chip select defines the characteristics of up to two peripherals. As an example, FLEX\_SPI\_CRS0 defines the characteristics of the externally decoded peripherals 0 to 1, corresponding to the PCS values 0x0 to 0x1. Consequently, the user has to make sure to connect compatible peripherals on the decoded chip select lines 0 to 1 and 2. The following figure shows this type of implementation.

If the CSAAT bit is used, with or without the DMAC, the mode fault detection for NPCS0 line must be disabled. This is not needed for all other chip select lines since mode fault detection is only on NPCS0.

### **Figure 46-72. Chip Select Decoding Application Block Diagram: Single Host/Multiple Client Implementation**



### External 1-of-n Decoder/Demultiplexer

## **46.8.3.8 Peripheral Deselection without DMA**

During a transfer of more than one data on a Chip Select without the DMA, FLEX\_SPI\_TDR is loaded by the processor, the TDRE flag rises as soon as the content of FLEX\_SPI\_TDR is transferred into the internal shift register. When this flag is detected high, FLEX\_SPI\_TDR can be reloaded. If this reload by the processor occurs before the end of the current transfer, and if the next transfer is performed on the same chip select as the current transfer, the Chip Select is not deasserted between the two transfers. But depending on the application software handling the SPI status register flags (by interrupt or polling method) or servicing other interrupts or other tasks, the processor may not reload FLEX\_SPI\_TDR in time to keep the chip select active (low). A null DLYBCT value (delay between consecutive transfers) in FLEX\_SPI\_CSR, gives even less time for the processor to reload FLEX\_SPI\_TDR. With some SPI client peripherals, if the chip select line must remain active (low) during a full set of transfers, communication errors can occur.

<span id="page-1560-0"></span>To facilitate interfacing with such devices, the Chip Select registers [CSR0...CSR1] can be programmed with the Chip Select Active After Transfer (CSAAT) bit to 1. This allows the chip select lines to remain in their current state (low = active) until a transfer to another chip select is required. Even if FLEX\_SPI\_TDR is not reloaded, the chip select remains active. To de-assert the chip select line at the end of the transfer, the Last Transfer (LASTXFER) bit in FLEX SPI CR must be set after writing the last data to transmit into FLEX SPI TDR.

## **46.8.3.9 Peripheral Deselection with DMA**

DMA provides faster reloads of FLEX\_SPI\_TDR compared to software. However, depending on the system activity, it is never sure that FLEX\_SPI\_TDR is written with the next data before the end of the current transfer. Consequently, a data can be lost by the deassertion of the NPCS line for SPI client peripherals requiring the chip select line to remain active between two transfers. The only way to ensure a safe transfer in this case is the use of the CSAAT and LASTXFER bits.

When the CSAAT bit is cleared, the NPCS does not rise in all cases between two transfers on the same peripheral. During a transfer on a Chip Select, the TDRE flag rises as soon as the content of FLEX\_SPI\_TDR is transferred into the internal shift register. When this flag is detected, FLEX\_SPI\_TDR can be reloaded. If this reload occurs before the end of the current transfer and if the next transfer is performed on the same chip select as the current transfer, the Chip Select is not deasserted between the two transfers. This can lead to difficulties to interface with some serial peripherals requiring the chip select to be deasserted after each transfer. To facilitate interfacing with such devices, FLEX\_SPI\_CSR can be programmed with the Chip Select Not Active After Transfer (CSNAAT) bit to 1. This allows the chip select lines to be deasserted systematically during a time "DLYBCS" (the value of the CSNAAT bit is processed only if the CSAAT bit is cleared for the same chip select).

The following figure shows different peripheral deselection cases and the effect of the CSAAT and CSNAAT bits.



## **46.8.3.10 Mode Fault Detection**

The SPI has the capability to operate in multi-host environment. Consequently, the NPCS0/NSS line must be monitored. If one of the hosts on the SPI bus is currently transmitting, the NPCS0/NSS line is low and the SPI must not transmit a data. A mode fault is detected when the SPI is programmed in Host mode and a low level is driven by an external host on the NPCS0/NSS signal. In multi-host environment, NPCS0, MOSI, MISO and SPCK pins must be configured in open drain (through the PIO controller). When a mode fault is detected, the FLEX\_SPI\_SR.MODF bit is set until FLEX\_SPI\_SR is read and the SPI is automatically disabled until it is re-enabled by writing the FLEX\_SPI\_CR.SPIEN bit to 1.

By default, the mode fault detection is enabled. The user can disable it by setting the FLEX SPI\_MR.MODFDIS bit.

## **46.8.4 SPI Client Mode**

When operating in Client mode, the SPI processes data bits on the clock provided on the SPI clock pin (SPCK).

The SPI waits until NSS goes active before receiving the serial clock from an external host. When NSS falls, the clock is validated and the data are loaded in FLEX\_SPI\_RDR according to the configuration value of the FLEX\_SPI\_CSR0.BITS field. These bits are processed following a phase and a polarity defined respectively by the FLEX\_SPI\_CSR0.NCPHA and FLEX\_SPI\_CSR0.CPOL bits. Note that the BITS field, CPOL bit and NCPHA bit of the other Chip Select registers have no effect when the SPI is programmed in Client mode.

The bits are shifted out on the MISO line and sampled on the MOSI line.

**Note:** For more information on the BITS field, see also the note below the FLEX\_SPI\_CSRx register bitmap in section [SPI Chip Select Register](#page-1708-0)

When all bits are processed, the received data are transferred in FLEX\_SPI\_RDR and the RDRF bit rises. If FLEX\_SPI\_RDR has not been read before new data are received, the Overrun Error bit (OVRES) in FLEX\_SPI\_SR is set. As long as this flag is set, data are loaded in FLEX\_SPI\_RDR. The user must read FLEX\_SPI\_SR to clear the OVRES bit.

When a transfer starts, the data shifted out is the data present in the shift register. If no data has been written in FLEX\_SPI\_TDR, the last data received is transferred. If no data has been received since the last reset, all bits are transmitted low, as the shift register resets to 0.

When a first data is written in FLEX\_SPI\_TDR, it is transferred immediately in the shift register and the TDRE flag rises. If new data is written, it remains in FLEX\_SPI\_TDR until a transfer occurs, i.e., NSS falls and there is a valid clock on the SPCK pin. When the transfer occurs, the last data written in FLEX\_SPI\_TDR is transferred in the shift register and the TDRE flag rises. This enables frequent updates of critical variables with single transfers.

Then, a new data is loaded in the shift register from FLEX\_SPI\_TDR. If no character is ready to be transmitted, i.e., no character has been written in FLEX\_SPI\_TDR since the last load from FLEX\_SPI\_TDR to the shift register, FLEX\_SPI\_TDR is retransmitted. In this case the Underrun Error Status flag (UNDES) is set in FLEX\_SPI\_SR.

If NSS rises between two characters, it must be kept high for two MCK clock periods or more and the next SPCK capture edge must not occur less than four MCK periods after NSS rise.

The following figure shows a block diagram of the SPI when operating in Client mode.

### **Figure 46-74. Client Mode Functional Block Diagram**



## **46.8.5 SPI Comparison Function on Received Character**

The comparison is only relevant for SPI Client mode (MSTR = 0 in FLEX US MR).

The effect of a comparison match changes if the system is in Wait or Active mode.

In Wait mode, if asynchronous partial wakeup is enabled, a system wakeup is performed (see [46.8.6. SPI](#page-1563-0) [Asynchronous and Partial Wake-up](#page-1563-0)).

In Active mode, the CMP flag in FLEX\_SPI\_SR is raised. It is set when the received character matches the conditions programmed in the SPI Comparison register (FLEX\_SPI\_CMPR). The CMP flag is set as soon as FLEX\_SPI\_RDR is loaded with the new received character. The CMP flag is cleared by reading FLEX\_SPI\_SR.

The SPI Comparison register can be programmed to provide different comparison methods. These are listed below:

- <span id="page-1563-0"></span>• If VAL1 equals VAL2, then the comparison is performed on a single value and the flag is set to 1 if the received character equals VAL1.
- If VAL1 is strictly lower than VAL2, then any value between VAL1 and VAL2 sets the CMP flag.
- If VAL1 is strictly higher than VAL2, then the flag CMP is set to 1 if any received character equals VAL1 or VAL2.

When FLEX\_SPI\_MR.CMPMODE is cleared, all received data is loaded in FLEX\_SPI\_RDR and the CMP flag provides the status of the comparison result.

By setting the CMPMODE bit, the comparison result triggers the start of FLEX SPI\_RDR loading (see the figure below). The trigger condition exists as soon as the received character value matches the conditions defined by VAL1 and VAL2 in FLEX\_SPI\_CMPR. The comparison trigger event is restarted by writing a 1 to the FLEX\_SPI\_CR.REQCLR bit.

The value programmed in VAL1 and VAL2 fields must not exceed the maximum value of the received character (see BITS field in SPI Chip Select register (FLEX\_SPI\_CSR)).

### **Figure 46-75. Receive Data Register Management**



 $CMPMODE = 1$ ,  $VAL1 = VAL2 = 0x06$ 

## **46.8.6 SPI Asynchronous and Partial Wake-up**

This operating mode is a means of data preprocessing that qualifies an incoming event, thus allowing the SPI to decide whether or not to wake up the system. Asynchronous and partial wakeup is mainly used when the system is in Wait mode (refer to the section "Power Management Controller (PMC)" for further details). It can also be enabled when the system is fully running. In any case, only the peripheral clock is modified and VDDCORE always remains active.

Asynchronous and partial wake-up can be used only when SPI is configured in Client mode (FLEX\_SPI\_MR.MSTR is cleared).

The maximum SPI clock (SPCK) frequency that can be provided by the SPI host is bounded by the peripheral clock frequency. The SPCK frequency must be lower than or equal to the peripheral clock. The NSS line must be deasserted by the SPI host between two characters. The NSS deassertion duration time must be greater than or equal to six peripheral clock periods. The time between the assertion of NSS line (falling edge) and the first edge of the SPI clock must be higher than 15 μs.

The FLEX\_SPI\_RDR register must be read before enabling the asynchronous and partial wake-up.

When asynchronous and partial wake-up is enabled for the SPI (refer to the section "Power Management Controller (PMC)"), the PMC decodes a clock request from the SPI. The request is generated as soon as there is a falling edge on the NSS line as this may indicate the beginning of a frame. If the system is in Wait mode (processor and peripheral clocks switched off), the PMC restarts the fast RC oscillator and provides the clock only to the SPI.

The SPI processes the received frame and compares the received character with VAL1 and VAL2 in [FLEX\\_SPI\\_CMPR.](#page-1713-0)

The SPI instructs the PMC to disable the peripheral clock if the received character value does not meet the conditions defined by VAL1 and VAL2 fields in FLEX\_SPI\_CMPR (see figure Asynchronous Wake-up Use Case Example).

If the received character value meets the conditions, the SPI instructs the PMC to exit the system from Wait mode (see figure [Asynchronous Event Generating Only Partial Wake-up](#page-1565-0)).

The VAL1 and VAL2 fields can be programmed to provide different comparison methods and thus matching conditions.

- If VAL1 equals VAL2, then the comparison is performed on a single value and the wake-up is triggered if the received character equals VAL1.
- If VAL1 is strictly lower than VAL2, then any value between VAL1 and VAL2 wakes up the system.
- If VAL1 is strictly higher than VAL2, the wake-up is triggered if any received character equals VAL1 or VAL2.
- If VAL1 = 0 and VAL2 =  $65535$ , the wake-up is triggered as soon as a character is received.

If the processor and peripherals are running, the SPI can be configured in Asynchronous and Partial Wake-up mode by enabling the PMC\_SLPWK\_ER (refer to the section "Power Management Controller (PMC)"). When activity is detected on the receive line, the SPI requests the clock from the PMC and the comparison is performed. If there is a comparison match, the SPI continues to request the clock. If there is no match, the clock is switched off for the SPI only, until a new activity is detected.

The CMPMODE configuration has no effect when Asynchronous and Partial Wake-up mode is enabled for the SPI (refer to PMC\_SLPWK\_ER in the section "Power Management Controller (PMC)").

When the system is in Active mode and the SPI enters Asynchronous and Partial Wake-up mode, the flag RDRF must be programmed as the unique source of the SPI interrupt.

When the system exits Wait mode as the result of a matching condition, the RDRF flag is used to determine if the SPI is the source for the exit from Wait mode.

## **Figure 46-76. Asynchronous Wake-up Use Case Example**





## <span id="page-1565-0"></span>**Figure 46-77. Asynchronous Event Generating Only Partial Wake-up**

## **46.8.7 SPI FIFOs**

### **46.8.7.1 Overview**

The SPI includes two FIFOs which can be enabled/disabled using the FLEX\_SPI\_CR.FIFOEN/FIFODIS. The SPI module must be disabled before enabling or disabling the SPI FIFOs (FLEX\_SPI\_CR.SPIDIS).

Writing FLEX\_SPI\_CR.FIFOEN to '1' enables a 32-data Transmit FIFO and a 32-data Receive FIFO.

The size of a data (8-bit to 16-bit) is determined by the value configured in FLEX\_SPI\_CSRx.BITS.

It is possible to write or to read single or multiple data in the same access to FLEX\_SPI\_TDR/RDR. See [SPI Single](#page-1570-0) [Data Access](#page-1570-0) and [SPI Multiple Data Access.](#page-1570-0)

### **Figure 46-78. SPI FIFOs Block Diagram**



## **46.8.7.2 Sending Data with FIFO Enabled**

When the Transmit FIFO is enabled, write access to FLEX\_SPI\_TDR loads the Transmit FIFO.

The FIFO level is provided in FLEX\_SPI\_FLR.TXFL. If the FIFO can accept the number of data to be transmitted, there is no need to monitor FLEX\_SPI\_SR.TDRE and the data can be successively written in FLEX\_SPI\_TDR.

If the FIFO cannot accept the data due to insufficient space, wait for the TDRE flag to be set before writing the data in FLEX\_SPI\_TDR.

When the space in the FIFO allows only a portion of the data to be written, the TDRE flag must be monitored before writing the remaining data.





## **46.8.7.3 Receiving Data with FIFO Enabled**

When the Receive FIFO is enabled, FLEX\_SPI\_RDR access reads the FIFO.

When data are present in the Receive FIFO (RDRF flag set to '1'), the exact number of data can be checked with FLEX\_SPI\_FLR.RXFL. All the data can be read successively in FLEX\_SPI\_RDR without checking the RDRF flag between each access.

### **Figure 46-80. Receiving Data with FIFO Enabled**



### **46.8.7.4 Clearing/Flushing FIFOs**

Each FIFO can be cleared/flushed using FLEX\_SPI\_CR.TXFCLR/RXFCLR.

### **46.8.7.5 TXEMPTY, TDRE and RDRF Behavior**

FLEX\_SPI\_SR.TXEMPTY, FLEX\_SPI\_SR.TDRE and FLEX\_SPI\_SR.RDRF flags display a specific behavior when FIFOs are enabled.

The TXEMPTY flag is cleared as long as there are characters in the Transmit FIFO or in the internal shift register. TXEMPTY is set when there are no characters in the Transmit FIFO and in the internal shift register.

TDRE indicates if a data can be written in the Transmit FIFO. Thus the TDRE flag is set as long as the Transmit FIFO can accept new data. See figure [TDRE Behavior for Single Data Access and TXRDYM = 0.](#page-1569-0)

RDRF indicates if an unread data is present in the Receive FIFO. Thus the RDRF flag is set as soon as one unread data is in the Receive FIFO. See figure [RDRF Behavior in Single Data Access and RXRDYM = 0](#page-1570-0).

TDRE and RDRF behavior can be modified using the TXRDYM and RXRDYM fields in the SPI FIFO Mode register (FLEX\_SPI\_FMR) to reduce the number of accesses to FLEX\_SPI\_TDR/RDR. However, for some configurations, the following constraints apply:

- When Variable Peripheral Select mode is used (FLEX SPI\_MR.PS=1), TXRDYM/RXRDYM must be cleared.
- In Host mode (FLEX SPI\_MR.MSTR=1), RXRDYM must be cleared.

As an example, in Host mode, the Transmit FIFO can be loaded with multiple data in the same access by configuring TXRDYM>0.

See SPI FIFO Mode register [\(FLEX\\_SPI\\_FMR\)](#page-1710-0) for the FIFO configuration.

<span id="page-1569-0"></span>

### **Figure 46-81. TDRE Behavior for Single Data Access and TXRDYM = 0**



<span id="page-1570-0"></span>

## **46.8.7.6 SPI Single Data Access**

When FIFO is enabled and a byte or a halfword access (8-bit to 16-bit data) is performed in FLEX\_SPI\_TDR, a single data is written in FIFO each time FLEX\_SPI\_TDR is accessed. The similar behavior applies for FLEX\_SPI\_RDR.

If Host mode is used (FLEX\_SPI\_MR.MSTR=1) or if Variable Peripheral Select mode is used (FLEX\_SPI\_MR.PS=1), each access to FLEX\_SPI\_RDR must be read a single data.

See [SPI Transmit Data Register](#page-1697-0) and [SPI Receive Data Register](#page-1694-0).

However, for some configurations it is possible to write/read multiple data each time FLEX SPI\_TDR/ FLEX SPI\_RDR is accessed. See SPI Multiple Data Access.

### **46.8.7.6.1 DMAC**

When FIFOs operate in Single Data mode, the DMAC transfer type must be configured either in bytes, halfwords or words depending on FLEX\_SPI\_MR.PS bit value and FLEX\_SPI\_CSRx.BITS field value.

The same applies when FIFOs are disabled.

## **46.8.7.7 SPI Multiple Data Access**

For some operating modes, it is possible to reduce the number of accesses to FLEX\_SPI\_TDR/FLEX\_SPI\_RDR required to transfer an amount of data, by concatenating multiple data (8-bit or 9-bit to 16-bit) when the FIFO is enabled (FLEX\_SPI\_CR.FIFOEN=1) and fixed peripheral select is used (FLEX\_SPI\_MR.PS=0).

Up to two data can be written in one FLEX\_SPI\_TDR write access.

Up to four data can be read in one FLEX\_SPI\_RDR access.

When the FIFO is enabled, the number of data written in a single access to FLEX\_SPI\_TDR is only defined by the type of access.

### **Table 46-16. Number of Data Written for Each Access to FLEX\_SPI\_TDR**



When the FIFO is enabled, the number of data read in a single access to FLEX\_SPI\_RDR is defined by the type of access and the configuration of FLEX\_SPI\_CSR0.BITS.

#### **Table 46-17. Number of Data Read for Each Access to FLEX\_SPI\_RDR**



Multiple data can be read from the Receive FIFO only in Client mode (FLEX\_SPI\_MR.MSTR=0).

The Transmit FIFO can be loaded with multiple data in the same FLEX\_SPI\_TDR access when FLEX\_SPI\_MR.PS=0.

Written/read data are always right-aligned, as described in sections [SPI Receive Data Register \(FIFO Multiple Data,](#page-1695-0) [8-bit\),](#page-1695-0) [SPI Receive Data Register \(FIFO Multiple Data, 16-bit\)](#page-1696-0) and [SPI Transmit Data Register \(FIFO Multiple Data, 8](#page-1698-0) [to 16-bit\).](#page-1698-0)

As an example, if the Transmit FIFO is empty and there are six data to send, either of the following write accesses may be performed:

- six FLEX SPI TDR-byte write accesses
- three FLEX SPI TDR-halfword write accesses

With a Receive FIFO containing six data, any of the following read accesses may be performed:

- six FLEX\_SPI\_RDR-byte read accesses
- three FLEX SPI\_RDR-halfword read accesses
- one FLEX\_SPI\_RDR-word read access and one FLEX\_SPI\_RDR-halfword read access

#### **46.8.7.7.1 TDRE and RDRF Configuration**

The TDRE flag indicates if one or more data can be written in the FIFO depending on the configuration of FLEX\_SPI\_FMR.TXRDYM/RXRDYM.

As an example, if two data are written each time in FLEX\_SPI\_TDR, the TXRDYM field can be configured so that the TDRE flag is at '1' only when at least two data can be written in the Transmit FIFO.

Similarly, if four data are read each time in FLEX\_SPI\_RDR, the RXRDYM field can be configured so that the RDRF flag is at '1' only when at least four unread data are in the Receive FIFO.

#### **46.8.7.7.2 DMAC**

It is mandatory to configure DMAC channel size (byte, halfword or word) according to the FLEX\_SPI\_FMR.TXRDYM/ RXRDYM configuration. See constraints in [SPI Multiple Data Access](#page-1570-0).

As an example, when FIFO is enabled, FLEX\_SPI\_FMR.TXRDYM/RXRDYM=0 configuration is not compatible with DMAC\_PDC transfers in word (32-bit).

### **46.8.7.8 FIFO Pointer Error**

A FIFO overflow is reported in FLEX\_SPI\_SR.

If the Transmit FIFO is full and a write access is performed on FLEX\_SPI\_TDR, it generates a Transmit FIFO pointer error and sets FLEX\_SPI\_SR.TXFPTEF.

If the number of data written in FLEX\_SPI\_TDR (according to the register access size) is greater than the free space in the Transmit FIFO, a Transmit FIFO pointer error is generated and FLEX\_SPI\_SR.TXFPTEF is set.

A FIFO underflow is reported in FLEX\_SPI\_SR.

If the number of data read in FLEX\_SPI\_RDR (according to the register access size) is greater than the number of unread data in the Receive FIFO, a Receive FIFO pointer error is generated and FLEX SPI\_SR.RXFPTEF is set.

No pointer error occurs if the FIFO state/level is checked before writing/reading in FLEX\_SPI\_TDR/SPI\_RDR. The FIFO state/level can be checked either with TXRDY, RXRDY, TXFL or RXFL. When a pointer error occurs, other FIFO flags may not behave as expected; their states should be ignored.

If a pointer error occurs, a software reset must be performed using FLEX\_SPI\_CR.SWRST (configuration will be lost).

## **46.8.7.9 FIFO Thresholds**

Each Transmit and Receive FIFO includes a threshold feature used to set a flag and an interrupt when a FIFO threshold is crossed. Thresholds are defined as a number of data in the FIFO, and the FIFO state (TXFL or RXFL) represents the number of data currently in the FIFO.

The Transmit FIFO threshold can be set using the field FLEX\_SPI\_FMR.TXFTHRES. Each time the Transmit FIFO level goes from 'above threshold' to 'equal to or below threshold', the flag FLEX\_SPI\_SR.TXFTHF is set. The application is warned that the Transmit FIFO has reached the defined threshold and that it can be reloaded.

The Receive FIFO threshold can be set using the field FLEX\_SPI\_FMR.RXFTHRES. Each time the Receive FIFO level goes from 'below threshold' to 'equal to or above threshold', the flag FLEX\_SPI\_SR.RXFTHF is set. The application is warned that the Receive FIFO has reached the defined threshold and that it can be read to prevent an underflow.

The TXFTHF and RXFTHF flags can be configured to generate an interrupt using FLEX\_SPI\_IER and FLEX\_SPI\_IDR.

### **46.8.7.10 FIFO Flags**

FIFOs come with a set of flags which can be configured to generate interrupts through FLEX\_SPI\_IER and FLEX\_SPI\_IDR.

FIFO flags state can be read in FLEX SPI\_SR. They are cleared when FLEX\_SPI\_SR is read.

### **46.8.8 SPI Register Write Protection**

The FLEXCOM operating mode (FLEX\_MR.OPMODE) must be set to FLEX\_MR\_OPMODE\_SPI to enable access to the write protection registers.

To prevent any single software error from corrupting SPI behavior, certain registers in the address space can be write-protected by setting the WPEN (Write Protection Enable), WPITEN (Write Protection Interrupt Enable), and/or WPCREN (Write Protection Control Enable) bits in the SPI Write Protection Mode Register ([FLEX\\_SPI\\_WPMR](#page-1714-0)).

If a write access to a write-protected register is detected, the Write Protection Violation Status (WPVS) flag in the SPI Write Protection Status Register (FLEX\_SPI\_WPSR) is set and the Write Protection Violation Source (WPVSRC) field indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading FLEX\_SPI\_WPSR.

The following registers can be write-protected when WPEN is set:

- [SPI Mode Register](#page-1692-0)
- [SPI Chip Select Register](#page-1708-0)
- **[SPI Comparison Register](#page-1713-0)**

The following registers can be write-protected when WPITEN is set:

- [SPI Interrupt Enable Register](#page-1702-0)
- [SPI Interrupt Disable Register](#page-1704-0)

The following register can be write-protected when WPCREN is set:

• [SPI Control Register](#page-1690-0)

## **46.8.9 Local Loopback Test Mode**

Local Loopback mode connects the output of the transmitter directly to the input of the receiver, as shown in the figure below. The MISO pin has no effect on the receiver and the MOSI pin is driven as in Normal mode.

The MOSI, SPCK and NPCSx are normally transmitted unless the PIO is configured to drive logical values to prevent the SPI external target device from starting.

Local Loopback mode and allows a quick and easy verification of the transmitter and receiver logic.

Local Loopback mode is enabled when FLEX\_SPI\_MR.LLB=1, FLEX\_SPI\_MR.MASTER=1 and the FLEX\_MR.OPMODE=2.

### **Figure 46-83. Local Loopback Mode Configuration**



## **46.9 TWI Functional Description**

## **46.9.1 Transfer Format**

The data put on the TWD line must be 8 bits long. Data are transferred MSB first; each byte must be followed by an acknowledgement. The number of bytes per transfer is unlimited (see figure below).

## **Figure 46-84. Transfer Format**



Each transfer begins with a START condition and terminates with a STOP condition (see figure below).

- A high-to-low transition on the TWD line while TWCK is high defines the START condition.
- A low-to-high transition on the TWD line while TWCK is high defines a STOP condition.

## **Figure 46-85. START and STOP Conditions**



## **46.9.1.1 Digital Filter**

The TWI features digital filters on data and clock lines that can be configured by software via the TWI Filter register (FLEX\_TWI\_FILTR).

In Standard, Fast and Fast Plus modes, the digital filter must be enabled (FILT=1) and a pulse width threshold defined (THRES > 0).

The field THRES must be set according to the peripheral clock to suppress spikes below 50 ns. The recommended value is calculated using the formula:

THRES  $> 50$  ns/t<sub>peripheral clock(ns)</sub>

## **46.9.2 Modes of Operation**

The TWI has different modes of operation:

- Host Transmitter mode
- Host Receiver mode
- Multi-host Transmitter mode
- Multi-host Receiver mode
- Client Transmitter mode
- Client Receiver mode

These modes are described in the following sections.

### **46.9.3 Host Mode**

### **46.9.3.1 Definition**

The host is the device that starts a transfer, generates a clock and stops it. Host mode is not available if High-speed mode is selected.

### **46.9.3.2 Programming Host Mode**

The following fields must be programmed before entering Host mode:

- 1. DADR (+ IADRSZ + IADR if a 10-bit device is addressed): The device address is used to access client devices in Read or Write mode.
- 2. CWGR + CKDIV + CHDIV + CLDIV: Clock waveform.
- 3. SVDIS: Disables Client mode.
- 4. MSEN: Enables Host mode.

**Note:**  If the TWI is already in Host mode, the device address (DADR) can be configured without disabling Host mode.

## **46.9.3.3 Transfer Speed/Bit Rate**

The TWI speed is defined in FLEX\_TWI\_CWGR. The TWI bit rate can be based either on the peripheral clock if the BRSRCCLK bit value is 0 or on a programmable clock source provided by the GCLK if the BRSRCCLK bit value is 1.

If BRSRCCLK = 1, the bit rate is independent of the processor/peripheral clock and thus processor/peripheral clock frequency can be changed without affecting the TWI transfer rate.

The GCLK frequency must be at least three times lower than the peripheral clock frequency.

### **46.9.3.4 Host Transmitter Mode**

This operating mode is not available if High-speed mode is selected.

After the host initiates a START condition when writing into the Transmit Holding register FLEX\_TWI\_THR, it sends a 7-bit client address, configured in the Host Mode register (DADR in FLEX\_TWI\_MMR), to notify the client device. The bit following the client address indicates the transfer direction, 0 in this case (FLEX\_TWI\_MMR.MREAD = 0).

The TWI transfers require the client to acknowledge each received byte. During the acknowledge clock pulse (ninth pulse), the host releases the data line (HIGH), enabling the client to pull it down in order to generate the acknowledge. If the client does not acknowledge the byte, then the Not Acknowledge flag (NACK) is set in the TWI Status register (FLEX\_TWI\_SR) of the host and a STOP condition is sent. Alternatively, if the FLEX TWI\_MMR.NOAP bit is set, no stop condition will be sent and a START or STOP condition must be

triggered manually through the FLEX\_TWI\_CR.START or FLEX\_TWI\_CR.STOP bit once the software is ready for the transmission of the condition. The NACK flag must be cleared by reading the TWI Status register (FLEX\_TWI\_SR) before the next write into the TWI Transmit Holding register (FLEX\_TWI\_THR). As with the other status bits, an interrupt can be generated if enabled in the Interrupt Enable register (FLEX\_TWI\_IER). If the client acknowledges the byte, the data written in FLEX\_TWI\_THR is then shifted in the internal shifter and transferred. When an acknowledge is detected, the TXRDY bit is set until a new write in FLEX\_TWI\_THR.

TXRDY is used as transmit ready for the DMA transmit channel.

**Note:**  To clear the TXRDY flag in Host mode, write the FLEX\_TWI\_CR.MSDIS bit to 1, then write the FLEX\_TWI\_CR.MSEN bit to 1.

While no new data is written in FLEX\_TWI\_THR, the serial clock line is tied low. When new data is written in FLEX TWI THR, the SCL is released and the data is sent. To generate a STOP event, the STOP command must be performed by writing in the STOP field of the TWI Control register (FLEX\_TWI\_CR).

After a host write transfer, the Serial Clock line is stretched (tied low) while no new data is written in FLEX\_TWI\_THR or until a STOP command is performed.

See the following figures.

## **Figure 46-86. Host Write with One Data Byte**











### **46.9.3.5 Host Receiver Mode**

Host Receiver mode is not available if High-speed mode is selected.

The read sequence begins by setting the START bit. After the start condition has been sent, the host sends a 7-bit client address to notify the client device. The bit following the client address indicates the transfer direction, 1 in this case (FLEX\_TWI\_MMR.MREAD = 1). During the acknowledge clock pulse (9th pulse), the host releases the data line (HIGH), enabling the client to pull it down in order to generate the acknowledge. The host polls the data line during this clock pulse and sets the FLEX\_TWI\_SR.NACK bit if the client does not acknowledge the byte.

If an acknowledge is received, the host is then ready to receive data from the client. After data has been received, the host sends an acknowledge condition to notify the client that the data has been received except for the last data (see figure "Host Read with One Data Byte" below). When the FLEX\_TWI\_SR.RXRDY bit is set, a character has been received in the Receive Holding register (FLEX\_TWI\_RHR). The RXRDY bit is reset when reading FLEX\_TWI\_RHR.

When a single data byte read is performed, with or without internal address (IADR), the START and STOP bits must be set at the same time. See figure "Host Read with One Data Byte" below. When a multiple data byte read is performed, with or without internal address (IADR), the STOP bit must be set after the next-to-last data received (same condition applies for START bit to generate a repeated start). See figure "Host Read with Multiple Data Bytes" below. For internal address usage, see [Internal Address.](#page-1578-0)

If FLEX TWI\_RHR is full (RXRDY high) and the host is receiving data, the serial clock line will be tied low before receiving the last bit of the data and until FLEX\_TWI\_RHR is read. Once FLEX\_TWI\_RHR is read, the host will stop stretching the serial clock line and end the data reception. See figure "Host Read Clock Stretching with Multiple Data Bytes" below.

**WARNING** When receiving multiple bytes in Host Read mode, if the next-to-last access is not read (the RXRDY flag remains high), the last access will not be completed until FLEX\_TWI\_RHR is read. The last access stops on the next-to-last bit (clock stretching). When FLEX\_TWI\_RHR is read there is only half a bit period to send the STOP bit (or START bit) command, else another read access might occur (spurious access). A possible workaround is to set the STOP bit (or START bit) before reading FLEX\_TWI\_RHR on the next-to-last access (within IT handler).

## **Figure 46-89. Host Read with One Data Byte**



## **Figure 46-90. Host Read with Multiple Data Bytes**



### <span id="page-1578-0"></span>**Figure 46-91. Host Read Clock Stretching with Multiple Data Bytes**



RXRDY is used as receive ready trigger event for the DMA receive channel.

## **46.9.3.6 Internal Address**

The TWI interface can perform transfers with 7-bit client address devices and with 10-bit client address devices.

### **46.9.3.6.1 7-bit Client Addressing**

When addressing 7-bit client devices, the internal address bytes are used to perform random address (read or write) accesses to reach one or more data bytes, e.g., within a memory page location in a serial memory. When performing read operations with an internal address, the TWI performs a write operation to set the internal address into the client device, and then switch to Host Receiver mode. Note that the second start condition (after sending the IADR) is sometimes called "repeated start" (Sr) in I2C fully-compatible devices. See figure [Host Read with One, Two or Three](#page-1579-0) [Bytes Internal Address and One Data Byte.](#page-1579-0)

See figures [Host Write with One, Two or Three Bytes Internal Address and One Data Byte](#page-1579-0) and [Internal Address](#page-1579-0) [Usage](#page-1579-0) for the host write operation with internal address.

The three internal address bytes are configurable through the Host Mode register (FLEX\_TWI\_MMR).

If the client device supports only a 7-bit address, that is, no internal address, IADRSZ must be configured to 0.

The abbreviations listed below are used in the following figures:





<span id="page-1579-0"></span>**Figure 46-92. Host Write with One, Two or Three Bytes Internal Address and One Data Byte**





### **46.9.3.6.2 10-bit Client Addressing**

For a client address higher than seven bits, the user must configure the address size (IADRSZ) and set the other client address bits in the Internal Address register (FLEX\_TWI\_IADR). The two remaining internal address bytes, IADR[15:8] and IADR[23:16], can be used the same way as in 7-bit client addressing.

Example: Address a 10-bit device (10-bit device address is b1 b2 b3 b4 b5 b6 b7 b8 b9 b10)

- 1. Program IADRSZ = 1.
- 2. Program DADR with 1 1 1 1 0 b1 b2 (b1 is the MSB of the 10-bit address, b2, etc.).
- 3. Program FLEX TWI IADR with b3 b4 b5 b6 b7 b8 b9 b10 (b10 is the LSB of the 10-bit address).

The following figure shows a byte write to a TWI EEPROM. This demonstrates the use of internal addresses to access the device.

### **Figure 46-94. Internal Address Usage**



## **46.9.3.7 Repeated Start**

In addition to Internal Address mode, repeated start (Sr) can be generated manually by writing the START bit at the end of a transfer instead of the STOP bit. In such case the parameters of the next transfer (direction, SADR, etc.) will need to be set before writing the START bit at the end of the previous transfer.

See [Read/Write Flowcharts.](#page-1581-0)

## **46.9.3.8 Bus Clear Command**

The TWI interface can perform a Bus Clear Command:

- 1. Configure Host mode (DADR, CKDIV, etc).
- 2. Start the transfer by setting the FLEX TWI\_CR.CLEAR bit.

**Note:**  If an alternative command is used (ACMEN bit = 1), the DATAL field must be cleared.

## **46.9.3.9 SMBus Mode**

SMBus mode is enabled when the FLEX\_TWI\_CR.SMBEN bit is written to one. SMBus mode operation is similar to I²C operation with the following exceptions:

- 1. Only 7-bit addressing can be used.
- 2. The SMBus standard describes a set of timeout values to ensure progress and throughput on the bus. These timeout values must be programmed into FLEX\_TWI\_SMBTR.
- 3. Transmissions can optionally include a CRC byte, called Packet Error Check (PEC).
- 4. A set of addresses has been reserved for protocol handling, such as alert response address (ARA) and host header (HH) address. Address matching on these addresses can be enabled by configuring FLEX\_TWI\_CR appropriately.

### **46.9.3.9.1 Packet Error Checking**

Each SMBus transfer can optionally end with a CRC byte, called the PEC byte. Writing the FLEX\_TWI\_CR.PECEN bit to one enables automatic PEC handling in the current transfer. Transfers with and without PEC can freely be intermixed in the same system, since some clients may not support PEC. The PEC LFSR is always updated on every bit transmitted or received, so that PEC handling on combined transfers will be correct.

In Host Transmitter mode, the host calculates a PEC value and transmits it to the client after all data bytes have been transmitted. Upon reception of this PEC byte, the client will compare it to the PEC value it has computed itself. If the values match, the data was received correctly, and the client will return an ACK to the host. If the PEC values differ, data was corrupted, and the client will return a NACK value. Some clients may not be able to check the received PEC in time to return a NACK if an error occurred. In this case, the client should always return an ACK after the PEC byte, and some other mechanism must be implemented to verify that the transmission was received correctly.

In Host Receiver mode, the client calculates a PEC value and transmits it to the host after all data bytes have been transmitted. Upon reception of this PEC byte, the host will compare it to the PEC value it has computed itself. If the values match, the data was received correctly. If the PEC values differ, data was corrupted, and the FLEX\_TWI\_SR.PECERR bit is set. In Host Receiver mode, the PEC byte is always followed by a NACK transmitted by the host, since it is the last byte in the transfer.

In combined transfers, the PECRQ bit should only be set in the last of the combined transfers. If Alternative Command mode is enabled, only the NPEC bit should be set.

Consider the following transfer:

S, ADR+W, COMMAND\_BYTE, ACK, SR, ADR+R, DATA\_BYTE, ACK, PEC\_BYTE, NACK, P

See [Read/Write Flowcharts](#page-1581-0) for detailed flowcharts.

### **46.9.3.9.2 Timeouts**

The FLEX\_TWI\_SMBTR.TLOWS/TLOWM fields configure the SMBus timeout values. If a timeout occurs, the host transmits a STOP condition and leaves the bus. Furthermore, the FLEX\_TWI\_SR.TOUT bit is set.

## **46.9.3.10 SMBus Quick Command (Host Mode Only)**

The TWI interface can perform a quick command:

- 1. Configure Host mode (DADR, CKDIV, etc).
- 2. Write the FLEX TWI\_MMR.MREAD bit at the value of the one-bit command to be sent.
- 3. Start the transfer by setting the FLEX\_TWI\_CR.QUICK bit.

**Note:**  If an alternative command is used (ACMEN bit = 1), the DATAL field must be cleared.

### <span id="page-1581-0"></span>**Figure 46-95. SMBus Quick Command**



Write QUICK command in FLEX\_TWI\_CR

### **46.9.3.11 Alternative Command**

Another way to configure the transfer is to enable the Alternative Command mode with the ACMEN bit of the TWI Control Register.

In this mode, the transfer is configured through the TWI Alternative Command Register. It is possible to define a simple read or write transfer or a combined transfer with a repeated start.

In order to set a simple transfer, the DATAL field and the DIR field of the TWI Alternative Command Register must be filled accordingly and the NDATAL field must be cleared. To begin the transfer, either set the START bit in the TWI Control Register in case of a read transfer, or write the TWI Transmit Holding Register in case of a write transfer.

For a combined transfer linked by a repeated start, the NDATAL field must be filled with the length of the second transfer and NDIR with the corresponding direction.

The PEC and NPEC bits are used to set a PEC field. In the case of a single transfer with PEC, the PEC bit must be set. In the case of a combined transfer, the NPEC bit must be set.

**Note:**  If the Alternative Command mode is used, the TWIHS\_MMR.IADRSZ field must be set to 0.

See Read/Write Flowcharts for detailed flowcharts.

### **46.9.3.12 Handling Errors in Alternative Command**

In case of NACK generated by a client device or SMBus timeout error, the TWI stops immediately the frame, but the DMA transfer may still be active. To prevent a new frame to be restarted with the remaining DMA data (transmit), the TWI prevents any start of frame until the FLEX\_TWI\_SR.LOCK flag is cleared.

The FLEX TWI\_SR.LOCK bit indicates the state of the TWI (locked or not locked).

When the TWI is locked, no transfer can begin until the LOCK is cleared using the FLEX\_TWI\_CR.LOCKCLR bit and until the error flags are cleared reading FLEX\_TWI\_SR.

In case of error, FLEX\_TWI\_THR may have been loaded with a new data. The FLEX\_TWI\_CR.THRCLR bit can be used to flush FLEX\_TWI\_THR. If the THRCLR bit is set, the TXRDY and TXCOMP flags are set.

### **46.9.3.13 Read/Write Flowcharts**

The flowcharts shown in this section provide examples for read and write operations. A polling or interrupt method can be used to check the status bits. The interrupt method requires that the Interrupt Enable register (FLEX\_TWI\_IER) be configured first.










**Figure 46-98. TWI Write Operation with Multiple Data Bytes with or without Internal Address**

Set the Control register: - Host enable FLEX\_TWI\_CR = MSEN + SVDIS + SMBEN + PECEN Set the Host Mode register: - Device client address - Internal address size (if IADR used) - Transfer direction bit Write  $==$  bit MREAD  $= 0$ Internal address size = 0? Load Transmit register FLEX\_TWI\_THR = Data to send Read Status register TXRDY = 1? Data to send? Read Status register TXCOMP = 1? END BEGIN Set the internal address FLEX\_TWI\_IADR = address Yes FLEX\_TWI\_THR = data to send Yes Yes Yes No No No Write PECRQ Command Write STOP Command FLEX\_TWI\_CR = STOP & PECRQ No Set TWI clock (CLDIV, CHDIV, CKDIV) in FLEX\_TWI\_CWGR (Needed only once)

**Figure 46-99. SMBus Write Operation with Multiple Data Bytes with or without Internal Address and PEC Sending**

**Figure 46-100. SMBus Write Operation with Multiple Data Bytes with PEC and Alternative Command Mode**



**Figure 46-101. TWI Write Operation with Multiple Data Bytes and Read Operation with Multiple Data Bytes (Sr)**





**Figure 46-102. TWI Write Operation with Multiple Data Bytes + Read Operation and Alternative Command Mode + PEC**





# **Figure 46-104. TWI Read Operation with Single Data Byte and Internal Address**





## **Figure 46-105. TWI Read Operation with Multiple Data Bytes with or without Internal Address**

Internal address size = 0? Start the transfer FLEX\_TWI\_CR = START Check PEC and Stop the transfer FLEX\_TWI\_CR = STOP & PECRQ Read Status register RXRDY = 1? Last data to read but one ? Read Status register TXCOMP = 1? END Set the internal address FLEX\_TWI\_IADR = address Yes Yes Yes No Yes Read Receive Holding register (FLEX\_TWI\_RHR) No Set the Control register: FLEX\_TWI\_CR = MSEN + SVDIS + SMBEN + PECEN Set the Host Mode register: - Device client address - Internal address size (if IADR used) - Transfer direction bit Read ==> bit MREAD = 1 BEGIN Set TWI clock (CLDIV, CHDIV, CKDIV) in FLEX\_TWI\_CWGR (Needed only once) Read Status register RXRDY = 1? Read Receive Holding register (FLEX\_TWI\_RHR) No Yes No No

**Figure 46-106. TWI Read Operation with Multiple Data Bytes with or without Internal Address with PEC**

**Figure 46-107. TWI Read Operation with Multiple Data Bytes with Alternative Command Mode with PEC**



BEGIN Set TWI clock<br>CLDIV, CHDIV, CKDIV) in FLEX\_TWI\_CWGR) (Needed only once) Set the Control register: - Host enable FLEX\_TWI\_CR = MSEN + SVDIS Set the Host Mode register: - Device client address - Internal address size (if IADR used) - Transfer direction bit Read ==> bit MREAD = 1 No Internal address size = 0? ↴ Set the internal address FLEX\_TWI\_IADR = address Yes Start the transfer FLEX\_TWI\_CR = START Read Status register No RXRDY = 1? Yes ead Receive Holding register (FLEX\_TWI\_RHR No Last data to read but one? Yes Set the Host Mode register: - Device client address - Internal address size (if IADR used) -FLEX\_TWI\_IADR = address (if Internal address size = 0) Set the next transfer parameters and send the repeated start - Transfer direction bit Write ==> bit MREAD = 0 command Start the transfer (Sr) FLEX\_TWI\_CR = START Read Status register No Read the last byte of the first read transfer RXRDY = 1? Yes Read Receive Holding register (FLEX\_TWI\_RHR) Read Status register No FLEX\_TWI\_THR = data to send  $TXRDY = 1?$ Yes Data to send ? Yes No Stop the transfer FLEX\_TWI\_CR = STOP Read Status register No TXCOMP = 1? Yes END



**Figure 46-109. TWI Read Operation with Multiple Data Bytes + Write with Alternative Command Mode with PEC**

#### **46.9.4 Multi-Host Mode**

#### **46.9.4.1 Definition**

In Multi-Host mode, more than one host may handle the bus at the same time without data corruption by using arbitration.

Arbitration starts as soon as two or more hosts place information on the bus at the same time, and stops (arbitration is lost) for the host that intends to send a logical one while the other host sends a logical zero.

As soon as arbitration is lost by a host, it stops sending data and listens to the bus in order to detect a STOP. When the STOP is detected, the host that has lost arbitration may put its data on the bus by respecting arbitration.

Arbitration is illustrated in figure "Arbitration Cases" below.

## **46.9.4.2 Different Multi-Host Modes**

Two Multi-Host modes are available:

- TWI as Host Only—TWI is considered as a host only and will never be addressed.
- TWI as Host or Client—TWI may be either a host or a client and may be addressed.

**Note:**  Arbitration in supported in both Multi-Host modes.

#### **46.9.4.2.1 TWI as Host Only**

In this mode, the TWI is considered as a host only (MSEN is always at one) and must be driven like a host with the ARBLST (ARBitration Lost) flag in addition.

If arbitration is lost (ARBLST = 1), the user must reinitiate the data transfer.

If the user starts a transfer (ex.: DADR + START + W + Write in THR) and if the bus is busy, the TWI automatically waits for a STOP condition on the bus to initiate the transfer (see figure "User Sends Data While the Bus is Busy" below).

**Note:**  The state of the bus (busy or free) is not indicated in the user interface.

#### **46.9.4.2.2 TWI as Host or Client**

The automatic reversal from host to client is not supported in case of a lost arbitration.

Then, in the case where TWI may be either a host or a client, the user must manage the pseudo Multi-Host mode described in the steps below:

- 1. Program the TWI in Client mode (SADR + MSDIS + SVEN) and perform a client access (if TWI is addressed).
- 2. If the TWI has to be set to Host mode, wait until TXCOMP flag is at 1.
- 3. Program Host mode (DADR + SVDIS + MSEN) and start the transfer (ex: START + Write in THR).
- 4. As soon as Host mode is enabled, the TWI scans the bus in order to detect if it is busy or free. When the bus is considered as free, the TWI initiates the transfer.
- 5. As soon as the transfer is initiated and until a STOP condition is sent, the arbitration becomes relevant and the user must monitor the ARBLST flag.
- 6. If the arbitration is lost (ARBLST is = 1), the user must program the TWI in Client mode in case the host that won the arbitration needs to access the TWI.
- 7. If the TWI has to be set to Client mode, wait until TXCOMP flag is at 1 and then program Client mode. **Note:**  In case the arbitration is lost and the TWI is addressed, the TWI will not acknowledge even if it is programmed in Client mode as soon as ARBLST = 1. Then the host must repeat SADR.









The flowchart shown in the following figure gives an example of read and write operations in Multi-Host mode.



## **46.9.5 Client Mode**

## **46.9.5.1 Definition**

Client mode is defined as a mode where the device receives the clock and the address from another device called the host.

In this mode, the device never initiates and never completes the transmission (START, REPEATED\_START and STOP conditions are always provided by the host).

## **46.9.5.2 Programming Client Mode**

The following fields must be programmed before entering Client mode:

- 1. FLEX\_TWI\_SMR.SADR: The client device address is used in order to be accessed by host devices in Read or Write mode.
- 2. (Optional) FLEX\_TWI\_SMR.MASK can be set to mask some SADR address bits and thus allow multiple address matching.
- 3. FLEX\_TWI\_CR.MSDIS: Disables Host mode.
- 4. FLEX TWI CR.SVEN: Enables Client mode.

As the device receives the clock, values written in FLEX\_TWI\_CWGR are not processed.

#### **46.9.5.3 Receiving Data**

After a START or repeated START condition is detected, and if the address sent by the host matches the client address programmed in the SADR (Client Address) field, the SVACC (Client Access) flag is set and SVREAD (Client Read) indicates the direction of the transfer.

SVACC remains high until a STOP condition or a repeated START is detected. When such a condition is detected, EOSACC (End Of Client Access) flag is set.

#### **46.9.5.3.1 Read Sequence**

In the case of a read sequence (SVREAD is high), the TWI transfers data written in FLEX\_TWI\_THR (TWI Transmit Holding register) until a STOP condition or a REPEATED\_START + an address different from SADR is detected. Note that at the end of the read sequence TXCOMP (Transmission Complete) flag is set and SVACC is reset.

As soon as data is written in FLEX\_TWI\_THR, the TXRDY (Transmit Holding Register Ready) flag is reset, and it is set when the internal shifter is empty and the sent data acknowledged or not. If the data is not acknowledged, the NACK flag is set.

Note that a STOP or a repeated START always follows a NACK.

See figure "Read Access Ordered by a Host" below.

**Note:**  To clear the TXRDY flag in Client mode, write the FLEX\_TWI\_CR.SVDIS bit to 1, then write the FLEX\_TWI\_CR.SVEN bit to 1.

#### **46.9.5.3.2 Write Sequence**

In the case of a write sequence (SVREAD is low), the RXRDY (Receive Holding Register Ready) flag is set as soon as a character has been received in FLEX\_TWI\_RHR (TWI Receive Holding register). RXRDY is reset when reading FLEX\_TWI\_RHR.

TWI continues receiving data until a STOP condition or a REPEATED\_START + an address different from SADR is detected. Note that at the end of the write sequence TXCOMP flag is set and SVACC reset.

See figure "Write Access Ordered by a Host" below.

#### **46.9.5.3.3 Clock Stretching Sequence**

If FLEX\_TWI\_THR or FLEX\_TWI\_RHR is not written/read in time, the TWI performs a clock stretching.

Clock stretching information is given by the SCLWS (Clock Wait State) bit.

See figures "Clock Stretching in Read Mode" and "Clock Stretching in Write Mode" below.

**Note:**  Clock stretching can be disabled by configuring the FLEX\_TWI\_SMR.SCLWSDIS bit. In that case, UNRE and OVRE flags will indicate underrun (when FLEX\_TWI\_THR is not filled on time) or overrun (when FLEX\_TWI\_RHR is not read on time).

#### **46.9.5.3.4 General Call**

In the case where a GENERAL CALL is performed, the GACC (General Call Access) flag is set.

After GACC is set, it is up to the user to interpret the meaning of the GENERAL CALL and to decode the new address programming sequence.

See figure "Host Performs a General Call" below.

#### **46.9.5.4 Data Transfer**

#### **46.9.5.4.1 Read Operation**

Read mode is defined as a data requirement from the host.

After a START or a REPEATED START condition is detected, the decoding of the address starts. If the client address (SADR) is decoded, SVACC is set and SVREAD indicates the direction of the transfer.

Until a STOP or REPEATED START condition is detected, TWI continues sending data loaded in FLEX\_TWI\_THR.

If a STOP condition or a REPEATED START + an address different from SADR is detected, SVACC is reset.

The following figure describes the read operation.

#### **Figure 46-113. Read Access Ordered by a Host**



#### **Notes:**

- 1. When SVACC is low, the state of SVREAD becomes irrelevant.
- 2. TXRDY is reset when data has been transmitted from FLEX TWI\_THR to the internal shifter and set when this data has been acknowledged or non acknowledged.

#### **46.9.5.4.2 Write Operation**

The Write mode is defined as a data transmission from the host.

After a START or a REPEATED START, the decoding of the address starts. If the client address is decoded, SVACC is set and SVREAD indicates the direction of the transfer (SVREAD is low in this case).

Until a STOP or REPEATED START condition is detected, TWI stores the received data in FLEX\_TWI\_RHR.

If a STOP condition or a REPEATED START + an address different from SADR is detected, SVACC is reset.

The following figure describes the write operation.

# **Figure 46-114. Write Access Ordered by a Host**



# **Notes:**

- 1. When SVACC is low, the state of SVREAD becomes irrelevant.
- 2. RXRDY is set when data has been transmitted from the internal shifter to FLEX\_TWI\_RHR, and reset when this data is read.

# **46.9.5.4.3 General Call**

The general call is performed in order to change the address of the client.

If a GENERAL CALL is detected, GACC is set.

After the detection of general call, it is up to the user to decode the commands which follow.

In case of a WRITE command, the user has to decode the programming sequence and program a new SADR if the programming sequence matches.

The following figure describes the general call access.

# **Figure 46-115. Host Performs a General Call**



**Note:**  This method enables to create a user-specific programming sequence by choosing the number of programming bytes. The programming sequence has to be provided to the host.

#### **46.9.5.4.4 Clock Stretching**

In both Read and Write modes, it may happen that the FLEX\_TWI\_THR/FLEX\_TWI\_RHR buffer is not filled/emptied before the transmission/reception of a new character. In this case, to avoid sending/receiving undesired data, a clock stretching mechanism is implemented.

**Note:**  Clock stretching can be disabled by setting the FLEX\_TWI\_SMR.SCLWSDIS bit. In that case, the UNRE and OVRE flags indicate an underrun (when FLEX\_TWI\_THR is not filled on time) or an overrun (when FLEX\_TWI\_RHR is not read on time).

#### **— Clock Stretching in Read Mode**

The clock is tied low if the internal shifter is empty and if a STOP or REPEATED START condition was not detected. It is tied low until the internal shifter is loaded.

The following figure describes clock stretching in Read mode.

#### **Figure 46-116. Clock Stretching in Read Mode**



## **Notes:**

- 1. TXRDY is reset when data has been written in FLEX TWI THR to the internal shifter, and set when this data has been acknowledged or non acknowledged.
- 2. At the end of the read sequence, TXCOMP is set after a STOP or after a REPEATED START + an address different from SADR.
- 3. SCLWS is automatically set when the clock stretching mechanism is started.

#### **— Clock Stretching in Write Mode**

The clock is tied low if the internal shifter and FLEX\_TWI\_RHR are full. If a STOP or REPEATED\_START condition was not detected, it is tied low until FLEX\_TWI\_RHR is read.

The following figure describes the clock stretching in Write mode.

## **Figure 46-117. Clock Stretching in Write Mode**



#### **Notes:**

- 1. At the end of the read sequence, TXCOMP is set after a STOP or after a REPEATED\_START + an address different from SADR.
- 2. SCLWS is automatically set when the clock stretching mechanism is started and automatically reset when the mechanism is finished.

#### **46.9.5.4.5 Reversal after a Repeated Start**

#### **— Reversal of Read to Write**

The host initiates the communication by a read command and finishes it by a write command.

The following figure describes the repeated start and the reversal from Read mode to Write mode.

#### **Figure 46-118. Repeated Start and Reversal from Read Mode to Write Mode**



Note: 1. TXCOMP is only set at the end of the transmission because after the repeated start, SADR is detected again.

#### **— Reversal of Write to Read**

The host initiates the communication by a write command and finishes it by a read command.

The following figure describes the repeated start and the reversal from Write mode to Read mode.



## **Figure 46-119. Repeated Start and Reversal from Write Mode to Read Mode**

Notes:

..<br>1. In this case, if FLEX\_TWI\_THR has not been written at the end of the read command, the clock is automatically stretched before the ACK 2. TXCOMP is only set at the end of the transmission because after the repeated start, SADR is detected again.

#### **46.9.5.4.6 SMBus Mode**

SMBus mode is enabled when the FLEX\_TWI\_CR.SMEN bit is written to one. SMBus mode operation is similar to I²C operation with the following exceptions:

- 1. Only 7-bit addressing can be used.
- 2. The SMBus standard describes a set of timeout values to ensure progress and throughput on the bus. These timeout values must be programmed into FLEX\_TWI\_SMBTR.
- 3. Transmissions can optionally include a CRC byte, called Packet Error Check (PEC).
- 4. A set of addresses have been reserved for protocol handling, such as alert response address (ARA) and host header (HH) address. Address matching on these addresses can be enabled by configuring FLEX\_TWI\_CR appropriately.

#### **— Packet Error Checking**

Each SMBus transfer can optionally end with a CRC byte, called the PEC byte. Writing the FLEX\_TWI\_CR.PECEN bit to one will send/check the FLEX\_TWI\_ACR.PEC field in the current transfer. The PEC generator is always updated on every bit transmitted or received, so that PEC handling on following linked transfers will be correct.

In Client Receiver mode, the host calculates a PEC value and transmits it to the client after all data bytes have been transmitted. Upon reception of this PEC byte, the client will compare it to the PEC value it has computed itself. If the values match, the data was received correctly, and the client will return an ACK to the host. If the PEC values differ, data was corrupted, and the client will return a NACK value. The FLEX\_TWI\_SR.PECERR bit is set automatically if a PEC error occurred.

In Client Transmitter mode, the client calculates a PEC value and transmits it to the host after all data bytes have been transmitted. Upon reception of this PEC byte, the host will compare it to the PEC value it has computed itself. If the values match, the data was received correctly. If the PEC values differ, data was corrupted, and the host must take appropriate action.

See [Client Read/Write Flowcharts](#page-1608-0) for detailed flowcharts.

#### **— Timeouts**

The TWI SMBus Timing register (FLEX\_TWI\_SMBTR) configures the SMBus timeout values. If a timeout occurs, the client leaves the bus. Furthermore, the FLEX\_TWI\_SR.TOUT bit is set.

#### **46.9.5.5 High-Speed Client Mode**

High-speed mode is enabled when the FLEX\_TWI\_CR.HSEN bit is written to one. Furthermore, the analog pad filter must be enabled, the FLEX\_TWI\_FILTR.PADFEN bit must be written to one and the FLEX\_TWI\_FILTR.FILT bit must be cleared. TWI High-speed mode operation is similar to TWI operation with the following exceptions:

1. A host code is received first at normal speed before entering High-speed mode period.

2. When TWI High-speed mode is active, clock stretching is only allowed after acknowledge (ACK), notacknowledge (NACK), START (S) or repeated START (Sr) (asa consequence, OVF may happen).

TWI High-speed mode allows transfers of up to 3.4 Mbit/s.

The TWI client in High-speed mode requires that the peripheral clock runs at a minimum of 14 MHz if client clock stretching is enabled (SCLWSDIS bit at '0'). If client clock stretching is disabled (SCLWSDIS bit at '1'), the peripheral clock must run at a minimum of 11 MHz (assuming the system has no latency).

#### **Notes:**

- 1. When client clock stretching is disabled, FLEX TWI\_RHR must always be read before receiving the next data (write access frame generated by the host). It is strongly recommended to use either the polling method on the FLEX TWI\_SR.RXRDY flag, or the DMA. If the receive is managed by an interrupt, the TWI interrupt priority must be set to the right level and its latency minimized to avoid receive overrun.
- 2. When client clock stretching is disabled, FLEX\_TWI\_THR must be filled with the first data to send before the beginning of the frame (read access frame generated by the host). It is strongly recommended to use either the polling method on the FLEX TWI\_SR.TXRDY flag, or the DMA. If the transmit is managed by an interrupt, the TWI interrupt priority must be set to the right level and its latency minimized to avoid transmit underrun.

#### **46.9.5.5.1 Read/Write Operation**

A TWI high-speed frame always begins with the following sequence:

- 1. START condition (S)
- 2. Host Code (0000 1XXX)
- 3. Not-acknowledge (NACK)

When the TWI is programmed in Client mode and TWI High-speed mode is activated, host code matching is activated and internal timings are set to match the TWI High-speed mode requirements.

#### **Figure 46-120. High-Speed Mode Read/Write**



#### **46.9.5.5.2 Usage**

TWI High-speed mode usage is the same as the standard TWI (see [Read/Write Flowcharts\)](#page-1581-0).

#### **46.9.5.6 Alternative Command**

In Client mode, the Alternative Command mode is used when the SMBus mode is enabled to send or check the PEC byte.

The Alternative Command mode is enabled by setting the ACMEN bit of the TWIHS Control register, and the transfer is configured in TWIHS\_ACR.

For a combined transfer with PEC, only the NPEC bit in TWIHS\_ACR must be set as the PEC byte is sent once at the end of the frame.

See [Client Read/Write Flowcharts](#page-1608-0) for detailed flowcharts.

# **46.9.5.7 TWI Asynchronous and Partial Wakeup**

The TWI module includes an asynchronous start condition detector, capable of waking the device up from a Sleep mode upon an address match (and optionally an additional data match), including Sleep modes where the TWI peripheral clock is stopped. It can also be enabled when the system is fully running. In any case, only the peripheral clock is modified and VDDCORE always remains active.

FLEX TWI\_RHR must be read before enabling the asynchronous and partial wakeup.

After detecting the START condition on the bus, the TWI will stretch TWCK until the TWI peripheral clock has started. The time required for starting the TWI peripheral depends on which Sleep mode the device is in. After the TWI peripheral clock has started, the TWI releases its TWCK stretching and receives one byte of data (client address) on the bus. At this time, only a limited part of the device, including the TWI module, receives a clock, thus saving power. If the address phase causes a TWIS address match (and optionally if the first data byte causes data match as well), the entire device is wakened and normal TWI address matching actions are performed. Normal TWI transfer then follows. If the TWI module is not addressed (or if the optional data match fails), the TWI peripheral clock is automatically stopped and the device returns to its original Sleep mode.

The TWI module has the capability to match on more than one address. The FLEX\_TWI\_SMR.SADR1EN/ SADR2EN/SADR3EN bits enable address matching on additional addresses which can be configured through the FLEX TWI\_SWMR.SADR1/SADR2/SADR3 fields. The matching process can be extended to the first received data byte if the FLEX, TWI, SMR.DATAMEN bit is set. In that case, a complete matching includes address matching and first received data matching. The FLEX\_TWI\_SWMR.DATAM field can be used to configure the data to match on the first received byte.

When the system is in Active mode and the TWI enters asynchronous partial Wakeup mode, the flag SVACC must be programmed as the unique source of the TWI interrupt and the data match comparison must be disabled.

When the system exits Wait mode as the result of a matching condition, the SVACC flag is used to determine if the TWI is the source of the exit from Wait mode.

#### **Figure 46-121. Address Match and Data Matching Disabled**



# **Figure 46-122. Address Does Not Match and Data Matching Disabled**



# **Figure 46-123. Address and Data Match (Data Matching Enabled)**



<span id="page-1608-0"></span>



# **46.9.5.8 Client Read/Write Flowcharts**

The flowchart shown in the following figure gives an example of read and write operations in Client mode. A polling or interrupt method can be used to check the status bits. The interrupt method requires that the Interrupt Enable register (FLEX\_TWI\_IER) be configured first.



**Figure 46-125. Read/Write in Client Mode**



**Figure 46-126. Read/Write in Client Mode with SMBus PEC**



# **Figure 46-127. Read/Write in Client Mode with SMBus PEC and Alternative Command Mode**

# **46.9.6 TWI FIFOs**

# **46.9.6.1 Overview**

The TWI includes two FIFOs which can be enabled/disabled using FLEX\_TWI\_CR.FIFOEN/FIFODIS. Both Host and Client modes must be disabled before enabling or disabling the FIFOs (FLEX\_TWI\_CR.MSDIS/SVDIS).

Writing FLEX\_TWI\_CR.FIFOEN to '1' enables a 16-byte Transmit FIFO and a 16-byte Receive FIFO.

It is possible to write or to read single or multiple bytes in the same access to FLEX\_TWI\_THR/RHR, depending on FLEX\_TWI\_FMR.TXRDYM/RXRDYM settings.

<span id="page-1612-0"></span>**Figure 46-128. TWI FIFOs Block Diagram**



# **46.9.6.2 Sending Data with FIFO Enabled**

When the Transmit FIFO is enabled, write access to FLEX\_TWI\_THR loads the Transmit FIFO.

The Transmit FIFO level is provided in FLEX\_TWI\_FLR.TXFL. If the FIFO can accept the number of bytes to be transmitted, there is no need to monitor FLEX\_TWI\_SR.TXRDY and the bytes can be successively written in FLEX\_TWI\_THR.

If the FIFO cannot accept the bytes due to insufficient space, wait for the TXRDY flag to be set before writing the bytes in FLEX\_TWI\_THR.

When the space in the FIFO allows only a portion of the data to be written, the TXRDY flag must be monitored before writing the remaining data.

See figures [Sending Data with FIFO Enabled in Host Mode](#page-1613-0) and [Sending/Receiving Data with FIFO Enabled in Client](#page-1615-0) [Mode.](#page-1615-0)

<span id="page-1613-0"></span>



# **46.9.6.3 Receiving Data with FIFO Enabled**

When the Receive FIFO is enabled, FLEX\_TWI\_RHR access reads the FIFO.

When data are present in the Receive FIFO (RXRDY flag set to '1'), the exact number of bytes can be checked with FLEX\_TWI\_FLR.RXFL. All the bytes can be read successively in FLEX\_TWI\_RHR without checking the FLEX\_TWI\_SR.RXRDY flag between each access.

See figures [Receiving Data with FIFO Enabled in Host Mode](#page-1614-0) and [Sending/Receiving Data with FIFO Enabled in](#page-1615-0) [Client Mode](#page-1615-0).



# <span id="page-1614-0"></span>**Figure 46-130. Receiving Data with FIFO Enabled in Host Mode**

**46.9.6.4 Sending/Receiving with FIFO Enabled in Client Mode**

See [Sending Data with FIFO Enabled](#page-1612-0) and [Receiving Data with FIFO Enabled](#page-1613-0) for details.



# <span id="page-1615-0"></span>**Figure 46-131. Sending/Receiving Data with FIFO Enabled in Client Mode**

# **46.9.6.5 Clearing/Flushing FIFOs**

Each FIFO can be cleared/flushed using FLEX\_TWI\_CR.TXFCLR/RXFCLR.

#### **46.9.6.6 TXRDY and RXRDY Behavior**

FLEX\_TWI\_SR.TXRDY/RXRDY flags display a specific behavior when FIFOs are enabled.

TXRDY indicates if a byte can be written in the Transmit FIFO. Thus the TXRDY flag is set as long as the Transmit FIFO can accept new byte. See figure [TXRDY Behavior when TXRDYM = 0 in Host Mode.](#page-1616-0)

RXRDY indicates if an unread byte is present in the Receive FIFO. Thus the RXRDY flag is set as soon as one unread byte is in the Receive FIFO. See figure [RXRDY Behavior when RXRDYM = 0 in Host and Client Modes](#page-1616-0). <span id="page-1616-0"></span>TXRDY and RXRDY behavior can be modified using the TXRDYM and RXRDYM fields in the TWI FIFO Mode register (FLEX\_TWI\_FMR) to reduce the number of accesses to FLEX\_TWI\_THR/RHR.

As an example, in Host mode, the Transmit FIFO can be loaded with multiple bytes in the same access by configuring TXRDYM>0.

See FLEX\_TWI\_FMR for the FIFO configuration.









**Figure 46-134. TXRDY Behavior when TXRDYM = 0 in Client Mode**



#### **46.9.6.7 TWI Single Data Access**

When FIFO is enabled and a byte access is performed in FLEX\_TWI\_THR, one byte is written in the FIFO. The same behavior applies for FLEX\_TWI\_RHR.

See [TWI Transmit Holding Register](#page-1744-0) and [TWI Receive Holding Register](#page-1629-0).

However, it is possible to write/read multiple data each time FLEX\_THR\_THR/FLEX\_US\_RHR is accessed. See TWI Multiple Data Access.

#### **46.9.6.8 TWI Multiple Data Access**

It is possible to reduce the number of accesses to/from FLEX\_TWI\_THR/FLEX\_US\_RHR required to transfer an amount of data, by concatenating multiple bytes.

Up to four data can be written/read in one FLEX\_TWI\_THR/FLEX\_TWI\_RHR access when the FIFO is enabled (FLEX\_TWI\_CR.FIFOEN=1) and Sniffer mode is disabled (FLEX\_TWI\_SMR.SNIFF=0).

When the FIFO is enabled, the number of bytes to write/read is defined by the type of access in the holding register. If the access is a byte, only one byte is written/read (single data access), if the access is a halfword or a word a multiple data access is performed. If the access is a halfword, then two bytes are written/read and if the access is a word, four bytes are written/read.

Written/Read data are always right-aligned, as described in sections [TWI Receive Holding Register \(FIFO Enabled\)](#page-1743-0) and [TWI Transmit Holding Register \(FIFO Enabled\)](#page-1745-0).

As an example, if the Transmit FIFO is empty and there are six bytes to send, either of the following write accesses may be performed:

- Six FLEX TWI THR-byte write accesses
- Three FLEX TWI THR-halfword write accesses
- One FLEX\_TWI\_THR-word write access and one FLEX\_TWI\_THR halfword write access

With a Receive FIFO containing six bytes, any of the following read accesses may be performed:

- Six FLEX TWI\_RHR-byte read accesses
- Three FLEX TWI\_RHR-halfword read accesses
- One FLEX\_TWI\_RHR-word read access and one FLEX\_TWI\_RHR-halfword read access

#### **46.9.6.8.1 TXRDY and RXRDY Configuration**

It is possible to write one or more bytes in the same FLEX\_TWI\_THR/FLEX\_TWI\_RHR access. The TXRDY flag indicates if one or more bytes can be written in the FIFO depending on the configuration of FLEX\_TWI\_FMR.TXRDYM/RXRDYM.

When two bytes are written for each FLEX\_TWI\_THR access, the TXRDYM field can be configured so that the TXRDY flag is at '1' only when at least two bytes can be written in the Transmit FIFO.

When four bytes are read for each FLEX\_TWI\_RHR access, the RXRDYM field can be configured so that the RXRDY flag is at '1' only when at least four unread bytes are in the Receive FIFO.

#### **46.9.6.8.2 DMAC**

The DMAC transfer type must be configured according to the FLEX\_TWI\_FMR.TXRDYM/RXRDYM settings.

As example, FLEX\_TWI\_FMR.TXRDYM/RXRDYM=0 is not compatible with DMAC transfers in word (32-bit).

#### **46.9.6.9 Transmit FIFO Lock**

If a frame is terminated early due to a not-acknowledge error (NACK flag), SMBus timeout error (TOUT flag) or host code acknowledge error (MACK flag), a lock is set on the Transmit FIFO preventing any new frame from being sent until it is cleared. This allows clearing the FIFO if needed, resetting DMAC channels, etc., without any risk.

FLEX\_TWI\_SR.LOCK is used to check the state of the Transmit FIFO lock.

The Transmit FIFO lock can be cleared by setting FLEX\_TWI\_CR.TXFLCLR to '1'.

#### **46.9.6.10 FIFO Pointer Error**

A FIFO overflow is reported in FLEX\_TWI\_FSR.

If the Transmit FIFO is full and a write access is performed on FLEX\_TWI\_THR, it generates a Transmit FIFO pointer error and sets FLEX\_TWI\_FSR.TXFPTEF.

If the number of data written in FLEX\_TWI\_THR (according to the register access size) is greater than the free space in the Transmit FIFO, a Transmit FIFO pointer error is generated and FLEX\_TWI\_FSR.TXFPTEF is set.

A FIFO underflow is reported in FLEX\_TWI\_FSR.

If the number of bytes read in FLEX\_TWI\_RHR (according to the register access size) is greater than the number of unread bytes in the Receive FIFO, a Receive FIFO pointer error is generated and FLEX\_TWI\_FSR.RXFPTEF is set.

No pointer error occurs if the FIFO state/level is checked before writing/reading in FLEX\_TWI\_THR/FLEX\_TWI\_RHR. The FIFO state/level can be checked either with TXRDY, RXRDY, TXFL or RXFL. When a pointer error occurs, other FIFO flags may not behave as expected; their states should be ignored.

If a Transmit or Receive pointer error occurs, a software reset must be performed using FLEX\_TWI\_CR.SWRST. Note that issuing a software while transmitting may leave a client in an unknown state holding the TWD line. In such case, a Bus Clear Command allows the client to release the TWD line (the first frame sent subsequently may not be received properly by the client).

# **46.9.6.11 FIFO Thresholds**

Each Transmit and Receive FIFO includes a threshold feature used to set a flag and an interrupt when a FIFO threshold is crossed. Thresholds are defined as a number of bytes in the FIFO, and the FIFO state (TXFL or RXFL) represents the number of bytes currently in the FIFO.

The Transmit FIFO threshold can be set using the field FLEX\_TWI\_FMR.TXFTHRES. Each time the Transmit FIFO level goes from 'above threshold' to 'equal to or below threshold', the flag FLEX\_TWI\_FESR.TXFTHF is set. The application is warned that the Transmit FIFO has reached the defined threshold and that it can be reloaded.

The Receive FIFO threshold can be set using the field FLEX\_TWI\_FMR.RXFTHRES. Each time the Receive FIFO level goes from 'below threshold' to 'equal to or above threshold', the flag FLEX\_TWI\_FESR.RXFTHF is set. The application is warned that the Receive FIFO has reached the defined threshold and that it can be read to prevent an underflow.

The TXFTHF and RXFTHF flags can be configured to generate an interrupt using FLEX\_TWI\_FIER and FLEX\_TWI\_FIDR.

# **46.9.6.12 FIFO Flags**

FIFOs come with a set of flags which can be configured to generate interrupts through FLEX\_TWI\_FIER and FLEX\_TWI\_FIDR.

FIFO flags state can be read in FLEX\_TWI\_FSR. They are cleared when FLEX\_TWI\_FSR is read.

# **46.9.7 TWI Comparison Function on Received Character**

The comparison function differs if the asynchronous partial wakeup is enabled or not.

If asynchronous partial wakeup is disabled, the TWI has the capability to extend the address matching on up to three client addresses. The FLEX\_TWI\_SMR.SADR1EN/SADR2EN/SADR3EN bits enable address matching on additional addresses which can be configured through the FLEX\_TWI\_SWMR.SADR1/SADR2/SADR3 fields. The DATAMEN bit has no effect.

The SVACC bit is set when there is a comparison match with the received client address.

# **46.9.8 TWI Register Write Protection**

The FLEXCOM operating mode (FLEX\_MR.OPMODE) must be set to FLEX\_MR\_OPMODE\_TWI to enable access to the write protection registers.

To prevent any single software error from corrupting TWI behavior, certain registers in the address space can be write-protected by setting the WPEN (Write Protection Enable), WPITEN (Write Protection Interrupt Enable), and/or WPCREN (Write Protection Control Enable) bits in the TWI Write Protection Mode Register (FLEX\_TWI\_WPMR).

If a write access to a write-protected register is detected, the Write Protection Violation Status (WPVS) flag in the TWI Write Protection Status Register (FLEX\_TWI\_WPSR) is set and the Write Protection Violation Source (WPVSRC) field indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading FLEX\_TWI\_WPSR.

The following register(s) can be write-protected when WPEN is set:

- [TWI Client Mode Register](#page-1723-0)
- [TWI Clock Waveform Generator Register](#page-1726-0)
- [TWI SMBus Timing Register](#page-1746-0)
- [TWI Matching Register](#page-1750-0)
- [TWI FIFO Mode Register](#page-1751-0)

The following register(s) can be write-protected when WPITEN is set:

- [TWI Interrupt Enable Register](#page-1736-0)
- [TWI Interrupt Disable Register](#page-1738-0)

The following register(s) can be write-protected when WPCREN is set:

• [TWI Control Register](#page-1716-0)
# **46.10 Register Summary**



















# <span id="page-1628-0"></span>**46.10.1 FLEXCOM Mode Register**





# <span id="page-1629-0"></span>**46.10.2 FLEXCOM Receive Holding Register**

#### **Bits 15:0 – RXDATA[15:0]** Receive Data

This register is a mirror of:

• USART Receive Holding Register (FLEX\_US\_RHR) if FLEX\_MR.OPMODE field equals 1

• SPI Receive Data Register (FLEX\_SPI\_RDR) if FLEX\_MR.OPMODE field equals 2

• TWI Transmit Holding Register (FLEX\_TWI\_RHR) if FLEX\_MR.OPMODE field equals 3



# <span id="page-1630-0"></span>**46.10.3 FLEXCOM Transmit Holding Register**

**Bits 15:0 – TXDATA[15:0]** Transmit Data

This register is a mirror of:

• USART Transmit Holding Register (FLEX\_US\_THR) if FLEX\_MR.OPMODE field equals 1

• SPI Transmit Data Register (FLEX\_SPI\_TDR) if FLEX\_MR.OPMODE field equals 2

• TWI Transmit Holding Register (FLEX\_TWI\_THR) if FLEX\_MR.OPMODE field equals 3

#### <span id="page-1631-0"></span>**46.10.4 USART Control Register**



For SPI control, see [USART Control Register \(SPI\\_MODE\)](#page-1634-0).



### **Bit 31 – FIFODIS** FIFO Disable



#### **Bit 30 – FIFOEN** FIFO Enable



#### **Bit 28 – REQCLR** Request to Clear the Comparison Trigger



#### **Bit 26 – TXFLCLR** Transmit FIFO Lock CLEAR



# **Bit 25 – RXFCLR** Receive FIFO Clear



# **Bit 24 – TXFCLR** Transmit FIFO Clear

# **SAMA5D2 Series**

# **Flexible Serial Communication Controller (FLEXCOM)**



### **Bit 21 – LINWKUP** Send LIN Wakeup Signal



### **Bit 20 – LINABT** Abort LIN Transmission



### **Bit 19 – RTSDIS** Request to Send Disable



#### **Bit 18 – RTSEN** Request to Send Enable



#### **Bit 15 – RETTO** Start Timeout Immediately



#### **Bit 14 – RSTNACK** Reset Non Acknowledge



#### **Bit 13 – RSTIT** Reset Iterations



### **Bit 12 – SENDA** Send Address



### **Bit 11 – STTTO** Clear TIMEOUT Flag and Start Timeout After Next Character Received



#### **Bit 10 – STPBRK** Stop Break



### **Bit 9 – STTBRK** Start Break



#### **Bit 8 – RSTSTA** Reset Status Bits



#### **Bit 7 – TXDIS** Transmitter Disable



#### **Bit 6 – TXEN** Transmitter Enable



# **Bit 5 – RXDIS** Receiver Disable



#### **Bit 4 - RXEN** Receiver Enable



#### **Bit 3 - RSTTX Reset Transmitter**



# **Bit 2 – RSTRX Reset Receiver**



## <span id="page-1634-0"></span>**46.10.5 USART Control Register (SPI\_MODE)**



This configuration is relevant only if USART\_MODE = 0xE or 0xF in the [USART Mode Register.](#page-1636-0)



### **Bit 19 – RCS** Release SPI Chip Select

Applicable if USART operates in SPI Host mode (USART\_MODE = 0xE):



#### **Bit 18 – FCS** Force SPI Chip Select

Applicable if USART operates in SPI Host mode (USART\_MODE = 0xE):



#### **Bit 8 – RSTSTA** Reset Status Bits



# **Bit 7 – TXDIS** Transmitter Disable



#### **Bit 6 – TXEN** Transmitter Enable



# **Bit 5 – RXDIS** Receiver Disable



# **Bit 4 – RXEN** Receiver Enable



# **Bit 3 - RSTTX Reset Transmitter**



# **Bit 2 – RSTRX Reset Receiver**



#### <span id="page-1636-0"></span>**46.10.6 USART Mode Register**



This register can only be written if the WPEN bit is cleared in the [USART Write Protection Mode Register.](#page-1688-0)

For SPI configuration, see section [USART Mode Register \(SPI\\_MODE\)](#page-1639-0).



# **Bit 31 – ONEBIT** Start Frame Delimiter Selector



#### **Bit 30 – MODSYNC** Manchester Synchronization Mode



#### **Bit 29 – MAN** Manchester Encoder/Decoder Enable



# **Bit 28 – FILTER** Receive Line Filter



#### **Bits 26:24 – MAX\_ITERATION[2:0]** Maximum Number of Automatic Iterations



## **Bit 23 – INVDATA** Inverted Data



**Bit 22 – VAR\_SYNC** Variable Synchronization of Command/Data Sync Start Frame Delimiter



#### **Bit 21 – DSNACK** Disable Successive NACK

The MAX\_ITERATION field must be cleared if DSNACK is cleared.



#### **Bit 20 – INACK** Inhibit Non Acknowledge



## **Bit 19 – OVER** Oversampling Mode



#### **Bit 18 – CLKO** Clock Output Select



#### **Bit 17 – MODE9** 9-bit Character Length



# **Bit 16 – MSBF** Bit Order



#### **Bits 15:14 – CHMODE[1:0]** Channel Mode



**Bits 13:12 – NBSTOP[1:0]** Number of Stop Bits

# **SAMA5D2 Series**

# **Flexible Serial Communication Controller (FLEXCOM)**



## **Bits 11:9 – PAR[2:0]** Parity Type



#### **Bit 8 – SYNC** Synchronous Mode Select



# **Bits 7:6 – CHRL[1:0]** Character Length



#### **Bits 5:4 – USCLKS[1:0]** Clock Selection



### **Bits 3:0 – USART\_MODE[3:0]** USART Mode of Operation

Values not listed in the table below should be considered 'reserved'.



# <span id="page-1639-0"></span>**46.10.7 USART Mode Register (SPI\_MODE)**



This configuration is relevant only if USART\_MODE = 0xE or 0xF in the [USART Mode Register.](#page-1636-0)

This register can only be written if the WPEN bit is cleared in the [USART Write Protection Mode Register.](#page-1688-0)



### **Bit 20 – WRDBT** Wait Read Data Before Transfer



#### **Bit 16 – CPOL** SPI Clock Polarity

CPOL is used to determine the inactive state value of the serial clock (SPCK). It is used with CPHA to produce the required clock/data relationship between host and client devices.

#### Applicable if USART operates in SPI mode (client or host, USART\_MODE = 0xE or 0xF):



#### **Bits 15:14 – CHMODE[1:0]** Channel Mode



### **Bit 8 – CPHA** SPI Clock Phase

CPHA determines which edge of SPCK causes data to change and which edge causes data to be captured. CPHA is used with CPOL to produce the required clock/data relationship between host and client devices.<br>Applicable if USAPT approache in CDL mode (USAPT, MODE = 0: E at 0: E):  $\Delta$ pplicable if USART operates in SDI mode (USART\_MODE =







### **Bits 5:4 – USCLKS[1:0]** Clock Selection



## **Bits 3:0 – USART\_MODE[3:0]** USART Mode of Operation



#### <span id="page-1641-0"></span>**46.10.8 USART Interrupt Enable Register**



For SPI-specific configurations, see [USART Interrupt Enable Register \(SPI\\_MODE\)](#page-1643-0).

For LIN-specific configurations, see [USART Interrupt Enable Register \(LIN\\_MODE\)](#page-1644-0).

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Enables the corresponding interrupt.



#### **Bit 24 – MANE** Manchester Error Interrupt Enable

- **Bit 22 CMP** Comparison Interrupt Enable
- **Bit 19 CTSIC** Clear to Send Input Change Interrupt Enable
- **Bit 13 NACK** Non Acknowledge Interrupt Enable
- **Bit 10 ITER** Max number of Repetitions Reached Interrupt Enable
- **Bit 9 TXEMPTY** TXEMPTY Interrupt Enable
- **Bit 8 TIMEOUT** Timeout Interrupt Enable
- **Bit 7 PARE** Parity Error Interrupt Enable
- **Bit 6 FRAME** Framing Error Interrupt Enable
- **Bit 5 OVRE** Overrun Error Interrupt Enable
- **Bit 2 RXBRK** Receiver Break Interrupt Enable

**Bit 1 – TXRDY** TXRDY Interrupt Enable

**Bit 0 – RXRDY** RXRDY Interrupt Enable

# <span id="page-1643-0"></span>**46.10.9 USART Interrupt Enable Register (SPI\_MODE)**



This configuration is relevant only if USART\_MODE = 0xE or 0xF in the [USART Mode Register.](#page-1636-0)

This register can only be written if the WPITEN bit is cleared in the [USART Write Protection Mode Register](#page-1688-0) .

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Enables the corresponding interrupt.



#### **Bit 22 – CMP** Comparison Interrupt Enable

**Bit 19 – NSSE** NSS Line (Driving CTS Pin) Rising or Falling Edge Event

- **Bit 10 UNRE** SPI Underrun Error Interrupt Enable
- **Bit 9 TXEMPTY** TXEMPTY Interrupt Enable
- **Bit 5 OVRE** Overrun Error Interrupt Enable
- **Bit 1 TXRDY** TXRDY Interrupt Enable
- **Bit 0 RXRDY** RXRDY Interrupt Enable

# <span id="page-1644-0"></span>**46.10.10 USART Interrupt Enable Register (LIN\_MODE)**



This configuration is relevant only if USART\_MODE = 0xA or 0xB in the [USART Mode Register](#page-1636-0).

This register can only be written if the WPITEN bit is cleared in the [USART Write Protection Mode Register.](#page-1688-0)

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Enables the corresponding interrupt.



### **Bit 31 – LINHTE** LIN Header Timeout Error Interrupt Enable

- **Bit 30 LINSTE** LIN Synch Tolerance Error Interrupt Enable
- **Bit 29 LINSNRE** LIN Client Not Responding Error Interrupt Enable
- **Bit 28 LINCE** LIN Checksum Error Interrupt Enable
- **Bit 27 LINIPE** LIN Identifier Parity Interrupt Enable
- **Bit 26 LINISFE** LIN Inconsistent Synch Field Error Interrupt Enable
- **Bit 25 LINBE** LIN Bus Error Interrupt Enable
- **Bit 15 LINTC** LIN Transfer Completed Interrupt Enable
- **Bit 14 LINID** LIN Identifier Sent or LIN Identifier Received Interrupt Enable
- **Bit 13 LINBK** LIN Break Sent or LIN Break Received Interrupt Enable
- **Bit 9 TXEMPTY** TXEMPTY Interrupt Enable
- **Bit 8 TIMEOUT** Timeout Interrupt Enable
- **Bit 7 PARE** Parity Error Interrupt Enable
- **Bit 6 FRAME** Framing Error Interrupt Enable
- **Bit 5 OVRE** Overrun Error Interrupt Enable
- **Bit 1 TXRDY** TXRDY Interrupt Enable
- **Bit 0 RXRDY** RXRDY Interrupt Enable

#### <span id="page-1646-0"></span>**46.10.11 USART Interrupt Disable Register**



For SPI-specific configurations, see [USART Interrupt Disable Register \(SPI\\_MODE\)](#page-1648-0).

For LIN-specific configurations, see [USART Interrupt Disable Register \(LIN\\_MODE\)](#page-1649-0).

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Disables the corresponding interrupt.



#### **Bit 24 – MANE** Manchester Error Interrupt Disable

- **Bit 22 CMP** Comparison Interrupt Disable
- **Bit 19 CTSIC** Clear to Send Input Change Interrupt Disable
- **Bit 13 NACK** Non Acknowledge Interrupt Disable
- **Bit 10 ITER** Max Number of Repetitions Reached Interrupt Disable
- **Bit 9 TXEMPTY** TXEMPTY Interrupt Disable
- **Bit 8 TIMEOUT** Timeout Interrupt Disable
- **Bit 7 PARE** Parity Error Interrupt Disable
- **Bit 6 FRAME** Framing Error Interrupt Disable
- **Bit 5 OVRE** Overrun Error Interrupt Disable
- **Bit 2 RXBRK** Receiver Break Interrupt Disable

**Bit 1 – TXRDY** TXRDY Interrupt Disable

**Bit 0 – RXRDY** RXRDY Interrupt Disable

# <span id="page-1648-0"></span>**46.10.12 USART Interrupt Disable Register (SPI\_MODE)**



Reset – – –

**Bit 22 – CMP** Comparison Interrupt Disable

**Bit 19 – NSSE** NSS Line (Driving CTS Pin) Rising or Falling Edge Event

**Bit 10 – UNRE** SPI Underrun Error Interrupt Disable

**Bit 9 – TXEMPTY** TXEMPTY Interrupt Disable

**Bit 5 – OVRE** Overrun Error Interrupt Disable

**Bit 1 – TXRDY** TXRDY Interrupt Disable

**Bit 0 – RXRDY** RXRDY Interrupt Disable

# <span id="page-1649-0"></span>**46.10.13 USART Interrupt Disable Register (LIN\_MODE)**



This configuration is relevant only if USART\_MODE = 0xA or 0xB in the [USART Mode Register](#page-1636-0).

This register can only be written if the WPITEN bit is cleared in the [USART Write Protection Mode Register.](#page-1688-0)

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Disables the corresponding interrupt.



### **Bit 31 – LINHTE** LIN Header Timeout Error Interrupt Disable

- **Bit 30 LINSTE** LIN Synch Tolerance Error Interrupt Disable
- **Bit 29 LINSNRE** LIN Client Not Responding Error Interrupt Disable
- **Bit 28 LINCE** LIN Checksum Error Interrupt Disable
- **Bit 27 LINIPE** LIN Identifier Parity Interrupt Disable
- **Bit 26 LINISFE** LIN Inconsistent Synch Field Error Interrupt Disable
- **Bit 25 LINBE** LIN Bus Error Interrupt Disable
- **Bit 15 LINTC** LIN Transfer Completed Interrupt Disable
- **Bit 14 LINID** LIN Identifier Sent or LIN Identifier Received Interrupt Disable
- **Bit 13 LINBK** LIN Break Sent or LIN Break Received Interrupt Disable
- **Bit 9 TXEMPTY** TXEMPTY Interrupt Disable
- **Bit 8 TIMEOUT** Timeout Interrupt Disable
- **Bit 7 PARE** Parity Error Interrupt Disable
- **Bit 6 FRAME** Framing Error Interrupt Disable
- **Bit 5 OVRE** Overrun Error Interrupt Disable
- **Bit 1 TXRDY** TXRDY Interrupt Disable
- **Bit 0 RXRDY** RXRDY Interrupt Disable

#### <span id="page-1651-0"></span>**46.10.14 USART Interrupt Mask Register**



For SPI-specific configurations, see [USART Interrupt Mask Register \(SPI\\_MODE\).](#page-1653-0)

For LIN-specific configurations, see [USART Interrupt Mask Register \(LIN\\_MODE\).](#page-1654-0)

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.



**Bit 24 – MANE** Manchester Error Interrupt Mask

**Bit 22 – CMP** Comparison Interrupt Mask

**Bit 19 – CTSIC** Clear to Send Input Change Interrupt Mask

**Bit 13 – NACK** Non Acknowledge Interrupt Mask

**Bit 10 – ITER** Max Number of Repetitions Reached Interrupt Mask

**Bit 9 – TXEMPTY** TXEMPTY Interrupt Mask

**Bit 8 – TIMEOUT** Timeout Interrupt Mask

**Bit 7 – PARE** Parity Error Interrupt Mask

**Bit 6 – FRAME** Framing Error Interrupt Mask

**Bit 5 – OVRE** Overrun Error Interrupt Mask

**Bit 2 – RXBRK** Receiver Break Interrupt Mask

**Bit 1 – TXRDY** TXRDY Interrupt Mask

**Bit 0 – RXRDY** RXRDY Interrupt Mask

# <span id="page-1653-0"></span>**46.10.15 USART Interrupt Mask Register (SPI\_MODE)**



This configuration is relevant only if USART\_MODE = 0xE or 0xF in the [USART Mode Register.](#page-1636-0)

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.



#### **Bit 22 – CMP** Comparison Interrupt Mask

**Bit 19 – NSSE** NSS Line (Driving CTS Pin) Rising or Falling Edge Event

**Bit 10 – UNRE** SPI Underrun Error Interrupt Mask

**Bit 9 – TXEMPTY** TXEMPTY Interrupt Mask

**Bit 5 – OVRE** Overrun Error Interrupt Mask

**Bit 1 – TXRDY** TXRDY Interrupt Mask

**Bit 0 – RXRDY** RXRDY Interrupt Mask

# <span id="page-1654-0"></span>**46.10.16 USART Interrupt Mask Register (LIN\_MODE)**



This configuration is relevant only if USART\_MODE = 0xA or 0xB in the [USART Mode Register](#page-1636-0).

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.



### **Bit 31 – LINHTE** LIN Header Timeout Error Interrupt Mask

**Bit 30 – LINSTE** LIN Synch Tolerance Error Interrupt Mask

**Bit 29 – LINSNRE** LIN Client Not Responding Error Interrupt Mask

- **Bit 28 LINCE** LIN Checksum Error Interrupt Mask
- **Bit 27 LINIPE** LIN Identifier Parity Interrupt Mask

**Bit 26 – LINISFE** LIN Inconsistent Synch Field Error Interrupt Mask

- **Bit 25 LINBE** LIN Bus Error Interrupt Mask
- **Bit 15 LINTC** LIN Transfer Completed Interrupt Mask
- **Bit 14 LINID** LIN Identifier Sent or LIN Identifier Received Interrupt Mask
- **Bit 13 LINBK** LIN Break Sent or LIN Break Received Interrupt Mask
- **Bit 9 TXEMPTY** TXEMPTY Interrupt Mask
- **Bit 8 TIMEOUT** Timeout Interrupt Mask
- **Bit 7 PARE** Parity Error Interrupt Mask
- **Bit 6 FRAME** Framing Error Interrupt Mask
- **Bit 5 OVRE** Overrun Error Interrupt Mask
- **Bit 1 TXRDY** TXRDY Interrupt Mask
- **Bit 0 RXRDY** RXRDY Interrupt Mask
# **46.10.17 USART Channel Status Register**



For SPI-specific configurations, see [USART Channel Status Register \(SPI\\_MODE\).](#page-1658-0)

For LIN-specific configurations, see [USART Channel Status Register \(LIN\\_MODE\).](#page-1660-0)



# **Bit 24 – MANE** Manchester Error



# **Bit 23 – CTS** Image of CTS Input



#### **Bit 22 – CMP** Comparison Status



# **Bit 19 – CTSIC** Clear to Send Input Change Flag



# **Bit 13 – NACK** Non Acknowledge Interrupt



#### **Bit 10 – ITER** Max Number of Repetitions Reached



#### **Bit 9 – TXEMPTY** Transmitter Empty (cleared by writing FLEX US THR)



#### **Bit 8 – TIMEOUT** Receiver Timeout



#### **Bit 7 – PARE** Parity Error



#### **Bit 6 – FRAME** Framing Error



# **Bit 5 – OVRE** Overrun Error



# **Bit 2 – RXBRK** Break Received/End of Break



**Bit 1 – TXRDY** Transmitter Ready (cleared by writing FLEX US THR)

When FIFOs are disabled:

0: A character in FLEX\_US\_THR is waiting to be transferred to the Transmit Shift Register, or an STTBRK command has been requested, or the transmitter is disabled. As soon as the transmitter is enabled, TXRDY becomes 1. 1: There is no character in FLEX\_US\_THR.

When FIFOs are enabled:

0: Transmit FIFO is full and cannot accept more data.

1: Transmit FIFO is not full; one or more data can be written according to TXRDYM field configuration.

TXRDY behavior with FIFO enabled is illustrated in [46.7.11.5. TXEMPTY, TXRDY and RXRDY Behavior.](#page-1548-0)

**Bit 0 – RXRDY** Receiver Ready (cleared by reading FLEX US RHR)

When FIFOs are disabled:

0: No complete character has been received since the last read of FLEX\_US\_RHR or the receiver is disabled. If characters were received when the receiver was disabled, RXRDY changes to 1 when the receiver is enabled. 1: At least one complete character has been received and FLEX\_US\_RHR has not yet been read.

When FIFOs are enabled:

0: Receive FIFO is empty; no data to read

1: At least one unread data is in the Receive FIFO

RXRDY behavior with FIFO enabled is illustrated in [46.7.11.5. TXEMPTY, TXRDY and RXRDY Behavior.](#page-1548-0)

# <span id="page-1658-0"></span>**46.10.18 USART Channel Status Register (SPI\_MODE)**



This configuration is relevant only if USART\_MODE = 0xE or 0xF in the [USART Mode Register.](#page-1636-0)



# **Bit 23 – NSS** Image of NSS Line



# **Bit 22 – CMP** Comparison Match



#### **Bit 19 – NSSE** NSS Line (Driving CTS Pin) Rising or Falling Edge Event (cleared on read)



# **Bit 10 – UNRE** Underrun Error



#### **Bit 9 - TXEMPTY** Transmitter Empty (cleared by writing FLEX US THR)



# **Bit 5 – OVRE** Overrun Error

# **SAMA5D2 Series Flexible Serial Communication Controller (FLEXCOM)**



# **Bit 1 – TXRDY** Transmitter Ready (cleared by writing FLEX\_US\_THR)



# **Bit 0 - RXRDY** Receiver Ready (cleared by reading FLEX\_US\_RHR)



# <span id="page-1660-0"></span>**46.10.19 USART Channel Status Register (LIN\_MODE)**



This configuration is relevant only if USART\_MODE = 0xA or 0xB in the [USART Mode Register](#page-1636-0).



# **Bit 31 – LINHTE** LIN Header Timeout Error



#### **Bit 30 – LINSTE** LIN Synch Tolerance Error



#### **Bit 29 – LINSNRE** LIN Client Not Responding Error



#### **Bit 28 – LINCE** LIN Checksum Error



#### **Bit 27 – LINIPE** LIN Identifier Parity Error



**Bit 26 – LINISFE** LIN Inconsistent Synch Field Error

# **SAMA5D2 Series**

# **Flexible Serial Communication Controller (FLEXCOM)**



# **Bit 25 – LINBE** LIN Bit Error



#### **Bit 23 – LINBLS** LIN Bus Line Status



# **Bit 15 – LINTC** LIN Transfer Completed



#### **Bit 14 – LINID** LIN Identifier Sent or LIN Identifier Received

If USART operates in LIN Host mode (USART\_MODE = 0xA):

0: No LIN identifier has been sent since the last RSTSTA command was issued.

1: At least one LIN identifier has been sent since the last RSTSTA command was issued.

If USART operates in LIN Client mode (USART\_MODE = 0xB):

0: No LIN identifier has been received since the last RSTSTA command was issued.

1: At least one LIN identifier has been received since the last RSTSTA.

# **Bit 13 – LINBK** LIN Break Sent or LIN Break Received

Applicable if USART operates in LIN Host mode (USART\_MODE = 0xA):

0: No LIN break has been sent since the last RSTSTA command was issued.

1: At least one LIN break has been sent since the last RSTSTA.

If USART operates in LIN Client mode (USART\_MODE = 0xB):

0: No LIN break has received sent since the last RSTSTA command was issued.

1: At least one LIN break has been received since the last RSTSTA command was issued.

# **Bit 9 – TXEMPTY** Transmitter Empty (cleared by writing FLEX\_US\_THR)



# **Bit 8 – TIMEOUT** Receiver Timeout



#### **Bit 7 – PARE** Parity Error



# **Bit 6 – FRAME** Framing Error



# **Bit 5 – OVRE** Overrun Error



# **Bit 1 – TXRDY** Transmitter Ready (cleared by writing FLEX\_US\_THR)



# **Bit 0 – RXRDY** Receiver Ready (cleared by reading FLEX\_US\_RHR)



# **46.10.20 USART Receive Holding Register**



If FIFO is enabled (FLEX\_US\_CR.FIFOEN=1), a byte access on FLEX\_SPI\_TDR reads one byte (FLEX\_US\_RHR.MODE9=0), see [46.7.11.6. FIFO Single Data Access](#page-1549-0) for details.



# **Bit 15 - RXSYNH Received Sync**



**Bits 8:0 – RXCHR[8:0]** Received Character

Last character received if RXRDY is set.

# **46.10.21 USART Receive Holding Register (FIFO Multi Data)**



To read multi-data in a single access, the FIFO must be enabled (FLEX\_US\_CR.FIFOEN=1) and FLEX\_US\_MR.MODE9=0. The access type (byte, halfword or word) determines the number of data written in a single access (1, 2, 4), see [46.7.11.7. FIFO Multiple Data Access](#page-1549-0) for details.



**Bits 0:7, 8:15, 16:23, 24:31 – RXCHRx** Received Character First unread character in the Receive FIFO if RXRDY is set.

# **46.10.22 USART Transmit Holding Register**



If FIFO is enabled (FLEX\_US\_CR.FIFOEN=1), a byte access on FLEX\_SPI\_TDR writes one byte (FLEX\_US\_MR.MODE9=0), see [46.7.11.6. FIFO Single Data Access](#page-1549-0) for details.



# **Bit 15 – TXSYNH** Sync Field to be Transmitted



#### **Bits 8:0 – TXCHR[8:0]** Character to be Transmitted

The next character to be transmitted after the current character if TXRDY is not set.

# **46.10.23 USART Transmit Holding Register (FIFO Multi Data)**



To write multi-data in a single access, the FIFO must be enabled (FLEX\_US\_CR.FIFOEN=1) and FLEX\_US\_MR.MODE9=0. The access type (byte, halfword or word) determines the number of data written in a single access (1, 2 or 4), see [46.7.11.7. FIFO Multiple Data Access](#page-1549-0) for details.



#### **Bits 0:7, 8:15, 16:23, 24:31 – TXCHRx** Character to be Transmitted Next character to be transmitted.

# **46.10.24 USART Baud Rate Generator Register**



This register can only be written if the WPEN bit is cleared in the [USART Write Protection Mode Register.](#page-1688-0)



# **Bits 18:16 – FP[2:0]** Fractional Part

**WARNING** When the value of field FP is greater than 0, the SCK (oversampling clock) generates nonconstant duty cycles. The SCK high duration is increased by "selected clock" period from time to time. The duty cycle depends on the value of the CD field.



# **Bits 15:0 – CD[15:0]** Clock Divider



# **46.10.25 USART Receiver Timeout Register**



This register can only be written if the WPEN bit is cleared in the [USART Write Protection Mode Register.](#page-1688-0)



# **Bits 16:0 – TO[16:0]** Timeout Value

The TO field size is limited to 8 bits if the ISO7816 logic is not implemented on some instances of FLEXCOM. The ISO7816 logic is implemented if it is possible to write FLEX\_US\_MR.MAX\_ITERATIONS=1 (a read operation must be performed after the write operation to check that MAX\_ITERATIONS equals 1).



# **46.10.26 USART Transmitter Timeguard Register**



This register can only be written if the WPEN bit is cleared in the [USART Write Protection Mode Register.](#page-1688-0)



 $\frac{0}{1-255}$  The transmitter timeguard is disabled.<br> $\frac{1-255}{1-255}$  The transmitter timeguard is enabled a The transmitter timeguard is enabled and TG is timeguard delay / bit period.

# **46.10.27 USART FI DI RATIO Register**



This register can only be written if the WPEN bit is cleared in the [USART Write Protection Mode Register.](#page-1688-0)



# **Bits 15:0 – FI\_DI\_RATIO[15:0]** FI Over DI Ratio Value



# **46.10.28 USART Number of Errors Register**

|                 | Name:<br>Offset:<br>Reset:<br><b>Property:</b>                                        | FLEX_US_NER<br>0x244<br>0x00000000<br>Read-only                    |    |                |             |            |    |           |  |
|-----------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------|----|----------------|-------------|------------|----|-----------|--|
|                 | This register is relevant only if USART_MODE = 0x4 or 0x6 in the USART Mode Register. |                                                                    |    |                |             |            |    |           |  |
| Bit             | 31                                                                                    | 30                                                                 | 29 | 28             | 27          | 26         | 25 | 24        |  |
| Access<br>Reset |                                                                                       |                                                                    |    |                |             |            |    |           |  |
| Bit             | 23                                                                                    | 22                                                                 | 21 | 20             | 19          | 18         | 17 | 16        |  |
| Access<br>Reset |                                                                                       |                                                                    |    |                |             |            |    |           |  |
| Bit             | 15                                                                                    | 14                                                                 | 13 | 12             | 11          | $10\,$     | 9  | 8         |  |
| Access<br>Reset |                                                                                       |                                                                    |    |                |             |            |    |           |  |
| Bit             | $\overline{7}$                                                                        | 6                                                                  | 5  | $\overline{4}$ | 3           | $\sqrt{2}$ | 1  | 0         |  |
| Access          | ${\sf R}$                                                                             | NB_ERRORS[7:0]<br>${\sf R}$<br>${\sf R}$<br>${\sf R}$<br>${\sf R}$ |    |                |             |            |    |           |  |
| Reset           | —                                                                                     |                                                                    |    | -              | $\mathsf R$ | ${\sf R}$  |    | ${\sf R}$ |  |

**Bits 7:0 – NB\_ERRORS[7:0]** Number of Errors

Total number of errors that occurred during an ISO7816 transfer. This register automatically clears when read.

# **46.10.29 USART IrDA FILTER Register**



This register is relevant only if USART\_MODE = 0x8 in the [USART Mode Register](#page-1636-0).

This register can only be written if the WPEN bit is cleared in the [USART Write Protection Mode Register.](#page-1688-0)



**Bits 7:0 – IRDA\_FILTER[7:0]** IrDA Filter

The IRDA\_FILTER value must be defined to meet the following criteria:  $t_{peripheral clock}$  × (IRDA\_FILTER + 3) < 1.41 μs

# **46.10.30 USART Manchester Configuration Register**



This register can only be written if the WPEN bit is cleared in the [USART Write Protection Mode Register.](#page-1688-0)



# **Bit 31 – RXIDLEV** Receiver Idle Value



#### **Bit 30 – DRIFT** Drift Compensation



#### **Bit 29 – ONE** Must Be Set to 1

Bit 29 must always be set to 1 when programming the FLEX\_US\_MAN register.

## **Bit 28 – RX\_MPOL** Receiver Manchester Polarity



**Bits 25:24 – RX\_PP[1:0]** Receiver Preamble Pattern detected



**Bits 19:16 – RX\_PL[3:0]** Receiver Preamble Length

# **SAMA5D2 Series**

# **Flexible Serial Communication Controller (FLEXCOM)**



#### **Bit 12 - TX\_MPOL Transmitter Manchester Polarity**



# **Bits 9:8 – TX\_PP[1:0]** Transmitter Preamble Pattern

The following values assume that TX\_MPOL field is not set:



# **Bits 3:0 – TX\_PL[3:0]** Transmitter Preamble Length



#### **46.10.31 USART LIN Mode Register**



This register is relevant only if USART\_MODE = 0xA or 0xB in the [USART Mode Register.](#page-1636-0)



# **Bit 17 – SYNCDIS** Synchronization Disable



#### **Bit 16 – PDCM**  DMAC Mode



# **Bits 15:8 – DLC[7:0]** Data Length Control



# **Bit 7 – WKUPTYP** Wake-up Signal Type



# **Bit 6 – FSDIS** Frame Slot Mode Disable



# **Bit 5 – DLM** Data Length Mode



٦



#### **Bit 4 – CHKTYP** Checksum Type



#### **Bit 3 – CHKDIS** Checksum Disable



# **Bit 2 – PARDIS** Parity Disable



# **Bits 1:0 – NACT[1:0]** LIN Node Action

Values which are not listed in the table must be considered as "reserved".



# **46.10.32 USART LIN Identifier Register**



Write is possible only in LIN host node configuration.

This register is relevant only if USART\_MODE = 0xA or 0xB in [USART Mode Register.](#page-1636-0)



**Bits 7:0 – IDCHR[7:0]** Identifier Character

If USART\_MODE = 0xA (host node configuration):

• IDCHR is Read/Write and its value is the identifier character to be transmitted.

If USART\_MODE = 0xB (client node configuration):

• IDCHR is Read-only and its value is the last identifier character that has been received.

# **46.10.33 USART LIN Baud Rate Register**



This register is relevant only if USART\_MODE = 0xA or 0xB in [USART Mode Register.](#page-1636-0)

Returns the baud rate value after the synchronization process completion.



**Bits 18:16 – LINFP[2:0]** Fractional Part after Synchronization

**Bits 15:0 – LINCD[15:0]** Clock Divider after Synchronization

#### **46.10.34 USART Comparison Register**



This register can only be written if the WPEN bit is cleared in the [USART Write Protection Mode Register.](#page-1688-0)



# **Bits 24:16 – VAL2[8:0]** Second Comparison Value for Received Character



#### **Bit 14 – CMPPAR** Compare Parity



#### **Bit 12 – CMPMODE** Comparison Mode



# **Bits 8:0 – VAL1[8:0]** First Comparison Value for Received Character



#### **46.10.35 USART FIFO Mode Register**



This register reads '0' if the FIFO is disabled (see FLEX US CR to enable/disable the internal FIFO).



#### **Bits 29:24 – RXFTHRES2[5:0]** Receive FIFO Threshold 2



#### **Bits 21:16 – RXFTHRES[5:0]** Receive FIFO Threshold



#### **Bits 13:8 – TXFTHRES[5:0]** Transmit FIFO Threshold



# **Bit 7 – FRTSC** FIFO RTS Pin Control enable (Hardware Handshaking mode only)

See [Hardware Handshaking](#page-1522-0) for details.



#### **Bits 5:4 – RXRDYM[1:0]** Receiver Ready Mode

If FIFOs are enabled, the FLEX\_US\_CSR.RXRDY flag behaves as follows.

# **SAMA5D2 Series Flexible Serial Communication Controller (FLEXCOM)**



# **Bits 1:0 – TXRDYM[1:0]** Transmitter Ready Mode

If FIFOs are enabled, the FLEX\_US\_CSR.TXRDY flag behaves as follows.



# **46.10.36 USART FIFO Level Register**



This register reads '0' if the FIFO is disabled (see FLEX\_US\_CR to enable/disable the internal FIFO).



# **Bits 21:16 – RXFL[5:0]** Receive FIFO Level



# **Bits 5:0 – TXFL[5:0]** Transmit FIFO Level





#### **46.10.37 USART FIFO Interrupt Enable Register**

**Bit 5 – RXFTHF** RXFTHF Interrupt Enable

- **Bit 4 RXFFF** RXFFF Interrupt Enable
- **Bit 3 RXFEF** RXFEF Interrupt Enable
- **Bit 2 TXFTHF** TXFTHF Interrupt Enable
- **Bit 1 TXFFF** TXFFF Interrupt Enable
- **Bit 0 TXFEF** TXFEF Interrupt Enable



# **46.10.38 USART FIFO Interrupt Disable Register**

- **Bit 4 RXFFF** RXFFF Interrupt Disable
- **Bit 3 RXFEF** RXFEF Interrupt Disable
- **Bit 2 TXFTHF** TXFTHF Interrupt Disable
- **Bit 1 TXFFF** TXFFF Interrupt Disable
- **Bit 0 TXFEF** TXFEF Interrupt Disable

# **46.10.39 USART FIFO Interrupt Mask Register**



This register reads '0' if the FIFO is disabled (see FLEX\_US\_CR to enable/disable the internal FIFO).



**Bit 7 – RXFPTEF** RXFPTEF Interrupt Mask

**Bit 6 – TXFPTEF** TXFPTEF Interrupt Mask

**Bit 5 – RXFTHF** RXFTHF Interrupt Mask

**Bit 4 – RXFFF** RXFFF Interrupt Mask

**Bit 3 – RXFEF** RXFEF Interrupt Mask

**Bit 2 – TXFTHF** TXFTHF Interrupt Mask

**Bit 1 – TXFFF** TXFFF Interrupt Mask

**Bit 0 – TXFEF** TXFEF Interrupt Mask



## **46.10.40 USART FIFO Event Status Register**

**Bit 9 – RXFTHF2** Receive FIFO Threshold Flag 2 (cleared by writing the FLEX\_US\_CR.RSTSTA bit)



# **Bit 8 – TXFLOCK** Transmit FIFO Lock



#### **Bit 7 – RXFPTEF** Receive FIFO Pointer Error Flag

See [46.7.11.9. FIFO Pointer Error](#page-1550-0) for details.



### **Bit 6 – TXFPTEF** Transmit FIFO Pointer Error Flag





# **Bit 5 – RXFTHF** Receive FIFO Threshold Flag (cleared by writing the FLEX\_US\_CR.RSTSTA bit)



# **SAMA5D2 Series Flexible Serial Communication Controller (FLEXCOM)**



**Bit 3 – RXFEF** Receive FIFO Empty Flag (cleared by writing the FLEX\_US\_CR.RSTSTA bit)



#### **Bit 2 – TXFTHF** Transmit FIFO Threshold Flag (cleared by writing the FLEX\_US\_CR.RSTSTA bit)



**Bit 1 – TXFFF** Transmit FIFO Full Flag (cleared by writing the FLEX\_US\_CR.RSTSTA bit)



# **Bit 0 – TXFEF** Transmit FIFO Empty Flag (cleared by writing the FLEX\_US\_CR.RSTSTA bit)



# <span id="page-1688-0"></span>**46.10.41 USART Write Protection Mode Register**





# **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable

See [USART Register Write Protection](#page-1551-0) for the list of registers that can be write-protected.



# **46.10.42 USART Write Protection Status Register**



# **Bits 23:8 – WPVSRC[15:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





#### **46.10.43 SPI Control Register**



This register can only be written if the WPCREN bit is cleared in the [SPI Write Protection Mode Register.](#page-1714-0)



# **Bit 31 – FIFODIS** FIFO Disable



#### **Bit 30 – FIFOEN** FIFO Enable



#### **Bit 24 – LASTXFER** Last Transfer

See [Peripheral Selection](#page-1558-0) for more details.



# **Bit 17 – RXFCLR** Receive FIFO Clear



# **Bit 16 – TXFCLR** Transmit FIFO Clear



# **Bit 12 – REQCLR** Request to Clear the Comparison Trigger

Asynchronous partial wakeup enabled:

0: No effect.

1: Clears the potential clock request currently issued by SPI, thus the potential system wakeup is cancelled.

Asynchronous partial wakeup disabled:

0: No effect.

1: Restarts the comparison trigger to enable FLEX\_SPI\_RDR loading.

#### **Bit 7 – SWRST** SPI Software Reset

The SPI is in Client mode after software reset.



## **Bit 1 – SPIDIS** SPI Disable

If a transfer is in progress when SPIDIS is set, the SPI completes the transmission of the shifter register and does not start any new transfer, even if the FLEX\_US\_THR is loaded.

All pins are set to Input mode after completion of the transmission in progress, if any.



#### **Bit 0 – SPIEN** SPI Enable


# **46.10.44 SPI Mode Register**



This register can only be written if the WPEN bit is cleared in the [SPI Write Protection Mode Register.](#page-1714-0)



# **Bits 31:24 – DLYBCS[7:0]** Delay Between Chip Selects

This field defines the delay between the inactivation and the activation of NPCS. The DLYBCS time ensures chip selects do not overlap and solves bus contentions in case of peripherals having long data float times. If DLYBCS is  $\leq 6$ , six peripheral clock periods are inserted by default.

Otherwise, the following equations determine the delay:

If FLEX\_SPI\_MR.BRSRCCLK = 0: DLYBCS = Delay Between Chip Selects × f<sub>peripheral clock</sub>

If FLEX\_SPI\_MR.BRSRCCLK = 1: DLYBCS = Delay Between Chip Selects  $\times f_{GCLK}$ 

**Bits 17:16 – PCS[1:0]** Peripheral Chip Select

This field is only used if fixed peripheral select is active (PS = 0). If  $PCSDEC = 0$ : PCS = x0 NPCS[1:0] = 10 PCS = 01 NPCS[1:0] = 01 PCS = 11 forbidden (no peripheral is selected)  $(x =$  don't care) If PCSDEC = 1: NPCS[1:0] output signals = PCS

# **Bit 12 – CMPMODE** Comparison Mode



#### **Bit 7 – LLB** Local Loopback Enable

LLB controls the local loopback on the data shift register for testing in Host mode only (MISO is internally connected on MOSI).

# **SAMA5D2 Series**

# **Flexible Serial Communication Controller (FLEXCOM)**



#### **Bit 5 – WDRBT** Wait Data Read Before Transfer



# **Bit 4 – MODFDIS** Mode Fault Detection



# **Bit 3 – BRSRCCLK** Bit Rate Source Clock



# **Bit 2 – PCSDEC** Chip Select Decode

When PCSDEC equals one, up to 3 Chip Select signals can be generated with the two NPCS lines using an external 2- to 4-bit decoder. The Chip Select registers define the characteristics of the 3 chip selects, with the following rules: FLEX\_SPI\_CSR0 defines peripheral chip select signals 0 to 1.

FLEX\_SPI\_CSR1 defines peripheral chip select signal 2.



# **Bit 1 – PS** Peripheral Select



# **Bit 0 – MSTR** Host/Client Mode



#### **46.10.45 SPI Receive Data Register**



If FIFO is enabled (FLEX\_SPI\_CR.FIFOEN) and FLEX\_SPI\_FMR.RXRDYM = 0, see [SPI Single Data Access](#page-1570-0) for details.



# **Bits 19:16 – PCS[3:0]** Peripheral Chip Select

In Host mode only, these bits indicate the value on the NPCS pins at the end of a transfer. Otherwise, these bits are read as zero.

**Note:** When using Variable Peripheral Select mode (FLEX SPI\_MR.PS = 1), it is mandatory to set the FLEX\_SPI\_MR.WDRBT bit to 1 if the PCS field must be processed in FLEX\_SPI\_RDR.

# **Bits 15:0 – RD[15:0]** Receive Data

Data received by the SPI Interface is stored in this register in a right-justified format. Unused bits are read as zero.

# **46.10.46 SPI Receive Data Register (FIFO Multiple Data, 8-bit)**

**Name:** FLEX\_SPI\_RDR (FIFO\_MULTI\_DATA\_8)<br>Offset: 0x408 **Offset: Reset:**  0x00000000 **Property:**  Read-only

To read multi-data, the FIFO must be enabled (FLEX\_SPI\_CR.FIFOEN=1) and FLEX\_SPI\_MR.PS=0. The access type (byte, halfword or word) determines the number of data written in a single access (1,  $\overline{2}$  or 4), see [SPI Multiple](#page-1570-0) [Data Access](#page-1570-0) for details.



# **Bits 0:7, 8:15, 16:23, 24:31 – RDx** Receive Data

First unread data in the Receive FIFO. Data received by the SPI Interface is stored in this register in a right-justified format. Unused bits are read as zero.

# **46.10.47 SPI Receive Data Register (FIFO Multiple Data, 16-bit)**

**Name:** FLEX\_SPI\_RDR (FIFO\_MULTI\_DATA\_16)<br>Offset: 0x408 **Offset: Reset:**  0x00000000 **Property:**  Read-only

To read multi-data, the FIFO must be enabled (FLEX\_SPI\_CR.FIFOEN=1) and FLEX\_SPI\_MR.PS=0. The access type (byte, halfword or word) determines the number of data written in a single access (1 or 2), see [SPI Multiple Data](#page-1570-0) [Access](#page-1570-0) for details.



# **Bits 0:15, 16:31 – RDx** Receive Data

First unread data in the Receive FIFO. Data received by the SPI Interface is stored in this register in a right-justified format. Unused bits are read as zero.

#### **46.10.48 SPI Transmit Data Register**



If FIFO is enabled (FLEX\_SPI\_CR.FIFOEN=1), a byte/halfword access on FLEX\_SPI\_TDR writes one byte/halfword, see [46.8.7.6. SPI Single Data Access](#page-1570-0) for details.



#### **Bit 24 – LASTXFER** Last Transfer

This field is only used if variable peripheral select is active (FLEY, SDI, MP. PS = 1).



#### **Bits 19:16 – PCS[3:0]** Peripheral Chip Select

This field is only used if variable peripheral select is active (FLEX SPI\_MR.PS = 1).

If FLEX SPI\_MR.PCSDEC =  $0$ :  $PCS = x0 NPCS[1:0] = 10$  $PCS = 01$  NPCS[1:0] = 01 PCS = 11 forbidden (no peripheral is selected)  $(x = don't care)$ If FLEX\_SPI\_MR.PCSDEC = 1: NPCS[1:0] output signals = PCS

#### **Bits 15:0 – TD[15:0]** Transmit Data

Data to be transmitted by the SPI Interface is stored in this register. Information to be transmitted must be written to the transmit data register in a right-justified format.

# **46.10.49 SPI Transmit Data Register (FIFO Multiple Data, 8- to 16-bit)**



To write multi-data, the FIFO must be enabled (FLEX\_SPI\_CR.FIFOEN=1) and FLEX\_SPI\_MR.PS=0. The access type (byte, halfword or word) determines the number of data written in a single access (1 or 2), see [SPI Single Data](#page-1570-0) [Access](#page-1570-0) for details.



# **Bits 0:15, 16:31 – TDx** Transmit Data

Next data to write in the Transmit FIFO. Information to be transmitted must be written to this register in a right-justified format.

#### **46.10.50 SPI Status Register**



# **Bit 31 – RXFPTEF** Receive FIFO Pointer Error Flag

See [FIFO Pointer Error](#page-1571-0) for details.







# **Bit 30 – TXFPTEF** Transmit FIFO Pointer Error Flag

See [FIFO Pointer Error](#page-1571-0) for details.

This bit reads '0' if the FIFO is disabled (see FLEX\_SPI\_CR to enable/disable the internal FIFO).



# **Bit 29 – RXFTHF** Receive FIFO Threshold Flag

This bit reads '0' if the FIFO is disabled (see FLEX\_SPI\_CR to enable/disable the internal FIFO).



# **Bit 28 – RXFFF** Receive FIFO Full Flag

This bit reads '0' if the FIFO is disabled (see FLEX\_SPI\_CR to enable/disable the internal FIFO).



# **Bit 27 – RXFEF** Receive FIFO Empty Flag

This bit reads '0' if the FIFO is disabled (see FLEX\_SPI\_CR to enable/disable the internal FIFO).



# **Bit 26 – TXFTHF** Transmit FIFO Threshold Flag (cleared on read)

This bit reads '0' if the FIFO is disabled (see FLEX\_SPI\_CR to enable/disable the internal FIFO).



#### **Bit 25 – TXFFF** Transmit FIFO Full Flag (cleared on read)

This bit reads '0' if the FIFO is disabled (see FLEX\_SPI\_CR to enable/disable the internal FIFO).



#### **Bit 24 – TXFEF** Transmit FIFO Empty Flag (cleared on read)

This bit reads '0' if the FIFO is disabled (see FLEX\_SPI\_CR to enable/disable the internal FIFO).



# **Bit 16 – SPIENS** SPI Enable Status



#### **Bit 11 – CMP** Comparison Status (cleared on read)



#### **Bit 10 – UNDES** Underrun Error Status (Client mode only) (cleared on read)



#### **Bit 9 – TXEMPTY** Transmission Registers Empty (cleared by writing FLEX\_SPI\_TDR)



# **Bit 8 – NSSR** NSS Rising (cleared on read)



#### **Bit 3 – OVRES** Overrun Error Status (cleared on read)

An overrun occurs when FLEX\_SPI\_RDR is loaded at least twice from the shift register since the last read of FLEX\_SPI\_RDR.



**Bit 2 – MODF** Mode Fault Error (cleared on read)



**Bit 1 – TDRE** Transmit Data Register Empty (cleared by writing FLEX\_SPI\_TDR) When FIFOs are disabled:

0: Data has been written to FLEX\_SPI\_TDR and not yet transferred to the internal shift register.

1: The last data written to FLEX\_SPI\_TDR has been transferred to the internal shift register. TDRE is cleared when the SPI is disabled or at reset. Enabling the SPI sets the TDRE flag.

When FIFOs are enabled:

0: Transmit FIFO cannot accept more data.

1: Transmit FIFO can accept data; one or more data can be written according to TXRDYM field configuration.

TDRE behavior with FIFOs enabled is illustrated in [46.8.7.5. TXEMPTY, TDRE and RDRF Behavior](#page-1568-0).

**Bit 0 – RDRF** Receive Data Register Full (cleared by reading FLEX\_SPI\_RDR)

When FIFOs are disabled:

0: No data has been received since the last read of FLEX\_SPI\_RDR.

1: Data has been received and the received data has been transferred from the internal shift register to FLEX\_SPI\_RDR since the last read of FLEX\_SPI\_RDR.

When FIFOs are enabled:

0: Receive FIFO is empty; no data to read.

1: At least one unread data is in the Receive FIFO.

RDRF behavior with FIFOs enabled is illustrated in [46.8.7.5. TXEMPTY, TDRE and RDRF Behavior.](#page-1568-0)

# **46.10.51 SPI Interrupt Enable Register**



This register can only be written if the WPITEN bit is cleared in the [SPI Write Protection Mode Register.](#page-1714-0)

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



# **Bit 31 – RXFPTEF** RXFPTEF Interrupt Enable

**Bit 30 – TXFPTEF** TXFPTEF Interrupt Enable

**Bit 29 – RXFTHF** RXFTHF Interrupt Enable

**Bit 28 – RXFFF** RXFFF Interrupt Enable

**Bit 27 – RXFEF** RXFEF Interrupt Enable

**Bit 26 – TXFTHF** TXFTHF Interrupt Enable

**Bit 25 – TXFFF** TXFFF Interrupt Enable

**Bit 24 – TXFEF** TXFEF Interrupt Enable

**Bit 11 – CMP** Comparison Interrupt Enable

**Bit 10 – UNDES** Underrun Error Interrupt Enable

**Bit 9 – TXEMPTY** Transmission Registers Empty Enable

**Bit 8 – NSSR** NSS Rising Interrupt Enable

- **Bit 3 OVRES** Overrun Error Interrupt Enable
- **Bit 2 MODF** Mode Fault Error Interrupt Enable
- **Bit 1 TDRE** SPI Transmit Data Register Empty Interrupt Enable
- **Bit 0 RDRF** Receive Data Register Full Interrupt Enable

# **46.10.52 SPI Interrupt Disable Register**



This register can only be written if the WPITEN bit is cleared in the [SPI Write Protection Mode Register.](#page-1714-0)

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.



# **Bit 31 – RXFPTEF** RXFPTEF Interrupt Disable

**Bit 30 – TXFPTEF** TXFPTEF Interrupt Disable

**Bit 29 – RXFTHF** RXFTHF Interrupt Disable

**Bit 28 – RXFFF** RXFFF Interrupt Disable

**Bit 27 – RXFEF** RXFEF Interrupt Disable

**Bit 26 – TXFTHF** TXFTHF Interrupt Disable

**Bit 25 – TXFFF** TXFFF Interrupt Disable

**Bit 24 – TXFEF** TXFEF Interrupt Disable

**Bit 11 – CMP** Comparison Interrupt Disable

**Bit 10 – UNDES** Underrun Error Interrupt Disable

**Bit 9 – TXEMPTY** Transmission Registers Empty Disable

**Bit 8 – NSSR** NSS Rising Interrupt Disable

- **Bit 3 OVRES** Overrun Error Interrupt Disable
- **Bit 2 MODF** Mode Fault Error Interrupt Disable
- **Bit 1 TDRE** SPI Transmit Data Register Empty Interrupt Disable
- **Bit 0 RDRF** Receive Data Register Full Interrupt Disable

# **46.10.53 SPI Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.



# **Bit 31 – RXFPTEF** RXFPTEF Interrupt Mask

**Bit 30 – TXFPTEF** TXFPTEF Interrupt Mask

- **Bit 29 RXFTHF** RXFTHF Interrupt Mask
- **Bit 28 RXFFF** RXFFF Interrupt Mask
- **Bit 27 RXFEF** RXFEF Interrupt Mask
- **Bit 26 TXFTHF** TXFTHF Interrupt Mask
- **Bit 25 TXFFF** TXFFF Interrupt Mask
- **Bit 24 TXFEF** TXFEF Interrupt Mask
- **Bit 11 CMP** Comparison Interrupt Mask
- **Bit 10 UNDES** Underrun Error Interrupt Mask
- **Bit 9 TXEMPTY** Transmission Registers Empty Mask
- **Bit 8 NSSR** NSS Rising Interrupt Mask
- **Bit 3 OVRES** Overrun Error Interrupt Mask
- **Bit 2 MODF** Mode Fault Error Interrupt Mask
- **Bit 1 TDRE** SPI Transmit Data Register Empty Interrupt Mask
- **Bit 0 RDRF** Receive Data Register Full Interrupt Mask

# **46.10.54 SPI Chip Select Register**



This register can only be written if the WPEN bit is cleared in the [SPI Write Protection Mode Register.](#page-1714-0)

FLEX\_SPI\_CSRx must be written even if the user wants to use the default reset values. The BITS field is not updated with the translated value unless the register is written.



# **Bits 31:24 – DLYBCT[7:0]** Delay Between Consecutive Transfers

This field defines the delay between two consecutive transfers with the same peripheral without removing the chip select. The delay is always inserted after each transfer and before removing the chip select if needed. When DLYBCT = 0, no delay between consecutive transfers is inserted and the clock keeps its duty cycle over the character transfers.

Otherwise, the following equations determine the delay:

If FLEX SPI\_MR.BRSRCCLK = 0: DLYBCT = Delay Between Consecutive Transfers  $\times$  f<sub>peripheral clock</sub> / 32 If FLEX\_SPI\_MR.BRSRCCLK = 1: DLYBCT = Delay Between Consecutive Transfers  $\times$  f<sub>GCLK</sub> / 32

# **Bits 23:16 – DLYBS[7:0]** Delay Before SPCK

This field defines the delay from NPCS falling edge (activation) to the first valid SPCK transition. When DLYBS = 0, the delay is half the SPCK clock period.

Otherwise, the following equations determine the delay:

If FLEX\_SPI\_MR.BRSRCCLK = 0: DLYBS = Delay Before SPCK × f<sub>peripheral clock</sub>

If FLEX\_SPI\_MR.BRSRCCLK = 1: DLYBS = Delay Before SPCK  $\times$   $f_{GCLK}$ 

# **Bits 15:8 – SCBR[7:0]** Serial Clock Bit Rate

In Host mode, the SPI Interface uses a modulus counter to derive the SPCK bit rate from the clock defined by the bit BRSRCCLK. The bit rate is selected by writing a value from 1 to 255 in the SCBR field. The following equations determine the SPCK bit rate:

If FLEX\_SPI\_MR.BRSRCCLK = 0: SCBR = f<sub>peripheral clock</sub> / SPCK Bit Rate

If FLEX\_SPI\_MR.BRSRCCLK = 1: SCBR =  $f_{GCLK}$  / SPCK Bit Rate

Programming the SCBR field to 0 is forbidden. Triggering a transfer while SCBR is at 0 can lead to unpredictable results.

If BRSRCCLK = 1 in FLEX\_SPI\_MR, SCBR must be programmed with a value greater than 1.

At reset, SCBR is 0 and the user has to program it at a valid value before performing the first transfer.

**Note:**  If one of the FLEX\_SPI\_CSRx.SCBR fields is set to 1, the other FLEX\_SPI\_CSRx.SCBR fields must be set to 1 as well, if they are used to process transfers. If they are not used to transfer data, they can be set at any value.

# **Bits 7:4 – BITS[3:0]** Bits Per Transfer

See Note.

The BITS field determines the number of data bits transferred. Reserved values should not be used.



# **Bit 3 – CSAAT** Chip Select Active After Transfer



**Bit 2 – CSNAAT** Chip Select Not Active After Transfer (Ignored if CSAAT = 1)

If 
$$
FLEX\_SPI\_MR.BRSRCCLK = 0
$$
:  $\frac{DLYBCS}{f_{peripheral clock}}$  (if  $DLYBCS \neq 0$ )

If FLEX SPI\_MR.BRSRCCLK = 1:  $\overline{f_G}$ CLK

If DLYBCS < 6, a minimum of six periods is introduced.



# **Bit 1 – NCPHA** Clock Phase

NCPHA determines which edge of SPCK causes data to change and which edge causes data to be captured. NCPHA is used with CPOL to produce the required clock/data relationship between host and client devices.



# **Bit 0 – CPOL** Clock Polarity

CPOL is used to determine the inactive state value of the serial clock (SPCK). It is used with NCPHA to produce the required clock/data relationship between host and client devices.



#### **46.10.55 SPI FIFO Mode Register**



This register reads '0' if the FIFO is disabled (see FLEX\_SPI\_CR to enable/disable the internal FIFO)





# **Bits 29:24 – RXFTHRES[5:0]** Receive FIFO Threshold



# **Bits 21:16 – TXFTHRES[5:0]** Transmit FIFO Threshold



# **Bits 5:4 – RXRDYM[1:0]** Receive Data Register Full Mode

If FIFOs are enabled, the FLEX\_SPI\_SR.RDRF flag behaves as follows.



# **SAMA5D2 Series Flexible Serial Communication Controller (FLEXCOM)**



# **Bits 1:0 – TXRDYM[1:0]** Transmit Data Register Empty Mode



# **46.10.56 SPI FIFO Level Register**



This register reads '0' if the FIFO is disabled (see FLEX\_SPI\_CR to enable/disable the internal FIFO).



# **Bits 21:16 – RXFL[5:0]** Receive FIFO Level



# **Bits 5:0 – TXFL[5:0]** Transmit FIFO Level



# **46.10.57 SPI Comparison Register**



This register can only be written if the WPEN bit is cleared in the [SPI Write Protection Mode Register.](#page-1714-0)



**Bits 31:16 – VAL2[15:0]** Second Comparison Value for Received Character



# **Bits 15:0 – VAL1[15:0]** First Comparison Value for Received Character



# <span id="page-1714-0"></span>**46.10.58 SPI Write Protection Mode Register**





# **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 2 – WPCREN** Write Protection Control Enable



# **Bit 1 – WPITEN** Write Protection Interrupt Enable



# **Bit 0 – WPEN** Write Protection Enable

See [46.8.8. SPI Register Write Protection](#page-1572-0) for the list of registers that can be write-protected.





# **46.10.59 SPI Write Protection Status Register**

**Bits 15:8 – WPVSRC[7:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





# **46.10.60 TWI Control Register**



This register can only be written if the WPCREN bit is cleared in the [TWI Write Protection Mode register](#page-1759-0).



# **Bit 29 – FIFODIS** FIFO Disable



#### **Bit 28 – FIFOEN** FIFO Enable



# **Bit 26 – LOCKCLR** Lock Clear



# **Bit 24 – THRCLR** Transmit Holding Register Clear



# **Bit 17 – ACMDIS** Alternative Command Mode Disable



# **Bit 16 – ACMEN** Alternative Command Mode Enable

# **SAMA5D2 Series**

# **Flexible Serial Communication Controller (FLEXCOM)**



# **Bit 15 – CLEAR** Bus CLEAR Command



# **Bit 14 – PECRQ** PEC Request



#### **Bit 13 – PECDIS** Packet Error Checking Disable



# **Bit 12 – PECEN** Packet Error Checking Enable



# **Bit 11 – SMBDIS** SMBus Mode Disabled



# **Bit 10 – SMBEN** SMBus Mode Enabled



#### **Bit 9 – HSDIS** TWI High-Speed Mode Disabled



# **Bit 8 – HSEN** TWI High-Speed Mode Enabled



# **Bit 7 – SWRST** Software Reset



# **Bit 6 – QUICK** SMBus Quick Command



# **Bit 5 – SVDIS** TWI Client Mode Disabled



# **Bit 4 – SVEN** TWI Client Mode Enabled

Switching from Host to Client mode is only permitted when TXCOMP = 1.



# **Bit 3 – MSDIS** TWI Host Mode Disabled



# **Bit 2 – MSEN** TWI Host Mode Enabled

Switching from Client to Host mode is only permitted when TXCOMP = 1.



# **Bit 1 – STOP** Send a STOP Condition



# **Bit 0 – START** Send a START Condition

This action is necessary when the TWI peripheral needs to read data from a client. When configured in Host mode with a write operation, a frame is sent as soon as the user writes a character in the Transmit Holding register (FLEX\_TWI\_THR).



# **46.10.61 TWI Control Register (FIFO\_ENABLED)**



If FIFO is enabled (FLEX\_US\_CR.FIFOEN=1), see [46.9.6.8. TWI Multiple Data Access](#page-1617-0) for details.

This register can only be written if the WPCREN bit is cleared in the TWI Write Protection Mode register.



# **Bit 29 – FIFODIS** FIFO Disable



# **Bit 28 – FIFOEN** FIFO Enable



# **Bit 26 – TXFLCLR** Transmit FIFO Lock CLEAR



# **Bit 25 – RXFCLR** Receive FIFO Clear



# **Bit 24 – TXFCLR** Transmit FIFO Clear



# **Bit 17 – ACMDIS** Alternative Command Mode Disable

# **SAMA5D2 Series**

# **Flexible Serial Communication Controller (FLEXCOM)**



# **Bit 16 – ACMEN** Alternative Command Mode Enable



# **Bit 15 – CLEAR** Bus CLEAR Command



# **Bit 14 – PECRQ** PEC Request



# **Bit 13 – PECDIS** Packet Error Checking Disable



# **Bit 12 – PECEN** Packet Error Checking Enable



# **Bit 11 – SMBDIS** SMBus Mode Disabled



# **Bit 10 – SMBEN** SMBus Mode Enabled



# **Bit 9 – HSDIS** TWI High-Speed Mode Disabled



# **Bit 8 – HSEN** TWI High-Speed Mode Enabled



#### **Bit 7 – SWRST** Software Reset



# **Bit 6 – QUICK** SMBus Quick Command

# **Flexible Serial Communication Controller (FLEXCOM)**



# **Bit 5 – SVDIS** TWI Client Mode Disabled



# **Bit 4 – SVEN** TWI Client Mode Enabled

Switching from Host to Client mode is only permitted when TXCOMP = 1.



# **Bit 3 – MSDIS** TWI Host Mode Disabled



# **Bit 2 – MSEN** TWI Host Mode Enabled

Switching from Client to Host mode is only permitted when TXCOMP = 1.



# **Bit 1 – STOP** Send a STOP Condition



# **Bit 0 – START** Send a START Condition

This action is necessary when the TWI peripheral needs to read data from a client. When configured in Host mode with a write operation, a frame is sent as soon as the user writes a character in the Transmit Holding register (FLEX\_TWI\_THR).



# **46.10.62 TWI Host Mode Register**



Reset



# **Bits 22:16 – DADR[6:0]** Device Address

The device address is used to access client devices in Read or Write mode. Those bits are only used in Host mode.

#### **Bit 12 – MREAD** Host Read Direction



# **Bits 9:8 – IADRSZ[1:0]** Internal Device Address Size



#### **46.10.63 TWI Client Mode Register**



This register can only be written if the WPEN bit is cleared in the [TWI Write Protection Mode Register.](#page-1759-0)



# **Bit 31 – DATAMEN** Data Matching Enable



#### **Bit 30 – SADR3EN** Client Address 3 Enable



# **Bit 29 – SADR2EN** Client Address 2 Enable



#### **Bit 28 – SADR1EN** Client Address 1 Enable



# **Bits 22:16 – SADR[6:0]** Client Address

The client device address is used in Client mode in order to be accessed by host devices in Read or Write mode. SADR must be programmed before enabling Client mode or after a general call. Writes at other times have no effect.

#### **Bits 14:8 – MASK[6:0]** Client Address Mask

A mask can be applied on the client device address in Client mode in order to allow multiple address answer. For each bit of the MASK field set to one, the corresponding SADR bit will be masked. If the MASK field is set to 0, no mask is applied to the SADR field.



# **Bit 4 – SADAT** Client Address Treated as Data



# **Bit 3 – SMHH** SMBus Host Header



# **Bit 2 – SMDA** SMBus Default Address



# **Bit 0 – NACKEN** Client Receiver Data Phase NACK Enable



# **46.10.64 TWI Internal Address Register**



**Bits 23:0 – IADR[23:0]** Internal Address 0, 1, 2 or 3 bytes depending on IADRSZ.

# **46.10.65 TWI Clock Waveform Generator Register**



FLEX TWI CWGR is only used in Host mode.



# **Bits 28:24 – HOLD[4:0]** TWD Hold Time Versus TWCK Falling

If High-speed mode is selected TWD is internally modified on the TWCK falling edge to meet the I2C specified maximum hold time, else if High-speed mode is not configured TWD is kept unchanged after TWCK falling edge for a period of  $(HOLD + 3) \times t_{peribheral clock}$ .

# **Bit 20 – BRSRCCLK** Bit Rate Source Clock



# **Bits 18:16 – CKDIV[2:0]** Clock Divider

The CKDIV is used to increase both SCL high and low periods.

# **Bits 15:8 – CHDIV[7:0]** Clock High Divider

The SCL high period is defined as follows:

If FLEX\_TWI\_FILTR.FILT = 0

- If BRSRCCLK = 0: CHDIV =  $((t_{\text{high}}/t_{\text{peripheral clock}}) 3)/2^{\text{CKDIV}}$
- If BRSRCCLK = 1: CHDIV =  $(t_{\text{hiah}}/t_{\text{ext-ck}})/2^{\text{CKDIV}}$

If FLEX TWI\_FILTR.FILT = 1

- If BRSRCCLK = 0: CHDIV =  $((t_{\text{high}}/t_{\text{peripheral clock}}) 3 (THRES+1))/2^{CKDIV}$
- If BRSRCCLK = 1: CHDIV =  $((t_{\text{high}} (THRES+1) * t_{\text{peripheral clock}})/t_{\text{ext\_ck}})/2^{\text{CKDIV}}$

# **Bits 7:0 – CLDIV[7:0]** Clock Low Divider

The SCL low period is defined as follows:

If FLEX\_TWI\_FILTR.FILT = 0

• If BRSRCCLK = 0: CLDIV =  $((t<sub>low</sub>/t<sub>peripheral clock</sub>) - 3)/2<sup>CKDIV</sup>$ 

- If BRSRCCLK = 1: CLDIV =  $(t_{low}/t_{ext\_ck})/2^{C\overline{KDIV}}$
- If FLEX\_TWI\_FILTR.FILT = 1
	- If BRSRCCLK = 0: CLDIV =  $((t_{low}/t_{peripheral clock}) 3 (THRES+1))/2^{CKDIV}$
	- If BRSRCCLK = 1: CLDIV =  $((t<sub>low</sub> (THRES+1) * t<sub>peripheral clock</sub>)/t<sub>ext_cck</sub>)/2<sup>CKDIV</sup>$
# **46.10.66 TWI Status Register**





#### **Bit 26 – SR** Start Repeated



### **Bit 25 – SDA** SDA Line Value



#### **Bit 24 – SCL** SCL Line Value



#### **Bit 23 – LOCK** TWI Lock Due to Frame Errors



#### **Bit 21 – SMBHHM** SMBus Host Header Address Match (cleared on read)



#### **Bit 20 – SMBDAM** SMBus Default Address Match (cleared on read)

# **SAMA5D2 Series**

# **Flexible Serial Communication Controller (FLEXCOM)**



#### **Bit 19 – PECERR** PEC Error (cleared on read)



#### **Bit 18 – TOUT** Timeout Error (cleared on read)



#### **Bit 17 – SMBAF** SMBus Alert Flag (cleared on read)



#### **Bit 16 – MCACK** Host Code Acknowledge (cleared on read)

MACK used in Client mode:



#### **Bit 11 – EOSACC** End Of Client Access (cleared on read)

This bit is only used in Client mode.

EOSACC behavior can be seen in figures [Repeated Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write Mode to Read Mode](#page-1604-0).



#### **Bit 10 – SCLWS** Clock Wait State

This bit is only used in Client mode.

SCLWS behavior can be seen in figures [Clock Stretching in Read Mode](#page-1602-0) and [Clock Stretching in Write Mode](#page-1603-0).



#### **Bit 9 – ARBLST** Arbitration Lost (cleared on read)

This bit is only used in Host mode.



#### **Bit 8 – NACK** Not Acknowledged (cleared on read)

NACK used in Host mode:

0: Each data byte has been correctly received by the far-end side TWI client component.

1: A data or address byte has not been acknowledged by the client component. Set at the same time as TXCOMP. NACK used in Client Read mode:

0: Each data byte has been correctly received by the host.

1: In Read mode, a data byte has not been acknowledged by the host. When NACK is set, the user must not fill FLEX\_TWI\_THR even if TXRDY is set, because it means that the host will stop the data transfer or reinitiate it. Note that in Client Write mode, all data are acknowledged by the TWI.

#### **Bit 7 – UNRE** Underrun Error (cleared on read)

This bit is only used in Client mode if clock stretching is disabled.



#### **Bit 6 – OVRE** Overrun Error (cleared on read)

This bit is only used in Client mode if clock stretching is disabled.



#### **Bit 5 – GACC** General Call Access (cleared on read)

This bit is only used in Client mode.

GACC behavior can be seen in figure [Host Performs a General Call](#page-1601-0).



#### **Bit 4 – SVACC** Client Access

This bit is only used in Client mode.

SVACC behavior can be seen in figures [Read Access Ordered by a Host,](#page-1600-0) [Write Access Ordered by a Host](#page-1601-0), [Repeated](#page-1603-0) [Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write Mode to Read](#page-1604-0)

#### [Mode.](#page-1604-0)



#### **Bit 3 – SVREAD** Client Read

This bit is only used in Client mode. When SVACC is low (no client access has been detected) SVREAD is irrelevant. SVREAD behavior can be seen in figures [Read Access Ordered by a Host,](#page-1600-0) [Write Access Ordered by a Host,](#page-1601-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write Mode to](#page-1604-0) [Read Mode.](#page-1604-0)



**Bit 2 – TXRDY** Transmit Holding Register Ready (cleared by writing FLEX TWI\_THR)

TXRDY used in Host mode:

0: The transmit holding register has not been transferred into the internal shifter. Set to 0 when writing into FLEX TWI THR.

1: As soon as a data byte is transferred from FLEX\_TWI\_THR to internal shifter or if a NACK error is detected, TXRDY is set at the same time as TXCOMP and NACK. TXRDY is also set when MSEN is set (enables TWI). TXRDY behavior in Host mode can be seen in figures [Host Write with One Data Byte](#page-1575-0),[Host Write with Multiple Data](#page-1576-0) [Bytes](#page-1576-0) and [Host Write with One Byte Internal Address and Multiple Data Bytes.](#page-1576-0)

TXRDY used in Client mode:

0: As soon as data is written in FLEX\_TWI\_THR, until this data has been transmitted and acknowledged (ACK or NACK).

1: Indicates that FLEX\_TWI\_THR is empty and that data has been transmitted and acknowledged.

If TXRDY is high and if a NACK has been detected, the transmission will be stopped. Thus when TRDY = NACK = 1, the user must not fill FLEX\_TWI\_THR to avoid losing it.

TXRDY behavior in Client mode can be seen in figures [Read Access Ordered by a Host](#page-1600-0), [Clock Stretching in Read](#page-1602-0) [Mode,](#page-1602-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write](#page-1604-0) [Mode to Read Mode.](#page-1604-0)

When FIFOs are enabled:

0: Transmit FIFO is full and cannot accept more data.

1: Transmit FIFO is not full; one or more data can be written according to TXRDYM field configuration.

TXRDY behavior with FIFOs enabled is illustrated in [TXRDY and RXRDY Behavior.](#page-1615-0)

**Bit 1 – RXRDY** Receive Holding Register Ready (cleared when reading FLEX TWI\_RHR)

When FIFOs are disabled:

0: No character has been received since the last FLEX\_TWI\_RHR read operation.

1: A byte has been received in FLEX\_TWI\_RHR since the last read.

RXRDY behavior in Host mode can be seen in figure [Host Read with Multiple Data Bytes](#page-1577-0).

RXRDY behavior in Client mode can be seen in figures [Write Access Ordered by a Host](#page-1601-0), [Clock Stretching in Write](#page-1603-0) [Mode,](#page-1603-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write](#page-1604-0) [Mode to Read Mode.](#page-1604-0)

When FIFOs are enabled:

0: Receive FIFO is empty; no data to read.

1: At least one unread data is in the Receive FIFO.

RXRDY behavior with FIFO enabled is illustrated in [TXRDY and RXRDY Behavior.](#page-1615-0)

**Bit 0 – TXCOMP** Transmission Completed (cleared by writing FLEX\_TWI\_THR)

TXCOMP used in Host mode:

0: During the length of the current frame.

1: When both the holding register and the internal shifter are empty and STOP condition has been sent.

TXCOMP behavior in Host mode can be seen in figures [Host Write with One Byte Internal Address and Multiple Data](#page-1576-0) [Bytes](#page-1576-0) and [Host Read with Multiple Data Bytes.](#page-1577-0)

TXCOMP used in Client mode:

0: As soon as a Start is detected.

1: After a Stop or a Repeated Start + an address different from SADR is detected.

TXCOMP behavior in Client mode can be seen in figures [Clock Stretching in Read Mode](#page-1602-0), [Clock Stretching in Write](#page-1603-0) [Mode,](#page-1603-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write](#page-1604-0) [Mode to Read Mode.](#page-1604-0)

#### **46.10.67 TWI Status Register (FIFO ENABLED)**



If FIFO is enabled (FLEX\_US\_CR.FIFOEN bit), see [TWI Multiple Data Access](#page-1617-0) for details.



#### **Bit 26 – SR** Start Repeated



#### **Bit 25 – SDA** SDA Line Value



#### **Bit 24 – SCL** SCL Line Value



#### **Bit 23 – TXFLOCK** Transmit FIFO Lock



#### **Bit 21 – SMBHHM** SMBus Host Header Address Match (cleared on read)



#### **Bit 20 – SMBDAM** SMBus Default Address Match (cleared on read)

# **SAMA5D2 Series**

# **Flexible Serial Communication Controller (FLEXCOM)**



#### **Bit 19 – PECERR** PEC Error (cleared on read)



#### **Bit 18 – TOUT** Timeout Error (cleared on read)



#### **Bit 17 – SMBAF** SMBus Alert Flag (cleared on read)



#### **Bit 16 – MCACK** Host Code Acknowledge (cleared on read)

MACK used in Client mode:



#### **Bit 11 – EOSACC** End Of Client Access (cleared on read)

This bit is only used in Client mode.

EOSACC behavior can be seen in figures [Repeated Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write Mode to Read Mode](#page-1604-0).



#### **Bit 10 – SCLWS** Clock Wait State

This bit is only used in Client mode.

SCLWS behavior can be seen in figures [Clock Stretching in Read Mode](#page-1602-0) and [Clock Stretching in Write Mode](#page-1603-0).



#### **Bit 9 – ARBLST** Arbitration Lost (cleared on read)

This bit is only used in Host mode.



#### **Bit 8 – NACK** Not Acknowledged (cleared on read)

NACK used in Host mode:

0: Each data byte has been correctly received by the far-end side TWI client component.

1: A data or address byte has not been acknowledged by the client component. Set at the same time as TXCOMP. NACK used in Client Read mode:

0: Each data byte has been correctly received by the host.

1: In Read mode, a data byte has not been acknowledged by the host. When NACK is set the user must not fill FLEX\_TWI\_THR even if TXRDY is set, because it means that the host will stop the data transfer or re initiate it. Note that in Client Write mode all data are acknowledged by the TWI.

#### **Bit 7 – UNRE** Underrun Error (cleared on read)

This bit is only used in Client mode if clock stretching is disabled.



#### **Bit 6 – OVRE** Overrun Error (cleared on read)

This bit is only used in Client mode if clock stretching is disabled.



#### **Bit 5 – GACC** General Call Access (cleared on read)

This bit is only used in Client mode.

GACC behavior can be seen in figure [Host Performs a General Call](#page-1601-0).



#### **Bit 4 – SVACC** Client Access

This bit is only used in Client mode.

SVACC behavior can be seen in figures [Read Access Ordered by a Host,](#page-1600-0) [Write Access Ordered by a Host](#page-1601-0), [Repeated](#page-1603-0) [Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write Mode to Read](#page-1604-0)

#### [Mode.](#page-1604-0)



#### **Bit 3 – SVREAD** Client Read

This bit is only used in Client mode. When SVACC is low (no client access has been detected) SVREAD is irrelevant. SVREAD behavior can be seen in figures [Read Access Ordered by a Host,](#page-1600-0) [Write Access Ordered by a Host,](#page-1601-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write Mode to](#page-1604-0) [Read Mode.](#page-1604-0)



**Bit 2 – TXRDY** Transmit Holding Register Ready (cleared by writing FLEX TWI\_THR)

TXRDY used in Host mode:

0: The transmit holding register has not been transferred into the internal shifter. Set to 0 when writing into FLEX TWI THR.

1: As soon as a data byte is transferred from FLEX\_TWI\_THR to internal shifter or if a NACK error is detected, TXRDY is set at the same time as TXCOMP and NACK. TXRDY is also set when MSEN is set (enables TWI). TXRDY behavior in Host mode can be seen in figures [Host Write with One Data Byte](#page-1575-0),[Host Write with Multiple Data](#page-1576-0) [Bytes](#page-1576-0) and [Host Write with One Byte Internal Address and Multiple Data Bytes.](#page-1576-0)

TXRDY used in Client mode:

0: As soon as data is written in FLEX\_TWI\_THR, until this data has been transmitted and acknowledged (ACK or NACK).

1: Indicates that FLEX\_TWI\_THR is empty and that data has been transmitted and acknowledged.

If TXRDY is high and if a NACK has been detected, the transmission will be stopped. Thus when TRDY = NACK = 1, the user must not fill FLEX\_TWI\_THR to avoid losing it.

TXRDY behavior in Client mode can be seen in figures [Read Access Ordered by a Host](#page-1600-0), [Clock Stretching in Read](#page-1602-0) [Mode,](#page-1602-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write](#page-1604-0) [Mode to Read Mode.](#page-1604-0)

When FIFOs are enabled:

0: Transmit FIFO is full and cannot accept more data.

1: Transmit FIFO is not full; one or more data can be written according to TXRDYM field configuration.

TXRDY behavior with FIFOs enabled is illustrated in [TXRDY and RXRDY Behavior.](#page-1615-0)

**Bit 1 – RXRDY** Receive Holding Register Ready (cleared when reading FLEX TWI\_RHR)

When FIFOs are disabled:

0: No character has been received since the last FLEX\_TWI\_RHR read operation.

1: A byte has been received in FLEX\_TWI\_RHR since the last read.

RXRDY behavior in Host mode can be seen in figure [Host Read with Multiple Data Bytes](#page-1577-0).

RXRDY behavior in Client mode can be seen in figures [Write Access Ordered by a Host](#page-1601-0), [Clock Stretching in Write](#page-1603-0) [Mode,](#page-1603-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write](#page-1604-0) [Mode to Read Mode.](#page-1604-0)

When FIFOs are enabled:

0: Receive FIFO is empty; no data to read.

1: At least one unread data is in the Receive FIFO.

RXRDY behavior with FIFO enabled is illustrated in [TXRDY and RXRDY Behavior.](#page-1615-0)

**Bit 0 – TXCOMP** Transmission Completed (cleared by writing FLEX\_TWI\_THR)

TXCOMP used in Host mode:

0: During the length of the current frame.

1: When both holding register and internal shifter are empty and STOP condition has been sent.

TXCOMP behavior in Host mode can be seen in figures [Host Write with One Byte Internal Address and Multiple Data](#page-1576-0) [Bytes](#page-1576-0) and [Host Read with Multiple Data Bytes.](#page-1577-0)

TXCOMP used in Client mode:

0: As soon as a Start is detected.

1: After a Stop or a Repeated Start + an address different from SADR is detected.

TXCOMP behavior in Client mode can be seen in figures [Clock Stretching in Read Mode](#page-1602-0), [Clock Stretching in Write](#page-1603-0) [Mode,](#page-1603-0) [Repeated Start and Reversal from Read Mode to Write Mode](#page-1603-0) and [Repeated Start and Reversal from Write](#page-1604-0) [Mode to Read Mode.](#page-1604-0)

#### **46.10.68 TWI Interrupt Enable Register**



This register can only be written if the WPITEN bit is cleared in the [TWI Write Protection Mode Register.](#page-1759-0)

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



#### **Bit 21 – SMBHHM** SMBus Host Header Address Match Interrupt Enable

**Bit 20 – SMBDAM** SMBus Default Address Match Interrupt Enable

- **Bit 19 PECERR** PEC Error Interrupt Enable
- **Bit 18 TOUT** Timeout Error Interrupt Enable
- **Bit 16 MCACK** Host Code Acknowledge Interrupt Enable
- **Bit 15 TXBUFE** Transmit Buffer Empty Interrupt Enable
- **Bit 14 RXBUFF** Receive Buffer Full Interrupt Enable
- **Bit 13 ENDTX** End of Transmit Buffer Interrupt Enable
- **Bit 12 ENDRX** End of Receive Buffer Interrupt Enable
- **Bit 11 EOSACC** End Of Client Access Interrupt Enable
- **Bit 10 SCL\_WS** Clock Wait State Interrupt Enable
- **Bit 9 ARBLST** Arbitration Lost Interrupt Enable
- **Bit 8 NACK** Not Acknowledge Interrupt Enable
- **Bit 7 UNRE** Underrun Error Interrupt Enable
- **Bit 6 OVRE** Overrun Error Interrupt Enable
- **Bit 5 GACC** General Call Access Interrupt Enable
- **Bit 4 SVACC** Client Access Interrupt Enable
- **Bit 2 TXRDY** Transmit Holding Register Ready Interrupt Enable
- **Bit 1 RXRDY** Receive Holding Register Ready Interrupt Enable
- **Bit 0 TXCOMP** Transmission Completed Interrupt Enable

#### **46.10.69 TWI Interrupt Disable Register**



This register can only be written if the WPITEN bit is cleared in the [TWI Write Protection Mode Register.](#page-1759-0)

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.



#### **Bit 21 – SMBHHM** SMBus Host Header Address Match Interrupt Disable

**Bit 20 – SMBDAM** SMBus Default Address Match Interrupt Disable

- **Bit 19 PECERR** PEC Error Interrupt Disable
- **Bit 18 TOUT** Timeout Error Interrupt Disable
- **Bit 16 MCACK** Host Code Acknowledge Interrupt Disable
- **Bit 15 TXBUFE** Transmit Buffer Empty Interrupt Disable
- **Bit 14 RXBUFF** Receive Buffer Full Interrupt Disable
- **Bit 13 ENDTX** End of Transmit Buffer Interrupt Disable
- **Bit 12 ENDRX** End of Receive Buffer Interrupt Disable
- **Bit 11 EOSACC** End Of Client Access Interrupt Disable
- **Bit 10 SCL\_WS** Clock Wait State Interrupt Disable
- **Bit 9 ARBLST** Arbitration Lost Interrupt Disable
- **Bit 8 NACK** Not Acknowledge Interrupt Disable
- **Bit 7 UNRE** Underrun Error Interrupt Disable
- **Bit 6 OVRE** Overrun Error Interrupt Disable
- **Bit 5 GACC** General Call Access Interrupt Disable
- **Bit 4 SVACC** Client Access Interrupt Disable
- **Bit 2 TXRDY** Transmit Holding Register Ready Interrupt Disable
- **Bit 1 RXRDY** Receive Holding Register Ready Interrupt Disable
- **Bit 0 TXCOMP** Transmission Completed Interrupt Disable

#### **46.10.70 TWI Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

- 0: The corresponding interrupt is disabled.
- 1: The corresponding interrupt is enabled.



**Bit 21 – SMBHHM** SMBus Host Header Address Match Interrupt Mask

**Bit 20 – SMBDAM** SMBus Default Address Match Interrupt Mask

- **Bit 19 PECERR** PEC Error Interrupt Mask
- **Bit 18 TOUT** Timeout Error Interrupt Mask
- **Bit 16 MCACK** Host Code Acknowledge Interrupt Mask
- **Bit 15 TXBUFE** Transmit Buffer Empty Interrupt Mask
- **Bit 14 RXBUFF** Receive Buffer Full Interrupt Mask
- **Bit 13 ENDTX** End of Transmit Buffer Interrupt Mask
- **Bit 12 ENDRX** End of Receive Buffer Interrupt Mask
- **Bit 11 EOSACC** End Of Client Access Interrupt Mask
- **Bit 10 SCL\_WS** Clock Wait State Interrupt Mask
- **Bit 9 ARBLST** Arbitration Lost Interrupt Mask
- **Bit 8 NACK** Not Acknowledge Interrupt Mask
- **Bit 7 UNRE** Underrun Error Interrupt Mask
- **Bit 6 OVRE** Overrun Error Interrupt Mask
- **Bit 5 GACC** General Call Access Interrupt Mask
- **Bit 4 SVACC** Client Access Interrupt Mask
- **Bit 2 TXRDY** Transmit Holding Register Ready Interrupt Mask
- **Bit 1 RXRDY** Receive Holding Register Ready Interrupt Mask
- **Bit 0 TXCOMP** Transmission Completed Interrupt Mask

# **46.10.71 TWI Receive Holding Register**



If FIFO is enabled (FLEX\_TWI\_CR.FIFOEN=1), a byte access on FLEX\_TWI\_RHR reads one data, see [TWI Single](#page-1617-0) [Data Access](#page-1617-0) for details.

| Bit    | 31             | 30        | 29    | 28             | 27        | 26         | 25        | 24          |
|--------|----------------|-----------|-------|----------------|-----------|------------|-----------|-------------|
|        |                |           |       |                |           |            |           |             |
| Access |                |           |       |                |           |            |           |             |
| Reset  |                |           |       |                |           |            |           |             |
|        |                |           |       |                |           |            |           |             |
| Bit    | 23             | 22        | 21    | 20             | 19        | 18         | 17        | 16          |
|        |                |           |       |                |           |            |           |             |
| Access |                |           |       |                |           |            |           |             |
| Reset  |                |           |       |                |           |            |           |             |
|        |                |           |       |                |           |            |           |             |
| Bit    | 15             | 14        | 13    | 12             | 11        | $10\,$     | 9         | 8           |
|        |                |           |       |                |           |            |           |             |
| Access |                |           |       |                |           |            |           |             |
| Reset  |                |           |       |                |           |            |           |             |
|        |                |           |       |                |           |            |           |             |
| Bit    | $\overline{7}$ | 6         | $5\,$ | $\overline{4}$ | 3         | $\sqrt{2}$ |           | $\mathbf 0$ |
|        | RXDATA[7:0]    |           |       |                |           |            |           |             |
| Access | ${\sf R}$      | ${\sf R}$ | R     | $\mathsf R$    | ${\sf R}$ | ${\sf R}$  | ${\sf R}$ | ${\sf R}$   |
| Reset  | $\pmb{0}$      | 0         | 0     | 0              | 0         | 0          | 0         | 0           |

**Bits 7:0 – RXDATA[7:0]** Host or Client Receive Holding Data

#### **46.10.72 TWI Receive Holding Register (FIFO Enabled)**



To read multi-data, the FIFO must be enabled (FLEX\_TWI\_CR.FIFOEN=1) and Sniffer mode disabled (FLEX\_TWI\_SMR.SNIFF=0). The access type (byte, halfword or word) determines the number of data written in a single access (1, 2 or 4), see [TWI Multiple Data Access](#page-1617-0) for details.



**Bits 31:24 – RXDATA3[7:0]** Host or Client Receive Holding Data 3

**Bits 23:16 – RXDATA2[7:0]** Host or Client Receive Holding Data 2

**Bits 15:8 – RXDATA1[7:0]** Host or Client Receive Holding Data 1

**Bits 7:0 – RXDATA0[7:0]** Host or Client Receive Holding Data 0

# **46.10.73 TWI Transmit Holding Register**



If FIFO is enabled (FLEX\_TWI\_CR.FIFOEN=1), a byte access on FLEX\_TWI\_THR reads one data in a single access, see [TWI Single Data Access](#page-1617-0) for details.



**Bits 7:0 – TXDATA[7:0]** Host or Client Transmit Holding Data

#### **46.10.74 TWI Transmit Holding Register (FIFO Enabled)**



To write multi-data, the FIFO must be enabled (FLEX\_TWI\_CR.FIFOEN=1) and Sniffer mode disabled (FLEX\_TWI\_SMR.SNIFF=0). The access type (byte, halfword or word) determines the number of data written in a single access (1, 2 or 4), see [TWI Multiple Data Access](#page-1617-0) for details.



**Bits 31:24 – TXDATA3[7:0]** Host or Client Transmit Holding Data 3

**Bits 23:16 – TXDATA2[7:0]** Host or Client Transmit Holding Data 2

**Bits 15:8 – TXDATA1[7:0]** Host or Client Transmit Holding Data 1

**Bits 7:0 – TXDATA0[7:0]** Host or Client Transmit Holding Data 0

#### **46.10.75 TWI SMBus Timing Register**





#### **Bits 31:24 – THMAX[7:0]** Clock High Maximum Cycles

Clock cycles in clock high maximum count. Prescaled by PRESC. Used for bus free detection. Used to time THIGH:MAX.

#### **Bits 23:16 – TLOWM[7:0]** Main System Bus Clock Stretch Maximum Cycles



#### **Bits 15:8 – TLOWS[7:0]** Client Clock Stretch Maximum Cycles



#### **Bits 3:0 – PRESC[3:0]** SMBus Clock Prescaler

Used to specify how to prescale the TLOWS, TLOWM and THMAX counters in SMBTR. Counters are prescaled according to the following formula: PRESC = Log(fMCK / f<sub>Prescaled</sub>) / Log(2) - 1

#### **46.10.76 TWI Alternative Command Register**





#### **Bit 24 – NDIR** Next Transfer Direction



#### **Bits 23:16 – NDATAL[7:0]** Next Data Length



#### **Bit 9 – PEC** PEC Request (SMBus Mode only)



# **Bit 8 – DIR** Transfer Direction



#### **Bits 7:0 – DATAL[7:0]** Data Length



**Flexible Serial Communication Controller (FLEXCOM)**



#### **46.10.77 TWI Filter Register**





#### **Important:**

FILT and THRES are used to configure digital filters on data and clock lines.

In Standard, Fast and Fast Plus modes, the digital filter must be enabled (FILT=1) and a pulse width threshold defined (THRES > 0).

The field THRES must be set according to the peripheral clock to suppress spikes lower than 50 ns. The recommended value is calculated using the formula below:

 $THRES > 50$  ns/ $t_{\text{peripheral\_clock}}$  (ns)



#### **Bits 10:8 – THRES[2:0]** Digital Filter Threshold



#### **Bit 1 – PADFEN** PAD Filter Enable



#### **Bit 0 – FILT** RX Digital Filter

TWI digital input filtering follows a majority decision based on three samples from SDA/SCL lines at peripheral clock frequency.



#### **46.10.78 TWI Matching Register**





#### **Bits 31:24 – DATAM[7:0]** Data Match

The TWI module will extend the matching process to the first received data, comparing it with DATAM if the DATAMEN bit is enabled.

#### **Bits 22:16 – SADR3[6:0]** Client Address 3

Client address 3. The TWI module will match on this additional address if the SADR3EN bit is enabled.

#### **Bits 14:8 – SADR2[6:0]** Client Address 2

Client address 2. The TWI module will match on this additional address if the SADR2EN bit is enabled.

#### **Bits 6:0 – SADR1[6:0]** Client Address 1

Client address 1. The TWI module will match on this additional address if the SADR1EN bit is enabled.

#### **46.10.79 TWI FIFO Mode Register**



This register reads '0' if the FIFO is disabled (see FLEX\_TWI\_CR to enable/disable the internal FIFO). This register can only be written if the WPEN bit is cleared in the [TWI Write Protection Mode Register.](#page-1759-0)



#### **Bits 29:24 – RXFTHRES[5:0]** Receive FIFO Threshold



#### **Bits 21:16 – TXFTHRES[5:0]** Transmit FIFO Threshold



#### **Bits 5:4 – RXRDYM[1:0]** Receiver Ready Mode

If FIFOs are enabled, the FLEX\_TWI\_SR.RXRDY flag behaves as follows.



# **SAMA5D2 Series Flexible Serial Communication Controller (FLEXCOM)**



#### **Bits 1:0 – TXRDYM[1:0]** Transmitter Ready Mode

If FIFOs are enabled, the FLEX\_TWI\_SR.TXRDY flag behaves as follows.



#### **46.10.80 TWI FIFO Level Register**



This register reads '0' if the FIFO is disabled (see FLEX\_TWI\_CR to enable/disable the internal FIFO).



### **Bits 21:16 – RXFL[5:0]** Receive FIFO Level



#### **Bits 5:0 – TXFL[5:0]** Transmit FIFO Level



#### **46.10.81 TWI FIFO Status Register**



This register reads '0' if the FIFO is disabled (see FLEX\_TWI\_CR to enable/disable the internal FIFO)



#### **Bit 7 – RXFPTEF** Receive FIFO Pointer Error Flag

#### See [46.9.6.10. FIFO Pointer Error](#page-1617-0) for details.



Reset 0 0 0 0 0 0 0 0

Access R R R R R R R R

#### **Bit 6 – TXFPTEF** Transmit FIFO Pointer Error Flag

See [46.9.6.10. FIFO Pointer Error](#page-1617-0) for details.



#### **Bit 5 - RXFTHF** Receive FIFO Threshold Flag



#### **Bit 4 – RXFFF** Receive FIFO Full Flag



#### **Bit 3 – RXFEF** Receive FIFO Empty Flag





#### **Bit 1 – TXFFF** Transmit FIFO Full Flag (cleared on read)



#### **Bit 0 – TXFEF** Transmit FIFO Empty Flag (cleared on read)



#### **46.10.82 TWI FIFO Interrupt Enable Register**



This register can only be written if the WPITEN bit is cleared in the [TWI Write Protection Mode Register.](#page-1759-0)



Reset – – – – – – – –

**Bit 7 – RXFPTEF** RXFPTEF Interrupt Enable

**Bit 6 – TXFPTEF** TXFPTEF Interrupt Enable

**Bit 5 – RXFTHF** RXFTHF Interrupt Enable

- **Bit 4 RXFFF** RXFFF Interrupt Enable
- **Bit 3 RXFEF** RXFEF Interrupt Enable
- **Bit 2 TXFTHF** TXFTHF Interrupt Enable
- **Bit 1 TXFFF** TXFFF Interrupt Enable
- **Bit 0 TXFEF** TXFEF Interrupt Enable

#### **46.10.83 TWI FIFO Interrupt Disable Register**



This register can only be written if the WPITEN bit is cleared in the [TWI Write Protection Mode Register.](#page-1759-0)



Reset – – – – – – – –

**Bit 7 – RXFPTEF** RXFPTEF Interrupt Disable

**Bit 6 – TXFPTEF** TXFPTEF Interrupt Disable

**Bit 5 – RXFTHF** RXFTHF Interrupt Disable

- **Bit 4 RXFFF** RXFFF Interrupt Disable
- **Bit 3 RXFEF** RXFEF Interrupt Disable
- **Bit 2 TXFTHF** TXFTHF Interrupt Disable

#### **Bit 1 – TXFFF** TXFFF Interrupt Disable

**Bit 0 – TXFEF** TXFEF Interrupt Disable

#### **46.10.84 TWI FIFO Interrupt Mask Register**



This register reads '0' if the FIFO is disabled (see FLEX\_TWI\_CR to enable/disable the internal FIFO).



**Bit 7 – RXFPTEF** RXFPTEF Interrupt Mask

**Bit 6 – TXFPTEF** TXFPTEF Interrupt Mask

**Bit 5 – RXFTHF** RXFTHF Interrupt Mask

- **Bit 4 RXFFF** RXFFF Interrupt Mask
- **Bit 3 RXFEF** RXFEF Interrupt Mask

**Bit 2 – TXFTHF** TXFTHF Interrupt Mask

**Bit 1 – TXFFF** TXFFF Interrupt Mask

**Bit 0 – TXFEF** TXFEF Interrupt Mask

#### <span id="page-1759-0"></span>**46.10.85 TWI Write Protection Mode Register**





#### **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 2 – WPCREN** Write Protection Control Enable



#### **Bit 1 – WPITEN** Write Protection Interrupt Enable



#### **Bit 0 – WPEN** Write Protection Enable

See [TWI Register Write Protection](#page-1618-0) for the list of registers that can be write-protected.



#### **46.10.86 TWI Write Protection Status Register**





### **Bits 31:8 – WPVSRC[23:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





# **47. Universal Asynchronous Receiver Transmitter (UART)**

# **47.1 Description**

The Universal Asynchronous Receiver Transmitter (UART) features a two-pin UART that can be used for communication and trace purposes and offers an ideal medium for in-situ programming solutions.

Moreover, the association with a DMA controller permits packet handling for these tasks with processor time reduced to a minimum.

# **47.2 Embedded Characteristics**

- Two-pin UART
	- Independent Receiver and Transmitter with a common programmable Baud Rate Generator
	- Baud Rate can be driven by processor-independent generic source clock
	- Even, odd, mark or space parity generation
	- Parity, framing and overrun error detection
	- Automatic echo, Local Loopback and Remote Loopback Channel modes
	- Digital filter on receive line
	- Interrupt generation
	- Support for two DMA channels with connection to receiver and transmitter
	- Supports asynchronous partial wake-up on receive line activity
	- Comparison function on received character
	- Receiver time-out
- Register Write Protection

# **47.3 Block Diagram**

#### **Figure 47-1. UART Block Diagram**



#### **Table 47-1. UART Pin Description**



# **47.4 Product Dependencies**

### **47.4.1 I/O Lines**

The UART pins are multiplexed with PIO lines. The user must first configure the corresponding PIO Controller to enable I/O line operations of the UART.

#### **47.4.2 Power Management**

The UART clock can be controlled through the Power Management Controller (PMC). In this case, the user must first configure the PMC to enable the UART clock. Usually, the peripheral identifier used for this purpose is 1.

To enable asynchronous partial wake-up for the UART, the PMC must be configured first. Depending on the instructions (requests) provided by the UART to the PMC, the system clock may or may not be automatically provided to the UART.

#### **47.4.3 Interrupt Sources**

The UART interrupt line is connected to one of the interrupt sources of the Interrupt Controller. Interrupt handling requires programming of the Interrupt Controller before configuring the UART.

# **47.5 Functional Description**

The UART operates in Asynchronous mode only and supports only 8-bit character handling (with parity). It has no clock pin.

The UART is made up of a receiver and a transmitter that operate independently, and a common baud rate generator.

#### **47.5.1 Baud Rate Generator**

The baud rate generator provides the bit period clock named baud rate clock to both the receiver and the transmitter.

The baud rate clock is the peripheral clock divided by 16 times the clock divisor (CD) value written in the Baud Rate Generator register (UART\_BRGR). If UART\_BRGR is set to 0, the baud rate clock is disabled and the UART remains inactive. The maximum allowable baud rate is peripheral clock or GCLK divided by 16. The minimum allowable baud rate is peripheral clock divided by (16 x 65536). The clock source driving the baud rate generator (peripheral clock or GCLK) can be selected by writing UART\_MR\_BRSRCCK.

If GCLK is selected, the baud rate is independent of the processor/bus clock. Thus the processor clock can be changed while UART is enabled. The processor clock frequency changes must be performed only by programming PMC\_MCKR.PRES (refer to "Power Management Controller (PMC)"). Other methods to modify the processor/bus clock frequency (PLL multiplier, etc.) are forbidden when UART is enabled.

The peripheral clock frequency must be at least three times higher than GCLK.

#### **Figure 47-2. Baud Rate Generator**



#### **47.5.2 Receiver**

#### **47.5.2.1 Receiver Reset, Enable and Disable**

After device reset, the UART receiver is disabled and must be enabled before being used. The receiver can be enabled by writing the Control Register (UART\_CR) with the bit RXEN to '1'. At this command, the receiver starts looking for a start bit.

The programmer can disable the receiver by writing UART\_CR.RXDIS to '1'. If the receiver is waiting for a start bit, it is immediately stopped. However, if the receiver has already detected a start bit and is receiving the data, it waits for the stop bit before actually stopping its operation.

The receiver can be put in reset state by writing UART\_CR.RSTRX to '1'. In this case, the receiver immediately stops its current operations and is disabled, whatever its current state. If RSTRX is applied when data is being processed, this data is lost.

#### **47.5.2.2 Start Detection and Data Sampling**

The UART only supports asynchronous operations, and this affects only its receiver. The UART receiver detects the start of a received character by sampling the URXD signal until it detects a valid start bit. A low level (space) on URXD is interpreted as a valid start bit if it is detected for more than seven cycles of the sampling clock, which is 16 times the baud rate. Hence, a space that is longer than 7/16 of the bit period is detected as a valid start bit. A space which is 7/16 of a bit period or shorter is ignored and the receiver continues to wait for a valid start bit.

When a valid start bit has been detected, the receiver samples the URXD at the theoretical midpoint of each bit. It is assumed that each bit lasts 16 cycles of the sampling clock (1-bit period) so the bit sampling point is eight cycles (0.5-bit period) after the start of the bit. The first sampling point is therefore 24 cycles (1.5-bit periods) after detecting the falling edge of the start bit.

Each subsequent bit is sampled 16 cycles (1-bit period) after the previous one.



#### **Figure 47-3. Start Bit Detection**

#### **Figure 47-4. Character Reception**

Example: 8-bit, parity enabled 1 stop


### **47.5.2.3 Receiver Ready**

When a complete character is received, it is transferred to the Receive Holding rregister (UART\_RHR) and the RXRDY status bit in the Status register (UART\_SR) is set. The bit RXRDY is automatically cleared when UART\_RHR is read.

## **Figure 47-5. Receiver Ready** URXD D0 D1 D2 D3 D4 D5 D6 D7 PS S D0 D1 D2 D3 D4 D5 D6 D7 P Read UART\_RHR RXRDY

### **47.5.2.4 Receiver Overrun**

The OVRE status bit in UART\_SR is set if UART\_RHR has not been read by the software (or the DMA Controller) since the last transfer, the RXRDY bit is still set and a new character is received. OVRE is cleared when the software writes a 1 to the bit RSTSTA (Reset Status) in UART\_CR.

### **Figure 47-6. Receiver Overrun**



### **47.5.2.5 Parity Error**

Each time a character is received, the receiver calculates the parity of the received data bits, in accordance with UART\_MR.PAR. It then compares the result with the received parity bit. If different, UART\_SR.PARE is set at the same time RXRDY is set. The parity bit is cleared when UART\_CR.RSTSTA is written at 1. If a new character is received before the reset status command is written, PARE remains at 1.

### **Figure 47-7. Parity Error**



### **47.5.2.6 Receiver Framing Error**

When a start bit is detected, it generates a character reception when all the data bits have been sampled. The stop bit is also sampled and when it is detected at 0, UART\_SR.FRAME is set at the same time the RXRDY bit is set. The FRAME bit remains high until UART\_CR.RSTSTA is written at 1.

**RSTSTA** 



### **47.5.2.7 Receiver Digital Filter**

The UART embeds a digital filter on the receive line. It is disabled by default and can be enabled by writing UART\_MR.FILTER to '1'. When enabled, the receive line is sampled using the 16x bit clock and a three-sample filter (majority 2 over 3) determines the value of the line.

### **47.5.2.8 Receiver Time-out**

The Receiver Time-out provides support in handling variable-length frames. This feature detects an idle condition on the URXD line. When a time-out is detected, UART\_SR.TIMEOUT rises and can generate an interrupt, thus indicating to the driver an end of frame.

The time-out delay period (during which the receiver waits for a new character) is programmed in the field TO of the Receiver Time-out register (UART\_RTOR). If TO is written to 0, the Receiver Time-out is disabled and no time-out is detected. UART\_SR.TIMEOUT remains at '0'. Otherwise, the receiver loads an 8-bit counter with the value programmed in TO. This counter is decremented at each bit period and reloaded each time a new character is received. If the counter reaches 0, UART\_SR.TIMEOUT rises. Then, the user can either:

- stop the counter clock until a new character is received. This is performed by writing a '1' to UART\_CR.STTTO. In this case, the idle state on URXD before a new character is received does not provide a time-out. This prevents having to handle an interrupt before a character is received and allows waiting for the next idle state on URXD after a frame is received, or
- obtain an interrupt while no character is received. This is performed by writing a '1' to UART\_CR.RETTO. If RETTO is performed, the counter starts counting down immediately from the TO value. This enables generation of a periodic interrupt so that a user time-out can be handled, for example when no key is pressed on a keyboard.

The figure below shows the block diagram of the Receiver Time-out feature.

### **Figure 47-9. Receiver Time-out Block Diagram**



The table below gives the maximum time-out period for some standard baud rates.

### **Table 47-2. Maximum Time-out Period**





### **47.5.3 Transmitter**

### **47.5.3.1 Transmitter Reset, Enable and Disable**

After device reset, the UART transmitter is disabled and must be enabled before being used. The transmitter is enabled by writing UART\_CR.TXEN to '1'. From this command, the transmitter waits for a character to be written in the Transmit Holding register (UART\_THR) before actually starting the transmission.

The programmer can disable the transmitter by writing UART\_CR.TXDIS to '1'. If the transmitter is not operating, it is immediately stopped. However, if a character is being processed into the internal shift register and/or a character has been written in the UART\_THR, the characters are completed before the transmitter is actually stopped.

The programmer can also put the transmitter in its reset state by writing the UART\_CR.RSTTX to '1'. This immediately stops the transmitter, whether or not it is processing characters.

### **47.5.3.2 Transmit Format**

The UART transmitter drives the pin UTXD at the baud rate clock speed. The line is driven depending on the format defined in UART\_MR and the data stored in the internal shift register. One start bit at level 0, then the 8 data bits, from the lowest to the highest bit, one optional parity bit and one stop bit at 1 are consecutively shifted out as shown in the following figure. UART\_MR.PARE defines whether or not a parity bit is shifted out. When a parity bit is enabled, it can be selected between an odd parity, an even parity, or a fixed space or mark bit.



### **Figure 47-10. Character Transmission**

#### **47.5.3.3 Transmitter Control**

When the transmitter is enabled, UART\_SR.TXRDY is set. The transmission starts when the programmer writes in the UART\_THR, and after the written character is transferred from UART\_THR to the internal shift register. TXRDY remains high until a second character is written in UART\_THR. As soon as the first character is completed, the last character written in UART\_THR is transferred into the internal shift register and TXRDY rises again, showing that the holding register is empty.

When both the internal shift register and UART\_THR are empty, i.e., all the characters written in UART\_THR have been processed, TXEMPTY rises after the last stop bit has been completed.

### **SAMA5D2 Series Universal Asynchronous Receiver Transmitter (UART)**



### **47.5.4 DMA Support**

Both the receiver and the transmitter of the UART are connected to a DMA Controller (DMAC) channel.

The DMA Controller channels are programmed via registers that are mapped within the DMAC user interface.

### **47.5.5 Comparison Function on Received Character**

When a comparison is performed on a received character, the result of the comparison is reported on UART\_SR.CMP when UART\_RHR is loaded with the new received character. The CMP flag is cleared by writing a '1' to UART\_CR.RSTSTA.

UART CMPR (see [UART Comparison Register](#page-1784-0)) can be programmed to provide different comparison methods. These are listed below:

- If VAL1 equals VAL2, then the comparison is performed on a single value and the flag is set to 1 if the received character equals VAL1.
- If VAL1 is strictly lower than VAL2, then any value between VAL1 and VAL2 sets the CMP flag.
- If VAL1 is strictly higher than VAL2, then the flag CMP is set to 1 if either received character equals VAL1 or VAL2.

By programming CMPMODE to 1, the comparison function result triggers the start of the loading of UART\_RHR (see the figure below). The trigger condition occurs as soon as the received character value matches the condition defined by the programming of VAL1, VAL2 and CMPPAR in UART\_CMPR. The comparison trigger event can be restarted by writing a '1' to UART\_CR.REQCLR.

### **Figure 47-12. Receive Holding Register Management**





### **47.5.6 Asynchronous and Partial Wake-Up**

Asynchronous and partial wake-up is a means of data pre-processing that qualifies an incoming event, thus allowing the UART to decide whether or not to wake up the system. This operating mode is used primarily when the system is in Wait mode (refer to section "Power Management Controller (PMC)") but can also be enabled when the system is fully running.

No access must be performed in the UART between the enable of Asynchronous and Partial Wake-up and the wake-up performed by the UART.

If the system is in Wait mode and Asynchronous and Partial Wake-up is enabled, the maximum baud rate that can be achieved equals 19200.

If the system is running or in Sleep mode, the maximum baud rate that can be achieved equals 115200 or higher. This limit is bounded by the peripheral clock frequency divided by 16.

The UART\_RHR must be read before enabling Asynchronous and Partial Wake-up.

When Asynchronous and Partial Wake-up is enabled for the UART (refer to section "Power Management Controller (PMC)"), the PMC decodes a clock request from the UART. The request is generated as soon as there is a falling edge on the URXD line as this may indicate the beginning of a start bit. If the system is in Wait mode (processor and peripheral clocks switched off), the PMC restarts the fast RC oscillator and provides the clock only to the UART.

As soon as the clock is provided by the PMC, the UART processes the received frame and compares the received character with VAL1 and VAL2 in UART\_CMPR ([UART Comparison Register](#page-1784-0)).

The UART instructs the PMC to disable the clock if the received character value does not meet the conditions defined by VAL1 and VAL2 fields in UART\_CMPR (see [Asynchronous Event Generating Only Partial Wake-up\)](#page-1770-0).

If the received character value meets the conditions, the UART instructs the PMC to exit the full system from Wait mode (see [Asynchronous Wake-up Use Case Examples\)](#page-1769-0).

The VAL1 and VAL2 fields can be programmed to provide different comparison methods and thus matching conditions.

- If VAL1 equals VAL2, then the comparison is performed on a single value and the wake-up is triggered if the received character equals VAL1.
- If VAL1 is strictly lower than VAL2, then any value between VAL1 and VAL2 wakes up the system.
- If VAL1 is strictly higher than VAL2, then the wake-up is triggered if the received character equals VAL1 or VAL2.
- If VAL1 = 0 and VAL2 = 255, the wake-up is triggered as soon as a character is received.

The matching condition can be configured to include the parity bit (CMPPAR in UART\_CMPR). Thus, if the received data matches the comparison condition defined by VAL1 and VAL2 but a parity error is encountered, the matching condition is canceled and the UART instructs the PMC to disable the clock (see [Asynchronous Event Generating](#page-1770-0) [Only Partial Wake-up](#page-1770-0)).

If the processor and peripherals are running, the UART can be configured in Asynchronous and Partial Wake-up mode by enabling the PMC\_SLPWK\_ER (refer to "Power Management Controller (PMC)"). When activity is detected on the receive line, the UART requests the clock from the PMC and the comparison is performed. If there is a comparison match, the UART continues to request the clock. If there is no match, the clock is switched off for the UART only, until a new activity is detected.

The CMPMODE configuration has no effect when Asynchronous and Partial Wake-up mode is enabled for the UART (refer to PMC\_SLPWK\_ER in "Power Management Controller (PMC)").

When the system is kept in active/running mode and the UART enters Asynchronous and Partial Wake-up mode, the flag CMP must be programmed as the unique source of the UART interrupt.

When the system exits Wait mode as the result of a matching condition, the RXRDY flag is used to determine if the UART is the source of exit.

**Note:**  If Asynchronous and Partial Wake-up is enabled on the UART, a divide by 8 of the peripheral clock versus the bus clock is not possible. Other dividers can be used with no constraints.

### **SAMA5D2 Series Universal Asynchronous Receiver Transmitter (UART)**

<span id="page-1769-0"></span>**Figure 47-13. Asynchronous Wake-up Use Case Examples** Case with  $VAL1 = VAL2 = 0x55$ , CMPPAR = 1 URXD Idle  $\oint$  Start | D0 | D1 | //D7  $\oint$  Parity = OK  $\oint$  Stop D0 | D1 | //D7 => match RHR = 0x55, PCLK\_req and Parity VAL1 = 0x55 => match OK PCLK (Main RC) SystemWakeUp\_req Case with VAL1 =  $0x54$ , VAL2 =  $0x56$ , CMPPAR = 1 URXD Idle  $\oint$  Start | D0 | D1 |  $\oint$ D7  $\oint$  Parity = OK  $\oint$  Stop D0 D1 D7  $RHR = 0x55$  => match PCLK\_req  $VAL1 = 0x54$ ,  $VAL2 = 0x56$ and Parity => match OK PCLK (Main RC) F SystemWakeUp\_req Case with VAL1 =  $0x75$ , VAL2 =  $0x76$ , CMPPAR =  $0$ URXD Idle  $\oint$  Start | D0 | D1 |  $\int$ D7  $\oint$  Parity = NOK Stop D0 D1 D7  $RHR = 0x75$ PCLK\_req  $VAL1 = 0x75$ => match PCLK (Main RC) SystemWakeUp\_req

# **SAMA5D2 Series**

### **Universal Asynchronous Receiver Transmitter (UART)**

<span id="page-1770-0"></span>

### **47.5.7 Register Write Protection**

To prevent any single software error from corrupting UART behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the [UART Write Protection Mode Register](#page-1786-0) (UART\_WPMR).

The following registers can be write-protected:

- [UART Mode Register](#page-1775-0)
- [UART Baud Rate Generator Register](#page-1783-0)
- [UART Comparison Register](#page-1784-0)
- [UART Receiver Time-out Register](#page-1785-0)

### **47.5.8 Test Modes**

The UART supports three test modes. These modes of operation are programmed by using UART\_MR.CHMODE.

The Automatic Echo mode allows a bit-by-bit retransmission. When a bit is received on the URXD line, it is sent to the UTXD line. The transmitter operates normally, but has no effect on the UTXD line.

The Local Loopback mode allows the transmitted characters to be received. UTXD and URXD pins are not used and the output of the transmitter is internally connected to the input of the receiver. The URXD pin level has no effect and the UTXD line is held high, as in idle state.

The Remote Loopback mode directly connects the URXD pin to the UTXD line. The transmitter and the receiver are disabled and have no effect. This mode allows a bit-by-bit retransmission.

### **Figure 47-15. Test Modes**



### **47.6 Register Summary**



### **Name:** UART\_CR<br>Offset: 0x00 **Offset: Reset:**  – **Property:**  Write-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 REQCLR | STTTO | RETTO | RETTO | RETSTA Access W W W W Reset – – – – Bit 7 6 5 4 3 2 1 0 TXDIS | TXEN | RXDIS | RXEN | RSTTX | RSTRX |  $\,$ Access W W W W W W Reset – – – – – –

### <span id="page-1773-0"></span>**47.6.1 UART Control Register**

#### **Bit 12 – REQCLR** Request Clear

- Asynchronous and partial wake-up enabled:
	- 0: No effect.

1: Clears the potential clock request currently issued by UART, thus the potential system wake-up is cancelled.

- Asynchronous and partial wake-up disabled:
	- 0: No effect.
	- 1: Restarts the comparison trigger to enable loading of the Receiver Holding register.

### **Bit 12 - REQCLR Request Clear**



### **Bit 11 – STTTO** Start Time-out



### **Bit 10 – RETTO** Rearm Time-out



### **Bit 8 – RSTSTA** Reset Status





### **Bit 7 – TXDIS** Transmitter Disable



### **Bit 6 – TXEN** Transmitter Enable



### **Bit 5 – RXDIS** Receiver Disable



### **Bit 4 - RXEN** Receiver Enable



### **Bit 3 - RSTTX Reset Transmitter**



### **Bit 2 – RSTRX** Reset Receiver



### **Name:** UART\_MR<br>Offset: 0x04 **Offset: Reset:**  0x00000000 **Property:**  Read/Write Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 CHMODE[1:0] BRSRCCK | PAR[2:0] Access R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 Bit 7 6 5 4 3 2 1 0 FILTER Access R/W Reset 0

### <span id="page-1775-0"></span>**47.6.2 UART Mode Register**

### **Bits 15:14 – CHMODE[1:0]** Channel Mode



### **Bit 12 – BRSRCCK** Baud Rate Source Clock

0 (PERIPH\_CLK): The baud rate is driven by the peripheral clock

1 (GCLK): The baud rate is driven by a PMC-programmable clock GCLK (refer to section "Power Management Controller (PMC)").

#### **Bits 11:9 – PAR[2:0]** Parity Type



### **Bit 4 – FILTER** Receiver Digital Filter

0 (DISABLED): UART does not filter the receive line.

1 (ENABLED): UART filters the receive line using a three-sample filter (16x-bit clock) (2 over 3 majority).

### <span id="page-1776-0"></span>**47.6.3 UART Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



**Bit 15 – CMP** Enable Comparison Interrupt

**Bit 9 – TXEMPTY** Enable TXEMPTY Interrupt

- **Bit 8 TIMEOUT** Enable Time-out Interrupt
- **Bit 7 PARE** Enable Parity Error Interrupt
- **Bit 6 FRAME** Enable Framing Error Interrupt
- **Bit 5 OVRE** Enable Overrun Error Interrupt
- **Bit 1 TXRDY** Enable TXRDY Interrupt
- **Bit 0 RXRDY** Enable RXRDY Interrupt

### <span id="page-1777-0"></span>**47.6.4 UART Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.



**Bit 15 – CMP** Disable Comparison Interrupt

**Bit 9 – TXEMPTY** Disable TXEMPTY Interrupt

- **Bit 8 TIMEOUT** Disable Time-out Interrupt
- **Bit 7 PARE** Disable Parity Error Interrupt
- **Bit 6 FRAME** Disable Framing Error Interrupt
- **Bit 5 OVRE** Disable Overrun Error Interrupt
- **Bit 1 TXRDY** Disable TXRDY Interrupt
- **Bit 0 RXRDY** Disable RXRDY Interrupt

### <span id="page-1778-0"></span>**47.6.5 UART Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

- 0: The corresponding interrupt is disabled.
- 1: The corresponding interrupt is enabled.



- **Bit 15 CMP** Mask Comparison Interrupt
- **Bit 9 TXEMPTY** Mask TXEMPTY Interrupt
- **Bit 8 TIMEOUT** Mask Time-out Interrupt
- **Bit 7 PARE** Mask Parity Error Interrupt
- **Bit 6 FRAME** Mask Framing Error Interrupt
- **Bit 5 OVRE** Mask Overrun Error Interrupt
- **Bit 1 TXRDY** Mask TXRDY Interrupt
- **Bit 0 RXRDY** Mask RXRDY Interrupt



### <span id="page-1779-0"></span>**47.6.6 UART Interrupt Status Register**

### **Bit 15 – CMP** Comparison Match (Cleared by writing UART\_CR.RSTSTA)



#### **Bit 9 – TXEMPTY** Transmitter Empty (Cleared by writing UART\_THR)



#### **Bit 8 – TIMEOUT** Receiver Time-out (Cleared by writing UART\_CR.STTTO)



### **Bit 7 – PARE** Parity Error (Cleared by writing UART\_CR.RSTSTA)



### **Bit 6 – FRAME** Framing Error (Cleared by writing UART\_CR.RSTSTA)



## **SAMA5D2 Series**

### **Universal Asynchronous Receiver Transmitter (UART)**



### **Bit 1 – TXRDY** Transmitter Ready (Cleared by writing UART\_THR)



### **Bit 0 – RXRDY** Receiver Ready (Cleared by reading UART\_RHR)





### <span id="page-1781-0"></span>**47.6.7 UART Receiver Holding Register**

**Bits 7:0 – RXCHR[7:0]** Received Character Last received character if RXRDY is set.



### <span id="page-1782-0"></span>**47.6.8 UART Transmit Holding Register**

**Bits 7:0 – TXCHR[7:0]** Character to be Transmitted

Next character to be transmitted after the current character if TXRDY is not set.



16 × Baud Rate

16 × Baud Rate

If BRSRCCK = 1:

 $CD = \frac{f_{GCLKx}}{16 \times \text{Baud}}$ 

### <span id="page-1783-0"></span>**47.6.9 UART Baud Rate Generator Register**

### <span id="page-1784-0"></span>**47.6.10 UART Comparison Register**



**Bits 23:16 – VAL2[7:0]** Second Comparison Value for Received Character



#### **Bit 14 – CMPPAR** Compare Parity



#### **Bit 12 – CMPMODE** Comparison Mode



### **Bits 7:0 – VAL1[7:0]** First Comparison Value for Received Character





### <span id="page-1785-0"></span>**47.6.11 UART Receiver Time-out Register**

### <span id="page-1786-0"></span>**47.6.12 UART Write Protection Mode Register**





## **Bits 31:8 – WPKEY[23:0]** Write Protection Key

**Description** 

0x554152 **PASSWD** Writing any other value in this field aborts the write operation. Always reads as 0.

#### **Bit 0 – WPEN** Write Protection Enable

See [Register Write Protection](#page-1770-0) for the list of registers that can be protected.



### **48. Serial Peripheral Interface (SPI)**

### **48.1 Description**

The Serial Peripheral Interface (SPI) circuit is a synchronous serial data link that provides communication with external devices in Host or Client mode. It also enables communication between processors if an external processor is connected to the system.

The Serial Peripheral Interface is essentially a shift register that serially transmits data bits to other SPIs. During a data transfer, one SPI system acts as the "host"' which controls the data flow, while the other devices act as "clients'' which have data shifted into and out by the host. Different CPUs can take turn being hosts (multiple host protocol, contrary to single host protocol where one CPU is always the host while all of the others are always clients). One host can simultaneously shift data into multiple clients. However, only one client can drive its output to write data back to the host at any given time.

A client device is selected when the host asserts its NSS signal. If multiple client devices exist, the host generates a separate client select signal for each client (NPCS).

The SPI system consists of two data lines and two control lines:

- Host Out Client In (MOSI)—This data line supplies the output data from the host shifted into the input(s) of the client(s).
- Host In Client Out (MISO)—This data line supplies the output data from a client to the input of the host. There may be no more than one client transmitting data during any particular transfer.
- Serial Clock (SPCK)—This control line is driven by the host and regulates the flow of the data bits. The host can transmit data at a variety of baud rates; there is one SPCK pulse for each bit that is transmitted.
- Client Select (NSS)—This control line allows clients to be turned on and off by hardware.

### **48.2 Embedded Characteristics**

• Host or Client Serial Peripheral Bus Interface

- 8-bit to 16-bit programmable data length per chip select
- Programmable phase and polarity per chip select
- Programmable transfer delay between consecutive transfers and delay before SPI clock per chip select
- Programmable delay between chip selects
- Selectable mode fault detection
- Host Mode can Drive SPCK up to Peripheral Clock
- 16-data Transmit and Receive FIFOs
- Host Mode Bit Rate can be Independent of the Processor/Peripheral Clock
- Client Mode Operates on SPCK, Asynchronously with Core and Bus Clock
- Four Chip Selects with External Decoder Support Allow Communication with up to 15 Peripherals
- Communication with Serial External Devices Supported
	- Serial memories, such as DataFlash and 3-wire EEPROMs
	- Serial peripherals, such as ADCs, DACs, LCD controllers, CAN controllers and sensors
	- External coprocessors
- Connection to DMA Channel Capabilities, Optimizing Data Transfers
	- One channel for the receiver
	- One channel for the transmitter
- Register Write Protection

### **48.3 Block Diagram**

**Figure 48-1. Block Diagram**



### **48.4 Application Block Diagram**

**Figure 48-2. Application Block Diagram: Single Host/Multiple Client Implementation**



### **48.5 Signal Description**

### **Table 48-1. Signal Description**



### **48.6 Product Dependencies**

### **48.6.1 I/O Lines**

The pins used for interfacing the compliant external devices can be multiplexed with PIO lines. The programmer must first program the PIO controllers to assign the SPI pins to their peripheral functions.

### **48.6.2 Power Management**

The SPI can be clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the SPI clock.

### **48.6.3 Interrupt**

The SPI interface has an interrupt line connected to the interrupt controller. Handling the SPI interrupt requires programming the interrupt controller before configuring the SPI.

### **48.6.4 Direct Memory Access Controller (DMAC)**

The SPI interface can be used in conjunction with the DMAC in order to reduce processor overhead. For a full description of the DMAC, refer to the relevant section.

### **48.7 Functional Description**

### **48.7.1 Modes of Operation**

The SPI operates in Host mode or in Client mode.

- The SPI operates in Host mode by setting the MSTR bit in the SPI Mode register (SPI\_MR):
	- Pins NPCS0 to NPCS3 are all configured as outputs
	- The SPCK pin is driven
	- The MISO line is wired on the receiver input
	- The MOSI line is driven as an output by the transmitter.
- The SPI operates in Client mode if the MSTR bit in SPI MR is written to '0':
	- The MISO line is driven by the transmitter output
	- The MOSI line is wired on the receiver input
	- The SPCK pin is driven by the transmitter to synchronize the receiver.
	- The NPCS0 pin becomes an input, and is used as a client select signal (NSS)
	- The NPCS1 to NPCS3 pins are not driven and can be used for other purposes.

The data transfers are identically programmable for both modes of operation. The baud rate generator is activated only in Host mode.

### **48.7.2 Data Transfer**

Four combinations of polarity and phase are available for data transfers. The clock polarity is programmed with the CPOL bit in the SPI Chip Select registers (SPI\_CSRx). The clock phase is programmed with the NCPHA bit. These two parameters determine the edges of the clock signal on which data is driven and sampled. Each of the two parameters has two possible states, resulting in four possible combinations that are incompatible with one another. Consequently, a host/client pair must use the same parameter pair values to communicate. If multiple clients are connected and require different configurations, the host must reconfigure itself each time it needs to communicate with a different client.

The table below shows the four modes and corresponding parameter settings.

### **Table 48-2. SPI Bus Protocol Modes**



The following figures show examples of data transfers.



**Figure 48-3. SPI Transfer Format (NCPHA = 1, 8 bits per transfer), Mode 0 and 2**

\* Not defined.

### **SAMA5D2 Series Serial Peripheral Interface (SPI)**



**Figure 48-4. SPI Transfer Format (NCPHA = 0, 8 bits per transfer), Mode 1 and 3**

\* Not defined.

### **48.7.3 Host Mode Operations**

When configured in Host mode, the SPI operates on the clock generated by the internal programmable baud rate generator. It fully controls the data transfers to and from the client(s) connected to the SPI bus. The SPI drives the chip select line to the client and the serial clock signal (SPCK).

The SPI features two holding registers, the Transmit Data Register (SPI\_TDR) and the Receive Data Register (SPI\_RDR), and a single shift register. The holding registers maintain the data flow at a constant rate.

After enabling the SPI, a data transfer starts when the processor writes to SPI\_TDR. The written data is immediately transferred into the internal shift register and the transfer on the SPI bus starts. While the data in the shift register is shifted on the MOSI line, the MISO line is sampled and shifted into the shift register. Data cannot be loaded in SPI\_RDR without transmitting data. If there is no data to transmit, dummy data can be used (SPI\_TDR filled with ones). If SPI\_MR.WDRBT is set, transmission can occur only if SPI\_RDR has been read. If Receiving mode is not required, for example when communicating with a client receiver only (such as an LCD), the receive status flags in the SPI Status register (SPI\_SR) can be discarded.

Before writing SPI\_TDR, SPI\_MR.PCS must be set in order to select a client.

If new data is written in SPI\_TDR during the transfer, it is kept in SPI\_TDR until the current transfer is completed. Then, the received data is transferred from the shift register to SPI\_RDR, the data in SPI\_TDR is loaded in the shift register and a new transfer starts.

As soon as SPI\_TDR is written, the Transmit Data Register Empty (TDRE) flag in SPI\_SR is cleared. When the data written in SPI\_TDR is loaded into the shift register, TDRE in SPI\_SR is set. The TDRE flag is used to trigger the Transmit DMA channel.

See the figure below.

The end of transfer is indicated by the TXEMPTY flag in SPI\_SR. If a transfer delay (DLYBCT) is greater than 0 for the last transfer, TXEMPTY is set after the completion of this delay. The peripheral clock can be switched off at this time.

**Note:**  When the SPI is enabled, the TDRE and TXEMPTY flags are set.

### **Figure 48-5. TDRE and TXEMPTY Flag Behavior**



The transfer of received data from the internal shift register to SPI\_RDR is indicated by the Receive Data Register Full (RDRF) bit in SPI\_SR. When the received data is read, SPI\_SR.RDRF is cleared.

If SPI\_RDR has not been read before new data is received, the Overrun Error (OVRES) flag in SPI\_SR is set. As long as this flag is set, data is loaded in SPI\_RDR. The user has to read SPI\_SR to clear OVRES.

The following figures show, respectively, a block diagram of the SPI when operating in Host mode and a flow chart describing how transfers are handled.

### **48.7.3.1 Host Mode Block Diagram**

### **Figure 48-6. Host Mode Block Diagram**



### **48.7.3.2 Host Mode Flow Diagram**

**Figure 48-7. Host Mode Flow Diagram**



### **SAMA5D2 Series Serial Peripheral Interface (SPI)**

The figure below shows the behavior of Transmit Data Register Empty (TDRE), Receive Data Register (RDRF) and Transmission Register Empty (TXEMPTY) status flags within SPI\_SR during an 8-bit data transfer in Fixed mode without the DMA involved.



#### **Figure 48-8. Status Register Flags Behavior**

### **48.7.3.3 Clock Generation**

The SPI Baud rate clock is generated by dividing the peripheral clock by a value between 1 and 255.

If SPI, CSRx.SCBR is programmed to 1, the operating baud rate is peripheral clock (refer to the section "Electrical Characteristics" for the SPCK maximum frequency). Triggering a transfer while SPI\_CSRx.SCBR is at 0 can lead to unpredictable results.

At reset, SPI\_CSRx.SCBR=0 and the user has to program it to a valid value before performing the first transfer.

The divisor can be defined independently for each chip select, as it has to be programmed in SPI\_CSRx.SCBR. This allows the SPI to automatically adapt the baud rate for each interfaced peripheral without reprogramming.

### **48.7.3.4 Transfer Delays**

The following figure shows a chip select transfer change and consecutive transfers on the same chip select. Three delays can be programmed to modify the transfer waveforms:

- Delay between the chip selects—programmable only once for all chip selects by writing field SPI\_MR.DLYBCS. The SPI client device deactivation delay is managed through DLYBCS. If there is only one SPI client device connected to the host, DLYBCS does not need to be configured. If several client devices are connected to a host, DLYBCS must be configured depending on the highest deactivation delay. Refer to details on the SPI client device in the section "Electrical Characteristics".
- Delay before SPCK—independently programmable for each chip select by writing SPI\_CSRx.DLYBS. The SPI client device activation delay is managed through DLYBS. Refer to details on the SPI client device in the section "Electrical Characteristics" to define DLYBS.
- Delay between consecutive transfers—independently programmable for each chip select by writing SPI\_CSRx.DLYBCT. The time required by the SPI client device to process received data is managed through DLYBCT. This time depends on the SPI client system activity.

These delays allow the SPI to be adapted to the interfaced peripherals and their speed and bus release time.

**Figure 48-9. Programmable Delays**



### **48.7.3.5 Peripheral Selection**

The serial peripherals are selected through the assertion of the NPCS0 to NPCS3 signals. By default, all NPCS signals are high before and after each transfer.

- Fixed Peripheral Select Mode: SPI exchanges data with only one peripheral. Fixed Peripheral Select mode is enabled by clearing SPI\_MR.PS. In this case, the current peripheral is defined by SPI\_MR.PCS. SPI\_TDR.PCS has no effect.
- Variable Peripheral Select Mode: Data can be exchanged with more than one peripheral without having to reprogram SPI\_MR.PCS.

Variable Peripheral Select mode is enabled by setting SPI\_MR.PS. SPI\_TDR.PCS is used to select the current peripheral. This means that the peripheral selection can be defined for each new data. The value must be written in a single access to SPI\_TDR in the following format:

 $[xxxxxxx(7-bit) + LASTXFER(1-bit)^{(1)}+ xxxx(4-bit) + PCS (4-bit) + TD (8-to-16-bit data)]$ 

with LASTXFER at 0 or 1 depending on the CSAAT bit, and PCS equal to the chip select to assert, as defined in section [SPI Transmit Data Register](#page-1819-0).

#### **Note:**

1. Optional

For details on CSAAT, LASTXFER and CSNAAT, see section [Peripheral Deselection with another DMA.](#page-1798-0)

If LASTXFER is used, the command must be issued after writing the last character. Instead of LASTXFER, the user can use the SPIDIS command. After the end of the DMA transfer, it is necessary to wait for the TXEMPTY flag and then write SPIDIS into the SPI Control Register (SPI\_CR). This does not change the configuration register values). The NPCS is disabled after the last character transfer. Then, another DMA transfer can be started if SPI\_CR.SPIEN has previously been written.

#### **48.7.3.6 SPI Direct Access Memory Controller (DMAC)**

In both Fixed and Variable modes, the Direct Memory Access Controller (DMAC) can be used to reduce processor overhead.

The fixed peripheral selection allows buffer transfers with a single peripheral. Using the DMAC is an optimal means, as the size of the data transfer between the memory and the SPI is either 8 bits or 16 bits. However, if the peripheral selection is modified, SPI\_MR must be reprogrammed.

The variable peripheral selection allows buffer transfers with multiple peripherals without reprogramming SPI\_MR. Data written in SPI\_TDR is 32 bits wide and defines the real data to be transmitted and the destination peripheral. Using the DMAC in this mode requires 32-bit wide buffers, with the data in the LSBs and the PCS and LASTXFER fields in the MSBs. However, the SPI still controls the number of bits (8 to 16) to be transferred through MISO and MOSI lines with the chip select configuration registers. This is not the optimal means in terms of memory size for the buffers, but it provides a very effective means to exchange data with several peripherals without any intervention of the processor.

### **48.7.3.7 Peripheral Chip Select Decoding**

The user can program the SPI to operate with up to 15 client peripherals by decoding the four chip select lines, NPCS0 to NPCS3 with an external decoder/demultiplexer (see figure below). This can be enabled by setting SPI\_MR.PCSDEC.

When operating without decoding, the SPI makes sure that in any case only one chip select line is activated, i.e., one NPCS line driven low at a time. If two bits are defined low in a PCS field, only the lowest numbered chip select is driven low.

When operating with decoding, the SPI directly outputs the value defined by the PCS field on the NPCS lines of either SPI\_MR or SPI\_TDR (depending on PS).

As the SPI sets a default value of 0xF on the chip select lines (i.e., all chip select lines at 1) when not processing any transfer, only 15 peripherals can be decoded.

The SPI has four chip select registers (SPI\_CSR0...SPI\_CSR3). As a result, when external decoding is activated, each NPCS chip select defines the characteristics of up to four peripherals. As an example, SPI\_CRS0 defines the characteristics of the externally decoded peripherals 0 to 3, corresponding to the PCS values 0x0 to 0x3. Consequently, the user has to make sure to connect compatible peripherals on the decoded chip select lines 0 to 3, 4 to 7, 8 to 11 and 12 to 14. The following figure shows this type of implementation.

If SPI\_CSRx.CSAAT bit is used, with or without the DMAC, the Mode Fault detection for NPCS0 line must be disabled. This is not needed for all other chip select lines since Mode Fault detection is only on NPCS0.

**Figure 48-10. Chip Select Decoding Application Block Diagram: Single Host/Multiple Client Implementation**



External 1-of-n Decoder/Demultiplexer

#### **48.7.3.8 Peripheral Deselection without DMA**

During a transfer of more than one unit of data on a chip select without the DMA, SPI\_TDR is loaded by the processor, the TDRE flag rises as soon as the content of SPI\_TDR is transferred into the internal shift register. When this flag is detected high, SPI\_TDR can be reloaded. If this reload by the processor occurs before the end of the current transfer and if the next transfer is performed on the same chip select as the current transfer, the chip select is not deasserted between the two transfers. But depending on the application software handling the SPI status register flags (by interrupt or polling method) or servicing other interrupts or other tasks, the processor may not reload SPI\_TDR in time to keep the chip select active (low). A null DLYBCT value (delay between consecutive transfers) in SPI\_CSR, gives even less time for the processor to reload SPI\_TDR. With some SPI client peripherals, if the chip select line must remain active (low) during a full set of transfers, communication errors can occur.

To facilitate interfacing with such devices, the chip select registers [SPI\_CSR0...SPI\_CSR3] can be programmed with the Chip Select Active After Transfer (CSAAT) bit at 1. This allows the chip select lines to remain in their current state (low = active) until a transfer to another chip select is required. Even if SPI\_TDR is not reloaded, the chip

<span id="page-1798-0"></span>select remains active. To deassert the chip select line at the end of the transfer, the Last Transfer (LASTXFER) bit in SPI\_CR must be set after writing the last data to transmit into SPI\_TDR.

### **48.7.3.9 Peripheral Deselection with DMA**

DMA provides faster reloads of SPI\_TDR compared to software. However, depending on the system activity, it is not guaranteed that SPI\_TDR is written with the next data before the end of the current transfer. Consequently, data can be lost by the deassertion of the NPCS line for SPI client peripherals requiring the chip select line to remain active between two transfers. The only way to guarantee a safe transfer in this case is the use of the CSAAT and LASTXFER bits.

When the CSAAT bit is configured to 0, the NPCS does not rise in all cases between two transfers on the same peripheral. During a transfer on a chip select, the TDRE flag rises as soon as the content of SPI\_TDR is transferred into the internal shift register. When this flag is detected, SPI\_TDR can be reloaded. If this reload occurs before the end of the current transfer and if the next transfer is performed on the same chip select as the current transfer, the chip select is not deasserted between the two transfers. This can lead to difficulties to interface with some serial peripherals requiring the chip select to be deasserted after each transfer. To facilitate interfacing with such devices, SPI\_CSR can be programmed with the Chip Select Not Active After Transfer (CSNAAT) bit at 1. This allows the chip select lines to be deasserted systematically during a time "DLYBCS" (the value of the CSNAAT bit is processed only if the CSAAT bit is configured to 0 for the same chip select).

The following figure shows different peripheral deselection cases and the effect of the CSAAT and CSNAAT bits.



### **Figure 48-11. Peripheral Deselection**

### **48.7.3.10 Mode Fault Detection**

The SPI has the capability to operate in a multi-host environment. Consequently, the NPCS0/NSS line must be monitored. If one of the hosts on the SPI bus is currently transmitting, the NPCS0/NSS line is low and the SPI must not transmit any data. A mode fault is detected when the SPI is programmed in Host mode and a low level is driven by an external host on the NPCS0/NSS signal. In a multi-host environment, NPCS0, MOSI, MISO and SPCK pins must be configured in open drain (through the PIO controller). When a mode fault is detected, SPI\_SR.MODF is set until SPI\_SR is read and the SPI is automatically disabled until it is re-enabled by setting SPI\_CR.SPIEN.

By default, the mode fault detection is enabled. The user can disable it by setting SPI\_MR.MODFDIS.

### **48.7.4 SPI Client Mode**

When operating in Client mode, the SPI processes data bits on the clock provided on the SPI clock pin (SPCK).

The SPI waits until NSS goes active before receiving the serial clock from an external host. When NSS falls, the clock is validated and the data is loaded in SPI\_RDR depending on the configuration of SPI\_CSR0.BITS. These bits are processed following a phase and a polarity defined respectively by the NCPHA and CPOL bits in SPI\_CSR0.
Note that the fields BITS, CPOL and NCPHA of the other chip select registers (SPI\_CSR1...SPI\_CSR3) have no effect when the SPI is programmed in Client mode.

The bits are shifted out on the MISO line and sampled on the MOSI line.

**Note:**  For more information on SPI\_CSRx.BITS, see the note in section [SPI Chip Select Register](#page-1830-0).

When all bits are processed, the received data is transferred in SPI\_RDR and the RDRF bit rises. If SPI\_RDR has not been read before new data is received, the Overrun Error Status (OVRES) bit in SPI\_SR is set. As long as this flag is set, data is loaded in SPI\_RDR. The user must read SPI\_SR to clear the OVRES bit.

When a transfer starts, the data shifted out is the data present in the internal shift register. If no data has been written in SPI\_TDR, the last data received is transferred. If no data has been received since the last reset, all bits are transmitted low, as the internal shift register resets to 0.

When a first data is written in SPI\_TDR, it is transferred immediately in the internal shift register and the TDRE flag rises. If new data is written, it remains in SPI\_TDR until a transfer occurs, i.e., NSS falls and there is a valid clock on the SPCK pin. When the transfer occurs, the last data written in SPI\_TDR is transferred in the internal shift register and the TDRE flag rises. This enables frequent updates of critical variables with single transfers.

Then, new data is loaded in the internal shift register from SPI\_TDR. If no character is ready to be transmitted, i.e., no character has been written in SPI\_TDR since the last load from SPI\_TDR to the internal shift register, SPI\_TDR is retransmitted. In this case the Underrun Error Status Flag (UNDES) is set in SPI\_SR.

If NSS rises between two characters, it must be kept high for two MCK clock periods or more and the next SPCK capture edge must not occur less than four MCK periods after NSS rise.

The following figure shows a block diagram of the SPI when operating in Client mode.

#### **Figure 48-12. Client Mode Functional Block Diagram**



#### **48.7.5 SPI Comparison Function on Received Character**

The comparison is only relevant for SPI Client mode (SPI\_MR.MSTR=0).

The effect of a comparison match changes if the system is in Wait or Active mode.

In Wait mode, if asynchronous partial wake-up is enabled, a system wake-up is performed (see section [SPI](#page-1801-0) [Asynchronous and Partial Wake-up](#page-1801-0)).

In Active mode, the CMP flag in SPI\_SR is raised. It is set when the received character matches the conditions programmed in the SPI Comparison egister (SPI\_CMPR). The CMP flag is set as soon as SPI\_RDR is loaded with the new received character. The CMP flag is cleared by reading SPI\_SR.

SPI\_CMPR (see section [SPI Comparison Register](#page-1835-0)) can be programmed to provide different comparison methods. These are listed below:

• If VAL1 equals VAL2, then the comparison is performed on a single value and the flag is set to 1 if the received character equals VAL1.

- <span id="page-1801-0"></span>• If VAL1 is strictly lower than VAL2, then any value between VAL1 and VAL2 sets the CMP flag.
- If VAL1 is strictly higher than VAL2, then the flag CMP is set to 1 if any received character equals VAL1 or VAL2.

When SPI\_MR.CMPMODE is cleared, all received data is loaded in SPI\_RDR and the CMP flag provides the status of the comparison result.

By setting SPI\_MR.CMPMODE, the comparison result triggers the start of SPI\_RDR loading (see the following figure). The trigger condition exists as soon as the received character value matches the conditions defined by VAL1 and VAL2 in SPI\_CMPR. The comparison trigger event is restarted by setting SPI\_CR.REQCLR if asynchronous partial wake-up is disabled.

The value programmed in VAL1 and VAL2 fields must not exceed the maximum value of the received character (see SPI\_CSR0.BITS).

#### **Figure 48-13. Receive Data Register Management**

 $CMPMODE = 1$ ,  $VAL1 = VAL2 = 0x06$ Peripheral NN N Clock **NSS MOSI** 0x0F 0x06 0xF0 0x08 0x06 RDRF rising enabled RDRF Write REQCLR RDR 0x06 0xF0 0x06 0x0F 0x08

#### **48.7.6 SPI Asynchronous and Partial Wake-Up**

This operating mode is a means of data preprocessing that qualifies an incoming event, thus allowing the SPI to decide whether or not to wake up the system. Asynchronous and partial wake-up is mainly used when the system is in Wait mode (refer to the section "Power Management Controller (PMC)" for further details). It can also be enabled when the system is fully running.

Asynchronous and partial wake-up can be used only when SPI is configured in Client mode (SPI\_MR.MSTR is cleared).

The maximum SPI clock (SPCK) frequency that can be provided by the SPI host is bounded by the peripheral clock frequency. The SPCK frequency must be lower than or equal to the peripheral clock. The NSS line must be deasserted by the SPI host between two characters. The NSS deassertion duration time must be greater than or equal to six peripheral clock periods. The time between the assertion of NSS line (falling edge) and the first edge of the SPI clock must be higher than 5 μs.

SPI\_RDR must be read before enabling the asynchronous and partial wake-up.

When asynchronous and partial wake-up is enabled for the SPI (refer to the section "Power Management Controller (PMC)"), the PMC decodes a clock request from the SPI. The request is generated as soon as there is a falling edge on the NSS line as this may indicate the beginning of a frame. If the system is in Wait mode (processor and peripheral clocks switched off), the PMC restarts the fast RC oscillator and provides the clock only to the SPI.

The SPI processes the received frame and compares the received character with SPI\_CMPR.VAL1 and SPI\_CMPR.VAL2 (see section [SPI Comparison Register](#page-1835-0)).

© 2022 Microchip Technology Inc. and its subsidiaries

The SPI instructs the PMC to disable the peripheral clock if the received character value does not meet the conditions defined by SPI\_CMPR.VAL1 and SPI\_CMPR.VAL2 (see figure [Asynchronous Event Generating Only](#page-1803-0) [Partial Wake-up](#page-1803-0)).

If the received character value meets the conditions, the SPI instructs the PMC to exit the system from Wait mode (see figure Asynchronous Wake-up Use Case Example).

The VAL1 and VAL2 fields can be programmed to provide different comparison methods and thus matching conditions.

- If VAL1 = VAL2, then the comparison is performed on a single value and the wake-up is triggered if the received character equals VAL1.
- If VAL1 is strictly lower than VAL2, then any value between VAL1 and VAL2 wakes up the system.
- If VAL1 is strictly higher than VAL2, the wake-up is triggered if any received character equals VAL1 or VAL2.
- If VAL1 = 0 and VAL2 =  $65535$ , the wake-up is triggered as soon as a character is received.

If the processor and peripherals are running, the SPI can be configured in Asynchronous and Partial Wake-up mode by enabling the PMC\_SLPWK\_ER (refer to the section "Power Management Controller (PMC)"). When activity is detected on the receive line, the SPI requests the clock from the PMC and the comparison is performed. If there is a comparison match, the SPI continues to request the clock. If there is no match, the clock is switched off for the SPI only, until a new activity is detected.

The CMPMODE configuration has no effect when Asynchronous and Partial Wake-up mode is enabled for the SPI (refer to PMC\_SLPWK\_ER in the section "Power Management Controller (PMC)").

When the system is in Active mode and the SPI enters Asynchronous and Partial Wake-up mode, the flag RDRF must be programmed as the unique source of the SPI interrupt.

When the system exits Wait mode as the result of a matching condition, the RDRF flag is used to determine if the SPI is the source for the exit from Wait mode.

#### **Figure 48-14. Asynchronous Wake-Up Use Case Example**



Case with  $VAL1 = VAL2 = 0x55$ 

# **SAMA5D2 Series**

**Serial Peripheral Interface (SPI)**



# <span id="page-1803-0"></span>**Figure 48-15. Asynchronous Event Generating Only Partial Wake-Up**

# **48.7.7 FIFOs**

# **48.7.7.1 Overview**

The SPI includes two FIFOs which can be enabled/disabled using SPI\_CR.FIFOEN/FIFODIS. The SPI must be disabled (SPI\_CR.SPIDIS) before enabling or disabling the SPI FIFOs.

Writing SPI\_CR.FIFOEN to '1' enables a 16-data Transmit FIFO and a 16-data Receive FIFO.

It is possible to write or to read single or multiple data in the same access to SPI\_TDR/RDR. Refer to sections [Single](#page-1806-0) [Data Mode](#page-1806-0) and [Multiple Data Mode.](#page-1807-0)



#### **Figure 48-16. FIFOs Block Diagram**

# **48.7.7.2 Sending Data with FIFO Enabled**

When the Transmit FIFO is enabled, write access to SPI\_TDR loads the Transmit FIFO.

The FIFO level is provided in SPI\_FLR.TXFL. If the FIFO can accept the number of data to be transmitted, there is no need to monitor SPI\_SR.TDRE and the data can be successively written in SPI\_TDR.

If the FIFO cannot accept the data due to insufficient space, wait for the TDRE flag to be set before writing the data in SPI\_TDR.

When the space in the FIFO allows only a portion of the data to be written, the TDRE flag must be monitored before writing the remaining data.

#### **Figure 48-17. Sending Data with FIFO**



#### **48.7.7.3 Receiving Data with FIFO Enabled**

When the Receive FIFO is enabled, SPI\_RDR access reads the FIFO.

When data are present in the Receive FIFO (RDRF flag set to '1'), the exact number of data can be checked with SPI\_FLR.RXFL. All the data can be read successively in SPI\_RDR without checking the RDRF flag between each access.

#### <span id="page-1805-0"></span>**Figure 48-18. Receiving Data with FIFO**



#### **48.7.7.4 Clearing/Flushing FIFOs**

Each FIFO can be cleared/flushed using SPI\_CR.TXFCLR/RXFCLR.

#### **48.7.7.5 TXEMPTY, TDRE and RDRF Behavior**

SPI\_SR.TXEMPTY, SPI\_SR.TDRE and SPI\_SR.RDRF flags display a specific behavior when FIFOs are enabled.

The TXEMPTY flag is cleared as long as there are characters in the Transmit FIFO or in the internal shift register. TXEMPTY is set when there are no characters in the Transmit FIFO and in the internal shift register.

TDRE indicates if a data can be written in the Transmit FIFO. Thus the TDRE flag is set as long as the Transmit FIFO can accept new data. Refer to figure [TDRE in Single Data Mode and TXRDYM=0.](#page-1806-0)

RDRF indicates if an unread data is present in the Receive FIFO. Thus the RDRF flag is set as soon as one unread data is in the Receive FIFO. Refer to figure [RDRF in Single Data Mode and RXRDYM=0.](#page-1806-0)

TDRE and RDRF behavior can be modified using the TXRDYM and RXRDYM fields in the SPI FIFO Mode Register (SPI\_FMR) to reduce the number of accesses to SPI\_TDR/RDR. However, for some configurations, the following constraints apply:

- When the Variable Peripheral Select mode is used (SPI\_MR.PS=1), SPI\_FMR.TXRDYM/RXRDYM must be cleared.
- In Host mode (SPI\_MR.MSTR=1), SPI\_FMR.RXRDYM must be cleared.

As an example, in Host mode, the Transmit FIFO can be loaded with multiple data in the same access by configuring TXRDYM>0.

See section [SPI FIFO Mode Register](#page-1833-0) for the FIFO configuration.

# **SAMA5D2 Series Serial Peripheral Interface (SPI)**

<span id="page-1806-0"></span>

# **48.7.7.6 Single Data Mode**

Read SPI\_SR

RXFFF

RXFEF

RDRF

In Single Data mode, only one data is written every time SPI\_TDR is accessed, and only one data is read every time SPI\_RDR is accessed.

RXFL  $\parallel$  0 XX,  $\parallel$  1  $\parallel$  XX FIFO full

0 1 FIFO size -1 0

<span id="page-1807-0"></span>When SPI\_FMR.TXRDYM = 0, the Transmit FIFO operates in Single Data mode.

When SPI\_FMR.RXRDYM = 0, the Receive FIFO operates in Single Data mode.

If Host mode is used (SPI\_MR.MSTR=1), the Receive FIFO must operate in Single Data mode.

If Variable Peripheral Select mode is used (SPI\_MR.PS=1), the Transmit FIFO must operate in Single Data mode.

See sections [SPI Transmit Data Register](#page-1819-0) and [SPI Receive Data Register.](#page-1817-0)

#### **48.7.7.6.1 DMAC**

When FIFOs operate in Single Data mode, the DMAC transfer type must be configured either in bytes, halfwords or words depending on SPI\_MR.PS bit value and SPI\_CSRx.BITS field value.

The same conditions for transfer type apply when FIFOs are disabled.

#### **48.7.7.7 Multiple Data Mode**

Multiple Data mode minimizes the number of accesses by concatenating the data to send/read in one access.

When SPI\_FMR.TXRDYM > 0, the Transmit FIFO operates in Multiple Data mode.

When SPI\_FMR.RXRDYM > 0, the Receive FIFO operates in Multiple Data mode.

Multiple data can be read from the Receive FIFO only in Client mode (SPI\_MR.MSTR=0).

The Transmit FIFO can be loaded with multiple data in the same access by configuring TXRDYM>0 and when SPI\_MR.PS=0.

In Multiple Data mode, up to two data can be written in one SPI TDR write access. It is also possible to read up to four data in one SPI\_RDR access if SPI\_CSRx.BITS is configured to '0' (8-bit data size) and up to two data if SPI CSRx.BITS is configured to a value other than '0' (more than 8-bit data size).

The number of data to write/read is defined by the size of the register access. If the access is a byte-size register access, only one data is written/read. If the access is a halfword size register access, then up to two data are read and only one data is written. Lastly, if the access is a word-size register access, then up to four data are read and up to two data are written.

Written/read data are always right-aligned, as described in sections [SPI Receive Data Register \(FIFO Multiple Data,](#page-1816-0) [8-bit\),](#page-1816-0) [SPI Receive Data Register \(FIFO Mutliple Data, 16-bit\)](#page-1818-0) and [SPI Transmit Data Register \(FIFO Multiple Data, 8](#page-1819-0) [to 16-bit\).](#page-1819-0)

As an example, if the Transmit FIFO is empty and there are six data to send, either of the following write accesses may be performed:

- six SPI\_TDR-byte write accesses
- three SPI\_TDR-halfword write accesses

With a Receive FIFO containing six data, any of the following read accesses may be performed:

- six SPI\_RDR-byte read accesses
- three SPI\_RDR-halfword read accesses
- one SPI\_RDR-word read access and one SPI\_RDR-halfword read access

#### **48.7.7.7.1 TDRE and RDRF Configuration**

In Multiple Data mode, it is possible to write one or more data in the same SPI\_TDR/SPI\_RDR access. The TDRE flag indicates if one or more data can be written in the FIFO depending on the configuration of SPI\_FMR.TXRDYM/ RXRDYM.

As an example, if two data are written each time in SPI\_TDR, it is useful to configure the TXRDYM field to the value '1' so that the TDRE flag is at '1' only when at least two data can be written in the Transmit FIFO.

Similarly, if four data are read each time in SPI\_RDR, it is useful to configure the RXRDYM field to the value '2' so that the RDRF flag is at '1' only when at least four unread data are in the Receive FIFO.

#### **48.7.7.7.2 DMAC**

It is mandatory to configure DMAC channel size (byte, halfword or word) according to FLEX\_SPI\_FMR.TXRDYM/ RXRDYM configuration. See section Multiple Data Mode for constraints.

#### <span id="page-1808-0"></span>**48.7.7.8 FIFO Pointer Error**

A FIFO overflow is reported in SPI\_SR.

If the Transmit FIFO is full and a write access is performed on SPI\_TDR, it generates a Transmit FIFO pointer error and sets SPI\_SR.TXFPTEF.

In Multiple Data mode, if the number of data written in SPI\_TDR (according to the register access size) is greater than the free space in the Transmit FIFO, a Transmit FIFO pointer error is generated and SPI\_SR.TXFPTEF is set.

A FIFO underflow is reported in SPI\_SR.

In Multiple Data mode, if the number of data read in SPI\_RDR (according to the register access size) is greater than the number of unread data in the Receive FIFO, a Receive FIFO pointer error is generated and SPI\_SR.RXFPTEF is set.

No pointer error occurs if the FIFO state/level is checked before writing/reading in SPI\_TDR/SPI\_RDR. The FIFO state/level can be checked either with TXRDY, RXRDY, TXFL or RXFL. When a pointer error occurs, other FIFO flags may not behave as expected; their states should be ignored.

If a pointer error occurs, a software reset must be performed using SPI\_CR.SWRST (configuration will be lost).

#### **48.7.7.9 FIFO Thresholds**

Each Transmit and Receive FIFO includes a threshold feature used to set a flag and an interrupt when a FIFO threshold is crossed. Thresholds are defined as a number of data in the FIFO, and the FIFO state (TXFL or RXFL) represents the number of data currently in the FIFO.

The Transmit FIFO threshold can be set using SPI\_FMR.TXFTHRES. Each time the Transmit FIFO goes from the 'above threshold' to the 'equal or below threshold' state, SPI\_SR.TXFTHF is set. The application is warned that the Transmit FIFO has reached the defined threshold and that it can be reloaded.

The Receive FIFO threshold can be set using SPI\_FMR.RXFTHRES. Each time the Receive FIFO goes from the 'below threshold' to the 'equal or above threshold' state, SPI\_SR.RXFTHF is set. The application is warned that the Receive FIFO has reached the defined threshold and that it can be read to prevent an underflow.

The TXFTHF and RXFTHF flags can be configured to generate an interrupt using SPI\_IER and SPI\_IDR.

#### **48.7.7.10 FIFO Flags**

FIFOs come with a set of flags which can be configured to generate interrupts through SPI\_IER and SPI\_IDR.

FIFO flags state can be read in SPI\_SR. They are cleared when SPI\_SR is read.

#### **48.7.8 Local Loopback Test Mode**

Local Loopback mode connects the output of the transmitter directly to the input of the receiver, as shown in the figure below. The MISO pin has no effect on the receiver and the MOSI pin is driven as in normal mode.

The MOSI, SPCK and NPCSx are normally transmitted unless the PIO is configured to drive logical values to prevent the SPI external target device from starting.

Local Loopback mode allows a quick and easy verification of the transmitter and receiver logic.

Local Loopback mode is enabled when SPI\_MR.LLB=1 and SPI\_MR.MSTR= 1.

#### **Figure 48-21. Local Loopback Mode Configuration**



#### **48.7.9 Register Write Protection**

To prevent any single software error from corrupting SPI behavior, certain registers in the address space can be write-protected in the [SPI Write Protection Mode Register](#page-1836-0) (SPI\_WPMR).

If a write access to a write-protected register is detected, the Write Protection Violation Status (WPVS) flag in the [SPI](#page-1837-0) [Write Protection Status Register](#page-1837-0) (SPI\_WPSR) is set and the WPVSRC field indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading SPI\_WPSR.

The following registers are write-protected when WPEN is set in SPI\_WPMR:

- [SPI Mode Register](#page-1814-0)
- [SPI Chip Select Register](#page-1830-0)

# **SAMA5D2 Series Serial Peripheral Interface (SPI)**

# **48.8 Register Summary**



# **SAMA5D2 Series**

# **Serial Peripheral Interface (SPI)**



# <span id="page-1812-0"></span>**48.8.1 SPI Control Register**



# **Bit 31 – FIFODIS** FIFO Disable



#### **Bit 30 – FIFOEN** FIFO Enable



#### **Bit 24 – LASTXFER** Last Transfer

Refer to section [Peripheral Selection](#page-1796-0) for more details.



#### **Bit 17 – RXFCLR** Receive FIFO Clear



# **Bit 16 – TXFCLR** Transmit FIFO Clear



#### **Bit 12 – REQCLR** Request to Clear the Comparison Trigger

Asynchronous partial wake-up enabled:

0: No effect.

1: Clears the potential clock request currently issued by SPI, thus the potential system wakeup is cancelled. Asynchronous partial wake-up disabled:

0: No effect.

1: Restarts the comparison trigger to enable SPI\_RDR loading.

#### **Bit 7 – SWRST** SPI Software Reset

The SPI is in Client mode after software reset.



#### **Bit 1 – SPIDIS** SPI Disable

All pins are set in Input mode after completion of the transmission in progress, if any.

If a transfer is in progress when SPIDIS is set, the SPI completes the transmission of the shifter register and does not start any new transfer, even if SPI\_THR is loaded.  $\overline{\phantom{i}}$  if it is both SPIEN and SPIEN and the SPI is disabled.



#### **Bit 0 – SPIEN** SPI Enable



#### <span id="page-1814-0"></span>**48.8.2 SPI Mode Register**



This register can only be written if the WPEN bit is cleared in th[eSPI Write Protection Mode Register](#page-1836-0) .



#### **Bits 31:24 – DLYBCS[7:0]** Delay Between Chip Selects

This field defines the delay between the inactivation and the activation of NPCS. The DLYBCS time guarantees nonoverlapping chip selects and solves bus contentions in case of peripherals having long data float times. If DLYBCS is lower than 6, six peripheral clock periods are inserted by default. Otherwise, the following equations determine the delay:

If BRSRCCLK = 0:

Delay Between Chip Selects =  $\frac{\text{DLYBCS}}{\text{fperipheral clock}}$ 

If BRSRCCLK = 1:

Delay Between Chip Selects =  $\frac{DLYBCS}{fGCLK}$ 

**Bits 19:16 – PCS[3:0]** Peripheral Chip Select This field is only used if fixed peripheral select is active (PS = 0). If SPI\_MR.PCSDEC =  $0$ : PCS = xxx0 NPCS[3:0] = 1110 PCS = xx01 NPCS[3:0] = 1101 PCS = x011 NPCS[3:0] = 1011 PCS = 0111 NPCS[3:0] = 0111 PCS = 1111 forbidden (no peripheral is selected)  $(x = don't care)$ If SPI\_MR.PCSDEC = 1: NPCS[3:0] output signals = PCS.

**Bit 12 – CMPMODE** Comparison Mode





#### **Bit 8 – LSBHALF** LSB Timing Selection



#### **Bit 7 – LLB** Local Loopback Enable

LLB controls the local loopback on the data shift register for testing in Host mode only (MISO is internally connected on MOSI).



#### **Bit 5 – WDRBT** Wait Data Read Before Transfer



#### **Bit 4 – MODFDIS** Mode Fault Detection



#### **Bit 3 – BRSRCCLK** Bit Rate Source Clock

If bit BRSRCCLK = 1, the SCBR field in SPI\_CSRx must be programmed with a value greater than 1.

0 (PERIPH CLK): The peripheral clock is the source clock for the bit rate generation.

1 (GCLK): PMC GCLK is the source clock for the bit rate generation, thus the bit rate can be independent of the core/peripheral clock.

#### **Bit 2 – PCSDEC** Chip Select Decode

When PCSDEC = 1, up to 15 chip select signals can be generated with the four NPCS lines using an external 4-bit to 16-bit decoder. The chip select registers define the characteristics of the 15 chip selects, with the following rules:

SPI\_CSR0 defines peripheral chip select signals 0 to 3.

SPI\_CSR1 defines peripheral chip select signals 4 to 7.

SPI\_CSR2 defines peripheral chip select signals 8 to 11.

SPI\_CSR3 defines peripheral chip select signals 12 to 14.



#### **Bit 1 – PS** Peripheral Select



#### **Bit 0 – MSTR** Host/Client Mode





#### <span id="page-1816-0"></span>**48.8.3 SPI Receive Data Register**

# **Bits 19:16 – PCS[3:0]** Peripheral Chip Select

In Host mode only, these bits indicate the value on the NPCS pins at the end of a transfer. Otherwise, these bits are read as zero.

When using Variable Peripheral Select mode (PS = 1 in SPI\_MR), it is mandatory to set SPI\_MR.WDRBT bit if the PCS field must be processed in SPI\_RDR.

#### **Bits 15:0 – RD[15:0]** Receive Data

Data received by the SPI Interface is stored in this register in a right-justified format. Unused bits are read as zero.

# <span id="page-1817-0"></span>**48.8.4 SPI Receive Data Register (FIFO Multiple Data, 8-bit)**

**Name:** SPI\_RDR (FIFO\_MULTI\_DATA\_8)<br>Offset: 0x08 **Offset: Reset:**  0x0 **Property:**  Read-only

If FIFO is enabled (FIFOEN bit in SPI\_CR), refer to section [Multiple Data Mode](#page-1807-0).



**Bits 0:7, 8:15, 16:23, 24:31 – RDx** Receive Data

First unread data in the Receive FIFO. Data received by the SPI interface is stored in this register in a right-justified format. Unused bits are read as zero.

# <span id="page-1818-0"></span>**48.8.5 SPI Receive Data Register (FIFO Multiple Data, 16-bit)**

**Name:** SPI\_RDR (FIFO\_MULTI\_DATA\_16)<br>Offset: 0x08 **Offset:**  $0 \times 08$ <br> **Reset:**  $0 \times 0$  $Reset:$ **Property:**  Read-only

If FIFO is enabled (FIFOEN bit in SPI\_CR), refer to section [Multiple Data Mode](#page-1807-0).



**Bits 0:15, 16:31 – RDx** Receive Data

First unread data in the Receive FIFO. Data received by the SPI interface is stored in this register in a right-justified format. Unused bits are read as zero.

#### <span id="page-1819-0"></span>**48.8.6 SPI Transmit Data Register**





# **Bit 24 – LASTXFER** Last Transfer

This field is only used if variable peripheral select is active (SPI\_MR.PS = 1).



#### **Bits 19:16 – PCS[3:0]** Peripheral Chip Select

This field is only used if variable peripheral select is active (SPI\_MR.PS = 1). If SPI\_MR.PCSDEC =  $0$ : PCS = xxx0 NPCS[3:0] = 1110 PCS = xx01 NPCS[3:0] = 1101 PCS = x011 NPCS[3:0] = 1011 PCS = 0111 NPCS[3:0] = 0111 PCS = 1111 forbidden (no peripheral is selected)  $(x = don't care)$ If SPI\_MR.PCSDEC = 1: NPCS[3:0] output signals = PCS.

#### **Bits 15:0 – TD[15:0]** Transmit Data

Data to be transmitted by the SPI interface is stored in this register. Information to be transmitted must be written to this register in a right-justified format.

# <span id="page-1820-0"></span>**48.8.7 SPI Transmit Data Register (FIFO Multiple Data, 8- to 16-bit)**

**Name:** SPI\_TDR (FIFO\_MULTI\_DATA)<br>Offset: 0x0C **Offset: Reset:**  – **Property:**  Write-only

If FIFO is enabled (FIFOEN bit in SPI\_CR), refer to section [Multiple Data Mode](#page-1807-0).



**Bits 0:15, 16:31 – TDx** Transmit Data

Next data to write in the Transmit FIFO. Information to be transmitted must be written to this register in a right-justified format.

# <span id="page-1821-0"></span>**48.8.8 SPI Status Register**



# **Bit 31 – RXFPTEF** Receive FIFO Pointer Error Flag



#### **Bit 30 – TXFPTEF** Transmit FIFO Pointer Error Flag



#### **Bit 29 – RXFTHF** Receive FIFO Threshold Flag



# **Bit 28 – RXFFF** Receive FIFO Full Flag



## **Bit 27 – RXFEF** Receive FIFO Empty Flag



**Serial Peripheral Interface (SPI)**

#### **Bit 26 – TXFTHF** Transmit FIFO Threshold Flag (cleared on read)



#### **Bit 25 – TXFFF** Transmit FIFO Full Flag (cleared on read)



#### **Bit 24 – TXFEF** Transmit FIFO Empty Flag (cleared on read)



#### **Bit 16 – SPIENS** SPI Enable Status



#### **Bit 11 – CMP** Comparison Status (cleared on read)



#### **Bit 10 – UNDES** Underrun Error Status (Client mode only) (cleared on read)



#### **Bit 9 – TXEMPTY** Transmission Registers Empty (cleared by writing SPI\_TDR)



#### **Bit 8 – NSSR** NSS Rising (cleared on read)



#### **Bit 3 – OVRES** Overrun Error Status (cleared on read)

An overrun occurs when SPI\_RDR is loaded at least twice from the internal shift register since the last read of SPI\_RDR.



#### **Bit 2 – MODF** Mode Fault Error (cleared on read)



#### **Bit 1 – TDRE** Transmit Data Register Empty (cleared by writing SPI\_TDR)

When FIFOs are disabled:

0: Data has been written to SPI\_TDR and not yet transferred to the internal shift register.

1: The last data written in SPI\_TDR has been transferred to the internal shift register.

TDRE is cleared when the SPI is disabled or at reset. Enabling the SPI sets the TDRE flag. When FIFOs are enabled:

0: Transmit FIFO is full and cannot accept more data.

1: Transmit FIFO is not full; one or more data can be written according to TXRDYM field configuration.

TDRE behavior with FIFOs enabled is illustrated in section [TXEMPTY, TDRE and RDRF Behavior](#page-1805-0).

**Bit 0 – RDRF** Receive Data Register Full (cleared by reading SPI\_RDR)

When FIFOs are disabled:

0: No data has been received since the last read of SPI\_RDR.

1: Data has been received and the received data has been transferred from the internal shift register to SPI\_RDR since the last read of SPI\_RDR.

When FIFOs are enabled:

0: Receive FIFO is empty; no data to read.

1: At least one unread data is in the Receive FIFO.

RDRF behavior with FIFOs enabled is illustrated in section [TXEMPTY, TDRE and RDRF Behavior.](#page-1805-0)

#### <span id="page-1824-0"></span>**48.8.9 SPI Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



#### **Bit 31 – RXFPTEF** RXFPTEF Interrupt Enable

#### **Bit 30 – TXFPTEF** TXFPTEF Interrupt Enable

- **Bit 29 RXFTHF** RXFTHF Interrupt Enable
- **Bit 28 RXFFF** RXFFF Interrupt Enable
- **Bit 27 RXFEF** RXFEF Interrupt Enable
- **Bit 26 TXFTHF** TXFTHF Interrupt Enable
- **Bit 25 TXFFF** TXFFF Interrupt Enable
- **Bit 24 TXFEF** TXFEF Interrupt Enable
- **Bit 11 CMP** Comparison Interrupt Enable
- **Bit 10 UNDES** Underrun Error Interrupt Enable
- **Bit 9 TXEMPTY** Transmission Registers Empty Enable
- **Bit 8 NSSR** NSS Rising Interrupt Enable
- **Bit 3 OVRES** Overrun Error Interrupt Enable
- **Bit 2 MODF** Mode Fault Error Interrupt Enable
- **Bit 1 TDRE** SPI Transmit Data Register Empty Interrupt Enable
- **Bit 0 RDRF** Receive Data Register Full Interrupt Enable

#### <span id="page-1826-0"></span>**48.8.10 SPI Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.



#### **Bit 31 – RXFPTEF** RXFPTEF Interrupt Disable

#### **Bit 30 – TXFPTEF** TXFPTEF Interrupt Disable

- **Bit 29 RXFTHF** RXFTHF Interrupt Disable
- **Bit 28 RXFFF** RXFFF Interrupt Disable
- **Bit 27 RXFEF** RXFEF Interrupt Disable
- **Bit 26 TXFTHF** TXFTHF Interrupt Disable
- **Bit 25 TXFFF** TXFFF Interrupt Disable
- **Bit 24 TXFEF** TXFEF Interrupt Disable
- **Bit 11 CMP** Comparison Interrupt Disable
- **Bit 10 UNDES** Underrun Error Interrupt Disable
- **Bit 9 TXEMPTY** Transmission Registers Empty Disable
- **Bit 8 NSSR** NSS Rising Interrupt Disable
- **Bit 3 OVRES** Overrun Error Interrupt Disable
- **Bit 2 MODF** Mode Fault Error Interrupt Disable
- **Bit 1 TDRE** SPI Transmit Data Register Empty Interrupt Disable
- **Bit 0 RDRF** Receive Data Register Full Interrupt Disable

#### <span id="page-1828-0"></span>**48.8.11 SPI Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.



#### **Bit 31 – RXFPTEF** RXFPTEF Interrupt Mask

**Bit 30 – TXFPTEF** TXFPTEF Interrupt Mask

- **Bit 29 RXFTHF** RXFTHF Interrupt Mask
- **Bit 28 RXFFF** RXFFF Interrupt Mask
- **Bit 27 RXFEF** RXFEF Interrupt Mask
- **Bit 26 TXFTHF** TXFTHF Interrupt Mask
- **Bit 25 TXFFF** TXFFF Interrupt Mask
- **Bit 24 TXFEF** TXFEF Interrupt Mask
- **Bit 11 CMP** Comparison Interrupt Mask
- **Bit 10 UNDES** Underrun Error Interrupt Mask
- **Bit 9 TXEMPTY** Transmission Registers Empty Mask
- **Bit 8 NSSR** NSS Rising Interrupt Mask
- **Bit 3 OVRES** Overrun Error Interrupt Mask
- **Bit 2 MODF** Mode Fault Error Interrupt Mask
- **Bit 1 TDRE** SPI Transmit Data Register Empty Interrupt Mask
- **Bit 0 RDRF** Receive Data Register Full Interrupt Mask

#### <span id="page-1830-0"></span>**48.8.12 SPI Chip Select Register**



This register can only be written if the WPEN bit is cleared in the [SPI Write Protection Mode Register.](#page-1836-0)

SPI\_CSRx must be written even if the user wants to use the default reset values. The BITS field is not updated with the translated value unless the register is written.



#### **Bits 31:24 – DLYBCT[7:0]** Delay Between Consecutive Transfers

This field defines the delay between two consecutive transfers with the same peripheral without removing the chip select. The delay is always inserted after each transfer and before removing the chip select if needed. When DLYBCT = 0, no delay between consecutive transfers is inserted and the clock keeps its duty cycle over the character transfers.

Otherwise, the following equations determine the delay:

If SPI\_MR.BRSRCCLK = 0: DLYBCT = Delay Between Consecutive Transfers  $\times$  f<sub>peripheral clock</sub> / 32 If SPI\_MR.BRSRCCLK = 1: DLYBCT = Delay Between Consecutive Transfers  $\times$  f<sub>GCLK</sub> / 32

#### **Bits 23:16 – DLYBS[7:0]** Delay Before SPCK

This field defines the delay from NPCS falling edge (activation) to the first valid SPCK transition. When DLYBS = 0, the delay is half the SPCK clock period. Otherwise, the following equations determine the delay: If SPI\_MR.BRSRCCLK = 0: DLYBS = Delay Before SPCK × f<sub>peripheral clock</sub>

If SPI\_MR.BRSRCCLK = 1: DLYBS = Delay Before SPCK  $\times$  f<sub>GCLK</sub>

#### **Bits 15:8 – SCBR[7:0]** Serial Clock Bit Rate

In Host mode, the SPI Interface uses a modulus counter to derive the SPCK bit rate from the clock defined by SPI\_MR.BRSRCCLK bit. The bit rate is selected by writing a value from1 to 255 in the SCBR field. The following equations determine the SPCK bit rate:

If SPI\_MR.BRSRCCLK = 0: SCBR = f<sub>peripheral clock</sub> / SPCK Bit Rate

If SPI\_MR.BRSRCCLK = 1: SCBR =  $f_{GCLK}$  / SPCK Bit Rate

Programming the SCBR field to 0 is forbidden. Triggering a transfer while SCBR is at 0 can lead to unpredictable results.

If SPI\_MR.BRSRCCLK = 1, SCBR must be programmed with a value greater than 1.

At reset, SCBR is 0 and the user has to program it at a valid value before performing the first transfer.

**Note:**  If one of the SCBR fields in SPI\_CSRx is set to 1, the other SCBR fields in SPI\_CSRx must be set to 1 as well, if they are used to process transfers. If they are not used to transfer data, they can be set at any value.



#### **Bits 7:4 – BITS[3:0]** Bits Per Transfer

#### **Bit 3 – CSAAT** Chip Select Active After Transfer



#### **Bit 2 – CSNAAT** Chip Select Not Active After Transfer (ignored if CSAAT = 1)



#### **Bit 1 – NCPHA** Clock Phase

NCPHA determines which edge of SPCK causes data to change and which edge causes data to be captured. NCPHA is used with CPOL to produce the required clock/data relationship between host and client devices.



#### **Bit 0 - CPOL Clock Polarity**

CPOL is used to determine the inactive state value of the serial clock (SPCK). It is used with NCPHA to produce the required clock/data relationship between host and client devices.

# **SAMA5D2 Series**

**Serial Peripheral Interface (SPI)**



#### <span id="page-1833-0"></span>**48.8.13 SPI FIFO Mode Register**

ı





### **Bits 29:24 – RXFTHRES[5:0]** Receive FIFO Threshold



# **Bits 21:16 – TXFTHRES[5:0]** Transmit FIFO Threshold



#### **Bits 5:4 – RXRDYM[1:0]** Receive Data Register Full Mode

If FIFOs are enabled, the SPI\_SR.RDRF flag behaves as follows:



# **Bits 1:0 – TXRDYM[1:0]** Transmit Data Register Empty Mode



# <span id="page-1834-0"></span>**48.8.14 SPI FIFO Level Register**



# **Bits 21:16 – RXFL[5:0]** Receive FIFO Level



# **Bits 5:0 – TXFL[5:0]** Transmit FIFO Level



# <span id="page-1835-0"></span>**48.8.15 SPI Comparison Register**



This register can only be written if the WPEN bit is cleared in the [SPI Write Protection Mode Register.](#page-1836-0)



#### **Bits 31:16 – VAL2[15:0]** Second Comparison Value for Received Character



# **Bits 15:0 – VAL1[15:0]** First Comparison Value for Received Character


# **48.8.16 SPI Write Protection Mode Register**



See section [Register Write Protection](#page-1809-0) for the list of registers that can be write-protected.



# **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable





# **48.8.17 SPI Write Protection Status Register**

**Bits 15:8 – WPVSRC[7:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





# **49. Quad Serial Peripheral Interface (QSPI)**

# **49.1 Description**

The Quad Serial Peripheral Interface (QSPI) is a synchronous serial data link that provides communication with external devices in Host mode.

The QSPI can be used in SPI mode to interface to serial peripherals such as ADCs, DACs, LCD controllers, CAN controllers and sensors, or in Serial Memory mode to interface to serial Flash memories.

The QSPI allows the system to execute code directly from a serial Flash memory (XIP) without code shadowing to RAM. The serial Flash memory mapping is seen in the system as other memories such as ROM, SRAM, DRAM, embedded Flash memory, etc.

With the support of the Quad SPI protocol, the QSPI allows the system to use high-performance serial Flash memories which are small and inexpensive, in place of larger and more expensive parallel Flash memories.

**Note:**  Stacked devices with a rollover in the memory address space at each die boundary are not supported.

# **49.2 Embedded Characteristics**

- Host SPI Interface
	- Programmable clock phase and clock polarity
	- Programmable transfer delays between consecutive transfers, between clock and data, between deactivation and activation of chip select
- SPI Mode
	- Interface to serial peripherals such as ADCs, DACs, LCD controllers, CAN controllers and sensors
	- 8-bit/16-bit/32-bit programmable data length
- Serial Memory Mode
	- Interface to serial Flash memories operating in Single-bit SPI, Dual SPI and Quad SPI
	- Interface to serial Flash Memories operating in Single Data Rate Mode
	- Supports "Execute In Place" (XIP)— code execution by the system directly from a serial Flash memory
	- Flexible instruction register for compatibility with all serial Flash memories
	- 32-bit address mode (default is 24-bit address) to support serial Flash memories larger than 128 Mbits
	- Continuous read mode
	- Scrambling/unscrambling "On-The-Fly"
- Connection to DMA Channel Capabilities Optimizes Data Transfers
	- One channel for the receiver, one channel for the transmitter
- Register Write Protection

# **49.3 Block Diagram**

**Figure 49-1. Block Diagram**



# **49.4 Signal Description**

# **Table 49-1. Signal Description**



## **Notes:**

- 1. MOSI and MISO are used for single-bit SPI operation.
- 2. QIO0–QIO1 are used for Dual SPI operation.
- 3. QIO0–QIO3 are used for Quad SPI operation.

# **49.5 Product Dependencies**

# **49.5.1 I/O Lines**

The pins used for interfacing the compliant external devices may be multiplexed with PIO lines. The programmer must first program the PIO controllers to assign the QSPI pins to their peripheral functions.

### <span id="page-1840-0"></span>**49.5.2 Power Management**

The QSPI may be clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the QSPI clock.

#### **49.5.3 Interrupt Sources**

The QSPI has an interrupt line connected to the Interrupt Controller. Handling the QSPI interrupt requires programming the interrupt controller before configuring the QSPI.

#### **49.5.4 Direct Memory Access Controller (DMA)**

The QSPI can be used in conjunction with the Direct Memory Access Controller (DMA) in order to reduce processor overhead. For a full description of the DMA, refer to the section "DMA Controller (XDMAC)".

# **49.6 Functional Description**

# **49.6.1 Serial Clock Baud Rate**

The QSPI baud rate clock is generated by dividing the peripheral clock by a value between 1 and 256.

#### **49.6.2 Serial Clock Phase and Polarity**

All combinations of polarity and phase are available when QSPI operates in SPI mode (QSPI\_MR.SMM=0).

In QSPI Serial Memory mode (QSPI\_MR.SMM=1), only Mode 0 is supported.

The clock polarity is programmed with the CPOL bit in the QSPI Serial Clock register (QSPI\_SCR). QSPI\_SCR.CPHA programs the clock phase. These two parameters determine the edges of the clock signal on which data is driven and sampled. Each of the two parameters has two possible states, resulting in four possible combinations that are incompatible with one another. Thus, the interfaced client must use the same parameter values to communicate.

The table below shows the four modes and corresponding parameter settings.

#### **Table 49-2. QSPI Bus Clock Modes**



The following figures show examples of data transfers.

# **SAMA5D2 Series Quad Serial Peripheral Interface (QSPI)**



\* Not defined, but normally MSB of previous character received.





\* Not defined but normally LSB of previous character transmitted.

# **49.6.3 Transfer Delays**

The figure below shows several consecutive transfers while the chip select is active. Three delays can be programmed to modify the transfer waveforms:

- The delay between the deactivation and the activation of QCS, programmed by writing QSPI\_MR.DLYCS. Allows to adjust the minimum time of QCS at high level.
- The delay before QSCK, programmed by writing QSPI\_SR.DLYBS. Allows the start of QSCK to be delayed after the chip select has been asserted.
- The delay between consecutive transfers, programmed by writing QSPI\_MR.DLYBCT. Allows insertion of a delay between two consecutive transfers. In Serial Memory mode, this delay is not programmable and DLYBCT is ignored. In this mode, DLYBCT must be written to '0'.

These delays allow the QSPI to be adapted to the interfaced peripherals and their speed and bus release time.

#### **Figure 49-4. Programmable Delays**



## **49.6.4 QSPI SPI Mode**

In SPI mode, the QSPI acts as a standard SPI Host.

To activate this mode, QSPI\_MR.SMM must be written to '0' in QSPI\_MR.

#### **49.6.4.1 SPI Mode Operations**

The QSPI in standard SPI mode operates on the clock generated by the internal programmable baud rate generator. It fully controls the data transfers to and from the client connected to the SPI bus. The QSPI drives the chip select line to the client (QCS) and the serial clock signal (QSCK).

The QSPI features two holding registers, the Transmit Data register (QSPI\_TDR) and the Receive Data register (QSPI\_RDR), and a single internal shift register. The holding registers maintain the data flow at a constant rate.

After enabling the QSPI, a data transfer begins when the processor writes to the QSPI\_TDR. The written data is immediately transferred to the internal shift register and transfer on the SPI bus starts. While the data in the internal shift register is shifted on the MOSI line, the MISO line is sampled and shifted to the internal shift register. Receiving data cannot occur without transmitting data. If receiving mode is not needed, for example when communicating with a client receiver only (such as an LCD), the receive status flags in the Status register (QSPI\_SR) can be discarded.

If new data is written in QSPI TDR during the transfer, it is retained there until the current transfer is completed. Then, the received data is transferred from the internal shift register to the QSPI\_RDR, the data in QSPI\_TDR is loaded in the internal shift register and a new transfer starts.

The transfer of a data written in QSPI\_TDR in the internal shift register is indicated by the Transmit Data Register Empty (TDRE) bit in the QSPI\_SR. When new data is written in QSPI\_TDR, this bit is cleared. QSPI\_SR.TDRE is used to trigger the Transmit DMA channel.

The end of transfer is indicated by the TXEMPTY flag in the QSPI\_SR. If a transfer delay (DLYBCT) is greater than 0 for the last transfer, QSPI\_SR.TXEMPTY is set after the completion of this delay. The peripheral clock can be switched off at this time.

The transfer of received data from the internal shift register in QSPI\_RDR is indicated by the Receive Data Register Full (RDRF) bit in the QSPI\_SR. When the received data is read, QSPI\_SR.RDRF bit is cleared.

If the QSPI\_RDR has not been read before new data is received, the Overrun Error Status (OVRES) bit in QSPI\_SR is set. As long as this flag is set, data is loaded in QSPI\_RDR. The user must read the QSPI\_SR to clear the OVRES bit.

The following figures show, respectively, a block diagram of the SPI when operating in Host mode, and a flow chart describing how transfers are handled.

# **49.6.4.2 SPI Mode Block Diagram**

**Figure 49-5. SPI Mode Block Diagram**



# **49.6.4.3 SPI Mode Flow Diagram**

**Figure 49-6. SPI Mode Flow Diagram**



The figure below shows Transmit Data Register Empty (TDRE), Receive Data Register Full (RDRF) and Transmission Register Empty (TXEMPTY) status flags behavior within the QSPI\_SR during an 8-bit data transfer in Fixed mode, without DMA.

# **SAMA5D2 Series Quad Serial Peripheral Interface (QSPI)**



# **Figure 49-7. Status Register Flags Behavior**

## **49.6.4.4 Peripheral Deselection without DMA**

During a transfer of more than one data on a Chip Select without the DMA, the QSPI\_TDR is loaded by the processor and the flag TDRE rises as soon as the content of the QSPI\_TDR is transferred into the internal shift register. When this flag is detected high, the QSPI\_TDR can be reloaded. If this reload by the processor occurs before the end of the current transfer, the Chip Select is not deasserted between the two transfers. Depending on the application software handling the QSPI\_SR flags (by interrupt or polling method) or servicing other interrupts or other tasks, the processor may not reload the QSPI\_TDR in time to keep the chip select active (low). A null Delay Between Consecutive Transfer (DLYBCT) value in the QSPI\_MR gives even less time for the processor to reload the QSPI\_TDR. With some SPI client peripherals, requiring the chip select line to remain active (low) during a full set of transfers may lead to communication errors.

To facilitate interfacing with such devices, QSPI\_MR.CSMODE may be configured to '1'. This allows the chip select lines to remain in their current state (low = active) until the end of transfer is indicated by the Last Transfer (LASTXFER) bit in the Control register (QSPI\_CR). Even if the QSPI\_TDR is not reloaded, the chip select remains active. To have the chip select line rise at the end of the last data transfer, QSPI\_CR.LASTXFER must be written to '1' at the same time or after writing the last data to transmit into the QSPI\_TDR.

#### **49.6.4.5 Peripheral Deselection with DMA**

When the DMA Controller is used, the Chip Select line remains low during the transfer since the TDRE flag is managed by the DMA itself. Reloading the QSPI TDR by the DMA is done as soon as the TDRE flag is set. In this case, writing QSPI\_MR.CSMODE to '1' may not be needed. However, when other DMA channels connected to other peripherals are also in use, the QSPI DMA could be delayed by another DMA with a higher priority on the bus. Having DMA buffers in slower memories like Flash memory or SDRAM compared to fast internal SRAM, may lengthen the reload time of the QSPI\_TDR by the DMA as well. This means that the QSPI\_TDR might not be reloaded in time to keep the chip select line low. In this case, the chip select line may toggle between data transfer and according to some SPI Client devices, the communication might get lost. It may be necessary to configure QSPI\_MR.CSMODE to '1'.

When QSPI\_MR.CSMODE is configured to '0', the QCS does not rise in all cases between two transfers on the same peripheral. During a transfer on a Chip Select, the flag TDRE rises as soon as the content of the QSPI\_TDR is transferred into the internal shifter. When this flag is detected, the QSPI\_TDR can be reloaded. If this reload occurs before the end of the current transfer, the Chip Select is not deasserted between the two transfers. This might lead to difficulties for interfacing with some serial peripherals requiring the chip select to be deasserted after each transfer. To facilitate interfacing with such devices, the QSPI\_MR may be configured with QSPI\_MR.CSMODE at '2'.

#### <span id="page-1846-0"></span>**49.6.5 QSPI Serial Memory Mode**

In Serial Memory mode, the QSPI acts as a serial Flash memory controller. The QSPI can be used to read data from the serial Flash memory allowing the CPU to execute code from it (XIP execute in place). The QSPI can also be used to control the serial Flash memory (Program, Erase, Lock, etc.) by sending specific commands. In this mode, the QSPI is compatible with single-bit SPI, Dual SPI and Quad SPI protocols.

To activate this mode, QSPI\_MR.SMM must be written to '1'.

In Serial Memory mode, data is transferred either by QSPI\_TDR and QSPI\_RDR or by writing or read in the QSPI memory space (0x90000000/0x98000000/0xD0000000/0xD8000000) depending on TFRTYP and SMRM configuration.

#### **49.6.5.1 Instruction Frame**

In order to control serial Flash memories, the QSPI is able to send instructions via the SPI bus (ex: READ, PROGRAM, ERASE, LOCK, etc.). Because the instruction set implemented in serial Flash memories is memory vendor-dependent, the QSPI includes a complete Instruction Frame register (QSPI\_IFR), which makes it very flexible and compatible with all serial Flash memories.

An instruction frame includes:

- An instruction code (size: 8 bits). The instruction is optional in some cases (see section [Continuous Read](#page-1849-0) [mode\)](#page-1849-0).
- An address (size: 24 bits or 32 bits). The address is optional but is required by instructions such as READ, PROGRAM, ERASE, LOCK. By default the address is 24 bits long, but it can be 32 bits long to support serial Flash memories larger than 128 Mbits (16 Mbytes).
- An option code (size: 1/2/4/8 bits). The option code is not required, but it is useful to activate the XIP mode or the Continuous Read mode (see section [Continuous Read mode\)](#page-1849-0) for READ instructions, in some serial Flash memory devices. These modes improve the data read latency.
- Dummy cycles. Dummy cycles are optional but required by some READ instructions.
- Data bytes are optional. Data bytes are present for data transfer instructions such as READ or PROGRAM.

The instruction code, the address/option and the data can be sent with Single-bit SPI, Dual SPI or Quad SPI protocols.



#### **Figure 49-8. Instruction Frame**

#### **49.6.5.2 Instruction Frame Transmission**

To send an instruction frame, the user must first configure the address to send by writing the field ADDR in the Instruction Address register (QSPI\_IAR). This step is required if the instruction frame includes an address and no data. When data is present, the address of the instruction is defined by the address of the data accesses in the QSPI memory space, not by QSPI\_IAR.

If the instruction frame includes the instruction code and/or the option code, the user must configure the instruction code and/or the option code to send by writing the fields INST and OPT in the Instruction Code register (QSPI\_ICR).

Then, the user must write QSPI\_IFR to configure the instruction frame depending on which instruction must be sent. If the instruction frame does not include data, writing in this register triggers the send of the instruction frame in the QSPI. If the instruction frame includes data, the send of the instruction frame is triggered by the first data access in the QSPI memory space.

The instruction frame is configured by the following bits and fields of QSPI IFR:

- WIDTH field—used to configure which data lanes are used to send the instruction code, the address, the option code and to transfer the data. It is possible to use two unidirectional data lanes (MISO-MOSI Single-bit SPI), two bidirectional data lanes (QIO0-QIO1 Dual SPI) or four bidirectional data lanes (QIO0–QIO3 Quad SPI).
- INSTEN bit—used to enable the send of an instruction code.
- ADDREN bit—used to enable the send of an address after the instruction code.
- OPTEN bit—used to enable the send of an option code after the address.
- DATAEN bit—used to enable the transfer of data (READ or PROGRAM instruction).
- OPTL field—used to configure the option code length. The value written in OPTL must be consistent with the value written in the field WIDTH. For example: OPTL = 0 (1-bit option code) is not consistent with WIDTH = 6 (option code sent with QuadSPI protocol, thus the minimum length of the option code is 4 bits).
- ADDRL bit—used to configure the address length.
- TFRTYP field—used to define which type of data transfer must be performed.
- NBDUM field—used to configure the number of dummy cycles when reading data from the serial Flash memory. Between the address/option and the data, with some instructions, dummy cycles are inserted by the serial Flash memory.

# See [49.7.12. QSPI\\_IFR](#page-1871-0).

If data transfer is enabled, the user can access the serial memory by reading or writing the QSPI memory space:

- To read in the serial memory, but not a memory data, for example a JEDEC-ID or the QSPI\_SR, QSPI\_IFR.TFRTYP must be written to '0'.
- To read in the serial memory, and particularly a memory data, TFRTYP must be written to '1'.
- To write in the serial memory, but not a memory data, for example writing the configuration or the QSPI\_SR, TFRTYP must be written to '2'.
- If the user wants to write in the serial memory in particular to program a memory data, TFRTYP must be written to '3' .

If QSPI\_IFR.TFRTYP has a value other than '1' and QSPI\_MR.SMRM = 0, the address sent in the instruction frame is the address of the first system bus accesses. The addresses of the next accesses are not used by the QSPI. At each system bus access, an SPI transfer is performed with the same size. For example, a halfword system bus access leads to a 16-bit SPI transfer, and a byte system bus access leads to an 8-bit SPI transfer.

If SMRM = 1 and TFRTYP= (0 or 2), accesses are made via the QSPI registers and the address sent in the instruction frame is the address defined in QSPI\_IAR.

Each time QSPI\_IFR is written (in case of read access), or each time QSPI\_TDR is written (in case of write transfer), an SPI transfer is performed with a byte size. Another byte is read each time QSPI\_RDR is read (flag RDRF shows when a data can be read in QSPI\_RDR) or written each time QSPI\_TDR is written (flag TDRE shows when a new data can be written). The SPI transfer ends by writing QSPI\_CR.LASTXFER.

If TFRTYP = 1, the address of the first instruction frame is the one of the first read access in the QSPI memory space. Each time the read accesses become nonsequential (addresses are not consecutive), a new instruction frame is sent with the last system bus access address. In this way, the system can read data at a random location in the serial memory. The size of the SPI transfers may differ from the size of the system bus read accesses.

When data transfer is not enabled, the end of the instruction frame is indicated when QSPI\_SR.INSTRE rises. (The QSPI\_SR.CSR flag indicates when chip select rises. A delay between these flags may exist in case of high clock division or a high DLYBCT value).

When data transfer is enabled, the user must indicate when the data transfer is completed in the QSPI memory space by setting QSPI\_CR.LASTXFR. The end of the instruction frame is indicated when QSPI\_SR.INSTRE rises.

The following figure illustrates instruction transmission management.

#### **Figure 49-9. Instruction Transmission Flow Diagram**



#### **49.6.5.3 Read Memory Transfer**

The user can access the data of the serial memory by sending an instruction with QSPI\_IFR.DATAEN = 1 and QSPI\_IFR.TFRTYP = 1.

In this mode, the QSPI is able to read data at random address into the serial Flash memory, allowing the CPU to execute code directly from it (XIP execute-in-place).

<span id="page-1849-0"></span>In order to fetch data, the user must first configure the instruction frame by writing the QSPI\_IFR. Then data can be read at any address in the QSPI address space mapping. The address of the system bus read accesses match the address of the data inside the serial Flash memory.

When Fetch mode is enabled, several instruction frames can be sent before writing QSPI\_CR.LASTXFR. Each time the system bus read accesses become nonsequential (addresses are not consecutive), a new instruction frame is sent with the corresponding address.

#### **49.6.5.4 Continuous Read Mode**

The QSPI is compatible with the Continuous Read mode which is implemented in some serial Flash memories.

In Continuous Read mode, the instruction overhead is reduced by excluding the instruction code from the instruction frame. When the Continuous Read mode is activated in a serial Flash memory by a specific option code, the instruction code is stored in the memory. For the next instruction frames, the instruction code is not required as the memory uses the stored one.

In the QSPI, Continuous Read mode is used when reading data from the memory (QSPI\_IFR.TFRTYP = 1). The addresses of the system bus read accesses are often nonsequential and this leads to many instruction frames that have the same instruction code. By disabling the send of the instruction code, the Continuous Read mode reduces the access time of the data.

To be functional, this mode must be enabled in both the QSPI and the serial Flash memory. The Continuous Read mode is enabled in the QSPI by writing CRM to '1' in the QSPI\_IFR (TFRTYP must equal 1). The Continuous Read mode is enabled in the serial Flash memory by sending a specific option code.

**CAUTION** If the Continuous Read mode is not supported by the serial Flash memory or disabled, CRM bit must not be written to '1', otherwise data read out of the serial Flash memory is unpredictable.

## **Figure 49-10. Continuous Read Mode**



#### **49.6.5.5 Instruction Frame Transmission Examples**

All waveforms in the following examples describe SPI transfers in SPI Clock mode 0 (QSPI\_SCR.CPOL = 0 and QSPI\_SCR.CPHA = 0; see section [Serial Clock Phase and Polarity\)](#page-1840-0).

All system bus accesses described below refer to the system bus address phase. System bus wait cycles and system bus data phases are not shown.

Example 1:

Instruction in Single-bit SPI, without address, without option, without data.

Command: CHIP ERASE (C7h).

- Write 0x0000\_00C7 in QSPI\_ICR.
- Write 0x0000 0010 in QSPI\_IFR.
- Wait for QSPI\_SR.INSTRE to rise.

# **SAMA5D2 Series Quad Serial Peripheral Interface (QSPI)**

# **Figure 49-11. Instruction Transmission Waveform 1**



Example 2:

Instruction in Quad SPI, without address, without option, without data.

Command: POWER DOWN (B9h)

- Write 0x0000 00B9 in QSPI\_ICR.
- Write 0x0000 0016 in QSPI\_IFR.
- Wait for QSPI\_SR.INSTRE to rise.

## **Figure 49-12. Instruction Transmission Waveform 2**



# Example 3:

Instruction in Single-bit SPI, with address in Single-bit SPI, without option, without data.

Command: BLOCK ERASE (20h)

- Write the address (of the block to erase) in QSPI\_AR.
- Write 0x0000 0020 in QSPI\_ICR.
- Write 0x0000\_0030 in QSPI\_IFR.
- Wait for QSPI\_SR.INSTRE to rise.

# **Figure 49-13. Instruction Transmission Waveform 3**



#### Example 4:

Instruction in Single-bit SPI, without address, without option, with data write in Single-bit SPI.

## Command: SET BURST (77h)

- Write 0x0000\_0077 in QSPI\_ICR.
- Write 0x0000 2090 in QSPI\_IFR.
- Read QSPI\_IFR (dummy read) to synchronize system bus accesses.
- Write data in the system bus memory space (0x90000000/0x98000000/0xD0000000/0xD8000000). The address of system bus write accesses is not used.
- Write a '1' to QSPI\_CR.LASTXFR.
- Wait for QSPI\_SR.INSTRE to rise.

#### **Figure 49-14. Instruction Transmission Waveform 4**



#### Example 5:

Instruction in Single-bit SPI, with address in Dual SPI, without option, with data write in Dual SPI.

#### Command: BYTE/PAGE PROGRAM (02h)

- Write 0x0000\_0002 in QSPI\_ICR.
- Write 0x0000 30B3 in QSPI\_IFR.
- Read QSPI\_IFR (dummy read) to synchronize system bus accesses.
- Write data in the QSPI system bus memory space (0x90000000/0x98000000/0xD0000000/0xD8000000). The address of the first system bus write access is sent in the instruction frame. The address of the next system bus write accesses is not used.
- Write a '1' to QSPI\_CR.LASTXFR.
- Wait for QSPI\_SR.INSTRE to rise.

#### **Figure 49-15. Instruction Transmission Waveform 5**



#### Example 6:

Instruction in Single-bit SPI, with address in Single-bit SPI, without option, with data read in Quad SPI, with eight dummy cycles.

Command: QUAD\_OUTPUT READ ARRAY (6Bh)

- Write 0x0000\_006B in QSPI\_ICR.
- Write 0x0008 10B2 in QSPI\_IFR.
- Read QSPI\_IR (dummy read) to synchronize system bus accesses.
- Read data in the QSPI system bus memory space (0x90000000/0x98000000/0xD0000000/0xD8000000). The address of the first system bus read access is sent in the instruction frame. The address of the next system bus read accesses is not used.
- Write a '1' to QSPI\_CR.LASTXFR.
- Wait for QSPI\_SR.INSTRE to rise.

# **Figure 49-16. Instruction Transmission Waveform 6**



#### Example 7:

Instruction in Single-bit SPI, with address and option in Quad SPI, with data read in Quad SPI, with four dummy cycles, with fetch and continuous read.

Command: FAST READ QUAD I/O (EBh) - 8-BIT OPTION (0x30h)

- Write 0x0030\_00EB in QSPI\_ICR.
- Write 0x0004\_33F4 in QSPI\_IFR.
- Read QSPI\_IFR (dummy read) to synchronize system bus accesses.
- Read data in the QSPI system bus memory space (0x90000000/0x98000000/0xD0000000/0xD8000000). Fetch is enabled, the address of the system bus read accesses is always used.
- Write a '1' to QSPI\_CR.LASTXFR.
- Wait for QSPI\_SR.INSTRE to rise.
	- **Figure 49-17. Instruction Transmission Waveform 7**



## Example 8:

Instruction in Quad SPI, with address in Quad SPI, without option, with data read in Quad SPI, with two dummy cycles, with fetch.

#### Command: HIGH-SPEED READ (0Bh)

- Write 0x0000\_000B in QSPI\_ICR.
- Write 0x0002\_20B6 in QSPI\_IFR.
- Read QSPI\_IFR (dummy read) to synchronize system bus accesses.
- Read data in the QSPI system bus memory space (0x90000000/0x98000000/0xD0000000/0xD8000000). Fetch is enabled, the address of the system bus read accesses is always used.
- Write a '1' to QSPI\_CR.LASTXFR.



## Example 9:

Instruction in Quad SPI, without address, without option, with data read in Quad SPI, without dummy cycles, without fetch.

Command: HIGH-SPEED READ (05h)

- Write 0x0000 0005 in QSPI\_ICR.
- Write 0x0000\_0096 in QSPI\_IFR.
- Read QSPI\_IFR (dummy read) to synchronize system bus accesses.
- Read data in the QSPI system bus memory space (0x90000000/0x98000000/0xD0000000/0xD8000000). Fetch is disabled.
- Write a '1' to QSPI\_CR.LASTXFR.
- Wait for QSPI\_SR.INSTRE to rise.

## **Figure 49-19. Instruction Transmission Waveform 9**



#### Example 10:

Instruction in Quad SPI, without address, without option, with data read in Quad SPI, without dummy cycles, without fetch, read launched through APB interface.

Command: HIGH-SPEED READ (05h)

- Set SMRM to '1' in QSPI\_MR
- Write 0x0000\_0005 in QSPI\_ICR.
- Write 0x0100\_0096 in QSPI\_IFR (will start the transfer).
- Wait flag RDRF and Read data in the QSPI\_RDR register Fetch is disabled.
- Write a '1' to QSPI\_CR.LASTXFR.
- Wait for QSPI\_SR.INSTRE to rise.

#### **Figure 49-20. Instruction Transmission Waveform 10**



#### **49.6.6 Scrambling/Unscrambling Function**

The scrambling/unscrambling function cannot be performed on devices other than memories. Data is scrambled when written to memory and unscrambled when data is read.

The external data lines can be scrambled in order to prevent intellectual property data located in off-chip memories from being easily recovered by analyzing data at the package pin level of either the microcontroller or the QSPI client device (e.g., memory).

The scrambling/unscrambling function can be enabled by writing a '1' to the SCREN bit in the QSPI Scrambling Mode Register (QSPI\_SMR).

The scrambling and unscrambling are performed on-the-fly without impacting the throughput.

The scrambling method depends on the user-configurable user scrambling key (field USRK) in the QSPI Scrambling Key Register (QSPI\_SKR). QSPI\_SKR is only accessible in Write mode.

If QSPI\_SMR.RVDIS is written to '0', the scrambling/unscrambling algorithm includes the user scrambling key plus a random value depending on device processing characteristics. Data scrambled by a given microcontroller cannot be unscrambled by another.

If QSPI\_SMR.RVDIS is written to '1', the scrambling/unscrambling algorithm includes only the user scrambling key. No random value is part of the key.

The user scrambling key or the seed for key generation must be securely stored in a reliable nonvolatile memory in order to recover data from the off-chip memory. Any data scrambled with a given key cannot be recovered if the key is lost.

## **49.6.7 Register Write Protection**

To prevent any single software error from corrupting QSPI behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the QSPI Write Protection Mode Register (QSPI\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the QSPI Write Protection Status Register (QSPI\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading the QSPI\_WPSR.

The following registers can be write-protected when WPEN is set in QSPI\_WPMR:

- [QSPI Mode Register](#page-1859-0)
- **[QSPI Serial Clock Register](#page-1868-0)**
- **[QSPI Scrambling Mode Register](#page-1873-0)**
- **[QSPI Scrambling Key Register](#page-1874-0)**

# **49.6.8 SPI Local Loopback Test Mode**

When QSPI operates in SPI Mode (QSPI\_MR.SMM=0), Local Loopback mode connects the output of the transmitter directly to the input of the receiver, as shown in Figure 7-24. The MISO/QIO1 pin has no effect on the receiver and the MOSI/QIO0 pin is driven as in normal mode.

The MOSI/QIO0,QSCK and QCS are normally transmitted unless the PIO is configured to drive logical values to prevent the QSPI external target device from starting.

This Local Loopback mode and allows a quick and easy verification of the transmitter and receiver logic.

The Local Loopback mode is enabled when QSPI\_MR.LLB=1.

#### **Figure 49-21. Local Loopback Mode Configuration**



# **49.7 Register Summary**



# **SAMA5D2 Series Quad Serial Peripheral Interface (QSPI)**



# **SAMA5D2 Series Quad Serial Peripheral Interface (QSPI)**



# <span id="page-1858-0"></span>**49.7.1 QSPI Control Register**

## **Bit 7 – SWRST** QSPI Software Reset

DMA channels are not affected by software reset.



#### **Bit 1 – QSPIDIS** QSPI Disable

As soon as QSPIDIS is set, the QSPI finishes its transfer.

All pins are set in Input mode and no data is received or transmitted.

If a transfer is in progress, the transfer is finished before the QSPI is disabled.

If both QSPIEN and QSPIDIS are equal to one when QSPI\_CR is written, the QSPI is disabled.



# **Bit 0 – QSPIEN** QSPI Enable



#### <span id="page-1859-0"></span>**49.7.2 QSPI Mode Register**



This register can only be written if bit WPEN is cleared in the [QSPI Write Protection Mode Register.](#page-1875-0)



#### **Bits 31:24 – DLYCS[7:0]** Minimum Inactive QCS Delay

This field defines the minimum delay between the deactivation and the activation of QCS. The DLYCS time guarantees the client minimum deselect time.

If DLYCS written to '0', one peripheral clock period is inserted by default.

Otherwise, the following equation determines the delay:

 $DLYCS = Minimum$  inactive  $\times$   $f_{peripheral$  clock

## **Bits 23:16 – DLYBCT[7:0]** Delay Between Consecutive Transfers

This field defines the delay between two consecutive transfers with the same peripheral without removing the chip select. The delay is always inserted after each transfer and before removing the chip select if needed.

When DLYBCT is written to '0', no delay between consecutive transfers is inserted and the clock keeps its duty cycle over the character transfers. In Serial Memory mode (SMM = 1), DLYBCT must be written to '0' and no delay is inserted.

Otherwise, the following equation determines the delay:

DLYBCT = (Delay Between Consecutive Transfers  $\times$  f<sub>peripheral clock</sub>) / 32

#### **Bits 11:8 – NBBITS[3:0]** Number Of Bits Per Transfer

NBBITS is used only when SMM is set to '0'.



#### **Bits 5:4 – CSMODE[1:0]** Chip Select Mode

The CSMODE field determines how the chip select is deasserted **Note:**  This field is forced to LASTXFER when SMM is written to '1'.





## **Bit 3 – SMRM** Serial Memory Register Mode



#### **Bit 2 – WDRBT** Wait Data Read Before Transfer

0 (DISABLED): No effect. In SPI mode, a transfer can be initiated whatever the state of the QSPI\_RDR is. 1 (ENABLED): In SPI mode, a transfer can start only if the QSPI\_RDR is empty, i.e., does not contain any unread data. This mode prevents overrun error in reception.

#### **Bit 1 – LLB** Local Loopback Enable

0 (DISABLED): Local loopback path disabled.

1 (ENABLED): Local loopback path enabled.

LLB controls the local loopback on the data serializer for testing in SPI mode only. (MISO is internally connected on MOSI).

#### **Bit 0 – SMM** Serial Memory Mode

0 (SPI): The QSPI is in SPI mode.

1 (MEMORY): The QSPI is in Serial Memory mode.

# **SAMA5D2 Series Quad Serial Peripheral Interface (QSPI)**



# <span id="page-1861-0"></span>**49.7.3 QSPI Receive Data Register**

**Bits 15:0 – RD[15:0]** Receive Data

Data received by the QSPI is stored in this register right-justified. Unused bits read zero.



# <span id="page-1862-0"></span>**49.7.4 QSPI Transmit Data Register**

**Bits 15:0 – TD[15:0]** Transmit Data

Data to be transmitted by the QSPI is stored in this register. Information to be transmitted must be written to the Transmit Data register in a right-justified format.

# **SAMA5D2 Series Quad Serial Peripheral Interface (QSPI)**

# **Name: QSPI\_SR**<br>**Offset:** 0x10 **Offset: Reset:**  0x00000000 **Property:**  Read-only Bit 31 30 29 28 27 26 25 24 and the set of the set Access R Reset 0 Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 INSTRE | CSS | CSR Access Research in the control of the cont Reset 0 0 0 Bit 7 6 5 4 3 2 1 0 OVRES TXEMPTY TDRE RDRF Access R R R R Reset 0 0 0 0

# <span id="page-1863-0"></span>**49.7.5 QSPI Status Register**

# **Bit 24 – QSPIENS** QSPI Enable Status



#### **Bit 10 – INSTRE** Instruction End Status (cleared on read)



## **Bit 9 – CSS** Chip Select Status



#### **Bit 8 – CSR** Chip Select Rise (cleared on read)



## **Bit 3 – OVRES** Overrun Error Status (cleared on read)

An overrun occurs when QSPI\_RDR is loaded at least twice from the serializer since the last read of the QSPI\_RDR.



# **Bit 2 – TXEMPTY** Transmission Registers Empty (cleared by writing QSPI\_TDR)





**Bit 1 – TDRE** Transmit Data Register Empty (cleared by writing QSPI\_TDR)



#### **Bit 0 – RDRF** Receive Data Register Full (cleared by reading QSPI\_RDR)



# <span id="page-1865-0"></span>**49.7.6 QSPI Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



**Bit 10 – INSTRE** Instruction End Interrupt Enable

**Bit 9 – CSS** Chip Select Status Interrupt Enable

- **Bit 8 CSR** Chip Select Rise Interrupt Enable
- **Bit 3 OVRES** Overrun Error Interrupt Enable
- **Bit 2 TXEMPTY** Transmission Registers Empty Enable
- **Bit 1 TDRE** Transmit Data Register Empty Interrupt Enable
- **Bit 0 RDRF** Receive Data Register Full Interrupt Enable



#### <span id="page-1866-0"></span>**49.7.7 QSPI Interrupt Disable Register**

**Name: QSPI\_IDR**<br>**Offset:** 0x18

**Property:**  Write-only

**Offset: Reset:**  –

**Bit 10 – INSTRE** Instruction End Interrupt Disable

**Bit 9 – CSS** Chip Select Status Interrupt Disable

- **Bit 8 CSR** Chip Select Rise Interrupt Disable
- **Bit 3 OVRES** Overrun Error Interrupt Disable
- **Bit 2 TXEMPTY** Transmission Registers Empty Disable
- **Bit 1 TDRE** Transmit Data Register Empty Interrupt Disable
- **Bit 0 RDRF** Receive Data Register Full Interrupt Disable

## <span id="page-1867-0"></span>**49.7.8 QSPI Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

- 0: The corresponding interrupt is not enabled.
- 1: The corresponding interrupt is enabled.



**Bit 10 – INSTRE** Instruction End Interrupt Mask

**Bit 9 – CSS** Chip Select Status Interrupt Mask

- **Bit 8 CSR** Chip Select Rise Interrupt Mask
- **Bit 3 OVRES** Overrun Error Interrupt Mask
- **Bit 2 TXEMPTY** Transmission Registers Empty Mask
- **Bit 1 TDRE** Transmit Data Register Empty Interrupt Mask
- **Bit 0 RDRF** Receive Data Register Full Interrupt Mask

#### <span id="page-1868-0"></span>**49.7.9 QSPI Serial Clock Register**



This register can only be written if bit WPEN is cleared in the [QSPI Write Protection Mode Register.](#page-1875-0)



#### **Bits 23:16 – DLYBS[7:0]** Delay Before QSCK

This field defines the delay from QCS valid to the first valid QSCK transition. When DLYBS equals zero, the QCS valid to QSCK transition is 1/2 the QSCK clock period. Otherwise, the following equation determines the delay:

 $DLYBS = Delay Before QSCK × f<sub>peripheral clock</sub>$ 

#### **Bits 15:8 – SCBR[7:0]** Serial Clock Baud Rate

The QSPI uses a modulus counter to derive the QSCK baud rate from the peripheral clock. The baud rate is selected by writing a value from 0 to 255 in the SCBR field. The following equation determines the QSCK baud rate: SCBR = (f<sub>peripheral clock</sub> / QSCK Baudrate) - 1

#### **Bit 1 – CPHA** Clock Phase

CPHA determines which edge of QSCK causes data to change and which edge causes data to be captured. CPHA is used with CPOL to produce the required clock/data relationship between host and client devices.



#### **Bit 0 – CPOL** Clock Polarity

CPOL is used to determine the inactive state value of the serial clock (QSCK). It is used with CPHA to produce the required clock/data relationship between host and client devices.



# <span id="page-1869-0"></span>**49.7.10 QSPI Instruction Address Register**





# **Bits 31:0 – ADDR[31:0]** Address

Address to send to the serial Flash memory in the instruction frame.



# <span id="page-1870-0"></span>**49.7.11 QSPI Instruction Code Register**

**Bits 23:16 – OPT[7:0]** Option Code

Option code to send to the serial Flash memory.

**Bits 7:0 – INST[7:0]** Instruction Code

Instruction code to send to the serial Flash memory.



# <span id="page-1871-0"></span>**49.7.12 QSPI Instruction Frame Register**

**Bits 20:16 – NBDUM[4:0]** Number Of Dummy Cycles

The NBDUM field defines the number of dummy cycles required by the serial Flash memory before data transfer.

0 (DISABLED): Continuous Read mode is disabled.

1 (ENABLED): Continuous Read mode is enabled.

## **Bits 13:12 – TFRTYP[1:0]** Data Transfer Type



**Bit 10 – ADDRL** Address Length

The ADDRL bit determines the length of the address.

0 (24\_BIT): The address is 24 bits long.

1 (32\_BIT): The address is 32 bits long.

# **Bits 9:8 – OPTL[1:0]** Option Code Length

The OPTL field determines the length of the option code. The value written in OPTL must be consistent with the value written in the field WIDTH. For example, OPTL = 0 (1-bit option code) is not consistent with WIDTH = 6 (option code sent with QuadSPI protocol, thus the minimum length of the option code is 4 bits).



**Bit 14 – CRM** Continuous Read Mode
**SAMA5D2 Series**

# **Quad Serial Peripheral Interface (QSPI)**



## **Bit 7 – DATAEN** Data Enable



# **Bit 6 – OPTEN** Option Enable



# **Bit 5 – ADDREN** Address Enable



#### **Bit 4 – INSTEN** Instruction Enable



# **Bits 2:0 – WIDTH[2:0]** Width of Instruction Code, Address, Option Code and Data



#### **49.7.13 QSPI Scrambling Mode Register**



This register can only be written if bit WPEN is cleared in the [QSPI Write Protection Mode Register.](#page-1875-0)



**Bit 1 – RVDIS** Scrambling/Unscrambling Random Value Disable



**Bit 0 – SCREN** Scrambling/Unscrambling Enable

0 (DISABLED): The scrambling/unscrambling is disabled.

1 (ENABLED): The scrambling/unscrambling is enabled.

# **49.7.14 QSPI Scrambling Key Register**



This register can only be written if bit WPEN is cleared in the [QSPI Write Protection Mode Register.](#page-1875-0)



**Bits 31:0 – USRK[31:0]** User Scrambling Key

## <span id="page-1875-0"></span>**49.7.15 QSPI Write Protection Mode Register**





## **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable

See section [Register Write Protection](#page-1854-0) for the list of registers that can be protected.





# **49.7.16 QSPI Write Protection Status Register**

**Bits 15:8 – WPVSRC[7:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





# **50. Secure Digital MultiMedia Card Controller (SDMMC)**

# **50.1 Description**

The Secure Digital MultiMedia Card Controller (SDMMC) supports the embedded MultiMedia Card (e.MMC) Specification V4.51, the SD Memory Card Specification V3.0, and the SDIO V3.0 specification. It is compliant with the SD Host Controller Standard V3.0 specification.

The SDMMC includes the register set defined in the "SD Host Controller Simplified Specification V3.00" and additional registers to manage e.MMC devices, sampling tuning procedure, PAD calibration and enhanced features.

The SDMMC is clocked by three asynchronous clocks (see [Block Diagram](#page-1879-0)) and requires the PMC to be configured first.

# **50.2 Embedded Characteristics**

- Compatible with SD Host Controller Standard Specification Version 3.00
- Compatible with MultiMedia Card Specification Version V4.51
- Compatible with SD Memory Card Specification Version 3.00
- Compatible with SDIO Specification Version 3.00
- Support for 1-bit/4-bit SD/SDIO Devices
- Support for 1-bit/4-bit 8-bit e.MMC Devices
- Support for SD/SDIO Default Speed (Maximum SDCLK Frequency = 25 MHz)
- Support for SD/SDIO High Speed (Maximum SDCLK Frequency = 50 MHz)
- Support for SD/SDIO UHS-I SDR12 (Maximum SDCLK Frequency = 25 MHz)
- Support for SD/SDIO UHS-I SDR25 (Maximum SDCLK Frequency = 50 MHz)
- Support for SD/SDIO UHS-I SDR50 (Maximum SDCLK Frequency = 100 MHz)
- Support for SD/SDIO UHS-I SDR104 (Maximum SDCLK Frequency = 120 MHz)
- Support for SD/SDIO UHS-I DDR50 (Maximum SDCLK Frequency = 50 MHz)
- Support for SDSC, SDHC and SDXC
- Support for MMC/e.MMC Default Speed (Maximum SDCLK Frequency = 26 MHz)
- Support for MMC/e.MMC High Speed (Maximum SDCLK Frequency = 52 MHz)
- Support for e.MMC High Speed DDR (Maximum SDCLK Frequency = 52 MHz)
- Support for e.MMC HS200 (Maximum SDCLK Frequency = 120 MHz)
- e.MMC Boot Operation Mode Support
- Support for Block Size from 1 to 512 Bytes
- Support for Stream, Block and Multiblock Data Read and Write
	- Advanced DMA and SDMA capability
- Internal 1024-byte Dual Port RAM
- Support for both Synchronous and Asynchronous Abort
- Support for SDIO Card Interrupt

# **50.3 Reference Documents**

# **Table 50-1. Reference Documents**



# <span id="page-1879-0"></span>**50.4 Block Diagram**

**Figure 50-1. SDMMC Block Diagram**



Notes: 1. SDMMC\_1V8SEL not available on SDMMC1. 2. Limited to SDMMC\_DAT[3..0] on SDMMC1.

# **50.5 Application Block Diagram**

**Figure 50-2. Application Block Diagram**



# **50.6 Pin Name List**

**Table 50-2. I/O Lines Description for 8-bit Configuration**



# **Note:**

1. When several SDMMCs are embedded in a product, SDMMC\_CK refers to SDMMCx\_CK, SDMMC\_CMD to SDMMCx\_CMD, SDMMC\_DATy to SDMMCx\_DATy, SDMMC\_WP to SDMMCx\_WP, SDMMC\_1V8SEL to SDMMCx\_1V8SEL, SDMMC\_CD to SDMMCx\_CD and SDMMC\_RSTN to SDMMCx\_RSTN.

# **50.7 Product Dependencies**

# **50.7.1 I/O Lines**

The pins used for interfacing the Secure Digital MultiMedia Card (SDMMC) Controller are multiplexed with PIO lines. The programmer must first program the PIO controller to assign the peripheral functions to SDMMC pins.

#### **50.7.2 Power Management**

The SDMMC is clocked through the Power Management Controller (PMC), so the programmer must first configure the PMC to enable the SDMMC clocks.

#### **50.7.3 Interrupt Sources**

The SDMMC has an interrupt line connected to the interrupt controller.

Handling the SDMMC interrupt requires programming the interrupt controller before configuring the SDMMC.

## **50.8 SD/SDIO Operating Mode**

The SDMMC is fully compliant with the "SD Host Controller Simplified Specification V3.00" for SD/SDIO devices. See this specification for the SDMMC configuration.

See "Physical Layer Simplified Specification V3.01" and "SDIO Simplified Specification V3.00" for SD/SDIO management.

# **50.9 e.MMC Operating Mode**

The SDMMC supports management of e.MMC devices. As the "SD Host Controller Simplified Specification V3.00" does not apply to e.MMC devices, some registers have been added to those described in this specification in order to manage e.MMC devices. Most of the registers described in the "SD Host Controller Simplified Specification V3.00" must be used for e.MMC management, but e.MMC-specific features are managed using SDMMC\_MC1R and SDMMC\_MC2R.

#### **50.9.1 Boot Operation Mode**

In Boot Operation mode, the processor can read boot data from the e.MMC device by keeping the CMD line low after poweron before issuing the CMD1. The data can be read from either one of the boot partitions or the user area according to BOOT\_PARTITION\_ENABLE in the Extended CSD register (see "Embedded MultiMedia Card (e.MMC) Electrical Standard 4.51" ).

#### **50.9.1.1 Boot Procedure, Processor Mode**

1. Configure the SDMMC:

a. Set the data bus width using SDMMC\_HC1R.DW and SDMMC\_HC1R.EXTDW according to the BOOT\_BUS\_WIDTH in the Extended CSD Register (see "Embedded MultiMedia Card (e.MMC) Electrical Standard 4.51").

b. Select the speed mode (using SDMMC\_HC1R.HSEN or SDMMC\_MC1R.DDR) according to BOOT\_MODE in the Extended CSD Register.

c. Set the SDCLK frequency according to the selected speed mode.

d. If the Boot Acknowledge is sent by the e.MMC device (BOOT ACK = 1 in the Extended CSD Register), set the Boot Acknowledge Enable to '1' (SDMMC\_MC1R.BOOTA = 1).

e. Enable the interrupt on Boot Acknowledge Received (SDMMC\_NISTER.BOOTAR = 1 and SDMMC\_NISIER.BOOTAR = 1).

f. Set the e.MMC Command Type to BOOT (SDMMC\_MC1R.CMDTYP = 3)

g. Set SDMMC TMR to read multiple blocks for the e.MMC device (SDMMC TMR.MSBSEL = 1 and SDMMC\_TMR.DTDSEL = 1).

h. Select the NonDMA transfer (SDMMC\_TMR.DMAEN = 0).

i. Optional: select the Auto CMD method (using SDMMC\_TMR.ACMDEN).

j. Set the block size to 512 bytes (SDMMC\_BSR.BLKSIZE = 512).

k. Set the required number of read blocks (using SDMMC\_BCR.BLKCNT). SDMMC\_TMR.BCEN must be set to '1'.

2. Write SDMMC\_CR = 20(hexa) to set the e.MMC in Boot Operation mode.

- 3. Wait for interrupt on Boot Acknowledge Received (BOOTAR).
- 4. The user can copy the boot data sequentially as soon as the BRDRDY flag is asserted.
- 5. When the data transfer is completed, the boot operation must be terminated by setting SDMMC\_MC2R.ABOOT to '1'.

# **50.9.1.2 Boot Procedure, SDMA Mode**

1. Configure SDMMC:

a. Set the data bus width using SDMMC\_HC1R.DW and SDMMC\_HC1R.EXTDW according to BOOT\_BUS\_WIDTH in the Extended CSD Register (see "Embedded MultiMedia Card (e.MMC) Electrical Standard 4.51" ).

b. Select the speed mode (SDMMC\_HC1R.HSEN or SDMMC\_MC1R.DDR) according to BOOT\_MODE in the Extended CSD Register.

c. Set the SDCLK frequency according to the selected speed mode.

d. If the Boot Acknowledge is sent by the e.MMC device (BOOT ACK = 1 in the Extended CSD Register), set the Boot Acknowledge Enable to 1 (SDMMC\_MC1R.BOOTA = 1).

e. Enable interrupt on Boot Acknowledge Received (SDMMC\_NISTER.BOOTAR = 1 and SDMMC\_NISIER.BOOTAR = 1).

f. Set the e.MMC Command Type to BOOT (SDMMC\_MC1R.CMDTYP = 3).

g. Set SDMMC\_TMR to read multiple blocks for the e.MMC device (SDMMC\_TMR.MSBSEL = 1 and SDMMC\_TMR.TDSEL = 1).

h. Select the SDMA transfer (SDMMC\_TMR.DMAEN = 1 and SDMMC\_HC1R.DMASEL = 0).

i. Write the SDMA system address where the boot data will be copied (SDMMC\_SSAR.ADDR).

j. Optional: select the Auto CMD method (SDMMC\_TMR.ACMDEN). Note: Auto CMD23 cannot be used with SDMA.

k. Set the block size to 512 bytes (SDMMC\_BSR.BLKSIZE = 512).

l. Set the required number of read blocks (SDMMC\_BCR.BLKCNT). SDMMC\_TMR.BCEN must be set to 1.

- 2. Write SDMMC\_CR = 20(hexa) to set the e.MMC in Boot Operation mode.
- 3. Wait for interrupt on Boot Acknowledge Received (BOOTAR).
- 4. The user can copy the boot data sequentially as soon as the BRDRDY flag is asserted.
- 5. When the data transfer is completed, the boot operation must be terminated by setting SDMMC\_MC2R.ABOOT to '1'.

# **50.9.1.3 Boot Procedure, ADMA Mode**

1. Configure the SDMMC:

a. Set the data bus width using SDMMC\_HC1R.DW and SDMMC\_HC1R.EXTDW according to BOOT\_BUS\_WIDTH in the Extended CSD Register (see "Embedded MultiMedia Card (e.MMC) Electrical Standard 4.51" ).

b. Select the speed mode (SDMMC\_HC1R.HSEN or SDMMC\_MC1R.DDR) according to BOOT\_MODE in the Extended CSD register.

c. Set the SDCLK frequency according to the selected speed mode.

d. If the Boot Acknowledge is sent by the e.MMC device (BOOT ACK = 1 in the Extended CSD Register), set the Boot Acknowledge Enable to '1' (SDMMC\_MC1R.BOOTA = 1).

e. Enable interrupt on Boot Acknowledge Received (SDMMC\_NISTER.BOOTAR = 1 and SDMMC\_NISIER.BOOTAR = 1).

f. Set the e.MMC Command Type to BOOT (SDMMC\_MC1R.CMDTYP = 3).

g. Set SDMMC\_TMR to read multiple blocks for the e.MMC device (SDMMC\_TMR.MSBSEL = 1 and SDMMC\_TMR.DTDSEL = 1).

h. Select the ADMA transfer (SDMMC\_TMR.DMAEN = 1 and SDMMC\_HC1R.DMASEL = 2 or 3).

- i. Write the address of the descriptor table in the ADMA system address (SDMMC\_ASARx [0..1].ADMASA).
- j. Optional: select the Auto CMD method (SDMMC\_TMR.ACMDEN).
- k. Set the block size to 512 bytes (SDMMC\_BSR.BLKSIZE = 512).
- l. Set the required number of read blocks (SDMMC\_BCR.BLKCNT). SDMMC\_TMR.BCEN must be set to '1'.
- 2. Write SDMMC CR = 20(hexa) to set the e.MMC in Boot Operation Mode.
- 3. Wait for interrupt on Boot Acknowledge Received (BOOTAR).
- 4. The user can copy the boot data sequentially as soon as the BRDRDY flag is asserted.
- 5. When the data transfer is completed, the boot operation must be terminated by setting SDMMC\_MC2R.ABOOT to '1'.

# **50.10 SDR104 / HS200 Tuning**

#### **50.10.1 DLL and Sampling Point**

In SD/SDIO SDR104 mode (SDMMC\_HC2R.VS18EN = 1 and SDMMC\_HC2R.UHSMS = 3) or e.MMC HS200 mode (HS200EN =  $B_{(hexa)}$ ), a tuning procedure must be performed first in order to adjust the sampling point for read transactions. For more details regarding the basic tuning procedure, see section "Sampling Clock Tuning Procedure" in the "SD Host Controller Simplified Specification V3.00" .

As the position of data and command coming from the device varies, a DLL is used to generate an accurate sampling point (DLL\_CLKOUT) (see the figure below).

#### **Figure 50-3. DLL Sampling Point**





The minimum SDLCK frequency is 100 MHz when SD/SDIO SDR104 or e.MMC HS200 is selected.

The sampling point can be selected to be located at 50% or 75% of the data window to anticipate the effect of the temperature rise. If SDMMC\_TUNCR.SMPLPT is cleared, the sampling point is centered (50% of the data window). If SDMMC\_TUNCR.SMPLPT is set to '1', the sampling point is set at 75% of the data window (see the figure below).

### **Figure 50-4. SDR104/HS200 Sampling Point Selection**



### **50.10.2 Retuning Method**

Once the data window sampling point has been tuned following the tuning procedure, the data window can be shifted by temperature drift. Thus, the tuning procedure must be applied periodically to adjust the sampling point position. The SDMMC implements a retuning timer which periodically instructs the software to restart the tuning procedure.

#### **Figure 50-5. Temperature Effect on Data Window**



Note: 1.  $t_{\text{outPUT}}$  varies from 0 to 2 x  $t_{\text{spclk}}$ 

### **50.10.2.1 SDMMC Tuning Sequence**

The SDMMC tuning sequence must only be done when SD/SDIO SDR104 or e.MMC HS200 is selected and for a 100-MHz SDCLK frequency or higher.

1. Enable the retuning timer (SDMMC\_RTC1R.TMREN = 1).

- 2. Configure the retuning period by setting SDMMC\_RTCVR.TCVAL.
- 3. Set SDMMC\_RTISTER.TEVT to '1' so that the TEVT status flag in SDMMC\_RTISTR rises each time the retuning timer counter period elapses.
- 4. Set SDMMC\_RTISIER.TEVT to '1' to generate an interrupt on the TEVT status flag assertion (optional).
- 5. Execute the tuning procedure as defined in "Sampling Clock Tuning Procedure" in the "SD Host Controller Simplified Specification V3.00" .
- 6. Start the retuning timer count (write SDMMC\_RTC2R.RLD to 1). At this step, data can be read by the SDMMC.
- 7. Each time SDMMC\_RTISTR.TEVT is set to '1': a. Execute the tuning procedure as defined in "Sampling Clock Tuning Procedure" in the "SD Host Controller Simplified Specification V3.00" before issuing the next command.
	- b. Restart the retuning timer count (write SDMMC\_RTC2R.RLD to '1').
	- c. Resume data reading from the device.

When several instances of SDMMC are implemented in a product, the TEVT status flag of each SDMMC instance can be checked by reading SDMMC\_RTSSR.

# **50.11 I/O Calibration**

The need for output impedance calibration arises with higher data rates. As the data rate increases, some transmission line effects can occur and lead to the generation of undershoots and overshoots, hence degrading the signal quality.

To avoid these transmission problems, an I/O calibration cell is used to adjust the output impedance to the driven I/Os.

The I/O calibration sequence is mandatory when one of the SD/SDIO UHS-I modes (SDMMC\_HC2R.VS18EN = 1) or e.MMC HS200 (HS200EN =  $B_{(hexa)}$ ) is selected. It must be performed periodically to prevent the output impedance drift. Once the calibration is finished, the I/O calibration cell provides two four-bit control words (CALP[3:0] and CALN[3:0] in the Calibration Control register (SDMMC\_CALCR)) to tune the output impedance, and thus reach the best transmission performances.

The I/O calibration sequence can be started manually by writing a '1' to SDMMC\_CALCR.EN. This bit is cleared automatically at the end of the calibration.

The I/O calibration sequence can also be performed automatically if SDMMC\_CALCR.TUNDIS is cleared. In this case, the calibration starts automatically at the beginning of the tuning procedure when writing a '1' to SDMMC\_HC2R.EXTUN.

The I/O calibration cell requires a startup time defined by SDMMC\_CALCR.CNTVAL. Thus, CNTVAL must be configured prior to start the calibration sequence. If SDMMC\_CALCR.ALWYSON is set to '1', the startup time is only required for the first calibration sequence as the analog circuitry is not shut down at the end of the calibration. In order to reduce the power consumption, the analog circuitry can be shut down at the end of the calibration sequence by clearing ALWYSON. In this case, the startup time is performed each time a calibration sequence is started.

# **50.12 Register Summary**



# **SAMA5D2 Series Secure Digital MultiMedia Card Controller (SDMMC)**



# **SAMA5D2 Series Secure Digital MultiMedia Card Controller (SDMMC)**



# **SAMA5D2 Series Secure Digital MultiMedia Card Controller (SDMMC)**



## <span id="page-1890-0"></span>**50.12.1 SDMMC SDMA System Address / Argument 2 Register**



This register contains the physical system memory address used for SDMA transfers or the second argument for Auto CMD23.



### **Bits 31:0 – ADDR/ARG2[31:0]** SDMA System Address/Argument 2

ADDR: This field is the system memory address for a SDMA transfer. When the SDMMC stops an SDMA transfer, this field points to the system address of the next contiguous data position. This field can be accessed only if no transaction is executing (i.e., after a transaction has stopped). Read operations during transfers may return an invalid value. An interrupt can be generated to instruct the software to update this field. Writing the next system address of the next data position restarts the SDMA transfer.

ARG2: This field is used with Auto CMD23 to set a 32-bit block count value to the CMD23 argument while executing Auto CMD23. If Auto CMD23 is used with ADMA, the full 32-bit block count value can be used. If Auto CMD23 is used without ADMA, the available block count value is limited by SDMMC\_BCR. In this case, 65535 blocks is the maximum value.

#### <span id="page-1891-0"></span>**50.12.2 SDMMC Block Size Register**





#### **Bits 14:12 – BOUNDARY[2:0]** SDMA Buffer Boundary

This field specifies the size of the contiguous buffer in the system memory. The SDMA transfer waits at every boundary specified by this field and the SDMMC generates the DMA Interrupt to instruct the software to update SDMMC\_SSAR. If this field is set to 0 (buffer size = 4 Kbytes), the lowest 12 bits of SDMMC\_SSAR.ADDRESS point to data in the contiguous buffer, and the upper 20 bits point to the location of the buffer in the system memory. This function is active when SDMMC\_TMR.DMAEN is set.



#### **Bits 9:0 – BLKSIZE[9:0]** Transfer Block Size

This field specifies the block size of data transfers for CMD14, CMD17, CMD18, CMD19, CMD24, CMD25, CMD53 and other data transfer commands such as CMD6, CMD8, ACMD13 and ACMD51. Values ranging from 1 to 512 can be set. It can be accessed only if no transaction is executing (i.e., after a transaction has stopped). Read operations during transfers may return an invalid value, and write operations are ignored.

#### <span id="page-1892-0"></span>**50.12.3 SDMMC Block Count Register**





**Bits 15:0 – BLKCNT[15:0]** Block Count for Current Transfer

This field is used only if SDMMC\_TMR.BCEN (Block Count Enable) is set to 1 and is valid only for multiple block transfers. BLKCNT is the number of blocks to be transferred and it must be set to a value between 1 and the maximum block count. The SDMMC decrements the block count after each block transfer and stops when the count reaches 0. When this field is set to 0, no data block is transferred.

This register should be accessed only when no transaction is executing (i.e., after transactions are stopped). During data transfer, read operations on this register may return an invalid value and write operations are ignored. When a suspend command is completed, the number of blocks yet to be transferred can be determined by reading this register. Before issuing a resume command, the previously saved block count is restored.

## <span id="page-1893-0"></span>**50.12.4 SDMMC Argument 1 Register**





# **Bits 31:0 – ARG1[31:0]** Argument 1

This register contains the SD command argument which is specified as the bit 39-8 of Command-Format in the "Physical Layer Simplified Specification V3.01" or "Embedded MultiMedia Card (e.MMC) Electrical Standard 4.51" .

## <span id="page-1894-0"></span>**50.12.5 SDMMC Transfer Mode Register**



This register is used to control data transfers. The user shall set this register before issuing a command which transfers data (see SDMMC\_CR.DPSEL), or before issuing a Resume command. The user must save the value of this register when the data transfer is suspended (as a result of a Suspend command) and restore it before issuing a Resume command. To prevent data loss, this register cannot be written while data transactions are in progress. Writes to this register are ignored when SDMMC\_PSR.CMDINHD is 1.



#### **Table 50-3. Determining the Transfer Type**

### **Bit 5 – MSBSEL** Multi/Single Block Selection

This bit is set to 1 when issuing multiple-block transfer commands using DAT line(s). For any other commands, set this bit to 0. If this bit is 0, it is not necessary to set SDMMC\_BCR (see the table Determing the Transfer Type).

### **Bit 4 – DTDSEL** Data Transfer Direction Selection

This bit defines the direction of the DAT lines data transfers. Set this bit to 1 to transfer data from the device (SD Card/SDIO/e.MMC) to the SDMMC, and to 0 for all other commands. 0 (WRITE): Writes data from the SDMMC to the device.

1 (READ): Reads data from the device to the SDMMC.

# **Bits 3:2 – ACMDEN[1:0]** Auto Command Enable

Two methods can be used to stop Multiple-block read and write operation:

- Auto CMD12: when the ACMDEN field is set to 1, the SDMMC issues CMD12 automatically when the last block transfer is completed. An Auto CMD12 error is indicated to SDMMC\_ACESR. Auto CMD12 is not enabled if the command does not require CMD12.
- Auto CMD23: when the ACMDEN field is set to 2, the SDMMC issues a CMD23 automatically before issuing a command specified in SDMMC\_CR.

The following conditions are required to use Auto CMD23:

- A memory card that supports CMD23 (SCR[33] = 1)
- If DMA is used, it must be ADMA (SDMA not supported).
- Only CMD18 or CMD25 is issued.

**Note:**  The SDMMC does not check the command index.

Auto CMD23 can be used with or without ADMA. By writing SDMMC\_CR, the SDMMC issues a CMD23 first and then issues a command specified by the SDMMC\_CR.CMDIDX field. If CMD23 response errors are detected, the second command is not issued. A CMD23 error is indicated in SDMMC\_ACESR. The CMD23 argument (32-bit block count value) is set in SDMMC\_SSAR.

This field determines the use of auto command functions.



#### **Bit 1 – BCEN** Block Count Enable

This bit is used to enable SDMMC\_BCR, which is only relevant for multiple block transfers. When this bit is 0, SDMMC\_BCR is disabled, which is useful when executing an infinite transfer (see the table [Determing the Transfer](#page-1894-0) [Type\)](#page-1894-0). If an ADMA2 transfer is more than 65535 blocks, this bit is set to 0 and the data transfer length is designated by the Descriptor Table.

0 (DISABLED): Block count is disabled.

1 (ENABLED): Block count is enabled.

#### **Bit 0 – DMAEN** DMA Enable

This bit enables the DMA functionality described in section "Supporting DMA" in "SD Host Controller Simplified Specification V3.00" . DMA can be enabled only if it is supported as indicated by the bit SDMMC\_CA0R.ADMA2SUP. One of the DMA modes can be selected using the field SDMMC\_HC1R.DMASEL. If DMA is not supported, this bit is meaningless and then always reads 0. When this bit is set to 1, a DMA operation begins when the user writes to the upper byte of SDMMC\_CR.

0 (DISABLED): DMA functionality is disabled.

1 (ENABLED): DMA functionality is enabled.

#### <span id="page-1896-0"></span>**50.12.6 SDMMC Command Register**





#### **Bits 13:8 – CMDIDX[5:0]** Command Index

This bit shall be set to the command number (CMD0–63, ACMD0–63) that is specified in bits 45–40 of the Command-Format in the "Physical Layer Simplified Specification V3.01" , "SDIO Simplified Specification V3.00" , and "Embedded MultiMedia Card (e.MMC) Electrical Standard 4.51" .

#### **Bits 7:6 – CMDTYP[1:0]** Command Type



### **Bit 5 – DPSEL** Data Present Select

This bit is set to 1 to indicate that data is present and shall be transferred using the DAT lines. It is set to 0 for the following:

- Commands using only CMD line (Ex. CMD52)
- Commands with no data transfer but using Busy signal on DAT[0] line (Ex. CMD38)
- Resume command



#### **Bit 4 – CMDICEN** Command Index Check Enable

If this bit is set to 1, the SDMMC checks the Index field in the response to see if it has the same value as the command index. If it has not, it is reported as a Command Index Error (CMDIDX) in SDMMC\_EISTR. If this bit is set to 0, the Index field of the response is not checked.

0 (DISABLED): The Command Index Check is disabled.

1 (ENABLED): The Command Index Check is enabled.

#### **Bit 3 – CMDCCEN** Command CRC Check Enable

If this bit is set to 1, the SDMMC checks the CRC field in the response. If an error is detected, it is reported as a Command CRC Error (CMDCRC) in SDMMC\_EISTR. If this bit is set to 0, the CRC field is not checked. The position of the CRC field is determined according to the length of the response.

0 (DISABLED): The Command CRC Check is disabled.

1 (ENABLED): The Command CRC Check is enabled.

## **Bits 1:0 – RESPTYP[1:0]** Response Type

This field is set according to the response type expected for the command index (CMDIDX).



#### <span id="page-1898-0"></span>**50.12.7 SDMMC Response Register x**





# **Bits 31:0 – CMDRESP[31:0]** Command Response

The table below describes the mapping of command responses from the SD\_SDIO/e.MMC bus to these registers for each responses type. In this table, R[] refers to a bit range of the response data as transmitted on the SD\_SDIO/ e.MMC bus.



# <span id="page-1899-0"></span>**50.12.8 SDMMC Buffer Data Port Register**



**Note:**  The reset value is an unpredictable value read from the dual port RAM.



**Bits 31:0 – BUFDATA[31:0]** Buffer Data

The SDMMC data buffer can be accessed through this 32-bit Data Port register.

#### <span id="page-1900-0"></span>**50.12.9 SDMMC Present State Register**



**Bit 24 – CMDLL** CMD Line Level

This status is used to check the CMD line level to recover from errors, and for debugging.

#### **Bits 23:20 – DATLL[3:0]** DAT[3:0] Line Level

This status is used to check the DAT line level to recover from errors, and for debugging. This is especially useful in detecting the Busy signal level from DAT[0].

#### **Bit 19 – WRPPL** Write Protect Pin Level

The Write Protect Switch is supported for memory and combo cards. This bit reflects the SDMMC\_WP pin.



#### **Bit 18 – CARDDPL** Card Detect Pin Level

This bit reflects the inverse value of the SDMMC\_CD pin. Debouncing is not performed on this bit. This bit may be valid when CARDSS is set to 1, but it is not guaranteed because of the propagation delay. Use of this bit is limited to testing since it must be debounced by software.



#### **Bit 17 – CARDSS** Card State Stable

This bit is used for testing. If it is 0, the CARDDPL is not stable. If this bit is set to 1, it means that the CARDDPL is stable. No Card state can be detected if this bit is set to 1 and CARDINS is set to 0.

The Software Reset For All (SWRSTALL) in SDMMC\_SRR does not affect this bit.



#### **Bit 16 – CARDINS** Card Inserted

This bit indicates whether a card has been inserted. The SDMMC debounces this signal so that the user does not need to wait for it to stabilize.

A change from 0 to 1 raises the Card Insertion (CINS) status flag in SDMMC\_NISTR if SDMMC\_NISTER.CINS is set to 1. An interrupt is generated if SDMMC\_NISIER.CINS is set to 1.

A change from 1 to 0 raises the Card Removal (CREM) status flag in SDMMC\_NISTR if SDMMC\_NISTER.CREM is set to 1. An interrupt is generated if SDMMC\_NISIER.CREM is set to 1.

The Software Reset For All (SWRSTALL) in SDMMC\_SRR does not affect this bit.

#### **Bit 11 – BUFRDEN** Buffer Read Enable

This bit is used for nonDMA read transfers. This flag indicates that valid data exists in the SDMMC data buffer. If this bit is 1, readable data exists in the buffer.

A change from 1 to 0 occurs when all the block data is read from the buffer.

A change from 0 to 1 occurs when block data is ready in the buffer. This raises the Buffer Read Ready (BRDRDY) status flag in SDMMC\_NISTR if SDMMC\_NISTER.BRDRDY is set to 1. An interrupt is generated if

SDMMC\_NISIER.BRDRDY is set to 1.

#### **Bit 10 – BUFWREN** Buffer Write Enable

This bit is used for nonDMA write transfers. This flag indicates if space is available for write data. If this bit is 1, data can be written to the buffer.

A change from 1 to 0 occurs when all the block data are written to the buffer.

A change from 0 to 1 occurs when top of block data can be written to the buffer. This raises the Buffer Write Ready (BWRRDY) status flag in SDMMC\_NISTR if SDMMC\_NISTER.BWRRDY is set to 1. An interrupt is generated if SDMMC\_NISIER.BWRRDY is set to 1.

#### **Bit 9 – RTACT** Read Transfer Active

This bit is used to detect completion of a read transfer. See section "Read Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" for more details on the sequence of events. This bit is set to 1 in either of the following conditions:

- After the end bit of the read command.
- When a read operation is restarted by writing a 1 to SDMMC\_BGCR.CONTR (Continue Request).

This bit is cleared to 0 in either of the following conditions:

- When the last data block as specified by Transfer Block Size (BLKSIZE) is transferred to the system.
- In case of ADMA2, end of read is designated by the descriptor table.
- When all valid data blocks in the SDMMC have been transferred to the system and no current block transfers are being sent as a result of the Stop At Block Gap Request (STPBGR) of SDMMC\_BGCR being set to 1.

A change from 1 to 0 raises the Transfer Complete (TRFC) status flag in SDMMC\_NISTR if SDMMC\_NISTER.TRFC is set to 1. An interrupt is generated if SDMMC\_NISIER.TRFC is set to 1.

#### **Bit 8 – WTACT** Write Transfer Active

This bit indicates a write transfer is active. If this bit is 0, it means no valid write data exists in the SDMMC. See section "Write Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" for more details on the sequence of events.

This bit is set to 1 in either of the following conditions:

- After the end bit of the write command.
- When a write operation is restarted by writing a 1 to SDMMC\_BGCR.CONTR (Continue Request).

This bit is cleared to 0 in either of the following conditions:

- After getting the CRC status of the last data block as specified by the transfer count (single and multiple). In case of ADMA2, transfer count is designated by the descriptor table.
- After getting the CRC status of any block where a data transmission is about to be stopped by a Stop At Block Gap Request (STPBGR) of SDMMC\_BGCR.

During a write transaction and as the result of the Stop At Block Gap Request (STPBGR) being set, a change from 1 to 0 raises the Block Gap Event (BLKGE) status flag in SDMMC\_NISTR if SDMMC\_NISTER.BLKGE is set to 1. An interrupt is generated if BLKGE is set to 1 in SDMMC\_NISIER. This status is useful to determine whether nonDAT line commands can be issued during Write Busy.

### **Bit 2 – DLACT** DAT Line Active

This bit indicates whether one of the DAT lines on the bus is in use.

In the case of read transactions:

- This status indicates whether a read transfer is executing on the bus. A change from 1 to 0 resulting from setting the Stop At Block Gap Request (STPBGR) raises the Block Gap Event (BLKGE) status flag in SDMMC\_NISTR if SDMMC\_NISTER.BLKGE is set to 1. An interrupt is generated if SDMMC\_NISIER.BLKGE is set to 1. See the section "Read Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" for details on timing.
- This bit is set in either of the following cases:
	- After the end bit of the read command.
	- When writing 1 to SDMMC\_BGCR.CONTR (Continue Request) to restart a read transfer.
- This bit is SDMMC cleared in either of the following cases:
	- When the end bit of the last data block is sent from the bus to the SDMMC. In case of ADMA2, the last block is designated by the last transfer of the Descriptor Table.
	- When a read transfer is stopped at the block gap initiated by a Stop At Block Gap Request (STPBGR).
- The SDMMC stops a read operation at the start of the interrupt cycle by driving the Read Wait (DAT[2] line) or by stopping the SD Clock. If the Read Wait signal is already driven (due to the fact that the data buffer cannot receive data), the SDMMC can continue to stop the read operation by driving the Read Wait signal. It is necessary to support the Read Wait in order to use the Suspend/Resume operation.

In the case of write transactions:

- This status indicates that a write transfer is executing on the bus. A change from 1 to 0 raises the Transfer Complete (TRFC) status flag in SDMMC\_NISTR if SDMMC\_NISTER.TRFC is set to 1. An interrupt is generated if SDMMC\_NISIER.TRFC is set to 1. See the section "Write Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" for details on timing.
- This bit is set in either of the following cases:
	- After the end bit of the write command.
	- When writing 1 to SDMMC\_BGCR.CONTR (Continue Request) to continue a write transfer.
- This bit is cleared in either of the following cases:
	- When the card releases Write Busy of the last data block. If the card does not drive a Busy signal for 8 SDCLK, the SDMMC considers the card drive "Not Busy". In the case of ADMA2, the last block is designated by the last transfer of the Descriptor Table.
	- When the card releases Write Busy prior to wait for write transfer as a result of a Stop At Block Gap Request (STPBGR).

### Command with Busy:

This status indicates whether a command that indicates Busy (ex. erase command for memory) is executing on the bus. This bit is set to 1 after the end bit of the command with Busy and cleared when Busy is deasserted. A change from 1 to 0 raises the Transfer Complete (TRFC) status flag in SDMMC\_NISTR if SDMMC\_NISTER.TRFC is set to 1. An interrupt is generated if SDMMC\_NISIER.TRFC is set to 1. See Figures 2.11 to 2.13 in the "SD Host Controller Simplified Specification V3.00"



### **Bit 1 – CMDINHD** Command Inhibit (DAT)

This status bit is 1 if either the DAT Line Active (DLACT) or the Read Transfer Active (RTACT) is set to 1. If this bit is 0, it indicates that the SDMMC can issue the next command. Commands with a Busy signal belong to Command Inhibit (DAT) (ex. R1b, R5b type). A change from 1 to 0 raises the Transfer Complete (TRFC) status flag in SDMMC\_NISTR if SDMMC\_NISTER.TRFC is set to 1. An interrupt is generated if SDMMC\_NISIER.TRFC is set to 1. Note: The software can save registers in the 000–00Dh range for a suspend transaction after this bit has changed from 1 to 0.



## **Bit 0 – CMDINHC** Command Inhibit (CMD)

If this bit is 0, it indicates the CMD line is not in use and the SDMMC can issue a command using the CMD line. This bit is set to 1 immediately after SDMMC\_CR is written. This bit is cleared when the command response is received. Auto CMD12 and Auto CMD23 consist of two responses. In this case, this bit is not cleared by the CMD12 or CMD23 response, but by the Read/Write command response.

Status issuing Auto CMD12 is not read from this bit. So, if a command is issued during Auto CMD12 operation, the SDMMC manages to issue both commands: CMD12 and a command set by SDMMC\_CR.

Even if the Command Inhibit (DAT) is set to 1, commands using only the CMD line can be issued if this bit is 0. A change from 1 to 0 raises the Command Complete (CMDC) status flag in SDMMC\_NISTR if

SDMMC\_NISTER.CMDC is set to 1. An interrupt is generated if SDMMC\_NISIER.CMDC is set to 1.

If the SDMMC cannot issue the command because of a command conflict error (see SDMMC\_EISTR.CMDCRC) or because of a 'Command Not Issued By Auto CMD12' error (see section "SDMMC Auto CMD Error Status Register"), this bit remains 1 and Command Complete is not set.



## <span id="page-1904-0"></span>**50.12.10 SDMMC Host Control 1 Register (SD\_SDIO)**



**Note:**  This register configuration is specific to the SD/SDIO operation mode.



#### **Bit 7 – CARDDSEL** Card Detect Signal Selection

This bit selects the source for the card detection.



#### **Bit 6 – CARDDTL** Card Detect Test Level

This bit is enabled while the Card Detect Signal Selection (CARDDSEL) is set to 1 and it indicates whether the card is inserted or not.



#### **Bits 4:3 – DMASEL[1:0]** DMA Select

One of the supported DMA modes can be selected. The DMA modes supported are given in SDMMC\_CA0R. Use of a selected DMA is determined by DMA Enable (DMAEN) in SDMMC\_TMR.



#### **Bit 2 – HSEN** High Speed Enable

Before setting this bit, the user must check High Speed Support (HSSUP) in SDMMC\_CA0R.

If this bit is set to 0 (default), the SDMMC outputs CMD line and DAT lines at the falling edge of the SD clock (up to 25 MHz). If this bit is set to 1, the SDMMC outputs the CMD line and the DAT lines at the rising edge of the SD clock (up to 50 MHz).

If Preset Value Enable (PVALEN) in SDMMC\_HC2R is set to 1, the user needs to reset SD Clock Enable (SDCLKEN) before changing this bit to avoid generating clock glitches. After setting this bit to 1, the user sets SDCLEN to 1 again. **Note:**  This bit is effective only if SDMMC\_MC1R.DDR is set to 0.

**Note:**  The clock divider (DIV) in the Clock Control register (SDMMC\_CCR) must be set to a value different from 0 when HSEN is 1.



#### **Bit 1 – DW** Data Width

This bit selects the data width of the SDMMC. It must be set to match the data width of the card.

0 (1\_BIT): 1-bit mode.

1 (4\_BIT): 4-bit mode.

**Note:**  If the Extended Data Transfer Width is 1, this bit has no effect and the data width is 8-bit mode.

## **Bit 0 – LEDCTRL** LED Control

This bit is used to caution the user not to remove the card while it is being accessed. If the software is going to issue multiple commands, this bit is set to 1 during all transactions. 0 (OFF): LED off. 1 (ON): LED on.

## <span id="page-1906-0"></span>**50.12.11 SDMMC Host Control 1 Register (e.MMC)**



**Note:**  This register configuration is specific to the e.MMC operation mode.



#### **Bit 5 – EXTDW** Extended Data Width

This bit controls the 8-bit Bus Width mode for embedded devices. Support of this function is indicated in 8-bit Support for Embedded Device in SDMMC CA0R. If a device supports the 8-bit mode, this may be set to 1. If this bit is 0, the bus width is controlled by Data Width (DW).

#### **Bits 4:3 – DMASEL[1:0]** DMA Select

One of the supported DAM modes can be selected. The DMA modes supported are given in SDMMC\_CA0R. Use of selected DMA is determined by DMA Enable (DMAEN) in SDMMC TMR.



#### **Bit 2 – HSEN** High Speed Enable

Before setting this bit, the user must check High Speed Support (HSSUP) in SDMMC\_CA0R.

If this bit is set to 0 (default), the SDMMC outputs CMD line and DAT lines at the falling edge of the SD clock (up to 25 MHz). If this bit is set to 1, the SDMMC outputs the CMD line and the DAT lines at the rising edge of the SD clock (up to 50 MHz).

If Preset Value Enable (PVALEN) in SDMMC\_HC2R is set to 1, the user needs to reset the SD Clock Enable (SDCLKEN) before changing this bit to avoid generating clock glitches. After setting this bit to 1, the user sets SDCLEN to 1 again.

**Note:**  This bit is effective only if SDMMC\_MC1R.DDR is set to 0.

**Note:**  The clock divider (DIV) in SDMMC\_CCR must be set to a value different from 0 when HSEN is 1.



#### **Bit 1 – DW** Data Width

This bit selects the data width of the SDMMC. It must be set to match the data width of the card.

0 (1\_BIT): 1-bit mode.

1 (4\_BIT): 4-bit mode.

**Note:**  If the Extended Data Transfer Width is 1, this bit has no effect and the data width is 8-bit mode.

#### <span id="page-1907-0"></span>**50.12.12 SDMMC Power Control Register**



# **Bit 0 – SDBPWR** SD Bus Power

This bit is automatically cleared by the SDMMC if the card is removed. If this bit is cleared, the SDMMC stops driving SDMMC\_CMD and SDMMC\_DAT[7:0] (tri-state) and drives SDMMC\_CK to low level.
# <span id="page-1908-0"></span>**50.12.13 SDMMC Block Gap Control Register (SD\_SDIO)**



**Note:**  This register configuration is specific to the SD/SDIO operation mode.



## **Bit 3 – INTBG** Interrupt at Block Gap

This bit is valid only in 4-bit mode of the SDIO card and selects a sample point in the interrupt cycle. Setting to 1 enables interrupt detection at the block gap for a multiple block transfer. If the SDIO card cannot signal an interrupt during a multiple block transfer, this bit should be set to 0. When the software detects an SDIO card insertion, it sets this bit according to the CCCR of the SDIO card.



## **Bit 2 – RWCTRL** Read Wait Control

The Read Wait control is optional for SDIO cards. If the card supports Read Wait, set this bit to enable use of the Read Wait protocol to stop read data using the SDMMC\_DAT[2] line. Otherwise, the SDMMC stops the SDCLK to hold read data, which restricts command generation. When the software detects an SD card insertion, this bit must be set according to the CCCR of the SDIO card. If the card does not support Read Wait, this bit shall never be set to 1, otherwise an SDMMC\_DAT line conflict may occur. If this bit is set to 0, Suspend/Resume cannot be supported.



## **Bit 1 – CONTR** Continue Request

This bit is used to restart a transaction which was stopped using a Stop At Block Gap Request (STPBGR). To cancel stop at the block gap, set STPBGR to 0 and set this bit to 1 to restart the transfer.

The SDMMC automatically clears this bit in either of the following cases:

– In the case of a read transaction, the DAT Line Active (DLACT) changes from 0 to 1 as a read transaction restarts. – In the case of a write transaction, the Write Transfer Active (WTACT) changes from 0 to 1 as the write transaction restarts.

Therefore, it is not necessary to set this bit to 0. If STPBGR is set to 1, any write to this bit is ignored. See the "Abort Transaction" and "Suspend/Resume" sections in the "SD Host Controller Simplified Specification V3.00" for more details.



## **Bit 0 – STPBGR** Stop At Block Gap Request

This bit is used to stop executing read and write transactions at the next block gap for nonDMA, SDMA, and ADMA transfers. The user must leave this bit set to 1 until Transfer Complete (TRFC) in SDMMC\_NISTR. Clearing both Stop At Block Gap Request and Continue Request does not cause the transaction to restart. This bit can be set whether the card supports the Read Wait signal or not.

During read transfers, the SDMMC stops the transaction by using the Read Wait signal (SDMMC\_DAT[2]) if supported, or by stopping the SD clock otherwise.

In case of write transfers in which the user writes data to SDMMC\_BDPR, this bit must be set to 1 after all the block of data is written. If this bit is set to 1, the user does not write data to SDMMC\_BDPR.

This bit affects Read Transfer Active (RTACT), Write Transfer Active (WTACT), DAT Line Active (DLACT) and Command Inhibit (DAT) (CMDINHD) in SDMMC\_PSR.

See the "Abort Transaction" and "Suspend/Resume" sections in the "SD Host Controller Simplified Specification V3.00" for more details.



# <span id="page-1910-0"></span>**50.12.14 SDMMC Block Gap Control Register (e.MMC)**



**Note:**  This register configuration is specific to the e.MMC operation mode.



## **Bit 1 – CONTR** Continue Request

This bit is used to restart a transaction which was stopped using a Stop At Block Gap Request (STPBGR). To cancel stop at the block gap, set STPBGR to 0 and set this bit to 1 to restart the transfer.

The SDMMC automatically clears this bit in either of the following cases:

– In the case of a read transaction, the DAT Line Active (DLACT) changes from 0 to 1 as a read transaction restarts. – In the case of a write transaction, the Write Transfer Active (WTACT) changes from 0 to 1 as the write transaction restarts.

Therefore, it is not necessary to set this bit to 0. If STPBGR is set to 1, any write to this bit is ignored.

See the "Abort Transaction" and "Suspend/Resume" sections in the "SD Host Controller Simplified Specification V3.00" for more details.



## **Bit 0 – STPBGR** Stop At Block Gap Request

This bit is used to stop executing read and write transactions at the next block gap for nonDMA, SDMA, and ADMA transfers. The user must leave this bit set to 1 until Transfer Complete (TRFC) in SDMMC\_NISTR. Clearing both Stop At Block Gap Request and Continue Request does not cause the transaction to restart. This bit can be set whether the card supports the Read Wait signal or not.

During read transfers, the SDMMC stops the transaction by using the Read Wait signal (SDMMC\_DAT[2]) if supported, or by stopping the SD clock otherwise.

In case of write transfers in which the user writes data to SDMMC\_BDPR, this bit must be set to 1 after all the block of data is written. If this bit is set to 1, the user does not write data to SDMMC\_BDPR.

This bit affects Read Transfer Active (RTACT), Write Transfer Active (WTACT), DAT Line Active (DLACT) and Command Inhibit (DAT) (CMDINHD) in SDMMC\_PSR.

See the "Abort Transaction" and "Suspend/Resume" sections in the "SD Host Controller Simplified Specification V3.00" for more details.



# <span id="page-1911-0"></span>**50.12.15 SDMMC Wakeup Control Register (SD\_SDIO)**



**Note:**  This register configuration is specific to the SD/SDIO operation mode.



# **Bit 2 – WKENCREM** Wakeup Event Enable on Card Removal

This bit enables a wakeup event via Card Removal (CREM) in SDMMC\_NISTR. FN\_WUS (Wakeup Support) in the CIS (Card Information Structure) does not affect this bit.

0 (DISABLED): Wakeup Event disabled.

1 (ENABLED): Wakeup Event enabled.

## **Bit 1 – WKENCINS** Wakeup Event Enable on Card Insertion

This bit enables a wakeup event via Card Insertion (CINS) in SDMMC\_NISTR. FN\_WUS (Wakeup Support) in the CIS (Card Information Structure) does not affect this bit.

0 (DISABLED): Wakeup Event disabled.

1 (ENABLED): Wakeup Event enabled.

## **Bit 0 – WKENCINT** Wakeup Event Enable on Card Interrupt

This bit enables a wakeup event via Card Interrupt (CINT) in SDMMC\_NISTR. This bit can be set to 1 if FN\_WUS (Wakeup Support) in the CIS (Card Information Structure) is set to 1 in the SDIO card.

0 (DISABLED): Wakeup Event disabled.

1 (ENABLED): Wakeup Event enabled.

## <span id="page-1912-0"></span>**50.12.16 SDMMC Clock Control Register**





## **Bits 15:8 – SDCLKFSEL[7:0]** SDCLK Frequency Select

This register is used to select the frequency of the SDCLK pin. There are two SDCLK Frequency modes according to Clock Generator Select (CLKGSEL).

The length of the clock divider (DIV) is extended to 10 bits (DIV[9:8] = USDCLKFSEL, DIV[7:0] = SDCLKFSEL)

- 10-bit Divided Clock Mode (CLKGSEL = 0):  $f_{SDCLK} = f_{BASECLK}/(2 \times DIV)$ . If DIV = 0 then  $f_{SDCLK} = f_{BASECLK}$
- Programmable Clock Mode (CLKGSEL = 1):  $f_{S DCLK} = f_{MULTCLK} / (DIV + 1)$

When HSEN is set in SDMMC\_HC1R, or DDR is set in SDMMC\_MC1R, the clock divider (DIV) must be non-zero. This field depends on the setting of Preset Value Enable (PVALEN) in SDMMC\_HC2R.

If PVALEN  $= 0$ , this field is set by the user.

If PVALEN = 1, this field is automatically set to a value specified in one of the SDMMC\_PVR.

## **Bits 7:6 – USDCLKFSEL[1:0]** Upper Bits of SDCLK Frequency Select

These bits expand the SDCLK Frequency Select (SDCLKFSEL) to 10 bits. These two bits are assigned to bit 09-08 of the clock divider as described in SDCLKFSEL.

## **Bit 5 – CLKGSEL** Clock Generator Select

This bit is used to select the clock generator mode in the SDCLK Frequency Select field. If the Programmable mode is not supported (SDMMC\_CA1R.CLKMULT (Clock Multiplier) set to 0), then this bit cannot be written and is always read at 0.

This bit depends on the setting of Preset Value Enable (PVALEN) in SDMMC\_HC2R.

If  $PVALEN = 0$ , this bit is set by the user.



## **Bit 2 – SDCLKEN** SD Clock Enable

The SDMMC stops the SD Clock when writing this bit to 0. SDCLK Frequency Select (SDCLKFSEL) can be changed when this bit is 0. Then, the SDMMC maintains the same clock frequency until SDCLK is stopped (Stop at SDCLK = 0). If Card Inserted (CARDINS) in SDMMC\_PSR is cleared, this bit is also cleared.



# **Bit 1 – INTCLKS** Internal Clock Stable

This bit is set to 1 when the SD clock is stable after setting SDMMC\_CCR.INTCLKEN (Internal Clock Enable) to 1. The user must wait to set SD Clock Enable (SDCLKEN) until this bit is set to 1.

# **SAMA5D2 Series Secure Digital MultiMedia Card Controller (SDMMC)**



# **Bit 0 – INTCLKEN** Internal Clock Enable

This bit is set to 0 when the SDMMC is not used or is awaiting a wakeup interrupt. In this case, its internal clock is stopped to reach a very low power state. Registers are still able to be read and written. The clock starts to oscillate when this bit is set to 1. Once the clock oscillation is stable, the SDMMC sets Internal Clock Stable (INTCLKS) in this register to 1.

This bit does not affect card detection.



## <span id="page-1914-0"></span>**50.12.17 SDMMC Timeout Control Register**





**Bits 3:0 – DTCVAL[3:0]** Data Timeout Counter Value

This value determines the interval at which DAT line timeouts are detected. For more information about timeout generation, see Data Timeout Error (DATTEO) in SDMMC\_EISTR. When setting this register, the user can prevent inadvertent timeout events by clearing the Data Timeout Error Status Enable (in SDMMC\_EISTER).

TIMEOUT<sub>(μs)</sub> =  $\frac{2^{13 + \text{DTCVAL}}}{f_{\text{ETEOCL K/MHz}}}$  $f$ FTEOCLK(MHz

**Note:** DTCVAL =  $f_{(Hexa)}$  is reserved.

## **50.12.18 SDMMC Software Reset Register**





## **Bit 2 – SWRSTDAT** Software Reset for DAT Line

Only part of a data circuit is reset. The DMA circuit is also reset. The following registers and bits are cleared by this bit:

- [SDMMC Buffer Data Port Register](#page-1899-0)
	- Buffer is cleared and initialized.
- [SDMMC Present State Register](#page-1900-0)
	- Buffer Read Enable (BUFRDEN)
	- Buffer Write Enable (BUFWREN)
	- Read Transfer Active (RTACT)
	- Write Transfer Active (WTACT)
	- DAT Line Active (DATLL)
	- Command Inhibit (DAT) (CMDINHD)
- [SDMMC Block Gap Control Register \(SD\\_SDIO\)](#page-1908-0)
	- Continue Request (CONTR)
	- Stop At Block Gap Request (STPBGR)
- [SDMMC Normal Interrupt Status Register \(SD\\_SDIO\)](#page-1917-0)
	- Buffer Read Ready (BRDRDY)
	- Buffer Write Ready (BWRRDY)
	- DMA Interrupt (DMAINT)
	- Block Gap Event (BLKGE)
	- Transfer Complete (TRFC)



# **Bit 1 – SWRSTCMD** Software Reset for CMD Line

Only part of a command circuit is reset.

The following registers and bits are cleared by this bit:

- **[SDMMC Present State Register](#page-1900-0)** 
	- Command Inhibit (CMD) (CMDINHC)
- [SDMMC Normal Interrupt Status Register \(SD\\_SDIO\)](#page-1917-0) and [SDMMC Normal Interrupt Status Register \(e.MMC\)](#page-1920-0)
	- Command Complete (CMDC)



# **Bit 0 – SWRSTALL** Software Reset for All

This reset affects the entire SDMMC except the card detection circuit. During initialization, the SDMMC must be reset by setting this bit to '1'. This bit is automatically cleared to '0' when SDMMC\_CA0R and SDMMC\_CA1R are valid and the user can read them. If this bit is set to '1', the user should issue a reset command and reinitialize the card.

List of registers cleared to '0':

- [SDMMC SDMA System Address / Argument 2 Register](#page-1890-0)
- **[SDMMC Block Size Register](#page-1891-0)**
- **[SDMMC Block Count Register](#page-1892-0)**
- [SDMMC Argument 1 Register](#page-1893-0)
- [SDMMC Command Register](#page-1896-0)
- **[SDMMC Transfer Mode Register](#page-1894-0)**
- [SDMMC Response Register](#page-1898-0)
- [SDMMC Buffer Data Port Register](#page-1899-0)
- [SDMMC Present State Register](#page-1900-0) (except CMDLL, DATLL, WRPPL, CARDDDPL, CARDSS, CARDINS)
- [SDMMC Host Control 1 Register \(SD\\_SDIO\)](#page-1904-0)
- [SDMMC Host Control 1 Register \(e.MMC\)](#page-1906-0)
- **[SDMMC Power Control Register](#page-1907-0)**
- [SDMMC Block Gap Control Register \(SD\\_SDIO\)](#page-1908-0)
- [SDMMC Block Gap Control Register \(e.MMC\)](#page-1910-0)
- [SDMMC Wakeup Control Register \(SD\\_SDIO\)](#page-1911-0)
- **[SDMMC Clock Control Register](#page-1912-0)**
- **[SDMMC Timeout Control Register](#page-1914-0)**
- [SDMMC Normal Interrupt Status Register \(SD\\_SDIO\)](#page-1917-0)
- [SDMMC Error Interrupt Status Register \(SD\\_SDIO\)](#page-1923-0)
- [SDMMC Normal Interrupt Status Enable Register \(SD\\_SDIO\)](#page-1929-0)
- [SDMMC Error Interrupt Status Enable Register \(SD\\_SDIO\)](#page-1932-0)
- [SDMMC Normal Interrupt Signal Enable Register \(SD\\_SDIO\)](#page-1936-0)
- [SDMMC Error Interrupt Signal Enable Register \(SD\\_SDIO\)](#page-1938-0)
- **[SDMMC Auto CMD Error Status Register](#page-1942-0)**
- [SDMMC Host Control 2 Register \(SD\\_SDIO\)](#page-1944-0)
- [SDMMC ADMA Error Status Register](#page-1957-0)
- [SDMMC ADMA System Address Register](#page-1958-0)
- [SDMMC Slot Interrupt Status Register](#page-1961-0)
- [SDMMC e.MMC Control 1 Register](#page-1964-0)
- [SDMMC e.MMC Control 2 Register](#page-1965-0)
- [SDMMC AHB Control Register](#page-1966-0)
- **[SDMMC Clock Control 2 Register](#page-1967-0)**
- [SDMMC Retuning Control 1 Register](#page-1968-0)
- [SDMMC Retuning Counter Value Register](#page-1970-0)
- [SDMMC Retuning Interrupt Status Enable Register](#page-1971-0)
- [SDMMC Retuning Interrupt Signal Enable Register](#page-1972-0)
- [SDMMC Retuning Interrupt Status Register](#page-1973-0)
- **[SDMMC Tuning Control Register](#page-1975-0)**
- [SDMMC Capabilities Control Register](#page-1976-0) (except KEY)
- [SDMMC Calibration Control Register](#page-1977-0) (except CALN, CALP)



# <span id="page-1917-0"></span>**50.12.19 SDMMC Normal Interrupt Status Register (SD\_SDIO)**



**Note:**  This register configuration is specific to the SD/SDIO operation mode.



# **Bit 15 – ERRINT** Error Interrupt

If any of the bits in SDMMC\_EISTR are set, then this bit is set. Therefore, the user can efficiently test for an error by checking this bit first. This bit is read-only.



## **Bit 8 – CINT** Card Interrupt

Writing this bit to '1' does not clear this bit. It is cleared by resetting the SD card interrupt factor. In 1-bit mode, the SDMMC detects the Card Interrupt without SDCLK to support wakeup. In 4-bit mode, the Card Interrupt signal is sampled during the interrupt cycle, so there are some sample delays between the interrupt signal from the SD card and the interrupt to the system.

When this bit is set to '1' and the user needs to start this interrupt service, Card Interrupt Status Enable (CINT) in SDMMC\_NISTER may be set to '0' in order to clear the card interrupt statuses latched in the SDMMC and to stop driving the interrupt signal to the system. After completion of the card interrupt service (it should reset interrupt factors in the SD card and the interrupt signal may not be asserted), set SDMMC\_NISTER.CINT to '1' and start sampling the interrupt signal again.

Interrupt detected by DAT[1] is supported when there is one card per slot.

This bit can only be set to 1 if SDMMC\_NISTER.CINT is set to 1. An interrupt can only be generated if SDMMC\_NISIER.CINT is set to 1.



## **Bit 7 – CREM** Card Removal

This status is set to '1' if Card Inserted (CARDINS) in SDMMC\_PSR changes from '1' to '0'. When the user writes this bit to '1' to clear this status, the status of SDMMC\_PSR.CARDINS must be confirmed because the card detect state may possibly be changed when the user clears this bit and no interrupt event can be generated.

This bit can only be set to '1' if SDMMC\_NISTER.CREM is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.CREM is set to '1'.



## **Bit 6 – CINS** Card Insertion

This status is set if Card Inserted (CARDINS) in SDMMC\_PSR changes from '0' to '1'. When the user writes this bit to '1' to clear this status, the status of SDMMC\_PSR.CARDINS must be confirmed because the card detect state may possibly be changed when the user clears this bit and no interrupt event can be generated.

This bit can only be set to '1' if SDMMC\_NISTER.CINS is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.CINS is set to '1'.

Writing this bit to '1' clears the bit.



## **Bit 5 – BRDRDY** Buffer Read Ready

This status is set to '1' if the Buffer Read Enable (BUFRDEN) changes from '0' to '1'. See BUFRDEN in SDMMC\_PSR. While processing the tuning procedure (Execute Tuning (EXTUN) in SDMMC\_HC2R is set to '1'), BRDRDY is set to '1' for every CMD19 execution.

This bit can only be set to '1' if SDMMC\_NISTER.BRDRDY is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.BRDRDY is set to '1'.



## **Bit 4 – BWRRDY** Buffer Write Ready

This status is set to '1' if the Buffer Write Enable (BUFWREN) changes from '0' to '1'. See BUFWREN in SDMMC\_PSR.

This bit can only be set to '1' if SDMMC\_NISTER.BWRRDY is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.BWRRDY is set to '1'.



## **Bit 3 – DMAINT** DMA Interrupt

This status is set if the SDMMC detects the Host SDMA Buffer boundary during transfer. See SDMA Buffer Boundary (BOUNDARY) in SDMMC\_BSR.

In case of ADMA, by setting the "int" field in the descriptor table, the SDMMC raises this status flag when the descriptor line is completed. This status flag does not rise after Transfer Complete (TRFC).

This bit can only be set to '1' if SDMMC\_NISTER.DMAINT is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.DMAINT is set to '1'.

Writing this bit to '1' clears the bit.



## **Bit 2 – BLKGE** Block Gap Event

If the Stop At Block Gap Request (STPBGR) in SDMMC\_BGCR is set to 1, this bit is set when either a read or a write transaction is stopped at a block gap. If STPBGR is not set to 1, this bit is not set to 1.

# **In the case of a Read transaction:**

This bit is set at the falling edge of the DAT Line Active (DLACT) status (when the transaction is stopped at SD bus timing). The Read Wait must be supported in order to use this function. See section "Read Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" about the detailed timing.

## **In the case of a Write transaction:**

This bit is set at the falling edge of the Write Transfer Active (WTACT) status (after getting the CRC status at SD bus timing). See section "Write Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" for more details on the sequence of events.

This bit can only be set to '1' if SDMMC\_NISTER.BLKGE is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.BLKGE is set to '1'.

Writing this bit to '1' clears the bit.



#### **Bit 1 – TRFC** Transfer Complete

This bit is set when a read/write transfer and a command with Busy is completed.

#### **In the case of a Read Transaction:**

This bit is set at the falling edge of the Read Transfer Active Status. The interrupt is generated in two cases. The first is when a data transfer is completed as specified by the data length (after the last data was read to the system). The second is when data has stopped at the block gap and completed the data transfer by setting the Stop At Block Gap Request (STPBGR) in SDMMC\_BGCR (after valid data was read to the system). See section "Read Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" for more details on the sequence of events.

## **In the case of a Write Transaction:**

This bit is set at the falling edge of the DAT Line Active (DLACT) status. This interrupt is generated in two cases. The first is when the last data is written to the card as specified by the data length and the Busy signal is released. The second is when data transfers are stopped at the block gap by setting Stop At Block Gap Request (STPBGR) in SDMMC\_BGCR and data transfers are completed. (After valid data is written to the card and the Busy signal is released). See section "Write Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" for more details on the sequence of events.

#### **In the case of command with Busy:**

This bit is set when Busy is deasserted. See DAT Line Active (DLACT) and Command Inhibit (DAT) (CMDINHD) in SDMMC\_PSR.

This bit can only be set to '1' if SDMMC\_NISTER.TRFC is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.TRFC is set to '1'.

Writing this bit to '1' clears the bit.

The table below shows that Transfer Complete (TRFC) has a higher priority than Data Timeout Error (DATTEO). If both bits are set to '1', execution of a command can be considered to be completed.





## **Bit 0 – CMDC** Command Complete

This bit is set when getting the end bit of the command response. Auto CMD12 and Auto CMD23 consist of two responses. Command Complete is not generated by the response of CMD12 or CMD23, but it is generated by the response of a read/write command. See Command Inhibit (CMD) in SDMMC\_PSR for details on how to control this bit.

This bit can only be set to 1 if SDMMC\_NISTER.CMDC is set to 1. An interrupt can only be generated if SDMMC\_NISIER.CMDC is set to 1.

Writing this bit to 1 clears the bit.

The table below shows that Command Timeout Error (CMDTEO) has a higher priority than Command Complete (CMDC). If both bits are set to 1, it can be considered that the response was not received correctly.





## <span id="page-1920-0"></span>**50.12.20 SDMMC Normal Interrupt Status Register (e.MMC)**



**Note:**  This register configuration is specific to the e.MMC operation mode.



## **Bit 15 – ERRINT** Error Interrupt

If any of the bits in SDMMC\_EISTR are set, then this bit is set. Therefore, the user can efficiently test for an error by checking this bit first. This bit is read-only.



## **Bit 14 – BOOTAR** Boot Acknowledge Received

This bit is set to '1' when the SDMMC received a Boot Acknowledge pattern from the e.MMC.

This bit can only be set to '1' if SDMMC\_NISTER.BOOTAR is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.BOOTAR is set to '1'.

Writing this bit to '1' clears the bit.



# **Bit 5 – BRDRDY** Buffer Read Ready

This status is set to '1' if Buffer Read Enable (BUFRDEN) changes from '0' to '1'. See Buffer Read Enable (BUFRDEN) in SDMMC\_PSR. While processing the tuning procedure (Execute Tuning (EXTUN) in SDMMC\_HC2R is set to '1'), BRDRDY is set to '1' for every CMD19 execution.

This bit can only be set to '1' if SDMMC\_NISTER.BRDRDY is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.BRDRDY is set to '1'.

Writing this bit to '1' clears the bit.



## **Bit 4 – BWRRDY** Buffer Write Ready

This status is set to 1 if Buffer Write Enable (BUFWREN) changes from '0' to '1'. See Buffer Write Enable (BUFWREN) in SDMMC\_PSR.

This bit can only be set to '1' if SDMMC\_NISTER.BWRRDY is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.BWRRDY is set to '1'.

#### Writing this bit to '1' clears the bit.



## **Bit 3 – DMAINT** DMA Interrupt

This status is set if the SDMMC detects the Host SDMA Buffer boundary during transfer. See SDMA Buffer Boundary (BOUNDARY) in SDMMC\_BSR.

In case of ADMA, by setting "int" field in the descriptor table, the SDMMC raises this status flag when the descriptor line is completed. This status flag does not rise after the Transfer Complete (TRFC).

This bit can only be set to '1' if SDMMC\_NISTER.DMAINT is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.DMAINT is set to '1'.

Writing this bit to '1' clears the bit.



#### **Bit 2 – BLKGE** Block Gap Event

If the Stop At Block Gap Request (STPBGR) in SDMMC\_BGCR is set to '1', this bit is set when either a read or a write transaction is stopped at a block gap. If STPBGR is not set to '1', this bit is not set to '1'.

#### **In the case of a Read transaction:**

This bit is set at the falling edge of the DAT Line Active (DLACT) status (when the transaction is stopped at SD bus timing). The Read Wait must be supported in order to use this function. See section "Read Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" about the detailed timing.

#### **In the case of a Write transaction:**

This bit is set at the falling edge of the Write Transfer Active (WTACT) status (after getting the CRC status at SD bus timing). See section "Write Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" for more details on the sequence of events.

This bit can only be set to '1' if SDMMC\_NISTER.BLKGE is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.BLKGE is set to '1'.

Writing this bit to '1' clears the bit.



## **Bit 1 – TRFC** Transfer Complete

This bit is set when a read/write transfer and a command with Busy is completed.

## **In the case of a Read Transaction:**

This bit is set at the falling edge of the Read Transfer Active Status. The interrupt is generated in two cases. The first is when a data transfer is completed as specified by the data length (after the last data was read to the system). The second is when data has stopped at the block gap and completed the data transfer by setting the Stop At Block Gap Request (STPBGR) in SDMMC\_BGCR (after valid data was read to the system). See section "Read Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" for more details on the sequence of events.

#### **In the case of a Write Transaction:**

This bit is set at the falling edge of the DAT Line Active (DLACT) status. This interrupt is generated in two cases. The first is when the last data is written to the card as specified by the data length and the Busy signal is released. The second is when data transfers are stopped at the block gap by setting Stop At Block Gap Request (STPBGR) in SDMMC\_BGCR and data transfers are completed. (After valid data is written to the card and the Busy signal is released). See section "Write Transaction Wait / Continue Timing" in the "SD Host Controller Simplified Specification V3.00" for more details on the sequence of events.

#### **In the case of command with Busy:**

This bit is set when Busy is deasserted. See DAT Line Active (DLACT) and Command Inhibit (DAT) (CMDINHD) in SDMMC\_PSR.

This bit can only be set to '1' if SDMMC\_NISTER.TRFC is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.TRFC is set to '1'.

## Writing this bit to '1' clears the bit.

The table below shows that Transfer Complete (TRFC) has a higher priority than Data Timeout Error (DATTEO). If both bits are set to '1', execution of a command can be considered to be completed.





# **Bit 0 – CMDC** Command Complete

This bit is set when getting the end bit of the command response. Auto CMD12 and Auto CMD23 consist of two responses. Command Complete is not generated by the response of CMD12 or CMD23, but it is generated by the response of a read/write command. See CMRINHC in SDMMC\_PSR for details on how to control this bit. This bit can only be set to '1' if SDMMC\_NISTER.CMDC is set to '1'. An interrupt can only be generated if SDMMC\_NISIER.CMDC is set to '1'.

Writing this bit to '1' clears the bit.

The table below shows that Command Timeout Error (CMDTEO) has a higher priority than Command Complete (CMDC). If both bits are set to '1', it can be considered that the response was not received correctly.





# <span id="page-1923-0"></span>**50.12.21 SDMMC Error Interrupt Status Register (SD\_SDIO)**



**Note:**  This register configuration is specific to the SD/SDIO operation mode.



## **Bit 9 – ADMA** ADMA Error

This bit is set to '1' when the SDMMC detects errors during an ADMA-based data transfer. The state of the ADMA at an error occurrence is saved in SDMMC\_AESR.

In addition, the SDMMC raises this status flag when it detects some invalid description data (Valid = 0) at the ST\_FDS state (see section "Advanced DMA" in the "SD Host Controller Simplified Specification V3.00"). ADMA Error Status (ERRST) in SDMMC\_AESR indicates that an error occurred in ST\_FDS state. The user may find that the Valid bit is not set at the error descriptor.

This bit can only be set to '1' if SDMMC\_EISTER.ADMA is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.ADMA is set to '1'.

 $M$ riting this bit to '1' clears the bit.



## **Bit 8 – ACMD** Auto CMD Error

Auto CMD12 and Auto CMD23 use this error status. This bit is set to '1' when detecting that one of the 0 to 4 bits in SDMMC\_ACESR[4:0] has changed from '0' to '1'. In the case of Auto CMD12, this bit is set to '1', not only when errors occur in Auto CMD12 but also when auto CMD12 is not executed due to the previous command error. This bit can only be set to '1' if SDMMC\_EISTER.ACMD is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.ACMD is set to '1'.

## Writing this bit to '1' clears the bit.



## **Bit 7 – CURLIM** Current Limit Error

By setting SD Bus Power (SDBPWR) in SDMMC\_PCR, the SDMMC is requested to supply power for the SD Bus. The SDMMC is protected from an illegal card by stopping power supply to the card, in which case this bit indicates a failure status. Reading 1 means the SDMMC is not supplying power to the card due to some failure. Reading 0 means that the SDMMC is supplying power and no error has occurred. The SDMMC may require some sampling time to detect the current limit.

This bit can only be set to '1' if SDMMC\_EISTER.CURLIM is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.CURLIM is set to '1'.



## **Bit 6 – DATEND** Data End Bit Error

This bit is set to '1' either when detecting 0 at the end bit position of read data which uses the DAT line or at the end bit position of the CRC Status.

This bit can only be set to '1' if SDMMC\_EISTER.DATEND is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.DATEND is set to '1'.

Writing this bit to '1' clears the bit.



## **Bit 5 – DATCRC** Data CRC error

This bit is set to '1' when detecting a CRC error when transferring read data which uses the DAT line or when detecting that the Write CRC Status has a value other than '010'.

This bit can only be set to '1' if SDMMC\_EISTER.DATCRC is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.DATCRC is set to '1'.



## **Bit 4 – DATTEO** Data Timeout Error

This bit is set to '1' when detecting one of following timeout conditions.

– Busy timeout for R1b, R5b response type (see "Physical Layer Simplified Specification V3.01" and "SD Host Controller Simplified Specification V3.00").

– Busy timeout after Write CRC status.

– Write CRC Status timeout.

– Read data timeout

This bit can only be set to '1' if SDMMC\_EISTER.DATTEO is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.DATTEO is set to '1'.

Writing this bit to '1' clears the bit.



## **Bit 3 – CMDIDX** Command Index Error

This bit is set to '1' if a Command Index error occurs in the command response.

This bit can only be set to '1' if SDMMC\_EISTER.CMDIDX is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.CMDIDX is set to '1'.

Writing this bit to '1' clears the bit.



## **Bit 2 – CMDEND** Command End Bit Error

This bit is set to '1' when detecting that the end bit of a command response is 0.

This bit can only be set to '1' if SDMMC\_EISTER.CMDEND is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.CMDEND is set to '1'.



# **Bit 1 – CMDCRC** Command CRC Error

The Command CRC Error is generated in two cases.

If a response is returned and the Command Timeout Error (CMDTEO) is set to 0 (indicating no command timeout), this bit is set to '1' when detecting a CRC error in the command response.

The SDMMC detects a CMD line conflict by monitoring the CMD line when a command is issued. If the SDMMC drives the CMD line to 1 level, but detects 0 level on the CMD line at the next SDCLK edge, then the SDMMC aborts the command (stops driving the CMD line) and sets this bit to '1'. CMDTEO is also set to '1' to indicate a CMD line conflict (see the table above).

This bit can only be set to '1' if SDMMC\_EISTER.CMDCRC is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.CMDCRC is set to '1'.

Writing this bit to '1' clears the bit.

# **Bit 0 – CMDTEO** Command Timeout Error

This bit is set to '1' only if no response is returned within 64 SDCLK cycles from the end bit of the command. If the SDMMC detects a CMD line conflict, in which case Command CRC Error (CMDCRC) is also set to '1' as shown in the table below, this bit is set without waiting for 64 SDCLK cycles because the command is aborted by the SDMMC. This bit can only be set to '1' if SDMMC\_EISTER.CMDTEO is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.CMDTEO is set to '1'.

Writing this bit to '1' clears the bit.



# **50.12.22 SDMMC Error Interrupt Status Register (e.MMC)**



**Note:**  This register configuration is specific to the e.MMC operation mode.



## **Bit 12 – BOOTAE** Boot Acknowledge Error

This bit is set to '1' when detecting that the e.MMC Boot Acknowledge Status has a value other than '010'. This bit can only be set to '1' if SDMMC\_EISTER.BOOTAE is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.BOOTAE is set to '1'.

Writing this bit to '1' clears the bit.



## **Bit 9 – ADMA** ADMA Error

This bit is set to 1 when the SDMMC detects errors during an ADMA-based data transfer. The state of the ADMA at an error occurrence is saved in SDMMC\_AESR.

In addition, the SDMMC raises this status flag when it detects some invalid description data (Valid = 0) at the ST\_FDS state (see section "Advanced DMA" in the "SD Host Controller Simplified Specification V3.00"). ADMA Error Status (ERRST) in SDMMC\_AESR indicates that an error occurred in ST\_FDS state. The user may find that the Valid bit is not set at the error descriptor.

This bit can only be set to '1' if SDMMC\_EISTER.ADMA is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.ADMA is set to '1'.



# **Bit 8 – ACMD** Auto CMD Error

Auto CMD12 and Auto CMD23 use this error status. This bit is set to '1' when detecting that one of the 0 to 4 bits in SDMMC\_ACESR[4:0] has changed from 0 to 1. In the case of Auto CMD12, this bit is set to '1', not only when errors occur in Auto CMD12, but also when Auto CMD12 is not executed due to the previous command error. This bit can only be set to '1' if SDMMC\_EISTER.ACMD is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.ACMD is set to '1'.

Writing this bit to '1' clears the bit.



# **Bit 7 – CURLIM** Current Limit Error

By setting SD Bus Power (SDBPWR) in SDMMC\_PSR, the SDMMC is requested to supply power for the SD Bus. The SDMMC is protected from an illegal card by stopping power supply to the card, in which case this bit indicates a failure status. Reading 1 means the SDMMC is not supplying power to the card due to some failure. Reading 0

means that the SDMMC is supplying power and no error has occurred. The SDMMC may require some sampling time to detect the current limit.

This bit can only be set to '1' if SDMMC\_EISTER.CURLIM is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.CURLIM is set to '1'.

## Writing this bit to '1' clears the bit.



## **Bit 6 – DATEND** Data End Bit Error

This bit is set to '1' either when detecting 0 at the end bit position of read data which uses the DAT line or at the end bit position of the CRC Status.

This bit can only be set to '1' if SDMMC\_EISTER.DATEND is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.DATEND is set to '1'.

Writing this bit to '1' clears the bit.



# **Bit 5 – DATCRC** Data CRC Error

This bit is set to '1' when detecting a CRC error during a transfer of read data which uses the DAT line or when detecting that the Write CRC Status has a value other than '010'.

This bit can only be set to '1' if SDMMC\_EISTER.DATCRC is set to '1'. An interrupt can only be generated if SDMMC\_EISIER. DATCRC is set to '1'.

Writing this bit to '1' clears the bit.



# **Bit 4 – DATTEO** Data Timeout error

This bit is set to '1' when detecting one of following timeout conditions.

– Busy timeout for R1b, R5b response type (see "Physical Layer Simplified Specification V3.01" and "SDIO Simplified Specification V3.00" ).

– Busy timeout after Write CRC Status.

– Write CRC Status timeout.

– Read data timeout

This bit can only be set to '1' if SDMMC\_EISTER.DATTEO is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.DATTEO is set to '1'.

Writing this bit to '1' clears the bit.



# **Bit 3 – CMDIDX** Command Index Error

This bit is set to '1' if a Command Index error occurs in the command response.

This bit can only be set to '1' if SDMMC\_EISTER.CMDIDX is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.CMDIDX is set to '1'.



## **Bit 2 – CMDEND** Command End Bit Error

This bit is set to '1' when detecting that the end bit of a command response is 0.

This bit can only be set to '1' if SDMMC\_EISTER.CMDEND is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.CMDEND is set to '1'.

Writing this bit to '1' clears the bit.



## **Bit 1 – CMDCRC** Command CRC Error

The Command CRC Error is generated in two cases.

If a response is returned and Command Timeout Error (CMDTEO) is set to 0 (indicating no command timeout), this bit is set to '1' when detecting a CRC error in the command response.

The SDMMC detects a CMD line conflict by monitoring the CMD line when a command is issued. If the SDMMC drives the CMD line to 1 level, but detects 0 level on the CMD line at the next SDCLK edge, then the SDMMC aborts the command (stops driving the CMD line) and sets this bit to '1'. CMDTEO is also set to '1' to indicate a CMD line conflict (see he table "Relations between CMDCRC and CMDTEO").

This bit can only be set to '1' if SDMMC\_EISTER.CMDCRC is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.CMDCRC is set to '1'.

Writing this bit to 1 clears the bit.

## **Bit 0 – CMDTEO** Command Timeout Error

This bit is set to '1' only if no response is returned within 64 SDCLK cycles from the end bit of the command. If the SDMMC detects a CMD line conflict, in which case Command CRC Error (CMDCRC) is also set to '1' as shown in the table "Relations between CMDCRC and CMDTEO", this bit is set without waiting for 64 SDCLK cycles because the command is aborted by the SDMMC.

This bit can only be set to '1' if SDMMC\_EISTER.CMDTEO is set to '1'. An interrupt can only be generated if SDMMC\_EISIER.CMDTEO is set to '1'.

Writing this bit to '1' clears the bit.



# <span id="page-1929-0"></span>**50.12.23 SDMMC Normal Interrupt Status Enable Register (SD\_SDIO)**



**Note:**  This register configuration is specific to the SD/SDIO operation mode.



# **Bit 8 – CINT** Card Interrupt Status Enable

If this bit is set to 0, the SDMMC clears interrupt requests to the system. The Card Interrupt detection is stopped when this bit is cleared and restarted when this bit is set to 1. The user may clear this bit before servicing the Card Interrupt and may set this bit again after all interrupt requests from the card are cleared to prevent inadvertent interrupts.

0 (MASKED): The CINT status flag in SDMMC\_NISTR is masked.

1 (ENABLED): The CINT status flag in SDMMC\_NISTR is enabled.

## **Bit 7 – CREM** Card Removal Status Enable

0 (MASKED): The CREM status flag in SDMMC\_NISTR is masked.

1 (ENABLED): The CREM status flag in SDMMC\_NISTR is enabled.

## **Bit 6 – CINS** Card Insertion Status Enable

0 (MASKED): The CINS status flag in SDMMC\_NISTR is masked.

1 (ENABLED): The CINS status flag in SDMMC\_NISTR is enabled.

**Bit 5 – BRDRDY** Buffer Read Ready Status Enable

0 (MASKED): The BRDRDY status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The BRDRDY status flag in SDMMC\_NISTR is enabled.

**Bit 4 – BWRRDY** Buffer Write Ready Status Enable 0 (MASKED): The BWRRDY status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The BWRRDY status flag in SDMMC\_NISTR is enabled.

**Bit 3 – DMAINT** DMA Interrupt Status Enable 0 (MASKED): The DMAINT status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The DMAINT status flag in SDMMC\_NISTR is enabled.

**Bit 2 – BLKGE** Block Gap Event Status Enable 0 (MASKED): The BLKGE status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The BLKGE status flag in SDMMC\_NISTR is enabled.

**Bit 1 – TRFC** Transfer Complete Status Enable 0 (MASKED): The TRFC status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The TRFC status flag in SDMMC\_NISTR is enabled.

**Bit 0 – CMDC** Command Complete Status Enable 0 (MASKED): The CMDC status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The CMDC status flag in SDMMC\_NISTR is enabled.

# **50.12.24 SDMMC Normal Interrupt Status Enable Register (e.MMC)**



**Note:**  This register configuration is specific to the e.MMC operation mode.



**Bit 14 – BOOTAR** Boot Acknowledge Received Status Enable 0 (MASKED): The BOOTAR status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The BOOTAR status flag in SDMMC\_NISTR is enabled.

**Bit 5 – BRDRDY** Buffer Read Ready Status Enable 0 (MASKED): The BRDRDY status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The BRDRDY status flag in SDMMC\_NISTR is enabled.

**Bit 4 – BWRRDY** Buffer Write Ready Status Enable 0 (MASKED): The BWRRDY status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The BWRRDY status flag in SDMMC\_NISTR is enabled.

# **Bit 3 – DMAINT** DMA Interrupt Status Enable

0 (MASKED): The DMAINT status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The DMAINT status flag in SDMMC\_NISTR is enabled.

**Bit 2 – BLKGE** Block Gap Event Status Enable 0 (MASKED): The BLKGE status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The BLKGE status flag in SDMMC\_NISTR is enabled.

**Bit 1 – TRFC** Transfer Complete Status Enable 0 (MASKED): The TRFC status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The TRFC status flag in SDMMC\_NISTR is enabled.

**Bit 0 – CMDC** Command Complete Status Enable 0 (MASKED): The CMDC status flag in SDMMC\_NISTR is masked. 1 (ENABLED): The CMDC status flag in SDMMC\_NISTR is enabled.

# <span id="page-1932-0"></span>**50.12.25 SDMMC Error Interrupt Status Enable Register (SD\_SDIO)**



**Note:**  This register configuration is specific to the SD/SDIO operation mode.



**Bit 9 – ADMA** ADMA Error Status Enable

0 (MASKED): The ADMA status flag in SDMMC\_EISTR is masked.

1 (ENABLED): The ADMA status flag in SDMMC\_EISTR is enabled.

**Bit 8 – ACMD** Auto CMD Error Status Enable

0 (MASKED): The ACMD status flag in SDMMC\_EISTR is masked.

1 (ENABLED): The ACMD status flag in SDMMC\_EISTR is enabled.

**Bit 7 – CURLIM** Current Limit Error Status Enable 0 (MASKED): The CURLIM status flag in SDMMC\_EISTR is masked.

1 (ENABLED): The CURLIM status flag in SDMMC\_EISTR is enabled.

**Bit 6 – DATEND** Data End Bit Error Status Enable

0 (MASKED): The DATEND status flag in SDMMC\_EISTR is masked.

1 (ENABLED): The DATEND status flag in SDMMC\_EISTR is enabled.

**Bit 5 – DATCRC** Data CRC Error Status Enable

0 (MASKED): The DATCRC status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The DATCRC status flag in SDMMC\_EISTR is enabled.

**Bit 4 – DATTEO** Data Timeout Error Status Enable 0 (MASKED): The DATTEO status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The DATTEO status flag in SDMMC\_EISTR is enabled.

**Bit 3 – CMDIDX** Command Index Error Status Enable 0 (MASKED): The CMDIDX status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The CMDIDX status flag in SDMMC\_EISTR is enabled.

**Bit 2 – CMDEND** Command End Bit Error Status Enable 0 (MASKED): The CMDEND status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The CMDEND status flag in SDMMC\_EISTR is enabled.

**Bit 1 – CMDCRC** Command CRC Error Status Enable 0 (MASKED): The CMDCRC status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The CMDCRC status flag in SDMMC\_EISTR is enabled.

**Bit 0 – CMDTEO** Command Timeout Error Status Enable 0 (MASKED): The CMDTEO status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The CMDTEO status flag in SDMMC\_EISTR is enabled.

# **50.12.26 SDMMC Error Interrupt Status Enable Register (e.MMC)**



**Note:**  This register configuration is specific to the e.MMC operation mode.



**Bit 12 – BOOTAE** Boot Acknowledge Error Status Enable 0 (MASKED): The BOOTAE status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The BOOTAE status flag in SDMMC EISTR is enabled.

**Bit 9 – ADMA** ADMA Error Status Enable

0 (MASKED): The ADMA status flag in SDMMC\_EISTR is masked.

1 (ENABLED): The ADMA status flag in SDMMC\_EISTR is enabled.

**Bit 8 – ACMD** Auto CMD Error Status Enable

0 (MASKED): The ACMD status flag in SDMMC\_EISTR is masked.

1 (ENABLED): The ACMD status flag in SDMMC\_EISTR is enabled.

**Bit 7 – CURLIM** Current Limit Error Status Enable

0 (MASKED): The CURLIM status flag in SDMMC\_EISTR is masked.

1 (ENABLED): The CURLIM status flag in SDMMC\_EISTR is enabled.

**Bit 6 – DATEND** Data End Bit Error Status Enable

0 (MASKED): The DATEND status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The DATEND status flag in SDMMC\_EISTR is enabled.

**Bit 5 – DATCRC** Data CRC Error Status Enable 0 (MASKED): The DATCRC status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The DATCRC status flag in SDMMC\_EISTR is enabled.

**Bit 4 – DATTEO** Data Timeout Error Status Enable 0 (MASKED): The DATTEO status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The DATTEO status flag in SDMMC\_EISTR is enabled.

**Bit 3 – CMDIDX** Command Index Error Status Enable 0 (MASKED): The CMDIDX status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The CMDIDX status flag in SDMMC\_EISTR is enabled.

**Bit 2 – CMDEND** Command End Bit Error Status Enable 0 (MASKED): The CMDEND status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The CMDEND status flag in SDMMC\_EISTR is enabled.

**Bit 1 – CMDCRC** Command CRC Error Status Enable 0 (MASKED): The CMDCRC status flag in SDMMC\_EISTR is masked. 1 (ENABLED): The CMDCRC status flag in SDMMC\_EISTR is enabled.

**Bit 0 – CMDTEO** Command Timeout Error Status Enable

0 (MASKED): The CMDTEO status flag in SDMMC\_EISTR is masked.

1 (ENABLED): The CMDTEO status flag in SDMMC\_EISTR is enabled.

# <span id="page-1936-0"></span>**50.12.27 SDMMC Normal Interrupt Signal Enable Register (SD\_SDIO)**

**Name:** SDMMC\_NISIER (SD\_SDIO) **Offset:**  0x38 **Reset:**  0x0000 **Property:**  Read/Write



## **Bit 8 – CINT** Card Interrupt Signal Enable

0 (MASKED): No interrupt is generated when the CINT status rises in SDMMC\_NISTR.

1 (ENABLED): An interrupt is generated when the CINT status rises in SDMMC\_NISTR.

## **Bit 7 – CREM** Card Removal Signal Enable

0 (MASKED): No interrupt is generated when the CREM status rises in SDMMC\_NISTR. 1 (ENABLED): An interrupt is generated when the CREM status rises in SDMMC\_NISTR.

#### **Bit 6 – CINS** Card Insertion Signal Enable

0 (MASKED): No interrupt is generated when the CINS status rises in SDMMC\_NISTR. 1 (ENABLED): An interrupt is generated when the CINS status rises in SDMMC\_NISTR.

## **Bit 5 – BRDRDY** Buffer Read Ready Signal Enable

0 (MASKED): No interrupt is generated when the BRDRDY status rises in SDMMC\_NISTR. 1 (ENABLED): An interrupt is generated when the BRDRDY status rises in SDMMC\_NISTR.

## **Bit 4 – BWRRDY** Buffer Write Ready Signal Enable

0 (MASKED): No interrupt is generated when the BWRRDY status rises in SDMMC\_NISTR. 1 (ENABLED): An interrupt is generated when the BWRRDY status rises in SDMMC\_NISTR.

## **Bit 3 – DMAINT** DMA Interrupt Signal Enable

0 (MASKED): No interrupt is generated when the DMAINT status rises in SDMMC\_NISTR. 1 (ENABLED): An interrupt is generated when the DMAINT status rises in SDMMC\_NISTR.

## **Bit 2 – BLKGE** Block Gap Event Signal Enable

0 (MASKED): No interrupt is generated when the BLKGE status rises in SDMMC\_NISTR. 1 (ENABLED): An interrupt is generated when the BLKGE status rises in SDMMC\_NISTR.

## **Bit 1 – TRFC** Transfer Complete Signal Enable

0 (MASKED): No interrupt is generated when the TRFC status rises in SDMMC\_NISTR.

1 (ENABLED): An interrupt is generated when the TRFC status rises in SDMMC\_NISTR.

## **Bit 0 – CMDC** Command Complete Signal Enable

0 (MASKED): No interrupt is generated when the CMDC status rises in SDMMC\_NISTR. 1 (ENABLED): An interrupt is generated when the CMDC status rises in SDMMC\_NISTR.

# **50.12.28 SDMMC Normal Interrupt Signal Enable Register (e.MMC)**



**Note:**  This register configuration is specific to the e.MMC operation mode.



## **Bit 14 – BOOTAR** Boot Acknowledge Received Signal Enable

0 (MASKED): No interrupt is generated when the BOOTAR status rises in SDMMC\_NISTR.

1 (ENABLED): An interrupt is generated when the BOOTAR status rises in SDMMC\_NISTR.

## **Bit 5 – BRDRDY** Buffer Read Ready Signal Enable

0 (MASKED): No interrupt is generated when the BRDRDY status rises in SDMMC\_NISTR. 1 (ENABLED): An interrupt is generated when the BRDRDY status rises in SDMMC\_NISTR.

## **Bit 4 – BWRRDY** Buffer Write Ready Signal Enable

0 (MASKED): No interrupt is generated when the BWRRDY status rises in SDMMC\_NISTR. 1 (ENABLED): An interrupt is generated when the BWRRDY status rises in SDMMC\_NISTR.

## **Bit 3 – DMAINT** DMA Interrupt Signal Enable

0 (MASKED): No interrupt is generated when the DMAINT status rises in SDMMC\_NISTR.

1 (ENABLED): An interrupt is generated when the DMAINT status rises in SDMMC\_NISTR.

# **Bit 2 – BLKGE** Block Gap Event Signal Enable

0 (MASKED): No interrupt is generated when the BLKGE status rises in SDMMC\_NISTR. 1 (ENABLED): An interrupt is generated when the BLKGE status rises in SDMMC\_NISTR.

## **Bit 1 – TRFC** Transfer Complete Signal Enable

0 (MASKED): No interrupt is generated when the TRFC status rises in SDMMC\_NISTR. 1 (ENABLED): An interrupt is generated when the TRFC status rises in SDMMC\_NISTR.

# **Bit 0 – CMDC** Command Complete Signal Enable

0 (MASKED): No interrupt is generated when the CMDC status rises in SDMMC\_NISTR.

1 (ENABLED): An interrupt is generated when the CMDC status rises in SDMMC\_NISTR.

# <span id="page-1938-0"></span>**50.12.29 SDMMC Error Interrupt Signal Enable Register (SD\_SDIO)**



**Note:**  This register configuration is specific to the SD/SDIO operation mode.



## **Bit 9 – ADMA** ADMA Error Signal Enable

0 (MASKED): No interrupt is generated when the ADMA status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the ADMA status rises in SDMMC\_EISTR.

## **Bit 8 – ACMD** Auto CMD Error Signal Enable

0 (MASKED): No interrupt is generated when the ACMD status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the ACMD status rises in SDMMC\_EISTR.

## **Bit 7 – CURLIM** Current Limit Error Signal Enable

0 (MASKED): No interrupt is generated when the CURLIM status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the CURLIM status rises in SDMMC\_EISTR.

## **Bit 6 – DATEND** Data End Bit Error Signal Enable

0 (MASKED): No interrupt is generated when the DATEND status rises in SDMMC\_EISTR.

1 (ENABLED): An interrupt is generated when the DATEND status rises in SDMMC\_EISTR.

# **Bit 5 – DATCRC** Data CRC Error Signal Enable

0 (MASKED): No interrupt is generated when the DATCRC status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the DATCRC status rises in SDMMC\_EISTR.

## **Bit 4 – DATTEO** Data Timeout Error Signal Enable

0 (MASKED): No interrupt is generated when the DATTEO status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the DATTEO status rises in SDMMC\_EISTR.

# **Bit 3 – CMDIDX** Command Index Error Signal Enable

0 (MASKED): No interrupt is generated when the CMDIDX status rises in SDMMC\_EISTR.

1 (ENABLED): An interrupt is generated when the CMDIDX status rises in SDMMC\_EISTR.

## **Bit 2 – CMDEND** Command End Bit Error Signal Enable

0 (MASKED): No interrupt is generated when the CMDEND status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the CMDEND status rises in SDMMC\_EISTR.

## **Bit 1 – CMDCRC** Command CRC Error Signal Enable

0 (MASKED): No interrupt is generated when the CDMCRC status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the CMDCRC status rises in SDMMC\_EISTR.

# **Bit 0 – CMDTEO** Command Timeout Error Signal Enable

0 (MASKED): No interrupt is generated when the CMDTEO status rises in SDMMC\_EISTR.

1 (ENABLED): An interrupt is generated when the CMDTEO status rises in SDMMC\_EISTR.

# **50.12.30 SDMMC Error Interrupt Signal Enable Register (e.MMC)**



**Note:**  This register configuration is specific to the e.MMC operation mode.



## **Bit 12 – BOOTAE** Boot Acknowledge Error Signal Enable

0 (MASKED): No interrupt is generated when the BOOTAE status rises in SDMMC\_EISTR.

1 (ENABLED): An interrupt is generated when the BOOTAE status rises in SDMMC\_EISTR.

## **Bit 9 – ADMA** ADMA Error Signal Enable

0 (MASKED): No interrupt is generated when the ADMA status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the ADMA status rises in SDMMC\_EISTR.

## **Bit 8 – ACMD** Auto CMD Error Signal Enable

0 (MASKED): No interrupt is generated when the ACMD status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the ACMD status rises in SDMMC\_EISTR.

## **Bit 7 – CURLIM** Current Limit Error Signal Enable

0 (MASKED): No interrupt is generated when the CURLIM status rises in SDMMC\_EISTR.

1 (ENABLED): An interrupt is generated when the CURLIM status rises in SDMMC\_EISTR.

# **Bit 6 – DATEND** Data End Bit Error Signal Enable

0 (MASKED): No interrupt is generated when the DATEND status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the DATEND status rises in SDMMC\_EISTR.

## **Bit 5 – DATCRC** Data CRC Error Signal Enable

0 (MASKED): No interrupt is generated when the DATCRC status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the DATCRC status rises in SDMMC\_EISTR.

# **Bit 4 – DATTEO** Data Timeout Error Signal Enable

0 (MASKED): No interrupt is generated when the DATTEO status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the DATTEO status rises in SDMMC\_EISTR.

## **Bit 3 – CMDIDX** Command Index Error Signal Enable

0 (MASKED): No interrupt is generated when the CMDIDX status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the CMDIDX status rises in SDMMC\_EISTR.

## **Bit 2 – CMDEND** Command End Bit Error Signal Enable

0 (MASKED): No interrupt is generated when the CMDEND status rises in SDMMC\_EISTR. 1 (ENABLED): An interrupt is generated when the CMDEND status rises in SDMMC\_EISTR.

# **Bit 1 – CMDCRC** Command CRC Error Signal Enable

0 (MASKED): No interrupt is generated when the CDMCRC status rises in SDMMC\_EISTR.

1 (ENABLED): An interrupt is generated when the CMDCRC status rises in SDMMC\_EISTR.

# **Bit 0 – CMDTEO** Command Timeout Error Signal Enable

0 (MASKED): No interrupt is generated when the CMDTEO status rises in SDMMC\_EISTR.

1 (ENABLED): An interrupt is generated when the CMDTEO status rises in SDMMC\_EISTR.

## <span id="page-1942-0"></span>**50.12.31 SDMMC Auto CMD Error Status Register**



#### **Bit 7 – CMDNI** Command Not Issued by Auto CMD12 Error

This bit is set to 1 when CMD\_wo\_DAT is not executed due to an Auto CMD12 error (SDMMC\_ACESR[4:1]). This bit is set to 0 when Auto CMD Error is generated by Auto CMD23.



## **Bit 4 – ACMDIDX** Auto CMD Index Error

This bit is set to 1 when the Command Index error occurs in response to a command.



# **Bit 3 – ACMDEND** Auto CMD End Bit Error

This bit is set to 1 when detecting that the end bit of the command response is 0.



# **Bit 2 – ACMDCRC** Auto CMD CRC Error

This bit is set to 1 when detecting a CRC error in the command response (see table Relation between ACMDCRC and ACMDTEO for more details).

## **Bit 1 – ACMDTEO** Auto CMD Timeout Error

This bit is set to 1 if no response is returned within 64 SDCLK cycles from the end bit of the command. If this bit is set to 1, the other error status bits (SDMMC\_ACESR[4:2]) are meaningless.

## **Table 50-4. Relation between ACMDCRC and ACMDTEO**



## **Bit 0 – ACMD12NE** Auto CMD12 Not Executed

If a memory multiple block data transfer is not started due to a command error, this bit is not set to 1 because it is not necessary to issue Auto CMD12. Setting this bit to 1 means the SDMMC cannot issue Auto CMD12 to stop a memory multiple block data transfer due to some error. If this bit is set to 1, other error status bits (SDMMC\_ACESR[4:1]) are meaningless.

# **SAMA5D2 Series Secure Digital MultiMedia Card Controller (SDMMC)**


#### <span id="page-1944-0"></span>**50.12.32 SDMMC Host Control 2 Register (SD\_SDIO)**



**Note:**  This register configuration is specific to the SD/SDIO operation mode.



#### **Bit 15 – PVALEN** Preset Value Enable

As the operating SDCLK frequency and I/O driver strength depend on the system implementation, it is difficult to determine these parameters in the standard host driver. When PVALEN is set to 1, automatic SDCLK frequency generation and driver strength selection are performed without considering system-specific conditions. This bit enables the functions defined in SDMMC\_PVR.

If this bit is set to 0, SDMMC\_HC2R.DRVSEL, SDMMC\_CCR.SDCLKFSEL and SDMMC\_CCR.CLKGSEL are set by the user.

If this bit is set to 1, SDMMC\_HC2R.DRVSEL, SDMMC\_CCR.SDCLKFSEL and SDMMC\_CCR.CLKGSEL are set by the SDMMC as specified in SDMMC\_PVR.



#### **Bit 14 – ASINTEN** Asynchronous Interrupt Enable

This bit can be set to 1 if a card supports asynchronous interrupts and Asynchronous Interrupt Support (ASINTSUP) is set to 1 in SDMMC\_CA0R. Asynchronous interrupt is effective when DAT[1] interrupt is used in 4-bit SD mode. If this bit is set to 1, the user can stop the SDCLK during the asynchronous interrupt period to save power. During this period, the SDMMC continues to deliver the Card Interrupt to the host when it is asserted by the card.



#### **Bit 7 – SCLKSEL** Sampling Clock Select

The SDMMC uses this bit to select the sampling clock to receive CMD and DAT.

This bit is set by the tuning procedure and is valid after completion of tuning (when EXTUN is cleared). Setting 1 means that tuning is completed successfully and setting 0 means that tuning has failed.

Writing 1 to this bit is meaningless and ignored. A tuning circuit is reset by writing to 0. This bit can be cleared by setting EXTUN to 1. Once the tuning circuit is reset, it takes time to complete the tuning sequence. Therefore, the user should keep this bit to 1 to perform a retuning sequence to complete a retuning sequence in a short time. Changing this bit is not allowed while the SDMMC is receiving a response or a read data block. See Figure 2.29 in the "SD Host Controller Simplified Specification V3.00".



#### **Bit 6 – EXTUN Execute Tuning**

This bit is set to 1 to start the tuning procedure and is automatically cleared when the tuning procedure is completed. The result of tuning is indicated to Sampling Clock Select (SCLKSEL). The tuning procedure is aborted by writing 0. See Figure 2.29 in the "SD Host Controller Simplified Specification V3.00".



#### **Bits 5:4 – DRVSEL[1:0]** Driver Strength Select

The SDMMC output driver in 1.8V signaling is selected by this bit. In 3.3V signaling, this field is not effective. This field can be set according to the Driver Type A, C and D support bits in SDMMC\_CA1R.

This field depends on the setting of Preset Value Enable (PVALEN):

– PVALEN = 0: This field is set by the user.

– PVALEN = 1: This field is automatically set by a value specified in one of the SDMMC\_PVRx.



#### **Bit 3 – VS18EN** 1.8V Signaling Enable

This bit controls the SDMMC\_1V8SEL output, which in turn may control an external voltage regulator for the I/O cell and card I/Os. 3.3V or some other fixed voltage is supplied to the card/device regardless of the signaling voltage. Setting this bit from 0 to 1 starts changing the signal voltage from 3.3V to 1.8V. The 1.8V regulator output must be stable within 5 ms.

Clearing this bit from 1 to 0 starts changing the signal voltage from 1.8V to 3.3V. The 3.3V regulator output must be stable within 5 ms.

The user can set this bit to 1 when the SDMMC supports 1.8V signaling (one of the support bits is set to 1: SDR50SUP, SDR104SUP or DDR50SUP in SDMMC\_CA1R) and the card or device supports UHS-I (S18A = 1. See "Bus Switch Voltage Switch Sequence in the "Physical Layer Simplified Specification V3.01" ).



#### **Bits 2:0 – UHSMS[2:0]** UHS Mode Select

This field is used to select one of the UHS-I modes and is effective when 1.8V Signal Enable (VS18EN) is set to 1. This field is effective only if SDMMC\_MC1R.DDR is set to 0.

If Preset Value Enable is set to 1, the SDMMC sets SDCLK Frequency Select (SDCLKFSEL), Clock Generator Select (CLKGSEL) in SDMMC\_CCR and Driver Strength Select (DRVSEL) according to SDMMC\_PVR. In this case, one of the preset value registers is selected by this field. The user needs to reset SD Clock Enable (SDCLKEN) before changing this field to avoid generating a clock glitch. After setting this field, the user sets SDCLKEN to 1 again.



#### <span id="page-1946-0"></span>**50.12.33 SDMMC Host Control 2 Register (e.MMC)**



**Note:**  This register configuration is specific to the e.MMC operation mode.



#### **Bit 15 – PVALEN** Preset Value Enable

As the operating SDCLK frequency and I/O driver strength depend on the system implementation, it is difficult to determine these parameters in the standard host driver. When Preset Value Enable (PVALEN) is set to 1, automatic SDCLK frequency generation and driver strength selection are performed without considering systemspecific conditions. This bit enables the functions defined in SDMMC\_PVR.

If this bit is set to 0, SDMMC\_HC2R.DRVSEL, SDMMC\_CCR.SDCLKFSEL and SDMMC\_CCR.CLKGSEL are set by the user.

If this bit is set to 1, SDMMC\_HC2R.DRVSEL, SDMMC\_CCR.SDCLKFSEL and SDMMC\_CCR.CLKGSEL are set by the SDMMC as specified in SDMMC\_PVR.



#### **Bit 7 – SCLKSEL** Sampling Clock Select

The SDMMC uses this bit to select the sampling clock to receive CMD and DAT.

This bit is set by the tuning procedure and is valid after completion of tuning (when EXTUN is cleared). Setting 1 means that tuning is completed successfully and setting 0 means that tuning has failed.

Writing 1 to this bit is meaningless and ignored. A tuning circuit is reset by writing to 0. This bit can be cleared by setting EXTUN to 1. Once the tuning circuit is reset, it takes time to complete a tuning sequence. Therefore, the user should keep this bit to 1 to perform a retuning sequence to complete a retuning sequence in a short time. Changing this bit is not allowed while the SDMMC is receiving a response or a read data block. See Figure 2.29 in the "SD Host Controller Simplified Specification V3.00".



#### **Bit 6 – EXTUN** Execute Tuning

This bit is set to 1 to start the tuning procedure and is automatically cleared when the tuning procedure is completed. The result of tuning is indicated to Sampling Clock Select (SCLKSEL). The tuning procedure is aborted by writing 0. See Figure 2.29 in the "SD Host Controller Simplified Specification V3.00".



#### **Bits 5:4 – DRVSEL[1:0]** Driver Strength Select

The SDMMC output driver in 1.8V signaling is selected by this bit. In 3.3V signaling, this field is not effective. This field can be set according to the Driver Type A, C and D support bits in SDMMC\_CA1R. This field depends on setting of Preset Value Enable (PVALEN):



#### **Bits 3:0 – HS200EN[3:0]** HS200 Mode Enable

This field is used to select the e.MMC HS200 mode. When HS200EN is set to  $B_{(hexa)}$ , the HS200 mode is enabled. Any other value except 0 is forbidden when interfacing an e.MMC device.

If Preset Value Enable is set to 1, SDMMC sets SDCLK Frequency Select (SDCLKFSEL), Clock Generator Select (CLKGSEL) in SDMMC\_CCR and Driver Strength Select (DRVSEL) according to SDMMC\_PVR. In this case, one of the preset value registers is selected by this field. The user needs to reset SD Clock Enable (SDCLKEN) before changing this field to avoid generating a clock glitch. After setting this field, the user sets SDCLKEN to 1 again. Note: This field is effective only if DDR in SDMMC\_MC1R is set to 0.

#### **50.12.34 SDMMC Capabilities 0 Register**



**Note:**  The reset values match the capabilities of the MPU alone. The user should adjust the capability registers so that they also match board design. Modify preset values only if the Capabilities Write Enable (CAPWREN) bit is set to 1 in SDMMC\_CACR.

**Reset:** The register reset values depend on the instance of the SDMMC:



Reset

#### **Bits 31:30 – SLTYPE[1:0]** Slot Type

This field indicates usage of a slot by a specific system. An SDMMC control register set is defined per slot. Embedded Slot for One Device means that only one nonremovable device is connected to a bus slot. The Standard Host Driver controls a removable card (SLTYPE = 0) or one embedded device (SLTYPE = 1) connected to an SD bus slot.



#### **Bit 29 – ASINTSUP** Asynchronous Interrupt Support

See section "Asynchronous Interrupt" in the "SDIO Simplified Specification V3.00" .



#### **Bit 28 – SB64SUP** 64-Bit System Bus Support

Reading this bit to 1 means that the SDMMC supports the 64-bit Address Descriptor mode and is connected to the 64-bit address system bus.

## **Secure Digital MultiMedia Card Controller (SDMMC)**



#### **Bit 26 – V18VSUP** Voltage Support 1.8V



#### **Bit 25 – V30VSUP** Voltage Support 3.0V



#### **Bit 24 – V33VSUP** Voltage Support 3.3V



#### **Bit 23 – SRSUP** Suspend/Resume Support

This bit indicates whether the SDMMC supports the Suspend/Resume functionality. If this bit is set to 0, the user does not issue either Suspend or Resume commands because the Suspend and Resume mechanism (see "Suspend and Resume Mechanism" in the "SD Host Controller Simplified Specification V3.00" ) is not supported.



#### **Bit 22 – SDMASUP** SDMA Support

This bit indicates whether the SDMMC is capable of using SDMA to transfer data between system memory and the SDMMC directly.



#### **Bit 21 – HSSUP** High Speed Support

This bit indicates whether the SDMMC and the system support High Speed mode and they can supply SDCLK frequency from 25 MHz to 50 MHz.



#### **Bit 19 – ADMA2SUP** ADMA2 Support

This bit indicates whether the SDMMC is capable of using ADMA2.



#### **Bit 18 – ED8SUP** 8-Bit Support for Embedded Device

This bit indicates whether the SDMMC is capable of using the 8-bit Bus Width mode.



#### **Bits 17:16 – MAXBLKL[1:0]** Max Block Length

This field indicates the maximum block size that the user can read and write to the buffer in the SDMMC. Three sizes can be defined, as shown below. It is noted that the transfer block length is always 512 bytes for SD Memory Cards regardless of this field.

## **SAMA5D2 Series Secure Digital MultiMedia Card Controller (SDMMC)**



#### **Bits 15:8 – BASECLKF[7:0]** Base Clock Frequency

This value indicates the frequency of the base clock (BASECLK). The user uses this value to calculate the clock divider value (see SDCLK Frequency Select (SDCLKFSEL) in SDMMC\_CCR). If this field is set to 0, the user must get the information via another method.

 $f_{\text{BASELK}} = \text{BASECLKF}_{\text{MHz}}$ 

#### **Bit 7 – TEOCLKU** Timeout Clock Unit

This bit shows the unit of the base clock frequency used to detect Data Timeout Error.



#### **Bits 5:0 – TEOCLKF[5:0]** Timeout Clock Frequency

This bit shows the timeout clock frequency (TEOCLK) used to detect Data Timeout Error.

If this field is set to 0, the user must get the information via another method.

The Timeout Clock Unit (TEOCLKU) defines the unit of this field's value.

 $-$  TEOCLKU = 0:  $f_{TEOCLK}$  = TEOCLKF<sub>KHz</sub>

 $-$  TEOCLKU = 1:  $f_{TEOCLK}$  = TEOCLKF<sub>MHz</sub>

#### **50.12.35 SDMMC Capabilities 1 Register**



**Note:**  The reset values match the capabilities of the MPU alone. The user should adjust the capability registers so that they also match board design. Modify preset values only if the Capabilities Write Enable (CAPWREN) bit is set to 1 in SDMMC\_CACR.

**Note:**  The register reset values depend on the instance of the SDMMC:



#### **Bits 23:16 – CLKMULT[7:0]** Clock Multiplier

This field indicates the multiplier factor between the Base Clock (BASECLK) used for the Divided Clock Mode and the Multiplied Clock (MULTCLK) used for the Programmable Clock mode (see SDMMC\_CCR). Reading this field to 0 means that the Programmable Clock mode is not supported.  $f_{\text{MULTCLK}} = f_{\text{BASECLK}} \times (\text{CLKMULT} + 1)$ 

#### **Bits 15:14 – RTMOD[1:0]** Retuning Modes

This field selects the retuning method and limits the maximum data length.

There are two retuning timings: Retuning Request (RTREQ) controlled by the SDMMC, and expiration of a Retuning timer controlled by the user. By receiving either timing, the user executes the retuning procedure just before a next command issue.

The maximum data length per read/write command is restricted so that retuning procedures can be inserted during data transfers.

#### **Retuning Mode 1:**

The SDMMC does not have any internal logic to detect when retuning needs to be performed. In this case, the user should maintain all retuning timings by using the Retuning Timer. To enable inserting the retuning procedure during data transfers, the data length per Read/Write command must be limited to 4 Mbytes.

#### **Retuning Mode 2:**

The SDMMC has the capability to indicate the retuning timing by Retuning Request (RTREQ) during data transfers. Then the data length per Read/Write command must be limited to 4 Mbytes.

During nondata transfer, retuning timing is determined by either Retuning Request or Retuning Timer. If Retuning Request is used, Retuning Timer should be disabled.

#### **Retuning Mode 3:**

The SDMMC has the capability to take care of the retuning during data transfer (Auto Retuning). Retuning Request is not generated during data transfers and there is no limitation to data length per Read/Write command. During nondata transfer, retuning timing is determined either by Retuning Request or Retuning Timer. If Retuning Request is used, Retuning Timer should be disabled.



#### **Bit 13 – TSDR50** Use Tuning for SDR50

If this bit is set to 1, the SDMMC requires tuning to operate SDR50 (tuning is always required to operate SDR104). **Value Description**



#### **Bits 11:8 – TCNTRT[3:0]** Timer Count For Retuning

This field indicates an initial value of the Retuning Timer for Retuning Mode (RTMOD) 1 to 3. Reading this field at 0 means that the Retuning Timer is disabled. The Retuning Timer initial value ranges from 0 to 1024 seconds.  $t_{TIMER} = 2^{(TCNTRT - 1)}$ Seconds

#### **Bit 6 – DRVDSUP** Driver Type D Support



#### **Bit 5 – DRVCSUP** Driver Type C Support



#### **Bit 4 – DRVASUP** Driver Type A Support



#### **Bit 2 – DDR50SUP** DDR50 Support



#### **Bit 1 – SDR104SUP** SDR104 Support



#### **Bit 0 – SDR50SUP** SDR50 Support



#### **50.12.36 SDMMC Maximum Current Capabilities Register**



**Note:**  The user should adjust the Maximum Current Capabilities register so that it matches board design. The preset values can be modified only if the Capabilities Write Enable (CAPWREN) bit is set to 1 in SDMMC\_CACR.



#### **Bits 23:16 – MAXCUR18V[7:0]** Maximum Current for 1.8V

This field indicates the maximum current capability for 1.8V voltage. This value is meaningful only if V18VSUP is set to 1 in SDMMC\_CA0R. Reading MAXCUR18V at 0 means that the user must get information via another method.  $Imax_{mA} = 4 \times MAXCURR18V$ 

#### **Bits 15:8 – MAXCUR30V[7:0]** Maximum Current for 3.0V

This field indicates the maximum current capability for 3.0V voltage. This value is meaningful only if V30VSUP is set to 1 in SDMMC\_CA0R. Reading MAXCUR30V at 0 means that the user must get information via another method.  $Imax_{mA} = 4 \times MAXCURR30V$ 

#### **Bits 7:0 – MAXCUR33V[7:0]** Maximum Current for 3.3V

This field indicates the maximum current capability for 3.3V voltage. This value is meaningful only if V33VSUP is set to 1 in SDMMC\_CA0R. Reading MAXCUR33V at 0 means that the user must get information via another method.  $Imax_{mA} = 4 \times MAXCURR33V$ 

# **SAMA5D2 Series Secure Digital MultiMedia Card Controller (SDMMC)**

#### **50.12.37 SDMMC Force Event Register for Auto CMD Error Status**



**Bit 7 – CMDNI** Force Event for Command Not Issued by Auto CMD12 Error For test purposes, the user can write this bit to 1 to raise the CMDNI status flag in SDMMC\_ACESR. Writing this bit to 0 has no effect.

#### **Bit 4 – ACMDIDX** Force Event for Auto CMD Index Error

For test purposes, the user can write this bit to 1 to raise the ACMDIDX status flag in SDMMC\_ACESR. Writing this bit to 0 has no effect.

#### **Bit 3 – ACMDEND** Force Event for Auto CMD End Bit Error

For test purposes, the user can write this bit to 1 to raise the ACMDEND status flag in SDMMC\_ACESR. Writing this bit to 0 has no effect.

#### **Bit 2 – ACMDCRC** Force Event for Auto CMD CRC Error

For test purposes, the user can write this bit to 1 to raise the ACMDCRC status flag in SDMMC\_ACESR. Writing this bit to 0 has no effect.

#### **Bit 1 – ACMDTEO** Force Event for Auto CMD Timeout Error

For test purposes, the user can write this bit to 1 to raise the ACMDTEO status flag in SDMMC\_ACESR. Writing this bit to 0 has no effect.

#### **Bit 0 – ACMD12NE** Force Event for Auto CMD12 Not Executed

For test purposes, the user can write this bit to 1 to raise the ACMD12NE status flag in SDMMC\_ACESR. Writing this bit to 0 has no effect.

#### **50.12.38 SDMMC Force Event Register for Error Interrupt Status**





#### **Bit 12 – BOOTAE** Force Event for Boot Acknowledge Error

For test purposes, the user can write this bit to 1 to raise the BOOTAE status flag in SDMMC\_EISTR. Writing this bit to 0 has no effect.

#### **Bit 9 – ADMA** Force Event for ADMA Error

For test purposes, the user can write this bit to 1 to raise the ADMA status flag in SDMMC\_EISTR. Writing this bit to 0 has no effect.

#### **Bit 8 – ACMD** Force Event for Auto CMD Error

For test purposes, the user can write this bit to 1 to raise the ACMD status flag in SDMMC\_EISTR. Writing this bit to 0 has no effect.

#### **Bit 7 – CURLIM** Force Event for Current Limit Error

For test purposes, the user can write this bit to 1 to raise the CURLIM status flag in SDMMC\_EISTR. Writing this bit to 0 has no effect.

#### **Bit 6 – DATEND** Force Event for Data End Bit Error

For test purposes, the user can write this bit to 1 to raise the DATEND status flag in SDMMC\_EISTR. Writing this bit to 0 has no effect.

#### **Bit 5 – DATCRC** Force Event for Data CRC error

For test purposes, the user can write this bit to 1 to raise the DATCRC status flag in SDMMC\_EISTR. Writing this bit to 0 has no effect.

#### **Bit 4 – DATTEO** Force Event for Data Timeout error

For test purposes, the user can write this bit to 1 to raise the DATTEO status flag in SDMMC\_EISTR. Writing this bit to 0 has no effect.

#### **Bit 3 – CMDIDX** Force Event for Command Index Error

For test purposes, the user can write this bit to 1 to raise the CMDIDX status flag in SDMMC\_EISTR. Writing this bit to 0 has no effect.

**Bit 2 – CMDEND** Force Event for Command End Bit Error

For test purposes, the user can write this bit to 1 to raise the CDMEND status flag in SDMMC\_EISTR. Writing this bit to 0 has no effect.

#### **Bit 1 – CMDCRC** Force Event for Command CRC Error

For test purposes, the user can write this bit to 1 to raise the CMDCRC status flag in SDMMC\_EISTR. Writing this bit to 0 has no effect.

**Bit 0 – CMDTEO** Force Event for Command Timeout Error

For test purposes, the user can write this bit to 1 to raise the CMDTEO status flag in SDMMC\_EISTR. Writing this bit to 0 has no effect.

#### **50.12.39 SDMMC ADMA Error Status Register**





#### **Bit 2 – LMIS** ADMA Length Mismatch Error

This error occurs in the following two cases:

– While Block Count Enable (BCEN) is being set, the total data length specified by the Descriptor table is different from that specified by the Block Count (BLKCNT) and Transfer Block Size (BLKSIZE).

– The total data length cannot be divided by the Transfer Block Size (BLKSIZE).



#### **Bits 1:0 – ERRST[1:0]** ADMA Error State

This field indicates the state of ADMA when an error has occurred during an ADMA data transfer. This field never reads 2 because ADMA never stops in this state.



#### **50.12.40 SDMMC ADMA System Address Register 0**



#### **Bits 31:0 – ADMASA[31:0]** ADMA System Address

This field holds the byte address of the executing command of the descriptor table. The 32-bit address descriptor uses SDMMC\_ASAR. At the start of ADMA, the user must set the start address of the descriptor table. The ADMA increments this register address, which points to the next Descriptor line to be fetched.

When the ADMA Error (ADMA) status flag rises, this field holds a valid descriptor address depending on the ADMA Error State (ERRST). The user must program Descriptor Table on 32-bit boundary and set 32-bit boundary address to this register. ADMA2 ignores the lower 2 bits of this register and assumes it to be 0.

#### **50.12.41 SDMMC Preset Value Register**



One of the Preset Value registers is effective based on the selected bus speed mode. The table below defines the conditions to select one of the SDMMC\_PVRs.

#### **Table 50-5. Preset Value Register Select Condition**



The table below shows the effective Preset Value Register according to the Selected Bus Speed mode.

#### **Table 50-6. Preset Value Registers**



When Preset Value Enable (PVALEN) in SDMMC\_HC2R is set to 1, Driver Strength Select (DRVSEL) in SDMMC\_HC2R and SDCLK Frequency Select (SDLCKFSEL) and Clock Generator Select (CLKGSEL) in SDMMC\_CCR are automatically set based on the Selected Bus Speed mode. This means that the user does not need to set these fields when preset is enabled. A Preset Value Register for Initialization (SDMMC\_PVR0) is not selected by Bus Speed mode. Before starting the initialization sequence, the user needs to set a clock preset value to SDCLKFSEL in SDMMC\_CCR.PVALEN can be set to 1 after the initialization is completed.

# **SAMA5D2 Series Secure Digital MultiMedia Card Controller (SDMMC)**



**Bits 15:14 – DRVSEL[1:0]** Driver Strength Select See DRVSEL in [SDMMC\\_HC2R \(SD\\_SDIO\)](#page-1944-0) / [SDMMC\\_HC2R \(e.MMC\).](#page-1946-0)

**Bit 10 – CLKGSEL** Clock Generator Select See CLKGSEL in [SDMMC\\_CCR.](#page-1912-0)

**Bits 9:0 – SDCLKFSEL[9:0]** SDCLK Frequency Select See SDCLKFSEL in [SDMMC\\_CCR.](#page-1912-0)



#### **50.12.42 SDMMC Slot Interrupt Status Register**

**Bits 1:0 – INTSSL[1:0]** Interrupt Signal for Each Slot

These status bits indicate the logical OR of Interrupt Signals and Wakeup Signal for each SDMMC instance in the product (INTSSL[x] corresponds to SDMMCx instance in the product).

#### **50.12.43 SDMMC Host Controller Version Register**



**Bits 15:8 – VVER[7:0]** Vendor Version Number Reserved. Value subject to change. No functionality associated. This is the internal version of the module.

**Bits 7:0 – SVER[7:0]** Specification Version Number This status indicates the SD Host Controller Specification Version.



## **Name:** SDMMC\_APSR<br>Offset: 0x200 **Offset: Reset:**  – **Property:**  Read-only The reset value depends on the instance of the SDMMC: **Instance** Reset Value  $SDMMCO$ SDMMC1 0x00000000 Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 HDATLL[3:0] Access R R R R Reset – – – –

**Bits 3:0 – HDATLL[3:0]** DAT[7:4] High Line Level

**50.12.44 SDMMC Additional Present State Register**

This status is used to check the DAT[7:4] line level to recover from errors, and for debugging.

#### **50.12.45 SDMMC e.MMC Control 1 Register**





#### **Bit 7 – FCD** e.MMC Force Card Detect

When using e.MMC, the user can set this bit to 1 to bypass the card detection procedure using the SDMMC\_CD signal.

0 (DISABLED): e.MMC Forced Card Detect is disabled. The SDMMC\_CD signal is used and debounce timing is applied.

1 (ENABLED): e.MMC Forced Card Detect is enabled.

#### **Bit 6 – RSTN** e.MMC Reset Signal

This bit controls the e.MMC reset signal.



#### **Bit 5 – BOOTA** e.MMC Boot Acknowledge Enable

This bit must be set according to the value of BOOT\_ACK in the Extended CSD Register (see "Embedded MultiMedia Card (e.MMC) Electrical Standard 4.51" ).

When this bit is set to 1, the SDMMC waits for boot acknowledge pattern from the e.MMC before receiving boot data. If the boot acknowledge pattern is wrong, the BOOTAE status flag rises in SDMMC\_EISTR if BOOTAE is set in SDMMC\_EISTER. An interrupt is generated if BOOTAE is set in SDMMC\_EISIER.

If the no boot acknowledge pattern is received, the DATTEO status flag rises in SDMMC\_EISTR if DATTEO is set in SDMMC\_EISTER. An interrupt is generated if DATTEO is set in SDMMC\_EISIER.

#### **Bit 4 – OPD** e.MMC Open Drain Mode

This bit sets the command line in open drain.



#### **Bit 3 – DDR** e.MMC HSDDR Mode

This bit selects the High Speed DDR mode.



#### **Bits 1:0 – CMDTYP[1:0]** e.MMC Command Type



#### **50.12.46 SDMMC e.MMC Control 2 Register**



### **Bit 1 – ABOOT** e.MMC Abort Boot

This bit is used to exit from Boot mode. Writing this bit to 1 exits the Boot Operation mode. Writing 0 is ignored.

#### **Bit 0 – SRESP** e.MMC Abort Wait IRQ

This bit is used to exit from the Interrupt mode. When this bit is written to 1, the SDMMC sends the CMD40 response automatically. This brings the e.MMC from Interrupt mode to the standard Data Transfer mode. Writing this bit to 0 is ignored.

This bit is only effective when CMD\_TYP in SDMMC\_MC1R is set to WAITIRQ.



#### **50.12.47 SDMMC AHB Control Register**

**Bits 1:0 – BMAX[1:0]** AHB Maximum Burst

This field selects the maximum burst size in case of DMA transfer.





#### **50.12.48 SDMMC Clock Control 2 Register**

**Bit 0 - FSDCLKD** Force SDCLK Disabled

The user can choose to maintain the SDCLK during 8 SDCLK cycles after the end bit of the last data block in case of a read transaction, or after the end bit of the CRC status in case of a write transaction.



## **50.12.49 SDMMC Retuning Control 1 Register Name:** SDMMC\_RTC1R<br>Offset: 0x210 **Offset:** 0x210<br>**Reset:** 0x00 **Reset:** 0x00<br>**Property:** Read/Write **Property:** Bit 7 6 5 4 3 2 1 0 the contract of the contract o Access R/W Reset 0

**Bit 0 - TMREN** Retuning Timer Enable Enable the retuning timer. 0 (DISABLED): The retuning timer is disabled. 1 (ENABLED): The retuning timer is enabled.

#### **50.12.50 SDMMC Retuning Control 2 Register**



**Bit 0 - RLD** Retuning Timer Reload

This bit is only efficient if the Retuning timer is enabled (SDMMC\_RTC1R.TMREN set to 1). Once the Timer Counter Value (TCVAL) is set to a nonzero value in SDMMC\_RTCVR, setting this bit to 1 starts the timer count. The retuning timer count restarts each time this bit is written to 1.

Writing this bit to 0 has no effect.



#### **50.12.51 SDMMC Retuning Counter Value Register**

**Bits 3:0 – TCVAL[3:0]** Retuning Timer Counter Value The TCVAL value is used to define the time before expiration of the retuning timer where: Time =  $2^{TCVAL - 1}$ seconds

This value must range between 1 and 11. Any other value results in the retuning timer being disabled.

# **SAMA5D2 Series Secure Digital MultiMedia Card Controller (SDMMC)**

#### **50.12.52 SDMMC Retuning Interrupt Status Enable Register**





**Bit 0 – TEVT** Retuning Timer Event

0 (MASKED): The TEVT status flag in SDMMC\_RTISTR is masked.

1 (ENABLED): The TEVT status flag in SDMMC\_RTISTR is enabled.

#### **50.12.53 SDMMC Retuning Interrupt Signal Enable Register**



**Bit 0 – TEVT** Retuning Timer Event

0 (MASKED): No interrupt is generated when the TEVT status rises in SDMMC\_RTISTR.

1 (ENABLED): An interrupt is generated when the TEVT status rises in SDMMC\_RTISTR.

### **50.12.54 SDMMC Retuning Interrupt Status Register**



**Bit 0 – TEVT** Retuning Timer Event

This bit is set to 1 when the retuning timer count is elapsed if SDMMC\_RTISTER.TEVT is set to 1. An interrupt is generated if SDMMC\_RTISIER.TEVT is set to 1.



## **50.12.55 SDMMC Retuning Status Slots Register**



**Bits 1:0 – TEVTSLOT[1:0]** Retuning Timer Event Slots

Indicates the TEVT status for each SDMMC instance in the product (TEVTSLOT[x] corresponds to SDMMCx instance in the product).

## **Name:** SDMMC\_TUNCR<br>Offset: 0x220 **Offset: Reset:** 0x00000000<br>**Property:** Read/Write **Property:** Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 small and the small control of th Access R/W Reset 0 **Bit 0 – SMPLPT** Sampling Point

#### **50.12.56 SDMMC Tuning Control Register**

This bit selects the position of the sampling point into the data window for SDR104 and HS200 modes.





### **50.12.57 SDMMC Capabilities Control Register**



### **Bit 0 – CAPWREN** Capabilities Write Enable

This bit can only be written if the value of KEY corresponds to 0x46.



#### **50.12.58 SDMMC Calibration Control Register**





#### **Bits 31:28 – CALPBP[3:0]** Calibration P Bypass Value

Calibration code applied for the p-channel transistors when BPEN is set to 1. This field is ignored if BPEN is 0.

#### **Bits 27:24 – CALP[3:0]** Calibration P Status

Calibration code for the p-channel transistors to match the required output impedance.

#### **Bits 23:20 – CALNBP[3:0]** Calibration N Bypass Value

Calibration code applied for the n-channel transistors when BPEN is set to 1. This field is ignored if BPEN is 0.

#### **Bits 19:16 – CALN[3:0]** Calibration N Status

Calibration code for the n-channel transistors to match the required output impedance.

#### **Bits 15:8 – CNTVAL[7:0]** Calibration Counter Value

Defines the number of XXXX cycles (divided by 4) required to cover the I/O calibration cell startup time.

 $\text{CNTVAL}_{\text{Minimum}} = \frac{t_{\text{STATUP}}}{4 \times t_{\text{HCLOC}}}$  $4 \times t$ HCLOCK

 $t_{\text{STATE}} = 2 \mu s$ 

#### **Bit 6 – BPEN** Calibration Bypass Enabled



#### **Bit 5 – TUNDIS** Calibration During Tuning Disabled



#### **Bit 4 – ALWYSON** Calibration Analog Always ON



**Bits 3:1 – CLKDIV[2:0]** Calibration Clock Division

The clock applied to the calibration cell is divided by CLKDIV + 1

**Bit 0 – EN** PADs Calibration Enable

| l Value | <b>Description</b> '            |
|---------|---------------------------------|
|         | SDMMC I/O calibration disabled. |
|         | SDMMC I/O calibration enabled.  |

# **51. Image Sensor Controller (ISC)**

## **51.1 Description**

The Image Sensor Controller (ISC) system manages incoming data from a parallel sensor. It supports a single active interface. The parallel interface protocol can use a free-running clock or a gated clock strategy. It supports the ITU-R BT 656/1120 422 protocol with a data width of 8 bits or 10 bits and raw Bayer format. The internal image processor includes adjustable white balance, color filter array interpolation, color correction, gamma correction, 12 bits to 10 bits compression, programmable color space conversion, horizontal and vertical chrominance subsampling module. The module also integrates a triple channel direct memory access controller host interface.

## **51.2 Embedded Characteristics**

- Parallel 12-bit Interface for Raw Bayer, YCbCr, Monochrome and JPEG Compressed Sensor Interface
- BT.601/656/1120 Video Interface Supported
- Progressive Systems and Segmented Frame Systems
- Raw Bayer, YCbCr, Luminance (Black and White) Pixel Format Supported
- Resolution up to 2592 x 1944
- Input Pixel Clock up to 96 MHz
- Camera Sensor Clock Generation for Parallel Interface
- **Cropping**
- Adjustable White Balance
- Raw Bayer Color Filter Array Interpolation
- Color Correction
- Gamma Correction
- Color Space Conversion
- Contrast and Brightness Control
- 4:4:4 to 4:2:2 Subsampler
- 4:2:2 to 4:2:0 Subsampler
- Rounding, Limiting and Packing unit
- Histogram Generation
- System Interface: Direct Memory Access Interface with Packed, Semi Planar and Planar output format
- Output Memory Format: 16 bpp RGB, 32 bpp RGB, 16 bpp, YCbCr 444, YCbCr 422, YCbCr 420, up to 12 bit raw Bayer
## **51.3 Block Diagram and Use Cases**

## **51.3.1 Functional Diagrams**

**Figure 51-1. ISC Block Diagram**



## **Figure 51-2. ISC Raw Bayer Signal Processor**



The ISC video pipeline integrates the following submodules:

- PFE: Parallel Front End to sample the camera sensor input stream
- WB: Programmable white balance in the Bayer domain
- CFA: Color filter array interpolation module
- CC: Programmable color correction
- GAM: Gamma correction

•

- CSC: Programmable color space conversion
- CBC: Contrast and brightness control
- SUB: Performs YCbCr444 to YCbCr420 chrominance subsampling.
- RLP: Performs rounding, range limiting and packing of the incoming data.

## **51.4 I/O Lines Description**

## **Table 51-1. I/O Lines Description**



## **51.4.1 Clock Domain Diagram**

## **Figure 51-3. Clock Domain Hierarchy**



## **51.4.2 Typical Use Cases**

## **Figure 51-4. Raw Bayer Sensor without Embedded Image Processor**



## **Figure 51-5. Raw Bayer Sensor with Embedded Image Processor**



## **Figure 51-6. BT656 Video Interface Sensor**



## **Figure 51-7. Sensor with JPEG Output**



#### **Figure 51-8. Serial CMOS Sensor with External Parallel Bridge**



## **51.5 Product Dependencies**

## **51.5.1 I/O Lines**

The parallel interface pins used for interfacing the ISC are multiplexed with the PIO lines. The programmer must first program the PIO controller to assign the ISC pins to their peripheral function. If I/O lines of the ISC are not used by the application, they can be used for other purposes by the PIO controller.

## **51.5.2 Power Management**

The ISC peripheral clock (hclock) is not continuously provided to the ISC. The programmer must first enable the ISC clock in the Power Management Controller (PMC) before using the ISC.

## **51.5.3 Interrupt Sources**

The ISC interrupt line is connected on one of the internal sources of the Interrupt Controller. Using the ISC interrupt requires the Interrupt Controller to be programmed first.

## **51.6 Functional Description**

## **51.6.1 ISC Clock Management**

The ISC module provides the ISC MCK output clock to the image sensor.

The ISC\_MCK clock has three selectable clock sources configurable via ISC\_CLKCFG.MCSEL, and one programmable clock divider (ISC\_CLKCFG.MCDIV). The clock is enabled using ISC\_CLKEN.MCEN.

## **Figure 51-9. Clock Divider Block Diagram**



ISC\_CLKCFG.ICSEL ISC\_CLKCFG.ICDIV

The ISC requires the internal clock isc ispck. This clock is also fully programmable. This isc ispck is enabled using ISC\_CLKEN.ICEN. This clock is mandatory for ISC operations.

The ISC is designed to accept input signals that are asynchronous to the isc\_ispck.

Synchronization is done internally as long as the following relationship holds:

- ISC PCK frequency is lower than or equal to isc ispck frequency,
- isc ispck frequency is greater than or equal to hclock frequency.

## **51.6.1.1 Software Requirement**

A software write operation to the ISC\_CLKEN or ISC\_CLKDIS register requires double clock domain synchronization and is not permitted when the ISC\_CLKSR.SIP is asserted.

## **51.6.2 Parallel Interface Timing Description**

The parallel interface protocol supports two operating modes.



## **Figure 51-10. Free-Running Pixel Clock**

## **51.6.3 BT.601/656/1120 Embedded Timing Synchronization Operation**

The ISC module supports embedded synchronization decoding. When the ISC\_PFE\_CFG0.CCIR656 is set, the decoder is activated and signals ISC\_VSYNC AND ISC\_HSYNC are not used to decode the valid pixels. If the CCIR10, 8N is set, the bitstream is 10 bits wide, otherwise it is only 8 bits wide. When the ISC\_PFE\_CFG0.CCIR\_CRC is set, the decoder automatically corrects the error.









## **51.6.4 Parallel Interface External Sensor Connections**

## **51.6.4.1 YCbCr, 10-bit CCIR656 with Embedded Synchronization**

This mode is activated when ISC\_PFE\_CFG0.CCIR656 and ISC\_PFE\_CFG0.CCIR10\_8N are both set.



## **Image Sensor Controller (ISC)**



## **51.6.4.2 YCbCr, 8-bit CCIR656 with Embedded Synchronization**

This mode is activated when ISC\_PFE\_CFG0.CCIR656 is set and ISC\_PFE\_CFG0.CCIR10\_8N is cleared.



## **51.6.4.3 Raw Bayer Parallel Interface**

The table below shows how to connect the data bus of a raw Bayer sensor.



## **51.6.4.4 Monochrome Parallel Interface**

The table below shows how to connect the data bus of a Monochrome sensor.



## **51.6.5 Parallel Front End (PFE) Module Figure 51-14. PFE Block Diagram**



The Parallel Front End module performs data resampling across clock domain boundary. It includes a CCIR656 decoder used to convert a standard ITU-R BT.656 stream to 24-bit digital video. It also generates pixels, syncs flags and valid signals to the main video pipeline. It ouputs field, video and synchronization signals. The PFE can optionally crop and limit the incoming pixel stream to a predefined horizontal and vertical value. By default, the PFE only relies on the input horizontal and vertical references to sample the incoming pixel stream. A pixel is sampled if, and only if, the vertical and horizontal synchronizations are valid and a pixel clock edge is detected. ISC\_PFE\_CFG0.BPS shows the number of bits per sample.

The PFE module outputs a 12-bit data on the vp\_data[11:0] bus, and asserts the vp\_valid signal when the data can be sampled





**Note:**  When ISC\_PFE\_CFG0.REP is set, missing vp\_data LSBs are replaced with replicated LSBs of the incoming stream, otherwise they are forced to zero.

The PFE module also includes logic to synchronize capture request with the incoming pixel stream. Two operating modes are available: Single Shot and Continuous Acquisition. When the ISC\_PFE\_CFG0.CONT is cleared, the ISC transfers a single image to memory,



#### **Figure 51-15. Single Shot Mode**

When Continuous Acquisition mode is activated (ISC\_PFE\_CFG0.CONT is set), the data transfer terminates when either a DMA end of list is reached, a software disable is performed or a software reset is activated. The ISC\_INTSR.DDONE is set at the end of the DMA data transfer.

# **SAMA5D2 Series**

**Image Sensor Controller (ISC)**



The linked list DMA transfer is terminated when an item of the list is programmed with ISC\_DCTRL.DE cleared or when ISC\_DNDA.NDA is equal to zero. This configuration also clears ISC\_CTRLSR.CAPTURE and sets the ISC\_INTSR.LDONE interrupt flag.

The linked list DMA transfer starts if ISC\_DCTRL.DE is set and if ISC\_DNDA.NDA is different from zero.

## **51.6.5.1 Update the ISC Profile**

Each ISC register is double-buffered to simplify the software configuration and the synchronization with the associated frame buffer. When the configuration of the ISC is modified, ISC\_CTRLEN.UPPRO must be set to transfer the configuration from the input buffer to the ISC video pipeline.



#### **Figure 51-18. Update Profile Timing Diagram**

#### **51.6.5.2 Software Requirements**

Writing to the ISC\_CTRLEN or ISC\_CTRLDIS register requires a double domain synchronization, so it is forbidden to write these registers when ISC\_CTRLSR.SIP is asserted.

## **51.6.6 White Balance (WB) Module**

The White Balance (WB) module captures the vp\_data bus from the PFE module when the vp\_valid signal is asserted, and it generates a wb data data along with its validity signal wb valid.

When operating with Raw Bayer formats, and ISC\_WB\_CTRL.ENABLE is set, each Bayer color component (R, Gr, B, Gb) can be manually adjusted using an offset and a gain. The Bayer pattern is adjustable using ISC\_WB\_CFG.BAYCFG.

## **Figure 51-19. WB Block Diagram**



There are four {gain, offset} sets for each component. The output value is clipped.



## **51.6.7 Color Filter Array (CFA) Interpolation Module**

In a single-sensor system, each cell on the sensor has a specific color filter and microlens positioned above it. The raw data obtained from the sensor do not have the full R/G/B information at each cell position. Color interpolation is required to retrieve the missing components. The CFA module samples the wb\_data[11:0] 12-bit bus when wb\_valid is asserted and generates a 36-bit width data bus cfa\_data[35:0] with the validity bit cfa\_valid.

#### **Figure 51-20. CFA Block Diagram**





The filter kernel size is 5, and requires two additional lines to initialize the filter. When ISC\_CFA\_CFG.EITPOL is set, the missing information is interpolated from the nearest neighbor. If ISC\_CFA\_CFG.EITPOL is cleared, only valid pixels are used to initialize the filter kernel, but the output number of lines is less than the input number of lines. In that case, four lines are consumed to fill the kernel.

## **51.6.7.1 Frame Size Requirement when Edge Interpolation is Off, ISC\_CFA\_CFG.EITPOL Cleared**

- Minimum number of rows (in): 5
- Minimum number of columns (in): 5
- Number or rows after CFA: Number of rows (in) 4
- Number of columns after CFA: Number of columns (in) 4

## **51.6.7.2 Frame Size Requirement when Edge Interpolation is On, ISC\_CFA\_CFG.EITPOL Set**

- Minimum number of rows (in): 3
- Minimum number of columns (in): 3
- Number of rows after CFA: Number of rows (in)
- Number of columns after CFA: Number of columns (in)

## **51.6.7.3 Bayer Mode and Edge Interpolation Description**

When Edge Interpolation mode (ISC\_CFA\_CFG.EITPOL) is activated, dummy lines are generated using rows and columns replication.

The CFA module supports four sensor alignments using ISC\_CFA\_CFG.BAYCFG. See the figure below.

## **Figure 51-21. Supported Color Filter Array Patterns**



## **51.6.8 Color Correction (CC) Module**

RGB color correction is used to compensate for cross color bleeding in the filter used with the image sensor. The module samples the cfa\_data[35:0] 36-bit bus when cfa\_valid is asserted and generate a cc\_data[35:0] 36-bit wide bus and a cc\_valid signal.

## **Figure 51-22. CC Block Diagram**



There are three {gain, offset} sets for color component R, G, B.



## **51.6.9 Gamma Curve (GAM) Module**

The GAM module samples the cc\_data[35:0] bus when cc\_valid is asserted, and generates gam\_data[29:0] 30-bit width data along with the validity signal gam valid. Imaging devices have non-linear characteristics, but the transfer function is approximated by a power function. The intensity of each of the linear RGB components is transformed to a non-linear signal through the use of the gamma correction submodule. The power function is linearly interpolated using 64 breakpoints. This also performs a 12-bit to 10-bit compression. The polynomial for the linear interpolation between breakpoints is i and i +1. Consequently, for each breakpoint, two values are required: constant and slope. The table values are programmable through the user interface when the gamma correction module is disabled (ISC\_GAM\_CTRL.ENABLE is cleared). ISC\_GAM\_RENTRY is used for Red gamma correction. ISC\_GAM\_GENTRY is used for Green gamma correction. ISC\_GAM\_BENTRY is used for Blue gamma correction. Each table entry is composed of a 10-bit (signed) slope and a 10-bit constant.

## **Figure 51-23. GAM Block Diagram**





#### **Figure 51-24. Piecewise Linear Interpolation Block Diagram**



The interpolation consists of three tables that store the function values GAM\_XENTRY[0:63] where X stands for R, G and B. The input of the table has six bits. It outputs a slope and a constant. The slope is later multiplied by the data lsb (6-bit) and added to a constant. The final value is the gamma-corrected value of the input. This module performs a 12-to-10 compression.

## **51.6.10 Color Space Conversion (CSC) Module**

By converting an image from RGB to YCbCr color space, it is possible to separate Y, Cb and Cr information. The CSC samples the gam\_data[29:0] 30-bit data bus, extracts YCbCr information from the sampled data, and then generates the color-converted data csc\_data[29:0] and the validity signal csc\_valid.

## **Figure 51-25. CSC Block Diagram**







## **51.6.11 Contrast, Brightness, Hue and Saturation**

This module is for YUV formats purpose. Brightness Offset allows the Luminance to be adjusted. Hue is used for Chroma phase adjustment, and Color Saturation for Chroma amplitude. Contrast gain is applied on all pixel components (Luma and Chroma). The CBHS samples the csc\_data[29:0] 30-bit bus when csc\_valid is asserted and generates cbhs\_data[29:0] with the validity signal cbc\_valid.

#### **Figure 51-26. CBHS Block Diagram**





# **SAMA5D2 Series**





## **51.6.12 4:4:4 To 4:2:2 Chrominance Horizontal Subsampler (SUB422) Module**

The color space conversion output stream is a full-bandwidth YCbCr 4:4:4 signal. The chrominance subsampling divides the horizontal chrominance sampling rate by two. A horizontal low pass filter is applied to avoid aliasing effect. The SUB422 module samples 444 full scale YCbCr cbc\_data[29:0] 30-bit data, performs horizontal subsampling and generates the sub422\_data[39:0] 40-bit data bus with its validity signal sub422\_valid.

#### **Figure 51-27. SUB422 Block Diagram**





The filter\_hor function included in the sub422 module is the chrominance horizontal filter.



The filter chrominance position is selectable through the use of ISC\_SUB422\_CFG.FILTER.



The SUB422 module performs luminance and chrominance packing. When the line length is odd, the missing luminance is a copy of the last but one luminance. It also means that the final dma stream written to memory is equal to the original horizontal size plus one when the line length is odd.



## **51.6.13 4:2:2 To 4:2:0 Chrominance Vertical Subsampler (SUB420) Module**

The chrominance subsampling divides the vertical chrominance sampling rate by two. A vertical low pass filter is applied to avoid aliasing effect. Two different filters are used when the source frame is interlaced, and the filter configuration depends on the field value (the field is propagated in the video pipeline).

## **Figure 51-30. SUB420 Block Diagram**



The SUB420 module samples the sub422\_data[39:0] 40-bit data when sub422\_valid is asserted, then it performs a vertical subsampling and generates a valid sub420 data[39:0] 40-bit word and the corresponding sub420 valid signal.





The vertical filter is a two-tap filter; for progressive content the coefficient i {1, 1}. When an interlaced field is downsampled, the coefficients are different between the top and the bottom fields.

**Figure 51-31. Vertical Chrominance Filter for Progressive Content (Cosited Chrominance Example)**



**Figure 51-32. Field-dependent Chrominance Filter for Interlaced Content (Cosited Chrominance Example)**



#### **Table 51-2. Filter Configuration**



## **Table 51-3. Output Line Length Configuration**



## **51.6.14 Rounding, Limiting and Packing (RLP) Module**

This module is used to round, limit and pack in the incoming pixel stream before the host DMA module. The RLP samples the sub420\_data[39:0] 40-bit data bus and generates rlp\_data[31:0] 32-bit data words with the associated validity signal rlp\_valid.

## **Figure 51-33. RLP Block Diagram**









## **51.6.15 DMA Interface**

The descriptor-based DMA interface supports multiple buffers. A DMA stride value shows the offset between two consecutive lines (in bytes). If the stride is set to zero, the frame buffer is contiguous. When ISC\_DCTRL.WB is set (Write Back), the DMA interface performs a single write operation to the ISC\_DCTRL register, and sets ISC\_DCTRL[7] to one and ISC\_DCTRL[6] to the value of the frame field when interlaced content is being used. That means that interlaced fields are tagged with their relevant field values. The Write Back operation is always performed when the whole frame has been transferred to memory.

## **Figure 51-34. DMA Engine Block Diagram**





When a bus error is detected, an interrupt flag is set. If the error occurs on a write operation, ISC\_INTSR.WERR is asserted. If the error occurs on a read operation, ISC\_INTSR.RERR is asserted. ISC\_INTSR.WERRID gives details on the first error channel identifier.

## **51.6.15.1 Descriptor Memory Address Mapping**



## **51.6.15.2 Descriptor Memory Mapping**

Three descriptor views are available. Descriptor view 0 is used when the pixel or data stream is packed. Descriptor view 1 is used for YCbCr semi-planar pixel stream. Descriptor view 2 is used for YCbCr planar pixel stream.

## **Table 51-4. ISC\_DCTRL.DVIEW = 0**



## **Table 51-5. ISC\_DCTRL.DVIEW = 1**



## **Table 51-6. ISC\_DCTRL.DVIEW = 2**



# **SAMA5D2 Series**

## **Image Sensor Controller (ISC)**



## **51.6.15.3 Example: Memory Mapping for 16-bit Packed, DMA Interface IMODE = 1 at ISC\_DAD0.AD0 Location Table 51-7. DAT8 Packing (ISC\_RLP\_CFG.MODE)**



## **Table 51-8. DAT9 Packing (ISC\_RLP\_CFG.MODE)**



## **Table 51-9. DAT10 Packing (ISC\_RLP\_CFG.MODE)**



## **Table 51-10. DAT11 Packing (ISC\_RLP\_CFG.MODE)**



## **Table 51-11. DAT12 Packing (ISC\_RLP\_CFG.MODE)**



## **51.6.15.4 Example: Memory Mapping for 12-bit YC420SP, DMA Interface IMODE = 5 Table 51-12. Y Channel Located at ISC\_DAD0.AD0 Memory Address**



# **SAMA5D2 Series**

## **Image Sensor Controller (ISC)**

## **Table 51-13. CbCr Channel Located at ISC\_DAD1.AD1 Memory Address**



## **51.6.15.5 Example: Memory Mapping for 12-bit YC420P, DMA Interface IMODE = 6**

## **Table 51-14. Y Channel Located at ISC\_DAD0.AD0 Memory Address**



## **Table 51-15. Cb Channel Located at ISC\_DAD1.AD1 Memory Address**



## **Table 51-16. Cr Channel Located at ISC\_DAD2.AD2**



## **51.6.16 Histogram Module**

For each possible pixel value, the histogram counts the number of times the value was encountered in the current image. RGGB Bayer, raw data or luminance histogram are available. There are 512 entries in the histogram entries, and each histogram bin can count up to 2^20 data. As the table entries are limited, each bin is actually a range, i.e., least significant bits are ignored. A write to ISC\_CTRLEN.HISREQ initiates a new histogram. The counting operation ends when ISC\_INTSR.HISDONE is set. At that time, a software or hardware dma transfer copies the table from the interface to the internal or external memory. To clear the table content (for a new operation), use ISC\_CTRLEN.HISCLR. An automatic clear (reset after read) is available when ISC\_HIS\_CFG.RAR is set. In that case, as soon as the data is read from the table, the table entry is cleared.

#### **Figure 51-35. Histogram Block Diagram**





## **Figure 51-36. Histogram Request Timing Diagram**

## **51.7 Register Summary**



# **SAMA5D2 Series**

**Image Sensor Controller (ISC)**







# **SAMA5D2 Series**

**Image Sensor Controller (ISC)**



## <span id="page-2008-0"></span>**51.7.1 ISC Control Enable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Enables the corresponding command.



## **Bit 9 – FUPPRO** Force Update Color Profile

**Bit 3 – HISCLR** Histogram Clear

**Bit 2 – HISREQ** Histogram Request

**Bit 1 – UPPRO** Update Profile

**Bit 0 – CAPTURE** Capture Input Stream Command

## <span id="page-2009-0"></span>**51.7.2 ISC Control Disable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Performs the corresponding command.



**Bit 8 – SWRST** Software Reset

**Bit 0 – DISABLE** Capture Disable

## <span id="page-2010-0"></span>**51.7.3 ISC Control Status Register**



## **Bit 31 – SIP** Synchronization In Progress



## **Bit 4 – FIELD** Field Status (only relevant when the video stream is interlaced)



## **Bit 2 – HISREQ** Histogram Request Pending



## **Bit 1 – UPPRO** Profile Update Pending



## **Bit 0 – CAPTURE** Capture Pending



## <span id="page-2011-0"></span>**51.7.4 ISC Parallel Front End Configuration 0 Register**





## **Bit 31 – REP** Up Multiply with Replication



## **Bits 30:28 – BPS[2:0]** Bits Per Sample



## **Bit 27 – CCIR\_REP** CCIR Replication



## **Bits 23:16 – SKIPCNT[7:0]** Frame Skipping Counter

#### **Bit 13 – ROWEN** Row Cropping Enable



## **Bit 12 – COLEN** Column Cropping Enable



**Image Sensor Controller (ISC)**



#### **Bit 11 – CCIR10 8N CCIR 10 bits or 8 bits**



#### **Bit 10 – CCIR\_CRC** CCIR656 CRC Decoder



## **Bit 9 – CCIR656** CCIR656 input mode



#### **Bit 8 – GATED** Gated input clock



#### **Bit 7 – CONT** Continuous Acquisition



## **Bits 6:4 – MODE[2:0]** Parallel Front End Mode



## **Bit 3 – FPOL** Field Polarity



#### **Bit 2 - PPOL Pixel Clock Polarity**



#### **Bit 1 – VPOL** Vertical Synchronization Polarity



## **Bit 0 – HPOL** Horizontal Synchronization Polarity



# **SAMA5D2 Series**

# **Image Sensor Controller (ISC)**



## <span id="page-2014-0"></span>**51.7.5 ISC Parallel Front End Configuration 1 Register**





**Bits 31:16 – COLMAX[15:0]** Column Maximum Limit Horizontal ending position of the cropping area.

**Bits 15:0 – COLMIN[15:0]** Column Minimum Limit Horizontal starting position of the cropping area.

## <span id="page-2015-0"></span>**51.7.6 ISC Parallel Front End Configuration 2 Register**





**Bits 31:16 – ROWMAX[15:0]** Row Maximum Limit Vertical ending position of the cropping area.

**Bits 15:0 – ROWMIN[15:0]** Row Minimum Limit Vertical starting position of the cropping area.


# **51.7.7 ISC Clock Enable Register**

**Bit 0 – ICEN** ISP Clock Enable



## **51.7.8 ISC Clock Disable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Performs the corresponding command.



**Bit 9 – MCSWRST** Camera Sensor Clock Domain Software Reset

**Bit 8 – ICSWRST** ISP Clock Software Reset

**Bit 1 – MCDIS** Camera Sensor Clock Domain Disable

**Bit 0 – ICDIS** ISP Clock Disable

# **51.7.9 ISC Clock Status Register**





### **Bit 1 – MCSR** Camera Sensor Clock Status Register



#### **Bit 0 – ICSR** ISP Clock Status Register



# **51.7.10 ISC Clock Configuration Register**





**Bits 25:24 – MCSEL[1:0]** Camera Sensor Reference Clock Selection



**Bits 23:16 – MCDIV[7:0]** Camera Sensor Reference Clock Divider

$$
f_{\text{mc}} = \frac{f_{\text{mcref}}}{\text{MCDIV} + 1}
$$

**Bit 8 – ICSEL** ISP Clock Selection



**Bits 7:0 – ICDIV[7:0]** ISP Clock Divider

$$
f_{\rm CC} = \frac{f_{\rm CCTF}}{\rm ICDIV + 1}
$$

#### **51.7.11 ISC Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Enables the interrupt.



**Bit 28 – CCIRERR** CCIR Decoder Error Interrupt Enable

**Bit 27 – HDTO** Horizontal Synchronization Timeout Interrupt Enable

**Bit 26 – VDTO** Vertical Synchronization Timeout Interrupt Enable

- **Bit 25 DAOV** Data Overflow Interrupt Enable
- **Bit 24 VFPOV** Vertical Front Porch Overflow Interrupt Enable
- **Bit 20 RERR** Read Channel Error Interrupt Enable
- **Bit 16 WERR** Write Channel Error Interrupt Enable
- **Bit 13 HISCLR** Histogram Clear Interrupt Enable
- **Bit 12 HISDONE** Histogram Completed Interrupt Enable
- **Bit 9 LDONE** DMA List Done Interrupt Enable
- **Bit 8 DDONE** DMA Done Interrupt Enable
- **Bit 5 DIS** Disable Completed Interrupt Enable
- **Bit 4 SWRST** Software Reset Completed Interrupt Enable

**Bit 1 – HD** Horizontal Synchronization Detection Interrupt Enable

**Bit 0 – VD** Vertical Synchronization Detection Interrupt Enable

#### **51.7.12 ISC Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register: 0: No effect.

1: Disables the interrupt.



**Bit 28 – CCIRERR** CCIR Decoder Error Interrupt Disable

**Bit 27 – HDTO** Horizontal Synchronization Timeout Interrupt Disable

**Bit 26 – VDTO** Vertical Synchronization Timeout Interrupt Disable

- **Bit 25 DAOV** Data Overflow Interrupt Disable
- **Bit 24 VFPOV** Vertical Front Porch Overflow Interrupt Disable
- **Bit 20 RERR** Read Channel Error Interrupt Disable
- **Bit 16 WERR** Write Channel Error Interrupt Disable
- **Bit 13 HISCLR** Histogram Clear Interrupt Disable
- **Bit 12 HISDONE** Histogram Completed Interrupt Disable
- **Bit 9 LDONE** DMA List Done Interrupt Disable
- **Bit 8 DDONE** DMA Done Interrupt Disable
- **Bit 5 DIS** Disable Completed Interrupt Disable
- **Bit 4 SWRST** Software Reset Completed Interrupt Disable

**Bit 1 – HD** Horizontal Synchronization Detection Interrupt Disable

**Bit 0 – VD** Vertical Synchronization Detection Interrupt Disable

#### **51.7.13 ISC Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register: 0: The interrupt is disabled.

1: The interrupt is enabled.



**Bit 28 – CCIRERR** CCIR Decoder Error Interrupt Mask

**Bit 27 – HDTO** Horizontal Synchronization Timeout Interrupt Mask

**Bit 26 – VDTO** Vertical Synchronization Timeout Interrupt Mask

**Bit 25 – DAOV** Data Overflow Interrupt Mask

**Bit 24 – VFPOV** Vertical Front Porch Overflow Interrupt Mask

**Bit 20 – RERR** Read Channel Error Interrupt Mask

**Bit 16 – WERR** Write Channel Error Interrupt Mask

**Bit 13 – HISCLR** Histogram Clear Interrupt Mask

**Bit 12 – HISDONE** Histogram Completed Interrupt Mask

**Bit 9 – LDONE** DMA List Done Interrupt Mask

**Bit 8 – DDONE** DMA Done Interrupt Mask

**Bit 5 – DIS** Disable Completed Interrupt Mask

**Bit 4 – SWRST** Software Reset Completed Interrupt Mask

**Bit 1 – HD** Horizontal Synchronization Detection Interrupt Mask

**Bit 0 – VD** Vertical Synchronization Detection Interrupt Mask

#### **51.7.14 ISC Interrupt Status Register**





### **Bit 28 – CCIRERR** CCIR Decoder Error Interrupt (cleared on read)



#### **Bit 27 – HDTO** Horizontal Synchronization Timeout Interrupt (cleared on read)



#### **Bit 26 – VDTO** Vertical Synchronization Timeout Interrupt (cleared on read)



### **Bit 25 – DAOV** Data Overflow Interrupt (cleared on read)



#### **Bit 24 – VFPOV** Vertical Front Porch Overflow Interrupt (cleared on read)



### **Bit 20 – RERR** Read Channel Error Interrupt (cleared on read)



# **Image Sensor Controller (ISC)**



3 WB Write back channel error

### **Bit 16 – WERR** Write Channel Error Interrupt (cleared on read)



### **Bit 13 – HISCLR** Histogram Clear Interrupt (cleared on read)



#### **Bit 12 – HISDONE** Histogram Completed Interrupt (cleared on read)



### **Bit 9 – LDONE** DMA List Done Interrupt (cleared on read)



#### **Bit 8 – DDONE** DMA Done Interrupt (cleared on read)



#### **Bit 5 – DIS** Disable Completed Interrupt (cleared on read)



### **Bit 4 – SWRST** Software Reset Completed Interrupt (cleared on read)



#### **Bit 1 – HD** Horizontal Synchronization Detected Interrupt (cleared on read)



### **Bit 0 - VD** Vertical Synchronization Detected Interrupt (cleared on read)





# **51.7.15 ISC White Balance Control Register**

1 The white balance is enabled.



# **51.7.16 ISC White Balance Configuration Register**



# **51.7.17 ISC White Balance Offset for R, GR Register**





**Bits 28:16 – GROFST[12:0]** Offset Green Component for Red Row (signed 13 bits 1:12:0)

**Bits 12:0 – ROFST[12:0]** Offset Red Component (signed 13 bits 1:12:0)

### **51.7.18 ISC White Balance Offset for B and GB Register**



**Bits 28:16 – GBOFST[12:0]** Offset Green Component for Blue Row (signed 13 bits, 1:12:0)

**Bits 12:0 – BOFST[12:0]** Offset Blue Component (signed 13 bits, 1:12:0)

# **51.7.19 ISC White Balance Gain for R, GR Register**





**Bits 28:16 – GRGAIN[12:0]** Green Component (Red row) Gain (unsigned 13 bits, 0:4:9)

**Bits 12:0 – RGAIN[12:0]** Red Component Gain (unsigned 13 bits, 0:4:9)

# **51.7.20 ISC White Balance Gain for B, GB Register**





**Bits 28:16 – GBGAIN[12:0]** Green Component (Blue row) Gain (unsigned 13 bits, 0:4:9)

**Bits 12:0 – BGAIN[12:0]** Blue Component Gain (unsigned 13 bits, 0:4:9)



# **51.7.21 ISC Color Filter Array Control Register**

1 Color Filter Array Interpolation is enabled.



# **51.7.22 ISC Color Filter Array Configuration Register**



### **Bits 1:0 – BAYCFG[1:0]** Color Filter Array Pattern





# **51.7.23 ISC Color Correction Control Register**

1 Color correction is enabled.



### **51.7.24 ISC Color Correction RR RG Register**

**Name:** ISC\_CC\_RR\_RG<br>Offset: 0x7C

**Reset:**  0x00000000 **Property:**  Read/Write

**Offset:** 

**Bits 27:16 – RGGAIN[11:0]** Green Gain for Red Component (signed 12 bits, 1:3:8)

**Bits 11:0 – RRGAIN[11:0]** Red Gain for Red Component (signed 12 bits, 1:3:8)







**Bits 28:16 – ROFST[12:0]** Red Component Offset (signed 13 bits, 1:12:0)

**Bits 11:0 – RBGAIN[11:0]** Blue Gain for Red Component (signed 12 bits, 1:3:8)



### **51.7.26 ISC Color Correction GR GG Register**

**Name:** ISC\_CC\_GR\_GG<br>Offset: 0x84

**Reset:**  0x00000000 **Property:**  Read/Write

**Offset:** 

**Bits 27:16 – GGGAIN[11:0]** Green Gain for Green Component (signed 12 bits, 1:3:8)

**Bits 11:0 – GRGAIN[11:0]** Red Gain for Green Component (signed 12 bits, 1:3:8)

# **51.7.27 ISC Color Correction GB OG Register**





**Bits 28:16 – GOFST[12:0]** Green Component Offset (signed 13 bits, 1:12:0)

**Bits 11:0 – GBGAIN[11:0]** Blue Gain for Green Component (signed 12 bits, 1:3:8)



### **51.7.28 ISC Color Correction BR BG Register**

**Name:** ISC\_CC\_BR\_BG<br>Offset: 0x8C

**Reset:**  0x00000000 **Property:**  Read/Write

**Offset:** 

**Bits 27:16 – BGGAIN[11:0]** Green Gain for Blue Component (signed 12 bits, 1:3:8)

**Bits 11:0 – BRGAIN[11:0]** Red Gain for Blue Component (signed 12 bits, 1:3:8)



### **51.7.29 ISC Color Correction BB OB Register**

**Name:** ISC\_CC\_BB\_OB<br>Offset: 0x90

**Reset:**  0x00000000

**Offset:** 

**Bits 28:16 – BOFST[12:0]** Blue Component Offset (signed 13 bits, 1:12:0)

**Bits 11:0 – BBGAIN[11:0]** Blue Gain for Blue Component (signed 12 bits, 1:3:8)



### **51.7.30 ISC Gamma Correction Control Register**

### **Bit 4 – BIPART** Bipartite Table Configuration



#### **Bit 3 – RENABLE** Gamma Correction Enable for R Channel



#### **Bit 2 – GENABLE** Gamma Correction Enable for G Channel



### **Bit 1 – BENABLE** Gamma Correction Enable for B Channel



### **Bit 0 – ENABLE** Gamma Correction Enable





### **51.7.31 ISC Gamma Correction Blue Entry Register x [x=0..63]**

**Bits 25:16 – BCONSTANT[9:0]** Blue Color Constant for Piecewise Interpolation (unsigned 10 bits 0:10:0)

**Bits 9:0 – BSLOPE[9:0]** Blue Color Slope for Piecewise Interpolation (signed 10 bits 1:3:6)



### **51.7.32 ISC Gamma Correction Green Entry Register x [x=0..63]**

**Bits 25:16 – GCONSTANT[9:0]** Green Color Constant for Piecewise Interpolation (unsigned 10 bits 0:10:0)

**Bits 9:0 – GSLOPE[9:0]** Green Color Slope for Piecewise Interpolation (signed 10 bits 1:3:6)

# **Name: ISC\_GAM\_RENTRYx**<br>**Offset: 0x0298 + x\*0x04 Ix=0. Offset:**  0x0298 + x\*0x04 [x=0..63] **Reset:**  0x00000000 **Property:**  Read/Write Bit 31 30 29 28 27 26 25 24 RCONSTANT[9:8] Access and the control of t Reset 0 0 Bit 23 22 21 20 19 18 17 16 RCONSTANT[7:0] Access R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 Bit 15 14 13 12 11 10 9 8 rsland and the set of Access and the control of t Reset 0 0 Bit 7 6 5 4 3 2 1 0 RSLOPE[7:0] Access R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0

### **51.7.33 ISC Gamma Correction Red Entry Register x [x=0..63]**

**Bits 25:16 – RCONSTANT[9:0]** Red Color Constant for Piecewise Interpolation (unsigned 10 bits 0:10:0)

**Bits 9:0 – RSLOPE[9:0]** Red Color Slope for Piecewise Interpolation (signed 10 bits 1:3:6)

# **SAMA5D2 Series Image Sensor Controller (ISC)**



# **51.7.34 ISC Color Space Conversion Control Register**

# **51.7.35 ISC Color Space Conversion YR YG Register**





**Bits 27:16 – YGGAIN[11:0]** Green Gain for Luminance (signed 12 bits 1:3:8)

**Bits 11:0 – YRGAIN[11:0]** Reg Gain for Luminance (signed 12 bits 1:3:8)

# **Name:** ISC\_CSC\_YB\_OY<br>Offset: 0x3A0 **Offset: Reset:**  0x00000000 **Property:**  Read/Write Bit 31 30 29 28 27 26 25 24 **YOFST[10:8]** Access and the control of t Reset 0 0 0 Bit 23 22 21 20 19 18 17 16 YOFST[7:0] Access R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 Bit 15 14 13 12 11 10 9 8 YBGAIN[11:8] Access R/W R/W R/W R/W Reset 0 0 0 0 Bit 7 6 5 4 3 2 1 0 YBGAIN[7:0] Access R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0

### **51.7.36 ISC Color Space Conversion YB OY Register**

**Bits 26:16 – YOFST[10:0]** Luminance Offset (11 bits signed 1:10:0)

**Bits 11:0 – YBGAIN[11:0]** Blue Gain for Luminance Component (12 bits signed 1:3:8)

### **51.7.37 ISC Color Space Conversion CBR CBG Register**





**Bits 27:16 – CBGGAIN[11:0]** Green Gain for Blue Chrominance (signed 12 bits 1:3:8)

**Bits 11:0 – CBRGAIN[11:0]** Red Gain for Blue Chrominance (signed 12 bits, 1:3:8)

### **51.7.38 ISC Color Space Conversion CBB OCB Register**





**Bits 26:16 – CBOFST[10:0]** Blue Chrominance Offset (signed 11 bits 1:10:0)

**Bits 11:0 – CBBGAIN[11:0]** Blue Gain for Blue Chrominance (signed 12 bits 1:3:8)
## **51.7.39 ISC Color Space Conversion CRR CRG Register**





**Bits 27:16 – CRGGAIN[11:0]** Green Gain for Red Chrominance (signed 12 bits 1:3:8)

**Bits 11:0 – CRRGAIN[11:0]** Red Gain for Red Chrominance (signed 12 bits 1:3:8)

## **51.7.40 ISC Color Space Conversion CRB OCR Register**





**Bits 26:16 – CROFST[10:0]** Red Chrominance Offset (signed 11 bits 1:10:0)

**Bits 11:0 – CRBGAIN[11:0]** Blue Gain for Red Chrominance (signed 12 bits 1:3:8)



## **51.7.41 ISC Contrast And Brightness Control Register**

1 Contrast and brightness control are enabled.



## **51.7.42 ISC Contrast And Brightness Configuration Register**

## **Bits 2:1 – CCIRMODE[1:0]** CCIR656 Byte Ordering



**Bit 0 – CCIR** CCIR656 Stream Enable





## **51.7.43 ISC Contrast And Brightness, Brightness Register**

**Bits 10:0 – BRIGHT[10:0]** Image Brightness Control (signed 11 bits 1:10:0) Brightness value is added or subtracted from the luminance Y data.



## **51.7.44 ISC Contrast And Brightness, Contrast Register**

**Bits 11:0 – CONTRAST[11:0]** Contrast (unsigned 12 bits 0:4:8) Adjusts the image contrast by multiplying with YCbCr data.





## **51.7.45 ISC Subsampling 4:4:4 to 4:2:2 Control Register**

# **SAMA5D2 Series**

**Image Sensor Controller (ISC)**



## **51.7.46 ISC Subsampling 4:4:4 to 4:2:2 Configuration Register**

## **Bits 5:4 – FILTER[1:0]** Low Pass Filter Selection



#### **Bits 2:1 – CCIRMODE[1:0]** CCIR656 Byte Ordering



## **Bit 0 – CCIR** CCIR656 Input Stream





## **51.7.47 ISC Subsampling 4:2:2 to 4:2:0 Control Register**

**Bit 0 – ENABLE** 4:2:2 to 4:2:0 Vertical Subsampling Filter Enable (Center Aligned)



# **SAMA5D2 Series**

**Image Sensor Controller (ISC)**



## **51.7.48 ISC Rounding, Limiting and Packing Configuration Register**

**Bits 15:8 – ALPHA[7:0]** Alpha Value for Alpha-enabled RGB Mode This field is relevant for ARGB444, ARGB555 and ARGB32 pixel formats.







## **51.7.49 ISC Histogram Control Register**

1 Histogram enabled.



## **51.7.50 ISC Histogram Configuration Register**

## **Bit 8 – RAR** Histogram Reset After Read



## **Bits 5:4 – BAYSEL[1:0]** Bayer Color Component Selection



## **Bits 2:0 – MODE[2:0]** Histogram Operating Mode





## **51.7.51 ISC DMA Configuration Register**

## **Bits 9:8 – CMBSIZE[1:0]** DMA Memory Burst Size C channel



## **Bits 5:4 – YMBSIZE[1:0]** DMA Memory Burst Size Y channel



## **Bits 2:0 – IMODE[2:0]** DMA Input Mode Selection



#### **51.7.52 ISC DMA Control Register**



### **Bit 7 – DONE** Descriptor Processing Status

This bit appears only in the descriptor located in memory and can be used only if WB (Write Back) is set.



#### **Bit 6 – FIELD** Value of Captured Frame Field Signal

This bit is only relevant for interlaced content. It appears only in the descriptor located in memory and can be used only if WB (Write Back) is set.



### **Bit 5 – WB** Write Back Operation Enable



## **Bit 4 – IE** Interrupt Enable



### **Bits 2:1 – DVIEW[1:0]** Descriptor View



# **SAMA5D2 Series**

**Image Sensor Controller (ISC)**



## **51.7.53 ISC DMA Descriptor Address Register**



| <b>Bit</b> | 31             | 30  | 29  | 28  | 27          | 26  | 25  | 24  |
|------------|----------------|-----|-----|-----|-------------|-----|-----|-----|
|            | NDA[29:22]     |     |     |     |             |     |     |     |
| Access     | R/W            | R/W | R/W | R/W | R/W         | R/W | R/W | R/W |
| Reset      | 0              | 0   | 0   | 0   | $\mathbf 0$ | 0   | 0   | 0   |
|            |                |     |     |     |             |     |     |     |
| Bit        | 23             | 22  | 21  | 20  | 19          | 18  | 17  | 16  |
|            | NDA[21:14]     |     |     |     |             |     |     |     |
| Access     | R/W            | R/W | R/W | R/W | R/W         | R/W | R/W | R/W |
| Reset      | 0              | 0   | 0   | 0   | 0           | 0   | 0   | 0   |
|            |                |     |     |     |             |     |     |     |
| Bit        | 15             | 14  | 13  | 12  | 11          | 10  | 9   | 8   |
|            | NDA[13:6]      |     |     |     |             |     |     |     |
| Access     | R/W            | R/W | R/W | R/W | R/W         | R/W | R/W | R/W |
| Reset      | 0              | 0   | 0   | 0   | 0           | 0   | 0   | 0   |
|            |                |     |     |     |             |     |     |     |
| Bit        | $\overline{7}$ | 6   | 5   | 4   | 3           | 2   | 1   | 0   |
|            | NDA[5:0]       |     |     |     |             |     |     |     |
| Access     | R/W            | R/W | R/W | R/W | R/W         | R/W |     |     |
| Reset      | 0              | 0   | 0   | 0   | 0           | 0   |     |     |

**Bits 31:2 – NDA[29:0]** Next Descriptor Address Register

## **51.7.54 ISC DMA Address 0 Register**





**Bits 31:0 – AD0[31:0]** Channel 0 Address

## **51.7.55 ISC DMA Stride 0 Register**





**Bits 31:0 – ST0[31:0]** Channel 0 Stride

## **51.7.56 ISC DMA Address 1 Register**





**Bits 31:0 – AD1[31:0]** Channel 1 Address

## **51.7.57 ISC DMA Stride 1 Register**







## **51.7.58 ISC DMA Address 2 Register**





**Bits 31:0 – AD2[31:0]** Channel 2 Address

## **51.7.59 ISC DMA Stride 2 Register**





**Bits 31:0 – ST2[31:0]** Channel 2 Stride

## **51.7.60 ISC Histogram Entry x [x=0..511]**







# **52. Controller Area Network (MCAN)**

## **52.1 Description**

The Controller Area Network (MCAN) performs communication according to CAN Protocol Version 2.0 Part A,B and Bosch CAN FD Specification V1.0 (Non-ISO). Additional transceiver hardware is required for connection to the physical layer.

All functions concerning the handling of messages are implemented by the Rx Handler and the Tx Handler. The Rx Handler manages message acceptance filtering, the transfer of received messages from the CAN core to the Message RAM, as well as providing receive message status information. The Tx Handler is responsible for the transfer of transmit messages from the Message RAM to the CAN core, as well as providing transmit status information.

Acceptance filtering is implemented by a combination of up to 128 filter elements, where each element can be configured as a range, as a bit mask, or as a dedicated ID filter.

**AWARNING** MCAN implements the non-ISO CAN FD frame format and therefore does not pass the CAN FD Conformance Test according to ISO 16845-1:2016.

## **52.2 Embedded Characteristics**

- Classic CAN (2.0 A,B) in Conformance with ISO11898-1:2015 and ISO16845-1:2016
- CAN FD Frame Format according to Bosch CAN FD Specification V1.0 (Non-ISO)
- CAN FD with up to 64 Data Bytes Supported
- CAN Error Logging
- AUTOSAR Optimized
- SAE J1939 Optimized
- Improved Acceptance Filtering
- Two Configurable Receive FIFOs
- Separate Signalling on Reception of High Priority Messages
- Up to 64 Dedicated Receive Buffers
- Up to 32 Dedicated Transmit Buffers
- Configurable Transmit FIFO
- Configurable Transmit Queue
- Configurable Transmit Event FIFO
- Direct Message RAM Access for Processor
- Multiple MCANs May Share the Same Message RAM
- Programmable Loop-back Test Mode
- Maskable Module Interrupts
- Support for Asynchronous CAN and System Bus Clocks
- Power-down Support
- Debug on CAN Support

## **52.3 Block Diagram**



**Note:**  Refer to section "Power Management Controller (PMC)" for details about the bus-independent clock (GCLK).

## **52.4 Product Dependencies**

## **52.4.1 I/O Lines**

The pins used to interface to the compliant external devices can be multiplexed with PIO lines. The programmer must first program the PIO controllers to assign the CAN pins to their peripheral functions.

## **52.4.2 Power Management**

The MCAN can be clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the MCAN clock.

In order to achieve a stable function of the MCAN, the system bus clock must always be faster than or equal to the CAN clock.

It is recommended to use the CAN clock at frequencies of 20, 40 or 80 MHz. To achieve these frequencies, PMC GCLK must select the UPLLCK (480 MHz) as source clock and divide by 24,12, or 6. GCLK allows the system bus and processor clock to be modified without affecting the bit rate communication.

## **52.4.3 Interrupt Sources**

The two MCAN interrupt lines (MCAN\_INT0, MCAN\_INT1) are connected on internal sources of the Interrupt Controller.

Using the MCAN interrupts requires the Interrupt Controller to be programmed first.

Interrupt sources can be routed either to MCAN\_INT0 or to MCAN\_INT1. By default, all interrupt sources are routed to interrupt line MCAN\_INT0/1. By programming MCAN\_ILE.EINT0 and MCAN\_ILE.EINT1, the interrupt sources can be enabled or disabled separately.

#### <span id="page-2077-0"></span>**52.4.4 Address Configuration**

The LSBs [bits 15:2] for each section of the CAN Message RAM are configured in the respective buffer configuration registers as detailed in [Message RAM.](#page-2094-0)

The MSBs [bits 31:16] of the CAN Message RAM for CAN0 and CAN1 are configured at 0x00200000.

#### **52.4.5 Timestamping**

Timestamping uses the value of CV in the Timer Counter Channel 0 register (TC\_CV0) of Timer Counter 0. Timer Counter 0 may use the generic clock (GCLK) from the Power Management Controller. Refer to the section "Timer Counter (TC)" for more details about clock source selection.

## **52.5 Functional Description**

#### **52.5.1 Operating Modes**

#### **52.5.1.1 Software Initialization**

Software initialization is started by setting bit MCAN\_CCCR.INIT, either by software or by a hardware reset, when an uncorrected bit error was detected in the Message RAM, or by going Bus Off. While MCAN CCCR.INIT is set, message transfer from and to the CAN bus is stopped and the status of the CAN bus output CANTX is recessive (HIGH). The counters of the Error Management Logic EML are unchanged. Setting MCAN\_CCCR.INIT does not change any configuration register. Resetting MCAN\_CCCR.INIT finishes the software initialization. Afterwards the Bit Stream Processor BSP synchronizes itself to the data transfer on the CAN bus by waiting for the occurrence of a sequence of 11 consecutive recessive bits (≡ Bus Idle) before it can take part in bus activities and start the message transfer.

Access to the MCAN configuration registers is only enabled when both bits MCAN\_CCCR.INIT and MCAN\_CCCR.CCE are set (protected write).

MCAN\_CCCR.CCE can only be configured when MCAN\_CCCR.INIT = '1'. MCAN\_CCCR.CCE is automatically cleared when MCAN\_CCCR.INIT = '0'.

The following registers are cleared when MCAN\_CCCR.CCE = '1':

- High Priority Message Status (MCAN\_HPMS)
- Receive FIFO 0 Status (MCAN\_RXF0S)
- Receive FIFO 1 Status (MCAN\_RXF1S)
- Transmit FIFO/Queue Status (MCAN\_TXFQS)
- Transmit Buffer Request Pending (MCAN\_TXBRP)
- Transmit Buffer Transmission Occurred (MCAN\_TXBTO)
- Transmit Buffer Cancellation Finished (MCAN\_TXBCF)
- Transmit Event FIFO Status (MCAN\_TXEFS)

The Timeout Counter value MCAN\_TOCV.TOC is loaded with the value configured by MCAN\_TOCC.TOP when MCAN\_CCCR.CCE = '1'.

In addition, the state machines of the Tx Handler and Rx Handler are held in idle state while MCAN\_CCCR.CCE = '1'.

The following registers are only writeable while MCAN\_CCCR.CCE = '0'

- Transmit Buffer Add Request (MCAN\_TXBAR)
- Transmit Buffer Cancellation Request (MCAN\_TXBCR)

MCAN\_CCCR.TEST and MCAN\_CCCR.MON can only be set when MCAN\_CCCR.INIT = '1' and MCAN\_CCCR.CCE = '1'. Both bits may be cleared at any time. MCAN\_CCCR.DAR can only be configured when MCAN CCCR.INIT = '1' and MCAN CCCR.CCE = '1'.

#### **52.5.1.2 Normal Operation**

Once the MCAN is initialized and MCAN\_CCCR.INIT is cleared, the MCAN synchronizes itself to the CAN bus and is ready for communication.

After passing the acceptance filtering, received messages including Message ID and DLC are stored into a dedicated Rx Buffer or into Rx FIFO 0 or Rx FIFO 1.

For messages to be transmitted, dedicated Tx Buffers and/or a Tx FIFO or a Tx Queue can be initialized or updated. Automated transmission on reception of remote frames is not implemented.

### **52.5.1.3 CAN FD Operation**

There are two variants in the CAN FD frame format, first the CAN FD frame without bit rate switching where the data field of a CAN frame may be longer than 8 bytes. The second variant is the CAN FD frame where control field, data field, and CRC field of a CAN frame are transmitted with a higher bit rate than the beginning and the end of the frame.

The previously reserved bit in CAN frames with 11-bit identifiers and the first previously reserved bit in CAN frames with 29-bit identifiers will now be decoded as FDF bit. FDF = recessive signifies a CAN FD frame, FDF = dominant signifies a Classic CAN frame. In a CAN FD frame, the two bits following FDF, res and BRS, decide whether the bit rate inside of this CAN FD frame is switched. A CAN FD bit rate switch is signified by res = dominant and BRS = recessive. The coding of res = recessive is reserved for future expansion of the protocol. In case the MCAN receives a frame with FDF = recessive and res = recessive, it will signal a Protocol Exception Event by setting bit MCAN\_PSR.PXE. When Protocol Exception Handling is enabled (MCAN\_CCCR.PXHD = 0), this causes the operation state to change from Receiver (MCAN\_PSR.ACT = 2) to Integrating (MCAN\_PSR.ACT = 00) at the next sample point. In case Protocol Exception Handling is disabled (MCAN\_CCCR.PXHD = 1), the MCAN will treat a recessive res bit as an form error and will respond with an error frame.

CAN FD operation is enabled by programming CCCR.FDOE. In case CCCR.FDOE = '1', transmission and reception of CAN FD frames is enabled. Transmission and reception of Classic CAN frames is always possible. Whether a CAN FD frame or a Classic CAN frame is transmitted can be configured via bit FDF in the respective Tx Buffer element. With CCCR.FDOE = '0', received frames are interpreted as Classic CAN frames, which leads to the transmission of an error frame when receiving a CAN FD frame. When CAN FD operation is disabled, no CAN FD frames are transmitted even if bit FDF of a Tx Buffer element is set. CCCR.FDOE and CCCR.BRSE can only be changed while CCCR.INIT and CCCR.CCE are both set.

With MCAN\_CCCR.FDOE = 0, the setting of bits FDF and BRS is ignored and frames are transmitted in Classic CAN format. With MCAN\_CCCR.FDOE = 1 and MCAN\_CCCR.BRSE = 0, only bit FDF of a Tx Buffer element is evaluated. With MCAN\_CCCR.FDOE = 1 and MCAN\_CCCR.BRSE = 1, transmission of CAN FD frames with bit rate switching is enabled. All Tx Buffer elements with bits FDF and BRS set are transmitted in CAN FD format with bit rate switching.

A mode change during CAN operation is only recommended under the following conditions:

- The failure rate in the CAN FD data phase is significant higher than in the CAN FD arbitration phase. In this case disable the CAN FD bit rate switching option for transmissions.
- During system startup all nodes are transmitting according to ISO11898-1 until it is verified that they are able to communicate in CAN FD format. If this is true, all nodes switch to CAN FD operation.
- Wake-up messages in CAN Partial Networking have to be transmitted in Classic CAN format.
- End-of-line programming in case not all nodes are CAN FD-capable. Non-CAN FD nodes are held in Silent mode until programming has completed. Then all nodes revert to Classic CAN communication.

In the CAN FD format, the coding of the DLC differs from the standard CAN format. The DLC codes 0 to 8 have the same coding as in standard CAN, the codes 9 to 15, which in standard CAN all code a data field of 8 bytes, are coded according to the table below.

#### **Table 52-1. Coding of DLC in CAN FD**



In CAN FD frames, the bit timing will be switched inside the frame, after the BRS (Bit Rate Switch) bit, if this bit is recessive. Before the BRS bit, in the CAN FD arbitration phase, the nominal CAN bit timing is used as defined by the Nominal Bit Timing and Prescaler register (MCAN\_NBTP). In the following CAN FD data phase, the data phase CAN bit timing is used as defined by the FastData Bit Timing and Prescaler register (MCAN\_DBTP). The bit timing reverts back from the data phase timing at the CRC delimiter or when an error is detected, whichever occurs first.

The maximum configurable bit rate in the CAN FD data phase depends on the CAN core clock frequency. Example: with a CAN clock frequency of 20 MHz and the shortest configurable bit time of 4  $t_0$ , the bit rate in the data phase is 5 Mbit/s.

In both data frame formats, CAN FD and CAN FD with bit rate switching, the value of the bit ESI (Error Status Indicator) is determined by the transmitter's error state at the start of the transmission. If the transmitter is error passive, ESI is transmitted recessive, else it is transmitted dominant.

## **52.5.1.4 Transmitter Delay Compensation**

During the data phase of a CAN FD transmission only one node is transmitting, all others are receivers. The length of the bus line has no impact. When transmitting via pin CANTX the protocol controller receives the transmitted data from its local CAN transceiver via pin CANRX. The received data is delayed by the transmitter delay. In case this delay is greater than TSEG1 (time segment before sample point), a bit error is detected. In order to enable a data phase bit time that is even shorter than the transmitter delay, the delay compensation is introduced. Without delay compensation, the bit rate in the data phase of a CAN FD frame is limited by the delay.

## **52.5.1.4.1 Description**

The MCAN protocol unit has implemented a delay compensation mechanism to compensate the delay, thereby enabling transmission with higher bit rates during the CAN FD data phase independent of the delay of a specific CAN transceiver.

To check for bit errors during the data phase, the delayed transmit data is compared against the received data at the secondary sample point. If a bit error is detected, the transmitter will react to this bit error at the next following regular sample point. During arbitration phase the delay compensation is always disabled.

The transmitter delay compensation enables configurations where the data bit time is shorter than the transmitter delay, it is described in detail in the new ISO11898-1. It is enabled by setting bit MCAN\_DBTP.TDC.

The received bit is compared against the transmitted bit at the SSP. The SSP position is defined as the sum of the measured delay from the MCAN's transmit output CANTX through the transceiver to the receive input CANRX plus the transmitter delay compensation offset as configured by MCAN\_TDCR.TDCO. The transmitter delay compensation offset is used to adjust the position of the SSP inside the received bit (e.g. half of the bit time in the data phase). The position of the secondary sample point is rounded down to the next integer number of CAN core clock periods.

MCAN\_PSR.TDCV shows the actual transmitter delay compensation value. MCAN\_PSR.TDCV is cleared when MCAN\_CCCR.INIT is set and is updated at each transmission of an FD frame while MCAN\_DBTP.TDC is set.

The following boundary conditions have to be considered for the delay compensation implemented in the MCAN:

- The sum of the measured delay from CANTX to CANRX and the configured delay compensation offset MCAN\_TDCR.TDCO has to be less than 6 bit times in the data phase.
- The sum of the measured delay from CANTX to CANRX and the configured delay compensation offset MCAN\_TDCR.TDCO has to be less or equal 127 CAN core clock periods. In case this sum exceeds 127 CAN core clock periods, the maximum value of 127 CAN core clock periods is used for delay compensation.
- The data phase ends at the sample point of the CRC delimiter, that stops checking of receive bits at the SSPs.

## **52.5.1.4.2 Transmitter Delay Measurement**

If transmitter delay compensation is enabled by programming MCAN\_DBTP.TDC = '1', the measurement is started within each transmitted CAN FD frame at the falling edge of bit FDF to bit res. The measurement is stopped when this edge is seen at the receive input CANRX of the transmitter.

The resolution of this measurement is one mtq.





To avoid that a dominant glitch inside the received FDF bit ends the delay compensation measurement before the falling edge of the received res bit, resulting in a to early SSP position, the use of a transmitter delay compensation filter window can be enabled by programming MCAN\_TDCR.TDCF.

This defines a minimum value for the SSP position. Dominant edges on CANRX, that would result in an earlier SSP position are ignored for transmitter delay measurement. The measurement is stopped when the SSP position is at least MCAN\_TDCR.TDCF AND CANRX is low.

#### **52.5.1.5 Restricted Operation Mode**

In Restricted Operation mode, the node is able to receive data and remote frames and to give acknowledge to valid frames, but it does not send data frames, remote frames, active error frames, or overload frames. In case of an error condition or overload condition, it does not send dominant bits, instead it waits for the occurrence of bus idle condition to resynchronize itself to the CAN communication. The error counters are not incremented. The processor can set the MCAN into Restricted Operation mode by setting bit MCAN\_CCCR.ASM. The bit can only be set by the processor when both MCAN\_CCCR.CCE and MCAN\_CCCR.INIT are set to '1'. The bit can be reset by the processor at any time.

Restricted Operation mode is automatically entered when the Tx Handler was not able to read data from the Message RAM in time. To leave Restricted Operation mode, the processor has to reset MCAN\_CCCR.ASM.

The Restricted Operation mode can be used in applications that adapt themselves to different CAN bit rates. In this case the application tests different bit rates and leaves the Restricted Operation mode after it has received a valid frame.

**Note:**  The Restricted Operation Mode must not be combined with the Loop Back mode (internal or external).

#### **52.5.1.6 Bus Monitoring Mode**

The MCAN is set in Bus Monitoring mode by setting MCAN\_CCCR.MON. In Bus Monitoring mode (see ISO11898-1, 10.12 Bus monitoring), the MCAN is able to receive valid data frames and valid remote frames, but cannot start a transmission. In this mode, it sends only recessive bits on the CAN bus. If the MCAN is required to send a dominant bit (ACK bit, overload flag, active error flag), the bit is rerouted internally so that the MCAN monitors this dominant bit, although the CAN bus may remain in recessive state. In Bus Monitoring mode, the Tx Buffer Request Pending register (MCAN\_TXBRP) is held in reset state.

The Bus Monitoring mode can be used to analyze the traffic on a CAN bus without affecting it by the transmission of dominant bits. The figure below shows the connection of signals CANTX and CANRX to the MCAN in Bus Monitoring mode.

#### **Figure 52-3. Pin Control in Bus Monitoring Mode**



**Bus Monitoring Mode**

#### **52.5.1.7 Disabled Automatic Retransmission**

According to the CAN Specification (see ISO11898-1, 6.3.3 Recovery Management), the MCAN provides means for automatic retransmission of frames that have lost arbitration or that have been disturbed by errors during transmission. By default automatic retransmission is enabled. To support time-triggered communication as described in ISO 11898-1, chapter 9.2, the automatic retransmission may be disabled via MCAN\_CCCR.DAR.

#### **52.5.1.7.1 Frame Transmission in DAR Mode**

In DAR mode, all transmissions are automatically cancelled after they start on the CAN bus. A Tx Buffer's Tx Request Pending bit TXBRP.TRPx is reset after successful transmission, when a transmission has not yet been started at the point of cancellation, has been aborted due to lost arbitration, or when an error occurred during frame transmission.

- Successful transmission:
	- Corresponding Tx Buffer Transmission Occurred bit MCAN\_TXBTO.TOx set
	- Corresponding Tx Buffer Cancellation Finished bit MCAN\_TXBCF.CFx not set
- Successful transmission in spite of cancellation:
	- Corresponding Tx Buffer Transmission Occurred bit MCAN\_TXBTO.TOx set
	- Corresponding Tx Buffer Cancellation Finished bit MCAN\_TXBCF.CFx set
- Arbitration lost or frame transmission disturbed:
	- Corresponding Tx Buffer Transmission Occurred bit MCAN\_TXBTO.TOx not set
	- Corresponding Tx Buffer Cancellation Finished bit MCAN\_TXBCF.CFx set

In case of a successful frame transmission, and if storage of Tx events is enabled, a Tx Event FIFO element is written with Event Type ET = "10" (transmission in spite of cancellation).

## **52.5.1.8 Power-down (Sleep Mode)**

The MCAN can be set into Power-down mode via bit MCAN\_CCCR.CSR.

When all pending transmission requests have completed, the MCAN waits until bus idle state is detected. Then the MCAN sets MCAN\_CCCR.INIT to prevent any further CAN transfers. Now the MCAN acknowledges that it is ready for power down by setting to one the bit MCAN\_CCCR.CSA. In this state, before the clocks are switched off, further register accesses can be made. A write access to MCAN\_CCCR.INIT will have no effect. Now the bus clock (peripheral clock) and the CAN core clock may be switched off.

To leave Power-down mode, the application has to turn on the MCAN clocks before clearing CC Control Register flag MCAN\_CCCR.CSR. The MCAN will acknowledge this by clearing MCAN\_CCCR.CSA. The application can then restart CAN communication by clearing the bit CCCR.INIT.

## **52.5.1.9 Test Modes**

To enable write access to the MCAN Test register (MCAN\_TEST) (see Section 7.6), bit MCAN\_CCCR.TEST must be set. This allows the configuration of the test modes and test functions.

Four output functions are available for the CAN transmit pin CANTX by programming MCAN\_TEST.TX. Additionally to its default function – the serial data output – it can drive the CAN Sample Point signal to monitor the MCAN's

bit timing and it can drive constant dominant or recessive values. The actual value at pin CANRX can be read from MCAN\_TEST.RX. Both functions can be used to check the CAN bus' physical layer.

Due to the synchronization mechanism between CAN clock and system bus clock domain, there may be a delay of several system bus clock periods between writing to MCAN\_TEST.TX until the new configuration is visible at output pin CANTX. This applies also when reading input pin CANRX via MCAN\_TEST.RX.

**Note:**  Test modes should be used for production tests or self-test only. The software control for pin CANTX interferes with all CAN protocol functions. It is not recommended to use test modes for application.

#### **52.5.1.9.1 External Loop Back Mode**

The MCAN can be set in External Loop Back mode by setting the bit MCAN\_TEST.LBCK. In Loop Back mode, the MCAN treats its own transmitted messages as received messages and stores them (if they pass acceptance filtering) into an Rx Buffer or an Rx FIFO. The figure below shows the connection of signals CANTX and CANRX to the MCAN in External Loop Back mode.

This mode is provided for hardware self-test. To be independent from external stimulation, the MCAN ignores acknowledge errors (recessive bit sampled in the acknowledge slot of a data/remote frame) in Loop Back mode. In this mode, the MCAN performs an internal feedback from its Tx output to its Rx input. The actual value of the CANRX input pin is disregarded by the MCAN. The transmitted messages can be monitored at the CANTX pin.

#### **52.5.1.9.2 Internal Loop Back Mode**

Internal Loop Back mode is entered by setting bits MCAN\_TEST.LBCK and MCAN\_CCCR.MON. This mode can be used for a "Hot Selftest", meaning the MCAN can be tested without affecting a running CAN system connected to the pins CANTX and CANRX. In this mode, pin CANRX is disconnected from the MCAN, and pin CANTX is held recessive. The figure below shows the connection of CANTX and CANRX to the MCAN when Internal Loop Back mode is enabled.

## **Figure 52-4. Pin Control in Loop Back Modes**



**External Loop Back Mode Internal Loop Back Mode** 



## **52.5.2 Timestamp Generation**

For timestamp generation, the MCAN supplies a 16-bit wrap-around counter. A prescaler TSCC.TCP can be configured to clock the counter in multiples of CAN bit times (1…16). The counter is readable via MCAN\_TSCV.TSC. A write access to the Timestamp Counter Value register (MCAN\_TSCV) resets the counter to zero. When the timestamp counter wraps around, the interrupt flag MCAN\_IR.TSW is set.

On start of frame reception / transmission, the counter value is captured and stored into the timestamp section of an Rx Buffer / Rx FIFO (RXTS[15:0]) or Tx Event FIFO (TXTS[15:0]) element.

By programming bit MCAN\_TSCC.TSS, an external 16-bit timestamp can be used. See [Timestamping](#page-2077-0) for details.

## **52.5.3 Timeout Counter**

To signal timeout conditions for Rx FIFO 0, Rx FIFO 1, and the Tx Event FIFO, the MCAN supplies a 16-bit Timeout Counter. It operates as down-counter and uses the same prescaler controlled by TSCC.TCP as the Timestamp Counter. The Timeout Counter is configured via the Timeout Counter Configuration register (MCAN\_TOCC). The actual counter value can be read from MCAN\_TOCV.TOC. The Timeout Counter can only be started while MCAN\_CCCR.INIT = '0'. It is stopped when MCAN\_CCCR.INIT = '1', e.g. when the MCAN enters Bus\_Off state.

<span id="page-2083-0"></span>The operating mode is selected by MCAN\_TOCC.TOS. When operating in Continuous mode, the counter starts when MCAN\_CCCR.INIT is reset. A write to MCAN\_TOCV presets the counter to the value configured by MCAN\_TOCC.TOP and continues down-counting.

When the Timeout Counter is controlled by one of the FIFOs, an empty FIFO presets the counter to the value configured by MCAN\_TOCC.TOP. Down-counting is started when the first FIFO element is stored. Writing to MCAN TOCV has no effect.

When the counter reaches zero, interrupt flag MCAN\_IR.TOO is set. In Continuous mode, the counter is immediately restarted at MCAN\_TOCC.TOP.

**Note:**  The clock signal for the Timeout Counter is derived from the CAN Core's sample point signal. Therefore the point in time where the Timeout Counter is decremented may vary due to the synchronization / re-synchronization mechanism of the CAN Core. If the bit rate switch feature in CAN FD is used, the timeout counter is clocked differently in arbitration and data field.

## **52.5.4 Rx Handling**

The Rx Handler controls the acceptance filtering, the transfer of received messages to the Rx Buffers or to one of the two Rx FIFOs, as well as the Rx FIFO's Put and Get Indices.

## **52.5.4.1 Acceptance Filtering**

The MCAN offers the possibility to configure two sets of acceptance filters, one for standard identifiers and one for extended identifiers. These filters can be assigned to an Rx Buffer or to Rx FIFO 0,1. For acceptance filtering each list of filters is executed from element #0 until the first matching element. Acceptance filtering stops at the first matching element. The following filter elements are not evaluated for this message.

The main features are:

- Each filter element can be configured as
	- range filter (from to)
	- filter for one or two dedicated IDs
	- classic bit mask filter
- Each filter element is configurable for acceptance or rejection filtering
- Each filter element can be enabled / disabled individually
- Filters are checked sequentially, execution stops with the first matching filter element

Related configuration registers are:

- Global Filter Configuration (MCAN\_GFC)
- Standard ID Filter Configuration (MCAN\_SIDFC)
- Extended ID Filter Configuration (MCAN\_XIDFC)
- Extended ID and Mask (MCAN\_XIDAM)

Depending on the configuration of the filter element (SFEC/EFEC) a match triggers one of the following actions:

- Store received frame in FIFO 0 or FIFO 1
- Store received frame in Rx Buffer
- Store received frame in Rx Buffer and generate pulse at filter event pin
- Reject received frame
- Set High Priority Message interrupt flag (MCAN\_IR.HPM)
- Set High Priority Message interrupt flag (MCAN\_IR.HPM) and store received frame in FIFO 0 or FIFO 1

Acceptance filtering is started after the complete identifier has been received. After acceptance filtering has completed, and if a matching Rx Buffer or Rx FIFO has been found, the Message Handler starts writing the received message data in portions of 32 bit to the matching Rx Buffer or Rx FIFO. If the CAN protocol controller has detected an error condition (e.g. CRC error), this message is discarded with the following impact on the effected Rx Buffer or Rx FIFO:

• Rx Buffer

New Data flag of matching Rx Buffer is not set, but Rx Buffer (partly) overwritten with received data. For error type, see MCAN\_PSR.LEC and MCAN\_PSR.DLEC.

#### • Rx FIFO

Put index of matching Rx FIFO is not updated, but related Rx FIFO element (partly) overwritten with received data. For error type, see MCAN\_PSR.LEC and MCAN\_PSR.DLEC. In case the matching Rx FIFO is operated in Overwrite mode, the boundary conditions described in [Rx FIFO Overwrite Mode](#page-2087-0) have to be considered.

**Note:**  When an accepted message is written to one of the two Rx FIFOs, or into an Rx Buffer, the unmodified received identifier is stored independent of the filter(s) used. The result of the acceptance filter process is strongly depending on the sequence of configured filter elements.

#### **52.5.4.1.1 Range Filter**

The filter matches for all received frames with Message IDs in the range defined by SF1ID/SF2ID resp. EF1ID/EF2ID.

There are two possibilities when range filtering is used together with extended frames:

- EFT = "00": The Message ID of received frames is ANDed with MCAN\_XIDAM before the range filter is applied.
- EFT = "11": MCAN XIDAM is not used for range filtering.

#### **52.5.4.1.2 Filter for Specific IDs**

A filter element can be configured to filter for one or two specific Message IDs. To filter for one specific Message ID, the filter element has to be configured with SF1ID = SF2ID resp. EF1ID = EF2ID.

#### **52.5.4.1.3 Classic Bit Mask Filter**

Classic bit mask filtering is intended to filter groups of Message IDs by masking single bits of a received Message ID. With classic bit mask filtering SF1ID/EF1ID is used as Message ID filter, while SF2ID/EF2ID is used as filter mask.

A zero bit at the filter mask will mask out the corresponding bit position of the configured ID filter, e.g. the value of the received Message ID at that bit position is not relevant for acceptance filtering. Only those bits of the received Message ID where the corresponding mask bits are one are relevant for acceptance filtering.

In case all mask bits are one, a match occurs only when the received Message ID and the Message ID filter are identical. If all mask bits are zero, all Message IDs match.

#### **52.5.4.1.4 Standard Message ID Filtering**

The figure below shows the flow for standard Message ID (11-bit Identifier) filtering. The Standard Message ID Filter element is described in [Standard Message ID Filter Element.](#page-2099-0)

Controlled by MCAN\_GFC and MCAN\_SIDFC Message ID, Remote Transmission Request bit (RTR), and the Identifier Extension bit (IDE) of received frames are compared against the list of configured filter elements.



## **Extended Message ID Filtering**

The figure below shows the flow for extended Message ID (29-bit Identifier) filtering. The Extended Message ID Filter element is described in [Extended Message ID Filter Element](#page-2100-0).

Controlled by MCAN\_GFC and MCAN\_XIDFC Message ID, Remote Transmission Request bit (RTR), and the Identifier Extension bit (IDE) of received frames are compared against the list of configured filter elements.

MCAN\_XIDAM is ANDed with the received identifier before the filter list is executed.

# **SAMA5D2 Series Controller Area Network (MCAN)**



## **52.5.4.2 Rx FIFOs**

Rx FIFO 0 and Rx FIFO 1 can be configured to hold up to 64 elements each. Configuration of the two Rx FIFOs is done via the Rx FIFO 0 Configuration register (MCAN\_RXF0C) and the Rx FIFO 1 Configuration register (MCAN\_RXF1C).

Received messages that passed acceptance filtering are transferred to the Rx FIFO as configured by the matching filter element. For a description of the filter mechanisms available for Rx FIFO 0 and Rx FIFO 1, see [Acceptance](#page-2083-0) [Filtering](#page-2083-0). The Rx FIFO element is described in [Rx Buffer and FIFO Element.](#page-2095-0)

To avoid an Rx FIFO overflow, the Rx FIFO watermark can be used. When the Rx FIFO fill level reaches the Rx FIFO watermark configured by MCAN\_RXFnC.FnWM, interrupt flag MCAN\_IR.RFnW is set. When the Rx FIFO Put Index reaches the Rx FIFO Get Index, an Rx FIFO Full condition is signalled by MCAN\_RXFnS.FnF. In addition, the interrupt flag MCAN\_IR.RFnF is set.

#### <span id="page-2087-0"></span>**Figure 52-7. Rx FIFO Status**



When reading from an Rx FIFO, Rx FIFO Get Index MCAN\_RXFnS.FnGI × FIFO Element Size has to be added to the corresponding Rx FIFO start address MCAN\_RXFnC.FnSA.





## **52.5.4.2.1 Rx FIFO Blocking Mode**

The Rx FIFO Blocking mode is configured by MCAN\_RXFnC.FnOM = '0'. This is the default operating mode for the Rx FIFOs.

When an Rx FIFO full condition is reached (MCAN\_RXFnS.FnPI = MCAN\_RXFnS.FnGI), no further messages are written to the corresponding Rx FIFO until at least one message has been read out and the Rx FIFO Get Index has been incremented. An Rx FIFO full condition is signalled by MCAN\_RXFnS.FnF = '1'. In addition, the interrupt flag MCAN\_IR.RFnF is set.

In case a message is received while the corresponding Rx FIFO is full, this message is discarded and the message lost condition is signalled by MCAN\_RXFnS.RFnL = '1'. In addition, the interrupt flag MCAN\_IR.RFnL is set.

## **52.5.4.2.2 Rx FIFO Overwrite Mode**

The Rx FIFO Overwrite mode is configured by MCAN\_RXFnC.FnOM = '1'.

When an Rx FIFO full condition (MCAN\_RXFnS.FnPI = MCAN\_RXFnS.FnGI) is signalled by MCAN\_RXFnS.FnF = '1', the next message accepted for the FIFO will overwrite the oldest FIFO message. Put and get index are both incremented by one.
When an Rx FIFO is operated in Overwrite mode and an Rx FIFO full condition is signalled, reading of the Rx FIFO elements should start at least at get index + 1. The reason for that is, that it might happen, that a received message is written to the Message RAM (put index) while the processor is reading from the Message RAM (get index). In this case inconsistent data may be read from the respective Rx FIFO element. Adding an offset to the get index when reading from the Rx FIFO avoids this problem. The offset depends on how fast the processor accesses the Rx FIFO. The figure below shows an offset of two with respect to the get index when reading the Rx FIFO. In this case the two messages stored in element 1 and 2 are lost.

#### **Figure 52-8. Rx FIFO Overflow Handling**



After reading from the Rx FIFO, the number of the last element read has to be written to the Rx FIFO Acknowledge Index MCAN\_RXFnA.FnA. This increments the get index to that element number. In case the put index has not been incremented to this Rx FIFO element, the Rx FIFO full condition is reset (MCAN\_RXFnS.FnF =  $'0'$ ).

#### **52.5.4.3 Dedicated Rx Buffers**

The MCAN supports up to 64 dedicated Rx Buffers. The start address of the dedicated Rx Buffer section is configured via MCAN\_RXBC.RBSA.

For each Rx Buffer, a Standard or Extended Message ID Filter Element with SFEC / EFEC = 7 and SFID2 / EFID2[10:9] = 0 has to be configured.

After a received message has been accepted by a filter element, the message is stored into the Rx Buffer in the Message RAM referenced by the filter element. The format is the same as for an Rx FIFO element. In addition, the flag MCAN\_IR.DRX (Message stored in dedicated Rx Buffer) in MCAN\_IR is set.





After the last word of a matching received message has been written to the Message RAM, the respective New Data flag in the New Data 1 register (MCAN\_NDAT1) and New Data 2 register (MCAN\_NDAT2) is set. As long as the New Data flag is set, the respective Rx Buffer is locked against updates from received matching frames. The New Data flags have to be reset by the processor by writing a '1' to the respective bit position.

While an Rx Buffer's New Data flag is set, a Message ID Filter Element referencing this specific Rx Buffer will not match, causing the acceptance filtering to continue. Following Message ID Filter Elements may cause the received <span id="page-2089-0"></span>message to be stored into another Rx Buffer, or into an Rx FIFO, or the message may be rejected, depending on filter configuration.

#### **52.5.4.3.1 Rx Buffer Handling**

- Reset interrupt flag IR.DRX
- Read New Data registers
- Read messages from Message RAM
- Reset New Data flags of processed messages

# **52.5.4.4 Debug on CAN Support**

Debug messages are stored into Rx Buffers. For debug handling three consecutive Rx buffers (e.g. #61, #62, #63) have to be used for storage of debug messages A, B, and C. The format is the same as for an Rx Buffer or an Rx FIFO element (see [Rx Buffer and FIFO Element](#page-2095-0)).

Advantage: Fixed start address for the DMA transfers (relative to MCAN\_RXBC.RBSA), no additional configuration required.

For filtering of debug messages Standard / Extended Filter Elements with SFEC / EFEC = '111' have to be set up. Messages matching these filter elements are stored into the Rx Buffers addressed by SFID2 / EFID2[5:0].

After message C has been stored, the DMA request output m\_can\_dma\_req is activated and the three messages can be read from the Message RAM under DMA control. The RAM words holding the debug messages will not be changed by the MCAN while m can dma reg is activated. The behavior is similar to that of an Rx Buffer with its New Data flag set.

After the DMA has completed, the MCAN is prepared to receive the next set of debug messages.

#### **52.5.4.4.1 Filtering for Debug Messages**

Filtering for debug messages is done by configuring one Standard / Extended Message ID Filter Element for each of the three debug messages. To enable a filter element to filter for debug messages SFEC / EFEC has to be programmed to "111". In this case fields SFID1 / SFID2 and EFID1 / EFID2 have a different meaning. While SFID2 / EFID2[10:9] controls the debug message handling state machine, SFID2 / EFID2[5:0] controls the location for storage of a received debug message.

When a debug message is stored, neither the respective New Data flag nor MCAN\_IR.DRX are set. The reception of debug messages can be monitored via RXF1S.DMS.



#### **Table 52-4. Example Filter Configuration for Debug Messages**

#### **52.5.4.4.2 Debug Message Handling**

The debug message handling state machine ensures that debug messages are stored to three consecutive Rx Buffers in the correct order. If some messages are missing, the process is restarted. The DMA request is activated only when all three debug messages A, B, C have been received in the correct order.

The status of the debug message handling state machine is signalled via MCAN\_RXF1S.DMS.

# <span id="page-2090-0"></span>**Figure 52-9. Debug Message Handling State Machine**



T0: reset m\_can\_dma\_req output, enable reception of debug messages A, B, and C

- T1: reception of debug message A
- T2: reception of debug message A
- T3: reception of debug message C
- T4: reception of debug message B
- T5: reception of debug messages A, B
- T6: reception of debug message C
- T7: DMA transfer completed
- T8: reception of debug message A,B,C (message rejected)

# **52.5.5 Tx Handling**

The Tx Handler handles transmission requests for the dedicated Tx Buffers, the Tx FIFO, and the Tx Queue. It controls the transfer of transmit messages to the CAN Core, the Put and Get Indices, and the Tx Event FIFO. Up to 32 Tx Buffers can be set up for message transmission. The CAN mode for transmission (Classic CAN or CAN FD) can be configured separately for each Tx Buffer element. The Tx Buffer element is described in [Tx Buffer Element.](#page-2096-0) The following table describes the possible configurations for frame transmission.

| MCAN_CCCR   |             | <b>Tx Buffer Element</b> |             | <b>Frame Transmission</b>     |
|-------------|-------------|--------------------------|-------------|-------------------------------|
| <b>BRSE</b> | <b>FDOE</b> | <b>FDF</b>               | <b>BRS</b>  |                               |
| ignored     | 0           | ignored                  | ignored     | Classic CAN                   |
| $\Omega$    |             | $\Omega$                 | ignored     | Classic CAN                   |
| $\Omega$    |             |                          | ignored     | FD without bit rate switching |
|             |             | $\Omega$                 | ignored     | Classic CAN                   |
|             |             |                          | $\mathbf 0$ | FD without bit rate switching |
|             |             |                          |             | FD with bit rate switching    |

**Table 52-5. Possible Configurations for Frame Transmission**

**Note:**  AUTOSAR requires at least three Tx Queue Buffers and support of transmit cancellation.

The Tx Handler starts a Tx scan to check for the highest priority pending Tx request (Tx Buffer with lowest Message ID) when MCAN\_TXBRP is updated, or when a transmission has been started.

#### <span id="page-2091-0"></span>**52.5.5.1 Transmit Pause**

The transmit pause feature is intended for use in CAN systems where the CAN message identifiers are (permanently) specified to specific values and cannot easily be changed. These message identifiers may have a higher CAN arbitration priority than other defined messages, while in a specific application their relative arbitration priority should be inverse. This may lead to a case where one ECU sends a burst of CAN messages that cause another ECU's CAN messages to be delayed because that other messages have a lower CAN arbitration priority.

If e.g. CAN ECU-1 has the transmit pause feature enabled and is requested by its application software to transmit four messages, it will, after the first successful message transmission, wait for two CAN bit times of bus idle before it is allowed to start the next requested message. If there are other ECUs with pending messages, those messages are started in the idle time, they would not need to arbitrate with the next message of ECU-1. After having received a message, ECU-1 is allowed to start its next transmission as soon as the received message releases the CAN bus.

The transmit pause feature is controlled by bit MCAN\_CCCR.TXP. If the bit is set, the MCAN will, each time it has successfully transmitted a message, pause for two CAN bit times before starting the next transmission. This enables other CAN nodes in the network to transmit messages even if their messages have lower prior identifiers. Default is transmit pause disabled (MCAN\_CCCR.TXP = '0').

This feature looses up burst transmissions coming from a single node and it protects against "babbling idiot" scenarios where the application program erroneously requests too many transmissions.

#### **52.5.5.2 Dedicated Tx Buffers**

Dedicated Tx Buffers are intended for message transmission under complete control of the processor. Each dedicated Tx Buffer is configured with a specific Message ID. In case that multiple Tx Buffers are configured with the same Message ID, the Tx Buffer with the lowest buffer number is transmitted first. These Tx Buffers shall be requested in ascending order, with the lowest buffer number first. Alternatively, all Tx Buffers configured with the same Message ID can be requested simultaneously by a single write access to TXBAR.

If the data section has been updated, a transmission is requested by an Add Request via MCAN\_TXBAR.ARn. The requested messages arbitrate internally with messages from an optional Tx FIFO or Tx Queue and externally with messages on the CAN bus, and are sent out according to their Message ID.

A dedicated Tx Buffer allocates Element Size 32-bit words in the Message RAM (see the table below). Therefore the start address of a dedicated Tx Buffer in the Message RAM is calculated by adding transmit buffer index (0...31) × Element Size to the Tx Buffer Start Address TXBC.TBSA.



#### **Table 52-6. Tx Buffer/FIFO/Queue Element Size**

# **52.5.5.3 Tx FIFO**

Tx FIFO operation is configured by programming MCAN\_TXBC.TFQM to '0'. Messages stored in the Tx FIFO are transmitted starting with the message referenced by the Get Index MCAN\_TXFQS.TFGI. After each transmission the Get Index is incremented cyclically until the Tx FIFO is empty. The Tx FIFO enables transmission of messages with the same Message ID from different Tx Buffers in the order these messages have been written to the Tx FIFO. The MCAN calculates the Tx FIFO Free Level MCAN\_TXFQS.TFFL as difference between Get and Put Index. It indicates the number of available (free) Tx FIFO elements.

New transmit messages have to be written to the Tx FIFO starting with the Tx Buffer referenced by the Put Index MCAN\_TXFQS.TFQPI. An Add Request increments the Put Index to the next free Tx FIFO element. When the Put Index reaches the Get Index, Tx FIFO Full (MCAN\_TXFQS.TFQF = '1') is signalled. In this case no further messages should be written to the Tx FIFO until the next message has been transmitted and the Get Index has been incremented.

When a single message is added to the Tx FIFO, the transmission is requested by writing a '1' to the TXBAR bit related to the Tx Buffer referenced by the Tx FIFO's Put Index.

When multiple (n) messages are added to the Tx FIFO, they are written to n consecutive Tx Buffers starting with the Put Index. The transmissions are then requested via MCAN\_TXBAR. The Put Index is then cyclically incremented by n. The number of requested Tx buffers should not exceed the number of free Tx Buffers as indicated by the Tx FIFO Free Level.

When a transmission request for the Tx Buffer referenced by the Get Index is cancelled, the Get Index is incremented to the next Tx Buffer with pending transmission request and the Tx FIFO Free Level is recalculated. When transmission cancellation is applied to any other Tx Buffer, the Get Index and the FIFO Free Level remain unchanged.

A Tx FIFO element allocates Element Size 32-bit words in the Message RAM (see the table [Tx Buffer/FIFO/](#page-2091-0) [Queue Element Size\)](#page-2091-0). Therefore the start address of the next available (free) Tx FIFO Buffer is calculated by adding Tx FIFO/Queue Put Index MCAN\_TXFQS.TFQPI (0...31) × Element Size to the Tx Buffer Start Address MCAN\_TXBC.TBSA.

# **52.5.5.4 Tx Queue**

Tx Queue operation is configured by programming MCAN\_TXBC.TFQM to '1'. Messages stored in the Tx Queue are transmitted starting with the message with the lowest Message ID (highest priority). In case that multiple Tx Queue buffers are configured with the same Message ID, the transmission order depends on numbers of buffers where messages were stored for transmission. As these buffer numbers depend on the then current states of the Put index, a prediction of the transmission order is not possible

New messages have to be written to the Tx Buffer referenced by the Put Index MCAN\_TXFQS.TFQPI. The Put index always points to the free buffer of the Tx Queue with the lowest buffer number. In case that the Tx Queue is full (MCAN\_TXFQS.TFQF = '1'), the Put Index is not valid and no further message should be written to the Tx Queue until at least one of the requested messages has been sent out or a pending transmission request has been cancelled.

The application may use register MCAN\_TXBRP instead of the Put Index and may place messages to any Tx Buffer without pending transmission request.

A Tx Queue Buffer allocates Element Size 32-bit words in the Message RAM (see the table [Tx Buffer/FIFO/](#page-2091-0) [Queue Element Size\)](#page-2091-0). Therefore the start address of the next available (free) Tx Queue Buffer is calculated by adding Tx FIFO/Queue Put Index MCAN\_TXFQS.TFQPI (0...31) × Element Size to the Tx Buffer Start Address MCAN\_TXBC.TBSA.

# **52.5.5.5 Mixed Dedicated Tx Buffers / Tx FIFO**

In this case the Tx Buffers section in the Message RAM is subdivided into a set of dedicated Tx Buffers and a Tx FIFO. The number of dedicated Tx Buffers is configured by MCAN\_TXBC.NDTB. The number of Tx Buffers assigned to the Tx FIFO is configured by MCAN\_TXBC.TFQS. In case MCAN\_TXBC.TFQS is programmed to zero, only dedicated Tx Buffers are used.

# **Figure 52-10. Example of Mixed Configuration Dedicated Tx Buffers / Tx FIFO**



Tx prioritization:

- Scan dedicated Tx Buffers and oldest pending Tx FIFO Buffer (referenced by MCAN\_TXFS.TFGI)
- Buffer with lowest Message ID gets highest priority and is transmitted next

# **52.5.5.6 Mixed Dedicated Tx Buffers / Tx Queue**

In this case the Tx Buffers section in the Message RAM is subdivided into a set of dedicated Tx Buffers and a Tx Queue. The number of dedicated Tx Buffers is configured by MCAN\_TXBC.NDTB. The number of Tx Queue Buffers is configured by MCAN\_TXBC.TFQS. In case MCAN\_TXBC.TFQS is programmed to zero, only dedicated Tx Buffers are used.

# **Figure 52-11. Example of Mixed Configuration Dedicated Tx Buffers / Tx Queue**



Tx prioritization:

- Scan all Tx Buffers with activated transmission request
- Tx Buffer with lowest Message ID gets highest priority and is transmitted next

# **52.5.5.7 Transmit Cancellation**

The MCAN supports transmit cancellation. This feature is especially intended for gateway applications and AUTOSAR-based applications. To cancel a requested transmission from a dedicated Tx Buffer or a Tx Queue Buffer, the processor has to write a '1' to the corresponding bit position (=number of Tx Buffer) of register MCAN\_TXBCR. Transmit cancellation is not intended for Tx FIFO operation.

Successful cancellation is signalled by setting the corresponding bit of register MCAN\_TXBCF to '1'.

In case a transmit cancellation is requested while a transmission from a Tx Buffer is already ongoing, the corresponding TXBRP bit remains set as long as the transmission is in progress. If the transmission was successful, the corresponding MCAN\_TXBTO and MCAN\_TXBCF bits are set. If the transmission was not successful, it is not repeated and only the corresponding MCAN\_TXBCF bit is set.

**Note:**  In case a pending transmission is cancelled immediately before this transmission could have been started, there follows a short time window where no transmission is started even if another message is also pending in this node. This may enable another node to transmit a message which may have a lower priority than the second message in this node.

# **52.5.5.8 Tx Event Handling**

To support Tx event handling the MCAN has implemented a Tx Event FIFO. After the MCAN has transmitted a message on the CAN bus, Message ID and timestamp are stored in a Tx Event FIFO element. To link a Tx event to a Tx Event FIFO element, the Message Marker from the transmitted Tx Buffer is copied into the Tx Event FIFO element.

The Tx Event FIFO can be configured to a maximum of 32 elements. The Tx Event FIFO element is described in [Debug on CAN Support.](#page-2089-0)

When a Tx Event FIFO full condition is signalled by IR.TEFF, no further elements are written to the Tx Event FIFO until at least one element has been read out and the Tx Event FIFO Get Index has been incremented. In case a Tx event occurs while the Tx Event FIFO is full, this event is discarded and interrupt flag MCAN\_IR.TEFL is set.

To avoid a Tx Event FIFO overflow, the Tx Event FIFO watermark can be used. When the Tx Event FIFO fill level reaches the Tx Event FIFO watermark configured by MCAN\_TXEFC.EFWM, interrupt flag MCAN\_IR.TEFW is set.

When reading from the Tx Event FIFO, two times the Tx Event FIFO Get Index MCAN\_TXEFS.EFGI has to be added to the Tx Event FIFO start address MCAN\_TXEFC.EFSA.

# **52.5.6 FIFO Acknowledge Handling**

The Get Indices of Rx FIFO 0, Rx FIFO 1, and the Tx Event FIFO are controlled by writing to the corresponding FIFO Acknowledge Index in the registers MCAN\_RXF0A, MCAN\_RXF1A and MCAN\_TXEFA. Writing to the FIFO Acknowledge Index will set the FIFO Get Index to the FIFO Acknowledge Index plus one and thereby updates the FIFO Fill Level. There are two use cases:

When only a single element has been read from the FIFO (the one being pointed to by the Get Index), this Get Index value is written to the FIFO Acknowledge Index.

When a sequence of elements has been read from the FIFO, it is sufficient to write the FIFO Acknowledge Index only once at the end of that read sequence (value: Index of the last element read), to update the FIFO's Get Index.

Due to the fact that the processor has free access to the MCAN's Message RAM, special care has to be taken when reading FIFO elements in an arbitrary order (Get Index not considered). This might be useful when reading a High Priority Message from one of the two Rx FIFOs. In this case the FIFO's Acknowledge Index should not be written because this would set the Get Index to a wrong position and also alters the FIFO's Fill Level. In this case some of the older FIFO elements would be lost.

**Note:**  The application has to ensure that a valid value is written to the FIFO Acknowledge Index. The MCAN does not check for erroneous values.

#### **52.5.7 Message RAM**

#### **52.5.7.1 Message RAM Configuration**

The Message RAM has a width of 32 bits. The MCAN module can be configured to allocate up to 4352 words in the Message RAM. It is not necessary to configure each of the sections listed in the figure below, nor is there any restriction with respect to the sequence of the sections.

When operated in CAN FD mode, the required Message RAM size depends on the element size configured for Rx FIFO0, Rx FIFO1, Rx Buffers, and Tx Buffers via MCAN\_RXESC.F0DS, MCAN\_RXESC.F1DS, MCAN\_RXESC.RBDS, and MCAN\_TXESC.TBDS.

#### **Figure 52-12. Message RAM Configuration**





When the MCAN addresses the Message RAM, it addresses 32-bit words, not single bytes. The configurable start addresses are 32-bit word addresses; i.e., only bits 15 to 2 are evaluated, the two least significant bits are ignored.

**Note:**  The MCAN does not check for erroneous configuration of the Message RAM. The configuration of the start addresses of the different sections and the number of elements of each section must be checked carefully to avoid falsification or loss of data.

#### <span id="page-2095-0"></span>**52.5.7.2 Rx Buffer and FIFO Element**

Up to 64 Rx Buffers and two Rx FIFOs can be configured in the Message RAM. Each Rx FIFO section can be configured to store up to 64 received messages. The structure of a Rx Buffer / FIFO element is shown in the table below. The element size can be configured for storage of CAN FD messages with up to 64 bytes data field via register MCAN\_RXESC.

#### **Table 52-7. Rx Buffer and FIFO Element**



• **R0 Bit 31 ESI:** Error State Indicator

- 0: Transmitting node is error active.
- 1: Transmitting node is error passive.
- **R0 Bit 30 XTD:** Extended Identifier

Signals to the processor whether the received frame has a standard or extended identifier.

- 0: 11-bit standard identifier.
- 1: 29-bit extended identifier.
- **R0 Bit 29 RTR:** Remote Transmission Request

Signals to the processor whether the received frame is a data frame or a remote frame.

0: Received frame is a data frame.

1: Received frame is a remote frame.

**Note:**  There are no remote frames in CAN FD format. In case a CAN FD frame was received (FDF = 1), bit RTR reflects the state of the reserved bit r1.

#### • **R0 Bits 28:0 ID[28:0]:** Identifier

Standard or extended identifier depending on bit XTD. A standard identifier is stored into ID[28:18].

• **R1 Bit 31 ANMF:** Accepted Non-matching Frame

Acceptance of non-matching frames may be enabled via MCAN\_GFC.ANFS and MCAN\_GFC.ANFE.

0: Received frame matching filter index FIDX.

1: Received frame did not match any Rx filter element.

#### • **R1 Bits 30:24 FIDX[6:0]:** Filter Index

0-127: Index of matching Rx acceptance filter element (invalid if ANMF = '1'). Range is 0 to MCAN\_SIDFC.LSS - 1 resp. MCAN\_XIDFC.LSE - 1.

#### • **R1 Bit 21 FDF:** FD Format

- 0: Standard frame format.
- 1: CAN FD frame format (new DLC-coding and CRC).
- **R1 Bit 20 BRS:** Bit Rate Switch
- 0: Frame received without bit rate switching.
- 1: Frame received with bit rate switching.

# <span id="page-2096-0"></span>**Note:**

Bits ESI, FDF, and BRS are only evaluated when CAN FD operation is enabled (MCAN\_CCCR.FDOE = 1). Bit BRS is only evaluated when in addition MCAN\_CCCR.BRSE = 1.

• **R1 Bits 19:16 DLC[3:0]:** Data Length Code

0-8: CAN + CAN FD: received frame has 0-8 data bytes.

9-15: CAN: received frame has 8 data bytes.

9-15: CAN FD: received frame has 12/16/20/24/32/48/64 data bytes.

#### • **R1 Bits 15:0 RXTS[15:0]:** Rx Timestamp

Timestamp Counter value captured on start of frame reception. Resolution depending on configuration of the Timestamp Counter Prescaler MCAN\_TSCC.TCP.

- **R2 Bits 31:24 DB3[7:0]:** Data Byte 3
- **R2 Bits 23:16 DB2[7:0]:** Data Byte 2
- **R2 Bits 15:8 DB1[7:0]:** Data Byte 1
- **R2 Bits 7:0 DB0[7:0]:** Data Byte 0
- **R3 Bits 31:24 DB7[7:0]:** Data Byte 7
- **R3 Bits 23:16 DB6[7:0]:** Data Byte 6
- **R3 Bits 15:8 DB5[7:0]:** Data Byte 5
- **R3 Bits 7:0 DB4[7:0]:** Data Byte 4

- **Rn Bits 31:24 DBm[7:0]:** Data Byte m
- **Rn Bits 23:16 DBm-1[7:0]:** Data Byte m-1
- **Rn Bits 15:8 DBm-2[7:0]:** Data Byte m-2
- **Rn Bits 7:0 DBm-3[7:0]:** Data Byte m-3

**Note:**  Depending on the configuration of the element size (MCAN\_RXESC), between two and sixteen 32-bit words (Rn = 3 ..17) are used for storage of a CAN message's data field.

# **52.5.7.3 Tx Buffer Element**

The Tx Buffers section can be configured to hold dedicated Tx Buffers as well as a Tx FIFO / Tx Queue. In case that the Tx Buffers section is shared by dedicated Tx buffers and a Tx FIFO / Tx Queue, the dedicated Tx Buffers start at the beginning of the Tx Buffers section followed by the buffers assigned to the Tx FIFO or Tx Queue. The Tx Handler distinguishes between dedicated Tx Buffers and Tx FIFO / Tx Queue by evaluating the Tx Buffer configuration TXBC.TFQS and TXBC.NDTB. The element size can be configured for storage of CAN FD messages with up to 64 bytes data field via register TXESC.

#### **Table 52-8. Tx Buffer Element**



#### • **T0 Bit 30 ESI:** Error State Indicator

0: ESI bit in CAN FD format depends only on error passive flag

#### 1: ESI bit in CAN FD format transmitted recessive

**Note:**  The ESI bit of the transmit buffer is or'ed with the error passive flag to decide the value of the ESI bit in the transmitted FD frame. As required by the CAN FD protocol specification, an error active node may optionally transmit the ESI bit recessive, but an error passive node will always transmit the ESI bit recessive. This feature can be used in gateway applications when a message from an error passive node is routed to another CAN network.

- **T0 Bit 30 XTD:** Extended Identifier
- 0: 11-bit standard identifier.
- 1: 29-bit extended identifier.
- **T0 Bit 29 RTR:** Remote Transmission Request
- 0: Transmit data frame.
- 1: Transmit remote frame.

**Note:**  When RTR = 1, the MCAN transmits a remote frame according to ISO11898-1, even if MCAN\_CCCR.FDOE enables the transmission in CAN FD format.

• **T0 Bits 28:0 ID[28:0]:** Identifier

Standard or extended identifier depending on bit XTD. A standard identifier has to be written to ID[28:18].

• **T1 Bits 31:24 MM[7:0]:** Message Marker

Written by processor during Tx Buffer configuration. Copied into Tx Event FIFO element for identification of Tx message status.

- **T1 Bit 23 EFC:** Event FIFO Control
- 0: Do not store Tx events.
- 1: Store Tx events.
- **T1 Bit 21 FDF:** FD Format
- 0: Frame transmitted in Classic CAN format
- 1: Frame transmitted in CAN FD format
- **T1 Bit 20 BRS:** Bit Rate Switching
- 0: CAN FD frames transmitted without bit rate switching
- 1: CAN FD frames transmitted with bit rate switching

#### **Note:**

Bits ESI, FDF, and BRS are only evaluated when CAN FD operation is enabled (MCAN\_CCCR.FDOE = 1). Bit BRS is only evaluated when in addition MCAN\_CCCR.BRSE = 1.

• **T1 Bits 19:16 DLC[3:0]:** Data Length Code

0-8: CAN + CAN FD: transmit frame has 0-8 data bytes.

9-15: CAN: transmit frame has 8 data bytes.

9-15: CAN FD: transmit frame has 12/16/20/24/32/48/64 data bytes.

- **T2 Bits 31:24 DB3[7:0]:** Data Byte 3
- **T2 Bits 23:16 DB2[7:0]:** Data Byte 2
- **T2 Bits 15:8 DB1[7:0]:** Data Byte 1
- **T2 Bits 7:0 DB0[7:0]:** Data Byte 0
- **T3 Bits 31:24 DB7[7:0]:** Data Byte 7
- **T3 Bits 23:16 DB6[7:0]:** Data Byte 6
- **T3 Bits 15:8 DB5[7:0]:** Data Byte 5
- **T3 Bits 7:0 DB4[7:0]:** Data Byte 4

... ... ...

- **Tn Bits 31:24 DBm[7:0]:** Data Byte m
- **Tn Bits 23:16 DBm-1[7:0]:** Data Byte m-1
- **Tn Bits 15:8 DBm-2[7:0]:** Data Byte m-2
- **Tn Bits 7:0 DBm-3[7:0]:** Data Byte m-3

**Note:**  Depending on the configuration of the element size (MCAN\_TXESC), between two and sixteen 32-bit words (Tn = 3 ..17) are used for storage of a CAN message's data field.

#### **52.5.7.4 Tx Event FIFO Element**

Each element stores information about transmitted messages. By reading the Tx Event FIFO the processor gets this information in the order the messages were transmitted. Status information about the Tx Event FIFO can be obtained from register TXEFS.

#### **Table 52-9. Tx Event FIFO Element**



#### • **E0 Bit 31 ESI:** Error State Indicator

0: Transmitting node is error active.

- 1: Transmitting node is error passive.
- **E0 Bit 30 XTD:** Extended Identifier
- 0: 11-bit standard identifier.
- 1: 29-bit extended identifier.
- **E0 Bit 29 RTR:** Remote Transmission Request
- 0: Data frame transmitted.
- 1: Remote frame transmitted.
- **E0 Bits 28:0 ID[28:0]:** Identifier

Standard or extended identifier depending on bit XTD. A standard identifier is stored into ID[28:18].

#### • **E1 Bits 31:24 MM[7:0]:** Message Marker

Copied from Tx Buffer into Tx Event FIFO element for identification of Tx message status.

# • **E1 Bit 23:22 ET[1:0]:** Event Type

- 0: Reserved
- 1: Tx event
- 2: Transmission in spite of cancellation (always set for transmissions in DAR mode)
- 3: Reserved
- • **E1 Bit 21 FDF:** FD Format
- 0: Standard frame format.
- 1: CAN FD frame format (new DLC-coding and CRC).
- **E1 Bit 20 BRS:** Bit Rate Switch
- 0: Frame transmitted without bit rate switching.
- 1: Frame transmitted with bit rate switching.
- **E1 Bits 19:16 DLC[3:0]:** Data Length Code

#### 0-8: CAN + CAN FD: frame with 0-8 data bytes transmitted.

9-15: CAN: frame with 8 data bytes transmitted.

9-15: CAN FD: frame with 12/16/20/24/32/48/64 data bytes transmitted

#### • **E1 Bits 15:0 TXTS[15:0]:** Tx Timestamp

Timestamp Counter value captured on start of frame transmission. Resolution depending on configuration of the Timestamp Counter Prescaler MCAN\_TSCC.TCP.

#### **52.5.7.5 Standard Message ID Filter Element**

Up to 128 filter elements can be configured for 11-bit standard IDs. When accessing a Standard Message ID Filter element, its address is the Filter List Standard Start Address MCAN\_SIDFC.FLSSA plus the index of the filter element (0…127).

#### **Table 52-10. Standard Message ID Filter Element**



#### • **Bits 31:30 SFT[1:0]:** Standard Filter Type



#### • **Bit 29:27 SFEC[2:0]:** Standard Filter Element Configuration

All enabled filter elements are used for acceptance filtering of standard frames. Acceptance filtering stops at the first matching enabled filter element or when the end of the filter list is reached. If SFEC = "100", "101", or "110" a match sets interrupt flag MCAN\_IR.HPM and, if enabled, an interrupt is generated. In this case register HPMS is updated with the status of the priority match.



#### • **Bits 26:16 SFID1[10:0]:** Standard Filter ID 1

First ID of standard ID filter element.

When filtering for Rx Buffers or for debug messages this field defines the ID of a standard message to be stored. The received identifiers must match exactly, no masking mechanism is used.

#### • **Bits 10:0 SFID2[10:0]:** Standard Filter ID 2

This field has a different meaning depending on the configuration of SFEC:

- SFEC = "001"..."110"–Second ID of standard ID filter element
- SFEC = "111"–Filter for Rx Buffers or for debug messages

SFID2[10:9] decides whether the received message is stored into an Rx Buffer or treated as message A, B, or C of the debug message sequence.



SFID2[5:0] defines the index of the dedicated Rx Buffer element to which a matching message is stored.

# **52.5.7.6 Extended Message ID Filter Element**

Up to 64 filter elements can be configured for 29-bit extended IDs. When accessing an Extended Message ID Filter element, its address is the Filter List Extended Start Address MCAN\_XIDFC.FLESA plus two times the index of the filter element (0…63).

#### **Table 52-11. Extended Message ID Filter Elemen**



#### • **F0 Bit 31:29 EFEC[2:0]:** Extended Filter Element Configuration

All enabled filter elements are used for acceptance filtering of extended frames. Acceptance filtering stops at the first matching enabled filter element or when the end of the filter list is reached. If EFEC = "100", "101", or "110", a match sets the interrupt flag MCAN\_IR.HPM and, if enabled, an interrupt is generated. In this case, register MCAN\_HPMS is updated with the status of the priority match.



# • **F0 Bits 28:0 EFID1[28:0]:** Extended Filter ID 1

First ID of extended ID filter element.

When filtering for Rx Buffers or for debug messages this field defines the ID of an extended message to be stored. The received identifiers must match exactly, only MCAN\_XIDAM masking mechanism (see [Extended Message ID](#page-2085-0) [Filtering](#page-2085-0)) is used.

• **F1 Bits 31:30 EFT[1:0]:** Extended Filter Type



# • **F1 Bits 28:0 EFID2[28:0]:** Extended Filter ID 2

This field has a different meaning depending on the configuration of EFEC:

- EFEC = "001"..."110"–Second ID of extended ID filter element
- EFEC = "111"–Filter for Rx Buffers or for debug messages

EFID2[10:9] decides whether the received message is stored into an Rx Buffer or treated as message A, B, or C of the debug message sequence.



EFID2[5:0] defines the index of the dedicated Rx Buffer element to which a matching message is stored.

# **52.5.8 Hardware Reset Description**

After hardware reset, the registers of the MCAN hold the reset values listed in the register descriptions. Additionally the Bus\_Off state is reset and the output CANTX is set to recessive (HIGH). The value 0x0001 (MCAN\_CCCR.INIT = '1') in the CC Control register enables software initialization. The MCAN does not influence the CAN bus until the processor resets MCAN\_CCCR.INIT to '0'.

# **52.5.9 Access to Reserved Register Addresses**

In case the application software accesses one of the reserved addresses in the MCAN register map (read or write access), interrupt flag MCAN\_IR.ARA is set and, if enabled, the selected interrupt line is risen.

# **52.6 Register Summary**









# <span id="page-2106-0"></span>**52.6.1 MCAN Endian Register**





**Bits 31:0 – ETV[31:0]** Endianness Test Value The endianness test value is 0x87654321.

# <span id="page-2107-0"></span>**52.6.2 MCAN Data Bit Timing and Prescaler Register**



This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).

The CAN bit time may be programmed in the range of 4 to 25 time quanta. The CAN time quantum may be programmed in the range of 1 to 32 CAN core clock periods.  $t_q$  = (DBRP + 1) CAN core clock periods.

DTSEG1 is the sum of Prop\_Seg and Phase\_Seg1. DTSEG2 is Phase\_Seg2.

Therefore the length of the bit time is (programmed values) [DTSEG1 + DTSEG2 + 3]  $t<sub>q</sub>$ or (functional values) [Sync\_Seg + Prop\_Seg + Phase\_Seg1 + Phase\_Seg2] t<sub>a</sub>.

The Information Processing Time (IPT) is zero, meaning the data for the next bit is available at the first clock edge after the sample point.

With a CAN core clock frequency of 8 MHz, the reset value of 0x00000A33 configures the MCAN for a fast bit rate of 500 kbit/s.

The bit rate configured for the CAN FD data phase via MCAN\_DBTP must be higher than or equal to the bit rate configured for the arbitration phase via MCAN\_NBTP.



**Bit 23 – TDC** Transmitter Delay Compensation

0 (DISABLED): Transmitter Delay Compensation disabled.

1 (ENABLED): Transmitter Delay Compensation enabled.

#### **Bits 20:16 – DBRP[4:0]** Data Bit Rate Prescaler

The value by which the peripheral clock is divided for generating the bit time quanta. The bit time is built up from a multiple of this quanta. Valid values for the Bit Rate Prescaler are  0 to 31. The actual interpretation by the hardware of this value is such that one more than the value programmed here is used.

**Bits 12:8 – DTSEG1[4:0]** Data Time Segment Before Sample Point

0: Forbidden.

1 to 31: The duration of time segment is  $t<sub>q</sub>$  x (DTSEG1 + 1).

**Bits 7:4 – DTSEG2[3:0]** Data Time Segment After Sample Point The duration of time segment is  $t_q$  x (DTSEG2 + 1).

**Bits 2:0 – DSJW[2:0]** Data (Re) Synchronization Jump Width The duration of a synchronization jump is  $t_q$  x (DSJW + 1).

# <span id="page-2109-0"></span>**52.6.3 MCAN Test Register**



Write access to the Test Register has to be enabled by setting bit MCAN\_CCCR.TEST to '1'.

All MCAN Test Register functions are set to their reset values when bit MCAN\_CCCR.TEST is cleared.

Loop Back mode and software control of pin CANTX are hardware test modes. Programming of TX ≠ 0 disturbs the message transfer on the CAN bus.

The reset value for MCAN\_TEST.RX is undefined.



**Bit 7 – RX** Receive Pin

Monitors the actual value of pin CANRX.

The reset value for this bit is undefined.



#### **Bits 6:5 – TX[1:0]** Control of Transmit Pin



**Bit 4 – LBCK** Loop Back Mode

0 (DISABLED): Reset value. Loop Back mode is disabled.

1 (ENABLED): Loop Back mode is enabled (see [Test Modes](#page-2081-0)).

# <span id="page-2110-0"></span>**52.6.4 MCAN RAM Watchdog Register**



The RAM Watchdog monitors the Message RAM response time. A Message RAM access via the MCAN's Generic Host Interface starts the Message RAM Watchdog Counter with the value configured by MCAN\_RWD.WDC. The counter is reloaded with MCAN\_RWD.WDC when the Message RAM signals successful completion by activating its READY output. In case there is no response from the Message RAM until the counter has counted down to zero, the counter stops and interrupt flag MCAN\_IR.WDI is set. The RAM Watchdog Counter is clocked by the system bus clock (peripheral clock).



**Bits 15:8 – WDV[7:0]** Watchdog Value (read-only)

Watchdog Counter Value for the current message located in RAM.

**Bits 7:0 – WDC[7:0]** Watchdog Configuration (read/write)

Start value of the Message RAM Watchdog Counter. The counter is disabled when WDC is cleared.

#### <span id="page-2111-0"></span>**52.6.5 MCAN CC Control Register**



# **Bit 14 – TXP** Transmit Pause (write protection)

If this bit is set, the MCAN pauses for two CAN bit times before starting the next transmission after itself has successfully transmitted a frame (see [Tx Handling](#page-2090-0)).



#### **Bit 13 – EFBI** Edge Filtering during Bus Integration (write protection)



#### **Bit 12 - PXHD** Protocol Exception Event Handling (write protection)



**Bit 9 – BRSE** Bit Rate Switching Enable (write protection)

0 (DISABLED): Bit rate switching for transmissions disabled.

1 (ENABLED): Bit rate switching for transmissions enabled.

**Bit 8 – FDOE** CAN FD Operation Enable (write protection)

0 (DISABLED): FD operation disabled.

1 (ENABLED): FD operation enabled.

# **Bit 7 – TEST** Test Mode Enable (write protection against '1')

0 (DISABLED): Normal operation, MCAN\_TEST register holds reset values.

1 (ENABLED): Test mode, write access to MCAN\_TEST register enabled.

**Bit 6 – DAR** Disable Automatic Retransmission (write protection)

0 (AUTO\_RETX): Automatic retransmission of messages not transmitted successfully enabled.

1 (NO\_AUTO\_RETX): Automatic retransmission disabled.

**Bit 5 – MON** Bus Monitoring Mode (write protection against '1')

0 (DISABLED): Bus Monitoring mode is disabled.

1 (ENABLED): Bus Monitoring mode is enabled.

#### **Bit 4 – CSR** Clock Stop Request

0 (NO\_CLOCK\_STOP): No clock stop is requested.

1 (CLOCK\_STOP): Clock stop requested. When clock stop is requested, first INIT and then CSA will be set after all pending transfer requests have been completed and the CAN bus reached idle.

#### **Bit 3 – CSA** Clock Stop Acknowledge



**Bit 2 – ASM** Restricted Operation Mode (write protection against '1')

For a description of the Restricted Operation mode see [Restricted Operation Mode.](#page-2080-0)

0 (NORMAL): Normal CAN operation.

1 (RESTRICTED): Restricted Operation mode active.

**Bit 1 – CCE** Configuration Change Enable (write protection)

0 (PROTECTED): The processor has no write access to the protected configuration registers. 1 (CONFIGURABLE): The processor has write access to the protected configuration registers (while

MCAN  $CCCR.$ INIT = '1').

#### **Bit 0 – INIT** Initialization

Due to the synchronization mechanism between the two clock domains, there may be a delay until the value written to INIT can be read back. Therefore the programmer has to ensure that the previous value written to INIT has been accepted by reading INIT before setting INIT to a new value.

0 (DISABLED): Normal operation.

1 (ENABLED): Initialization is started.

# <span id="page-2113-0"></span>**52.6.6 MCAN Nominal Bit Timing and Prescaler Register**



This register can only be written if the bits CCE and INIT are set in MCAN\_CCCR.

The CAN bit time may be programmed in the range of 4 to 385 time quanta. The CAN time quantum may be programmed in the range of 1 to 512 CAN core clock periods.  $t_q = t_{core \, clock}$  x (NBRP + 1).

NTSEG1 is the sum of Prop\_Seg and Phase\_Seg1. NTSEG2 is Phase\_Seg2.

Therefore the length of the bit time is (programmed values) [NTSEG1 + NTSEG2 + 3]  $t<sub>q</sub>$ or (functional values) [Sync\_Seg + Prop\_Seg + Phase\_Seg1 + Phase\_Seg2] t<sub>a</sub>.

The Information Processing Time (IPT) is zero, meaning the data for the next bit is available at the first clock edge after the sample point.

With a CAN core clock frequency of 8 MHz, the reset value of 0x06000A03 configures the MCAN for a bit rate of 500 kbit/s.



**Bits 31:25 – NSJW[6:0]** Nominal (Re) Synchronization Jump Width 0 to 127: The duration of a synchronization jump is  $t<sub>q</sub>$  x (NSJW + 1).

#### **Bits 24:16 – NBRP[8:0]** Nominal Bit Rate Prescaler

0 to 511: The value by which the oscillator frequency is divided for generating the CAN time quanta. The CAN time is built up from a multiple of this quanta. CAN time quantum (tq) =  $t_{core \, clock}$  x (NBRP + 1)





# **Bits 6:0 – NTSEG2[6:0]** Nominal Time Segment After Sample Point



# <span id="page-2114-0"></span>**52.6.7 MCAN Timestamp Counter Configuration Register**



For a description of the Timestamp Counter see [Timestamp Generation](#page-2082-0).



# **Bits 19:16 – TCP[3:0]** Timestamp Counter Prescaler

Configures the timestamp and timeout counters time unit in multiples of CAN bit times [ 1…16 ]. The actual interpretation by the hardware of this value is such that one more than the value programmed here is used.

# **Bits 1:0 – TSS[1:0]** Timestamp Select

With CAN FD, an external counter is required for timestamp generation (TSS = 2).

| <b>Value</b> | <b>Name</b>   | <b>Description</b>                                   |
|--------------|---------------|------------------------------------------------------|
|              | ALWAYS 0      | Timestamp counter value always 0x0000                |
|              | TCP INC       | Timestamp counter value incremented according to TCP |
|              | EXT TIMESTAMP | External timestamp counter value used                |
|              | ALWAYS 0      | Timestamp counter value always 0x0000                |



# <span id="page-2115-0"></span>**52.6.8 MCAN Timestamp Counter Value Register**

**Bits 15:0 – TSC[15:0]** Timestamp Counter (cleared on write)

The internal/external Timestamp Counter value is captured on start of frame (both Receive and Transmit). When MCAN\_TSCC.TSS = 1, the Timestamp Counter is incremented in multiples of CAN bit times [ 1…16 ] depending on the configuration of MCAN\_TSCC.TCP. A wrap around sets interrupt flag MCAN\_IR.TSW. Write access resets the counter to zero.

When MCAN\_TSCC.TSS = 2, TSC reflects the external Timestamp Counter value. Thus a write access has no impact.

**Note:**  A "wrap around" is a change of the Timestamp Counter value from non-zero to zero not caused by write access to MCAN\_TSCV.

# <span id="page-2116-0"></span>**52.6.9 MCAN Timeout Counter Configuration Register**



This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).

For a description of the Timeout Counter, see [Timeout Counter.](#page-2082-0)



# **Bits 31:16 – TOP[15:0]** Timeout Period

Start value of the Timeout Counter (down-counter). Configures the Timeout Period.

#### **Bits 2:1 – TOS[1:0]** Timeout Select

When operating in Continuous mode, a write to MCAN\_TOCV presets the counter to the value configured by MCAN\_TOCC.TOP and continues down-counting. When the Timeout Counter is controlled by one of the FIFOs, an empty FIFO presets the counter to the value configured by MCAN\_TOCC.TOP. Down-counting is started when the first FIFO element is stored.



**Bit 0 – ETOC** Enable Timeout Counter

0 (NO\_TIMEOUT): Timeout Counter disabled.

1 (TOS\_CONTROLLED): Timeout Counter enabled.

For use of timeout function with CAN FD, see [Timeout Counter](#page-2082-0).



# <span id="page-2117-0"></span>**52.6.10 MCAN Timeout Counter Value Register**

**Bits 15:0 – TOC[15:0]** Timeout Counter (cleared on write)

The Timeout Counter is decremented in multiples of CAN bit times [ 1…16 ] depending on the configuration of MCAN\_TSCC.TCP. When decremented to zero, interrupt flag MCAN\_IR.TOO is set and the Timeout Counter is stopped. Start and reset/restart conditions are configured via MCAN\_TOCC.TOS.

#### <span id="page-2118-0"></span>**52.6.11 MCAN Error Counter Register**



When MCAN\_CCCR.ASM is set, the CAN protocol controller does not increment TEC and REC when a CAN protocol error is detected, but CEL is still incremented.



# **Bits 23:16 – CEL[7:0]** CAN Error Logging (cleared on read)

The counter is incremented each time when a CAN protocol error causes the Transmit Error Counter or the Receive Error Counter to be incremented. It is reset by read access to CEL. The counter stops at 0xFF; the next increment of TEC or REC sets interrupt flag IR.ELO.

# **Bit 15 – RP** Receive Error Passive



#### **Bits 14:8 – REC[6:0]** Receive Error Counter

Actual state of the Receive Error Counter, values between 0 and 127.

**Bits 7:0 – TEC[7:0]** Transmit Error Counter

Actual state of the Transmit Error Counter, values between 0 and 255.

## <span id="page-2119-0"></span>**52.6.12 MCAN Protocol Status Register**





**Bits 22:16 – TDCV[6:0]** Transmitter Delay Compensation Value

0 to 127: Position of the secondary sample point, in CAN core clock periods, defined by the sum of the measured delay from CANTX to CANRX and MCAN\_TDCR.TDCO.

#### **Bit 14 – PXE** Protocol Exception Event (cleared on read)



**Bit 13 – RFDF** Received a CAN FD Message (cleared on read)



**Bit 12 – RBRS** BRS Flag of Last Received CAN FD Message (cleared on read)



**Bit 11 – RESI** ESI Flag of Last Received CAN FD Message (cleared on read)

This bit is set together with RFDF, independently from acceptance filtering.



# **Bits 10:8 – DLEC[2:0]** Data Phase Last Error Code (set to 111 on read)

Type of last error that occurred in the data phase of a CAN FD format frame with its BRS flag set. Coding is the same as for LEC. This field will be cleared to zero when a CAN FD format frame with its BRS flag set has been transferred (reception or transmission) without error.

# **Bit 7 – BO** Bus\_Off Status



# **Bit 6 – EW** Warning Status



# **Bit 5 – EP** Error Passive



# **Bits 4:3 – ACT[1:0]** Activity

Monitors the CAN communication state of the CAN module.



#### **Bits 2:0 – LEC[2:0]** Last Error Code (set to 111 on read)

The LEC indicates the type of the last error to occur on the CAN bus. This field is cleared when a message has been transferred (reception or transmission) without error.





# <span id="page-2121-0"></span>**52.6.13 MCAN Transmitter Delay Compensation Register**

**Bits 14:8 – TDCO[6:0]** Transmitter Delay Compensation Offset

0 to 127: Offset value, in CAN core clock periods, defining the distance between the measured delay from CANTX to CANRX and the secondary sample point.

#### **Bits 6:0 – TDCF[6:0]** Transmitter Delay Compensation Filter

0 to 127: defines the minimum value for the SSP position, in CAN core clock periods. Dominant edges on CANRX that would result in an earlier SSP position are ignored for transmitter delay measurement. The feature is enabled when TDCF is configured to a value greater than TDCO.

#### <span id="page-2122-0"></span>**52.6.14 MCAN Interrupt Register**



The flags are set when one of the listed conditions is detected (edge-sensitive). The flags remain set until the processor clears them. A flag is cleared by writing a '1' to the corresponding bit position. Writing a '0' has no effect. A hard reset will clear the register. The configuration of IE controls whether an interrupt is generated. The configuration of ILS controls on which interrupt line an interrupt is signalled.



# **Bit 29 – ARA** Access to Reserved Address



# **Bit 28 – PED** Protocol Error in Data Phase



# **Bit 27 – PEA** Protocol Error in Arbitration Phase



# **Bit 26 – WDI** Watchdog Interrupt



# **Bit 25 – BO** Bus\_Off Status



# **Bit 24 – EW** Warning Status



# **Bit 23 – EP** Error Passive



# **Bit 22 – ELO Frror Logging Overflow**



# **Bit 19 – DRX** Message stored to Dedicated Receive Buffer



# **Bit 18 – TOO** Timeout Occurred



# **Bit 17 – MRAF** Message RAM Access Failure

The flag is set, when the Rx Handler

- has not completed acceptance filtering or storage of an accepted message until the arbitration field of the following message has been received. In this case acceptance filtering or message storage is aborted and the Rx Handler starts processing of the following message.
- was not able to write a message to the Message RAM. In this case message storage is aborted.

In both cases the FIFO put index is not updated resp. the New Data flag for a dedicated Receive Buffer is not set, a partly stored message is overwritten when the next message is stored to this location.

The flag is also set when the Tx Handler was not able to read a message from the Message RAM in time. In this case message transmission is aborted. In case of a Tx Handler access failure the MCAN is switched into Restricted Operation mode (see [Restricted Operation Mode\)](#page-2080-0). To leave Restricted Operation mode, the processor has to reset MCAN\_CCCR.ASM.



# **Bit 16 – TSW** Timestamp Wraparound



# **Bit 15 – TEFL** Tx Event FIFO Element Lost



# **Bit 14 – TEFF** Tx Event FIFO Full


**Controller Area Network (MCAN)**

## **Bit 13 – TEFW** Tx Event FIFO Watermark Reached



## **Bit 12 – TEFN** Tx Event FIFO New Entry



## **Bit 11 – TFE** Tx FIFO Empty



# **Bit 10 – TCF** Transmission Cancellation Finished



#### **Bit 9 – TC** Transmission Completed



# **Bit 8 – HPM** High Priority Message



# **Bit 7 – RF1L** Receive FIFO 1 Message Lost



## **Bit 6 – RF1F** Receive FIFO 1 Full



# **Bit 5 – RF1W** Receive FIFO 1 Watermark Reached



## **Bit 4 – RF1N** Receive FIFO 1 New Message



# **Bit 3 – RF0L** Receive FIFO 0 Message Lost



**Bit 2 – RF0F** Receive FIFO 0 Full

**Controller Area Network (MCAN)**



# **Bit 1 – RF0W** Receive FIFO 0 Watermark Reached



# **Bit 0 – RF0N** Receive FIFO 0 New Message



# **52.6.15 MCAN Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: Disables the corresponding interrupt.

1: Enables the corresponding interrupt.



**Bit 29 – ARAE** Access to Reserved Address Enable

**Bit 28 – PEDE** Protocol Error in Data Phase Enable

**Bit 27 – PEAE** Protocol Error in Arbitration Phase Enable

**Bit 26 – WDIE** Watchdog Interrupt Enable

- **Bit 25 BOE** Bus\_Off Status Interrupt Enable
- **Bit 24 EWE** Warning Status Interrupt Enable
- **Bit 23 EPE** Error Passive Interrupt Enable
- **Bit 22 ELOE** Error Logging Overflow Interrupt Enable
- **Bit 19 DRXE** Message stored to Dedicated Receive Buffer Interrupt Enable
- **Bit 18 TOOE** Timeout Occurred Interrupt Enable
- **Bit 17 MRAFE** Message RAM Access Failure Interrupt Enable
- **Bit 16 TSWE** Timestamp Wraparound Interrupt Enable
- **Bit 15 TEFLE** Tx Event FIFO Event Lost Interrupt Enable
- **Bit 14 TEFFE** Tx Event FIFO Full Interrupt Enable
- **Bit 13 TEFWE** Tx Event FIFO Watermark Reached Interrupt Enable
- **Bit 12 TEFNE** Tx Event FIFO New Entry Interrupt Enable
- **Bit 11 TFEE** Tx FIFO Empty Interrupt Enable
- **Bit 10 TCFE** Transmission Cancellation Finished Interrupt Enable
- **Bit 9 TCE** Transmission Completed Interrupt Enable
- **Bit 8 HPME** High Priority Message Interrupt Enable
- **Bit 7 RF1LE** Receive FIFO 1 Message Lost Interrupt Enable
- **Bit 6 RF1FE** Receive FIFO 1 Full Interrupt Enable
- **Bit 5 RF1WE** Receive FIFO 1 Watermark Reached Interrupt Enable
- **Bit 4 RF1NE** Receive FIFO 1 New Message Interrupt Enable
- **Bit 3 RF0LE** Receive FIFO 0 Message Lost Interrupt Enable
- **Bit 2 RF0FE** Receive FIFO 0 Full Interrupt Enable
- **Bit 1 RF0WE** Receive FIFO 0 Watermark Reached Interrupt Enable
- **Bit 0 RF0NE** Receive FIFO 0 New Message Interrupt Enable

# **52.6.16 MCAN Interrupt Line Select Register**



The Interrupt Line Select register assigns an interrupt generated by a specific interrupt flag from the Interrupt Register to one of the two module interrupt lines.

0: Interrupt assigned to interrupt line MCAN\_INT0.

1: Interrupt assigned to interrupt line MCAN\_INT1.



## **Bit 29 – ARAL** Access to Reserved Address Line

- **Bit 28 PEDL** Protocol Error in Data Phase Line
- **Bit 27 PEAL** Protocol Error in Arbitration Phase Line
- **Bit 26 WDIL** Watchdog Interrupt Line
- **Bit 25 BOL** Bus\_Off Status Interrupt Line
- **Bit 24 EWL** Warning Status Interrupt Line
- **Bit 23 EPL** Error Passive Interrupt Line
- **Bit 22 ELOL** Error Logging Overflow Interrupt Line
- **Bit 19 DRXL** Message stored to Dedicated Receive Buffer Interrupt Line
- **Bit 18 TOOL** Timeout Occurred Interrupt Line
- **Bit 17 MRAFL** Message RAM Access Failure Interrupt Line
- **Bit 16 TSWL** Timestamp Wraparound Interrupt Line
- **Bit 15 TEFLL** Tx Event FIFO Event Lost Interrupt Line
- **Bit 14 TEFFL** Tx Event FIFO Full Interrupt Line
- **Bit 13 TEFWL** Tx Event FIFO Watermark Reached Interrupt Line
- **Bit 12 TEFNL** Tx Event FIFO New Entry Interrupt Line
- **Bit 11 TFEL** Tx FIFO Empty Interrupt Line
- **Bit 10 TCFL** Transmission Cancellation Finished Interrupt Line
- **Bit 9 TCL** Transmission Completed Interrupt Line
- **Bit 8 HPML** High Priority Message Interrupt Line
- **Bit 7 RF1LL** Receive FIFO 1 Message Lost Interrupt Line
- **Bit 6 RF1FL** Receive FIFO 1 Full Interrupt Line
- **Bit 5 RF1WL** Receive FIFO 1 Watermark Reached Interrupt Line
- **Bit 4 RF1NL** Receive FIFO 1 New Message Interrupt Line
- **Bit 3 RF0LL** Receive FIFO 0 Message Lost Interrupt Line
- **Bit 2 RF0FL** Receive FIFO 0 Full Interrupt Line
- **Bit 1 RF0WL** Receive FIFO 0 Watermark Reached Interrupt Line
- **Bit 0 RF0NL** Receive FIFO 0 New Message Interrupt Line

# **52.6.17 MCAN Interrupt Line Enable**



Each of the two interrupt lines to the processor can be enabled/disabled separately by programming bits EINT0 and EINT1.





# **Bit 0 – EINT0** Enable Interrupt Line 0



# **52.6.18 MCAN Global Filter Configuration**



Global settings for Message ID filtering. The Global Filter Configuration controls the filter path for standard and extended messages as illustrated in [Standard Message ID Filter Path](#page-2085-0) and [Extended Message ID Filter Path.](#page-2086-0)

This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).



## **Bits 5:4 – ANFS[1:0]** Accept Non-matching Frames Standard

Defines how received messages with 11-bit IDs that do not match any element of the filter list are treated.



#### **Bits 3:2 – ANFE[1:0]** Accept Non-matching Frames Extended

Defines how received messages with 29-bit IDs that do not match any element of the filter list are treated.



**Bit 1 – RRFS** Reject Remote Frames Standard

0 (FILTER): Filter remote frames with 11-bit standard IDs.

1 (REJECT): Reject all remote frames with 11-bit standard IDs.

**Bit 0 – RRFE** Reject Remote Frames Extended

0 (FILTER): Filter remote frames with 29-bit extended IDs.

1 (REJECT): Reject all remote frames with 29-bit extended IDs.

# **52.6.19 MCAN Standard ID Filter Configuration**



Settings for 11-bit standard Message ID filtering. The Standard ID Filter Configuration controls the filter path for standard messages as illustrated in [Standard Message ID Filter Path.](#page-2085-0)

This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).



# **Bits 23:16 – LSS[7:0]** List Size Standard



## **Bits 15:2 – FLSSA[13:0]** Filter List Standard Start Address

Start address of standard Message ID filter list (32-bit word address, see [Message RAM Configuration\)](#page-2094-0). Write FLSSA with the bits [15:2] of the 32-bit address.

# **52.6.20 MCAN Extended ID Filter Configuration**



Settings for 29-bit extended Message ID filtering. The Extended ID Filter Configuration controls the filter path for standard messages as described in [Extended Message ID Filter Path.](#page-2086-0)

This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).



# **Bits 22:16 – LSE[6:0]** List Size Extended



**Bits 15:2 – FLESA[13:0]** Filter List Extended Start Address

Start address of extended Message ID filter list (32-bit word address, see [Message RAM Configuration\)](#page-2094-0). Write FLESA with the bits [15:2] of the 32-bit address.

# **52.6.21 MCAN Extended ID AND Mask**



This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).



# **Bits 28:0 – EIDM[28:0]** Extended ID Mask

For acceptance filtering of extended frames the Extended ID AND Mask is ANDed with the Message ID of a received frame. Intended for masking of 29-bit IDs in SAE J1939. With the reset value of all bits set to one the mask is not active.

## **52.6.22 MCAN High Priority Message Status**



This register is updated every time a Message ID filter element configured to generate a priority event matches. This can be used to monitor the status of incoming high priority messages and to enable fast access to these messages.



# **Bit 15 – FLST** Filter List

Indicates the filter list of the matching filter element.



## **Bits 14:8 – FIDX[6:0]** Filter Index

Index of matching filter element. Range is 0 to MCAN\_SIDFC.LSS - 1 resp. MCAN\_XIDFC.LSE - 1.

#### **Bits 7:6 – MSI[1:0]** Message Storage Indicator



## **Bits 5:0 – BIDX[5:0]** Buffer Index

Index of Receive FIFO element to which the message was stored. Only valid when MSI[1] = '1'.

# **52.6.23 MCAN New Data 1**





## **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – NDx** New Data

The register holds the New Data flags of Receive Buffers 0 to 31. The flags are set when the respective Receive Buffer has been updated from a received frame. The flags remain set until the processor clears them. A flag is cleared by writing a '1' to the corresponding bit position. Writing a '0' has no effect. A hard reset will clear the register.



# **52.6.24 MCAN New Data 2**





## **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – NDx** New Data

The register holds the New Data flags of Receive Buffers 32 to 63. The flags are set when the respective Receive Buffer has been updated from a received frame. The flags remain set until the processor clears them. A flag is cleared by writing a '1' to the corresponding bit position. Writing a '0' has no effect. A hard reset will clear the register.



## **52.6.25 MCAN Receive FIFO 0 Configuration**



This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).



# **Bit 31 – F0OM** FIFO 0 Operation Mode

FIFO 0 can be operated in Blocking or in Overwrite mode (see [Rx FIFOs\)](#page-2086-0).



#### **Bits 30:24 – F0WM[6:0]** Receive FIFO 0 Watermark



# **Bits 22:16 – F0S[6:0]** Receive FIFO 0 Size

The Receive FIFO 0 elements are indexed from 0 to F0S-1.



## **Bits 15:2 – F0SA[13:0]** Receive FIFO 0 Start Address

Start address of Receive FIFO 0 in Message RAM (32-bit word address, see [Message RAM Configuration](#page-2094-0)). Write F0SA with the bits [15:2] of the 32-bit address.

## **52.6.26 MCAN Receive FIFO 0 Status**





# **Bit 25 – RF0L** Receive FIFO 0 Message Lost

This bit is a copy of interrupt flag MCAN\_IR.RF0L. When MCAN\_IR.RF0L is reset, this bit is also reset.<br>Curriculture the aldest research when MCAN\_DYERC FOOM = 14' will not est this flag.



# **Bit 24 – F0F** Receive FIFO 0 Full



**Bits 21:16 – F0PI[5:0]** Receive FIFO 0 Put Index Receive FIFO 0 write index pointer, range 0 to 63.

**Bits 13:8 – F0GI[5:0]** Receive FIFO 0 Get Index Receive FIFO 0 read index pointer, range 0 to 63.

**Bits 6:0 – F0FL[6:0]** Receive FIFO 0 Fill Level Number of elements stored in Receive FIFO 0, range 0 to 64.



# **52.6.27 MCAN Receive FIFO 0 Acknowledge**

**Bits 5:0 – F0AI[5:0]** Receive FIFO 0 Acknowledge Index

After the processor has read a message or a sequence of messages from Receive FIFO 0 it has to write the buffer index of the last element read from Receive FIFO 0 to F0AI. This will set the Receive FIFO 0 Get Index MCAN\_RXF0S.F0GI to F0AI + 1 and update the FIFO 0 Fill Level MCAN\_RXF0S.F0FL.



# **52.6.28 MCAN Receive Buffer Configuration**

**Bits 15:2 – RBSA[13:0]** Receive Buffer Start Address

Configures the start address of the Receive Buffers section in the Message RAM (32-bit word address, see [Message](#page-2094-0) [RAM Configuration](#page-2094-0)). Also used to reference debug messages A,B,C. Write RBSA with the bits [15:2] of the 32-bit address.

## **52.6.29 MCAN Receive FIFO 1 Configuration**



This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).



# **Bit 31 – F1OM** FIFO 1 Operation Mode

FIFO 1 can be operated in Blocking or in Overwrite mode (see [Rx FIFOs\)](#page-2086-0).



## **Bits 30:24 – F1WM[6:0]** Receive FIFO 1 Watermark



## **Bits 22:16 – F1S[6:0]** Receive FIFO 1 Size

The elements in Receive FIFO 1 are indexed from 0 to F1S - 1.



## **Bits 15:2 – F1SA[13:0]** Receive FIFO 1 Start Address

Start address of Receive FIFO 1 in Message RAM (32-bit word address, see [Message RAM Configuration](#page-2094-0)). Write F1SA with the bits [15:2] of the 32-bit address.

## **52.6.30 MCAN Receive FIFO 1 Status**





#### **Bits 31:30 – DMS[1:0]** Debug Message Status



#### **Bit 25 – RF1L** Receive FIFO 1 Message Lost

This bit is a copy of interrupt flag IR.RF1L. When IR.RF1L is reset, this bit is also reset.

Overwriting the oldest message when MCAN\_RXF1C.F1OM = '1' will not set this flag.



## **Bit 24 – F1F** Receive FIFO 1 Full



**Bits 21:16 – F1PI[5:0]** Receive FIFO 1 Put Index Receive FIFO 1 write index pointer, range 0 to 63.

**Bits 13:8 – F1GI[5:0]** Receive FIFO 1 Get Index Receive FIFO 1 read index pointer, range 0 to 63.

**Bits 6:0 – F1FL[6:0]** Receive FIFO 1 Fill Level Number of elements stored in Receive FIFO 1, range 0 to 64.



# **52.6.31 MCAN Receive FIFO 1 Acknowledge**

**Bits 5:0 – F1AI[5:0]** Receive FIFO 1 Acknowledge Index

After the processor has read a message or a sequence of messages from Receive FIFO 1 it has to write the buffer index of the last element read from Receive FIFO 1 to F1AI. This will set the Receive FIFO 1 Get Index MCAN\_RXF1S.F1GI to F1AI + 1 and update the FIFO 1 Fill Level MCAN\_RXF1S.F1FL.

## **52.6.32 MCAN Receive Buffer / FIFO Element Size Configuration**



This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).

Configures the number of data bytes belonging to a Receive Buffer / Receive FIFO element. Data field sizes >8 bytes are intended for CAN FD operation only.

In case the data field size of an accepted CAN frame exceeds the data field size configured for the matching Receive Buffer or Receive FIFO, only the number of bytes as configured by MCAN\_RXESC are stored to the Receive Buffer resp. Receive FIFO element. The rest of the frame's data field is ignored.



### **Bits 10:8 – RBDS[2:0]** Receive Buffer Data Field Size



## **Bits 6:4 – F1DS[2:0]** Receive FIFO 1 Data Field Size





# **52.6.33 MCAN Tx Buffer Configuration**



This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).

The sum of TFQS and NDTB may not exceed 32. There is no check for erroneous configurations. The Tx Buffers section in the Message RAM starts with the dedicated Tx Buffers.



## **Bit 30 – TFQM** Tx FIFO/Queue Mode



## **Bits 29:24 – TFQS[5:0]** Transmit FIFO/Queue Size



# **Bits 21:16 – NDTB[5:0]** Number of Dedicated Transmit Buffers



## **Bits 15:2 – TBSA[13:0]** Tx Buffers Start Address

Start address of Tx Buffers section in Message RAM (32-bit word address, see [Message RAM Configuration\)](#page-2094-0). Write TBSA with the bits [15:2] of the 32-bit address.

# **52.6.34 MCAN Tx FIFO/Queue Status**



The Tx FIFO/Queue status is related to the pending Tx requests listed in register MCAN\_TXBRP. Therefore the effect of Add/Cancellation requests may be delayed due to a running Tx scan (MCAN\_TXBRP not yet updated).

In case of mixed configurations where dedicated Tx Buffers are combined with a Tx FIFO or a Tx Queue, the Put and Get Indices indicate the number of the Tx Buffer starting with the first dedicated Tx Buffers. Example: For a configuration of 12 dedicated Tx Buffers and a Tx FIFO of 20 Buffers a Put Index of 15 points to the fourth buffer of the Tx FIFO.



# **Bit 21 – TFQF** Tx FIFO/Queue Full



**Bits 20:16 – TFQPI[4:0]** Tx FIFO/Queue Put Index Tx FIFO/Queue write index pointer, range 0 to 31.

**Bits 12:8 – TFGI[4:0]** Tx FIFO Get Index

Tx FIFO read index pointer, range 0 to 31. Read as zero when Tx Queue operation is configured (MCAN\_TXBC.TFQM = '1').

**Bits 5:0 – TFFL[5:0]** Tx FIFO Free Level

Number of consecutive free Tx FIFO elements starting from TFGI, range 0 to 32. Read as zero when Tx Queue operation is configured (MCAN\_TXBC.TFQM = '1').

# **52.6.35 MCAN Tx Buffer Element Size Configuration**



This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).

Configures the number of data bytes belonging to a Tx Buffer element. Data field sizes > 8 bytes are intended for CAN FD operation only.

In case the data length code DLC of a Tx Buffer element is configured to a value higher than the Tx Buffer data field size MCAN\_TXESC.TBDS, the bytes not defined by the Tx Buffer are transmitted as "0xCC" (padding bytes).



## **Bits 2:0 – TBDS[2:0]** Tx Buffer Data Field Size



# **52.6.36 MCAN Transmit Buffer Request Pending**



MCAN\_TXBRP bits which are set while a Tx scan is in progress are not considered during this particular Tx scan. In case a cancellation is requested for such a Tx Buffer, this Add Request is cancelled immediately, the corresponding MCAN\_TXBRP bit is reset.



**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – TRPx** Transmission Request Pending for Buffer x

Each Tx Buffer has its own Transmission Request Pending bit. The bits are set via register MCAN\_TXBAR. The bits are reset after a requested transmission has completed or has been cancelled via register MCAN\_TXBCR. TXBRP bits are set only for those Tx Buffers configured via MCAN\_TXBC. After a MCAN\_TXBRP bit has been set, a Tx scan (see [Tx Handling\)](#page-2090-0) is started to check for the pending Tx request with the highest priority (Tx Buffer with lowest Message ID).

A cancellation request resets the corresponding transmission request pending bit of register MCAN\_TXBRP. In case a transmission has already been started when a cancellation is requested, this is done at the end of the transmission, regardless whether the transmission was successful or not. The cancellation request bits are reset directly after the corresponding TXBRP bit has been reset.

After a cancellation has been requested, a finished cancellation is signalled via MCAN\_TXBCF.

• after successful transmission together with the corresponding MCAN\_TXBTO bit.

• when the transmission has not yet been started at the point of cancellation.

• when the transmission has been aborted due to lost arbitration.

• when an error occurred during frame transmission.

In DAR mode, all transmissions are automatically cancelled if they are not successful. The corresponding MCAN\_TXBCF bit is set for all unsuccessful transmissions.



# **52.6.37 MCAN Transmit Buffer Add Request**



If an add request is applied for a Transmit Buffer with pending transmission request (corresponding MCAN\_TXBRP bit already set), this Add Request is ignored.



# **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – ARx** Add Request for Transmit Buffer x

Each Transmit Buffer has its own Add Request bit. Writing a '1' will set the corresponding Add Request bit; writing a '0' has no impact. This enables the processor to set transmission requests for multiple Transmit Buffers with one write to MCAN\_TXBAR. MCAN\_TXBAR bits are set only for those Transmit Buffers configured via TXBC. When no Transmit scan is running, the bits are reset immediately, else the bits remain set until the Transmit scan process has completed.



# **52.6.38 MCAN Transmit Buffer Cancellation Request**



# **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – CRx** Cancellation Request for Transmit Buffer x

Each Transmit Buffer has its own Cancellation Request bit. Writing a '1' will set the corresponding Cancellation Request bit; writing a '0' has no impact. This enables the processor to set cancellation requests for multiple Transmit Buffers with one write to MCAN\_TXBCR. MCAN\_TXBCR bits are set only for those Transmit Buffers configured via TXBC. The bits remain set until the corresponding bit of MCAN\_TXBRP is reset.



# **52.6.39 MCAN Transmit Buffer Transmission Occurred**



**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – TOx** Transmission Occurred for Buffer x

Each Transmit Buffer has its own Transmission Occurred bit. The bits are set when the corresponding MCAN\_TXBRP bit is cleared after a successful transmission. The bits are reset when a new transmission is requested by writing a '1' to the corresponding bit of register MCAN\_TXBAR.



# **52.6.40 MCAN Transmit Buffer Cancellation Finished**



# **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – CFx** Cancellation Finished for Transmit Buffer x

Each Transmit Buffer has its own Cancellation Finished bit. The bits are set when the corresponding MCAN\_TXBRP bit is cleared after a cancellation was requested via MCAN\_TXBCR. In case the corresponding MCAN\_TXBRP bit was not set at the point of cancellation, CF is set immediately. The bits are reset when a new transmission is requested by writing a '1' to the corresponding bit of register MCAN\_TXBAR.



# **SAMA5D2 Series Controller Area Network (MCAN)**

# **52.6.41 MCAN Transmit Buffer Transmission Interrupt Enable**



**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – TIEx** Transmission Interrupt Enable for Buffer x

Each Transmit Buffer has its own Transmission Interrupt Enable bit.



# **SAMA5D2 Series Controller Area Network (MCAN)**

# **52.6.42 MCAN Transmit Buffer Cancellation Finished Interrupt Enable**



**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31 – CFIEx** Cancellation Finished Interrupt Enable for Transmit Buffer x

Each Transmit Buffer has its own Cancellation Finished Interrupt Enable bit.



# **52.6.43 MCAN Transmit Event FIFO Configuration**



This register can only be written if the bits CCE and INIT are set in [MCAN CC Control Register](#page-2111-0).



# **Bits 29:24 – EFWM[5:0]** Event FIFO Watermark



## **Bits 21:16 – EFS[5:0]** Event FIFO Size

The Tx Event FIFO elements are indexed from 0 to EFS - 1.



# **Bits 15:2 – EFSA[13:0]** Event FIFO Start Address

Start address of Tx Event FIFO in Message RAM (32-bit word address, see [Message RAM Configuration\)](#page-2094-0). Write EFSA with the bits [15:2] of the 32-bit address.

## **52.6.44 MCAN Tx Event FIFO Status**





# **Bit 25 – TEFL** Tx Event FIFO Element Lost

This bit is a copy of interrupt flag MCAN\_IR.TEFL. When MCAN\_IR.TEFL is reset, this bit is also reset.



## **Bit 24 – EFF** Event FIFO Full



**Bits 20:16 – EFPI[4:0]** Event FIFO Put Index Tx Event FIFO write index pointer, range 0 to 31.

**Bits 12:8 – EFGI[4:0]** Event FIFO Get Index Tx Event FIFO read index pointer, range 0 to 31.

**Bits 5:0 – EFFL[5:0]** Event FIFO Fill Level Number of elements stored in Tx Event FIFO, range 0 to 32.



# **52.6.45 MCAN Tx Event FIFO Acknowledge**

**Bits 4:0 – EFAI[4:0]** Event FIFO Acknowledge Index

After the processor has read an element or a sequence of elements from the Tx Event FIFO, it has to write the index of the last element read from Tx Event FIFO to EFAI. This will set the Tx Event FIFO Get Index MCAN\_TXEFS.EFGI to EFAI + 1 and update the FIFO 0 Fill Level MCAN\_TXEFS.EFFL.
## **53. Timer Counter (TC)**

## **53.1 Description**

A Timer Counter (TC) module includes three identical TC channels. The number of implemented TC modules is device-specific.

Each TC channel can be independently programmed to perform a wide range of functions including frequency measurement, event counting, interval measurement, pulse generation, delay timing and pulse width modulation.

Each channel has three external clock inputs, five internal clock inputs and two multipurpose input/output signals which can be configured by the user. Each channel drives an internal interrupt signal which can be programmed to generate processor interrupts.

The TC embeds a quadrature decoder (QDEC) connected in front of the timers and driven by TIOA0, TIOB0 and TIOB1 inputs. When enabled, the QDEC performs the input lines filtering, decoding of quadrature signals and connects to the timers/counters in order to read the position and speed of the motor through the user interface.

The TC block has two global registers which act upon all TC channels:

- Block Control register (TC\_BCR)—allows channels to be started simultaneously with the same instruction
- Block Mode register (TC\_BMR)—defines the external clock inputs for each channel, allowing them to be chained

## **53.2 Embedded Characteristics**

- Total of Six Channels
- 32-bit Channel Size
- Wide Range of Functions Including:
	- Frequency measurement
	- Event counting
	- Interval measurement
	- Pulse generation
	- Delay timing
	- Pulse Width Modulation
	- Up/down capabilities
	- Quadrature decoder
	- 2-bit Gray up/down count for stepper motor
- Each Channel is User-Configurable and Contains:
	- Three external clock inputs
	- Five internal clock inputs
	- Two multipurpose input/output signals acting as trigger event
	- Trigger/capture events can be directly synchronized by PWM signals
- **Interrupt Line**
- Read of the Capture Registers by the DMAC
- Compare Event Fault Generation for PWM
- Register Write Protection

## **53.3 Block Diagram**

### **Table 53-1. Timer Counter Clock Assignment**



#### **Note:**

1. The GCLK frequency must be at least three times lower than peripheral clock frequency.



## **Figure 53-1. TC Block Diagram**

#### **Note:**

The QDEC connections are detailed in the figure [Predefined Connection of the Quadrature Decoder with Timer](#page-2177-0) [Counters.](#page-2177-0)

#### **Table 53-2. Channel Signal Description**





## **53.4 Pin List**

### **Table 53-3. Pin List**



**Note:**  This table provides pin names of a first instance of a Timer Counter block. For any subsequent instances, the signal numbering increments. For example, "TCLK3-TCLK5" are the external clock input pins of a second Timer Counter block.

## **53.5 Product Dependencies**

### **53.5.1 I/O Lines**

The pins used for interfacing the compliant external devices may be multiplexed with PIO lines. The programmer must first program the PIO controllers to assign the TC pins to their peripheral functions.

#### **53.5.2 Power Management**

The TC is clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the Timer Counter clock.

#### **53.5.3 Interrupt Sources**

The TC has an interrupt line connected to the interrupt controller. Handling the TC interrupt requires programming the interrupt controller before configuring the TC.

#### **53.5.4 Synchronization Inputs from PWM**

The TC has trigger/capture inputs internally connected to the PWM. See [Synchronization with PWM](#page-2174-0) and refer to the implementation of the Pulse Width Modulation (PWM) in this product.

#### **53.5.5 Fault Output**

The TC has the FAULT output internally connected to the fault input of PWM. See [Fault Mode](#page-2183-0) and refer to the implementation of the Pulse Width Modulation (PWM) in this product.

## **53.6 Functional Description**

### **53.6.1 Description**

All channels of the Timer Counter are independent and identical in operation except when the QDEC is enabled. The registers for channel programming are listed in [Register Summary.](#page-2185-0)

### **53.6.2 32-bit Counter**

Each 32-bit channel is organized around a 32-bit counter. The value of the counter is incremented at each positive edge of the selected clock. When the counter has reached the value  $2^{32}$ -1 and passes to zero, an overflow occurs and the COVFS bit in the Interrupt Status register (TC\_SR) is set.

The current value of the counter is accessible in real time by reading the Counter Value register (TC\_CV). The counter can be reset by a trigger. In this case, the counter value passes to zero on the next valid edge of the selected clock.

#### **53.6.3 Clock Selection**

Input clock signals of each channel can be connected either to the external inputs TCLKx, or to the internal I/O signals TIOAx for chaining<sup>(1)</sup> by programming the Block Mode register (TC\_BMR). See the figure [Clock Chaining](#page-2164-0) [Selection](#page-2164-0).

Each channel can independently select a source for its counter $(2)$ :

- Signals from other channels: XC0, XC1 or XC2
- Signals from the system: GCLK [35], GCLK [36], System bus clock divided by 8, System bus clock divided by 32, System bus clock divided by 128, TD\_SLCK

This selection is made by the TCCLKS bits in the Channel Mode register (TC\_CMRx).

The selected clock can be inverted with TC\_CMRx.CLKI. This allows counting on the opposite edges of the clock.

The burst function allows the clock to be validated when an external signal is high. The BURST parameter in the TC CMRx defines this signal (none, XC0, XC1, XC2). See the figure [Clock Selection](#page-2164-0).

#### **Notes:**

- 1. In Waveform mode, to chain two timers, it is mandatory to initialize some parameters:
	- Configure TIOx outputs to 1 or 0 by writing the required value to TC\_CMRx.ASWTRG.
	- Bit TC\_BCR.SYNC must be written to 1 to start the channels at the same time.
- 2. In all cases, if an external clock or asynchronous internal clock GCLK is used, the duration of each of its levels must be longer than the peripheral clock period, so the clock frequency will be at least 2.5 times lower than the peripheral clock.

#### <span id="page-2164-0"></span>**Figure 53-2. Clock Chaining Selection**



### **53.6.4 Clock Control**

The clock of each counter can be controlled in two different ways: it can be enabled/disabled and started/stopped, as shown in the following figure.

- The clock can be enabled or disabled by the user with the CLKEN and the CLKDIS commands in the Channel Control register (TC\_CCR). In Capture mode it can be disabled by an RB load event if TC\_CMRx.LDBDIS is set to '1'. In Waveform mode, it can be disabled by an RC Compare event if TC\_CMRx.CPCDIS is set to '1'. When disabled, the start or the stop actions have no effect: only a CLKEN command in the TC\_CCR can reenable the clock. When the clock is enabled, TC\_SR.CLKSTA is set.
- The clock can also be started or stopped: a trigger (software, synchro, external or compare) always starts the clock. The clock can be stopped by an RB load event in Capture mode (TC\_CMRx.LDBSTOP = 1) or an RC compare event in Waveform mode (TC\_CMRx.CPCSTOP = 1). The start and the stop commands are effective only if the clock is enabled.

#### **Figure 53-4. Clock Control**



#### **53.6.5 Operating Modes**

Each channel can operate independently in two different modes:

- Capture mode provides measurement on signals.
- Waveform mode provides wave generation.

The TC operating mode is programmed with TC\_CMRx.WAVE.

In Capture mode, TIOAx and TIOBx are configured as inputs.

In Waveform mode, TIOAx is always configured to be an output and TIOBx is an output if it is not selected to be the external trigger.

#### **53.6.6 Trigger Events**

An input trigger event resets the internal counter value and starts the counter clock. Three types of trigger are common to both modes, and an external trigger is available to each mode (Capture or Waveform).

Regardless of the input trigger event used, it will be taken into account at the following active edge of the selected clock. This means that the counter value can be read differently from zero just after a trigger event, especially when a low frequency signal is selected as the clock.

The following input trigger events are common to both modes:

• Software trigger: Each channel has a software trigger, available by setting TC\_CCR.SWTRG.

- <span id="page-2166-0"></span>• SYNC: Each channel has a synchronization signal SYNC. When asserted, this signal has the same effect as a software trigger. The SYNC signals of all channels are asserted simultaneously by writing TC\_BCR with SYNC set.
- Compare RC trigger: RC is implemented in each channel and can provide a trigger when the counter value matches the RC value if TC\_CMRx.CPCTRG is set.

The timer channel can also be configured to be triggered by an external event.

In Capture mode, the external trigger signal can be selected between TIOAx and TIOBx.

In Waveform mode, an external event can be programmed on one of the following signals: TIOBx, XC0, XC1 or XC2. This external event can then be programmed to perform a trigger by setting TC\_CMRx.ENETRG.

If an external trigger event is used, the duration of the pulses must be longer than the peripheral clock period to be detected.

### **53.6.7 Trigger Conditions**

In addition to the SYNC signal, the software trigger and the RC compare trigger, an external trigger can be defined.

The ABETRG bit in the TC\_CMR selects TIOAx or TIOBx input signal as an external trigger or the trigger signal from the output comparator of the PWM module. The External Trigger Edge Selection parameter (ETRGEDG field in TC\_CMR) defines the edge (rising, falling, or both) detected to generate an external trigger. If ETRGEDG = 0 (none), the external trigger is disabled.





#### **53.6.8 Capture Mode**

Capture mode is entered by clearing TC\_CMRx.WAVE.

Capture mode allows the TC channel to perform measurements such as pulse timing, frequency, period, duty cycle and phase on TIOAx and TIOBx signals which are considered as inputs.

The figure [Capture Mode](#page-2166-0) shows the configuration of the TC channel when programmed in Capture mode.

### **53.6.9 Capture Registers A and B**

Registers A and B (TC\_RA and TC\_RB) are used as capture registers. They can be loaded with the counter value when a programmable event occurs on the signal TIOAx.

TC\_CMRx.LDRA defines the TIOAx selected edge for the loading of TC\_RA, and TC\_CMRx.LDRB defines the TIOAx selected edge for the loading of TC\_RB.

The subsampling ratio defined by TC\_CMRx.SBSMPLR is applied to these selected edges, so that the loading of Register A and Register B occurs once every 1, 2, 4, 8 or 16 selected edges.

TC\_RA is loaded only if it has not been loaded since the last trigger or if TC\_RB has been loaded since the last loading of TC\_RA.

TC\_RB is loaded only if TC\_RA has been loaded since the last trigger or the last loading of TC\_RB.

Loading TC\_RA or TC\_RB before the read of the last value loaded sets TC\_SR.LOVRS. In this case, the old value is overwritten.

When DMA is used, the Register AB (TC\_RAB) address must be configured as source address of the transfer. TC\_RAB provides the next unread value from TC\_RA and TC\_RB. It may be read by the DMA after a request has been triggered upon loading TC\_RA or TC\_RB.

### **53.6.10 Transferring Timer Values with DMAC in Capture Mode**

The DMAC can perform access from the TC to system memory in Capture mode only.

The following figure illustrates how TC\_RA and TC\_RB can be loaded in the system memory without processor intervention.

**Timer Counter (TC)**



T1,T2,T3,T4 = System Bus load dependent  $(t_{min} = 8$  Peripheral Clocks)

#### **53.6.11 Waveform Mode**

Waveform mode is entered by setting the TC\_CMRx.WAVE bit.

In Waveform mode, the TC channel generates one or two PWM signals with the same frequency and independently programmable duty cycles, or generates different types of one-shot or repetitive pulses.

In this mode, TIOAx is configured as an output and TIOBx is defined as an output if it is not used as an external event (EEVT parameter in TC\_CMR).

The figure [Waveform Mode](#page-2169-0) shows the configuration of the TC channel when programmed in Waveform operating mode.

#### **53.6.12 Waveform Selection**

Depending on the WAVSEL parameter in TC\_CMR, the behavior of TC\_CV varies.

With any selection, TC\_RA, TC\_RB and TC\_RC can all be used as compare registers.

RA Compare is used to control the TIOAx output, RB Compare is used to control the TIOBx output (if correctly configured) and RC Compare is used to control TIOAx and/or TIOBx outputs.

TIOA

TIOB

#### **TCCLKS** CLKSTA CLKEN CLKDIS ACP<sub>(</sub> TIMER\_CLOCK1 CLKI Synchronous TIMER Edge Detection TIMER\_CLOCK3 Q S TIMER\_CLOCK4 CPCDIS **MTIOA** ACPA R TIMER\_CLOCK5 Output Controller  $\mathbf S$ X<sub>CO</sub> R XC1 **CPCSTOP**  $x \sim$ AEEVT Peripheral Clock BURST Register A Register B Register C **WAVSEL** ASWTRG 1 Compare  $RA = \Box$  Compare RB =  $\Box$  Compare RC = Counter CLK Compare A Even SWTRG RESET OVF Compare B Event **BCPC** SYNC  $\mathbf{\Sigma}$ Trig MTIOB *Compare Event* BCPB WAVSEL Output Controller *TIO/TCLK Edge Event* EEVT S **BEEVT TEE** ENETRG TC1\_SR ETRGS COVFS CPAS CPBS CPCS Edge BSWTRG Detector TIOB  $\Xi$ Timer Counter Channel INT

### <span id="page-2169-0"></span>**Figure 53-7. Waveform Mode**

#### **53.6.12.1 WAVSEL = 00**

When WAVSEL = 00, the value of TC\_CV is incremented from 0 to  $2^{32}$ -1. Once  $2^{32}$ -1 has been reached, the value of TC\_CV is reset. Incrementation of TC\_CV starts again and the cycle continues.

An external event trigger or a software trigger can reset the value of TC\_CV. It is important to note that the trigger may occur at any time.

See the following figures.

RC Compare cannot be programmed to generate a trigger in this configuration. At the same time, RC Compare can stop the counter clock (CPCSTOP = 1 in TC\_CMR) and/or disable the counter clock (CPCDIS = 1 in TC\_CMR).



### **53.6.12.2 WAVSEL = 10**

When WAVSEL = 10, the value of TC\_CV is incremented from 0 to the value of RC, then automatically reset on a RC Compare. Once the value of TC\_CV has been reset, it is then incremented and so on.

It is important to note that TC\_CV can be reset at any time by an external event or a software trigger if both are programmed correctly.

See the following figures.

In addition, RC Compare can stop the counter clock (CPCSTOP = 1 in TC\_CMR) and/or disable the counter clock  $(CPCDIS = 1$  in TC  $CMR$ ).

#### **Figure 53-10. WAVSEL = 10 without Trigger**







#### **53.6.12.3 WAVSEL = 01**

When WAVSEL = 01, the value of TC CV is incremented from 0 to  $2^{32}$ -1 . Once  $2^{32}$ -1 is reached, the value of TC CV is decremented to 0, then reincremented to  $2^{32}$ -1 and so on.

A trigger such as an external event or a software trigger can modify TC\_CV at any time. If a trigger occurs while TC\_CV is incrementing, TC\_CV then decrements. If a trigger is received while TC\_CV is decrementing, TC\_CV then increments.

See the following figures.

RC Compare cannot be programmed to generate a trigger in this configuration.

At the same time, RC Compare can stop the counter clock (CPCSTOP = 1) and/or disable the counter clock  $(CPCDIS = 1)$ .

## **SAMA5D2 Series Timer Counter (TC)**



### **Figure 53-12. WAVSEL = 01 without Trigger**

### **53.6.12.4 WAVSEL = 11**

When WAVSEL = 11, the value of TC\_CV is incremented from 0 to RC. Once RC is reached, the value of TC\_CV is decremented to 0, then reincremented to RC and so on.

A trigger such as an external event or a software trigger can modify TC\_CV at any time. If a trigger occurs while TC\_CV is incrementing, TC\_CV then decrements. If a trigger is received while TC\_CV is decrementing, TC\_CV then increments.

See the following figures.

RC Compare can stop the counter clock (CPCSTOP = 1) and/or disable the counter clock (CPCDIS = 1).



#### **Figure 53-14. WAVSEL = 11 without Trigger**

## **53.6.13 External Event/Trigger Conditions**

An external event can be programmed to be detected on one of the clock sources (XC0, XC1, XC2) or TIOBx. The external event selected can then be used as a trigger.

The event trigger is selected using TC\_CMR.EEVT. The trigger edge (rising, falling or both) for each of the possible external triggers is defined in TC\_CMR.EEVTEDG. If EEVTEDG is cleared (none), no external event is defined.

If TIOBx is defined as an external event signal (EEVT = 0), TIOBx is no longer used as an output and the compare register B is not used to generate waveforms and subsequently no IRQs. In this case, the TC channel can only generate a waveform on TIOAx.

When an external event is defined, it can be used as a trigger by setting TC\_CMR.ENETRG.

As in Capture mode, the SYNC signal and the software trigger are also available as triggers. RC Compare can also be used as a trigger depending on the parameter WAVSEL.

#### <span id="page-2174-0"></span>**53.6.14 Synchronization with PWM**

The inputs TIOAx/TIOBx can be bypassed, and thus channel trigger/capture events can be directly driven by the independent PWM module.

PWM comparator outputs (internal signals without dead-time insertion - OCx), respectively source of the PWMH/ L[2:0] outputs, are routed to the internal TC inputs. These specific TC inputs are multiplexed with TIOA/B input signal to drive the internal trigger/capture events.

The selection is made in the Extended Mode register (TC\_EMR) fields TRIGSRCA and TRIGSRCB (see [TC\\_EMRx](#page-2206-0)).

Each channel of the TC module can be synchronized by a different PWM channel as described in the following figure.

#### **Figure 53-16. Synchronization with PWM**



#### **53.6.15 Output Controller**

The output controller defines the output level changes on TIOAx and TIOBx following an event. TIOBx control is used only if TIOBx is defined as output (not as an external event).

The following events control TIOAx and TIOBx:

- Software trigger
- External event

#### • RC compare

RA Compare controls TIOAx, and RB Compare controls TIOBx. Each of these events can be programmed to set, clear or toggle the output as defined in the corresponding parameter in TC\_CMR.

#### **53.6.16 Quadrature Decoder**

#### **53.6.16.1 Description**

The quadrature decoder (QDEC) is driven by TIOA0, TIOB0 and TIOB1 input pins and drives the timer counter of channel 0 and 1. Channel 2 can be used as a time base in case of speed measurement requirements (see the following figure).

When writing a '0' to TC\_BMR.QDEN, the QDEC is bypassed and the IO pins are directly routed to the timer counter function.

TIOA0 and TIOB0 are to be driven by the two dedicated quadrature signals from a rotary sensor mounted on the shaft of the off-chip motor.

A third signal from the rotary sensor can be processed through pin TIOB1 and is typically dedicated to be driven by an index signal if it is provided by the sensor. This signal is not required to decode the quadrature signals PHA, PHB.

TC\_CMRx.TCCLKS must be configured to select XC0 input (i.e., 0x101). Field TC0XC0S has no effect as soon as the QDEC is enabled.

Either speed or position/revolution can be measured. Position channel 0 accumulates the edges of PHA, PHB input signals giving a high accuracy on motor position whereas channel 1 accumulates the index pulses of the sensor, therefore the number of rotations. Concatenation of both values provides a high level of precision on motion system position.

In Speed mode, position cannot be measured but revolution can be measured.

Inputs from the rotary sensor can be filtered prior to downstream processing. Accommodation of input polarity, phase definition and other factors are configurable.

Interruptions can be generated on different events.

A compare function (using TC\_RC) is available on channel 0 (speed/position) or channel 1 (rotation) and can generate an interrupt by means of TC\_SRx.CPCS.

## **SAMA5D2 Series Timer Counter (TC)**



#### <span id="page-2177-0"></span>**Figure 53-17. Predefined Connection of the Quadrature Decoder with Timer Counters**

#### **53.6.16.2 Input Preprocessing**

Input preprocessing consists of capabilities to take into account rotary sensor factors such as polarities and phase definition followed by configurable digital filtering.

Each input can be negated and swapping PHA, PHB is also configurable.

TC\_BMR. MAXFILT is used to configure a minimum duration for which the pulse is stated as valid. When the filter is active, pulses with a duration lower than (MAXFILT +1)  $\times$  t<sub>peripheral clock</sub> are not passed to downstream logic.

The value of (MAXFILT +1)  $\times$  t<sub>peripheral clock</sub> must not be greater than 10% of the minimum pulse on PHA, PHB or index when the rotary encoder speed is at its maximum. This speed depends on the application.



**Figure 53-18. Input Stage**

Input filtering can efficiently remove spurious pulses that might be generated by the presence of particulate contamination on the optical or magnetic disk of the rotary sensor.

Spurious pulses can also occur in environments with high levels of electromagnetic interference. Or, simply if vibration occurs even when rotation is fully stopped and the shaft of the motor is in such a position that the beginning of one of the reflective or magnetic bars on the rotary sensor disk is aligned with the light or magnetic (Hall) receiver cell of the rotary sensor. Any vibration can make the PHA, PHB signals toggle for a short duration.

**Timer Counter (TC)**



#### **53.6.16.3 Direction Status and Change Detection**

After filtering, the quadrature signals are analyzed to extract the rotation direction and edges of the two quadrature signals detected in order to be counted by TC logic downstream.

The direction status can be directly read at anytime in the TC\_QISR. The polarity of the direction flag status depends on the configuration written in TC\_BMR. INVA, INVB, INVIDX, SWAP modify the polarity of DIR flag.

Any change in rotation direction is reported in the TC\_QISR and can generate an interrupt.

The direction change condition is reported as soon as two consecutive edges on a phase signal have sampled the same value on the other phase signal and there is an edge on the other signal. The two consecutive edges of one phase signal sampling the same value on other phase signal is not sufficient to declare a direction change, as particulate contamination may mask one or more reflective bars on the optical or magnetic disk of the sensor. See the following figure for waveforms.

#### **Figure 53-20. Rotation Change Detection**

#### **Direction Change under normal conditions**



### **No direction change due to particulate contamination masking a reflective bar**



The direction change detection is disabled when TC\_BMR.QDTRANS is set. In this case, the DIR flag report must not be used.

A quadrature error is also reported by the QDEC via TC\_QISR.QERR. This error is reported if the time difference between two edges on PHA, PHB is lower than a predefined value. This predefined value is configurable and corresponds to (TC\_BMR.MAXFILT + 1)  $\times$  t<sub>peripheral clock</sub> ns. After being filtered, there is no reason to have two edges closer than (TC\_BMR.MAXFILT + 1)  $\times$  t<sub>peripheral clock</sub> ns under normal mode of operation.

**Timer Counter (TC)**



MAXFILT must be tuned according to several factors such as the peripheral clock frequency, type of rotary sensor and rotation speed to be achieved.

#### **53.6.16.4 Position and Rotation Measurement**

When TC\_BMR.POSEN is set, the motor axis position is processed on channel 0 (by means of the PHA, PHB edge detections) and the number of motor revolutions are recorded on channel 1 if the IDX signal is provided on the TIOB1 input. If no IDX signal is available, the internal counter can be cleared for each revolution if the number of counts per revolution is configured in TC\_RC0.RC and the TC\_CMR.CPCTRG bit is written to '1'. The position measurement can be read in the TC\_CV0 register and the rotation measurement can be read in the TC\_CV1 register.

Channel 0 and 1 must be configured in Capture mode (TC\_CMR0.WAVE = 0). 'Rising edge' must be selected as the External Trigger Edge (TC\_CMR.ETRGEDG = 0x01) and 'TIOAx' must be selected as the External Trigger (TC\_CMR.ABETRG = 0x1). The process must be started by configuring TC\_CCR.CLKEN and TC\_CCR.SWTRG.

In parallel, the number of edges are accumulated on TC channel 0 and can be read on the TC\_CV0 register.

Therefore, the accurate position can be read on both TC\_CV registers and concatenated to form a 32-bit word.

The TC channel 0 is cleared for each increment of IDX count value.

Depending on the quadrature signals, the direction is decoded and allows to count up or down in TC channels 0 and 1. The direction status is reported on TC\_QISR.

#### **53.6.16.5 Speed Measurement**

When TC\_BMR.SPEEDEN is set, the speed measure is enabled on channel 0.

A time base must be defined on channel 2 by writing the TC\_RC2 period register. Channel 2 must be configured in Waveform mode (WAVE bit set) in TC\_CMR2. The WAVSEL field must be defined with 0x10 to clear the counter by comparison and matching with TC\_RC value. Field ACPC must be defined at 0x11 to toggle TIOAx output.

This time base is automatically fed back to TIOAx of channel 0 when QDEN and SPEEDEN are set.

Channel 0 must be configured in Capture mode (WAVE = 0 in TC\_CMR0). TC\_CMR0.ABETRG must be configured at 1 to select TIOAx as a trigger for this channel.

EDGTRG must be set to 0x01, to clear the counter on a rising edge of the TIOAx signal and field LDRA must be set accordingly to 0x01, to load TC\_RA0 at the same time as the counter is cleared (LDRB must be set to 0x01). As a consequence, at the end of each time base period the differentiation required for the speed calculation is performed.

The process must be started by configuring bits CLKEN and SWTRG in the TC\_CCR.

The speed can be read on field RA in TC\_RA0.

Channel 1 can still be used to count the number of revolutions of the motor.

#### **53.6.16.6 Detecting a Missing Index Pulse**

To detect a missing index pulse due contamination, dust, etc., the TC\_SR0.CPCS flag can be used. It is also possible to assert the interrupt line if the TC\_SR0.CPCS flag is enabled as a source of the interrupt by writing a '1' to TC\_IER0.CPCS.

The TC\_RC0.RC field must be written with the nominal number of counts per revolution provided by the rotary encoder, plus a margin to eliminate potential noise (e.g., if nominal count per revolution is 1024, then TC\_RC0.RC=1026).

If the index pulse is missing, the timer value is not cleared and the nominal value is exceeded, then the comparator on the RC triggers an event, TC\_SR0.CPCS=1, and the interrupt line is asserted if TC\_IER0.CPCS=1.

The missing index pulse detection is only valid if the bit TC\_QISR.DIRCHG=0.

#### **53.6.16.7 Detecting Contamination/Dust at Rotary Encoder Low Speed**

The contamination/dust that can be filtered when the rotary encoder speed is high may not be filtered at low speed, thus creating unsollicited direction change, etc.

At low speed, even a minor contamination may appear as a long pulse, and thus not filtered and processed as a standard quadrature encoder pulse.

This contamination can be detected by using the similar method as the missing index detection.

A contamination exists on a phase line if TC\_SR.CPCS = 1 and TC\_QISR.DIRCHG = 1 when there is no sollicited change of direction.

#### **53.6.16.8 Missing Pulse Detection and Autocorrection**

The QDEC is equipped with a circuitry which detects and corrects some errors that may result from contamination on optical disks or other materials producing the quadrature phase signals.

The detection and autocorrection only works if the Count mode is configured for both phases (EDGPHA = 1 in TC\_BMR) and is enabled (AUTOC = 1 in TC\_BMR).

If a pulse is missing on a phase signal, it is automatically detected and the pulse count reported in the CV field of the TC CV0/1 is automatically corrected.

There is no detection if both phase signals are affected at the same location on the device providing the quadrature signals because the detection requires a valid phase signal to detect the contamination on the other phase signal.

**Timer Counter (TC)**



#### <span id="page-2183-0"></span>**Figure 53-22. Detection and Autocorrection of Missing Pulses**

If a quadrature device is undamaged, the number of pulses counted for a predefined period of time must be the same with or without detection and autocorrection feature.

Therefore, if the measurement results differ, a contamination exists on the device producing the quadrature signals.

This does not substitute the measurements of the number of pulses between two index pulses (if available) but provides a complementary method to detect damaged quadrature devices.

When the device providing quadrature signals is severely damaged, potentially leading to a number of consecutive missing pulses greater than 1, the downstream processing may be affected. It is possible to define the maximum admissible number of consecutive missing pulses before issuing a Missing Pulse Error flag (MPE in TC\_QISR). The threshold triggering an MPE flag report can be configured in TC\_BMR.MAXCMP. If the field MAXCMP is cleared, MPE never rises. The flag MAXCMP can trigger an interrupt while the QDEC is operating, thus providing a real time report of a potential problem on the quadrature device.

#### **53.6.17 2-bit Gray Up/Down Counter for Stepper Motor**

Each channel can be independently configured to generate a 2-bit Gray count waveform on corresponding TIOAx, TIOBx outputs by means of TC\_SMMRx.GCEN.

Up or Down count can be defined by writing TC\_SMMRx.DOWN.

It is mandatory to configure the channel in Waveform mode in the TC\_CMR.

The period of the counters can be programmed in TC\_RCx.

#### **Figure 53-23. 2-bit Gray Up/Down Counter**



## **53.6.18 Fault Mode**

At any time, the TC\_RCx registers can be used to perform a comparison on the respective current channel counter value (TC\_CVx) with the value of TC\_RCx register.

The CPCSx flags can be set accordingly and an interrupt can be generated.

This interrupt is processed but requires an unpredictable amount of time to be achieve the required action.

It is possible to trigger the FAULT output of the TIMER1 with CPCS from TC\_SR0 and/or CPCS from TC\_SR1. Each source can be independently enabled/disabled in the TC\_FMR.

This can be useful to detect an overflow on speed and/or position when QDEC is processed and to act immediately by using the FAULT output.

#### **Figure 53-24. Fault Output Generation**



#### **53.6.19 Register Write Protection**

To prevent any single software error from corrupting TC behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the [TC Write Protection Mode Register](#page-2216-0) (TC\_WPMR).

The Timer Counter clock of the first channel must be enabled to access TC\_WPMR.

The following registers can be write-protected when WPEN is set:

- [TC Block Mode Register](#page-2208-0)
- [TC Channel Mode Register Capture Mode](#page-2190-0)
- [TC Channel Mode Register Waveform Mode](#page-2192-0)
- **[TC Fault Mode Register](#page-2215-0)**
- [TC Stepper Motor Mode Register](#page-2195-0)
- [TC Register A](#page-2198-0)
- [TC Register B](#page-2199-0)
- **[TC Register C](#page-2200-0)**
- [TC Extended Mode Register](#page-2206-0)

## **SAMA5D2 Series Timer Counter (TC)**

## <span id="page-2185-0"></span>**53.7 Register Summary**



**Timer Counter (TC)**



**Timer Counter (TC)**



**Timer Counter (TC)**



## **Name: TC\_CCRx**<br>**Offset:**  $0x00 + x^*0$ 0x00 + x<sup>\*</sup>0x40 [x=0..2] **Reset:**  – **Property:**  Write-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 SWTRG CLKDIS | CLKEN | CLKEN Access W W W Reset – – – **Bit 2 – SWTRG** Software Trigger Command



### **Bit 1 – CLKDIS** Counter Clock Disable Command

<span id="page-2189-0"></span>**53.7.1 TC Channel Control Register**



### **Bit 0 – CLKEN** Counter Clock Enable Command



## <span id="page-2190-0"></span>**53.7.2 TC Channel Mode Register: Capture Mode**



This register can be written only if the WPEN bit is cleared in the [TC Write Protection Mode Register](#page-2216-0).



#### **Bits 22:20 – SBSMPLR[2:0]** Loading Edge Subsampling Ratio



#### **Bits 19:18 – LDRB[1:0]** RB Loading Edge Selection



#### **Bits 17:16 – LDRA[1:0]** RA Loading Edge Selection



### **Bit 15 – WAVE** Waveform Mode



**Timer Counter (TC)**

#### **Bit 14 – CPCTRG** RC Compare Trigger Enable



#### **Bit 10 – ABETRG** TIOAx or TIOBx External Trigger Selection



#### **Bits 9:8 – ETRGEDG[1:0]** External Trigger Edge Selection



#### **Bit 7 – LDBDIS** Counter Clock Disable with RB Loading



#### **Bit 6 – LDBSTOP** Counter Clock Stopped with RB Loading



#### **Bits 5:4 – BURST[1:0]** Burst Signal Selection



#### **Bit 3 – CLKI** Clock Invert



#### **Bits 2:0 – TCCLKS[2:0]** Clock Selection

To operate at maximum peripheral clock frequency, see [TC\\_EMRx.](#page-2206-0)



## <span id="page-2192-0"></span>**53.7.3 TC Channel Mode Register: Waveform Mode**



This register can only be written if the WPEN bit is cleared in the [TC Write Protection Mode Register](#page-2216-0).



#### **Bits 31:30 – BSWTRG[1:0]** Software Trigger Effect on TIOBx



#### **Bits 29:28 – BEEVT[1:0]** External Event Effect on TIOBx



#### **Bits 27:26 – BCPC[1:0]** RC Compare Effect on TIOBx



#### **Bits 25:24 – BCPB[1:0]** RB Compare Effect on TIOBx



## **Timer Counter (TC)**



#### **Bits 21:20 – AEEVT[1:0]** External Event Effect on TIOAx



#### **Bits 19:18 – ACPC[1:0]** RC Compare Effect on TIOAx



#### **Bits 17:16 – ACPA[1:0]** RA Compare Effect on TIOAx



## **Bit 15 – WAVE** Waveform Mode



#### **Bits 14:13 – WAVSEL[1:0]** Waveform Selection



#### **Bit 12 – ENETRG** External Event Trigger Enable

Whatever the value programmed in ENETRG, the selected external event only controls the TIOAx output and TIOBx if not used as input (trigger event input or other input used).



## **Bits 11:10 – EEVT[1:0]** External Event Selection

Signal selected as external event.



**Note:**  If TIOB is chosen as the external event signal, it is configured as an input and no longer generates waveforms and subsequently no IRQs.





#### **Bit 7 – CPCDIS** Counter Clock Disable with RC Compare



#### **Bit 6 – CPCSTOP** Counter Clock Stopped with RC Compare



#### **Bits 5:4 – BURST[1:0]** Burst Signal Selection



### **Bit 3 – CLKI** Clock Invert



#### **Bits 2:0 – TCCLKS[2:0]** Clock Selection

To operate at maximum peripheral clock frequency, see [TC\\_EMRx.](#page-2206-0)



## <span id="page-2195-0"></span>**53.7.4 TC Stepper Motor Mode Register**



This register can only be written if the WPEN bit is cleared in the [TC Write Protection Mode Register](#page-2216-0).



**Bit 0 – GCEN** Gray Count Enable

1 Down counter.


### **53.7.5 TC Register AB**





**Bits 31:0 – RAB[31:0]** Register A or Register B

RAB contains the next unread capture Register A or Register B value in real time. It is usually read by the DMA after a request due to a valid load edge on TIOAx.

When DMA is used, the RAB register address must be configured as source address of the transfer.

### **53.7.6 TC Counter Value Register**





### **Bits 31:0 – CV[31:0]** Counter Value

CV contains the counter value in real time.



#### **Important:**

For 16-bit channels, the CV field size is limited to register bits 15:0.

# **53.7.7 TC Register A**



This register has access Read-only if TC\_CMRx.WAVE = 0, Read/Write if TC\_CMRx.WAVE = 1. This register can only be written if the WPEN bit is cleared in the [TC Write Protection Mode Register](#page-2216-0).



**Bits 31:0 – RA[31:0]** Register A

RA contains the Register A value in real time.

# **53.7.8 TC Register B**



This register has access Read-only if TC\_CMRx.WAVE = 0, Read/Write if TC\_CMRx.WAVE = 1. This register can only be written if the WPEN bit is cleared in the [TC Write Protection Mode Register](#page-2216-0).



**Bits 31:0 – RB[31:0]** Register B

RB contains the Register B value in real time.

### **53.7.9 TC Register C**



This register can only be written if the WPEN bit is cleared in the [TC Write Protection Mode Register](#page-2216-0).



**Bits 31:0 – RC[31:0]** Register C

RC contains the Register C value in real time.

# **53.7.10 TC Interrupt Status Register**



### **Bit 18 – MTIOB** TIOBx Mirror



### **Bit 17 – MTIOA** TIOAx Mirror



#### **Bit 16 – CLKSTA** Clock Enabling Status



### **Bit 7 – ETRGS** External Trigger Status (cleared on read)



#### **Bit 6 – LDRBS** RB Loading Status (cleared on read)



#### **Bit 5 – LDRAS** RA Loading Status (cleared on read)

# **SAMA5D2 Series**

**Timer Counter (TC)**



#### **Bit 4 – CPCS** RC Compare Status (cleared on read)



#### **Bit 3 – CPBS** RB Compare Status (cleared on read)



#### **Bit 2 – CPAS** RA Compare Status (cleared on read)



#### **Bit 1 – LOVRS** Load Overrun Status (cleared on read)



#### **Bit 0 – COVFS** Counter Overflow Status (cleared on read)





### **53.7.11 TC Interrupt Enable Register**

**Name:** TC\_IERx<br>Offset: 0x24 + x<sup>\*</sup> **Offset:**  0x24 + x\*0x40 [x=0..2] **Reset:**  – **Property:**  Write-only

The following configuration values are valid for all listed bit names of this register:

- 0: No effect.
- 1: Enables the corresponding interrupt.



**Bit 4 – CPCS** RC Compare

**Bit 3 – CPBS** RB Compare

- **Bit 2 CPAS** RA Compare
- **Bit 1 LOVRS** Load Overrun
- **Bit 0 COVFS** Counter Overflow



# **53.7.12 TC Interrupt Disable Register**

**Name:** TC\_IDRx<br>**Offset:** 0x28 + x<sup>\*</sup> **Offset:**  0x28 + x\*0x40 [x=0..2] **Reset:** –<br>**Property:** Write-only **Property:** 

The following configuration values are valid for all listed bit names of this register:

- 0: No effect.
- 1: Disables the corresponding interrupt.



- **Bit 5 LDRAS** RA Loading
- **Bit 4 CPCS** RC Compare
- **Bit 3 CPBS** RB Compare
- **Bit 2 CPAS** RA Compare
- **Bit 1 LOVRS** Load Overrun
- **Bit 0 COVFS** Counter Overflow

# **53.7.13 TC Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

- 0: The corresponding interrupt is not enabled.
- 1: The corresponding interrupt is enabled.



**Bit 0 – COVFS** Counter Overflow

### **53.7.14 TC Extended Mode Register**



This register can only be written if the WPEN bit is cleared in the [TC Write Protection Mode Register](#page-2216-0).



### **Bit 8 – NODIVCLK** No Divided Clock



### **Bits 5:4 – TRIGSRCB[1:0]** Trigger Source for Input B



#### **Bits 1:0 – TRIGSRCA[1:0]** Trigger Source for Input A





# **53.7.15 TC Block Control Register**

#### **53.7.16 TC Block Mode Register**



This register can only be written if the WPEN bit is cleared in the [TC Write Protection Mode Register](#page-2216-0).



#### **Bits 29:26 – MAXCMP[3:0]** Maximum Consecutive Missing Pulses



#### **Bits 25:20 – MAXFILT[5:0]** Maximum Filter

Pulses with a period shorter than MAXFILT+1 peripheral clock cycles are discarded. For more details on MAXFILT constraints, see [Input Preprocessing.](#page-2177-0)

**Value Description**<br>1-63 **Defines the f** 

Defines the filtering capabilities.

#### **Bit 18 – AUTOC** AutoCorrection of missing pulses

0 (DISABLED): The detection and autocorrection function is disabled.

1 (ENABLED): The detection and autocorrection function is enabled.

#### **Bit 17 – IDXPHB** Index Pin is PHB Pin



#### **Bit 16 – SWAP** Swap PHA and PHB



#### **Bit 15 – INVIDX** Inverted Index



**Timer Counter (TC)**



#### **Bit 14 – INVB** Inverted PHB



#### **Bit 13 – INVA** Inverted PHA



#### **Bit 12 – EDGPHA** Edge on PHA Count Mode



#### **Bit 11 – QDTRANS** Quadrature Decoding Transparent



#### **Bit 10 – SPEEDEN** Speed Enabled



#### **Bit 9 – POSEN** Position Enabled



#### **Bit 8 – QDEN** Quadrature Decoder Enabled

Quadrature decoding (direction change) can be disabled using QDTRANS bit. One of the POSEN or SPEEDEN bits must be also enabled.



#### **Bits 5:4 – TC2XC2S[1:0]** External Clock Signal 2 Selection



#### **Bits 3:2 – TC1XC1S[1:0]** External Clock Signal 1 Selection



#### **Bits 1:0 – TC0XC0S[1:0]** External Clock Signal 0 Selection

# **SAMA5D2 Series**

**Timer Counter (TC)**





# **53.7.17 TC QDEC Interrupt Enable Register**

### **Bit 1 – DIRCHG** Direction Change



Enables the interrupt when a quadrature error occurs on PHA, PHB.





### **53.7.18 TC QDEC Interrupt Disable Register**

#### **Bit 3 – MPE** Consecutive Missing Pulse Error **Value** Description<br>0 No effect 0 No effect.<br>1 Disables Disables the interrupt when an occurrence of MAXCMP consecutive missing pulses has been detected.

### **Bit 2 – QERR** Quadrature Error



### **Bit 1 – DIRCHG** Direction Change







### **53.7.19 TC QDEC Interrupt Mask Register**

### **it 3 – MPE** Consecutive Missing



#### **Bit 2 – QERR** Quadrature Error



#### **Bit 1 – DIRCHG** Direction Change







### **53.7.20 TC QDEC Interrupt Status Register**

**Bit 8 – DIR** Direction

Returns an image of the current rotation direction.

#### **Bit 3 – MPE** Consecutive Missing Pulse Error



#### **Bit 2 – QERR** Quadrature Error



#### **Bit 1 – DIRCHG** Direction Change





### **53.7.21 TC Fault Mode Register**



This register can only be written if the WPEN bit is cleared in the [TC Write Protection Mode Register](#page-2216-0).





**Bit 0 – ENCF0** Enable Compare Fault Channel 0



### <span id="page-2216-0"></span>**53.7.22 TC Write Protection Mode Register**





#### **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable

The Timer Counter clock of the first channel must be enabled to access this register.





# **54. Pulse Density Modulation Interface Controller (PDMIC)**

# **54.1 Description**

The Pulse Density Modulation Interface Controller (PDMIC) is a PDM interface controller and decoder that support mono PDM format. It integrates a clock generator driving the PDM microphone and embeds filters which decimate the incoming bitstream to obtain most common audio rates.

# **54.2 Embedded Characteristics**

- 16-bit Resolution
- DMA Controller Support
- Up to 4 Conversions Stored
- PDM Clock Source can be Independent from Core Clock
- Register Write Protection

# **54.3 Block Diagram**

### **Figure 54-1. PDMIC Block Diagram**



# **54.4 Signal Description**

### **Table 54-1. PDMIC Pin Description**



### **54.5 Product Dependencies**

#### **54.5.1 I/O Lines**

The pins used for interfacing the PDMIC are multiplexed with PIO lines. The programmer must first program the PIO controllers to assign the peripheral functions to PDMIC pins.

#### **54.5.2 Power Management**

The PDMIC is not continuously clocked. The user must first enable the PDMIC peripheral clocks (PDMIC Channel 0 and PDMIC Channel 1) and the PDMIC Generic Clock in the Power Management Controller (PMC) before using the controller.

#### **54.5.3 Interrupt Sources**

The PDMIC interrupt line is connected on one of the internal sources of the Interrupt Controller. Using the PDMIC interrupt requires the Interrupt Controller to be programmed first.

## **54.6 Functional Description**

#### **54.6.1 PDM Interface**

#### **54.6.1.1 Description**

The PDM clock (PDMIC\_CLK) is used to sample the PDM bitstream.

The PDMIC\_CLK frequency range is between peripheral clock/2 and peripheral clock/256 or between GCLK clock/2 and GCLK clock/256, depending on the selected clock source.

The GCLK clock frequency must always be at least three times lower than the peripheral clock frequency.

The field PRESCAL in the Mode Register (PDMIC\_MR) must be programmed in order to provide a PDMIC\_CLK frequency compliant with the microphone parameters.

#### **54.6.1.2 Start-up Sequence**

To start processing the bitstream coming from the PDM interface, follow the steps below:

- 1. Clear all bits in the Control Register (PDMIC CR) or compute a soft reset using the SWRST bit of PDMIC CR.
- 2. Configure the PRESCAL field in PDMIC\_MR according to the microphone specifications.
- 3. Enable the PDM mode and start the conversions using the ENPDM bit in PDMIC CR.

#### **54.6.2 Digital Signal Processing (Digital Filter)**

#### **54.6.2.1 Description**

The PDMIC includes a DSP section containing a decimation filter, a droop compensation filter, a sixth-order low pass filter, a first-order high pass filter and an offset and gain compensation stage. A block diagram of the DSP section is represented in [Figure 54-2](#page-2219-0).

Data processed by the filtering section are two's complement signals defined on 24 bits.

The filtering of the decimation stage is performed by a fourth-order sinc-based filter whose zeros are placed in order to minimize aliasing effects of the decimation. The decimation ratio of this filter is either 32 or 64. The droop induced by this filter can be compensated by the droop compensation stage.

The sixth-order low pass filter is used to decimate the sinc filter output by a ratio of 2.

An optional first-order high pass filter is implemented in order to eliminate the DC component of the incoming signal.

The overall decimation ratio of this DSP section is either 64 or 128. This fits an audio sampling rate of 48 kHz with a PDM microphone sampling frequency of either 3.072 or 6.144 MHz. The frequency response of the filters optimizes the gain flatness between 0 and 20 kHz (when the droop compensation filter is implemented and the high pass filter is bypassed) and highly reduces the aliasing effects of the decimation.

#### <span id="page-2219-0"></span>**Figure 54-2. DSP Block Diagram**



#### **54.6.2.2 Decimation Filter**

The sigma-delta architecture of the PDM microphone implies a filtering and a decimation of the bitstream at the output of the microphone bitstream. The decimation filter decimates the bitstream by either 32 or 64. To perform this operation, a fourth-order sinc filter with an Over-Sampling Ratio (OSR) of 32 or 64 is implemented with the following transfer function:

$$
H(z) = \frac{1}{0SR^4} \left( \sum_{i=0}^{OSR-1} z^{-i} \right)^4
$$

The DC gain of this filter is unity and does not depend on its OSR. However, as it generates a fourth-order zero at Fs/OSR frequency multiples (Fs being the sampling frequency of the microphone), the frequency response of the decimation filter depends on the OSR parameter. See [54.6.2.3. Droop Compensation](#page-2220-0) for frequency plots.

Its non-flat frequency response can be compensated over the 0 to 20 kHz band by using the droop compensation filter when the decimated frequency is set to 48 kHz. See [54.6.2.3. Droop Compensation](#page-2220-0).

If the decimated sampling rate is modified, the frequency response of this filter is scaled proportionally to the new frequency.

In Figure 54-3 and Figure 54-4, Fs is the sampling rate of the PDM microphone.

#### **Figure 54-3. Spectral mask of an OSR = 32, Fs = 6.144 MHz, Fourth-Order Sinc Filter: Overall Response (continuous line) and 0 to 20 kHz Bandwidth Response (dashed line)**



The zeros of this filter are located at multiples of Fs/32

**Figure 54-4. Spectral Mask of an OSR = 64, Fs = 3.072 MHz, Fourth-order Sinc Filter: Overall Response (continuous line) and 0 to 20 kHz Bandwidth Response (dashed line)**



The zeros of this filter are located at multiples of Fs/64.

#### <span id="page-2220-0"></span>**54.6.2.3 Droop Compensation**

The droop effect introduced by the sinc filter can be compensated in the 0 to 20 kHz by the droop compensation filter (see Figure 54-5). This is a second-order IIR filter which is applied on the signal output by the sinc. The default coefficients of the droop compensation filter are computed to optimize the droop of the sinc filter with the decimated frequency equal to 48 kHz.

This filter compensates the droop of the sinc filter regardless of the OSR value.

If the decimated sampling rate is modified, the frequency response of this filter is scaled proportionally to the new frequency.

This filter can be bypassed by setting the SINBYP bit in the [PDMIC DSP Configuration Register 0](#page-2231-0) (PDMIC\_DSPR0).

#### **Figure 54-5. Droop Compensation Filter Overall Frequency Response**



**Figure 54-6. Droop Compensation Filter 0 to 20 kHz Band Flatness**



#### **54.6.2.4 Low Pass Filter**

The PDMIC includes a sixth-order IIR filter that performs a low pass transfer function and decimates by 2 the output of the sinc filter. The coefficients are computed for a decimated sampling rate of 48 kHz and optimize the 0 to 20 kHz band flatness while rejecting the aliasing of the PDM microphone by at least 60 dB in the 28 to 48 kHz band.

If the decimated sampling rate is modified, the frequency response of this filter is scaled proportionally to the new frequency.

[Figure 54-7](#page-2221-0) and [Figure 54-8](#page-2221-0) are drawn for an output sampling frequency of 48 kHz.

<span id="page-2221-0"></span>







#### **54.6.2.5 High Pass Filter**

The PDMIC includes an optional first-order IIR filter performing a high pass transfer function after the low pass filter and before the decimation. The coefficients are computed for a decimated sampling rate of 48 kHz to obtain a -3dB cutoff frequency at 15 Hz.

If the decimated sampling rate is modified, the frequency response of this filter is scaled proportionally to the new frequency.

This filter can be bypassed by setting the HPFBYP bit in PDMIC\_DSPR0 (see [54.7.8. PDMIC\\_DSPR0](#page-2231-0)).

Figure 54-9 is drawn for an output sampling frequency of 48 kHz.

#### **Figure 54-9. High Pass Filter Spectral Mask in the 0 to 100 Hz Band**



#### **54.6.2.6 Gain and Offset Compensation**

An offset, a gain, a scaling factor and a shift can be applied to a converted PDM microphone value using the following operation:

$$
data = \frac{\left(data_0 + \text{offset} \times 2^8\right) \times \text{again}}{2^{\text{scale} + \text{shift} + 8}}
$$

where:

- $data<sub>0</sub>$  is a signed integer defined on 24 bits. It is the output of the filtering channel.
- offset is a signed integer defined on 16 bits (see [PDMIC DSP Configuration Register 1](#page-2232-0)). It is multiplied by 2<sup>8</sup> to have the same weight as data $<sub>0</sub>$ .</sub>
- dgain is an unsigned integer defined on 15 bits (see [PDMIC DSP Configuration Register 1](#page-2232-0)). Only the 32 MSBs of the multiplication operation are used for scaling and shifting operations. dgain defaults to 0 after reset, which forces CDR to 0. It must be programmed to a non-zero value to read non-zero data into the PDMIC\_CDR register.
- scale is an unsigned integer defined on 4 bits (see [PDMIC DSP Configuration Register 0](#page-2231-0)). It shifts the multiplication operation result by scale bits to the right. Maximum allowed value is 15.
- shift is an unsigned integer defined on 4 bits (see [PDMIC DSP Configuration Register 0\)](#page-2231-0). It shifts the multiplication operation result by shift bits to the right. Maximum allowed value is 15.

If the data transfer is configured in 32-bit mode (see [PDMIC DSP Configuration Register 0\)](#page-2231-0), the 2<sup>shift</sup> division is not performed and the 32-bit result of the remaining operation is sent.

If the data transfer is configured in 16-bit mode, the 2<sup>shift</sup> division is performed. The result is then saturated to be within  $\pm$ (2<sup>15</sup>-1) and the 16 LSBs of this saturation operation are sent to the controller as the result of the PDM microphone conversion.

Default parameters are defined to output a 16-bit result whatever the data transfer configuration may be.

#### **54.6.3 Conversion Results**

When a conversion is completed, the resulting 16-bit digital value is stored in the PDMIC Converted Data Register (PDMIC\_CDR).

The DRDY bit in the Interrupt Status Register (PDMIC\_ISR) is set. In the case of a connected DMA Controller channel, DRDY rising triggers a data transfer request. In any case, DRDY can trigger an interrupt.

Reading PDMIC\_CDR clears the DRDY flag.

#### **Figure 54-10. DRDY Flag Behavior**



If PDMIC\_CDR is not read before further incoming data is converted, the Overrun Error (OVRE) flag is set in PDMIC\_ISR. Likewise, new data converted when DRDY is high sets the OVRE bit (Overrun Error) in PDMIC\_ISR. In case of overrun, the newly converted data is lost.

The OVRE flag is automatically cleared when PDMIC\_ISR is read.

#### **54.6.4 Register Write Protection**

To prevent any single software error from corrupting PDMIC behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the [PDMIC Write Protection Mode Register](#page-2233-0) (PDMIC\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the [PDMIC Write Protection Status](#page-2234-0) [Register](#page-2234-0) (PDMIC WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading PDMIC\_WPSR.

The following registers can be write-protected:

- [PDMIC Mode Register](#page-2225-0)
- [PDMIC DSP Configuration Register 0](#page-2231-0)
- [PDMIC DSP Configuration Register 1](#page-2232-0)

# **54.7 Register Summary**



# **Name:** PDMIC\_CR<br>Offset: 0x00 **Offset: Reset:** 0x00000000<br>**Property:** Read/Write **Property:** Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 ence in the set of the Access R/W R/W Reset 0 0 **Bit 4 – ENPDM** Enable PDM<br>Value Description **Value** Description<br>0 Disables the 0 Disables the PDM and stops the conversions.<br>1 Enables the PDM and starts the conversions. Enables the PDM and starts the conversions.

#### **Bit 0 – SWRST** Software Reset

Warning: The read value of this bit is always 0.



### <span id="page-2224-0"></span>**54.7.1 PDMIC Control Register**

#### <span id="page-2225-0"></span>**54.7.2 PDMIC Mode Register**



**Bits 14:8 – PRESCAL[6:0]** Prescaler Rate Selection

PRESCAL determines the frequency of the PDM bitstream sampling clock (PDMIC\_CLK):

 $PRESCAL = \frac{SELCK}{2 \times f_{PDMIC\_CLK}} - 1$ 

where SELCK is either f<sub>peripheral clock</sub> or f<sub>GCLK clock</sub> depending on the value of bit CLKS (f<sub>peripheral clock</sub> or f<sub>GCLK clock</sub> is the clock frequency in Hz).

**Bit 4 – CLKS** Clock Source Selection



### <span id="page-2226-0"></span>**54.7.3 PDMIC Converted Data Register**





**Bits 31:0 – DATA[31:0]** Data Converted

The filtered output data is placed into this register at the end of a conversion and remains until it is read.

### <span id="page-2227-0"></span>**54.7.4 PDMIC Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



**Bit 25 – OVRE** Overrun Error Interrupt Enable

**Bit 24 – DRDY** Data Ready Interrupt Enable

### <span id="page-2228-0"></span>**54.7.5 PDMIC Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.



Reset

**Bit 25 – OVRE** General Overrun Error Interrupt Disable

**Bit 24 – DRDY** Data Ready Interrupt Disable

### <span id="page-2229-0"></span>**54.7.6 PDMIC Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.



Reset

**Bit 25 – OVRE** General Overrun Error Interrupt Mask

**Bit 24 – DRDY** Data Ready Interrupt Mask



### <span id="page-2230-0"></span>**54.7.7 PDMIC Interrupt Status Register**

**Name:**  PDMIC\_ISR

**Bit 25 – OVRE** Overrun Error (cleared on read)



#### **Bit 24 – DRDY** Data Ready (cleared by reading PDMIC\_CDR)



#### **Bits 23:16 – FIFOCNT[7:0]** FIFO Count

Number of conversions available in the FIFO (not a source of interrupt).

#### <span id="page-2231-0"></span>**54.7.8 PDMIC DSP Configuration Register 0**



This register can only be written if the WPEN bit is cleared in the [PDMIC Write Protection Mode Register](#page-2233-0).



**Bits 15:12 – SHIFT[3:0]** Data Shift

Shifts the scaled result by SHIFT bits to the right.

**Bits 11:8 – SCALE[3:0]** Data Scale

Shifts the multiplication operation result by SCALE bits to the right.

#### **Bits 6:4 – OSR[2:0]** Global Oversampling Ratio

Values not listed are reserved.



#### **Bit 3 – SIZE** Data Size



#### **Bit 2 – SINBYP** SINCC Filter Bypass



#### **Bit 1 – HPFBYP** High-Pass Filter Bypass


# **54.7.9 PDMIC DSP Configuration Register 1**



This register can only be written if the WPEN bit is cleared in the [PDMIC Write Protection Mode Register](#page-2233-0).

DGAIN and OFFSET values can be determined using the formula in [54.6.2.6. Gain and Offset Compensation.](#page-2221-0)



**Bits 31:16 – OFFSET[15:0]** Offset Correction Offset correction to apply to the final result.

**Bits 14:0 – DGAIN[14:0]** Gain Correction Gain correction to apply to the final result.

## <span id="page-2233-0"></span>**54.7.10 PDMIC Write Protection Mode Register**





## **Bits 31:8 – WPKEY[23:0]** Write Protection Key



## **Bit 0 – WPEN** Write Protection Enable

See [54.6.4. Register Write Protection](#page-2222-0) for the list of registers that can be write-protected.



## **54.7.11 PDMIC Write Protection Status Register**



# **Bits 23:8 – WPVSRC[15:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





# **55. Pulse Width Modulation Controller (PWM)**

# **55.1 Description**

The Pulse Width Modulation Controller (PWM) generates output pulses on 4 channels independently according to parameters defined per channel. Each channel controls two complementary square output waveforms. Characteristics of the output waveforms such as period, duty-cycle, polarity and dead-times (also called dead-bands or non-overlapping times) are configured through the user interface. Each channel selects and uses one of the clocks provided by the clock generator. The clock generator provides several clocks resulting from the division of the PWM peripheral clock. External triggers can modify the output values in real time.

All accesses to the PWM are made through registers mapped on the peripheral bus. All channels integrate a double buffering system in order to prevent an unexpected output waveform while modifying the period, the spread spectrum, the duty-cycle or the dead-times.

Channels can be linked together as synchronous channels to be able to update their duty-cycle or dead-times at the same time.

The update of duty-cycles of synchronous channels can be performed by the DMA Controller channel which offers buffer transfer without processor Intervention.

The PWM includes a spread-spectrum counter to allow a constantly varying period (only for Channel 0). This counter may be useful to minimize electromagnetic interference or to reduce the acoustic noise of a PWM driven motor.

The PWM provides 8 independent comparison units capable of comparing a programmed value to the counter of the synchronous channels (counter of channel 0). These comparisons are intended to generate software interrupts, to trigger pulses on the 2 independent event lines (in order to synchronize ADC conversions with a lot of flexibility independently of the PWM outputs) and to trigger DMA Controller transfer requests.

PWM outputs can be overridden synchronously or asynchronously to their channel counter.

The PWM provides a fault protection mechanism with 6 fault inputs, capable to detect a fault condition and to override the PWM outputs asynchronously (outputs forced to '0', '1' or Hi-Z).

For safety usage, some configuration registers are write-protected.

# **55.2 Embedded Characteristics**

- 4 Channels
- Common Clock Generator Providing Thirteen Different Clocks
	- A Modulo n counter providing eleven clocks
	- Two independent linear dividers working on Modulo n counter outputs
- Independent Channels
	- Independent 16-bit counter for each channel
	- Independent complementary outputs with 12-bit dead-time generator (also called dead-band or nonoverlapping time) for each channel
	- Independent Push-Pull mode for each channel
	- Independent enable-disable command for each channel
	- Independent clock selection for each channel
	- Independent period, duty-cycle and dead-time for each channel
	- Independent double buffering of period, duty-cycle and dead-times for each channel
	- Independent programmable selection of the output waveform polarity for each channel, with double buffering
	- Independent programmable center- or left-aligned output waveform for each channel
	- Independent output override for each channel
	- Independent interrupt for each channel, at each period for left-aligned or center-aligned configuration
- Independent update time selection of double buffering registers (polarity, duty cycle) for each channel, at each period for left-aligned or center-aligned configuration
- External Trigger Input Management (e.g., for DC/DC or Lighting Control)
	- External PWM Reset mode
	- External PWM Start mode
	- Cycle-by-cycle duty cycle mode
	- Leading-edge blanking
- Two 2-bit Gray Up/Down Channels for Stepper Motor Control
- Spread Spectrum Counter to Allow a Constantly Varying Duty Cycle (only for Channel 0)
- Synchronous Channel Mode
	- Synchronous channels share the same counter
	- Mode to update the synchronous channels registers after a programmable number of periods
	- Synchronous channels support connection of one DMA Controller channel offers buffer transfer without processor intervention to update duty-cycle registers
- 2 Independent Event Lines Intended to Synchronize ADC Conversions
	- Programmable delay for event lines to delay ADC measurements
- 8 Comparison Units Intended to Generate Interrupts, Pulses on Event Lines and DMA Controller Transfer Requests
- 6 Programmable Fault Inputs Providing Asynchronous Protection of PWM Outputs
	- Two driven by the user through PIO inputs
	- Driven by the PMC when crystal oscillator clock fails
	- Driven by the ADC Controller through configurable comparison function
	- Driven by the Timer/Counter through configurable comparison function
- Register Write Protection

# **55.3 Block Diagram**

**Figure 55-1. PWM Controller Block Diagram**



**Note:**  For a more detailed illustration of the fault protection circuitry, refer to [55.6.2.7. Fault Protection.](#page-2253-0)

# **55.4 I/O Lines Description**

Each channel outputs two complementary external I/O lines.

#### **Table 55-1. I/O Lines Description**



# **55.5 Product Dependencies**

#### **55.5.1 I/O Lines**

The pins used for interfacing the PWM are multiplexed with PIO lines. The programmer must first program the PIO controller to assign the desired PWM pins to their peripheral function. If I/O lines of the PWM are not used by the application, they can be used for other purposes by the PIO controller.

All of the PWM outputs may or may not be enabled. If an application requires only four channels, then only four PIO lines are assigned to PWM outputs.

#### **55.5.2 Power Management**

The PWM is not continuously clocked. The programmer must first enable the PWM clock in the Power Management Controller (PMC) before using the PWM. However, if the application does not require PWM operations, the PWM clock can be stopped when not needed and be restarted later. In this case, the PWM will resume its operations where it left off.

#### **55.5.3 Interrupt Sources**

The PWM interrupt line is connected on one of the internal sources of the Interrupt Controller. Using the PWM interrupt requires the Interrupt Controller to be programmed first.

#### **55.5.4 Fault Inputs**

The PWM has the fault inputs connected to the different modules. Refer to the implementation of these modules within the product for detailed information about the fault generation procedure. The PWM receives faults from:

- PIO inputs
- the PMC
- the ADC controller
- Timer/Counters

#### **Table 55-2. Fault Inputs**



#### **Note:**

1. FPOL field in PWM\_FMR.

### <span id="page-2239-0"></span>**55.5.5 External Trigger Inputs**

**Table 55-3. External Trigger Inputs**



# **55.6 Functional Description**

The PWM controller is primarily composed of a clock generator module and 4 channels.

- Clocked by the peripheral clock, the clock generator module provides 13 clocks.
- Each channel can independently choose one of the clock generator outputs.
- Each channel generates an output waveform with attributes that can be defined independently for each channel through the user interface registers.

### **55.6.1 PWM Clock Generator**

**Figure 55-2. Functional View of the Clock Generator Block Diagram**



The PWM peripheral clock is divided in the clock generator module to provide different clocks available for all channels. Each channel can independently select one of the divided clocks.

The clock generator is divided into different blocks:

- a modulo n counter which provides 11 clocks:
	- fperipheral clock
	- $-$  f<sub>peripheral clock</sub>/2
- fperipheral clock/4
- $f_{\text{peribheral clock}}$ /8
- f<sub>peripheral clock</sub>/16
- $f_{\text{peripheral clock}}$ /32
- f<sub>peripheral clock</sub>/64
- f<sub>peripheral clock</sub>/128
- f<sub>peripheral clock</sub>/256
- fperipheral clock/512
- fperipheral clock/1024
- two linear dividers (1, 1/2, 1/3, ... 1/255) that provide two separate clocks: clkA and clkB

Each linear divider can independently divide one of the clocks of the modulo n counter. The selection of the clock to be divided is made according to the PREA (PREB) field of the PWM Clock register (PWM\_CLK). The resulting clock clkA (clkB) is the clock selected divided by DIVA (DIVB) field value.

After a reset of the PWM controller, DIVA (DIVB) and PREA (PREB) are set to '0'. This implies that after reset clkA (clkB) are turned off.

At reset, all clocks provided by the modulo n counter are turned off except the peripheral clock. This situation is also true when the PWM peripheral clock is turned off through the Power Management Controller.

**CAUTION** Before using the PWM controller, the programmer must first enable the peripheral clock in the Power Management Controller (PMC).

## **55.6.2 PWM Channel**

#### **55.6.2.1 Channel Block Diagram**

**Figure 55-3. Functional View of the Channel Block Diagram**



Each of the 4 channels is composed of six blocks:

- A clock selector which selects one of the clocks provided by the clock generator (described in [PWM Clock](#page-2239-0) [Generator](#page-2239-0) ).
- A counter clocked by the output of the clock selector. This counter is incremented or decremented according to the channel configuration and comparators matches. The size of the counter is 16 bits.
- A comparator used to compute the OCx output waveform according to the counter value and the configuration. The counter value can be the one of the channel counter or the one of the channel 0 counter according to SYNCx bit in the [PWM Sync Channels Mode Register](#page-2296-0) (PWM\_SCM).
- A 2-bit configurable Gray counter enables the stepper motor driver. One Gray counter drives 2 channels.
- A dead-time generator providing two complementary outputs (DTOHx/DTOLx) which allows to drive external power control switches safely.
- An output override block that can force the two complementary outputs to a programmed value (OOOHx/ OOOLx).
- An asynchronous fault protection mechanism that has the highest priority to override the two complementary outputs (PWMHx/PWMLx) in case of fault detection (outputs forced to '0', '1' or Hi-Z).

### **55.6.2.2 Comparator**

The comparator continuously compares its counter value with the channel period defined by CPRD in the [PWM](#page-2332-0) [Channel Period Register](#page-2332-0) (PWM\_CPRDx) and the duty-cycle defined by CDTY in the [PWM Channel Duty Cycle](#page-2330-0) [Register](#page-2330-0) (PWM\_CDTYx) to generate an output signal OCx accordingly.

The different properties of the waveform of the output OCx are:

- the clock selection. The channel counter is clocked by one of the clocks provided by the clock generator described in the previous section. This channel parameter is defined in the CPRE field of the [PWM Channel](#page-2328-0) [Mode Register](#page-2328-0) (PWM\_CMRx). This field is reset at '0'.
- the waveform period. This channel parameter is defined in the CPRD field of the PWM\_CPRDx register. If the waveform is left-aligned, then the output waveform period depends on the counter source clock and can be calculated:

By using the PWM peripheral clock divided by a given prescaler value "X" (where  $X = 2^{PREA}$  is 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula is:

 $(X \times \text{CPRD})$ 

 $f<sub>peri</sub>$  peripheral clock

By using the PWM peripheral clock divided by a given prescaler value "X" (see above) and by either the DIVA or the DIVB divider. The formula becomes, respectively:

 $X \times \text{CPRD} \times \text{DIVA}$  $\frac{f(x)}{f(x)}$  or  $\frac{f(x)}{f(x)}$  or  $\frac{f(x)}{f(x)}$  or  $\frac{f(x)}{f(x)}$  or  $\frac{f(x)}{f(x)}$  or  $\frac{f(x)}{f(x)}$  $\displaystyle{f}$  peripheral clock

If the waveform is center-aligned, then the output waveform period depends on the counter source clock and can be calculated:

By using the PWM peripheral clock divided by a given prescaler value "X" (where  $X = 2^{PREA}$  is 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula is:

#### $(2 \times X \times \text{CPRD})$  $f$  peripheral clock

By using the PWM peripheral clock divided by a given prescaler value "X" (see above) and by either the DIVA or the DIVB divider. The formula becomes, respectively:

 $2 \times X \times \text{CPRD} \times \text{DIVA}$  $f_{\text{peripheral clock}}$  or

 $(2 \times X \times \text{CPRD} \times \text{DIVB})$ 

 $f$  peripheral clock

• the waveform duty-cycle. This channel parameter is defined in the CDTY field of the PWM\_CDTYx register. If the waveform is left-aligned, then:

$$
duty cycle = \frac{PWM\_period - ((1/clkN) \times CDTY)}{PWM\_period}
$$

If the waveform is center-aligned, then:

 $duty cycle = \frac{((PWM\_period/2)-1) - ((1/clkN) \times CDTY)}{DMM\_initial/2}$ PWM\_period/2

- the waveform polarity. At the beginning of the period, the signal can be at high or low level. This property is defined in the CPOL bit of PWM\_CMRx. By default, the signal starts by a low level. The DPOLI bit in PWM\_CMRx defines the PWM polarity when the channel is disabled (CHIDx = 0 in PWM\_SR). For more details, see the figure *Waveform Properties.*
	- DPOLI = 0: PWM polarity when the channel is disabled is the same as the one defined for the beginning of the PWM period.
	- DPOLI = 1: PWM polarity when the channel is disabled is inverted compared to the one defined for the beginning of the PWM period.
- the waveform alignment. The output waveform can be left- or center-aligned. Center-aligned waveforms can be used to generate non-overlapped waveforms. This property is defined in the CALG bit of PWM\_CMRx. The default mode is left-aligned.

# **Figure 55-4. Non-Overlapped Center-Aligned Waveforms**



**Note:**  See the figure [Figure 55-5](#page-2243-0) for a detailed description of center-aligned waveforms.

When center-aligned, the channel counter increases up to CPRD and decreases down to 0. This ends the period.

When left-aligned, the channel counter increases up to CPRD and is reset. This ends the period.

Thus, for the same CPRD value, the period for a center-aligned channel is twice the period for a left-aligned channel. Waveforms are fixed at 0 when:

- CDTY = CPRD and CPOL = 0 (Note that if TRGMODE = MODE3, the PWM waveform switches to 1 at the external trigger event (see [Cycle-By-Cycle Duty Mode\)](#page-2269-0)).
- $CDTY = 0$  and  $CPOL = 1$

Waveforms are fixed at 1 (once the channel is enabled) when:

- CDTY = 0 and CPOL =  $0$
- CDTY = CPRD and CPOL = 1 (Note that if TRGMODE = MODE3, the PWM waveform switches to 0 at the external trigger event (see [Cycle-By-Cycle Duty Mode\)](#page-2269-0)).

The waveform polarity must be set before enabling the channel. This immediately affects the channel output level.

Modifying CPOL in [PWM Channel Mode Register](#page-2328-0) while the channel is enabled can lead to an unexpected behavior of the device being driven by PWM.

In addition to generating the output signals OCx, the comparator generates interrupts depending on the counter value. When the output waveform is left-aligned, the interrupt occurs at the end of the counter period. When the output waveform is center-aligned, the bit CES of PWM\_CMRx defines when the channel counter interrupt occurs. If CES is set to '0', the interrupt occurs at the end of the counter period. If CES is set to '1', the interrupt occurs at the end of the counter period and at half of the counter period.

The figure below illustrates the counter interrupts depending on the configuration.



### <span id="page-2243-0"></span>**Figure 55-5. Waveform Properties**

© 2022 Microchip Technology Inc. and its subsidiaries

#### **55.6.2.3 Trigger Selection for Timer Counter**

The PWM controller can be used as a trigger source for the Timer Counter (TC) to achieve the two application examples described below.

#### **55.6.2.3.1 Delay Measurement**

To measure the delay between the channel x comparator output (OCx) and the feedback from the bridge driver of the MOSFETs (see the figure below), the bit TCTS in the [PWM Channel Mode Register](#page-2328-0) must be at 0. This defines the comparator output of the channel x as the TC trigger source. The TIOB trigger (TC internal input) is used to start the TC; the TIOA input (from PAD) is used to capture the delay.

#### **Figure 55-6. Triggering the TC: Delay Measurement**



#### **55.6.2.3.2 Cumulated ON Time Measurement**

To measure the cumulated "ON" time of MOSFETs (see the figure below), the bit TCTS of the [PWM Channel Mode](#page-2328-0) [Register](#page-2328-0) must be set to 1 to define the counter event (see the figure *Waveform Properties*) as the Timer Counter trigger source.



# **Figure 55-7. Triggering the TC: Cumulated "ON" Time Measurement**

#### **55.6.2.4 2-bit Gray Up/Down Counter for Stepper Motor**

A pair of channels may provide a 2-bit Gray count waveform on two outputs. Dead-time generator and other downstream logic can be configured on these channels.

Up or Down Count mode can be configured on-the-fly by means of PWM\_SMMR configuration registers.

When GCEN0 is set to '1', channels 0 and 1 outputs are driven with a Gray counter.



## **55.6.2.5 Dead-Time Generator**

The dead-time generator uses the comparator output OCx to provide the two complementary outputs DTOHx and DTOLx, which allows the PWM macrocell to drive external power control switches safely. When the dead-time generator is enabled by setting the bit DTE to 1 or 0 in the [PWM Channel Mode Register](#page-2328-0) (PWM\_CMRx), dead-times (also called dead-bands or non-overlapping times) are inserted between the edges of the two complementary outputs DTOHx and DTOLx. Note that enabling or disabling the dead-time generator is allowed only if the channel is disabled.

The dead-time is adjustable by the [PWM Channel Dead Time Register](#page-2336-0) (PWM\_DTx). Each output of the dead-time generator can be adjusted separately by DTH and DTL. The dead-time values can be updated synchronously to the PWM period by using the [PWM Channel Dead Time Update Register](#page-2337-0) (PWM\_DTUPDx).

The dead-time is based on a specific counter which uses the same selected clock that feeds the channel counter of the comparator. Depending on the edge and the configuration of the dead-time, DTOHx and DTOLx are delayed until the counter has reached the value defined by DTH or DTL. An inverted configuration bit (DTHI and DTLI bit in PWM CMRx) is provided for each output to invert the dead-time outputs. The following figure shows the waveform of the dead-time generator.

# **SAMA5D2 Series Pulse Width Modulation Controller (PWM)**



#### **Figure 55-9. Complementary Output Waveforms**

#### **55.6.2.5.1 PWM Push-Pull Mode**

When a PWM channel is configured in Push-Pull mode, the dead-time generator output is managed alternately on each PWM cycle. The polarity of the PWM line during the idle state of the Push-Pull mode is defined by the DPOLI bit in the [PWM Channel Mode Register](#page-2328-0) (PWM\_CMRx). The Push-Pull mode can be enabled separately on each channel by writing a one to bit PPM in the [PWM Channel Mode Register](#page-2328-0).

### **Figure 55-10. PWM Push-Pull Mode**



### **Figure 55-11. PWM Push-Pull Waveforms: Left-Aligned Mode**





#### **Figure 55-12. PWM Push-Pull Waveforms: Center-Aligned Mode**

The PWM Push-Pull mode can be useful in transformer-based power converters, such as a half-bridge converter. The Push-Pull mode prevents the transformer core from being saturated by any direct current.

# **SAMA5D2 Series Pulse Width Modulation Controller (PWM)**



## **Figure 55-13. Half-Bridge Converter Application: No Feedback Regulation**

#### +  $D_1$  L  $C_{1}$ C <del>六</del> <u>PWMxH</u> wwwwwww WWWW  $\rm V_{\rm DC}$  $=$  $V_{\text{IN}}$ +  $\mathsf{C}_\mathsf{out}$  $V_{\text{out}}$ D. +  $C<sub>2</sub>$ PWMxL 'n PWMx outputs x = [1..2] PWMEXTRG Error Isolation PWM  $:= [1..2]$ CONTROLLER Amplification およ  $\mathsf{V}_{\mathsf{REF}}$ PWM Conf guration PPM (PWM\_CMRx) = 1 CPOL (PWM\_CMRx) = 1 DPOLI (PWM\_CMRx) = 1 **PWM Channel x Period** MODE (PWM\_ETRGx) = 3 Even cycle Odd cycle Even cycle Odd cycle Even cycle  $V_{REF}$  $V_{\text{OL}}$ CDTY (PWM\_CDTYx) Output Waveform PWMxH DTHI (PWM\_CMRx) = 0 ///  $DTH$  (PWM\_DTx) = 0 CDTY (PWM\_CDTYx) Output Waveform PWMxL DTLI (PWM\_CMRx) = 1 DTL (PWM  $DTx$ ) = 0

#### **Figure 55-14. Half-Bridge Converter Application: Feedback Regulation**

#### **55.6.2.6 Output Override**

The two complementary outputs DTOHx and DTOLx of the dead-time generator can be forced to a value defined by the software.

#### **Figure 55-15. Override Output Selection**



The fields OSHx and OSLx in the [PWM Output Selection Register](#page-2307-0) (PWM\_OS) allow the outputs of the dead-time generator DTOHx and DTOLx to be overridden by the value defined in the fields OOVHx and OOVLx in the [PWM](#page-2306-0) [Output Override Value Register](#page-2306-0) (PWM\_OOV).

The set registers [PWM Output Selection Set Register](#page-2308-0) (PWM\_OSS) and [PWM Output Selection Set Update Register](#page-2310-0) (PWM\_OSSUPD) enable the override of the outputs of a channel regardless of other channels. In the same way,

<span id="page-2253-0"></span>the clear registers [PWM Output Selection Clear Register](#page-2309-0) (PWM\_OSC) and [PWM Output Selection Clear Update](#page-2311-0) [Register](#page-2311-0) (PWM\_OSCUPD) disable the override of the outputs of a channel regardless of other channels.

By using buffer registers PWM\_OSSUPD and PWM\_OSCUPD, the output selection of PWM outputs is done synchronously to the channel counter, at the beginning of the next PWM period.

By using registers PWM\_OSS and PWM\_OSC, the output selection of PWM outputs is done asynchronously to the channel counter, as soon as the register is written.

The value of the current output selection can be read in PWM\_OS.

While overriding PWM outputs, the channel counters continue to run, only the PWM outputs are forced to user defined values.

#### **55.6.2.7 Fault Protection**

6 inputs provide fault protection which can force any of the PWM output pairs to a programmable value. This mechanism has priority over output overriding.



#### **Figure 55-16. Fault Protection**

The polarity level of the fault inputs is configured by the FPOL field in the [PWM Fault Mode Register](#page-2312-0) (PWM\_FMR). For fault inputs coming from internal peripherals such as ADC or Timer Counter, the polarity level must be FPOL = 1. For fault inputs coming from external GPIO pins the polarity level depends on the user's implementation.

The configuration of the Fault Activation mode (FMOD field in PWMC\_FMR) depends on the peripheral generating the fault. If the corresponding peripheral does not have "Fault Clear" management, then the FMOD configuration to use must be FMOD = 1, to avoid spurious fault detection. Refer to the corresponding peripheral documentation for details on handling fault generation.

Fault inputs may or may not be glitch-filtered depending on the FFIL field in PWM\_FMR. When the filter is activated, glitches on fault inputs with a width inferior to the PWM peripheral clock period are rejected.

A fault becomes active as soon as its corresponding fault input has a transition to the programmed polarity level. If the corresponding bit FMOD is set to '0' in PWM\_FMR, the fault remains active as long as the fault input is at this polarity level. If the corresponding FMOD field is set to '1', the fault remains active until the fault input is no longer at this polarity level and until it is cleared by writing the corresponding bit FCLR in the [PWM Fault Clear Register](#page-2314-0)

(PWM\_FCR). In the [PWM Fault Status Register](#page-2313-0) (PWM\_FSR), the field FIV indicates the current level of the fault inputs and the field FIS indicates whether a fault is currently active.

Each fault can be taken into account or not by the fault protection mechanism in each channel. To be taken into account in the channel x, the fault y must be enabled by the bit FPEx[y] in the PWM Fault Protection Enable register (PWM\_FPE). However, synchronous channels (see [Synchronous Channels](#page-2256-0)) do not use their own fault enable bits, but those of the channel 0 (bits FPE0[y]).

The fault protection on a channel is triggered when this channel is enabled and when any one of the faults that are enabled for this channel is active. It can be triggered even if the PWM peripheral clock is not running but only by a fault input that is not glitch-filtered.

When the fault protection is triggered on a channel, the fault protection mechanism resets the counter of this channel and forces the channel outputs to the values defined by the fields FPVHx and FPVLx in the [PWM Fault Protection](#page-2315-0) [Value Register 1](#page-2315-0) (PWM\_FPV) and fields FPZHx/FPZLx in the [PWM Fault Protection Value Register 2,](#page-2321-0) as shown in the table below. The output forcing is made asynchronously to the channel counter.





**A** CAUTION

- To prevent any unexpected activation of the status flag FSy in PWM\_FSR, the FMODy bit can be set to '1' only if the FPOLy bit has been previously configured to its final value.
- To prevent any unexpected activation of the Fault Protection on the channel x, the bit FPEx[y] can be set to '1' only if the FPOLy bit has been previously configured to its final value.

If a comparison unit is enabled (see [PWM Comparison Units\)](#page-2261-0) and if a fault is triggered in the channel 0, then the comparison cannot match.

As soon as the fault protection is triggered on a channel, an interrupt (different from the interrupt generated at the end of the PWM period) can be generated but only if it is enabled and not masked. The interrupt is reset by reading the interrupt status register, even if the fault which has caused the trigger of the fault protection is kept active.

#### **55.6.2.7.1 Recoverable Fault**

The PWM provides a Recoverable Fault mode on fault 1 and 2 (see figure [Fault Protection](#page-2253-0)).

The recoverable fault signal is an internal signal generated as soon as an external trigger event occurs (see [PWM](#page-2264-0) [External Trigger Mode](#page-2264-0)).

When the fault 1 or 2 is defined as a recoverable fault, the corresponding fault input pin is ignored and bits FFIL1/2, FMOD1/2 and FFIL1/2 are not taken into account.

The fault 1 is managed as a recoverable fault by the PWMEXTRG1 input trigger when PWM\_ETRG1.RFEN = 1, PWM\_ENA.CHID1 = 1, and PWM\_ETRG1.TRGMODE  $\neq$  0.

The fault 2 is managed as a recoverable fault by the PWMEXTRG2 input trigger when PWM\_ETRG2.RFEN = 1, PWM\_ENA.CHID2 = 1, and PWM\_ETRG2.TRGMODE  $\neq$  0.

Recoverable fault 1 and 2 can be taken into account by all channels by enabling the bit FPEx[1/2] in the PWM Fault Protection Enable registers (PWM\_FPEx). However the synchronous channels (see [Synchronous Channels](#page-2256-0)) do not use their own fault enable bits, but those of the channel 0 (bits FPE0[1/2]).

When a recoverable fault is triggered (according to the PWM\_ETRGx.TRGMODE setting), the PWM counter of the affected channels is not cleared (unlike in the classic fault protection mechanism) but the channel outputs are forced to the values defined by the fields FPVHx and FPVLx in the [PWM Fault Protection Value Register 1](#page-2315-0) (PWM\_FPV), as per table *Forcing Values of PWM Outputs by Fault Protection*. The output forcing is made asynchronously to the

channel counter and lasts from the recoverable fault occurrence to the end of the next PWM cycle (if the recoverable fault is no longer present) (see the figure below).

The recoverable fault does not trigger an interrupt. The Fault Status FSy (with y = 1 or 2) is not reported in the [PWM](#page-2313-0) [Fault Status Register](#page-2313-0) when the fault y is a recoverable fault.

See [Cycle-By-Cycle Duty Mode: LED String Control](#page-2271-0) for an application case associating the Recoverable Fault mode with the External Trigger mode.

#### **Figure 55-17. Recoverable Fault Management**



#### <span id="page-2256-0"></span>**55.6.2.8 Spread Spectrum Counter**

The PWM macrocell includes a spread spectrum counter allowing the generation of a constantly varying duty cycle on the output PWM waveform (only for the channel 0). This feature may be useful to minimize electromagnetic interference or to reduce the acoustic noise of a PWM driven motor.

This is achieved by varying the effective period in a range defined by a spread spectrum value which is programmed by the field SPRD in the [PWM Spread Spectrum Register](#page-2318-0) (PWM\_SSPR). The effective period of the output waveform is the value of the spread spectrum counter added to the programmed waveform period CPRD in the [PWM Channel](#page-2332-0) [Period Register](#page-2332-0) (PWM\_CPRD0).

It will cause the effective period to vary from CPRD-SPRD to CPRD+SPRD. This leads to a constantly varying duty cycle on the PWM output waveform because the duty cycle value programmed is unchanged.

The value of the spread spectrum counter can change in two ways depending on the bit SPRDM in PWM\_SSPR.

If SPRDM = 0, the Triangular mode is selected. The spread spectrum counter starts to count from -SPRD when the channel 0 is enabled or after reset and counts upwards at each period of the channel counter. When it reaches SPRD, it restarts to count from -SPRD again.

If SPRDM = 1, the Random mode is selected. A new random value is assigned to the spread spectrum counter at each period of the channel counter. This random value is between -SPRD and +SPRD and is uniformly distributed.

#### **Figure 55-18. Spread Spectrum Counter**



#### **55.6.2.9 Synchronous Channels**

Some channels can be linked together as synchronous channels. They have the same source clock, the same period, the same alignment and are started together. In this way, their counters are synchronized together.

The synchronous channels are defined by the SYNCx bits in the [PWM Sync Channels Mode Register](#page-2296-0) (PWM SCM). Only one group of synchronous channels is allowed.

When a channel is defined as a synchronous channel, the channel 0 is also automatically defined as a synchronous channel. This is because the channel 0 counter configuration is used by all the synchronous channels.

If a channel x is defined as a synchronous channel, the fields/bits for the channel 0 are used instead of those of channel x:

- CPRE in PWM CMR0 instead of CPRE in PWM CMRx (same source clock)
- CPRD in PWM\_CPRD0 instead of CPRD in PWM\_CPRDx (same period)
- CALG in PWM\_CMR0 instead of CALG in PWM\_CMRx (same alignment)

Modifying the fields CPRE, CPRD and CALG of for channels with index greater than 0 has no effect on output waveforms.

Because counters of synchronous channels must start at the same time, they are all enabled together by enabling the channel 0 (by the CHID0 bit in PWM\_ENA register). In the same way, they are all disabled together by disabling channel 0 (by the CHID0 bit in PWM\_DIS register). However, a synchronous channel x different from channel 0 can be enabled or disabled independently from others (by the CHIDx bit in PWM\_ENA and PWM\_DIS registers).

Defining a channel as a synchronous channel while it is an asynchronous channel (by writing the bit SYNCx to '1' while it was at '0') is allowed only if the channel is disabled at this time (CHIDx = 0 in PWM\_SR). In the same way, defining a channel as an asynchronous channel while it is a synchronous channel (by writing the SYNCx bit to '0' while it was '1') is allowed only if the channel is disabled at this time.

The UPDM field (Update Mode) in the PWM\_SCM register selects one of the three methods to update the registers of the synchronous channels:

- Method 1 (UPDM = 0): The period value, the duty-cycle values and the dead-time values must be written by the processor in their respective update registers (respectively PWM\_CPRDUPDx, PWM\_CDTYUPDx and PWM\_DTUPDx).The update is triggered at the next PWM period as soon as the bit UPDULOCK in the [PWM](#page-2299-0) [Sync Channels Update Control Register](#page-2299-0) (PWM\_SCUC) is set to '1'.
- Method 2 (UPDM = 1): The period value, the duty-cycle values, the dead-time values and the update period value must be written by the processor in their respective update registers (respectively PWM\_CPRDUPDx, PWM\_CDTYUPDx and PWM\_DTUPD). The update of the period value and of the dead-time values is triggered at the next PWM period as soon as the bit UPDULOCK in the PWM\_SCUC register is set to '1'. The update of the duty-cycle values and the update period value is triggered automatically after an update period defined by the field UPR in the [PWM Sync Channels Update Period Register](#page-2300-0) (PWM\_SCUP).
- Method 3 (UPDM = 2): Same as Method 2 apart from the fact that the duty-cycle values of ALL synchronous channels are written by the DMA Controller. The user can choose to synchronize the DMA Controller transfer request with a comparison match (see [Section 7.3 "PWM Comparison Units"](#page-2261-0)), by the fields PTRM and PTRCS in the PWM\_SCM register. The DMA destination address must be configured to access only the [PWM DMA](#page-2298-0) [Register](#page-2298-0) (PWM\_DMAR). The DMA buffer data structure must consist of sequentially repeated duty cycles. The number of duty cycles in each sequence corresponds to the number of synchronized channels. Duty cycles in each sequence must be ordered from the lowest to the highest channel index. The size of the duty cycle is 16 bits.



## **Table 55-5. Summary of the Update of Registers of Synchronous Channels**

#### **55.6.2.9.1 Method 1: Manual write of duty-cycle values and manual trigger of the update**

In this mode, the update of the period value, the duty-cycle values and the dead-time values must be done by writing in their respective update registers with the processor (respectively PWM\_CPRDUPDx, PWM\_CDTYUPDx and PWM\_DTUPDx).

To trigger the update, the user must use the bit UPDULOCK in the PWM\_SCUC register which allows to update synchronously (at the same PWM period) the synchronous channels:

- If the bit UPDULOCK is set to '1', the update is done at the next PWM period of the synchronous channels.
- If the UPDULOCK bit is not set to '1', the update is locked and cannot be performed.

After writing the UPDULOCK bit to '1', it is held at this value until the update occurs, then it is read 0.

Sequence for Method 1:

- <span id="page-2258-0"></span>1. Select the manual write of duty-cycle values and the manual update by setting the UPDM field to '0' in the PWM\_SCM register.
- 2. Define the synchronous channels by the SYNCx bits in the PWM\_SCM register.
- 3. Enable the synchronous channels by writing CHID0 in the PWM\_ENA register.
- 4. If an update of the period value and/or the duty-cycle values and/or the dead-time values is required, write registers that need to be updated (PWM\_CPRDUPDx, PWM\_CDTYUPDx and PWM\_DTUPDx).
- 5. Set UPDULOCK to '1' in PWM\_SCUC.
- 6. The update of the registers will occur at the beginning of the next PWM period. When the UPDULOCK bit is reset, go to Step 4. for new values.

#### **Figure 55-19. Method 1 (UPDM = 0)**



#### **55.6.2.9.2 Method 2: Manual write of duty-cycle values and automatic trigger of the update**

In this mode, the update of the period value, the duty-cycle values, the dead-time values and the update period value must be done by writing in their respective update registers with the processor (respectively PWM\_CPRDUPDx, PWM\_CDTYUPDx, PWM\_DTUPDx and PWM\_SCUPUPD).

To trigger the update of the period value and the dead-time values, the user must use the bit UPDULOCK in the PWM\_SCUC register, which updates synchronously (at the same PWM period) the synchronous channels:

- If the bit UPDULOCK is set to '1', the update is done at the next PWM period of the synchronous channels.
- If the UPDULOCK bit is not set to '1', the update is locked and cannot be performed.

After writing the UPDULOCK bit to '1', it is held at this value until the update occurs, then it is read 0.

The update of the duty-cycle values and the update period is triggered automatically after an update period.

To configure the automatic update, the user must define a value for the update period by the UPR field in the PWM\_SCUP register. The PWM controller waits UPR+1 period of synchronous channels before updating automatically the duty values and the update period value.

The status of the duty-cycle value write is reported in the [PWM Interrupt Status Register 2](#page-2305-0) (PWM\_ISR2) by the following flags:

• WRDY: this flag is set to '1' when the PWM Controller is ready to receive new duty-cycle values and a new update period value. It is reset to '0' when the PWM\_ISR2 register is read.

Depending on the interrupt mask in the [PWM Interrupt Mask Register 2](#page-2304-0) (PWM IMR2), an interrupt can be generated by these flags.

Sequence for Method 2:

- 1. Select the manual write of duty-cycle values and the automatic update by setting the field UPDM to '1' in the PWM\_SCM register
- 2. Define the synchronous channels by the bits SYNCx in the PWM\_SCM register.
- 3. Define the update period by the field UPR in the PWM\_SCUP register.
- 4. Enable the synchronous channels by writing CHID0 in the PWM\_ENA register.
- 5. If an update of the period value and/or of the dead-time values is required, write registers that need to be updated (PWM\_CPRDUPDx, PWM\_DTUPDx), else go to [Step 8.](#page-2259-0)
- 6. Set UPDULOCK to '1' in PWM\_SCUC.
- <span id="page-2259-0"></span>7. The update of these registers will occur at the beginning of the next PWM period. At this moment the bit UPDULOCK is reset, go to [Step 5.](#page-2258-0) for new values.
- 8. If an update of the duty-cycle values and/or the update period is required, check first that write of new update values is possible by polling the flag WRDY (or by waiting for the corresponding interrupt) in PWM\_ISR2.
- 9. Write registers that need to be updated (PWM\_CDTYUPDx, PWM\_SCUPUPD).
- 10. The update of these registers will occur at the next PWM period of the synchronous channels when the Update Period is elapsed. Go to Step 8. for new values.



#### **55.6.2.9.3 Method 3: Automatic write of duty-cycle values and automatic trigger of the update**

In this mode, the update of the duty cycle values is made automatically by the DMA Controller. The update of the period value, the dead-time values and the update period value must be done by writing in their respective update registers with the processor (respectively PWM\_CPRDUPDx, PWM\_DTUPDx and PWM\_SCUPUPD).

To trigger the update of the period value and the dead-time values, the user must use the bit UPDULOCK which allows to update synchronously (at the same PWM period) the synchronous channels:

- If the bit UPDULOCK is set to '1', the update is done at the next PWM period of the synchronous channels.
- If the UPDULOCK bit is not set to '1', the update is locked and cannot be performed.

After writing the UPDULOCK bit to '1', it is held at this value until the update occurs, then it is read 0.

The update of the duty-cycle values and the update period value is triggered automatically after an update period.

To configure the automatic update, the user must define a value for the Update Period by the field UPR in the PWM\_SCUP register. The PWM controller waits UPR+1 periods of synchronous channels before updating automatically the duty values and the update period value.

Using the DMA Controller removes processor overhead by reducing its intervention during the transfer. This significantly reduces the number of clock cycles required for a data transfer, which improves microcontroller performance.

The DMA Controller must write the duty-cycle values in the synchronous channels index order. For example if the channels 0, 1 and 3 are synchronous channels, the DMA Controller must write the duty-cycle of the channel 0 first, then the duty-cycle of the channel 1, and finally the duty-cycle of the channel 3.

The status of the DMA Controller transfer is reported in PWM\_ISR2 by the following flags:

- WRDY: this flag is set to '1' when the PWM Controller is ready to receive new duty-cycle values and a new update period value. It is reset to '0' when PWM\_ISR2 is read. The user can choose to synchronize the WRDY flag and the DMA Controller transfer request with a comparison match (see [PWM Comparison Units](#page-2261-0)), by the fields PTRM and PTRCS in the PWM\_SCM register.
- UNRE: this flag is set to '1' when the update period defined by the UPR field has elapsed while the whole data has not been written by the Peripheral DMA Controller. It is reset to '0' when PWM ISR2 is read.

Depending on the interrupt mask in PWM\_IMR2, an interrupt can be generated by these flags.

Sequence for Method 3:

- 1. Select the automatic write of duty-cycle values and automatic update by setting the field UPDM to 2 in the PWM\_SCM register.
- 2. Define the synchronous channels by the bits SYNCx in the PWM\_SCM register.
- 3. Define the update period by the field UPR in the PWM\_SCUP register.
- 4. Define when the WRDY flag and the corresponding DMA Controller transfer request must be set in the update period by the PTRM bit and the PTRCS field in the PWM\_SCM register (at the end of the update period or when a comparison matches).
- 5. Define the DMA Controller transfer settings for the duty-cycle values and enable it in the DMA Controller registers
- 6. Enable the synchronous channels by writing CHID0 in the PWM\_ENA register.
- 7. If an update of the period value and/or of the dead-time values is required, write registers that need to be updated (PWM\_CPRDUPDx, PWM\_DTUPDx), else go to Step 10.
- 8. Set UPDULOCK to '1' in PWM\_SCUC.
- 9. The update of these registers will occur at the beginning of the next PWM period. At this moment the bit UPDULOCK is reset, go to Step 7. for new values.
- 10. If an update of the update period value is required, check first that write of a new update value is possible by polling the flag WRDY (or by waiting for the corresponding interrupt) in PWM\_ISR2, else go to Step 14.
- 11. Write the register that needs to be updated (PWM\_SCUPUPD).
- 12. The update of this register will occur at the next PWM period of the synchronous channels when the Update Period is elapsed. Go to Step 10 for new values.
- 13. Wait for the DMA status flag indicating that the buffer transfer is complete. If the transfer has ended, define a new DMA transfer for new duty-cycle values. Go to Step 5.

#### **Figure 55-21. Method 3 (UPDM = 2 and PTRM = 0)**



<span id="page-2261-0"></span>

#### **55.6.2.10 Update Time for Double-Buffering Registers**

All channels integrate a double-buffering system in order to prevent an unexpected output waveform while modifying the period, the spread spectrum value, the polarity, the duty-cycle, the dead-times, the output override, and the synchronous channels update period.

This double-buffering system comprises the following update registers:

- [PWM Sync Channels Update Period Update Register](#page-2301-0)
- **[PWM Output Selection Set Update Register](#page-2310-0)**
- [PWM Output Selection Clear Update Register](#page-2311-0)
- [PWM Spread Spectrum Update Register](#page-2319-0)
- [PWM Channel Duty Cycle Update Register](#page-2331-0)
- [PWM Channel Period Update Register](#page-2333-0)
- [PWM Channel Dead Time Update Register](#page-2337-0)
- [PWM Channel Mode Update Register](#page-2338-0)

When one of these update registers is written to, the write is stored, but the values are updated only at the next PWM period border. In Left-aligned mode (CALG = 0), the update occurs when the channel counter reaches the period value CPRD. In Center-aligned mode, the update occurs when the channel counter value is decremented and reaches the 0 value.

In Center-aligned mode, it is possible to trigger the update of the polarity and the duty-cycle at the next half period border. This mode concerns the following update registers:

- [PWM Channel Duty Cycle Update Register](#page-2331-0)
- [PWM Channel Mode Update Register](#page-2338-0)

The update occurs at the first half period following the write of the update register (either when the channel counter value is incrementing and reaches the period value CPRD, or when the channel counter value is decrementing and reaches the 0 value). To activate this mode, the user must write a one to the bit UPDS in the [PWM Channel Mode](#page-2328-0) [Register.](#page-2328-0)

#### **55.6.3 PWM Comparison Units**

The PWM provides 8 independent comparison units able to compare a programmed value with the current value of the channel 0 counter (which is the channel counter of all synchronous channels, ["Synchronous Channels"\)](#page-2256-0). These comparisons are intended to generate pulses on the event lines (used to synchronize ADC, see [PWM Event Lines](#page-2263-0)), to generate software interrupts and to trigger DMA Controller transfer requests for the synchronous channels (see [Method 3: Automatic write of duty-cycle values and automatic trigger of the update](#page-2259-0)).

#### **Figure 55-23. Comparison Unit Block Diagram**



The comparison x matches when it is enabled by the bit CEN in the [PWM Comparison x Mode Register](#page-2326-0) (PWM\_CMPMx for the comparison x) and when the counter of the channel 0 reaches the comparison value defined by the field CV in [PWM Comparison x Value Register](#page-2324-0) (PWM\_CMPVx for the comparison x). If the counter of the channel 0 is center-aligned (CALG = 1 in [PWM Channel Mode Register](#page-2328-0)), the bit CVM in PWM\_CMPVx defines if the comparison is made when the counter is counting up or counting down (in Left-alignment mode CALG = 0, this bit is useless).

If a fault is active on the channel 0, the comparison is disabled and cannot match (see [Fault Protection\)](#page-2253-0).

The user can define the periodicity of the comparison x by the fields CTR and CPR in PWM\_CMPMx. The comparison is performed periodically once every CPR+1 periods of the counter of the channel 0, when the value of the comparison period counter CPRCNT in PWM\_CMPMx reaches the value defined by CTR. CPR is the maximum value of the comparison period counter CPRCNT. If CPR = CTR = 0, the comparison is performed at each period of the counter of the channel 0.

The comparison x configuration can be modified while the channel 0 is enabled by using the [PWM Comparison](#page-2327-0) [x Mode Update Register](#page-2327-0) (PWM\_CMPMUPDx registers for the comparison x). In the same way, the comparison x value can be modified while the channel 0 is enabled by using the [PWM Comparison x Value Update Register](#page-2325-0) (PWM\_CMPVUPDx registers for the comparison x).

The update of the comparison x configuration and the comparison x value is triggered periodically after the comparison x update period. It is defined by the field CUPR in PWM\_CMPMx. The comparison unit has an update period counter independent from the period counter to trigger this update. When the value of the comparison update period counter CUPRCNT (in PWM\_CMPMx) reaches the value defined by CUPR, the update is triggered. The comparison x update period CUPR itself can be updated while the channel 0 is enabled by using the PWM\_CMPMUPDx register.

**CAUTION** The write of PWM\_CMPVUPDx must be followed by a write of PWM\_CMPMUPDx.

The comparison match and the comparison update can be source of an interrupt, but only if it is enabled and not masked. These interrupts can be enabled by the [PWM Interrupt Enable Register 2](#page-2302-0) and disabled by the [PWM](#page-2303-0) [Interrupt Disable Register 2.](#page-2303-0) The comparison match interrupt and the comparison update interrupt are reset by reading the [PWM Interrupt Status Register 2](#page-2305-0).



#### <span id="page-2263-0"></span>**Figure 55-24. Comparison Waveform**

#### **55.6.4 PWM Event Lines**

The PWM provides 2 independent event lines intended to trigger actions in other peripherals (e.g., for the Analog-to-Digital Converter (ADC)).

A pulse (one cycle of the peripheral clock) is generated on an event line, when at least one of the selected comparisons is matching. The comparisons can be selected or unselected independently by the CSEL bits in the [PWM Event Line x Register](#page-2317-0) (PWM\_ELMRx for the Event Line x).

An example of event generation is provided in the figure [Event Line Generation Waveform \(Example\).](#page-2264-0)

#### **Figure 55-25. Event Line Block Diagram**





# <span id="page-2264-0"></span>**Figure 55-26. Event Line Generation Waveform (Example)**

# **55.6.5 PWM External Trigger Mode**

The PWM channels 1 and 2 can be configured to use an external trigger for generating specific PWM signals to provide functions such as DC/DC converters, etc.

#### **Figure 55-27. External Trigger Mode Block Diagram**



The external trigger source can be selected through the bit TRGSRC of the [PWM External Trigger Register](#page-2339-0) (see the table below).





Each external trigger source can be filtered by writing a one to PWM\_ETRGx.TRGFILT.

When the external trigger event is detected, the internal counter of the PWM channel can be modified when conditions are met, depending on the value of the PWM\_ETRGx.TRGMODE field.

Each time an external trigger event is detected, the corresponding PWM channel counter value is stored in PWM\_ETRGx.MAXCNT if it is greater than the previously stored value. Reading PWM\_ETRGx clears the MAXCNT value.

To adapt to different use cases, three different external trigger mode modes (ETM) are available for channels 1 and 2 depending on the value of the PWM\_ETRGx.TRGMODE field:

- TRGMODE = 1: External PWM Reset Mode (see External PWM Reset Mode)
- TRGMODE = 2: External PWM Start Mode (see [External PWM Start Mode](#page-2267-0))
- TRGMODE = 3: Cycle-By-Cycle Duty Mode (see [Cycle-By-Cycle Duty Mode](#page-2269-0))

The ETM feature is disabled when PWM\_ETRGx.TRGMODE = 0.

The ETM mode can be associated with the recoverable fault mode (PWM\_ETRGx.RFEN=1) to manage specific use case (see [Cycle-By-Cycle Duty Mode: LED String Control](#page-2271-0)).

The use cases described in the figures [External PWM Start Mode: Buck DC/DC Converter](#page-2269-0) and [Cycle-By-Cycle Duty](#page-2270-0) [Mode](#page-2270-0) are managed by PWM\_ETRGx.RFEN=0.

The ETM must be enabled only if the corresponding channel is left-aligned (CALG = 0 in [PWM Channel Mode](#page-2328-0) [Register](#page-2328-0) of channel 1 or 2) and not managed as a synchronous channel (SYNCx = 0 in [PWM Sync Channels Mode](#page-2296-0) [Register](#page-2296-0) where x = 1 or 2). Programming the channel to be center-aligned or synchronous while TRGMODE is not 0 is forbidden.

### **55.6.5.1 External PWM Reset Mode**

External PWM Reset mode is selected by programming TRGMODE = 1 in the PWM\_ETRGx register.

In this mode, when an edge is detected on the PWMEXTRGx input, the internal PWM counter is cleared and a new PWM cycle is restarted. The edge polarity can be selected by programming the TRGEDGE bit in the PWM\_ETRGx register. If no trigger event is detected when the internal channel counter has reached the CPRD value in the [PWM](#page-2332-0) [Channel Period Register](#page-2332-0), the internal counter is cleared and a new PWM cycle starts.

Note that this mode does not ensure a constant  $t_{ON}$  or  $t_{OFF}$  time.

#### **Figure 55-28. External PWM Reset Mode**



#### **55.6.5.1.1 Application Example**

The external PWM Reset mode can be used in power factor correction applications.

In the example below, the external trigger input is the PWMEXTRG1 (therefore the PWM channel used for regulation is the channel 1). The PWM channel 1 period (CPRD in the [PWM Channel Period Register](#page-2332-0) of the channel 1) must be programmed so that the TRGIN1 event always triggers before the PWM channel 1 period elapses.

In the figure below, an external circuit (not shown) is required to sense the inductor current  $I_1$ . The internal PWM counter of the channel 1 is cleared when the inductor current falls below a specific threshold ( $I_{REF}$ ). This starts a new PWM period and increases the inductor current.



#### <span id="page-2267-0"></span>**Figure 55-29. External PWM Reset Mode: Power Factor Correction Application**

#### **55.6.5.2 External PWM Start Mode**

External PWM Start mode is selected by programming TRGMODE = 2 in the PWM\_ETRGx register.

In this mode, the internal PWM counter can only be reset once it has reached the CPRD value in the [PWM Channel](#page-2332-0) [Period Register](#page-2332-0) and when the correct level is detected on the corresponding external trigger input. Both conditions have to be met to start a new PWM period. The active detection level is defined by the bit TRGEDGE of the PWM\_ETRGx register.

Note that this mode ensures a constant  $t_{ON}$  time and a minimum  $t_{OFF}$  time.
#### **Figure 55-30. External PWM Start Mode**



#### **55.6.5.2.1 Application Example**

The external PWM Start mode generates a modulated frequency PWM signal with a constant active level duration  $(t<sub>ON</sub>)$  and a minimum inactive level duration (minimum  $t<sub>OFF</sub>$ ).

The t<sub>ON</sub> time is defined by the CDTY value in the [PWM Channel Duty Cycle Register.](#page-2330-0) The minimum t<sub>OFF</sub> time is defined by CDTY - CPRD ([PWM Channel Period Register](#page-2332-0)). This mode can be useful in Buck DC/DC Converter applications.

When the output voltage  $V_{OUT}$  is above a specific threshold (Vref), the PWM inactive level is maintained as long as  $V_{OUT}$  remains above this threshold. If  $V_{OUT}$  is below this specific threshold, this mode ensures a minimum t<sub>OFF</sub> time required for MOSFET driving (see the figure below).



## **Figure 55-31. External PWM Start Mode: Buck DC/DC Converter**

#### **55.6.5.3 Cycle-By-Cycle Duty Mode**

Cycle-by-cycle duty mode is selected by programming TRGMODE = 3 in PWM\_ETRGx.

In this mode, the PWM frequency is constant and is defined by the CPRD value in the [PWM Channel Period](#page-2332-0) [Register.](#page-2332-0)

An external trigger event has no effect on the PWM output if it occurs while the internal PWM counter value is above the CDTY value of the [PWM Channel Duty Cycle Register](#page-2330-0).

If the internal PWM counter value is below the value of CDTY of the [PWM Channel Duty Cycle Register](#page-2330-0), an external trigger event makes the PWM output inactive.

The external trigger event can be detected on rising or falling edge according to the TRGEDGE bit in PWM\_ETRGx.

### CNT(PWM\_CCNTx) Channel  $x = [1,2]$ CPRD(PWM\_CPRDx) Channel  $x = [1,2]$ CDTY(PWM\_CDTYx) Channel  $x = [1,2]$  $\Omega$ TRGINx Event TRGEDGE(PWM\_ETRGx) = 1 x = [1,2] TRGINx Event TRGEDGE(PWM\_ETRGx) = 0  $x = [1,2]$ Output Waveform OCx  $\mathscr{U}/\mathscr{U}$ '///// CPOL(PWM\_CMRx) = 1  $x = [1,2]$ Output Waveform OCx V), Willith CPOL(PWM\_CMRx) = 0  $x = \overline{1,2}$

#### **Figure 55-32. Cycle-By-Cycle Duty Mode**

#### **55.6.5.3.1 Application Example**

The figure below illustrates an application example of the Cycle-by-cycle Duty mode.

In an LED string control circuit, Cycle-by-cycle Duty mode can be used to automatically limit the current in the LED string. This use case requires the recoverable fault mode to be enabled on channel 1 and associated fault signal must be enabled on channel 0.

## I LED I REF Time PWML1 PWM\_ETRG1.TRGMOD = 3  $\mathsf{C}_{_{\mathsf{OUT}}}$ L D I L  $V_{\text{DC}}\left(\text{---}\right)$   $V_{\text{IN}}\left|\text{ }C_{\text{IN}}\rightleftharpoons$   $\left(\text{---}\right)$  $I_{LED}$   $|R_{ \text{shunT}}$ PWMEXTRG1 PWM\_ETRG1.TRGEGDE = 1 + + L PWML<sup>2</sup> PWMEXTRG1 PWM PWMH0 AC  $\rm V_{ref}$ + PWMH0 PWM\_ETRG1.RFEN = 1  $PW\overline{M}$  FPE.FPE0[1]= 1  $V_{LED}$ *Channel 1 Recoverable Fault Management Effect on Channel 0 External trigger Mode Effect on Channel1*

#### **Figure 55-33. Cycle-By-Cycle Duty Mode: LED String Control**

#### **55.6.5.4 Leading-Edge Blanking (LEB)**

PWM channels 1 and 2 support leading-edge blanking. Leading-edge blanking masks the external trigger input when a transient occurs on the corresponding PWM output. It masks potential spurious external events due to power transistor switching.

The blanking delay on each external trigger input is configured by programming the LEBDELAYx in the [PWM](#page-2341-0) [Leading-Edge Blanking Register](#page-2341-0).

The LEB can be enabled on both the rising and the falling edges for the PWMH and PWML outputs through the bits PWMLFEN, PWMLREN, PWMHFEN, PWMHREN.

Any event on the PWMEXTRGx input which occurs during the blanking time is ignored.

#### **Figure 55-34. Leading-Edge Blanking**



## **55.6.6 PWM Controller Operations**

#### **55.6.6.1 Initialization**

Before enabling the channels, they must be configured by the software application as described below:

- Unlock User Interface by writing the WPCMD field in PWM\_WPCR.
- Configuration of the clock generator (DIVA, PREA, DIVB, PREB in the PWM\_CLK register if required).
- Selection of the clock for each channel (CPRE field in PWM\_CMRx)
- Configuration of the waveform alignment for each channel (CALG field in PWM\_CMRx)
- Selection of the counter event selection (if CALG = 1) for each channel (CES field in PWM\_CMRx)
- Configuration of the output waveform polarity for each channel (CPOL bit in PWM\_CMRx)
- Configuration of the period for each channel (CPRD in the PWM\_CPRDx register). Writing in PWM\_CPRDx register is possible while the channel is disabled. After validation of the channel, the user must use PWM\_CPRDUPDx register to update PWM\_CPRDx as explained below.
- Configuration of the duty-cycle for each channel (CDTY in the PWM\_CDTYx register). Writing in PWM\_CDTYx register is possible while the channel is disabled. After validation of the channel, the user must use PWM\_CDTYUPDx register to update PWM\_CDTYx as explained below.
- Configuration of the dead-time generator for each channel (DTH and DTL in PWM\_DTx) if enabled (DTE bit in PWM\_CMRx). Writing in the PWM\_DTx register is possible while the channel is disabled. After validation of the channel, the user must use PWM\_DTUPDx register to update PWM\_DTx
- Selection of the synchronous channels (SYNCx in the PWM\_SCM register)
- Selection of the moment when the WRDY flag and the corresponding DMA Controller transfer request are set (PTRM and PTRCS in the PWM\_SCM register)
- Configuration of the Update mode (UPDM in PWM\_SCM register)
- Configuration of the update period (UPR in PWM\_SCUP register) if needed
- Configuration of the comparisons (PWM\_CMPVx and PWM\_CMPMx)
- Configuration of the event lines (PWM\_ELMRx)
- Configuration of the fault inputs polarity (FPOL in PWM\_FMR)
- Configuration of the fault protection (FMOD and FFIL in PWM\_FMR, PWM\_FPV and PWM\_FPE1)
- Enable of the interrupts (writing CHIDx and FCHIDx in PWM\_IER1, and writing WRDY, UNRE, CMPMx and CMPUx in PWM\_IER2)
- Enable of the PWM channels (writing CHIDx in the PWM\_ENA register)

### **55.6.6.2 Source Clock Selection Criteria**

The large number of source clocks can make selection difficult. The relationship between the value in the [PWM](#page-2332-0) [Channel Period Register](#page-2332-0) (PWM\_CPRDx) and the [PWM Channel Duty Cycle Register](#page-2330-0) (PWM\_CDTYx) helps the user select the appropriate clock. The event number written in the Period Register gives the PWM accuracy. The Duty-Cycle quantum cannot be lower than 1/CPRDx value. The higher the value of PWM\_CPRDx, the greater the PWM accuracy.

For example, if the user sets 15 (in decimal) in PWM\_CPRDx, the user is able to set a value from between 1 up to 14 in PWM\_CDTYx. The resulting duty-cycle quantum cannot be lower than 1/15 of the PWM period.

#### **55.6.6.3 Changing the Duty-Cycle, the Period and the Dead-Times**

It is possible to modulate the output waveform duty-cycle, period and dead-times.

To prevent unexpected output waveform, the user must use the [PWM Channel Duty Cycle Update Register](#page-2331-0) (PWM\_CDTYUPDx), the [PWM Channel Period Update Register](#page-2333-0) (PWM\_CPRDUPDx) and the [PWM Channel Dead](#page-2337-0) [Time Update Register](#page-2337-0) (PWM\_DTUPDx) to change waveform parameters while the channel is still enabled.

- If the channel is an asynchronous channel (SYNCx = 0 in [PWM Sync Channels Mode Register](#page-2296-0) (PWM SCM)), these registers hold the new period, duty-cycle and dead-times values until the end of the current PWM period and update the values for the next period.
- If the channel is a synchronous channel and update method 0 is selected (SYNCx = 1 and UPDM =  $0$ in PWM\_SCM register), these registers hold the new period, duty-cycle and dead-times values until the bit UPDULOCK is written at '1' (in [PWM Sync Channels Update Control Register](#page-2299-0) (PWM\_SCUC)) and the end of the current PWM period, then update the values for the next period.
- If the channel is a synchronous channel and update method 1 or 2 is selected (SYNCx = 1 and UPDM = 1 or 2 in PWM\_SCM register):
	- registers PWM\_CPRDUPDx and PWM\_DTUPDx hold the new period and dead-times values until the bit UPDULOCK is written at '1' (in PWM\_SCUC) and the end of the current PWM period, then update the values for the next period.
	- register PWM\_CDTYUPDx holds the new duty-cycle value until the end of the update period of synchronous channels (when UPRCNT is equal to UPR in [PWM Sync Channels Update Period Register](#page-2300-0) (PWM\_SCUP)) and the end of the current PWM period, then updates the value for the next period. **Note:**  If the update registers PWM\_CDTYUPDx, PWM\_CPRDUPDx and PWM\_DTUPDx are written several times between two updates, only the last written value is taken into account.



## **55.6.6.4 Changing the Update Period of Synchronous Channels**

It is possible to change the update period of synchronous channels while they are enabled. See [Method 2: Manual](#page-2258-0) [write of duty-cycle values and automatic trigger of the update a](#page-2258-0)nd [Method 3: Automatic write of duty-cycle values and](#page-2259-0) [automatic trigger of the update .](#page-2259-0)

To prevent an unexpected update of the synchronous channels registers, the user must use the [PWM Sync Channels](#page-2301-0) [Update Period Update Register](#page-2301-0) (PWM\_SCUPUPD) to change the update period of synchronous channels while they are still enabled. This register holds the new value until the end of the update period of synchronous channels (when UPRCNT is equal to UPR in PWM\_SCUP) and the end of the current PWM period, then updates the value for the next period.

#### **Notes:**

- 1. If the update register PWM\_SCUPUPD is written several times between two updates, only the last written value is taken into account.
- 2. Changing the update period does make sense only if there is one or more synchronous channels and if the update method 1 or 2 is selected (UPDM = 1 or 2 in [PWM Sync Channels Mode Register](#page-2296-0)).

#### **Figure 55-36. Synchronized Update of Update Period Value of Synchronous Channels**



#### **55.6.6.5 Changing the Comparison Value and the Comparison Configuration**

It is possible to change the comparison values and the comparison configurations while the channel 0 is enabled (see [PWM Comparison Units](#page-2261-0)).

To prevent unexpected comparison match, the user must use the [PWM Comparison x Value Update Register](#page-2325-0) (PWM\_CMPVUPDx) and the [PWM Comparison x Mode Update Register](#page-2327-0) (PWM\_CMPMUPDx) to change, respectively, the comparison values and the comparison configurations while the channel 0 is still enabled. These registers hold the new values until the end of the comparison update period (when CUPRCNT is equal to CUPR in [PWM Comparison x Mode Register](#page-2326-0) (PWM\_CMPMx) and the end of the current PWM period, then update the values for the next period.

**CAUTION** The write of the register PWM\_CMPVUPDx must be followed by a write of the register PWM\_CMPMUPDx.

**Note:**  If the update registers PWM\_CMPVUPDx and PWM\_CMPMUPDx are written several times between two updates, only the last written value are taken into account.

### **Figure 55-37. Synchronized Update of Comparison Values and Configurations**



### **55.6.6.6 Interrupt Sources**

Depending on the interrupt mask in PWM\_IMR1 and PWM\_IMR2, an interrupt can be generated at the end of the corresponding channel period (CHIDx in the PWM Interrupt Status Register 1 (PWM ISR1)), after a fault event (FCHIDx in PWM\_ISR1), after a comparison match (CMPMx in PWM\_ISR2), after a comparison update (CMPUx in PWM\_ISR2) or according to the Transfer mode of the synchronous channels (WRDY and UNRE in PWM\_ISR2).

If the interrupt is generated by the flags CHIDx or FCHIDx, the interrupt remains active until a read operation in PWM\_ISR1 occurs.

If the interrupt is generated by the flags WRDY or UNRE or CMPMx or CMPUx, the interrupt remains active until a read operation in PWM\_ISR2 occurs.

#### **A channel interrupt is enabled by setting the corresponding bit in PWM\_IER1 and PWM\_IER2. A channel interrupt is disabled by setting the corresponding bit in PWM\_IDR1 and PWM\_IDR2.**

#### **55.6.7 Register Write Protection**

To prevent any single software error that may corrupt PWM behavior, the registers listed below can be write-protected by writing the field WPCMD in the [PWM Write Protection Control Register](#page-2322-0) (PWM\_WPCR). They are divided into six groups:

- Register group 0:
	- [PWM Clock Register](#page-2287-0)
- Register group 1:
	- [PWM Disable Register](#page-2290-0)
- Register group 2:
	- [PWM Sync Channels Mode Register](#page-2296-0)
	- [PWM Channel Mode Register](#page-2328-0)
	- [PWM Stepper Motor Mode Register](#page-2320-0)
	- [PWM Fault Protection Value Register 2](#page-2321-0)
	- [PWM Leading-Edge Blanking Register](#page-2341-0)
	- [PWM Channel Mode Update Register](#page-2338-0)
- Register group 3:
	- [PWM Spread Spectrum Register](#page-2318-0)
	- [PWM Spread Spectrum Update Register](#page-2319-0)
- [PWM Channel Period Register](#page-2332-0)
- [PWM Channel Period Update Register](#page-2333-0)
- Register group 4:
	- [PWM Channel Dead Time Register](#page-2336-0)
	- [PWM Channel Dead Time Update Register](#page-2337-0)
- Register group 5:
	- [PWM Fault Mode Register](#page-2312-0)
	- [PWM Fault Protection Value Register 1](#page-2315-0)

There are two types of write protection:

- SW write protection—can be enabled or disabled by software
- HW write protection—can be enabled by software but only disabled by a hardware reset of the PWM controller

Both types of write protection can be applied independently to a particular register group by means of the WPCMD and WPRGx fields in PWM\_WPCR. If at least one type of write protection is active, the register group is writeprotected. The value of field WPCMD defines the action to be performed:

- 0: Disables SW write protection of the register groups of which the bit WPRGx is at '1'
- 1: Enables SW write protection of the register groups of which the bit WPRGx is at '1'
- 2: Enables HW write protection of the register groups of which the bit WPRGx is at '1'

At any time, the user can determine whether SW or HW write protection is active in a particular register group by the fields WPSWS and WPHWS in the [PWM Write Protection Status Register](#page-2323-0) (PWM\_WPSR).

If a write access to a write-protected register is detected, the WPVS flag in PWM\_WPSR is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS and WPVSRC fields are automatically cleared after reading PWM\_WPSR.

## **55.7 Register Summary**









and its subsidiaries





 **SAMA5D2 Series Pulse Width Modulation Controller (PWM)**

| continued        |                       |          |                |                |                 |                         |                         |                |                |            |  |
|------------------|-----------------------|----------|----------------|----------------|-----------------|-------------------------|-------------------------|----------------|----------------|------------|--|
| <b>Offset</b>    | Name                  | Bit Pos. | $\overline{7}$ | $6\phantom{a}$ | $5\phantom{.0}$ | $\overline{\mathbf{4}}$ | $\overline{\mathbf{3}}$ | $\overline{2}$ | $\blacksquare$ | $\pmb{0}$  |  |
|                  |                       | 31:24    |                |                |                 |                         |                         |                |                |            |  |
|                  |                       | 23:16    |                |                |                 | CNT[23:16]              |                         |                |                |            |  |
| 0x0234           | PWM_CCNT1             | 15:8     | CNT[15:8]      |                |                 |                         |                         |                |                |            |  |
|                  |                       | 7:0      | CNT[7:0]       |                |                 |                         |                         |                |                |            |  |
|                  | PWM_DT1               | 31:24    | DTL[15:8]      |                |                 |                         |                         |                |                |            |  |
| 0x0238           |                       | 23:16    | DTL[7:0]       |                |                 |                         |                         |                |                |            |  |
|                  |                       | 15:8     | DTH[15:8]      |                |                 |                         |                         |                |                |            |  |
|                  |                       | 7:0      | DTH[7:0]       |                |                 |                         |                         |                |                |            |  |
| 0x023C           | PWM_DTUPD1            | 31:24    | DTLUPD[15:8]   |                |                 |                         |                         |                |                |            |  |
|                  |                       | 23:16    | DTLUPD[7:0]    |                |                 |                         |                         |                |                |            |  |
|                  |                       | 15:8     | DTHUPD[15:8]   |                |                 |                         |                         |                |                |            |  |
|                  |                       | 7:0      | DTHUPD[7:0]    |                |                 |                         |                         |                |                |            |  |
|                  | PWM_CMR2              | 31:24    |                |                |                 |                         |                         |                |                |            |  |
|                  |                       | 23:16    |                |                |                 |                         | <b>PPM</b>              | <b>DTLI</b>    | <b>DTHI</b>    | <b>DTE</b> |  |
| 0x0240           |                       | 15:8     |                |                | <b>TCTS</b>     | <b>DPOLI</b>            | <b>UPDS</b>             | CES            | CPOL           | CALG       |  |
|                  |                       | 7:0      |                |                |                 |                         |                         |                | CPRE[3:0]      |            |  |
|                  |                       | 31:24    |                |                |                 |                         |                         |                |                |            |  |
| 0x0244           | PWM_CDTY2             | 23:16    | CDTY[23:16]    |                |                 |                         |                         |                |                |            |  |
|                  |                       | 15:8     | CDTY[15:8]     |                |                 |                         |                         |                |                |            |  |
|                  |                       | 7:0      |                |                |                 | CDTY[7:0]               |                         |                |                |            |  |
|                  |                       | 31:24    |                |                |                 |                         |                         |                |                |            |  |
| 0x0248           |                       | 23:16    |                |                |                 | CDTYUPD[23:16]          |                         |                |                |            |  |
|                  | PWM_CDTYUPD2          | 15:8     | CDTYUPD[15:8]  |                |                 |                         |                         |                |                |            |  |
|                  |                       | 7:0      |                | CDTYUPD[7:0]   |                 |                         |                         |                |                |            |  |
|                  |                       | 31:24    |                |                |                 |                         |                         |                |                |            |  |
|                  | PWM_CPRD2             | 23:16    |                |                |                 | CPRD[23:16]             |                         |                |                |            |  |
| 0x024C           |                       | 15:8     | CPRD[15:8]     |                |                 |                         |                         |                |                |            |  |
|                  |                       | 7:0      |                |                |                 | CPRD[7:0]               |                         |                |                |            |  |
|                  | PWM_CPRDUPD2          | 31:24    |                |                |                 |                         |                         |                |                |            |  |
| 0x0250           |                       | 23:16    |                |                |                 | CPRDUPD[23:16]          |                         |                |                |            |  |
|                  |                       | 15:8     | CPRDUPD[15:8]  |                |                 |                         |                         |                |                |            |  |
|                  |                       | 7:0      |                |                |                 | CPRDUPD[7:0]            |                         |                |                |            |  |
|                  | PWM_CCNT2             | 31:24    |                |                |                 |                         |                         |                |                |            |  |
| 0x0254           |                       | 23:16    |                |                |                 | CNT[23:16]              |                         |                |                |            |  |
|                  |                       | 15:8     | CNT[15:8]      |                |                 |                         |                         |                |                |            |  |
|                  |                       | 7:0      |                | CNT[7:0]       |                 |                         |                         |                |                |            |  |
| 0x0258           | PWM_DT2               | 31:24    | DTL[15:8]      |                |                 |                         |                         |                |                |            |  |
|                  |                       | 23:16    | DTL[7:0]       |                |                 |                         |                         |                |                |            |  |
|                  |                       | 15:8     | DTH[15:8]      |                |                 |                         |                         |                |                |            |  |
|                  |                       | 7:0      | DTH[7:0]       |                |                 |                         |                         |                |                |            |  |
| 0x025C           | PWM_DTUPD2            | 31:24    | DTLUPD[15:8]   |                |                 |                         |                         |                |                |            |  |
|                  |                       | 23:16    | DTLUPD[7:0]    |                |                 |                         |                         |                |                |            |  |
|                  |                       | 15:8     | DTHUPD[15:8]   |                |                 |                         |                         |                |                |            |  |
|                  |                       | 7:0      |                |                |                 | DTHUPD[7:0]             |                         |                |                |            |  |
| 0x0260<br>0x0264 | PWM_CMR3<br>PWM_CDTY3 | 31:24    |                |                |                 |                         |                         |                |                |            |  |
|                  |                       | 23:16    |                |                |                 |                         | PPM                     | <b>DTLI</b>    | <b>DTHI</b>    | <b>DTE</b> |  |
|                  |                       | 15:8     |                |                | <b>TCTS</b>     | <b>DPOLI</b>            | <b>UPDS</b>             | CES            | CPOL           | CALG       |  |
|                  |                       | 7:0      |                |                |                 |                         |                         |                | CPRE[3:0]      |            |  |
|                  |                       | 31:24    |                |                |                 |                         |                         |                |                |            |  |
|                  |                       | 23:16    | CDTY[23:16]    |                |                 |                         |                         |                |                |            |  |
|                  |                       | 15:8     | CDTY[15:8]     |                |                 |                         |                         |                |                |            |  |
|                  |                       | 7:0      |                |                |                 | CDTY[7:0]               |                         |                |                |            |  |
| 0x0268           | PWM_CDTYUPD3          | 31:24    |                |                |                 |                         |                         |                |                |            |  |
|                  |                       | 23:16    | CDTYUPD[23:16] |                |                 |                         |                         |                |                |            |  |
|                  |                       | 15:8     | CDTYUPD[15:8]  |                |                 |                         |                         |                |                |            |  |
|                  |                       | $7:0$    | CDTYUPD[7:0]   |                |                 |                         |                         |                |                |            |  |

 **SAMA5D2 Series Pulse Width Modulation Controller (PWM)**

| continued          |                  |                 |                |                               |                         |                |                |                |                |                |
|--------------------|------------------|-----------------|----------------|-------------------------------|-------------------------|----------------|----------------|----------------|----------------|----------------|
| <b>Offset</b>      | <b>Name</b>      | <b>Bit Pos.</b> | $\overline{7}$ | $6\phantom{.}$                | $\overline{\mathbf{5}}$ | $\overline{4}$ | $\mathbf{3}$   | $\overline{2}$ | $\mathbf{1}$   | $\pmb{0}$      |
|                    |                  | 31:24           |                |                               |                         |                |                |                |                |                |
| 0x026C             |                  | 23:16           |                |                               |                         | CPRD[23:16]    |                |                |                |                |
|                    | PWM_CPRD3        | 15:8            | CPRD[15:8]     |                               |                         |                |                |                |                |                |
|                    |                  | 7:0             |                | CPRD[7:0]                     |                         |                |                |                |                |                |
| 0x0270             |                  | 31:24           |                |                               |                         |                |                |                |                |                |
|                    |                  | 23:16           | CPRDUPD[23:16] |                               |                         |                |                |                |                |                |
|                    | PWM_CPRDUPD3     | 15:8            | CPRDUPD[15:8]  |                               |                         |                |                |                |                |                |
|                    |                  | 7:0             | CPRDUPD[7:0]   |                               |                         |                |                |                |                |                |
| 0x0274             | PWM_CCNT3        | 31:24           |                |                               |                         |                |                |                |                |                |
|                    |                  | 23:16           | CNT[23:16]     |                               |                         |                |                |                |                |                |
|                    |                  | 15:8            | CNT[15:8]      |                               |                         |                |                |                |                |                |
|                    |                  | 7:0             | CNT[7:0]       |                               |                         |                |                |                |                |                |
|                    |                  | 31:24           | DTL[15:8]      |                               |                         |                |                |                |                |                |
|                    | PWM_DT3          | 23:16           | DTL[7:0]       |                               |                         |                |                |                |                |                |
| 0x0278             |                  | 15:8            | DTH[15:8]      |                               |                         |                |                |                |                |                |
|                    |                  | 7:0             | DTH[7:0]       |                               |                         |                |                |                |                |                |
|                    |                  | 31:24           | DTLUPD[15:8]   |                               |                         |                |                |                |                |                |
|                    |                  | 23:16           | DTLUPD[7:0]    |                               |                         |                |                |                |                |                |
| 0x027C             | PWM_DTUPD3       | 15:8            | DTHUPD[15:8]   |                               |                         |                |                |                |                |                |
|                    |                  | 7:0             | DTHUPD[7:0]    |                               |                         |                |                |                |                |                |
| 0x0280             |                  |                 |                |                               |                         |                |                |                |                |                |
|                    | Reserved         |                 |                |                               |                         |                |                |                |                |                |
| 0x03FF             |                  |                 |                |                               |                         |                |                |                |                |                |
|                    |                  | 31:24           |                |                               |                         |                |                |                |                |                |
|                    | PWM_CMUPD0       | 23:16           |                |                               |                         |                |                |                |                |                |
| 0x0400             |                  | 15:8            |                |                               | CPOLINVUP               |                |                |                | CPOLUP         |                |
|                    |                  | 7:0             |                |                               |                         |                |                |                |                |                |
| 0x0404             |                  |                 |                |                               |                         |                |                |                |                |                |
| $\ddotsc$          | Reserved         |                 |                |                               |                         |                |                |                |                |                |
| 0x041F             |                  |                 |                |                               |                         |                |                |                |                |                |
|                    | PWM_CMUPD1       | 31:24           |                |                               |                         |                |                |                |                |                |
| 0x0420             |                  | 23:16           |                |                               |                         |                |                |                |                |                |
|                    |                  | 15:8            |                |                               | CPOLINVUP               |                |                |                | CPOLUP         |                |
|                    |                  | 7:0             |                |                               |                         |                |                |                |                |                |
| 0x0424             |                  |                 |                |                               |                         |                |                |                |                |                |
|                    | Reserved         |                 |                |                               |                         |                |                |                |                |                |
| 0x042B             |                  |                 |                |                               |                         |                |                |                |                |                |
|                    | <b>PWM_ETRG1</b> | 31:24           | <b>RFEN</b>    | <b>TRGSRC</b>                 | <b>TRGFILT</b>          | TRGEDGE        |                |                | TRGMODE[1:0]   |                |
| 0x042C             |                  | 23:16           |                |                               |                         |                | MAXCNT[23:16]  |                |                |                |
|                    |                  | 15:8            | MAXCNT[15:8]   |                               |                         |                |                |                |                |                |
|                    |                  | 7:0             |                |                               |                         |                | MAXCNT[7:0]    |                |                |                |
| 0x0430             | PWM_LEBR1        | 31:24           |                |                               |                         |                |                |                |                |                |
|                    |                  | 23:16           |                |                               |                         |                | <b>PWMHREN</b> | <b>PWMHFEN</b> | <b>PWMLREN</b> | <b>PWMLFEN</b> |
|                    |                  | 15:8            |                |                               |                         |                |                |                |                |                |
|                    |                  | 7:0             |                |                               |                         |                | LEBDELAY[6:0]  |                |                |                |
| 0x0434             |                  |                 |                |                               |                         |                |                |                |                |                |
| 0x043F             | Reserved         |                 |                |                               |                         |                |                |                |                |                |
|                    |                  | 31:24           |                |                               |                         |                |                |                |                |                |
| 0x0440             |                  | 23:16           |                |                               |                         |                |                |                |                |                |
|                    | PWM_CMUPD2       | 15:8            |                |                               | CPOLINVUP               |                |                |                | CPOLUP         |                |
|                    |                  | 7:0             |                |                               |                         |                |                |                |                |                |
| 0x0444             |                  |                 |                |                               |                         |                |                |                |                |                |
|                    | Reserved         |                 |                |                               |                         |                |                |                |                |                |
| $\cdots$<br>0x044B |                  |                 |                |                               |                         |                |                |                |                |                |
|                    |                  | 31:24           | <b>RFEN</b>    | <b>TRGSRC</b>                 | <b>TRGFILT</b>          | TRGEDGE        |                |                |                |                |
| 0x044C             | PWM_ETRG2        | 23:16           |                | TRGMODE[1:0]<br>MAXCNT[23:16] |                         |                |                |                |                |                |
|                    |                  | 15:8            | MAXCNT[15:8]   |                               |                         |                |                |                |                |                |
|                    |                  | 7:0             | MAXCNT[7:0]    |                               |                         |                |                |                |                |                |
|                    |                  |                 |                |                               |                         |                |                |                |                |                |



## <span id="page-2287-0"></span>**55.7.1 PWM Clock Register**



This register can only be written if bits WPSWS0 and WPHWS0 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)



### **Bits 27:24 – PREB[3:0]** CLKB Source Clock Selection



#### **Bits 23:16 – DIVB[7:0]** CLKB Divide Factor



#### **Bits 11:8 – PREA[3:0]** CLKA Source Clock Selection





## **Bits 7:0 – DIVA[7:0]** CLKA Divide Factor





## <span id="page-2289-0"></span>**55.7.2 PWM Enable Register**

## <span id="page-2290-0"></span>**55.7.3 PWM Disable Register**

**Name:** PWM\_DIS<br>Offset: 0x08 **Offset: Reset:**  – **Property:**  Write-only

This register can only be written if bits WPSWS1 and WPHWS1 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)







## <span id="page-2291-0"></span>**55.7.4 PWM Status Register**

1 PWM output for channel x is enabled.



## <span id="page-2292-0"></span>**55.7.5 PWM Interrupt Enable Register 1**

**Bits 16, 17, 18, 19 – FCHIDx** Fault Protection Trigger on Channel x Interrupt Enable

**Bits 0, 1, 2, 3 – CHIDx** Counter Event on Channel x Interrupt Enable



## <span id="page-2293-0"></span>**55.7.6 PWM Interrupt Disable Register 1**

**Bits 16, 17, 18, 19 – FCHIDx** Fault Protection Trigger on Channel x Interrupt Disable

**Bits 0, 1, 2, 3 – CHIDx** Counter Event on Channel x Interrupt Disable



## <span id="page-2294-0"></span>**55.7.7 PWM Interrupt Mask Register 1**

**Bits 16, 17, 18, 19 – FCHIDx** Fault Protection Trigger on Channel x Interrupt Mask

**Bits 0, 1, 2, 3 – CHIDx** Counter Event on Channel x Interrupt Mask

## <span id="page-2295-0"></span>**55.7.8 PWM Interrupt Status Register 1**



**Note:**  Reading PWM\_ISR1 automatically clears CHIDx and FCHIDx flags.



### **Bits 16, 17, 18, 19 – FCHIDx** Fault Protection Trigger on Channel x



#### **Bits 0, 1, 2, 3 – CHIDx** Counter Event on Channel x



#### <span id="page-2296-0"></span>**55.7.9 PWM Sync Channels Mode Register**



This register can only be written if bits WPSWS2 and WPHWS2 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)



**Bits 23:21 – PTRCS[2:0]**  DMA Controller Transfer Request Comparison Selection Selection of the comparison used to set the flag WRDY and the corresponding DMA Controller transfer request.





#### **Bits 17:16 – UPDM[1:0]** Synchronous Channels Update Mode



#### **Notes:**

- 1. The update occurs at the beginning of the next PWM period, when the UPDULOCK bit in [PWM Sync](#page-2299-0) [Channels Update Control Register](#page-2299-0) is set.
- 2. The update occurs when the Update Period is elapsed.

### **Bits 0, 1, 2, 3 – SYNCx** Synchronous Channel x



#### <span id="page-2298-0"></span>**55.7.10 PWM DMA Register**



Only the first 16 bits (channel counter size) are significant.



**Bits 23:0 – DMADUTY[23:0]** Duty-Cycle Holding Register for DMA Access

Each write access to PWM\_DMAR sequentially updates PWM\_CDTYUPDx.CDTYUPD with DMADUTY (only for channel configured as synchronous). See ["Method 3: Automatic write of duty-cycle values and automatic trigger of](#page-2259-0) [the update"](#page-2259-0) .



## <span id="page-2299-0"></span>**55.7.11 PWM Sync Channels Update Control Register**

## **Bit 0 – UPDULOCK** Synchronous Channels Update Unlock

This bit is automatically reset when the update is done.





## <span id="page-2300-0"></span>**55.7.12 PWM Sync Channels Update Period Register**

**Bits 7:4 – UPRCNT[3:0]** Update Period Counter Reports the value of the update period counter.

#### **Bits 3:0 – UPR[3:0]** Update Period

Defines the time between each update of the synchronous channels if automatic trigger of the update is activated (UPDM = 1 or UPDM = 2 in [PWM Sync Channels Mode Register\)](#page-2296-0). This time is equal to UPR+1 periods of the synchronous channels.

### <span id="page-2301-0"></span>**55.7.13 PWM Sync Channels Update Period Update Register**



This register acts as a double buffer for the UPR value. This prevents an unexpected automatic trigger of the update of synchronous channels.



## **Bits 3:0 – UPRUPD[3:0]** Update Period Update

Defines the wanted time between each update of the synchronous channels if automatic trigger of the update is activated (UPDM = 1 or UPDM = 2 in [PWM Sync Channels Mode Register](#page-2296-0)). This time is equal to UPR+1 periods of the synchronous channels.



### <span id="page-2302-0"></span>**55.7.14 PWM Interrupt Enable Register 2**

**Bits 16, 17, 18, 19, 20, 21, 22, 23 – CMPUx** Comparison x Update Interrupt Enable

**Bits 8, 9, 10, 11, 12, 13, 14, 15 – CMPMx** Comparison x Match Interrupt Enable

**Bit 3 – UNRE** Synchronous Channels Update Underrun Error Interrupt Enable

**Bit 0 – WRDY** Write Ready for Synchronous Channels Update Interrupt Enable



#### <span id="page-2303-0"></span>**55.7.15 PWM Interrupt Disable Register 2**

**Bits 16, 17, 18, 19, 20, 21, 22, 23 – CMPUx** Comparison x Update Interrupt Disable

**Bits 8, 9, 10, 11, 12, 13, 14, 15 – CMPMx** Comparison x Match Interrupt Disable

**Bit 3 – UNRE** Synchronous Channels Update Underrun Error Interrupt Disable

**Bit 0 – WRDY** Write Ready for Synchronous Channels Update Interrupt Disable


### **55.7.16 PWM Interrupt Mask Register 2**

**Bits 16, 17, 18, 19, 20, 21, 22, 23 – CMPUx** Comparison x Update Interrupt Mask

**Bits 8, 9, 10, 11, 12, 13, 14, 15 – CMPMx** Comparison x Match Interrupt Mask

**Bit 3 – UNRE** Synchronous Channels Update Underrun Error Interrupt Mask

**Bit 0 – WRDY** Write Ready for Synchronous Channels Update Interrupt Mask

### **55.7.17 PWM Interrupt Status Register 2**



Reading PWM\_ISR2 automatically clears flags WRDY, UNRE and CMPSx.



### **Bits 16, 17, 18, 19, 20, 21, 22, 23 – CMPUx** Comparison x Update



#### **Bits 8, 9, 10, 11, 12, 13, 14, 15 – CMPMx** Comparison x Match



#### **Bit 3 – UNRE** Synchronous Channels Update Underrun Error



### **Bit 0 – WRDY** Write Ready for Synchronous Channels Update





## **55.7.18 PWM Output Override Value Register**



## **Bits 0, 1, 2, 3 - OOVHx** Output Override Value for PWMH output of the channel x





## **55.7.19 PWM Output Selection Register**

**Bits 0, 1, 2, 3 – OSHx** Output Selection for PWMH output of the channel x

Output override value OOVLx selected as PWML output of channel x.





## **55.7.20 PWM Output Selection Set Register**

**Bits 16, 17, 18, 19 – OSSLx** Output Selection Set for PWML output of the channel x



### **Bits 0, 1, 2, 3 – OSSHx** Output Selection Set for PWMH output of the channel x





## **55.7.21 PWM Output Selection Clear Register**



### **Bits 0, 1, 2, 3 – OSCHx** Output Selection Clear for PWMH output of the channel x





## **55.7.22 PWM Output Selection Set Update Register**

**Bits 16, 17, 18, 19 – OSSUPLx** Output Selection Set for PWML output of the channel x



### **Bits 0, 1, 2, 3 – OSSUPHx** Output Selection Set for PWMH output of the channel x





## **55.7.23 PWM Output Selection Clear Update Register**

**Bits 16, 17, 18, 19 – OSCUPLx** Output Selection Clear for PWML output of the channel x



### **Bits 0, 1, 2, 3 – OSCUPHx** Output Selection Clear for PWMH output of the channel x



#### <span id="page-2312-0"></span>**55.7.24 PWM Fault Mode Register**



This register can only be written if bits WPSWS5 and WPHWS5 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)

See [Fault Inputs](#page-2238-0) for details on fault generation.

**CAUTION** To prevent an unexpected activation of the status flag FSy in the [PWM Fault Status Register,](#page-2313-0) the bit<br> **CAUTION** FMOD was haren't the Latitude FDOU white the status flagged was in the PWM Fault Status Register, th FMODy can be set to '1' only if the FPOLy bit has been previously configured to its final value.



**Bits 23:16 – FFIL[7:0]** Fault Filtering

For each bit y of FFIL, where y is the fault input number:

0: The fault input y is not filtered.

1: The fault input y is filtered.

### **Bits 15:8 – FMOD[7:0]** Fault Activation Mode

For each bit y of FMOD, where y is the fault input number:

0: The fault y is active until the fault condition is removed at the peripheral<sup>(1)</sup> level.

1: The fault y stays active until the fault condition is removed at the peripheral level<sup>(1)</sup>AND until it is cleared in the [PWM Fault Clear Register.](#page-2314-0)

### **Note:**

1. The peripheral generating the fault.

### **Bits 7:0 – FPOL[7:0]** Fault Polarity

For each bit y of FPOL, where y is the fault input number:

0: The fault y becomes active when the fault input y is at 0.

1: The fault y becomes active when the fault input y is at 1.

#### <span id="page-2313-0"></span>**55.7.25 PWM Fault Status Register**



Refer to [Fault Inputs](#page-2238-0) for details on fault generation.



**Bits 15:8 – FS[7:0]** Fault Status

For each bit y of FS, where y is the fault input number:

0: The fault y is not currently active.

1: The fault y is currently active.

**Bits 7:0 – FIV[7:0]** Fault Input Value

For each bit y of FIV, where y is the fault input number:

0: The current sampled value of the fault input y is 0 (after filtering if enabled).

1: The current sampled value of the fault input y is 1 (after filtering if enabled).

#### <span id="page-2314-0"></span>**55.7.26 PWM Fault Clear Register**



See [Fault Inputs](#page-2238-0) for details on fault generation.



**Bits 7:0 – FCLR[7:0]** Fault Clear

For each bit y of FCLR, where y is the fault input number:

0: No effect.

1: If bit y of FMOD field is set to '1' and if the fault input y is not at the level defined by the bit y of FPOL field, the fault y is cleared and becomes inactive (FMOD and FPOL fields belong to [PWM Fault Mode Register](#page-2312-0)), else writing this bit to '1' has no effect.

### <span id="page-2315-0"></span>**55.7.27 PWM Fault Protection Value Register 1**



This register can only be written if bits WPSWS5 and WPHWS5 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)

See [Fault Inputs](#page-2238-0) for details on fault generation.



**Bits 16, 17, 18, 19 - FPVLx** Fault Protection Value for PWML output on channel x



**Bits 0, 1, 2, 3 – FPVHx** Fault Protection Value for PWMH output on channel x

This bit is taken into account only if the bit FPZHx is set to '0' in [PWM Fault Protection Value Register 2](#page-2321-0). **Value Description**



### **55.7.28 PWM Fault Protection Enable Register**



This register can only be written if bits WPSWS5 and WPHWS5 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)

Only the first 6 bits (number of fault input pins) of fields FPEx are significant.

Refer to [Fault Inputs](#page-2238-0) for details on fault generation.



**Bits 0:7, 8:15, 16:23, 24:31 – FPEx** Fault Protection Enable for channel x

For each bit y of FPEx, where y is the fault input number:

0: Fault y is not used for the fault protection of channel x.

1: Fault y is used for the fault protection of channel x.

**CAUTION** To prevent an unexpected activation of the fault protection, the bit y of FPEx field can be set to '1' only if the corresponding FPOL field has been previously configured to its final value in [PWM Fault Mode](#page-2312-0) [Register.](#page-2312-0)



## **55.7.29 PWM Event Line x Mode Register**

### **55.7.30 PWM Spread Spectrum Register**



This register can only be written if bits WPSWS3 and WPHWS3 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)

Only the first 16 bits (channel counter size) are significant.



### **Bit 24 – SPRDM** Spread Spectrum Counter Mode



#### **Bits 23:0 – SPRD[23:0]** Spread Spectrum Limit Value

The spread spectrum limit value defines the range for the spread spectrum counter. It is introduced in order to achieve constant varying PWM period for the output waveform.

### **55.7.31 PWM Spread Spectrum Update Register**



This register can only be written if bits WPSWS3 and WPHWS3 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)

This register acts as a double buffer for the SPRD value. This prevents an unexpected waveform when modifying the spread spectrum limit value.



Only the first 16 bits (channel counter size) are significant.

**Bits 23:0 – SPRDUP[23:0]** Spread Spectrum Limit Value Update

The spread spectrum limit value defines the range for the spread spectrum counter. It is introduced in order to achieve constant varying period for the output waveform.



## **55.7.32 PWM Stepper Motor Mode Register**

#### **Bits 16, 17 – DOWNx** Down Count **Value** Description<br> **D** Dp counter. 0 Up counter.<br>1 Down count Down counter.

## **Bits 0, 1 – GCENx** Gray Count Enable



### <span id="page-2321-0"></span>**55.7.33 PWM Fault Protection Value Register 2**



This register can only be written if bits WPSWS5 and WPHWS5 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)



#### **Bits 16, 17, 18, 19 – FPZLx** Fault Protection to Hi-Z for PWML output on channel x



## **Bits 0, 1, 2, 3 – FPZHx** Fault Protection to Hi-Z for PWMH output on channel x



### **55.7.34 PWM Write Protection Control Register**



See [Register Write Protection](#page-2276-0) for the list of registers that can be write-protected.



### **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bits 2, 3, 4, 5, 6, 7 – WPRGx** Write Protection Register Group x



#### **Bits 1:0 – WPCMD[1:0]** Write Protection Command

This command is performed only if the WPKEY corresponds to 0x50574D ("PWM" in ASCII).



### <span id="page-2323-0"></span>**55.7.35 PWM Write Protection Status Register**





**Bits 31:16 – WPVSRC[15:0]** Write Protect Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.

#### **Bits 8, 9, 10, 11, 12, 13 – WPHWSx** Write Protect HW Status



#### **Bit 7 – WPVS** Write Protect Violation Status



### **Bits 0, 1, 2, 3, 4, 5 – WPSWSx** Write Protect SW Status



## **55.7.36 PWM Comparison x Value Register**



Only the first 16 bits (channel counter size) of field CV are significant.



### **Bit 24 – CVM** Comparison x Value Mode



### **Bits 23:0 – CV[23:0]** Comparison x Value

Define the comparison x value to be compared with the counter of the channel 0.

### **55.7.37 PWM Comparison x Value Update Register**



This register acts as a double buffer for the CV and CVM values. This prevents an unexpected comparison x match. Only the first 16 bits (channel counter size) of field CVUPD are significant.

**CAUTION** The write of the register PWM\_CMPVUPDx must be followed by a write of the register PWM\_CMPMUPDx.



### **Bit 24 – CVMUPD** Comparison x Value Mode Update

**Note:**  This bit is not relevant if the counter of the channel 0 is left-aligned (CALG = 0 in [PWM Channel Mode](#page-2328-0) [Register\)](#page-2328-0)



**Bits 23:0 – CVUPD[23:0]** Comparison x Value Update

Defines the comparison x value to be compared with the counter of the channel 0.



#### **55.7.38 PWM Comparison x Mode Register**

**Bits 23:20 – CUPRCNT[3:0]** Comparison x Update Period Counter Reports the value of the comparison x update period counter. Note: The field CUPRCNT is read-only

#### **Bits 19:16 – CUPR[3:0]** Comparison x Update Period

Defines the time between each update of the comparison x mode and the comparison x value. This time is equal to CUPR+1 periods of the channel 0 counter.

#### **Bits 15:12 – CPRCNT[3:0]** Comparison x Period Counter

Reports the value of the comparison x period counter. Note: The field CPRCNT is read-only

#### **Bits 11:8 – CPR[3:0]** Comparison x Period

CPR defines the maximum value of the comparison x period counter (CPRCNT). The comparison x value is performed periodically once every CPR+1 periods of the channel 0 counter.

#### **Bits 7:4 – CTR[3:0]** Comparison x Trigger

The comparison x is performed when the value of the comparison x period counter (CPRCNT) reaches the value defined by CTR.

### **Bit 0 – CEN** Comparison x Enable



### **55.7.39 PWM Comparison x Mode Update Register**



This register acts as a double buffer for the CEN, CTR, CPR and CUPR values. This prevents an unexpected comparison x match.



### **Bits 19:16 – CUPRUPD[3:0]** Comparison x Update Period Update

Defines the time between each update of the comparison x mode and the comparison x value. This time is equal to CUPR+1 periods of the channel 0 counter.

### **Bits 11:8 – CPRUPD[3:0]** Comparison x Period Update

CPR defines the maximum value of the comparison x period counter (CPRCNT). The comparison x value is performed periodically once every CPR+1 periods of the channel 0 counter.

#### **Bits 7:4 – CTRUPD[3:0]** Comparison x Trigger Update

The comparison x is performed when the value of the comparison x period counter (CPRCNT) reaches the value defined by CTR.

**Bit 0 – CENUPD** Comparison x Enable Update

| Value <sup>1</sup> | <b>Description</b>                              |
|--------------------|-------------------------------------------------|
|                    | The comparison x is disabled and can not match. |
|                    | The comparison x is enabled and can match.      |

#### <span id="page-2328-0"></span>**55.7.40 PWM Channel Mode Register**



This register can only be written if bits WPSWS2 and WPHWS2 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)



### **Bit 19 – PPM** Push-Pull Mode

The Push-Pull mode is enabled for channel x.



#### **Bit 18 – DTLI** Dead-Time PWMLx Output Inverted



#### **Bit 17 – DTHI** Dead-Time PWMHx Output Inverted



### **Bit 16 – DTE** Dead-Time Generator Enable



### **Bit 13 – TCTS** Timer Counter Trigger Selection



### **Bit 12 – DPOLI** Disabled Polarity Inverted



#### **Bit 11 – UPDS** Update Selection

If the PWM period is center-aligned (CALG=1):

0: The update occurs at the next end of the PWM period after writing the update register(s).

1: The update occurs at the next end of the PWM half period after writing the update register(s).

If the PWM period is left-aligned (CALG=0), the update always occurs at the end of the PWM period after writing the update register(s).

### **Bit 10 – CES** Counter Event Selection

If the PWM period is center-aligned (CALG=1):

0: The channel counter event occurs at the end of the PWM period.

1: The channel counter event occurs at the end of the PWM period and at half the PWM period.

If the PWM period is left-aligned (CALG=0), the channel counter event occurs at the end of the period and the CES bit has no effect.

#### **Bit 9 – CPOL** Channel Polarity



#### **Bit 8 – CALG** Channel Alignment



#### **Bits 3:0 – CPRE[3:0]** Channel Prescaler



### **55.7.41 PWM Channel Duty Cycle Register**



Only the first 16 bits (channel counter size) are significant.



**Bits 23:0 – CDTY[23:0]** Channel Duty-Cycle

Defines the waveform duty-cycle. This value must be defined between 0 and CPRD (PWM\_CPRDx).

### **55.7.42 PWM Channel Duty Cycle Update Register**



This register acts as a double buffer for the CDTY value. This prevents an unexpected waveform when modifying the waveform duty-cycle.



Only the first 16 bits (channel counter size) are significant.

**Bits 23:0 – CDTYUPD[23:0]** Channel Duty-Cycle Update

Defines the waveform duty-cycle. This value must be defined between 0 and CPRD (PWM\_CPRDx).

#### **55.7.43 PWM Channel Period Register**



This register can only be written if bits WPSWS3 and WPHWS3 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)

Only the first 16 bits (channel counter size) are significant.



### **Bits 23:0 – CPRD[23:0]** Channel Period

If the waveform is left-aligned, then the output waveform period depends on the channel counter source clock and can be calculated:

– By using the PWM peripheral clock divided by a given prescaler value "X" (where  $X = 2^{PREA}$  is 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula is:

#### $(X \times \text{CPRD})$

 $\overline{f_{\text{peripheral}}}$  clock

– By using the PWM peripheral clock divided by a given prescaler value "X" (see above) and by either the DIVA or the DIVB divider. The formula becomes, respectively:

# $\frac{X \times \text{CPRD} \times \text{DIVA}}{f}$  or  $\frac{(X \times \text{CPRD} \times \text{DIVB})}{f}$

 $f$ <sub>peripheral clock</sub>  $f<sub>peri</sub>$  peripheral clock

If the waveform is center-aligned, then the output waveform period depends on the channel counter source clock and can be calculated:

– By using the PWM peripheral clock divided by a given prescaler value "X" (where  $X = 2^P$ <sup>REA</sup> is 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula is:

 $(2 \times X \times \text{CPRD})$ 

 $f$  peripheral clock

– By using the PWM peripheral clock divided by a given prescaler value "X" (see above) and by either the DIVA or the DIVB divider. The formula becomes, respectively:

 $2 \times X \times \text{CPRD} \times \text{DIVA}$  $\frac{X \times \text{CPRD} \times \text{DIVA}}{f_{\text{peripheral clock}}}$  or  $\frac{(2 \times X \times \text{CPRD} \times \text{DIVB})}{f_{\text{peripheral clock}}}$ 

 $\it{f}$  peripheral clock

### **55.7.44 PWM Channel Period Update Register**



This register can only be written if bits WPSWS3 and WPHWS3 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)

This register acts as a double buffer for the CPRD value. This prevents an unexpected waveform when modifying the waveform period.

Only the first 16 bits (channel counter size) are significant.



### **Bits 23:0 – CPRDUPD[23:0]** Channel Period Update

If the waveform is left-aligned, then the output waveform period depends on the channel counter source clock and can be calculated:

– By using the PWM peripheral clock divided by a given prescaler value "X" (where  $X = 2^{PREA}$  is 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula is:

#### $(X \times \text{CPRDUPD})$

 $f$ peripheral clock

– By using the PWM peripheral clock divided by a given prescaler value "X" (see above) and by either the DIVA or the DIVB divider. The formula becomes, respectively:

 $X \times \text{CPRDUPD} \times \text{DIVA}$  $\frac{f_{\text{peripheral}}}{f_{\text{peripheral}}}$  or  $\frac{(X \times \text{CFRDUPD} \times \text{DIVB})}{f_{\text{peripheral clock}}$  $\it{f}$  peripheral clock

If the waveform is center-aligned, then the output waveform period depends on the channel counter source clock and can be calculated:

– By using the PWM peripheral clock divided by a given prescaler value "X" (where  $X = 2^P$ <sup>REA</sup> is 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula is:

 $(2 \times X \times \text{CPRDUPD})$ 

 $f$  peripheral clock

– By using the PWM peripheral clock divided by a given prescaler value "X" (see above) and by either the DIVA or the DIVB divider. The formula becomes, respectively:

 $2 \times X \times$  CPRDUPD  $\times$  DIVA  $\frac{X \text{ CFBDUPD} \times \text{DIVA)}}{X \text{ peripheral clock}}$  or  $\frac{(2 \times X \times \text{CFRDUPD} \times \text{DIVB})}{X \text{ peripheral clock}}$  $\displaystyle{f}$  peripheral clock

### **55.7.45 PWM Channel Counter Register**



Only the first 16 bits (channel counter size) are significant.



**Bits 23:0 – CNT[23:0]** Channel Counter Register

Channel counter value. This register is reset when:

- the channel is enabled (writing CHIDx in the PWM\_ENA register).
- the channel counter reaches CPRD value defined in the PWM\_CPRDx register if the waveform is left-aligned.

### **55.7.46 PWM Channel Dead Time Register**



This register can only be written if bits WPSWS4 and WPHWS4 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)



Only the first 12 bits (dead-time counter size) of fields DTH and DTL are significant.

**Bits 31:16 – DTL[15:0]** Dead-Time Value for PWMLx Output Defines the dead-time value for PWMLx output. This value must be defined between 0 and CDTY (PWM\_CDTYx).

**Bits 15:0 – DTH[15:0]** Dead-Time Value for PWMHx Output

Defines the dead-time value for PWMHx output. This value must be defined between 0 and the value (CPRD – CDTY) (PWM\_CPRDx and PWM\_CDTYx).

### **55.7.47 PWM Channel Dead Time Update Register**



This register can only be written if bits WPSWS4 and WPHWS4 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)

This register acts as a double buffer for the DTH and DTL values. This prevents an unexpected waveform when modifying the dead-time values.



Only the first 12 bits (dead-time counter size) of fields DTHUPD and DTLUPD are significant.

### **Bits 31:16 – DTLUPD[15:0]** Dead-Time Value Update for PWMLx Output

Defines the dead-time value for PWMLx output. This value must be defined between 0 and CDTY (PWM\_CDTYx). This value is applied only at the beginning of the next channel x PWM period.

### **Bits 15:0 – DTHUPD[15:0]** Dead-Time Value Update for PWMHx Output

Defines the dead-time value for PWMHx output. This value must be defined between 0 and the value (CPRD – CDTY) (PWM\_CPRDx and PWM\_CDTYx). This value is applied only at the beginning of the next channel x PWM period.

### **55.7.48 PWM Channel Mode Update Register**

**Name:** PWM\_CMUPDx<br>**Offset:** 0x0400 + x\*0x20 **Offset:**  0x0400 + x\*0x20 [x=0..3] **Reset:**  – **Property:**  Write-only

This register can only be written if bits WPSWS2 and WPHWS2 are cleared in the [PWM Write Protection Status](#page-2323-0) [Register.](#page-2323-0)

This register acts as a double buffer for the CPOL value. This prevents an unexpected waveform when modifying the polarity value.



Reset

### **Bit 13 – CPOLINVUP** Channel Polarity Inversion Update

If this bit is written at '1', the write of the bit CPOLUP is not taken into account.



### **Bit 9 – CPOLUP** Channel Polarity Update

The write of this bit is taken into account only if the bit CPOLINVUP is written at '0' at the same time.<br>Value Description **Description** 0 The OCx output waveform (output from the comparator) starts at a low level.<br>The OCx output waveform (output from the comparator) starts at a high level The OCx output waveform (output from the comparator) starts at a high level.

### **55.7.49 PWM External Trigger Register**





### **Bit 31 – RFEN** Recoverable Fault Enable



### **Bit 30 – TRGSRC** Trigger Source



### **Bit 29 – TRGFILT** Filtered input



#### **Bit 28 – TRGEDGE** Edge Selection



### **Bits 25:24 – TRGMODE[1:0]** External Trigger Mode


### **Bits 23:0 – MAXCNT[23:0]** Maximum Counter value

Maximum channel x counter value measured at the TRGINx event since the last read of the register. At the TRGINx event, if the channel x counter value is greater than the stored MAXCNT value, then MAXCNT is updated by the channel x counter value.



### **55.7.50 PWM Leading-Edge Blanking Register**

### **Bit 19 – PWMHREN** PWMH Rising Edge Enable

ı



#### **Bit 18 – PWMHFEN** PWMH Falling Edge Enable



### **Bit 17 – PWMLREN** PWML Rising Edge Enable



#### **Bit 16 – PWMLFEN** PWML Falling Edge Enable



#### **Bits 6:0 – LEBDELAY[6:0]** Leading-Edge Blanking Delay for TRGINx

Leading-edge blanking duration for external trigger x input. The delay is calculated according to the following formula: LEBDELAY =  $(f_{\text{peripheral clock}} \times \text{Delay}) + 1$ 

# **56. Secure Fuse Controller (SFC)**

# **56.1 Description**

The Secure Fuse Controller (SFC) interfaces the system with electrical fuses in a secure way.

The default value of a fuse is logic '0' (not programmed). A programmed fuse is logic '1'.

An electrical fuse matrix is a type of non-volatile memory. Each fuse in the matrix can be programmed only one time. They are typically used to store calibration bits for analog cells such as oscillators, configuration settings, chip identifiers or cryptographic keys.

A specific number of fuse bits are programmed during the production tests. The remaining 544 fuse bits are programmed by the user and by software through the user interface.

The SFC automatically reads the fuse values on start-up and stores them in 32-bit registers in order to make them accessible by the software. Only fuses set to level '1' are programmed.

# **56.2 Embedded Characteristics**

- Fuse Bits Partitioned into Two Areas:
	- Reserved area
	- 544-bit user area
- Programs and Reads the Fuse States by Software
- Automatic Check of Programmed Fuses
- Detection of Irregular Alteration of the Fuse States in Reserved Area during Start-up and Report
- Live Detection of Irregular Alteration of All the Fuse States and Report
- Part of Fuse States Maskable for Reading

# **56.3 Block Diagram**

**Figure 56-1. SFC Block Diagram**



# **56.4 Functional Description**

#### **56.4.1 Accessing the SFC**

Setting the write-once FUSE bit in the register SFR Security Configuration register (SFR\_SECURE) disables access to the SFC. For details, refer to the section "Special Function Registers (SFR)".

#### **56.4.2 Fuse Partitioning**

The fuses are split into a user area of 544 bits and a reserved area.

The reserved area is typically used to store calibration bits for analog cells such as oscillators, configuration settings, chip identifiers, etc. The user area fuses are programmed later by the user.

#### **56.4.3 Fuse Integrity Checking**

The SFC automatically reads the fuse values at start-up and stores them in 32-bit registers in order to make them accessible by software. At this time, the SFC checks the integrity of the fuse states in the reserved area.

If an inconsistency is detected, the check error flag ACE in the Status register (SFC\_SR) is set to '1' and can trigger an interrupt. SFC\_SR.ACE is automatically cleared at '0' when SFC\_SR is read.

#### **56.4.4 Fuse Integrity Live Checking**

After start-up, the SFC continuously checks the integrity of all fuse states. This ensures that the fuse states cannot be changed without notice.

If an inconsistency is detected, the error flag SFC\_SR.LCHECK is set to '1' and can trigger an interrupt. This flag is automatically cleared at '0' when SFC\_SR is read.

#### **56.4.5 Fuse Access**

#### **56.4.5.1 Fuse Reading**

The fuse states are automatically latched at core start-up and are available for reading in the Data registers (SFC\_DRx).

The fuse states of bits 0 to 31 are available in SFC\_DR0, the fuse states of bits 32 to 63 are available in SFC\_DR1, etc.

When fuse programming is performed, the fuse states are automatically updated in SFC\_DRx.

#### **56.4.5.2 Fuse Programming**

All the fuses can be written by software.

The sequence to program fuses is the following:

- 1. Write the key code 0xFB in the Key register (SFC\_KR).
- 2. Write the word to program in the corresponding SFC\_DRx. For example, if fuses 0 to 31 must be programmed, SFC\_DR0 must be written. If fuses 32 to 61 must be programmed, SFC\_DR1 must be written. Only the data bits set to level '1' are programmed.
- 3. Wait for flag SFC\_SR.PGMC to rise by polling or interrupt.
- 4. Check the value of flag PGMF. If it is set to 1, the programming procedure has failed.

After programming, the fuses are read back in the corresponding SFC\_DRx.

#### **56.4.5.3 Fuse Masking**

It is possible to mask a fuse array. Once the fuse masking is enabled, the data registers from SFC\_DR0 to SFC\_DR7 are read at a value of '0', regardless of the fuse state (the registers that are masked depend on the SFC hardware customizing).

To activate fuse masking, the MSK bit of the Mode register (SFC\_MR) must be written to level '1'. SFC\_MR.MSK is set-only. Only a hardware reset can disable fuse masking.

SFC\_MR.MSK has no effect on the programming of masked fuses.

### **56.4.6 Fuse Functions**

Fuse bits can function as general-purpose bits.

When standard boot is used, refer to "Fuse Box Controller" in the section "Standard Boot Strategies" for more information.

When secure boot is used, refer to the document *SAMA5D2 Series Secure Boot Strategy* (document no. DS00002435), available under Non-Disclosure Agreement (NDA). Contact a Microchip Sales Representative for details.

# **SAMA5D2 Series Secure Fuse Controller (SFC)**

# **56.5 Register Summary**



# **Name:** SFC\_KR<br>Offset: 0x00 **Offset: Reset:**  – **Property:**  Write-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 Access Reset Bit 7 6 5 4 3 2 1 0 KEY[7:0] Access W W W W W W W W Reset – – – – – – – –

**Bits 7:0 – KEY[7:0]** Key Code

<span id="page-2346-0"></span>**56.5.1 SFC Key Register**

This field must be written with the correct key code (0xFB) prior to any write in a Data Register (SFC\_DRx) in order to enable the fuse programming. For each write of SFC\_DRx, this field must be written immediately before.

## <span id="page-2347-0"></span>**56.5.2 SFC Mode Register**



**Bit 0 – MSK** Mask Data Registers

This bit is set-only. Only a hardware reset can disable fuse masking.



<span id="page-2348-0"></span>



The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Enables the corresponding interrupt



**Bit 17 – ACE** Manufacturer Area Check Error Interrupt Enable

**Bit 4 – LCHECK** Live Integrity Check Error Interrupt Enable

**Bit 1 – PGMF** Programming Sequence Failed Interrupt Enable

**Bit 0 – PGMC** Programming Sequence Completed Interrupt Enable



**Bit 4 – LCHECK** Live Integrity Check Error Interrupt Disable

**Bit 1 – PGMF** Programming Sequence Failed Interrupt Disable

**Bit 0 – PGMC** Programming Sequence Completed Interrupt Disable

<span id="page-2349-0"></span>**56.5.4 SFC Interrupt Disable Register**

**Name:** SFC\_IDR<br>Offset: 0x14

**Reset:** –<br>**Property:** Write-only

**Offset:** 

**Property:** 

#### <span id="page-2350-0"></span>**56.5.5 SFC Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

- 0: Corresponding interrupt is not enabled.
- 1: Corresponding interrupt is enabled.



**Bit 17 – ACE** Manufacturer Area Check Error Interrupt Mask

**Bit 4 – LCHECK** Live Integrity Checking Error Interrupt Mask

**Bit 1 – PGMF** Programming Sequence Failed Interrupt Mask

**Bit 0 – PGMC** Programming Sequence Completed Interrupt Mask

## <span id="page-2351-0"></span>**56.5.6 SFC Status Register**





## **Bit 4 – LCHECK** Live Integrity Checking Error (cleared on read)



#### **Bit 1 – PGMF** Programming Sequence Failed (cleared on read)



## **Bit 0 – PGMC** Programming Sequence Completed (cleared on read)



# <span id="page-2352-0"></span>**56.5.7 SFC Data Register x**





## **Bits 31:0 – DATA[31:0]** Fuse Data



# **57. Integrity Check Monitor (ICM)**

# **57.1 Description**

The Integrity Check Monitor (ICM) is a DMA controller that performs hash calculation over multiple memory regions through the use of transfer descriptors located in memory (ICM Descriptor Area). The Hash function is based on the Secure Hash Algorithm (SHA). The ICM integrates two modes of operation. The first one is used to hash a list of memory regions and save the digests to memory (ICM Hash Area). The second mode is an active monitoring of the memory. In that mode, the hash function is evaluated and compared to the digest located at a predefined memory address (ICM Hash Area). If a mismatch occurs, an interrupt is raised. See the figure below for an example of four-region monitoring. Hash and Descriptor areas are located in Memory instance i2, and the four regions are split in memory instances i0 and i1.

### **Figure 57-1. Four-region Monitoring Example**



The ICM SHA engine is compliant with the American FIPS (Federal Information Processing Standard) Publication 180-2 specification.

The following terms are concise definitions of the ICM concepts used throughout this document:

- Region—a partition of instruction or data memory space
- Region Descriptor—a data structure stored in memory, defining region attributes
- Region Attributes—region start address, region size, region SHA engine processing mode, Write Back or Compare function mode
- Context Registers—a set of ICM non-memory-mapped, internal registers which are automatically loaded, containing the attributes of the region being processed
- Main List—a list of region descriptors. Each element associates the start address of a region with a set of attributes.
- Secondary List—a linked list defined on a per region basis that describes the memory layout of the region (when the region is non-contiguous)
- Hash Area—predefined memory space where the region hash results (digest) are stored

# <span id="page-2354-0"></span>**57.2 Embedded Characteristics**

- Host DMA Interface
- Supports Monitoring of up to 4 Non-Contiguous Memory Regions
- Supports Block Gathering Using Linked Lists
- Supports Secure Hash Algorithm (SHA1, SHA224, SHA256)
- Compliant with FIPS Publication 180-2
- Configurable Processing Period:
	- When SHA1 algorithm is processed, the runtime period is either 85 or 209 clock cycles.
	- When SHA256 or SHA224 algorithm is processed, the runtime period is either 72 or 194 clock cycles.
- Programmable Bus Burden

# **57.3 Block Diagram**

**Figure 57-2. ICM Block Diagram**



# **57.4 Product Dependencies**

## **57.4.1 Power Management**

The peripheral clock is not continuously provided to the ICM. The programmer must first enable the ICM clock in the Power Management Controller (PMC) before using the ICM.

## **57.4.2 Interrupt Sources**

The ICM has an interrupt lineconnected to the interrupt controller. Handling the ICM interrupt requires programming the interrupt controller before configuring the ICM.

# **57.5 Functional Description**

#### **57.5.1 Overview**

The Integrity Check Monitor (ICM) is a DMA controller that performs SHA-based memory hashing over memory regions. As shown in figure [Integrity Check Monitor Block Diagram](#page-2354-0), it integrates a DMA interface, a Monitoring Finite State Machine (FSM), an integrity scheduler, a set of context registers, a SHA engine, an interface for configuration and status registers.

The ICM integrates a Secure Hash Algorithm engine (SHA). This engine requires a message padded according to FIPS180-2 specification when used as a SHA calculation unit only. Otherwise, if the ICM is used as integrated check for memory content, the padding is not mandatory. The SHA module produces an N-bit message digest each time a block is read and a processing period ends. N is 160 for SHA1, 224 for SHA224, 256 for SHA256.

When the ICM module is enabled, it sequentially retrieves a circular list of region descriptors from the memory (Main List described in figure [ICM Region Descriptor and Hash Areas\)](#page-2356-0). Up to four regions may be monitored. Each region descriptor is composed of four words indicating the layout of the memory region (see figure [Region Descriptor](#page-2357-0) ). It also contains the hashing engine configuration on a per-region basis. As soon as the descriptor is loaded from the memory and context registers are updated with the data structure, the hashing operation starts. A programmable number of blocks (see TRSIZE field of the ICM\_RCTRL structure member) is transferred from the memory to the SHA engine. When the desired number of blocks have been transferred, the digest is either moved to memory (Write Back function) or compared with a digest reference located in the system memory (Compare function). If a digest mismatch occurs, an interrupt is triggered if unmasked. The ICM module passes through the region descriptor list until the end of the list marked by an end of list marker (WRAP or EOM bit in ICM\_RCFG structure member set to one). To continuously monitor the list of regions, the WRAP bit must be set to one in the last data structure and EOM must be cleared.



<span id="page-2356-0"></span>**Figure 57-3. ICM Region Descriptor and Hash Areas**

Each region descriptor supports gathering of data through the use of the Secondary List. Unlike the Main List, the Secondary List cannot modify the configuration attributes of the region. When the end of the Secondary List has been encountered, the ICM returns to the Main List. Memory integrity monitoring can be considered as a background service and the mandatory bandwidth shall be very limited. In order to limit the ICM memory bandwidth, use ICM\_CFG.BBC to control the ICM memory load.

#### <span id="page-2357-0"></span>**Figure 57-4. Region Descriptor**



The figure below shows an example of the mandatory ICM settings required to monitor three memory data blocks of the system memory (defined as two regions) with one region being not contiguous (two separate areas) and one contiguous memory area. For each region, the SHA algorithm may be independently selected (different for each region). The wrap allows continuous monitoring.

# **SAMA5D2 Series Integrity Check Monitor (ICM)**



### **Figure 57-5. Example: Monitoring of 3 Memory Data Blocks (Defined as 2 Regions)**

## **57.5.2 ICM Region Descriptor Structure**

The ICM Region Descriptor Area is a contiguous area of system memory that the controller and the processor can access. When the ICM is activated, the controller performs a descriptor fetch operation at \*(ICM\_DSCR) address. If the Main List contains more than one descriptor (i.e., more than one region is to be monitored), the fetch address is \*(ICM\_DSCR) + (RID<<4) where RID is the region identifier.





#### **57.5.2.1 ICM Region Start Address Structure Member**



Register offset is calculated as ICM\_DSCR+0x000+RID\*(0x10).



**Bits 31:0 – RADDR[31:0]** Region Start Address This field indicates the first byte address of the region.

#### **57.5.2.2 ICM Region Configuration Structure Member**



Register offset is calculated as ICM\_DSCR+0x004+RID\*(0x10).



#### **Bits 14:12 – ALGO[2:0]** SHA Algorithm

Values which are not listed in the table must be considered as "reserved".



#### **Bit 10 – PROCDLY** Processing Delay

When SHA1 algorithm is processed, the runtime period is either 85 or 209 clock cycles.

When SHA256 or SHA224 algorithm is processed, the runtime period is either 72 or 194 clock cycles.



#### **Bit 9 – SUIEN** Monitoring Status Updated Condition Interrupt (Default Enabled)



#### **Bit 8 – ECIEN** End Bit Condition Interrupt (Default Enabled)



#### **Bit 7 – WCIEN** Wrap Condition Interrupt Disable (Default Enabled)



#### **Bit 6 – BEIEN** Bus Error Interrupt Disable (Default Enabled)



#### **Bit 5 – DMIEN** Digest Mismatch Interrupt Disable (Default Enabled)



#### **Bit 4 – RHIEN** Region Hash Completed Interrupt Disable (Default Enabled)



#### **Bit 2 – EOM** End Of Monitoring



### **Bit 1 – WRAP** Wrap Command



#### **Bit 0 – CDWBN** Compare Digest or Write Back Digest





#### **57.5.2.3 ICM Region Control Structure Member**

**Name:**  ICM\_RCTRL

**Bits 15:0 – TRSIZE[15:0]** Transfer Size for the Current Chunk of Data

#### **57.5.2.4 ICM Region Next Address Structure Member**



Register offset is calculated as ICM\_DSCR+0x00C+RID\*(0x10).



**Bits 31:3 – NEXT[28:0]** Region Transfer Descriptor Next Address When configured to 0, this field indicates that the current descriptor is the last descriptor of the Secondary List, otherwise it points at a new descriptor of the Secondary List.

#### **57.5.3 ICM Hash Area**

The ICM Hash Area is a contiguous area of system memory that the controller and the processor can access. The physical location is configured in the ICM hash area start address register. This address is a multiple of 128 bytes. If the CDWBN bit of the context register is cleared (i.e., Write Back activated), the ICM performs a digest write operation at the following starting location: \*(ICM\_HASH) + (RID<<5), where RID is the current region context identifier. If the CDWBN bit of the context register is set (i.e., Digest Comparison activated), the ICM performs a digest read operation at the same address.

#### **57.5.3.1 Message Digest Example**

Considering the following 512-bit message (example given in FIPS 180-2):

"61626380000000000000000000000000000000000000000000000000000000000000000000000000000000000000 000000000000000000000000000000000018"

The message is written to memory in a Little Endian (LE) system architecture.





The digest is stored at the memory location pointed at by the ICM\_HASH pointer with a Region Offset.

# **SAMA5D2 Series Integrity Check Monitor (ICM)**

#### **Table 57-3. LE Resulting SHA-160 Message Digest Memory Mapping**



#### **Table 57-4. Resulting SHA-256 Message Digest Memory Mapping**



Considering the following 1024-bit message (example given in FIPS 180-2):

"6162638000000000000000000000000000000000000000000000000000000000 0000000000000000000000000000000000000000000000000000000000000000 0000000000000000000000000000000000000000000000000000000000000000 0000000000000000000000000000000000000000000000000000000000000018"

The message is written to memory in a Little Endian (LE) system architecture.

#### **Table 57-5. 1024 bits Message Memory Mapping**



### **57.5.4 Using ICM as SHA Engine**

The ICM can be configured to only calculate a SHA1, SHA224, SHA256 digest value.

#### **57.5.4.1 Settings for Simple SHA Calculation**

The start address of the system memory containing the data to hash must be configured in the transfer descriptor of the DMA embedded in the ICM.

The transfer descriptor is a system memory area integer multiple of 4 x 32-bit words and the start address of the descriptor must be configured in ICM\_DSCR (the start address must be aligned on 64-bytes; six LSB must be cleared). If the data to hash is already padded according to SHA standards, only a single descriptor is required, and ICM\_RCFG.EOM must be written to 1. If the data to hash does not contain a padding area, it is possible to define the padding area in another system memory location, the ICM can be configured to automatically jump from a memory area to another one by configuring the descriptor register ICM\_RNEXT with a value that differs from 0. Configuring ICM\_RNEXT.NEXT with the start address of the padding area forces the ICM to concatenate both areas, thus providing the SHA result from the start address of the hash area configured in ICM\_HASH.

Whether the system memory is configured as a single or multiple data block area, ICM\_RCFG.CDWBN and ICM\_RCFG.WRAP must be cleared. The bits WBDIS, EOMDIS, SLBDIS must be cleared in ICM\_CFG.

ICM\_RCTRL.RHIEN and ICM\_RCTRL.ECIEN must be written to 1. The flag RHC[i], i being the region index, is set (if RHIEN is set) when the hash result is available at address defined in ICM\_HASH. The flag REC[i], i being the region index, is set (if ECIEN is set) when the hash result is available at the address defined in ICM\_HASH.

An interrupt is generated if the bit RHC[i] is written to 1 in the ICM\_IER (if RHC[i] is set in ICM\_RCTRL of region i) or if the bit REC[i] is written to 1 in the ICM\_IER (if REC[i] is set in ICM\_RCTRL of region i).

#### **57.5.4.2 Processing Period**

The ICM engine has a core (SHA) inherent processing period that may result, depending on the application, in a significant bandwidth usage at system bus level. In some applications, it may be important to keep as much bandwidth as possible for the other peripherals (e.g. CPU, DMA). The ICM SHA engine processing period can be configured to reduce the bandwidth required by writing ICM\_RCFG.PROCDLY=1.

In SHA1 mode, the shortest processing period is 85 clock cycles + 2 clock cycles for start command synchronization (ICM\_RCFG.PROCDLY=0). The longest period is 209 clock cycles + 2 clock cycles when ICM\_RCFG.PROCDLY=1 (see the figure below).

In SHA256 or SHA224 mode, the shortest processing period is 72 clock cycles + 2 clock cycles for start command synchronization. The longest period is 194 clock cycles + 2 clock cycles.



#### **Figure 57-6. Bandwidth Usage in SHA1 Mode**

ICM bandwidth =  $~15\%$  of overall system bus bandwidth

ICM bandwidth =  $-7\%$  of overall system bus bandwidth

#### **57.5.5 ICM Automatic Monitoring Mode**

ICM CFG.ASCD is used to activate the ICM Automatic Monitoring mode. When ICM CFG.ASCD is set and bits CDWBN and EOM in ICM.RCFG equal 0, the ICM performs the following actions:

- 1. The ICM passes through the Main List once to calculate the message digest of the monitored area.
- 2. When WRAP = 1 in ICM\_RCFG, the ICM begins monitoring. CDWBN in ICM\_RCFG is now automatically set and EOM is cleared. These bits have no effect during the monitoring period that ends when EOM is set.

# **57.5.6 Programming the ICM**

# **Table 57-6. Region Attributes**



### **57.5.7 Security Features**

When an undefined register access occurs, the URAD bit in the Interrupt Status Register (ICM\_ISR) is set if unmasked. Its source is then reported in the Undefined Access Status Register (ICM\_UASR). Only the first undefined register access is available through the ICM\_UASR.URAT field.

Several kinds of unspecified register accesses can occur:

- Unspecified structure member set to one detected when the descriptor is loaded
- Configuration register (ICM\_CFG) modified during active monitoring
- Descriptor register (ICM\_DSCR) modified during active monitoring
- Hash register (ICM\_HASH) modified during active monitoring
- Write-only register read access

The URAD bit and the URAT field can only be reset by writing a 1 to the ICM\_CTRL.SWRST bit.

# **SAMA5D2 Series Integrity Check Monitor (ICM)**

# **57.6 Register Summary**



# **SAMA5D2 Series Integrity Check Monitor (ICM)**





## <span id="page-2370-0"></span>**57.6.1 ICM Configuration Register**

# **Bits 15:13 – UALGO[2:0]** User SHA Algorithm



## **Bit 12 – UIHASH** User Initial Hash Value



## **Bit 9 – DUALBUFF** Dual Input Buffer



## **Bit 8 – ASCD** Automatic Switch To Compare Digest



## **Bits 7:4 – BBC[3:0]** Bus Burden Control

This field is used to control the burden of the ICM system bus. The number of system clock cycles between the end of the current processing and the next block transfer is set to 2 $^{\rm BBC}$ . Up to 32,768 cycles can be inserted.

## **Bit 2 – SLBDIS** Secondary List Branching Disable

# **Integrity Check Monitor (ICM)**



## **Bit 1 – EOMDIS** End of Monitoring Disable



## **Bit 0 – WBDIS** Write Back Disable

When ASCD is set, WBDIS has no effect.



# <span id="page-2372-0"></span>**57.6.2 ICM Control Register**



## **Bits 15:12 – RMEN[3:0]** Region Monitoring Enable



#### **Bits 11:8 – RMDIS[3:0]** Region Monitoring Disable



#### **Bits 7:4 – REHASH[3:0]** Recompute Internal Hash



#### **Bit 2 – SWRST** Software Reset



#### **Bit 1 – DISABLE** ICM Disable Register



#### **Bit 0 – ENABLE** ICM Enable

# **SAMA5D2 Series**

**Integrity Check Monitor (ICM)**



# **Name:** ICM\_SR<br>Offset: 0x08 **Offset: Reset:**  0x00000000 **Property:**  Read-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 RMDIS[3:0] R RAWRMDIS[3:0]<br>R R R R R Access R R R R R R R R Reset 0 0 0 0 0 0 0 0 Bit 7 6 5 4 3 2 1 0 enable and the control of t Access R Reset 0

#### <span id="page-2374-0"></span>**57.6.3 ICM Status Register**

#### **Bits 15:12 – RMDIS[3:0]** Region Monitoring Disabled Status



#### **Bits 11:8 – RAWRMDIS[3:0]** Region Monitoring Disabled Raw Status



#### **Bit 0 – ENABLE** ICM Enable Register



#### <span id="page-2375-0"></span>**57.6.4 ICM Interrupt Enable Register**





**Bit 24 – URAD** Undefined Register Access Detection Interrupt Enable



#### **Bits 23:20 – RSU[3:0]** Region Status Updated Interrupt Disable



#### **Bits 19:16 – REC[3:0]** Region End bit Condition Detected Interrupt Enable



**Bits 15:12 – RWC[3:0]** Region Wrap Condition detected Interrupt Enable



#### **Bits 11:8 – RBE[3:0]** Region Bus Error Interrupt Enable



#### **Bits 7:4 – RDM[3:0]** Region Digest Mismatch Interrupt Enable


# **SAMA5D2 Series Integrity Check Monitor (ICM)**



### **Bits 3:0 – RHC[3:0]** Region Hash Completed Interrupt Enable



#### **57.6.5 ICM Interrupt Disable Register**





**Bit 24 – URAD** Undefined Register Access Detection Interrupt Disable



#### **Bits 23:20 – RSU[3:0]** Region Status Updated Interrupt Disable



**Bits 19:16 – REC[3:0]** Region End bit Condition detected Interrupt Disable



**Bits 15:12 – RWC[3:0]** Region Wrap Condition Detected Interrupt Disable



#### **Bits 11:8 – RBE[3:0]** Region Bus Error Interrupt Disable



#### **Bits 7:4 – RDM[3:0]** Region Digest Mismatch Interrupt Disable



# **SAMA5D2 Series Integrity Check Monitor (ICM)**



### **Bits 3:0 – RHC[3:0]** Region Hash Completed Interrupt Disable



#### **57.6.6 ICM Interrupt Mask Register**





#### **Bit 24 – URAD** Undefined Register Access Detection Interrupt Mask



#### **Bits 23:20 – RSU[3:0]** Region Status Updated Interrupt Mask



#### **Bits 19:16 – REC[3:0]** Region End Bit Condition Detected Interrupt Mask



#### **Bits 15:12 – RWC[3:0]** Region Wrap Condition Detected Interrupt Mask



#### **Bits 11:8 – RBE[3:0]** Region Bus Error Interrupt Mask



#### **Bits 7:4 – RDM[3:0]** Region Digest Mismatch Interrupt Mask



| <b>Value</b> | <b>Description</b>                                                |
|--------------|-------------------------------------------------------------------|
|              | When RDM[i] is set to one, the interrupt is enabled for region i. |
|              |                                                                   |

**Bits 3:0 – RHC[3:0]** Region Hash Completed Interrupt Mask



#### **57.6.7 ICM Interrupt Status Register**





**Bit 24 – URAD** Undefined Register Access Detection Status

The URAD bit is only reset by the SWRST bit in ICM\_CTRL.

The URAT field in ICM\_UASR indicates the unspecified access type.



**Bits 23:20 – RSU[3:0]** Region Status Updated Detected

When RSU[i] is set, it indicates that a region status updated condition has been detected.

**Bits 19:16 – REC[3:0]** Region End Bit Condition Detected

When REC[i] is set, it indicates that an end bit condition has been detected.

#### **Bits 15:12 – RWC[3:0]** Region Wrap Condition Detected

When RWC[i] is set, it indicates that a wrap condition has been detected.

**Bits 11:8 – RBE[3:0]** Region Bus Error

When RBE[i] is set, it indicates that a bus error has been detected while hashing memory region i.

#### **Bits 7:4 – RDM[3:0]** Region Digest Mismatch

When RDM[i] is set, it indicates that there is a digest comparison mismatch between the hash value of the region with identifier i and the reference value located in the Hash Area.

#### **Bits 3:0 – RHC[3:0]** Region Hash Completed

When RHC[i] is set, it indicates that the ICM has completed the region with identifier i.



### **57.6.8 ICM Undefined Access Status Register**

**Bits 2:0 – URAT[2:0]** Undefined Register Access Trace

Only the first Undefined Register Access Trace is available through the URAT field.

The URAT field is only reset by the SWRST bit in the ICM\_CTRL register.



#### **57.6.9 ICM Descriptor Area Start Address Register**





**Bits 31:6 – DASA[25:0]** Descriptor Area Start Address

The start address is a multiple of the total size of the data structure (64 bytes).







Reset 0

**Bits 31:7 – HASA[24:0]** Hash Area Start Address

This field points at the Hash memory location. The address must be a multiple of 128 bytes.

#### **57.6.11 ICM User Initial Hash Value Register**





#### **Bits 31:0 – VAL[31:0]** Initial Hash Value

When ICM\_CFG.UIHASH is set, the Initial Hash Value is user-programmable. To meet the desired standard, use the following example values. For ICM\_UIHVAL0 field:



For ICM\_UIHVAL1 field:



#### For ICM\_UIHVAL2 field:



#### For ICM\_UIHVAL3 field:



# **SAMA5D2 Series**

# **Integrity Check Monitor (ICM)**



For ICM\_UIHVAL4 field:



For ICM\_UIHVAL5 field:



For ICM\_UIHVAL6 field:



For ICM\_UIHVAL7 field:



Example of Initial Value for SHA-1 Algorithm



# **58. Advanced Encryption Standard Bridge (AESB)**

### **58.1 Description**

The Advanced Encryption Standard Bridge (AESB) provides on-the-fly off-chip memory encryption/decryption compliant with the American *FIPS (Federal Information Processing Standard) Publication 197* specification.

The AESB supports three confidentiality modes of operation for symmetrical key block cipher algorithms (ECB, CBC and CTR), as specified in the *NIST Special Publication 800-38A Recommendation*.

The AESB key is loaded by the software.

The 128-bit AESB key is stored in the AESB Key register made of four 32-bit write-only AESB Key Word registers (AESB\_KEYWR0–3).

The 128-bit input data and initialization vector (for some modes) are each stored in four 32-bit registers (AESB\_IDATARx and AESB\_IVRx) which are all write-only.

As soon as the initialization vector, the input data and the key are configured, the encryption/decryption process may be started. Then the encrypted/decrypted data will be ready to be read out on the four 32-bit output data registers (AESB\_ODATARx).

### **58.2 Embedded Characteristics**

- On-The-Fly Off-Chip Encryption/Decryption
- Compliant with FIPS Publication 197, Advanced Encryption Standard (AES)
- 128-bit Cryptographic Key
- 10 Clock Cycles Encryption/Decryption Inherent Processing Time
- Double Input Buffer Optimizes Runtime
- Support of the Three Standard Modes of Operation Specified in *NIST Special Publication 800-38A, Recommendation for Block Cipher Modes of Operation - Methods and Techniques*:
	- Electronic Code Book (ECB)
	- Cipher Block Chaining (CBC) including CBC-MAC
	- Counter (CTR)
- Last Output Data Mode Allows Optimized Message Authentication Code (MAC) Generation

### **58.3 Product Dependencies**

### **58.3.1 Power Management**

The AESB may be clocked through the Power Management Controller (PMC), so the programmer must first configure the PMC to enable the AESB clock.

### **58.3.2 Interrupt Sources**

The AESB has an interrupt line connected to the interrupt controller. Handling the AESB interrupt requires programming the interrupt controller before configuring the AESB.

### **58.4 Functional Description**

The Advanced Encryption Standard Bridge (AESB) specifies a FIPS-approved cryptographic algorithm that can be used to protect electronic data. The AESB algorithm is a symmetric block cipher that can encrypt (encipher) and decrypt (decipher) information.

Encryption converts data to an unintelligible form called ciphertext. Decrypting the ciphertext converts the data back into its original form, called plaintext. CIPHER in the AESB Mode register (AESB\_MR) allows selection between the encryption and the decryption processes.

The AESB is capable of using cryptographic keys of 128 bits to encrypt and decrypt data in blocks of 128 bits. This 128-bit key is defined in the Key registers (AESB\_KEYWRx).

The input to the encryption processes of the CBC mode includes, in addition to the plaintext, a 128-bit data block called the initialization vector (IV), which must be set in the Initialization Vector Registers (AESB\_IVRx). The initialization vector is used in an initial step in the encryption of a message and in the corresponding decryption of the message. The Initialization Vector registers are also used by the CTR mode to set the counter value.

#### **58.4.1 Operating Modes**

The AESB supports the following modes of operation:

- ECB—Electronic Code Book
- CBC—Cipher Block Chaining
- CTR-Counter

The data pre-processing, post-processing and data chaining for the operating modes are performed automatically. Refer to *NIST Special Publication 800-38A Recommendation* for more complete information.

The modes are selected in AESB\_MR.OPMOD.

In CTR mode, the size of the block counter embedded in the module is 16 bits. Therefore, there is a rollover after processing 1 megabyte of data. If the file to be processed is greater than 1 megabyte, this file must be split into fragments of 1 megabyte or less for the first fragment if the initial value of the counter is greater than 0. Prior to loading the first fragment into AESB\_IDATARx registers, the AESB\_IVRx registers must be cleared. For any fragment, after the transfer is completed and prior to transferring the next fragment, AESB\_IVR0 must be programmed so that the fragment number (0 for the first fragment, 1 for the second one, and so on) is written in the 16 MSB of AESB\_IVR0.

If the initial value of the counter is greater than 0 and the data buffer size to be processed is greater than 1 megabyte, the size of the first fragment to be processed must be 1 megabyte minus 16x(initial value) to prevent a rollover of the internal 1-bit counter.

#### **58.4.2 Double Input Buffer**

The input data register can be double-buffered to reduce the runtime of large files.

This mode allows writing a new message block when the previous message block is being processed.

AESB\_MR.DUALBUFF must be set to '1' to access the double buffer.

#### **58.4.3 Start Modes**

AESB\_MR.SMOD allows selection of the Encryption or Decryption Start mode.

#### **58.4.3.1 Manual Mode**

The sequence is as follows:

- 1. Write AESB\_MR with all required fields, including but not limited to SMOD and OPMOD.
- 2. Write the 128-bit key in the Key registers (AESB\_KEYWRx).
- 3. Write the initialization vector (or counter) in the Initialization Vector registers (AESB\_IVRx). **Note:**  The Initialization Vector registers concern all modes except ECB.
- 4. Set DATRDY (Data Ready) in the AESB Interrupt Enable register (AESB IER) depending on whether an interrupt is required, or not, at the end of processing.
- 5. Write the data to be encrypted/decrypted in the authorized Input Data registers (see the table below).

#### **Table 58-1. Authorized Input Data Registers**



<span id="page-2389-0"></span>

6. Set the START bit in the AESB Control register (AESB\_CR) to begin the encryption or decryption process.

- 7. When processing is complete, DATRDY in the AESB Interrupt Status register (AESB\_ISR) rises. If an interrupt has been enabled by setting AESB\_IER.DATRDY, the interrupt line of the AESB is activated.
- 8. When the software reads one of the Output Data registers (AESB ODATARx), AESB ISR.DATRDY is automatically cleared.

#### **58.4.3.2 Auto Mode**

In Auto mode, as soon as the correct number of Input Data registers is written, processing starts automatically without any action in AESB CR.

#### **58.4.4 Last Output Data Mode**

Last Output Data mode is used to generate cryptographic checksums on data (MAC) by means of a cipher block chaining encryption algorithm (e.g., the CBC-MAC algorithm).

After each end of encryption/decryption, the output data are available on the output data registers for Manual and Auto modes.

AESB\_MR.LOD allows retrieval of only the last data of several encryption/decryption processes.

Those data are only available on the Output Data registers (AESB\_ODATARx).

#### **58.4.5 Manual and Auto Modes**

#### **58.4.5.1 If AESB\_MR.LOD = 0**

AESB ISR.DATRDY is cleared when at least one of the Output Data registers is read (see the figure below).

#### **Figure 58-1. Manual and Auto Modes with AESB\_MR.LOD = 0**



If the user does not want to read the output data registers between each encryption/decryption, AESB\_ISR.DATRDY will not be cleared. If AESB\_ISR.DATRDY is not cleared, the user cannot know the end of the following encryptions/ decryptions.

#### **58.4.5.2 If AESB\_MR.LOD = 1**

AESB ISR.DATRDY is cleared when at least one Input Data register is written, so before the start of a new transfer (see the figure below). No more Output Data register reads are necessary between consecutive encryptions/ decryptions.

### **Figure 58-2. Manual and Auto Modes with AESB\_MR.LOD = 1**



#### **58.4.6 Automatic Bridge Mode**

#### **58.4.6.1 Description**

The Automatic Bridge mode, when the AESB block is connected between the system bus and a DDR port and the QSPI, provides automatic encryption/decryption without any action on the part of the user. For Automatic Bridge mode, AESB\_MR.OPMOD must be configured to 0x4 (see [AESB Mode Register](#page-2394-0)). If AESB\_MR.AAHB is set and AESB MR.OPMOD = 0x4, there is no compliance with the standard CTR mode of operation.

In case of write transfer, this mode automatically encrypts the data before writing it to the final client destination. In case of read transfer, this mode automatically decrypts the data read from the target client before putting it on the system bus.

Therefore, this mode does not work if the automatically encrypted data is moved at another address outside of the AESB. This means that for a given data, the encrypted value is not the same if written at different addresses.

#### **58.4.6.2 Configuration**

The Automatic Bridge mode can be enabled by setting AESB\_MR.AAHB.

The IV (Initialization Vector) field of the AESB Initialization Vector register x (AESB\_IVRx) can be used to add a nonce in the encryption process in order to bring even more security (ignored if not filled). In this case, any value encrypted with a given nonce can only be decrypted with this nonce. If another nonce is set for the AESB\_IVRx.IV, any value encrypted with the previous nonce can no longer be decrypted (see [AESB Initialization Vector Register x\)](#page-2403-0).

Dual buffer usage (AESB\_MR.DUALBUFF='1') is recommended for improved performance.

#### **58.4.7 Security Features**

#### **58.4.7.1 Unspecified Register Access Detection**

When an unspecified register access occurs, AESB\_ISR.URAD rises. Its source is then reported in AESB\_ISR.URAT. Only the last unspecified register access is available through the URAT field.

Several kinds of unspecified register accesses can occur:

- Input Data register written during the data processing when SMOD = IDATAR0 START
- Output Data register read during data processing
- Mode register written during data processing
- Output Data register read during sub-keys generation
- Mode register written during sub-keys generation
- Write-only register read access

URAD and URAT can only be reset by AESB\_CR.SWRST.

### **58.5 Register Summary**

This is the start of your topic.



# **SAMA5D2 Series Advanced Encryption Standard Bridge (AESB)**



### **Name:** AESB\_CR<br>Offset: 0x00 **Offset: Reset:**  – **Property:**  Write-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 11 10 9 8 sware the second se Access W Reset – Andreas – An Bit 7 6 5 4 3 2 1 0 start in the start of the start Access W Reset – Andreas – An **Bit 8 – SWRST Software Reset<br>Value Description Description** 0 No effect<br>1 Resets th Resets the AESB. A software triggered hardware reset of the AESB interface is performed.

#### **Bit 0 – START** Start Processing

<span id="page-2393-0"></span>**58.5.1 AESB Control Register**



#### <span id="page-2394-0"></span>**58.5.2 AESB Mode Register**



### **Bits 23:20 – CKEY[3:0]** Key



### **Bit 15 – LOD** Last Output Data Mode



#### **Bits 14:12 – OPMOD[2:0]** Operating Mode

Values which are not listed in the table must be considered as "reserved".

For CBC-MAC operating mode, configure OPMOD to 0x1 (CBC) and set LOD to 1.



#### **Bits 9:8 – SMOD[1:0]** Start Mode



#### **Bits 7:4 – PROCDLY[3:0]** Processing Delay

Processing Time = 12 × (PROCDLY + 1)

The Processing Time represents the number of clock cycles that the AESB needs in order to perform one encryption/ decryption .

**Note:**  The best performance is achieved with PROCDLY = 0.

#### **Bit 3 – DUALBUFF** Dual Input Buffer



#### **Bit 2 – AAHB** Automatic Bridge Mode



#### **Bit 0 – CIPHER** Processing Mode



#### <span id="page-2396-0"></span>**58.5.3 AESB Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Enable

**Bit 0 – DATRDY** Data Ready Interrupt Enable



### <span id="page-2397-0"></span>**58.5.4 AESB Interrupt Disable Register**

**Name:** AESB\_IDR<br>Offset: 0x14

**Property:**  Write-only

**Offset: Reset:**  –

**Bit 0 – DATRDY** Data Ready Interrupt Disable

**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Disable

#### <span id="page-2398-0"></span>**58.5.5 AESB Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.



**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Mask

**Bit 0 – DATRDY** Data Ready Interrupt Mask



### <span id="page-2399-0"></span>**58.5.6 AESB Interrupt Status Register**

#### **Bits 15:12 – URAT[3:0]** Unspecified Register Access

Only the last Unspecified Register Access Type is available through URAT.

#### URAT field is reset only by AESB\_CR.SWRST.



**Bit 8 – URAD** Unspecified Register Access Detection Status



#### **Bit 0 – DATRDY** Data Ready

DATRDY is cleared when a Manual encryption/decryption occurs (AESB\_CR.START) or when a software triggered hardware reset of the AESB interface is performed (AESB\_CR.SWRST).

AESB\_MR.LOD = 0: In Manual and Auto modes, DATRDY can also be cleared when at least one of the Output Data registers is read.

AESB\_MR.LOD = 1: In Manual and Auto modes, DATRDY can also be cleared when at least one of the Input Data registers is written.



### <span id="page-2400-0"></span>**58.5.7 AESB Key Word Register x**





**Bits 31:0 – KEYW[31:0]** Key Word

The four 32-bit Key Word registers set the 128-bit cryptographic key used for encryption/decryption. AESB\_KEYWR0 corresponds to the first word of the key, AESB\_KEYWR3 to the last one. These registers are write-only to prevent the key from being read by another application.

#### <span id="page-2401-0"></span>**58.5.8 AESB Input Data Register x**





**Bits 31:0 – IDATA[31:0]** Input Data Word

The four 32-bit Input Data registers set the 128-bit data block used for encryption/decryption.

AESB\_IDATAR0 corresponds to the first word of the data to be encrypted/decrypted, AESB\_IDATAR3 to the last one. These registers are write-only to prevent the input data from being read by another application.

### <span id="page-2402-0"></span>**58.5.9 AESB Output Data Register x**





**Bits 31:0 – ODATA[31:0]** Output Data

The four 32-bit Output Data registers contain the 128-bit data block that has been encrypted/decrypted. AESB\_ODATAR0 corresponds to the first word, AESB\_ODATAR3 to the last one.

#### <span id="page-2403-0"></span>**58.5.10 AESB Initialization Vector Register x**





**Bits 31:0 – IV[31:0]** Initialization Vector

The four 32-bit Initialization Vector registers set the 128-bit Initialization Vector data block that is used by some modes of operation as an additional initial input.

AESB\_IVR0 corresponds to the first word of the Initialization Vector, AESB\_IVR3 to the last one.

These registers are write-only to prevent the Initialization Vector from being read by another application.

For CBC mode, the IV input value corresponds to the initialization vector.

For CTR mode, the IV input value corresponds to the initial counter value.

**Note:**  These registers are not used in ECB mode and must not be written. For Automatic Bridge dedicated mode, the IV input value corresponds to the initial nonce.

# **59. Advanced Encryption Standard (AES)**

### **59.1 Description**

The Advanced Encryption Standard (AES) is compliant with the American FIPS (Federal Information Processing Standard) Publication 197 specification.

The AES supports the following confidentiality modes of operation for symmetrical key block cipher algorithms: ECB, CBC, OFB, CFB, CTR and XTS, as specified in the NIST Special Publication 800-38A Recommendation and NIST Special Publication 800-38E Recommendation, as well as Galois/Counter Mode (GCM) as specified in the NIST Special Publication 800-38D Recommendation. It is compatible with all these modes via DMA Controller channels, minimizing processor intervention for large buffer transfers.

The AES key is loaded by the software.

The 128-bit/192-bit/256-bit AES key is stored in the AES Key register made of four/six/eight 32-bit write-only AES Key Word registers (AES\_KEYWR0–7).

The 128-bit input data and initialization vector (for some modes) are each stored in four 32-bit write-only AES Input Data registers (AES\_IDATAR0–3) and AES Initialization Vector registers (AES\_IVR0–3).

As soon as the initialization vector, the input data and the key are configured, the encryption/decryption process may be started. Then the encrypted/decrypted data are ready to be read out on the four 32-bit AES Output Data registers (AES\_ODATAR0–3) or through the DMA channels.

### **59.2 Embedded Characteristics**

- Compliant with FIPS Publication 197, Advanced Encryption Standard (AES)
- 128-bit/192-bit/256-bit Cryptographic Key
- 10/12/14 Clock Cycles Encryption/Decryption Inherent Processing Time with a 128-bit/192-bit/256-bit Cryptographic Key
- Double Input Buffer Optimizes Runtime
- Automatic Padding supported for IPSec and SSL standards
- IPSec and SSL Protocol Layers Improved Performances (Tightly coupled with SHA)
- Support of the Modes of Operation Specified in the NIST Special Publication 800-38A and NIST Special Publication 800-38D and NIST Special Publication 800-38E:
	- Electronic Codebook (ECB)
	- Cipher Block Chaining (CBC) including CBC-MAC
	- Cipher Feedback (CFB)
	- Output Feedback (OFB)
	- Counter (CTR)
	- Galois/Counter Mode (GCM)
	- XEX-Based Tweaked-Codebook Mode (XTS)
- 8, 16, 32, 64 and 128-bit Data Sizes Possible in CFB Mode
- Last Output Data Mode Allows Optimized Message Authentication Code (MAC) Generation
- Temporary Secure Storage for Keys
- Connection to DMA Optimizes Data Transfers for all Operating Modes

### **59.3 Product Dependencies**

### **59.3.1 Power Management**

The AES is clocked through the Power Management Controller (PMC), so the programmer must first configure the PMC to enable the AES clock.

#### **59.3.2 Interrupt Sources**

The AES interface has an interrupt line connected to the Interrupt Controller.

Handling the AES interrupt requires programming the Interrupt Controller before configuring the AES.

### **59.4 Functional Description**

The Advanced Encryption Standard (AES) specifies a FIPS-approved cryptographic algorithm that can be used to protect electronic data. The AES algorithm is a symmetric block cipher that can encrypt (encipher) and decrypt (decipher) information.

Encryption converts data to an unintelligible form called ciphertext. Decrypting the ciphertext converts the data back into its original form, called plaintext. The CIPHER bit in the AES Mode register (AES MR) allows selection between the encryption and the decryption processes.

The AES is capable of using cryptographic keys of 128/192/256 bits to encrypt and decrypt data in blocks of 128 bits. This 128-bit/192-bit/256-bit key is defined in the user interface AES\_KEYWRx register.

The input to the encryption processes of the CBC, CFB, and OFB modes includes, in addition to the plaintext, a 128-bit data block called the initialization vector (IV), which must be set in AES\_IVRx. The initialization vector is used in an initial step in the encryption of a message and in the corresponding decryption of the message. AES IVRx are also used by the CTR mode to set the counter value.

#### **59.4.1 AES Register Endianness**

In Arm processor-based products, the system bus and processors manipulate data in little-endian form. The AES interface requires little-endian format words. However, in accordance with the protocol of the FIPS 197 specification, data is collected, processed and stored by the AES algorithm in big-endian form.

The following example illustrates how to configure the AES:

If the first 64 bits of a message (according to FIPS 197, i.e., big-endian format) to be processed is 0xcafedeca 01234567, then AES\_IDATAR0 and AES\_IDATAR1 registers must be written with the following pattern:

- AES IDATAR0 = 0xcadefeca
- AES\_IDATAR1 = 0x67452301

#### **59.4.2 Operating Modes**

The AES supports the following modes of operation:

- ECB: Electronic Codebook
- CBC: Cipher Block Chaining
	- CBC-MAC: Useful for CMAC hardware acceleration
- OFB: Output Feedback
- CFB: Cipher Feedback
	- CFB8 (CFB where the length of the data segment is 8 bits)
	- CFB16 (CFB where the length of the data segment is 16 bits)
	- CFB32 (CFB where the length of the data segment is 32 bits)
	- CFB64 (CFB where the length of the data segment is 64 bits)
	- CFB128 (CFB where the length of the data segment is 128 bits)
- CTR: Counter
- GCM: Galois/Counter Mode
- XTS: XEX-based Tweaked-codebook Mode

Data pre-processing, data post-processing and data chaining for the concerned modes are performed automatically. Refer to the *NIST Special Publication 800-38A* and *NIST Special Publication 800-38D* for more complete information.

Mode selection is done by configuring AES\_MR.OPMOD.

When switching from an operating mode requiring the initialization vectors (e.g. CBC, GCM) to another operating mode that does not require initialization vectors (e.g. ECB) and a message of one block has been processed, initialization vector registers (AES\_IVRx) must be cleared before switching to the new mode.

In CFB mode, five data sizes are possible (8, 16, 32, 64 or 128 bits), configurable by means of AES\_MR.CFBS.

In CTR mode, the size of the block counter embedded in the module is 16 bits. Therefore, there is a rollover after processing 1 Mbyte of data. If the file to be processed is greater than 1 Mbyte, this file must be split into fragments of 1 Mbyte or less for the first fragment if the initial value of the counter is greater than 0. Prior to loading the first fragment into AES\_IDATARx, AES\_IVRx must be fully programmed with the initial counter value. For any fragment, after the transfer is completed and prior to transferring the next fragment, AES\_IVRx must be programmed with the appropriate counter value.

If the initial value of the counter is greater than 0 and the data buffer size to be processed is greater than 1 Mbyte, the size of the first fragment to be processed must be 1 Mbyte minus 16 × (initial value) to prevent a rollover of the internal 16-bit counter.

To have a sequential increment, the counter value must be programmed with the value programmed for the previous fragment  $+2^{16}$  (or less for the first fragment).

All AES IVRx fields must be programmed to take into account the possible carry propagation.

#### **59.4.3 Last Output Data Mode (CBC-MAC)**

This mode is used to generate cryptographic checksums on data (MAC) by means of cipher block chaining encryption algorithm (CBC-MAC algorithm for example).

The CMAC algorithm is a variant of CBC-MAC with post-processing requiring one-block encryption in ECB mode. Thus CBC-MAC is useful to accelerate CMAC.

After each end of encryption/decryption, the output data are available either on AES ODATARx for Manual and Auto mode, or at the address specified in the receive buffer pointer for DMA mode (see the table [Last Output Data Mode](#page-2408-0) [Behavior versus Start Modes\)](#page-2408-0).

AES\_MR.LOD allows retrieval of only the last data of several encryption/decryption processes.

Therefore, there is no need to define a read buffer in DMA mode.

This data are only available in AES\_ODATARx.

#### **59.4.3.1 Manual and Auto Modes**

#### **59.4.3.1.1 If AES\_MR.LOD = 0**

The DATRDY flag is cleared when at least one AES\_ODATARx is read (see the following figure).

#### **Figure 59-1. Manual and Auto Modes with AES\_MR.LOD = 0**



If the user does not want to read AES\_ODATARx between each encryption/decryption, the DATRDY flag will not be cleared. If the DATRDY flag is not cleared, the user cannot know the end of the following encryptions/decryptions.

#### **59.4.3.1.2 If AES\_MR.LOD = 1**

This mode is optimized to process AES CBC-MAC operating mode.

The DATRDY flag is cleared when at least one AES\_IDATAR is written (see the following figure). No additional AES ODATAR reads are necessary between consecutive encryptions/decryptions.

# **Figure 59-2. Manual and Auto Modes with AES\_MR.LOD = 1** Write AES\_IDATARx Write START bit in AES\_CR (Manual mode) Write AES\_IDATARx (Auto mode) or DATRDY

Encryption or Decryption Process

#### **59.4.3.2 DMA Mode**

#### **59.4.3.2.1 If AES\_MR.LOD = 0**

This mode may be used for all AES operating modes except CBC-MAC where AES MR.LOD = 1 mode is recommended.

The end of the encryption/decryption is indicated by the end of DMA transfer associated to AES\_ODATARx (see the following figure). Two DMA channels are required: one for writing message blocks to AES\_IDATARx and one to obtain the result from AES\_ODATARx.

#### **Figure 59-3. DMA Transfer with AES\_MR.LOD = 0**

Enable DMA Channels associated to AES\_IDATARx and AES\_ODATARx



#### **59.4.3.2.2 If AES\_MR.LOD = 1**

This mode is optimized to process AES CBC-MAC operating mode.

The user must first wait for the DMA buffer transfer complete flag, then for the flag DATRDY to rise to ensure that the encryption/decryption is completed (see the following figure).

The DMA receive channel must not be used. Prior to reading the CBC-MAC result, AES\_MR.SMOD must be written to '0'. To restart a CBC-MAC on a new buffer, AES\_MR.SMOD must be written to '2'.

The output data are only available on AES\_ODATARx.

#### **Figure 59-4. DMA Transfer with AES\_MR.LOD = 1**





The following table summarizes the different cases.



#### <span id="page-2408-0"></span>**Table 59-1. Last Output Data Mode Behavior versus Start Modes**

#### **Note:**

1. Depending on the mode, there are other ways of clearing the DATRDY flag. See AES ISR.

**AWARNING** In DMA mode, reading AES\_ODATARx before the last data transfer may lead to unpredictable results.

#### **59.4.4 Galois/Counter Mode (GCM)**

#### **59.4.4.1 Description**

GCM comprises the AES engine in CTR mode along with a universal hash function (GHASH engine) that is defined over a binary Galois field to produce a message authentication tag (the AES CTR engine and the GHASH engine are depicted in the following figure.

The GHASH engine processes data packets after the AES operation. GCM assures the confidentiality of data through the AES Counter mode of operation for encryption. Authenticity of the confidential data is assured through the GHASH engine. GCM can also provide assurance of data that is not encrypted. Refer to *NIST Special Publication 800-38D* for more complete information.

GCM can be used with or without the DMA host. Messages may be processed as a single complete packet of data or they may be broken into multiple packets of data over time.

GCM processing is computed on 128-bit input data fields. There is no support for unaligned data. The AES key length can be whatever length is supported by the AES module.

The recommended programming procedure when using DMA is described in the section [GCM Processing.](#page-2409-0)

# **SAMA5D2 Series Advanced Encryption Standard (AES)**



#### <span id="page-2409-0"></span>**Figure 59-5. GCM Block Diagram**

Note: 1. Optional

#### **59.4.4.2 Key Writing and Automatic Hash Subkey Calculation**

Whenever a new key is written to the hardware, two automatic actions are processed:

• GCM Hash Subkey *H* generation—The GCM hash subkey (*H*) is automatically generated. The GCM hash subkey generation must be complete before doing any other action. AES\_ISR.DATRDY indicates when the subkey generation is complete (with interrupt if configured). The GCM hash subkey calculation is processed with the formula *H* = CIPHER(Key, <128 bits to zero>). The generated GCM *H* value is then available in AES\_GCMHRx. If the application software requires a specific hash subkey, the automatically generated *H* value can be overwritten in AES\_GCMHRx.

AES\_GCMHRx can be written after the end of the hash subkey generation (see [AES\\_ISR.DATRDY\)](#page-2435-0) and prior to starting the input data feed.

- AES\_GHASHRx Clear—AES\_GHASHRx are automatically cleared. If a hash initial value is needed for the GHASH, it must be written to AES\_GHASHRx
	- after writing AES\_KEYWRx, if any
	- before starting the input data feed

### **59.4.4.3 GCM Processing**

GCM processing is made up of three phases:

- 1. Processing the Additional Authenticated Data (*AAD*), hash computation only.
- 2. Processing the Ciphertext (C), hash computation + ciphering/deciphering.

3. Generating the Tag using length of *AAD*, length of C and *J0* (refer to NIST documentation for details).

The Tag generation can be done either automatically, after the end of *AAD*/C processing if AES\_MR.GTAGEN is set, or manually using AES\_GHASHRx.GHASH (see subsections Processing a Complete Message with Tag Generation and [Manual GCM Tag Generation](#page-2411-0) for details).

#### **59.4.4.3.1 Processing a Complete Message with Tag Generation**

Use this procedure only if J0 four LSB bytes  $\neq 0$ xFFFFFFFF.

**Note:**  If *J0* four LSB bytes = 0xFFFFFFFF or if the value is unknown, use the procedure described in Processing a Complete Message without Tag Generation followed by the procedure in [Manual GCM Tag Generation.](#page-2411-0)

#### **Figure 59-6. Full Message Alignment**



To process a complete message with Tag generation, the sequence is as follows:

- 1. Set AES\_MR.OPMOD to GCM and AES\_MR.GTAGEN to '1'.
- 2. Write the key and wait until AES\_ISR.DATRDY is set (GCM hash subkey generation complete); use interrupt if needed. See [Key Writing and Automatic Hash Subkey Calculation.](#page-2409-0)
- 3. Calculate the  $J_0$  value as described in NIST documentation  $J_0 = |V||0^{31}||1$  when len(IV) = 96 and  $J_0 =$ GHASH<sub>H</sub>(IV || 0<sup>s+64</sup> || [len(IV)]64) if len(IV)  $\neq$  96. See [Processing a Message with only AAD \(GHASHH\)](#page-2412-0) for  $J_0$ generation.
- 4. Set AES IVRx.IV with inc32( $J_0$ ) ( $J_0$  + 1 on 32 bits).
- 5. Configure AES\_AADLENR.AADLEN and AES\_CLENR.CLEN.
- 6. Fill AES\_IDATARx.IDATA with the message to process according to the SMOD configuration used. If Manual Mode or Auto Mode is used, the DATRDY bit indicates when the data have been processed (however, no output data are generated when processing *AAD*).
- 7. Wait for TAGRDY to be set (use interrupt if needed), then read AES\_TAGRx.TAG to obtain the authentication tag of the message.

#### **59.4.4.3.2 Processing a Complete Message without Tag Generation**

Processing a message without generating the Tag can be used to customize the Tag generation, or to process a fragmented message. To manually generate the GCM Tag, see [Manual GCM Tag Generation.](#page-2411-0)

To process a complete message without Tag generation, the sequence is as follows:

- 1. Set AES\_MR.OPMOD to GCM and AES\_MR.GTAGEN to '0'.
- 2. Write the key and wait until AES\_ISR.DATRDY is set (GCM hash subkey generation complete); use interrupt if needed. After the GCM hash subkey generation is complete the GCM hash subkey can be read or overwritten with specific value in AES GCMHRx. See [Key Writing and Automatic Hash Subkey Calculation.](#page-2409-0)
- 3. Calculate the J0 value as described in NIST documentation  $J_0 = |V||0^{31}||1$  when len(IV) = 96 and  $J_0 =$ GHASH<sub>H</sub>(IV || 0<sup>s+64</sup> || [len(IV)]64) if len(IV)  $\neq$  96. See [Processing a Message with only AAD \(GHASHH\)](#page-2412-0) for  $J_0$ generation example when len(IV)  $\neq$  96.
- 4. Set AES\_IVRx.IV with inc32( $J_0$ ) ( $J_0$  + 1 on 32 bits).
- 5. Configure AES\_AADLENR.AADLEN and AES\_CLENR.CLEN.
- 6. Fill AES\_IDATARx.IDATA with the message to process according to the SMOD configuration used. If Manual Mode or Auto Mode is used, the DATRDY bit indicates when the data have been processed (however, no output data are generated when processing *AAD*).
- 7. Make sure the last output data have been read if AES CLENR.CLEN  $\neq$  0 (or wait for DATRDY), then read AES GHASHRx.GHASH to obtain the hash value after the last processed data.

#### **59.4.4.3.3 Processing a Fragmented Message without Tag Generation**

If needed, a message can be processed by fragments, in such case automatic GCM Tag generation is not supported.

<span id="page-2411-0"></span>To process a message by fragments, the sequence is as follows:

- First fragment:
- 1. Set AES\_MR.OPMOD to GCM and AES\_MR.GTAGEN to '0'.
- 2. Write the key and wait for AES\_ISR.DATRDY to be set (GCM hash subkey generation complete); use interrupt if needed. After the GCM hash subkey generation is complete the GCM hash subkey can be read or overwritten with specific value in AES\_GCMHRx. See [Key Writing and Automatic Hash Subkey Calculation](#page-2409-0).
- 3. Calculate the  $J_0$  value as described in NIST documentation  $J_0 = IV || 0^{31} || 1$  when len(IV) = 96 and  $J_0 =$ GHASH*H*(IV || 0s+64 || [len(IV)]64) if len(IV) ≠ 96. See [Processing a Message with only AAD \(GHASHH\)](#page-2412-0) for *J<sup>0</sup>* generation example when  $len(IV) \neq 96$ .
- 4. Set AES\_IVRx.IV with inc32( $J_0$ ) ( $J_0$  + 1 on 32 bits).
- 5. Configure AES\_AADLENR.AADLEN and AES\_CLENR.CLEN according to the length of the first fragment, or set the fields with the full message length (both configurations work).
- 6. Fill AES\_IDATARx.IDATA with the first fragment of the message to process (aligned on 16-byte boundary) according to the SMOD configuration used. If Manual Mode or Auto Mode is used the DATRDY bit indicates when the data have been processed (however, no output data are generated when processing *AAD*).
- 7. Make sure the last output data have been read if the fragment ends in C phase (or wait for DATRDY if the fragment ends in *AAD* phase), then read AES\_GHASHRx.GHASH to obtain the value of the hash after the last processed data and finally read AES\_CTR.CTR to obtain the value of the CTR encryption counter (not needed when the fragment ends in AAD phase).
- Next fragment (or last fragment):
- 1. Set AES\_MR.OPMOD to GCM and AES\_MR.GTAGEN to '0'.
- 2. Write the key and wait until AES\_ISR.DATRDY is set (GCM hash subkey generation complete); use interrupt if needed. After the GCM hash subkey generation is complete the GCM hash subkey can be read or overwritten with specific value in AES\_GCMHRx. See [Key Writing and Automatic Hash Subkey Calculation.](#page-2409-0)
- 3. Set AES\_IVRx.IV as follows:
	- If the first block of the fragment is a block of Additional Authenticated data, set AES\_IVRx.IV with the  $J_0$ initial value
	- If the first block of the fragment is a block of Plaintext data, set AES IVRx.IV with a value constructed as follows: 'LSB96(*J0*) || CTR' value, (96 bit LSB of *J0* concatenated with saved CTR value from previous fragment).
- 4. Configure AES\_AADLENR.AADLEN and AES\_CLENR.CLEN according to the length of the current fragment, or set the fields with the remaining message length, both configurations work.
- 5. Fill AES GHASHRx.GHASH with the value stored after the previous fragment.
- 6. Fill AES\_IDATARx.IDATA with the current fragment of the message to process (aligned on 16 byte boundary) according to the SMOD configuration used. If Manual Mode or Auto Mode is used, the DATRDY bit indicates when the data have been processed (however, no output data are generated when processing *AAD*).
- 7. Make sure the last output data have been read if the fragment ends in C phase (or wait for DATRDY if the fragment ends in AAD phase), then read AES\_GHASHRx.GHASH to obtain the value of the hash after the last processed data and finally read AES\_CTR.CTR to obtain the value of the CTR encryption counter (not needed when the fragment ends in *AAD* phase).

**Note:**  Step 1 and 2 are required only if the value of the concerned registers has been modified.

Once the last fragment has been processed, the GHASH value will allow manual generation of the GCM tag. See Manual GCM Tag Generation.

#### **59.4.4.3.4 Manual GCM Tag Generation**

This section describes the last steps of the GCM Tag generation.

The Manual GCM Tag Generation is used to complete the GCM Tag Generation when the message has been processed without Tag Generation.

**Note:**  The Message Processing without Tag Generation must be finished before processing the Manual GCM Tag Generation.

To generate a GCM Tag manually, the sequence is as follows:
Processing S = GHASH*H* (*AAD* || 0v || C || 0u || [len(*AAD*)]64 || [len(C)]64):

- 1. Set AES\_MR.OPMOD to GCM and AES\_MR.GTAGEN to '0'.
- 2. Write the key and wait for AES\_ISR.DATRDY to be set (GCM hash subkey generation complete); use interrupt if needed. After the GCM hash subkey generation is complete the GCM hash subkey can be read or overwritten with specific value in AES\_GCMHRx. See [Key Writing and Automatic Hash Subkey Calculation](#page-2409-0).
- 3. Configure AES\_AADLENR.AADLEN to 0x10 (16 bytes) and AES\_CLENR.CLEN to '0'. This will allow running a single GHASH<sub>H</sub> on a 16-byte input data (see the following figure).
- 4. Fill AES\_GHASHRx.GHASH with the state of the GHASH field stored at the end of the message processing.
- 5. Fill AES\_IDATARx.IDATA according to the SMOD configuration used with 'len(*AAD*)64 || len(*C*)64' value as described in the NIST documentation and wait for DATRDY to be set; use interrupt if needed.
- 6. Read AES\_GHASHRx.GHASH to obtain the current value of the hash.

Processing  $T =$  GCTRK( $J_0$ , S):

- 1. Set AES\_MR.OPMOD to CTR.
- 2. Set AES\_IVRx.IV with '*J0*' value.
- 3. Fill AES\_IDATARx.IDATA with the GHASH value read at step 6 and wait for DATRDY to be set (use interrupt if needed).
- 4. Read AES ODATARx.ODATA to obtain the GCM Tag value.

**Note:**  Step 4 is optional if the GHASH field is to be filled with value '0' (0 length packet for instance).

#### **59.4.4.3.5 Processing a Message with only AAD (GHASHH)**

#### **Figure 59-7. Single GHASH***H* **Block Diagram (AADLEN ≤ 0x10 and CLEN = 0)**



It is possible to process a message with only *AAD* setting the CLEN field to '0' in AES\_CLENR, this can be used for J0 generation when  $len(V) \neq 96$  for instance.

Example: Processing  $J_0$  when len( $IV$ )  $\neq$  96

To process  $J_0$  = GHASH<sub>H</sub>(IV || 0<sup>s+64</sup> || [len(IV)]64), the sequence is as follows:

- 1. Set AES\_MR.OPMOD to GCM and AES\_MR.GTAGEN to '0'.
- 2. Write AES\_KEYWRx and wait until AES\_ISR.DATRDY is set (GCM hash subkey generation complete); use interrupt if needed. After the GCM hash subkey generation is complete the GCM hash subkey can be read or overwritten with specific value in AES\_GCMHRx. See [Key Writing and Automatic Hash Subkey Calculation](#page-2409-0).
- 3. Configure AES\_AADLENR.AADLEN with 'len(*IV* || 0s+64 || [len(*IV*)]64)' in and AES\_CLENR.CLEN to '0'. This will allow running a GHASH<sub>H</sub> only.
- 4. Fill AES\_IDATARx.IDATA with the message to process (*IV* || 0s+64 || [len(*IV*)]64) according to the SMOD configuration used. If Manual Mode or Auto Mode is used, the DATRDY bit indicates when a GHASH*H* step is over (use interrupt if needed).
- 5. Read  $AES_GHASHRx.GHASH to obtain the  $J_0$  value.$ Note: The GHASH value can be overwritten at any time by writing the value of AES\_GHASHRx.GHASH, used to perform a GHASH*H* with an initial value for GHASH (write GHASH field between step 3 and step 4 in this case).

#### **59.4.4.3.6 Processing a Single GF128 Multiplication**

The AES can also be used to process a single multiplication in the Galois field on 128 bits (GF<sub>128</sub>) using a single GHASH $_H$  with custom  $H$  value (see the figure above).

<span id="page-2413-0"></span>To run a  $GF<sub>128</sub>$  multiplication (A x B), the sequence is as follows:

1. Set AES\_MR.OPMOD to GCM and AES\_MR.GTAGEN to '0'.

- 1. Configure AES\_AADLENR.AADLEN with 0x10 (16 bytes) and AES\_CLENR.CLEN to '0'. This will allow running a single GHASH*H*.
- 2. Fill AES\_GCMHRx.H with B value.
- 3. Fill AES\_IDATARx.IDATA with the A value according to the SMOD configuration used. If Manual Mode or Auto Mode is used, the DATRDY bit indicates when a GHASHH computation is over (use interrupt if needed).
- 4. Read AES GHASHRx.GHASH to obtain the result.

**Note:** AES GHASHRx.GHASH can be initialized with a value C between step 3 and step 4 to run a ((A XOR C) x B)  $GF<sub>128</sub>$  multiplication.

#### **59.4.5 XEX-based Tweaked-codebook Mode (XTS)**

XTS mode comprises the AES engine with XOR on inputs and outputs. After each encryption/decryption, the value used for the XOR is multiplied by the first  $GF(2^{128})$  alpha primitive (0x2) and then used for the next encryption/ decryption. The XTS mode uses two different keys and defines a Tweak Value (i) as additional input.

XTS processing is computed on 128-bit input data fields. There is no support for unaligned data (padding must be done manually if needed). The AES key length can be any length supported by the AES module.



#### **59.4.5.1 XTS Processing Procedure**

XTS processing comprises two phases:

- 1. Generate encrypted tweak with Key2 (this step is only required for the first processing, further consecutive processing does not require this step).
- 2. Process the data giving encrypted tweak and first alpha primitive for the first encryption/decryption.

#### **59.4.5.1.1 Encrypted Tweak Generation**

In the case of a new encryption/decryption, it is necessary to first encrypt the Tweak Value (i) with Key2. Here are the steps to follow to perform this step:

- 1. Set AES\_MR.OPMODE to ECB and AES\_MR.CIPHER to '1'.
- 2. Write the Key2.
- 3. Fill AES\_IDATARx.IDATA with the Tweak value (i) according to the SMOD configuration used. If Manual mode or Auto mode is used, the DATRDY bit indicates when the data have been processed and can be read in AES\_ODATARx.

#### **59.4.5.1.2 Data Processing**

To process data using XTS mode, follow the steps below:

- 1. Set AES MR.OPMODE to XTS.
- 2. Write the Key1.
- 3. Only if the data to process is the first to be processed in the data unit, or if the data block to process is not consecutive to the previous processed data block in the same data unit, then two additional mandatory steps are required:

a. AES\_TWRx must be written with the encrypted Tweak Value (see [Encrypted Tweak Generation](#page-2413-0) for details) with bytes swapped as described in [AES Register Endianness.](#page-2405-0)

b. Write AES\_ALPHARx with the alpha primitive corresponding to the block number in the data unit.

4. Fill AES\_IDATARx.IDATA with the data to process according to the SMOD configuration used. If Manual mode or Auto mode is used, the DATRDY bit indicates when the data have been processed and can be read in AES ODATARx. Repeat Step 4 as long as consecutive data blocks are processed in the same data unit.

#### **59.4.6 Double Input Buffer**

AES\_IDATARx can be double-buffered to reduce the runtime of large files.

This mode allows a new message block to be written when the previous message block is being processed. This is only possible when DMA accesses are performed (AES\_MR.SMOD = 2).

AES MR.DUALBUFF must be set to '1' to access the double buffer.

#### **59.4.7 Temporary Secured Storage for Keys**

The AES provides secure storage for up to 256-bit keys. The storage is available while VDDCORE voltage is supplied.

The keys can be only written in AES internal registers and are not readable. Moreover, the internal registers holding the keys are buried in the overall product logic area during the physical implementation.

One key can be loaded by software by writing the Key Word registers (AES\_KEYWRx).

#### **Figure 59-9. Temporary Secured Storage for Keys**



#### **59.4.8 Start Modes**

AES MR.SMOD allows selection of the encryption (or decryption) Start mode.

#### **59.4.8.1 Manual Mode**

The sequence of actions is as follows:

- 1. Write AES MR with all required fields, including but not limited to SMOD and OPMOD.
- 2. Write the 128-bit/192-bit/256-bit AES key in AES\_KEYWRx.
- 3. Write the initialization vector (or counter) in AES\_IVRx. **Note:**  AES\_IVRx concerns all modes except ECB.
- 4. Set the bit DATRDY (Data Ready) in the AES Interrupt Enable register (AES\_IER), depending on whether an interrupt is required or not at the end of processing.
- <span id="page-2415-0"></span>5. Write the data to be encrypted/decrypted in the authorized AES\_IDATARx (see the following table).
- 6. Set the START bit in the AES Control register (AES\_CR) to begin the encryption or the decryption process.
- 7. When processing completes, the DATRDY flag in the AES Interrupt Status register (AES\_ISR) is raised. If an interrupt has been enabled by setting AES\_IER.DATRDY, the interrupt line of the AES is activated.
- 8. When software reads one of AES\_ODATARx, AES\_IER.DATRDY is automatically cleared.

#### **Table 59-2. Authorized Input Data Registers**



#### **Notes:**

- 1. In 64-bit CFB mode, writing to AES IDATAR2 and AES IDATAR3 is not allowed and may lead to errors in processing.
- 2. In 32, 16, and 8-bit CFB modes, writing to AES\_IDATAR1, AES\_IDATAR2 and AES\_IDATAR3 is not allowed and may lead to errors in processing.

#### **59.4.8.2 Auto Mode**

The Auto Mode is similar to the manual one, except that in this mode, as soon as the correct number of AES IDATARx is written, processing is automatically started without any action in AES CR.

#### **59.4.8.3 DMA Mode**

The DMA Controller can be used in association with the AES to perform an encryption/decryption of a buffer without any action by software during processing.

AES\_MR.SMOD must be configured to 2 and the DMA must be configured with non-incremental addresses.

For all operating modes except CBC-MAC (AES\_MR.LOD=1), 2 DMA channels must be programmed (transmit and receive). In CBC-MAC, only 1 transmit channel must be programmed.

The start address of any transfer descriptor must be configured with the address of AES\_IDATAR0.

The DMA chunk size configuration depends on the AES mode of operation and is summarized in the following table.

When writing data to AES with a first DMA channel, data are first fetched from a memory buffer (source data). It is recommended to configure the size of source data to "words" even for CFB modes. On the contrary, the destination data size depends on the mode of operation. When reading data from the AES with the second DMA channel, the source data is the data read from AES and data destination is the memory buffer. In this case, the source data size depends on the AES mode of operation, as shown in the following table.

#### **Table 59-3. DMA Data Transfer Type for the Different Operating Modes**



<span id="page-2416-0"></span>

#### **59.4.9 Automatic Padding Mode**

When Automatic Padding mode is configured, the message is automatically padded after the last block is written. Depending on the size of the message, either a padding is performed after the last part of the message and padding blocks are added, or only padding blocks are added.

IPSec and SSL padding standards are both supported.

The auto padding feature only supports CBC and CTR modes.

**Note:**  When automatic padding is enabled and AES\_MR.SMOD=2, AES\_MR.DUALBUFF must be cleared.

#### **59.4.9.1 IPSec Padding**

Automatic Padding is enabled by writing a '1' to AES\_EMR.APEN. IPSEC padding mode is selected by writing a '0' to AES\_EMR.APM.



#### **Figure 59-10. IPSec Padding**

Each byte of the padding area contains incremental integer values.

The "Pad Length" in bytes is configured in AES\_EMR.PADLEN and the "Next Header" value is configured in AES\_EMR.NHEAD. AES\_EMR.PADLEN must be configured with the length of the padding section, not including the length of the "Pad Length" and "Next Header" sections.

The BCNT field in the AES Byte Counter register (AES BCNT) defines the length, in bytes, of the message to process. It must be configured before writing the first data in AES\_IDATARx and the remaining bytes to process can be read at anytime (BCNT value is decremented after each AES IDATARx access).

AES\_BCNT.BCNT and AES\_EMR.PADLEN must be configured so that the sum of the length of the message (Payload Data) and of the length of the Padding, Pad Length (1 byte) and Next Header (1 byte) sections is a multiple of the AES block size (128 bits).

To process an IPSec message using auto-padding, the sequence is as follows:

- 1. Set AES\_MR.OPMOD to either CBC or CTR mode.
- 2. Set AES EMR.APEN to '1', AES EMR.APM to '0', AES EMR.PADLEN to the desired padding length in byte and AES EMR.NHEAD to the desired Next Header field value.
- 3. Configure AES\_BCNT.BCNT with the whole message length, without padding, in byte.
- 4. Write the key.
- 5. Set AES IVRx.IV if needed.
- 6. Fill AES\_IDATARx.IDATA with the message to process according to the SMOD configuration used. On the last data block, write only what is necessary (e.g., write only AES\_IDATAR0 if last block size is ≤ 32 bits).
- 7. Wait for the DATRDY flag to be raised, meaning auto-padding completion and last block processing.

#### **59.4.9.2 SSL Padding**

Auto Padding is enabled by writing a '1' to AES\_EMR.APEN and SSL padding mode is selected by writing a '1' to AES\_EMR.APM.

#### **Figure 59-11. SSL Padding**



Each byte of the padding area contains the padding length.

The padding length is configured in AES\_EMR.PADLEN.

AES\_BCNT.BCNT defines the length, in bytes, of the message to process. It must be configured before writing the first data in AES\_IDATARx and the remaining bytes to process can be read at anytime (BCNT value is decremented after each AES\_IDATARx access).

AES\_BCNT.BCNT and AES\_EMR.PADLEN must be configured so that the length of the message plus the length of the padding section is a multiple of the AES block size (128 bits).

To process a complete SSL message, the sequence is as follows:

- 1. Set AES MR.OPMOD to either CBC or CTR mode.
- 2. Set AES\_EMR.APEN to '1', AES\_EMR.APM to '1', AES\_EMR.PADLEN to the desired padding length in bytes.
- 3. Set AES BCNT.BCNT with the whole message length, without padding, in bytes.
- 4. Write the key.
- 5. Set AES IVRx.IV if needed.
- 6. Fill AES\_IDATARx.IDATA with the message to process according to the SMOD configuration used. On the last data block write only what is necessary (e.g., write only AES\_IDATAR0 if last block size is ≤ 32 bits).
- 7. Wait for the DATRDY flag to be raised, meaning auto-padding completion and last block processing.

#### **59.4.9.3 Flags**

AES\_ISR.EOPAD rises as soon as the automatic padding phase is over, meaning that all the extra padding blocks have been processed. Reading AES ISR clears this flag.

AES\_ISR.PLENERR indicates an error in the frame configuration, meaning that the whole message length including padding does not respect the standard selected. AES\_ISR.PLENERR rises at the end of the frame in case of wrong message length and is cleared reading AES ISR.

In IPSec/SSL standard message length including padding must be a multiple of the AES block size when CBC mode is used and multiple of 32-bit if CTR mode is used.

#### **59.4.10 Secure Protocol Layers Improved Performances**

Secure protocol layers such as IPSec require encryption and authentication. For IPSec, the authentication is based on HMAC, thus SHA is required. To optimize performance, the AES embeds a mode of operation that enables the

SHA module to process the input or output data of the AES module. If this mode is enabled, write access is required only into AES\_IDATARx registers, since SHA input data registers are automatically written by AES without software intervention. When the DMA is configured to transfer a buffer of data (input frame), only one transfer descriptor is required for both authentication and encryption/decryption processes and only one buffer is transferred through the system bus (reducing the load of the system bus).

Improved performance for secure protocol layers requires AES\_EMR.PLIPEN to be set.

#### **Figure 59-12. Secure Protocol Layers Improved Performances Block Diagram**



#### **59.4.10.1 Cipher Mode**

When AES\_EMR.PLIPD is cleared and AES\_EMR.PLIPEN=1, the message written into AES\_IDATARx is first encrypted with the AES module and the encrypted message is authenticated with the SHA module. Therefore, when AES\_EMR.PLIPD is cleared, AES\_ODATARx are selected and sent to SHA\_IDATARx as soon as AES\_ODATARx are read. A read access in AES corresponds to a write access to the corresponding SHA\_IDATARx. The number of SHA\_IDATARx is greater than the number of AES\_ODATARx, but the SHA module embeds the decoding logic to automatically dispatch AES\_ODATARx values into the corresponding SHA\_IDATARx without software intervention.

#### **59.4.10.2 Decipher Mode**

When AES\_EMR.PLIPD is written to '1' and AES\_EMR.PLIPEN=1, the message written into AES\_IDATARx is decrypted with the AES module and also sent to SHA for authentication. Therefore, when AES\_EMR.PLIPD=1, AES\_IDATARx are selected and sent to SHA\_IDATARx as soon as AES\_IDATARx are written. A write access in AES corresponds to a write access to the corresponding SHA\_IDATARx. The number of SHA\_IDATARx is greater than the number of AES\_ODATARx, but the SHA module embeds the decoding logic to automatically dispatch AES\_IDATARx values into the corresponding SHA\_IDATARx without software intervention.

#### **59.4.10.3 Encapsulating Security Payload (ESP) IPSec Examples**

The following examples describe how to configure AES and SHA to optimize processing an ESP IPSec frame for maximum performance.

The cipher (or decipher) of an ESP IPSec frame requires both encryption (or decryption) and authentication.

For cipher, the input frame located in the system memory must first be padded and the resulting buffer encrypted. The encrypted frame must be written back to the system memory and sent to the authentication module.

When the AES module is configured to improve the performance of the secure protocol layers (AES\_EMR.PLIPEN = 1), the data transfers are simplified, limiting the bandwidth requirements on the system bus.

Before configuring the DMA to start the transfer of the data buffer (input frame) to the AES, the following actions must be taken in registers:

- AES\_BCNT.BCNT must be configured with the length of the message (Input Frame).
- The padding length of the AES must be configured in AES\_EMR.PADLEN. See [Automatic Padding Mode](#page-2416-0) to configure Automatic Padding mode.
- The next header value must be configured in AES\_EMR.NHEAD.
- AES\_MR.SMOD and SHA\_MR.SMOD must be configured to 2. **Note:**  When automatic padding is enabled and AES\_MR.SMOD = 2 , AES\_MR.DUALBUFF must be cleared.
- The SHA\_MSR.MSGSIZE must be configured with the length of the authentication message including the optional extended sequence number (ESN) and header and trailer information required by the authentication algorithm used (HMAC, etc.). Refer to the section "Secure Hash Algorithm (SHA)" for more details on configuration for optimized processing of header information.
- The Security Parameter Index (SPI, sequence number (SEQ#)) and the optional Initialization Vector (IV) must be configured sequentially in SHA\_IDATAR0.
- A first DMA transfer descriptor must be configured to transfer the input frame from the system memory to the AES input data registers (AES\_IDATARx), and a second DMA descriptor must be configured to transfer the encrypted frame from AES to the system memory.

**Note:** If AES\_EMR.PLIPEN = 1, there is no need to define a transfer descriptor to load the encrypted frame into the SHA input data registers because the transfer is automatically performed while the second descriptor transfer is in progress.

See the following figures.



#### **Figure 59-13. Generation of an ESP IPSec Frame without ESN**

If the optional extended sequence number is required for authentication, wait for the AES-to-system memory DMA buffer transfer to complete before configuring the ESN value. The ESN value must be configured in the SHA by writing sequentially each 32-bit word of the ESN into the SHA\_IDATAR0 register. Wait for SHA\_ISR.WRDY=1 before each write in the SHA\_IDATAR0 register. See the following figure.



#### **Figure 59-14. Generation of an ESP IPSec Frame with ESN**

To decipher an ESP IPSec frame without the optional ESN trailer information, two DMA channels are required and the SHA must be configured in Automatic padding mode.

**Note:**  AES automatic padding must be disabled when deciphering a frame.

- A first DMA transfer descriptor must be configured to load the received encrypted frame from the system memory to AES\_IDATARx for decryption. The start address of the first transfer descriptor must be defined after the SPI, SEQ#, and optional IV (see the following figure).
- A second DMA descriptor must be configured to transfer the decrypted frame from AES\_ODATARx to the system memory.
- AES EMR.PLIPEN and AES EMR.PLIPD must be written to '1' so that the data buffer is written in AES\_IDATARx and in SHA\_IDATARx.

The SHA has the capability to perform an automatic check with an expected integrity check value if this value is appended at the end of the frame buffer (SHA\_MR.CHECK=2). Thus, if the first transfer descriptor includes the ICV for SHA, the first DMA transfer allows the decryption and authentication processes including the automatic check. The decrypted part resulting from ICV is not required for downstream processing and must be considered as dummy data.

The end of the decryption and authentication processes occur when flag SHA\_ISR.CHECKF=1. The authentication status is provided by SHA\_ISR.CHKST.





If the optional ESN trailer information is part of the ICV (see the following figure), the ESN must be manually written into SHA\_IDATAR0. The ESN value must be written after completion of the system memory-to-AES DMA buffer transfer. The ESN value must be configured in the SHA by writing sequentially each 32-bit word of the ESN into the SHA\_IDATAR0 register. Wait for SHA\_ISR.WRDY=1 before each write in the SHA\_IDATAR0 register.

When the optional ESN trailer information is part of the ICV, it is not possible to include the ICV received in the input frame to the first transfer descriptor. Moreover, if the HMAC algorithm is used for authentication, no automatic check can be performed when optimizing the processing performances of the SHA module. For more details, refer to the section "Secure Hash Algorithm (SHA)". The result of the HMAC read in the SHA\_IODATARx must be manually compared with the ICV value of the input frame. The comparison must be performed after the end of the authentication process. The authentication process is completed when the SHA\_ISR.DATRDY flag is set.



#### **59.4.11 Security Features**

#### **59.4.11.1 Unspecified Register Access Detection**

When an unspecified register access occurs, AES\_ISR.URAD is raised. Its source is then reported in AES\_ISR.URAT. Only the last unspecified register access is available through the AES\_ISR.URAT.

Several kinds of unspecified register accesses can occur:

- Input Data register written during the data processing when SMOD = IDATAR0 START
- Output Data register read during data processing
- Mode register written during data processing
- Output Data register read during sub-keys generation
- Mode register written during sub-keys generation
- Write-only register read access

AES\_ISR.URAD and AES\_ISR.URAT can only be reset by AES\_CR.SWRST.

### **59.5 Register Summary**











#### **Bit 0 – START** Start Processing



### <span id="page-2428-0"></span>**59.5.1 AES Control Register**

#### <span id="page-2429-0"></span>**59.5.2 AES Mode Register**



#### **Bits 23:20 – CKEY[3:0]** Key



#### **Bits 18:16 – CFBS[2:0]** Cipher Feedback Data Size



#### **Bit 15 – LOD** Last Output Data Mode

**AWARNING** In DMA mode, reading to the Output Data registers before the last data encryption/decryption process may lead to unpredictable results.





#### **Bits 14:12 – OPMOD[2:0]** Operating Mode

For CBC-MAC operating mode, set OPMOD to CBC and LOD to 1.

When switching from an operating mode requiring the initialization vectors (e.g. CBC, GCM) to another operating mode that does not require initialization vectors (e.g. ECB) and a message of one block has been processed, initialization vector registers (AES IVRx) must be cleared before switching to the new mode.



#### **Bits 11:10 – KEYSIZE[1:0]** Key Size



#### **Bits 9:8 – SMOD[1:0]** Start Mode

If a DMA transfer is used, configure SMOD to 2. See [DMA Mode](#page-2415-0) for more details.



#### **Bits 7:4 – PROCDLY[3:0]** Processing Delay

Processing Time =  $N \times (PROCDLY + 1)$ 

where

- $N = 10$  when KEYSIZE = 0
- $N = 12$  when KEYSIZE = 1
- $N = 14$  when KEYSIZE = 2

The processing time represents the number of clock cycles that the AES needs in order to perform one encryption/ decryption.

**Note:**  The best performance is achieved with PROCDLY equal to 0.

#### **Bit 3 – DUALBUFF** Dual Input Buffer



#### **Bit 1 – GTAGEN** GCM Automatic Tag Generation Enable



#### **Bit 0 – CIPHER** Processing Mode

# **SAMA5D2 Series**

**Advanced Encryption Standard (AES)**



#### <span id="page-2432-0"></span>**59.5.3 AES Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



**Bit 18 – PLENERR** Padding Length Error Interrupt Enable

**Bit 17 – EOPAD** End of Padding Interrupt Enable

**Bit 16 – TAGRDY** GCM Tag Ready Interrupt Enable

**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Enable

**Bit 0 – DATRDY** Data Ready Interrupt Enable

#### <span id="page-2433-0"></span>**59.5.4 AES Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.



**Bit 18 – PLENERR** Padding Length Error Interrupt Disable

**Bit 17 – EOPAD** End of Padding Interrupt Disable

**Bit 16 – TAGRDY** GCM Tag Ready Interrupt Disable

**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Disable

**Bit 0 – DATRDY** Data Ready Interrupt Disable

#### <span id="page-2434-0"></span>**59.5.5 AES Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

- 0: The corresponding interrupt is not enabled.
- 1: The corresponding interrupt is enabled.



**Bit 18 – PLENERR** Padding Length Error Interrupt Mask

**Bit 17 – EOPAD** End of Padding Interrupt Mask

**Bit 16 – TAGRDY** GCM Tag Ready Interrupt Mask

**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Mask

**Bit 0 – DATRDY** Data Ready Interrupt Mask



#### <span id="page-2435-0"></span>**59.5.6 AES Interrupt Status Register**

# **Bit 18 – PLENERR Padding Length Error**<br>Value Description



#### **Bit 17 – EOPAD** End of Padding



#### **Bit 16 – TAGRDY** GCM Tag Ready



#### **Bits 15:12 – URAT[3:0]** Unspecified Register Access (cleared by writing SWRST in AES\_CR) Only the last Unspecified Register Access Type is available through the URAT field.



**Bit 8 – URAD** Unspecified Register Access Detection Status (cleared by writing SWRST in AES\_CR)



**Bit 0 – DATRDY** Data Ready (cleared by setting bit START or bit SWRST in AES\_CR or by reading AES\_ODATARx)



**Note:**  If AES\_MR.LOD = 1: In Manual and Auto mode, the DATRDY flag can also be cleared by writing at least one AES\_IDATARx.

#### <span id="page-2437-0"></span>**59.5.7 AES Key Word Register x**

**Name:** AES\_KEYWRx<br>Offset: 0x20 + x\*0x04 I 0x20 + x<sup>\*</sup>0x04 [x=0..7] **Reset:**  – **Property:**  Write-only

These registers are write-only to prevent the key from being read by another application.



#### **Bits 31:0 – KEYW[31:0]** Key Word

The four/six/eight 32-bit Key Word registers set the 128-bit/192-bit/256-bit cryptographic key used for AES encryption/decryption.

AES\_KEYWR0 corresponds to the first word of the key and respectively AES\_KEYWR3/AES\_KEYWR5/ AES KEYWR7 to the last one.

Whenever a new key (AES\_KEYWRx) is written to the hardware, two automatic actions are processed:

- GCM hash subkey generation
- AES\_GHASHRx Clear

See [Key Writing and Automatic Hash Subkey Calculation](#page-2409-0) for details.

These registers are write-only to prevent the key from being read by another application.

#### <span id="page-2438-0"></span>**59.5.8 AES Input Data Register x**





#### **Bits 31:0 – IDATA[31:0]** Input Data Word

The four 32-bit Input Data registers set the 128-bit data block used for encryption/decryption. AES\_IDATAR0 corresponds to the first word of the data to be encrypted/decrypted, and AES\_IDATAR3 to the last one.

These registers are write-only to prevent the input data from being read by another application.

#### <span id="page-2439-0"></span>**59.5.9 AES Output Data Register x**





**Bits 31:0 – ODATA[31:0]** Output Data

The four 32-bit Output Data registers contain the 128-bit data block that has been encrypted/decrypted. AES\_ODATAR0 corresponds to the first word, AES\_ODATAR3 to the last one.

#### <span id="page-2440-0"></span>**59.5.10 AES Initialization Vector Register x**



The four 32-bit Initialization Vector registers set the 128-bit Initialization Vector data block that is used by some modes of operation as an additional initial input.

AES\_IVR0 corresponds to the first word of the Initialization Vector, AES\_IVR3 to the last one.

These registers are write-only to prevent the Initialization Vector from being read by another application.

For CBC, OFB and CFB modes, the IV input value corresponds to the initialization vector.

For CTR mode, the IV input value corresponds to the initial counter value.

These registers are not used in ECB mode and must not be written.

When switching from an operating mode requiring the initialization vectors (e.g. CBC, GCM) to another operating mode that does not require initialization vectors (e.g. ECB) and a message of one block has been processed, AES\_IVRx must be cleared before switching to the new mode



**Bits 31:0 – IV[31:0]** Initialization Vector

#### <span id="page-2441-0"></span>**59.5.11 AES Additional Authenticated Data Length Register**



**Bits 31:0 – AADLEN[31:0]** Additional Authenticated Data Length

Length in bytes of the Additional Authenticated Data (AAD) that is to be processed.

**Note:**  The maximum byte length of the AAD portion of a message is limited to the 32-bit counter length.

#### <span id="page-2442-0"></span>**59.5.12 AES Plaintext/Ciphertext Length Register**





**Bits 31:0 – CLEN[31:0]** Plaintext/Ciphertext Length

Length in bytes of the plaintext/ciphertext (C) data that is to be processed.

**Note:**  The maximum byte length of the C portion of a message is limited to the 32-bit counter length.

#### <span id="page-2443-0"></span>**59.5.13 AES GCM Intermediate Hash Word Register x**





#### **Bits 31:0 – GHASH[31:0]** Intermediate GCM Hash Word x

The four 32-bit Intermediate Hash Word registers expose the intermediate GHASH value. May be read to save the current GHASH value so processing can later be resumed, presumably on a later message fragment. Whenever a new key is written in AES\_KEYWRx, two automatic actions are processed:

• GCM hash subkey generation

• AES\_GHASHRx Clear

#### See [Key Writing and Automatic Hash Subkey Calculation](#page-2409-0) for details.

If an application software-specific hash initial value is needed for the GHASH, it must be written to AES\_GHASHRx:

- after writing AES KEYWRx, if any
- before starting the input data feed.

#### <span id="page-2444-0"></span>**59.5.14 AES GCM Authentication Tag Word Register x**





**Bits 31:0 – TAG[31:0]** GCM Authentication Tag x

The four 32-bit Tag registers contain the final 128-bit GCM Authentication tag (*T*) when GCM processing is complete. TAG0 corresponds to the first word, TAG3 to the last word.

### <span id="page-2445-0"></span>**59.5.15 AES GCM Encryption Counter Value Register**





**Bits 31:0 – CTR[31:0]** GCM Encryption Counter Reports the current value of the 32-bit GCM counter.

#### <span id="page-2446-0"></span>**59.5.16 AES GCM H Word Register x**





#### **Bits 31:0 – H[31:0]** GCM H Word x

The four 32-bit H Word registers contain the 128-bit GCM hash subkey *H*value.

Whenever a new key is written in AES\_KEYWRx, two automatic actions are processed:

- GCM hash subkey *H* generation
- AES GHASHRx Clear

If the application software requires a specific hash subkey, the automatically-generated H value can be overwritten in AES\_GCMHRx. See [Key Writing and Automatic Hash Subkey Calculation](#page-2409-0) for details.

Generating a GCM hash subkey *H* by a write in AES\_GCMHRx enables to:

- select the GCM hash subkey *H* for GHASH operations,
- select one operand to process a single GF128 multiply.

#### <span id="page-2447-0"></span>**59.5.17 AES Extended Mode Register**



# **Bits 23:16 - NHEAD[7:0]** IPSec Next Header<br>Value Description

**Value Description**<br>0-255 **IPSec Next H** 

IPSec Next Header field

#### **Bits 15:8 – PADLEN[7:0]** Auto Padding Length



#### **Bit 5 – PLIPD** Protocol Layer Improved Performance Decipher



#### **Bit 4 – PLIPEN** Protocol Layer Improved Performance Enable



#### **Bit 1 – APM** Auto Padding Mode



#### **Bit 0 – APEN** Auto Padding Enable


### **59.5.18 AES Byte Counter Register**





**Bits 31:0 – BCNT[31:0]** Auto Padding Byte Counter

Auto padding byte counter value. BCNT must be greater than 0.

# **SAMA5D2 Series Advanced Encryption Standard (AES)**

#### **59.5.19 AES Tweak Word Register x**





**Bits 31:0 – TWEAK[31:0]** Tweak Word x

The four 32-bit Tweak Word registers contain the 128-bit Tweak value.

# **SAMA5D2 Series Advanced Encryption Standard (AES)**

### **59.5.20 AES Alpha Word Register x**





### **Bits 31:0 – ALPHA[31:0]** Alpha Word x

The four 32-bit Alpha Word registers contain the 128-bit primitive of GF(2<sup>128</sup>) to use for the first processing.

# **60. Secure Hash Algorithm (SHA)**

### **60.1 Description**

The Secure Hash Algorithm (SHA) is compliant with the American *FIPS (Federal Information Processing Standard) Publication 180-4* specification.

The 512/1024-bit block of message is respectively stored in 16/32 x 32-bit registers, (SHA\_IDATARx/ SHA\_IODATARx) which are write-only.

As soon as the input data is written, hash processing can be started. The registers comprising the block of a message must be entered consecutively. Then, after the processing period, the message digest is ready to be read out on the 5 up to 8/16 x 32-bit output data registers (SHA IODATARx) or through the DMA channels.

### **60.2 Embedded Characteristics**

- Supports Secure Hash Algorithm (SHA1, SHA224, SHA256, SHA384, SHA512)
- Supports Hash-based Message Authentication Code (HMAC) Algorithm (HMAC-SHA1, HMAC-SHA224, HMAC-SHA256, HMAC-SHA384, HMAC-SHA512)
- Compliant with FIPS Publication 180-4
- Supports Automatic Padding of Messages
- Supports Up to 2 Sets of Initial Hash Values Registers (HMAC Acceleration or other)
- Supports Automatic Check of the Hash (HMAC Acceleration or other)
- Tightly Coupled to AES for Protocol Layers Improved Performances
- Configurable Processing Period:
	- 85 clock cycles to obtain a fast SHA1 runtime, 88 clock cycles for SHA384, SHA512 or 209 Clock Cycles for Maximizing Bandwidth of Other Applications
	- 72 clock cycles to obtain a fast SHA224, SHA256 runtime or 194 clock cycles for maximizing bandwidth of other applications
- Connection to DMA Channel Capabilities Optimizes Data Transfers
- Double Input Buffer Optimizes Runtime

# **60.3 Product Dependencies**

#### **60.3.1 Power Management**

The SHA may be clocked through the Power Management Controller (PMC), so the programmer must first configure the PMC to enable the SHA clock.

### **60.3.2 Interrupt Sources**

The SHA interface has an interrupt line connected to the Interrupt Controller.

Handling the SHA interrupt requires programming the Interrupt Controller before configuring the SHA.

# **60.4 Functional Description**

The Secure Hash Algorithm (SHA) module requires a padded message according to the FIPS 180 specification. This message can be provided with the padding to the SHA module, or the padding can be automatically computed by the SHA module if the size of the message is provided. The first block of the message must be indicated to the module by a specific command. The SHA module produces an N-bit message digest each time a block is written and processing period ends, where N is 160 for SHA1, 224 for SHA224, 256 for SHA256, 384 for SHA384, 512 for SHA512. The SHA module is also capable of computing a Hash-based Message Authentication Code (HMAC) algorithm.

#### <span id="page-2452-0"></span>**60.4.1 SHA Algorithm**

The SHA can process SHA1, SHA224, SHA256, SHA384, SHA512 by configuring the ALGO field in the Mode register (SHA\_MR).

#### **60.4.2 HMAC Algorithm**

The HMAC algorithm is as follows:

 $HMAC_K(m) = h((K_0 \oplus opad) || h((K_0 \oplus ipad) || m))$ 

where:

- $\cdot$  h = SHA function
- $K_0$  = the key K after any necessary pre-processing to form a block size key
- m = message to authenticate
- $|| =$  concatenation operator
- ⊕ = XOR operator
- ipad = predefined constant  $(0x3636...3636)$
- opad = predefined constant (0x5C5C...5C5C)

The SHA provides a fully optimized processing of the HMAC algorithm by executing the following operations:

- starting the SHA algorithm from any user predefined hash value, thus 'h( $K_0 \oplus$  ipad)' for first HMAC hash and 'h( $K_0 \oplus$  opad)' for second HMAC hash
- performing automatic padding
- routing automatically the first hash result 'h( $(K_0 \oplus \text{ipad})$  || m)' to the source of the second hash processing 'h( $(K_0$  $\oplus$  opad) || (first hash result))' including the concatenation of the first hash result to 'K<sub>0</sub>  $\oplus$  opad'.

To perform the HMAC operation, the ALGO field value must be greater than 7, the automatic padding feature must be enabled (MSGSIZE and BYTCNT fields differ from 0) and the SHA internal initial hash value registers 0 and 1 must be configured, respectively, with the hash results of input blocks "K<sub>0</sub> ⊕ ipad" and "K<sub>0</sub> ⊕ opad" (see [Internal Registers](#page-2453-0) [for Initial Hash Value or Expected Hash Result\)](#page-2453-0).

The size of the message ('m') must be written in the MSGSIZE and BYTCNT fields.

The FIRST bit in the SHA Control register (SHA\_CR) should be set before writing the first block of the message.

The SHA can process HMAC-SHA1, HMAC-SHA224, HMAC-SHA256, HMAC-SHA384, HMAC-SHA512 by configuring the SHA\_MR.ALGO field.

#### **60.4.3 Processing Period**

When SHA is enabled and DMA is used to write the messages, the inherent processing period may result, depending on the application, in a significant bandwidth usage at system bus level. In some applications, it may be important to keep as much bandwidth as possible for the other peripherals (e.g. CPU, other DMA channels). The SHA engine inherent processing period can be configured to reduce the bandwidth required by writing SHA\_MR.PROCDLY=1.

In SHA1 mode, the shortest processing period is 85 clock cycles + 2 clock cycles for start command synchronization (SHA\_MR.PROCDLY=0). The longest period is 209 clock cycles + 2 clock cycles when SHA\_MR.PROCDLY=1 (see the figure below).

In SHA256 mode, the shortest processing period is 72 clock cycles + 2 clock cycles for start command synchronization (SHA\_MR.PROCDLY=0). The longest period is 194 clock cycles + 2 clock cycles when SHA\_MR.PROCDLY=1.

In SHA384 or SHA512 mode, the shortest processing period is 88 clock cycles + 2 clock cycles for start command synchronization. The longest period is 209 clock cycles + 2 clock cycles.

# **SAMA5D2 Series Secure Hash Algorithm (SHA)**

#### <span id="page-2453-0"></span>**Figure 60-1. Bandwidth Usage in SHA-1 Mode**



#### **60.4.4 Double Input Buffer**

The SHA Input Data registers (SHA\_IDATARx) can be double-buffered to reduce the runtime of large messages.

Double-buffering allows a new message block to be written while the previous message block is being processed. This is only possible when DMA accesses are performed (SMOD = 2).

The DUALBUFF bit in the SHA\_MR must be set to have double input buffer access.

#### **60.4.5 Internal Registers for Initial Hash Value or Expected Hash Result**

The SHA module embeds two sets of internal registers (IR0, IR1) to store different data used by the SHA or HMAC algorithms (see the figure [User Initial Hash Value and Expected Hash Internal Register Access](#page-2454-0)). These internal registers are accessed through SHA Input Data registers (SHA\_IDATARx).

When the ALGO field selects SHA algorithms, IR0 can be configured with a user initial hash value. This initial hash value can be used to compute a custom hash algorithm with two sets of different initial constants, or to continue a hash computation by providing the intermediate hash value previously returned by the SHA module.

When the ALGO field selects SHA algorithms, IR1 can be configured with either a user initial hash value or an expected hash result. The expected hash result must be configured in the IR1 if the field CHECK = 1 (see [Automatic](#page-2455-0) [Check\)](#page-2455-0). If the field CHECK = 0 or 2, IR1 can be configured with a user initial hash value that differs from IR0 value.

When the ALGO field selects HMAC algorithms, IR0 must be configured with the hash result of  $K_0 \oplus$  ipad and IR1 must be configured with the hash result of  $K_0 \oplus$  opad. These pre-computed first blocks speed up the HMAC computation by saving the time to compute the intermediate hash values of the first block which is constant while the secret key is constant (see [HMAC Algorithm](#page-2452-0)).



#### **Table 60-1. Configuration Values of Internal Registers**

To calculate the initial HMAC values, follow this sequence:

- 1. Calculate  $K_0$ .
- 2. Calculate  $K_0 \oplus$  ipad and  $K_0 \oplus$  opad.
- 3. Perform a hash of the result of  $K_0 \oplus$  ipad and  $K_0 \oplus$  opad (auto-padding must be disabled for that type of hash).
- 4. Write h(K<sub>0</sub> ⊕ ipad) and h(K<sub>0</sub> ⊕ opad) in IR0 and IR1 respectively.

To write IR0 or IR1, follow this sequence:

- <span id="page-2454-0"></span>1. Set SHA\_CR. WUIHV (IR0) or SHA\_CR.WUIEHV (IR1).
- 2. Write the data in SHA\_IDATARx. The number of registers to write depends on the type of data (user initial hash values or expected hash result) and on the type of algorithm selected:
	- For user initial hash values:
		- SHA\_IDATAR0 to SHA\_IDATAR4 for SHA1
		- SHA\_IDATAR0 to SHA\_IDATAR7 for SHA224 or SHA256
		- SHA\_IDATAR0 to SHA\_IDATAR15 for SHA384, SHA512
	- For expected hash result:
		- SHA\_IDATAR0 to SHA\_IDATAR4 for SHA1
		- SHA\_IDATAR0 to SHA\_IDATAR6 for SHA224
		- SHA\_IDATAR0 to SHA\_IDATAR7 for SHA256
		- SHA\_IDATAR0 to SHA\_IDATAR11 for SHA384
		- SHA\_IDATAR0 to SHA\_IDATAR16 for SHA512
- 3. Clear SHA\_CR.WUIHV or SHA\_CR.WUIEHV.

IR0 and IR1 are automatically selected for HMAC processing if the field ALGO selects HMAC algorithms. If SHA algorithms are selected, the internal registers are selected if the corresponding UIHV or UIEHV bits are set.

#### **Figure 60-2. User Initial Hash Value and Expected Hash Internal Register Access**



#### **60.4.6 Automatic Padding**

The SHA module features an automatic padding computation to speed up the execution of the algorithm.

The automatic padding function requires the following information:

• Complete message size in bytes to be written in the MSGSIZE field of the SHA Message Size register (SHA\_MSR).

The size of the message is written at the end of the last block, as required by the FIPS 180 specification (the size is automatically converted into a bit-size).

<span id="page-2455-0"></span>**Note:**  SHA\_MSR is a 32-bit register, thus the automatic padding capability is limited to messages of less than 4 gigabytes. For messages greater than 4 gigabytes, padding must be performed by the software.

• Number of remaining bytes (to write in the SHA\_IDATARx) to be written in the BYTCNT field of the SHA Bytes Count register (SHA\_BCR).

Automatic padding occurs when the BYTCNT field reaches 0. At each write in the SHA Input registers, the BYTCNT field value is decreased by the number of bytes written.

The BYTCNT field value must be written with the same value as the MSGSIZE field value if the full message is processed. If the message is partially preprocessed and an initial hash value is used, BYTCNT must be written with the remaining bytes to hash while MSGSIZE holds the message size.

To disable the automatic padding feature, the MSGSIZE and BYTCNT fields must be configured with 0.

#### **60.4.7 Automatic Check**

The SHA module features an automatic check of the hash result with the expected hash. A check failure can generate an interrupt if configured in the SHA Interrupt Enable register (SHA\_IER).

Automatic check requires the automatic padding feature to be enabled (MSGSIZE and BYTCNT fields must be greater than 0).

There are two methods to configure the expected hash result:

- if SHA\_MR.CHECK = 1, the expected hash result is read from the internal register (IR1). This method cannot be used when HMAC algorithms is selected because this register is already used to store user initial hash values for the second hash processing. IR1 cannot be read by software.
- If SHA\_MR.CHECK = 2, the expected hash result is written in the SHA\_IDATARx after the message.

When SHA\_MR.CHECK = 2, the method can provide more flexibility of use if a message is stored in system memory together with its expected hash result. A DMA with linked list can be used to ease the transfer of the message and its expected hash result.

#### **Figure 60-3. Message and Expected Hash Result Memory Mapping**



The number of 32-bit words of the hash result to check with the expected hash can be selected with SHA\_MR.CHKCNT. The status of the check is available in the CHKST field in the SHA Interrupt Status register (SHA\_ISR).

<span id="page-2456-0"></span>An interrupt can be generated (if enabled) when the check is completed. The check occurs several clock cycles after the computation of the requested hash, so the interrupt and the CHECKF bit are set several clock cycles after the DATRDY flag of the SHA\_ISR.

#### **60.4.8 Protocol Layers Improved Performances**

The SHA can be tightly coupled to the AES module to improve performances when processing protocol layers such as IPsec or OpenSSL.

When the AES is configured to be tightly coupled to SHA (AES\_MR), SHA must be always configured in Double Buffer mode (SHA\_MR.DUALBUFF = 1).

Refer to the section "Advanced Encryption Standard (AES)" for details.

#### **60.4.9 Start Modes**

SHA\_MR.SMOD is used to select the Hash Processing Start mode.

#### **60.4.9.1 Manual Mode**

In Manual mode, the sequence is as follows:

- 1. Set SHA\_IER.DATRDY (Data Ready) , depending on whether an interrupt is required at the end of processing.
- 2. If the initial hash values differ from the FIPS standard, set SHA\_MR.UIHV and/or SHA\_MR.UIEHV. If the initial hash values comply with the FIPS180 specification, clear SHA\_MR.UIHV and/or SHA\_MR.UIEHV.
- 3. If automatic padding is required, configure SHA\_MSR.MSGSIZE with the number of bytes of the message, and configure SHA\_BCR.BYTCNT with the remaining number of bytes to write. The BYTCNT field must be written with a value different from MSGSIZE field value if the message is preprocessed and completed by using user initial hash values.

If automatic padding is not required, configure SHA\_MSR.MSGSIZE and SHA\_BCR.BYTCNT to 0.

- 4. The FIRST command must be set by writing a 1 into the corresponding bit of the Control register (SHA\_CR) to start a hash computation with initial constants (first block of a message) or to resume after message processing was interrupted. When a first message processing is interrupted to process another message, the intermediate hash results must be stored in the system memory and they must be reloaded in user initial values registers (IR0 accessed via SHA\_IDATAR when SHA\_CR.WUIHV=1) prior to resume and continue the processing of the first message. For the other blocks, there is nothing to write.
- 5. Write the block to process in SHA\_IDATARx.
- 6. To begin processing, set SHA\_CR.START.
- 7. When processing is completed, the bit DATRDY in the Interrupt Status register (SHA\_ISR) rises. If an interrupt has been enabled by setting SHA\_IER.DATRDY, the interrupt line of the SHA is activated.
- 8. Repeat the write procedure for each block (step 5), start procedure (step 6) and wait for the interrupt procedure (step 7) up to the last block of the entire message. Each time the start procedure is complete, the DATRDY flag is cleared.
- 9. After the last block is processed (the DATRDY flag is set, if an interrupt was enabled by setting SHA\_IER.DATRDY, the interrupt line of the SHA is activated), read the message digest in the Output Data registers. The DATRDY flag is automatically cleared when reading the SHA\_IODATARx registers.

#### **60.4.9.2 Auto Mode**

In Auto mode, processing starts as soon as the correct number of SHA\_IDATARx is written. No action is required in SHA\_CR.

#### **60.4.9.3 DMA Mode**

The DMA can be used in association with the SHA to perform the algorithm on a complete message without any action by the software during processing.

SHA\_MR.SMOD must be configured to 2.

The DMA must be configured with non-incremental addresses.

The start address of any transfer descriptor must be set to point to the SHA\_IDATAR0.

The DMA chunk size must be set to transfer, for each trigger request, 16 words of 32 bits.

The FIRST bit of SHA\_CR must be set before starting the DMA when the first block is transferred.

**Note:**  The FIRST bit command is also used to resume after message processing was interrupted. When a first message processing is interrupted to process another message, the intermediate hash results must be stored in the system memory and they must be reloaded in user initial values registers (IR0 accessed via SHA\_IDATAR when SHA\_CR.WUIHV=1) prior to resume and continue the processing of first message.. Thus, the DMA data buffers and SHA\_CR.FIRST command must be managed accordingly.

The DMA generates an interrupt when the end of buffer transfer is completed but the SHA processing is still in progress. The end of SHA processing is indicated by the flag DATRDY in the SHA\_ISR.

If automatic padding is disabled, the end of SHA processing requires two interrupts to be verified. The DMA end of transfer interrupt must be verified first, then the SHA DATRDY interrupt must be enabled and verified (see the figure Interrupts Processing with DMA).

If automatic padding is enabled, the end of SHA processing requires only one interrupt to be verified. The DMA end of transfer is not required, so the SHA DATRDY interrupt must be enabled prior to start the DMA and DATRDY interrupt is the only one to be verified (see the figure Interrupts Processing with DMA and Automatic Padding).





#### **Figure 60-5. Interrupts Processing with DMA and Automatic Padding**



#### **60.4.9.4 SHA Register Endianness**

In Arm processor-based products, the system bus and processors manipulate data in little-endian form. The SHA interface requires little-endian format words. However, in accordance with the protocol of the FIPS 180 specification, data is collected, processed and stored by the SHA algorithm in big-endian form.

The following example illustrates how to configure the SHA:

If the first 64 bits of a message (according to FIPS 180, i.e., big-endian format) to be processed is 0xcafedeca 01234567, then the SHA\_IDATAR0 and SHA\_IDATAR1 registers must be written with the following pattern:

- SHA\_IDATAR0 = 0xcadefeca
- SHA\_IDATAR1 = 0x67452301

In a little-endian system, the message (according to FIPS 180) starting with pattern 0xcafedeca\_01234567 is stored into memory as follows:

- 0xca stored at initial offset (for example 0x00),
- then 0xfe stored at initial offset  $+1$  (i.e., 0x01),
- 0xde stored at initial offset + 2 (i.e., 0x02),
- 0xca stored at initial offset + 3 (i.e., 0x03).

If the message is received through a serial-to-parallel communication channel, the first received character is 0xca and it is stored at the first memory location (initial offset). The second byte, 0xfe, is stored at initial offset + 1.

When reading on a 32-bit little-endian system bus, the first word read back from system memory is 0xcadefeca.

When the SHA\_IODATARx registers are read, the hash result is organized in little-endian format, allowing system memory storage in the same format as the message.

Taking an example from the FIPS 180 specification Appendix B.1, the endian conversion can be observed.

For this example, the 512-bit message is:

0x6162638000000000000000000000000000000000000000000000000000000000000000000000000000000000000 0000000000000000000000000000000000018

and the expected SHA-256 result is:

0xba7816bf\_8f01cfea\_414140de\_5dae2223\_b00361a3\_96177a9c\_b410ff61\_f20015ad

If the message has not already been stored in the system memory, the first step is to convert the input message to little-endian before writing to the SHA\_IDATARx registers. This would result in a write of:

SHA\_IDATAR0 = 0x80636261...... SHA\_IDATAR15 = 0x18000000

The data in the output message digest registers, SHA\_IODATARx, contain SHA\_IODATAR0 = 0xbf1678ba... SHA\_IODATAR7 = 0xad1500f2 which is the little-endian format of 0xba7816bf,..., 0xf20015ad.

Reading SHA\_IODATAR0 to SHA\_IODATAR1 and storing into a little-endian memory system forces hash results to be stored in the same format as the message.

When the output message is read, the user can convert back to big-endian for a resulting message value of:

0xba7816bf\_8f01cfea\_414140de\_5dae2223\_b00361a3\_96177a9c\_b410ff61\_f20015ad

#### **60.4.10 Security Features**

#### **60.4.10.1 Unspecified Register Access Detection**

When an unspecified register access occurs, the URAD bit in the SHA\_ISR is set. Its source is then reported in the Unspecified Register Access Type field (URAT). Only the last unspecified register access is available through the URAT field.

Several kinds of unspecified register accesses can occur:

- SHA\_IDATARx written during data processing in DMA mode
- SHA\_IODATARx read during data processing
- SHA\_MR written during data processing
- Write-only register read access

The URAD bit and the URAT field can only be reset by the SWRST bit in the SHA\_CR.

# **SAMA5D2 Series Secure Hash Algorithm (SHA)**

# **60.5 Register Summary**



# **SAMA5D2 Series**

**Secure Hash Algorithm (SHA)**



#### <span id="page-2461-0"></span>**60.5.1 SHA Control Register**

#### **Bit 13 – WUIEHV** Write User Initial or Expected Hash Values



#### **Bit 12 – WUIHV** Write User Initial Hash Values



#### **Bit 8 – SWRST** Software Reset



#### **Bit 4 – FIRST** First Block of a Message



#### **Bit 0 – START** Start Processing



#### <span id="page-2462-0"></span>**60.5.2 SHA Mode Register**



#### **Bits 31:28 – CHKCNT[3:0]** Check Counter

Number of 32-bit words to check. The value 0 indicates that the number of words to compare will be based on the algorithm selected (5 words for SHA1, 7 words for SHA224, 8 words for SHA256, 12 words for SHA384, 16 words for SHA512).

#### **Bits 25:24 – CHECK[1:0]** Hash Check

Values not listed in table must be considered as "reserved".



#### **Bit 16 – DUALBUFF** Dual Input Buffer



#### **Bits 11:8 – ALGO[3:0]** SHA Algorithm

Values not listed in the table must be considered as "reserved".





#### **Bit 6 – UIEHV** User Initial or Expected Hash Value Registers



#### **Bit 5 – UIHV** User Initial Hash Values



#### **Bit 4 – PROCDLY** Processing Delay

When SHA1 algorithm is processed, runtime period is either 85 or 209 clock cycles.

When SHA256 or SHA224 algorithm is processed, runtime period is either 72 or 194 clock cycles.

When SHA384 or SHA512 algorithm is processed, runtime period is either 88 or 209 clock cycles.



#### **Bits 1:0 – SMOD[1:0]** Start Mode

Values not listed in the table must be considered as "reserved".

If a DMA transfer is used, configure the SMOD value to 2. See [DMA Mode](#page-2456-0) for details.



#### <span id="page-2464-0"></span>**60.5.3 SHA Interrupt Enable Register**

**Name:** SHA\_IER<br>Offset: 0x10 **Offset: Reset:** –<br>**Property:** Write-only **Property:** 

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



**Bit 16 – CHECKF** Check Done Interrupt Enable

**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Enable

**Bit 0 – DATRDY** Data Ready Interrupt Enable

<span id="page-2465-0"></span>



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.



**Bit 16 – CHECKF** Check Done Interrupt Disable

**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Disable

**Bit 0 – DATRDY** Data Ready Interrupt Disable

### <span id="page-2466-0"></span>**60.5.5 SHA Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

- 0: The corresponding interrupt is not enabled.
- 1: The corresponding interrupt is enabled.



**Bit 16 – CHECKF** Check Done Interrupt Mask

**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Mask

**Bit 0 – DATRDY** Data Ready Interrupt Mask

# **Name:** SHA\_ISR<br>Offset: 0x1C **Offset: Reset:**  0x00000000 **Property:**  Read-only Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 CHKST[3:0] CHECKF Access R R R R R R Reset 0 0 0 0 0 Bit 15 14 13 12 11 10 9 8 URAT[2:0] URAD Access R R R R Reset 0 0 0 0 Bit 7 6 5 4 3 2 1 0 wrd de la die beste in die beste in die beste gewone het die beste gewone het die beste gewone het die beste g Access and the contract of the Reset 0 0

#### <span id="page-2467-0"></span>**60.5.6 SHA Interrupt Status Register**

**Bits 23:20 – CHKST[3:0]** Check Status (cleared by writing SHA\_CR.START or SHA\_CR.SWRST or by reading SHA\_IODATARx)

Value 5 indicates identical hash values (expected hash = hash result). Any other value indicates different hash values.

**Bit 16 – CHECKF** Check Done Status (cleared by writing SHA\_CR.START or SHA\_CR.SWRST or by reading SHA\_IODATARx)



**Bits 14:12 – URAT[2:0]** Unspecified Register Access Type (cleared by writing a 1 to SWRST bit in SHA\_CR) Only the last Unspecified Register Access Type is available through the URAT field.



**Bit 8 – URAD** Unspecified Register Access Detection Status (cleared by writing a 1 to SHA\_CR.SWRST)



#### **Bit 4 – WRDY** Input Data Register Write Ready





**Bit 0 – DATRDY** Data Ready (cleared by writing a 1 to bit SWRST or START in SHA\_CR, or by reading

#### <span id="page-2469-0"></span>**60.5.7 SHA Message Size Register**





#### **Bits 31:0 – MSGSIZE[31:0]** Message Size

The size in bytes of the message. When MSGSIZE differs from 0, the SHA appends the corresponding value converted in bits after the padding section, as described in the FIPS180 specification. To disable automatic padding, MSGSIZE field must be written to 0.

**Note:**  SHA\_MSR is a 32-bit register, thus the automatic padding capability is limited to messages of less than 4 gigabytes. For messages greater than 4 gigabytes, padding must be performed by the software.

#### <span id="page-2470-0"></span>**60.5.8 SHA Bytes Count Register**





**Bits 31:0 – BYTCNT[31:0]** Remaining Byte Count Before Auto Padding

When the hash processing starts from the beginning of a message (without preprocessed hash part), BYTCNT must be written with the same value as MSGSIZE. If a part of the message has been already hashed and the hash does not start from the beginning, BYTCNT must be configured with the number of bytes remaining to process before the padding section.

When read, provides the size in bytes of the message remaining to be written before the automatic padding starts. BYTCNT is automatically updated each time a write occurs in SHA\_IDATARx and SHA\_IODATARx.

When BYTCNT reaches 0, the MSGSIZE is converted into a bit count and appended at the end of the message after the padding, as described in the FIPS 180 specification.

To disable automatic padding, the MSGSIZE and BYTCNT fields must be written to 0.

#### <span id="page-2471-0"></span>**60.5.9 SHA Input Data Register x**





#### **Bits 31:0 – IDATA[31:0]** Input Data

32-bit Input Data registers load the data block used for hash processing.

These registers are write-only to prevent reading of input data by another application.

SHA\_IDATAR0 corresponds to the first word of the block, SHA\_IDATAR15 to the last word of the last block in case SHA algorithm is set to SHA1, SHA224, SHA256, or SHA\_IODATAR15 to the last word of the block if SHA algorithm is SHA384 or SHA512 (see [SHA Input/Output Data Register x\)](#page-2472-0).

SHA\_IDATARx can be also written to configure the hash result of the previous fragment of a message when starting the processing of the next fragment when the SHA has processed another message in between fragments.

#### <span id="page-2472-0"></span>**60.5.10 SHA Input/Output Data Register x**





#### **Bits 31:0 – IODATA[31:0]** Input/Output Data

These registers can be used to read the resulting message digest and to write the second part of the message block when the SHA algorithm is SHA-384 or SHA-512.

SHA\_IODATAR0 to SHA\_IODATAR15 can be written or read but reading these offsets does not return the content of corresponding parts (words) of the message block. Only results from SHA calculation can be read through these registers.

When SHA processing is in progress, these registers return 0x0000.

SHA\_IODATAR0 corresponds to the first word of the message digest; SHA\_IODATAR4 to the last one in SHA1 mode, SHA\_IODATAR6 in SHA224, SHA\_IODATAR7 in SHA256, SHA\_IODATAR11 in SHA384 or SHA\_IODATAR15 in SHA512.

When SHA224 is selected, the content of SHA\_IODATAR7 must be ignored.

When SHA384 is selected, the content of SHA\_IODATAR12 to SHA\_IODATAR15 must be ignored.

# **61. Triple Data Encryption Standard (TDES)**

# **61.1 Description**

The Triple Data Encryption Standard (TDES) is compliant with the American FIPS (Federal Information Processing Standard) Publication 46-3 specification.

The TDES supports the four different confidentiality modes of operation (ECB, CBC, OFB and CFB), specified in the FIPS (Federal Information Processing Standard) Publication 81 and is compatible with the Peripheral Data Controller channels for all of these modes, minimizing processor intervention for large buffer transfers.

The TDES key is loaded by the software.

The software can write up to three 64-bit keys, each stored in two 32-bit write-only registers, i.e., Key x Word registers, TDES\_KEYxWR0 and TDES\_KEYxWR1.

The input data (and initialization vector for some modes) are stored in two corresponding 32-bit write-only registers:

- Input Data registers, TDES\_IDATAR0 and TDES\_IDATAR1
- Initialization Vector registers, TDES\_IVR0 and TDES\_IVR1

As soon as the initialization vector, the input data and the keys are configured, the encryption/decryption process may be started. Then the encrypted/decrypted data is ready to be read out on the two 32-bit Output Data registers (TDES\_ODATARx) or through the DMA channels.

# **61.2 Embedded Characteristics**

- Supports Single Data Encryption Standard (DES) and Triple Data Encryption Standard (TDES)
- Compliant with FIPS Publication 46-3, Data Encryption Standard (DES)
- 64-bit Cryptographic Key for TDES
- Two-key or Three-key Algorithms for TDES
- 18 Clock Cycles Encryption/Decryption Processing Time for DES
- 50 Clock Cycles Encryption/Decryption Processing Time for TDES
- Supports eXtended Tiny Encryption Algorithm (XTEA)
- 128-bit key for XTEA and Programmable Round Number up to 64
- Supports the Four Standard Modes of Operation specified in the FIPS Publication 81, DES Modes of Operation
	- Electronic Code Book (ECB)
	- Cipher Block Chaining (CBC)
	- Cipher Feedback (CFB)
	- Output Feedback (OFB)
- 8-, 16-, 32- and 64-bit Data Sizes Possible in CFB Mode
- Last Output Data Mode Allowing Optimized Message (Data) Authentication Code (MAC) Generation
- Temporary Secured Storage for Keys
- Connection to DMA Optimizes Data Transfers for all Operating Modes

# **61.3 Product Dependencies**

#### **61.3.1 Power Management**

The TDES may be clocked through the Power Management Controller (PMC), so the programmer must first configure the PMC to enable the TDES clock.

#### **61.3.2 Interrupt Sources**

The TDES interface has an interrupt line connected to the Interrupt Controller. In order to handle interrupts, the Interrupt Controller must be programmed before configuring the TDES.

### **61.4 Functional Description**

The Data Encryption Standard (DES) and the Triple Data Encryption Algorithm (TDES) specify FIPS-approved cryptographic algorithms that can be used to protect electronic data. TDES\_MR.TDES is used to select either the single DES or the Triple DES mode.

Encryption (enciphering) converts data to an unintelligible form called ciphertext. Decrypting (deciphering) the ciphertext converts the data back into its original form, called plaintext. TDES\_MR.CIPHER is used to choose between encryption and decryption.

A DES is capable of using cryptographic keys of 64 bits to encrypt and decrypt data in blocks of 64 bits. This 64-bit key is defined in the Key 1 registers (TDES\_KEY1WRx ).

A TDES key consists of three DES keys, which is also referred to as a key bundle. These three 64-bit keys are defined, respectively, in the Key 1, 2 and 3 Registers (TDES\_KEY1WRy, TDES\_KEY2WRy and TDES\_KEY3WRy). In Triple DES mode (TDESMOD = 1 in TDES\_MR), TDES\_MR.KEYMOD is used to choose between a two- and a three-key algorithm, as summarized in the table below.



#### **Table 61-1. TDES Algorithms Summary**

The input to the encryption processes of the CBC, CFB, and OFB modes includes, in addition to the plaintext, a 64-bit data block called the initialization vector (IV), which must be set in TDES\_IVRx. The initialization vector is used in an initial step in the encryption of a message and in the corresponding decryption of the message.

The XTEA algorithm can be used instead of DES/TDES by configuring TDES\_MR.TDESMOD with the appropriate value 0x2. An XTEA key consists of a 128-bit key. They are defined in the Key 1 and 2 Registers.

The number of rounds of XTEA is defined in TDES XTEA\_RNDR and can be programmed up to 64 (1 round = 2 Feistel network rounds).

All the start and operating modes of the TDES algorithm can be applied to the XTEA algorithm.

#### **61.4.1 Operating Modes**

The TDES supports the following operating modes:

- ECB—Electronic Code Book
- CBC—Cipher Block Chaining
- OFB—Output Feedback
- CFB—Cipher Feedback
	- CFB8 (CFB where the length of the data segment is 8 bits)
	- CFB16 (CFB where the length of the data segment is 16 bits)
	- CFB32 (CFB where the length of the data segment is 32 bits)
	- CFB64 (CFB where the length of the data segment is 64 bits)

The data pre-processing, post-processing and data chaining for each mode are automatically performed. Refer to the FIPS Publication 81 for more complete information.

These modes are selected by setting TDES\_MR.OPMOD.

In CFB mode, four data sizes are possible (8, 16, 32 and 64 bits), configurable in TDES\_MR.CFBS (see [TDES Mode](#page-2483-0) [Register\)](#page-2483-0).

#### **61.4.2 Temporary Secured Storage for Keys**

The TDES provides secure storage for one set of three 64-bit keys. The storage is available while VDDCORE voltage is supplied.

The keys can be only written in TDES internal registers and are not readable. Moreover, the internal registers holding the keys are buried in the overall product logic area during the physical implementation.

One set of keys can be loaded by software by writing the Key Word registers (TDES\_KEYxWRy).

#### **Figure 61-1. Temporary Secured Storage for Keys**



#### **61.4.3 Start Modes**

TDES\_MR.SMOD selects the Encryption (or Decryption) start mode.

#### **61.4.3.1 Manual Mode**

The sequence is as follows:

- 1. Write TDES\_MR with all required fields, including but not limited to SMOD and OPMOD.
- 2. Write the 64-bit key(s) in TDES\_KEYxWRy, depending on whether one, two or three keys are required.
- 3. Write the initialization vector (or counter) in TDES\_IVRx. **Note:**  TDES\_IVRx concern all modes except ECB.
- 4. Set DATRDY (Data Ready) in the TDES Interrupt Enable register (TDES IER), depending on whether an interrupt is required or not at the end of processing.
- 5. Write the data to be encrypted/decrypted in the authorized TDES IDATARx (see the table below). **Note:**  In 32-, 16- and 8-bit CFB modes, writing to TDES\_IDATAR1 is not allowed and may lead to processing errors.
- 6. Set the START bit in the TDES Control Register (TDES CR) to begin the encryption or decryption process.
- 7. When the processing completes, DATRDY in the TDES Interrupt Status register (TDES ISR) rises. If an interrupt has been enabled by setting TDES\_IER.DATRDY, the interrupt line of the TDES is activated.
- 8. When the software reads a TDES\_ODATARx, TDES\_IER.DATRDY is automatically cleared.

#### **Table 61-2. Authorized Input Data Registers**



#### <span id="page-2476-0"></span>**61.4.3.2 Auto Mode**

The Auto Mode is similar to the Manual Mode, except that as soon as the correct number of TDES\_IDATARx is written, processing is automatically started without any action in TDES CR.

#### **61.4.3.3 DMA Mode**

The DMA Controller can be used in association with the TDES to perform an encryption/decryption of a buffer without any action by the software during processing.

TDES MR.SMOD must be set to 2 and the DMA must be configured with non-incremental addresses.

For all operating modes except CBC-MAC (TDES\_MR.LOD=1), 2 DMA channels must be programmed (transmit and receive). In CBC-MAC, only 1 transmit channel must be programmed.

The start address of any transfer descriptor must be set in TDES\_IDATAR0.

The DMA chunk size configuration depends on the TDES mode of operation and is listed in the table below.

When writing data to TDES with the first DMA channel, data will be fetched from a memory buffer (source data). It is recommended to configure the size of source data to "words" even for CFB modes. On the contrary, the destination data size depends on the mode of operation. When reading data from the TDES with the second DMA channel, the source data is the data read from TDES and data destination is the memory buffer. In this case, source data size depends on the TDES mode of operation and is listed in the table below.

#### **Table 61-3. DMA Data Transfer Type for the Different Operating Modes**



#### **61.4.4 Last Output Data Mode (CBC-MAC)**

This mode is used to generate cryptographic checksums on data (MAC) using a CBC-MAC or a CFB encryption algorithm (refer to *FIPS Publication 81 Appendix F*).

The CMAC algorithm is a variant of CBC-MAC with post-processing requiring one-block encryption in ECB mode. Thus CBC-MAC is useful to accelerate CMAC.

After each end of encryption/decryption, the output data is available either on the output data registers for Manual and Auto modes or at the address specified in the receive buffer pointer for DMA mode (See [Last Output Data Mode](#page-2478-0) [Behavior versus Start Modes\)](#page-2478-0).

TDES MR.LOD can be used to retrieve only the last data of several encryption/decryption processes.

This data is only available in TDES\_ODATARx.

Therefore, there is no need to define a read buffer in DMA mode.

#### **61.4.4.1 Manual and Auto Modes**

#### **61.4.4.1.1 TDES\_MR.LOD = 0**

The DATRDY flag is cleared when at least one TDES\_ODATARx is read. See the figure below.

# **Figure 61-2. Manual and Auto Modes with LOD = 0** Encryption or Decryption Process Read TDES\_ODATARx Write START bit in TDES\_CR (Manual mode) DATRDY Write TDES\_IDATARx register(s) (Auto mode) or

If the user does not want to read TDES\_ODATARx between each encryption/decryption, the DATRDY flag will not be cleared. If the DATRDY flag is not cleared, the user will not be informed of the end of the encryptions/decryptions that follow.

#### **61.4.4.1.2 TDES\_MR.LOD = 1**

The DATRDY flag is cleared when at least one TDES IDATARx is written, before the start of a new transfer. See the figure below. No further TDES\_ODATARx reads are necessary between consecutive encryptions/decryptions.

#### **Figure 61-3. Manual and Auto Modes with LOD = 1**



#### **61.4.4.2 DMA Mode**

#### **61.4.4.2.1 TDES\_MR.LOD = 0**

This mode may be used for all TDES operating modes except CBC-MAC where LOD = 1 mode is recommended.

The end of the encryption/decryption is indicated by the end of DMA transfer associated to TDES\_ODATARx (see the figure below). Two DMA channels are required: one for writing message blocks to TDES\_IDATARx and one to obtain the result from TDES\_ODATARx.

#### **Figure 61-4. DMA Transfer with LOD = 0**



#### **61.4.4.2.2 TDES\_MR.LOD = 1**

This mode is optimized to process the TDES CBC-MAC operating mode.

The user must first wait for the DMA buffer transfer complete flag, then for the flag DATRDY to rise to ensure that the encryption/decryption is completed (see the figure below).

<span id="page-2478-0"></span>The DMA receive channel must not be used. Prior to reading the CBC-MAC result, TDES\_MR.SMOD must be written to 0. To restart a CBC-MAC on a new buffer, TDES\_MR.SMOD must be written to 2.

The output data is only available on TDES\_ODATARx.

#### **Figure 61-5. DMA Transfer with LOD = 1**



The table below summarizes the different cases.





**Note:**  Depending on the mode, there are other ways of clearing the DATRDY flag. See [TDES Interrupt Status](#page-2488-0) [Register.](#page-2488-0)

**AWARNING** In DMA mode, reading to TDES\_ODATARx before the last data transfer may lead to unpredictable results.

#### **61.4.5 Security Features**

#### **61.4.5.1 Unspecified Register Access Detection**

When an unspecified register access occurs, TDES\_ISR.URAD is set. Its source is then reported in TDES\_ISR.URAT. Only the last unspecified register access is available through TDES\_ISR.URAT.

Several kinds of unspecified register accesses can occur:

- TDES\_IDATARx written during the data processing in DMA mode
- TDES ODATARx read during the data processing
- TDES MR written during the data processing
- Write-only register read access

URAD and URAT can only be reset by TDES\_CR.SWRST.

# **61.5 Register Summary**



# **SAMA5D2 Series Triple Data Encryption Standard (TDES)**



# **SAMA5D2 Series Triple Data Encryption Standard (TDES)**



### <span id="page-2482-0"></span>**61.5.1 TDES Control Register**

**Bit 0 – START** Start Processing



#### <span id="page-2483-0"></span>**61.5.2 TDES Mode Register**



#### **Bits 17:16 – CFBS[1:0]** Cipher Feedback Data Size



**Bit 15 – LOD** Last Output Data Mode

**AWARNING** In DMA mode, reading to TDES\_ODATARx before the last data encryption/decryption process may lead to unpredictable result.



#### **Bits 13:12 – OPMOD[1:0]** Operating Mode

For CBC-MAC operating mode, set OPMOD to CBC and LOD to 1.


**SAMA5D2 Series**

# **Triple Data Encryption Standard (TDES)**



### **Bits 9:8 – SMOD[1:0]** Start Mode

If a DMA transfer is used, 0x2 must be configured. See [DMA Mode](#page-2477-0) for more details.



### **Bit 4 – KEYMOD** Key Mode



### **Bits 2:1 – TDESMOD[1:0]** ALGORITHM Mode

Values which are not listed in the table must be considered as "reserved".



### **Bit 0 – CIPHER** Processing Mode





The following configuration values are valid for all listed bit names of this register:

## **61.5.3 TDES Interrupt Enable Register**

**Name:** TDES\_IER<br>Offset: 0x10

**Property:**  Write-only

**Offset: Reset:**  –

**Bit 0 – DATRDY** Data Ready Interrupt Enable

**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Enable



# **61.5.4 TDES Interrupt Disable Register**

**Name:** TDES\_IDR<br>Offset: 0x14

**Property:**  Write-only

**Offset: Reset:**  –

**Bit 0 – DATRDY** Data Ready Interrupt Disable

**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Disable

# **61.5.5 TDES Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.



**Bit 8 – URAD** Unspecified Register Access Detection Interrupt Mask

**Bit 0 – DATRDY** Data Ready Interrupt Mask



# **61.5.6 TDES Interrupt Status Register**

**Bits 13:12 – URAT[1:0]** Unspecified Register Access (cleared by setting bit TDES\_CR.SWRST)



**Bit 8 – URAD** Unspecified Register Access Detection Status (cleared by setting TDES\_CR.SWRST)



**Bit 0 – DATRDY** Data Ready (cleared by setting TDES\_CR.START or TDES\_CR.SWRST, or by reading TDES\_ODATARx)

If TDES\_MR.LOD = 1: In Manual and Auto modes, the DATRDY flag can also be cleared by writing at least one TDES\_IDATARx.



### **61.5.7 TDES Key 1 Word Register y**





### **Bits 31:0 – KEY1W[31:0]** Key 1 Word

The two 32-bit Key 1 Word registers are used to set the 64-bit cryptographic key used for encryption/decryption. TDES\_KEY1WR0.KEY1W refers to the first word of the key and TDES\_KEY1WR1.KEY1W to the last one. These registers are write-only to prevent the key from being read by another application. In XTEA mode, the key is defined on 128 bits. These registers contain the 64 LSB bits of the encryption/decryption key.

### **61.5.8 TDES Key 2 Word Register y**





### **Bits 31:0 – KEY2W[31:0]** Key 2 Word

The two 32-bit Key 2 Word registers are used to set the 64-bit cryptographic key used for encryption/decryption. TDES\_KEY2WR0.KEY2W refers to the first word of the key and TDES\_KEY2W1.KEY2W to the last one. These registers are write-only to prevent the key from being read by another application. TDES\_KEY2WRx registers are not used in DES mode.

In XTEA mode, the key is defined on 128 bits. These registers contain the 64 MSB bits of the encryption/decryption key.

### **61.5.9 TDES Key 3 Word Register y**





### **Bits 31:0 – KEY3W[31:0]** Key 3 Word

The two 32-bit Key 3 Word registers are used to set the 64-bit cryptographic key used for encryption/decryption. TDES\_KEY3WR0.KEY3W refers to the first word of the key and TDES\_KEY3WR1.KEY3W to the last one. These registers are write-only to prevent the key from being read by another application. TDES\_KEY3WRx registers are not used in DES mode, TDES with two-key algorithm selected and XTEA mode.

### **61.5.10 TDES Input Data Register x**





### **Bits 31:0 – IDATA[31:0]** Input Data

The two 32-bit TDES\_IDATARx are used to set the 64-bit data block used for encryption/decryption. TDES\_IDATAR0.IDATA refers to the first word of the data to be encrypted/decrypted, and TDES\_IDATAR1.IDATA to the last one.

These registers are write-only to prevent the input data from being read by another application.

# **61.5.11 TDES Output Data Register x**





**Bits 31:0 – ODATA[31:0]** Output Data

The two 32-bit TDES\_ODATARx contain the 64-bit data block which has been encrypted/decrypted. TDES\_ODATAR0.ODATA refers to the first word, TDES\_ODATAR1.ODATA to the last one.

### **61.5.12 TDES Initialization Vector Register x**



These registers are write-only to prevent the Initialization Vector from being read by another application.

These registers are not used for the ECB mode and must not be written.



**Bits 31:0 – IV[31:0]** Initialization Vector

The two 32-bit TDES\_IVRx are used to set the 64-bit initialization vector data block, which is used by some modes of operation as an additional initial input.

TDES\_IVR1.IV refers to the first word of the Initialization Vector, TDES\_IVR2.IV to the last one.

## **61.5.13 TDES XTEA Rounds Register**



**Bits 5:0 – XTEA\_RNDS[5:0]** Number of Rounds

This 6-bit field is used to define the number of complete rounds (1 complete round = 2 Feistel rounds) processed in XTEA algorithm.

The value of XTEA\_RNDS has no effect if TDES\_MR.TDESMOD is set to 0x0 or 0x1.

0x00 corresponds to 1 complete round, 0x01 corresponds to 2 complete rounds, etc.

# **62. True Random Number Generator (TRNG)**

# **62.1 Description**

The True Random Number Generator (TRNG) passes the American *NIST Special Publication 800-22 (A Statistical Test Suite for Random and Pseudorandom Number Generators for Cryptographic Applications)* and the *Diehard Suite of Tests*.

The TRNG may be used as an entropy source for seeding an NIST approved DRNG (Deterministic RNG) as required by FIPS PUB 140-2 and 140-3.

The TRNG is fully designed with digital cells, and under the specified operating conditions, external factors such as temperature, humidity, etc. affect TRNG ageing in the same manner as all other digital peripherals (CPU core, bus matrix, etc.) of the product.

# **62.2 Embedded Characteristics**

- Passes *NIST Special Publication 800-22 Test Suite*
- Passes *Diehard Suite of Tests*
- Usable as Entropy Source for Seeding a NIST-approved DRNG (Deterministic RNG) as required by FIPS PUB 140-2 and 140-3
- Provides a 32-bit Random Number at Maximum 84 Clock Cycles

# **62.3 Block Diagram**

**Figure 62-1. TRNG Block Diagram**



# **62.4 Product Dependencies**

### **62.4.1 Power Management**

The TRNG interface may be clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the TRNG user interface clock. The user interface clock is independent from any clock that may be used in the entropy source logic circuitry. The source of entropy can be enabled before enabling the user interface clock.

## **62.4.2 Interrupt Sources**

The TRNG interface has an interrupt line connected to the Interrupt Controller. In order to handle interrupts, the Interrupt Controller must be programmed before configuring the TRNG.

# **62.5 Functional Description**

As soon as the TRNG is enabled in the Control register (TRNG\_CR), the generator provides one 32-bit random value at a maximum streaming rate of 84 clock cycles. Entropy rate increases at a lower frequency. For a lower streaming rate, the software intervention is required to skip, on a regular basis, the data ready information reported in the Status register (TRNG\_ISR).

The TRNG interrupt line can be enabled in the Interrupt Enable register (TRNG\_IER), and disabled in the Interrupt Disable register (TRNG IDR). This interrupt is set when a new random value is available and is cleared when the Status register (TRNG ISR) is read. The flag TRNG ISR.DATRDY is set when the random data is ready to be read out on the 32-bit Output Data register (TRNG\_ODATA).

The normal operating mode checks that the TRNG\_ISR.DATRDY flag equals '1' before reading TRNG\_ODATA when a 32-bit random value is required by the software application.

### **Figure 62-2. TRNG Data Generation Sequence**



### **62.5.1 First Value Read after Power-up**

After a power-up and the first configuration to enable the TRNG, the first data can be read as soon as the flag DATRDY is set in the Interrupt Status register (TRNG ISR). However, randomness (entropy) of a sequence of first value read after a power-up sequence is correct only if the TRNG has been enabled for a significant period of time.

When the first value after power-up is a key factor for the application, it is recommended to wait for 5 ms before reading the first value and after the power-up followed by the initial enable of the TRNG.

### **62.5.2 Entropy**

The TRNG provides a new random data at a maximum rate of peripheral clock divided by 84. However, entropy increases as the reading rate decreases.

# **62.6 Register Summary**



# <span id="page-2499-0"></span>**62.6.1 TRNG Control Register**





### **Bits 31:8 – WAKEY[23:0]** Register Write Access Key



### **Bit 0 – ENABLE** Enable TRNG to Provide Random Values





# <span id="page-2500-0"></span>**62.6.2 TRNG Interrupt Enable Register**



# <span id="page-2501-0"></span>**62.6.3 TRNG Interrupt Disable Register**



# <span id="page-2502-0"></span>**62.6.4 TRNG Interrupt Mask Register**

 $0$  The corresponding interrupt is not enabled. 1 The corresponding interrupt is enabled.



# <span id="page-2503-0"></span>**62.6.5 TRNG Interrupt Status Register**

## <span id="page-2504-0"></span>**62.6.6 TRNG Output Data Register**





## **Bits 31:0 – ODATA[31:0]** Output Data

The 32-bit Output Data register contains the 32-bit random data.

# **63. Analog Comparator Controller (ACC)**

# **63.1 Description**

The Analog Comparator Controller (ACC) controls the analog comparator in order to provide an additional source of wakeup when the system wakes up from Wait mode.

# **63.2 Embedded Characteristics**

• Source of Wakeup When System Wakes Up from Wait Mode and ULP1 Mode

# **63.3 Block Diagram**



# **63.4 Signal Description**

## **Table 63-1. ACC Signal Description**



# **63.5 Product Dependencies**

## **63.5.1 I/O Lines**

The analog input pins (COMPP and COMPN) are not multiplexed with digital functions (PIO) on the I/O line.

### <span id="page-2506-0"></span>**63.5.2 Power Management**

By clearing the ACEN bit in the ACC Mode Register (ACC\_MR), the analog comparator power consumption is reduced to current leakage only.

# **63.6 Functional Description**

### **63.6.1 Description**

The analog comparator is enabled by writing a one to the ACEN bit in the ACC Mode Register (ACC\_MR) and the polarity of the comparator output can be configured with bit ACC\_MR.INV.

The ACC registers are listed in the Register Summary.

### **63.6.2 Register Write Protection**

To prevent any single software error from corrupting ACC behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the [ACC Write Protection Mode Register](#page-2510-0) (ACC\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the [ACC Write Protection Status Register](#page-2511-0) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading the ACC\_WPSR register.

The following registers can be write-protected:

• [ACC Mode Register](#page-2509-0)

# **SAMA5D2 Series Analog Comparator Controller (ACC)**

# **63.7 Register Summary**



# **SAMA5D2 Series Analog Comparator Controller (ACC)**



# <span id="page-2508-0"></span>**63.7.1 ACC Control Register**

## <span id="page-2509-0"></span>**63.7.2 ACC Mode Register**



This register can only be written if the WPEN bit is cleared in the [ACC Write Protection Mode Register](#page-2510-0).



### **Bit 12 – INV** Invert Comparator Output



## **Bit 8 – ACEN** Analog Comparator Enable



## <span id="page-2510-0"></span>**63.7.3 ACC Write Protection Mode Register**



Refer to [Register Write Protection](#page-2506-0) for the list of registers that can be write-protected.



### **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable



# **SAMA5D2 Series Analog Comparator Controller (ACC)**



# <span id="page-2511-0"></span>**63.7.4 ACC Write Protection Status Register**

# **64. Security Module (SECUMOD)**

# **64.1 Description**

The Security Module (SECUMOD) features different levels of security depending on the device reference. This section describes the protections embedded in the SECUMOD available on all devices.

This module embeds the secure memories (5 Kbytes of SRAM and a 256-bit register bank) dedicated to the storage of sensitive data. These memories are scrambled with a programmable 32-bit key.

When a fault is detected, regardless of the source, a clear signal can be sent automatically to the secure memories and clear their contents.

For information specific to dynamic tamper protection (PIOBU), refer to the document *SAMA5D2 External Tamper Protections*.

For information specific to temperature, voltage and frequency monitoring for SAMA5D23 and SAMA5D28, refer to the document *SAMA5D23 and SAMA5D28 Environmental Monitors*, available under Non-Disclosure Agreement (NDA). Contact a Microchip Sales Representative for details.

# **64.2 Embedded Characteristics**

A PIO Controller managing up to eight pads (PIOBU) and offering:

- Standard I/O function powered in the backup domain
- Eight external switch state change detectors
- Memory erase and scrambling
- Backup SRAM access and zeroisation process

# **64.3 Block Diagram**

**Figure 64-1. SECUMOD Block Diagram**



The above figure represents the logic inside the SECUMOD. Analog cells are external to the IP and highlighted in green.

## **64.3.1 I/O Lines Description**

### **Table 64-1. I/O Lines Description**





## **64.4 Product Dependencies**

### **64.4.1 Interrupt Sources**

The SECUMOD provides two interrupt lines, each connected to one of the internal sources of the interrupt controller. Using these interrupts requires the interrupt controller to be programmed first. Note that it is not recommended to use the interrupt lines in Edge-sensitive mode.

The first interrupt line (SECURAM ID) is dedicated to backup memories access right violations signaling, or end of erase (automatic or software erase) signaling.

The second interrupt line (SECUMOD ID) is shared by all the protection mechanisms.

See the [Register Summary](#page-2521-0) section for more information about interrupt acknowledgment.

The SECURAM and the SECUMOD interrupt lines are connected to the interrupt controller. The interrupt controller must be programmed before configuring the SECURAM or the SECUMOD.

## **64.5 Functional Description**

### **64.5.1 Memory Mapping**

The SECUMOD embeds 5 Kbytes of SRAM split in two parts: the lower 4 Kbytes are erased in case of intrusion (BUSRAM4KB) while the upper 1 Kbyte is never erased (BUSRAM1KB). A 256-bit register bank is available as an additional memory and is totally erased in case of intrusion (BUREG256b).

All memories support 8-bit, 16-bit and 32-bit access sizes.

For power optimization, the transfers between the processor and these memories are performed at bus clock divided by 4.

The base address value of the SECURAM is 0xF8044000.

#### **Figure 64-2. SECUMOD Internal Memory Map**



### **64.5.2 Scrambling Keys**

The secure memories (BUSRAM4KB, BUSRAM1KB and BUREG256b) are scrambled. The scrambling is enabled after reset and a scrambling key is automatically generated. The scrambling key can be modified through the Scrambling Key register (SECUMOD\_SCRKEY).

Scrambling can be disabled using the Control register (SECUMOD CR).

### **64.5.3 Internal Random Number Generator (IRNG)**

The IRNG cannot be read through the user interface. A generic TRNG is available for this purpose.

#### **64.5.4 Protection Mechanisms**

#### **64.5.4.1 PIO Backup Controller**

The SECUMOD includes a local programmable IO controller powered by VDDBU which handles the eight PIOBU I/O pins.

Each I/O line is controlled by the IO controller and each pin can be configured to be driven. This is done by writing in the corresponding IO Backup register (SECUMOD\_PIOBUx). When SECUMOD\_PIOBUx.OUTPUT is at '0', the corresponding I/O line is used as an input only. When this bit is at '1', the corresponding I/O line is driven by the backup IO controller.

#### **64.5.4.1.1 Output Mode**

When SECUMOD PIOBUx.OUTPUT is set, the level driven on an I/O line can be determined by setting or clearing the PIO\_SOD bit (Set Output Data). The value of this bit represents the data driven on the corresponding I/O line.

#### **64.5.4.1.2 Input Mode**

The level on an I/O line can be read through the PIO PDS bit (Pin Data Status) in the corresponding SECUMOD PIOBUx. This bit indicates the level of the I/O line regardless of its configuration, whether as an input or driven by the PIO Controller.

#### **64.5.4.1.3 Static Intrusion Detectors and Programmable Internal Pull-up/Pull-down**

Intrusion detectors can be placed around the system to detect any intrusion attempt. This requires the corresponding I/O lines to be configured as inputs (SECUMOD\_PIOBUx.OUTPUT = 0).

#### **64.5.4.1.4 Static Intrusion Detection**

The detectors can be configured to detect either the rising edge or the falling edge on switches via SECUMOD\_PIOBUx.SWITCH.

Example: A detector can consist of a normally-closed switch which sends a zero signal to the Protection Unit. When an intrusion attempt occurs, the switch state changes to an open position. The debounce filter waits until an intrusion has been detected for a programmable continuous period to send an alarm signal to the Protection Unit. This is to prevent erroneous intrusion detections.

#### **64.5.4.1.5 Internal Pull-up/Pull-down**

The user has the possibility to connect an internal pull-up or pull-down (around 100 kΩ) by configuring SECUMOD\_PIOBUx.PULLUP accordingly.

Configuring this field with a pull-up or pull-down value activates the corresponding pull-up/pull-down permanently.

**Note:**  Internal pull-ups are connected at reset state.

#### **64.5.4.1.6 Scheduled Pull-up/Pull-down**

In order to reduce the power consumption on the VDDBU power supply, all activated pull-ups/pull-downs can be scheduled by following the steps below:

- 1. Activate the required pull-up/pull-down.
- 2. Measure the level on the PIOBUx pin.
- 3. Deactivate the pull-up/pull-down.

Scheduling is enabled by setting SECUMOD\_PIOBUx.SCHEDULE.

**Note:**  This feature is only effective if the PULLUP field indicates that a pull-up or a pull-down is connected.

#### **64.5.4.1.7 Debouncing Time**

The debouncing time is common to all I/Os. The principle is presented in the following figure. A period  $(f_{ICLK}/2)$ is allocated to each I/O. During that period, if SECUMOD\_PIOBUx.SCHEDULE is set and if a pull-up/pull-down is needed (PULLUP field different from 0), the pull-up/pull-down is activated, the level is measured and the pull-up/pulldown is deactivated. Otherwise, only the level is measured. Measurement is performed at the end of the allocated period.



### **Figure 64-3. Schedule Principle**

## Table 64-2. Timings vs. f<sub>ICLK</sub>



### **64.5.4.1.8 PIOBUx Alarm Filtering in Static Mode**

It is possible to filter the PIOBUx alarm detection by programming SECUMOD\_PIOBUx.PIOBU\_AFV. The steps are as follows:

- 1. A 9-bit counter is incremented each time the value present on the corresponding input is not the expected one.
- 2. An alarm is sent to the Protection Unit if the counter value reaches the value programmed in PIOBU\_AFV.

The previous 9-bit counter is reset only if the value present on the input is correct and stable for a continuous programmable period defined by SECUMOD\_PIOBUx.PIOBU\_RFV (a second counter is used for that operation). See the figure below.

### **Figure 64-4. PIOBUx Alarm Filtering Principle**



At reset state, the debouncers are not activated (PIOBU\_AFV and PIOBU\_RFV fields set to 0), which implies that no alarm can be generated.

Once both the PIOBU\_AFV and the PIOBU\_RFV fields have been programmed, the corresponding protection is activated and a CLR signal is generated automatically when an intrusion is detected. It is possible to generate an interrupt (or a wakeup signal) instead of clearing the secure memories content. To do so, the user must disable the protection in the Normal Mode Protection register (SECUMOD\_NMPR) and configure the Normal Interrupt Enable Protection register (SECUMOD\_NIEPR).

**Note:**  If the Normal Mode Protection/Backup Mode Protection registers are not hidden, their configuration has priority on the debouncer activation in the PIOBUx configuration registers, which means that CLR signal generation is enabled/disabled in those two registers. Setting the PIOBU\_AFV and PIOBU\_RFV fields configure the debouncer sensitivity and does not generate any clear signal when an intrusion is detected.





**Note:**  At reset state, the PIOBU\_AFV and PIOBU\_RFV fields are set to 0.

### **64.5.4.2 JTAG Prevention**

#### **64.5.4.2.1 Debug Interface Access Prevention**

The SECUMOD can be used to block access to the system through the Arm processor's Debug Access Port interface. This feature is implemented via SECUMOD\_JTAGCR, which enables assertion of the nDBGRESET reset input of the debug interface. Writing a '1' to SECUMOD\_JTAGCR.FNTRST prevents any activity on the TAP (Test Access Port) controller.

On standard devices, FNTRST resets to '0' and thus does not prevent debug access.

FNTRST also locks the boundary scan when set.

#### **64.5.4.2.2 Physical Restrictions for JTAG Debug Mode**

Invasive and non-invasive debug modes are controlled by four input pins of the Debug Access Port: DBGEN, SPIDEN, NIDEN and SPNIDEN.

In order to restrict the debug to nonsecure software parts only, the SEC\_DEBUG\_DIS fuse has to be configured in the customer fuse matrix.

Programming this fuse prevents JTAG secure debug irreversibly, but does not lock non-secure debug.

#### **64.5.4.2.3 Software Restrictions for JTAG Debug Mode**

Setting SECUMOD JTAGCR.CA5 DEBUG MODE sets the DBGEN, SPIDEN, NIDEN and SPNIDEN Cortex inputs to the appropriate level in order to allow different debug permission levels. See SECUMOD JTAGCR for more information.

### **64.5.4.2.4 Software Prevention for JTAG Debug**

It is possible to prevent JTAG Debug accesses by forcing the reset signal of Debug Access Port by software.

While the reset signal is maintained low, the JTAG Debug interface cannot be used. To maintain the Debug Access Port in reset state, set SECUMOD\_JTAGCR.FNTRST (in this case, Boundary JTAG is also disabled).

The key used for the BUREG256b scrambler/descrambler is derived from the BUSRAM4KB key and thus benefits from the same protection.

#### **64.5.5 Erasing Secure Memories**

#### **64.5.5.1 BUSRAM4KB Erase Sequence**

#### **64.5.5.1.1 Principle**

The BUSRAM4KB Erase sequence is activated by the CLR signal.

The following table shows the runtime to perform a partial erase and a full erase.

#### **Table 64-4. Erase Time**



During the Erase sequence, the upper 1 Kbyte of memory (BUSRAM1KB) is accessible by the system.

The erase is a write of random values instead of erase to zero.

#### **64.5.5.2 BUREG256b Erase Sequence**

In parallel to the BUSRAM4KB erase, the BUREG256b register bank is immediately cleared (zero clock cycle). BUREG256b reads '0' after a VDDBU power-up or an erase event.

#### **64.5.5.3 During and After BUSRAM4KB and BUREG256b Erase Sequence**

Some flags return the real-time erase state of the memories. On completion of the Erase sequence, the SECURAM ID interrupt line is asserted.

### **64.5.6 Operating Modes**

The SECUMOD is supplied by the VDDBU power supply. It is not possible to program the SECUMOD if VDDBU is not present.

The SECUMOD macrocell is able to operate in two different modes:

- When all supplies are present and can be monitored, the SECUMOD can be switched to Normal mode.
- Otherwise, the SECUMOD must be in Backup mode.

**Note:**  After a powerup reset, the SECUMOD is in Backup mode.

The mode is selected by setting either SECUMOD\_CR.NORMAL or SECUMOD\_CR.BACKUP.

**Note:**  The user must set SECUMOD\_CR.BACKUP to enter Backup mode prior to shutting off the VDDCORE power supplies.

In both modes, the user can enable or disable a protection by writing in the corresponding Mode Protection register. See Activation or Deactivation of Protections for more information.

#### **64.5.6.1 Protection Unit**

The Protection Unit is used to centralize all alarms coming from the different monitors. When an alarm is detected, the Protection Unit sends a Clear signal to the logic, which starts the secure memories Erase sequence if the memory is not empty.

The Protection Unit can also send:

- an IRQ interrupt signal (only in Normal mode)
- an SWKUP wake-up signal (only in Backup mode).

When an interrupt or a wake-up signal is generated, it is up to the user to detect the source of the alarm and to act accordingly, for example, to clear the secure memories content or not.

As soon as an alarm is detected, the corresponding bit is set in the Status register (SECUMOD\_SR). The only way to clear this bit is to set it in the Status Clear register (SECUMOD\_SCR).

**Note:**  Once a status bit is raised, it should not be cleared before the next slow clock period. If a clear does occur, the status bit rises again and the same alarm will be seen twice. To prevent this, it is recommended to wait at least one slow clock period after reading the Status register before clearing the status bits.

If a Clear of the secure memories content has been performed by logic, an ERASE\_DONE flag is set to indicate that the secure memories content is not valid anymore. While the secure memories are erased, write accesses have no effect and read accesses return a static and invalid value (except for BUSRAM1KB).

#### **64.5.7 Activation or Deactivation of Protections**

It is possible to activate or deactivate each protection separately by writing in the Normal and Backup Mode Protection registers. These registers are hidden and the only way to make them appear is to write SECUMOD\_CR.KEY with the correct value. This command field acts on a toggle basis: writing the correct value makes the registers appear and disappear.

At reset state, all protections are activated except the sixteen corresponding to the intrusion detectors (need to program PIOBUx).

#### **64.5.8 Power-Up Reset**

After a power-up reset, the SECUMOD is in Backup mode, but in an unpredictable state.

The Slow Clock oscillator takes about one second to start up. It is also possible that monitors send alarms to the Protection Unit. However, a Clear command can be performed because the secure memories content is empty.

Care must be taken when writing in BUSRAM4KB or BUREG256b after reset. The user must make sure that no Erase sequence is running, otherwise the write access to BUSRAM4KB or BUREG256b is aborted. It is recommended to wait for the system to be established before accessing BUSRAM4KB or BUREG256b. This can last for at least one or two seconds. The verification is performed by reading the Status register. If there is no error for a continuous period (one second, for example), the user can access BUSRAM4KB or BUREG256b. If at least one error is detected, the user has to wait first for the ERASE\_DONE flag to rise, and then wait again for at least one slow clock period after reading the Status register before writing content in the Status Clear register. At this stage, all
status bits should be cleared. The user must then ensure that no error is raised in the Status register during the next second, for example.

## **64.6 Register Summary**





#### <span id="page-2523-0"></span>**64.6.1 SECUMOD Control Register**





### **Bits 31:16 – KEY[15:0]** Password

This command field acts on a toggle basis: writing the value 0x89CA alternatively makes the Normal or Backup Protection Registers appear and disappear.

Writing any other value in this field has no effect.

#### **Bits 10:9 – SCRAMB[1:0]** Memory Scrambling Enable



#### **Bit 2 – SWPROT** Software Protection



### **Bit 1 – NORMAL** Normal Mode



#### **Bit 0 – BACKUP** Backup Mode





### <span id="page-2524-0"></span>**64.6.2 SECUMOD System Status Register**



### **Bit 2 – BACKUP** Backup Mode



### **Bit 1 – ERASE\_ON** Erase Process Ongoing

When ERASE\_ON returns to 0, ERASE\_DONE is set after half a period of ICLK.







### **Bit 0 – ERASE\_DONE** Erasable Memories State



### <span id="page-2526-0"></span>**64.6.3 SECUMOD Status Register**







### <span id="page-2527-0"></span>**64.6.4 SECUMOD Status Clear Register**



If the corresponding alarm was programmed to generate a SWKUP signal, clearing the alarm also clears the SWKUP status bit in [SECUMOD\\_SR.](#page-2526-0)



### **Bits 16, 17, 18, 19, 20, 21, 22, 23 – DETx** PIOBU Intrusion Detector





### <span id="page-2528-0"></span>**64.6.5 SECUMOD RAM Access Ready Register**

**Bit 0 - READY** Ready for System Access Flag

When exiting Idle, System Reset or Backup mode, this flag must be read high before accessing the secure memories. The flag remains low until any ongoing process stops. Refer to the section "Real-time Clock (RTC) Register Summary" for more information.



### <span id="page-2529-0"></span>**64.6.6 SECUMOD PIO Backup Register x**

### **Bit 15 – SWITCH** Switch State for Intrusion Detection



### **Bit 14 – SCHEDULE** Pull-up/Pull-down Scheduled



### **Bits 13:12 – PULLUP[1:0]** Programmable Pull-up State

Used to control the internal pull-up or pull-down.



### **Bit 10 – PIO\_PDS** Level on the Pin in Input Mode (OUTPUT = 0)



### **Bit 9 – PIO\_SOD** Set/Clear the I/O Line When Configured in Output Mode (OUTPUT =1)



### **Bit 8 – OUTPUT** Configure I/O Line in Input/Output



#### **Bits 7:4 – PIOBU\_RFV[3:0]** PIOBUx Reset Filter Value

Used to define the number of consecutive valid states to be reached before resetting the AFV counter. Must be set to 0 when Dynamic Intrusion is selected.



**Bits 3:0 – PIOBU\_AFV[3:0]** PIOBU Alarm Filter Value Used to define the filter value prior to generating an alarm. Must be set to 0 when Dynamic Intrusion is selected.



### <span id="page-2531-0"></span>**64.6.7 SECUMOD JTAG Protection Control Register**



**Note:**  Reset values are all 0 when fuse DEFDBG is programmed.



**Bit 4 – WZO** Write ZERO

Must be written with 0.

**Bits 3:1 – CA5\_DEBUG\_MODE[2:0]** Invasive/Non-Invasive Secure/Non-Secure Debug Permissions This field is used to set different debug permission levels. For instance, it can be used to prevent debug on secure parts of the code. The table below shows the effect of the field value on the Cortex-A5 pins (SPIDEN, DBGEN, SPNIDEN and NIDEN).



#### **Bit 0 – FNTRST** Force NTRST





### <span id="page-2532-0"></span>**64.6.8 SECUMOD Scrambling Key Register**

**Name:** SECUMOD\_SCRKEY<br>Offset: 0x0070

**Bits 31:0 – SCRKEY[31:0]** Scrambling Key Value

32-bit key used by the secure memories scrambler/descrambler logic. When changed, the readable content of the memories is made unintelligible instantaneously.

### <span id="page-2533-0"></span>**64.6.9 SECUMOD RAM Access Rights Register**



The following configuration values are valid for all listed bit names of this register:

0: No access allowed

1: Only write access allowed

2: Only read access allowed

3: Read and write accesses allowed

Accessing a forbidden area causes an interrupt (SECURAM ID).



**Bits 11:10 – RW5[1:0]** Access Right for RAM Region [5 Kbytes; 6 Kbytes] (register bank BUREG256b)

**Bits 9:8 – RW4[1:0]** Access Right for RAM Region [4 Kbytes; 5 Kbytes]

**Bits 7:6 – RW3[1:0]** Access Right for RAM Region [3 Kbytes; 4 Kbytes]

**Bits 5:4 – RW2[1:0]** Access Right for RAM Region [2 Kbytes; 3 Kbytes]

**Bits 3:2 – RW1[1:0]** Access Right for RAM Region [1 Kbyte; 2 Kbytes]

**Bits 1:0 – RW0[1:0]** Access Right for RAM Region [0; 1 Kbyte]

### <span id="page-2534-0"></span>**64.6.10 SECUMOD RAM Access Rights Status Register**



The following configuration values are valid for all listed bit names of this register:

0: No access violation occurred

1: Write access violation occurred

2: Read access violation occurred

3: Read and write access violation occurred

Writing any value to this register resets the register and the associated interrupt line (SECURAM ID).



**Bits 11:10 – RW5[1:0]** Access Right for RAM Region [5 Kbytes; 6 Kbytes] (register bank BUREG256b)

**Bits 9:8 – RW4[1:0]** Access Right for RAM Region [4 Kbytes; 5 Kbytes]

**Bits 7:6 – RW3[1:0]** Access Right for RAM Region [3 Kbytes; 4 Kbytes]

**Bits 5:4 – RW2[1:0]** Access Right for RAM Region [2 Kbytes; 3 Kbytes]

**Bits 3:2 – RW1[1:0]** Access Right for RAM Region [1 Kbytes; 2 Kbytes]

**Bits 1:0 – RW0[1:0]** Access Right for RAM Region [0; 1 Kbyte]

### <span id="page-2535-0"></span>**64.6.11 SECUMOD Backup Mode Protection Register**



Reminder: Enabling PIOBU protection requires additional programming of PIOBUx registers.



#### **Bits 16, 17, 18, 19, 20, 21, 22, 23 – DETx** PIOBU Intrusion Detector Protection





### <span id="page-2536-0"></span>**64.6.12 SECUMOD Normal Mode Protection Register**

**Bits 16, 17, 18, 19, 20, 21, 22, 23 – DETx** PIOBU Intrusion Detector Protection

|              | $= 100$ iverselves in the contract of $\sim 100$ in the contract of the contract of the contract of $\sim 100$ in the contract of the contract of $\sim 100$ in the contract of $\sim 100$ in the contract of $\sim 100$ in the contrac |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <b>Value</b> | <b>Description</b>                                                                                                                                                                                                                      |  |
|              | Protection disabled.                                                                                                                                                                                                                    |  |
|              | Protection enabled.                                                                                                                                                                                                                     |  |



### <span id="page-2537-0"></span>**64.6.13 SECUMOD Normal Interrupt Enable Protection Register**

**Bits 16, 17, 18, 19, 20, 21, 22, 23 – DETx** PIOBU Intrusion Detector Protection Interrupt Enable





### <span id="page-2538-0"></span>**64.6.14 SECUMOD Normal Interrupt Disable Protection Register**

**Bits 16, 17, 18, 19, 20, 21, 22, 23 – DETx** PIOBU Intrusion Detector Protection Interrupt Disable



### <span id="page-2539-0"></span>**64.6.15 SECUMOD Normal Interrupt Mask Protection Register**



The reset values apply after Peripheral Reset (other reset values are defined after Backup Reset).



### **Bits 16, 17, 18, 19, 20, 21, 22, 23 – DETx** PIOBU Intrusion Detector Protection Interrupt Mask



### <span id="page-2540-0"></span>**64.6.16 SECUMOD Wake-up Register**

| Name:<br>Offset:<br>Reset:<br><b>Property:</b> | 0x0090<br>0x00000000<br>Read/Write |         |                                        |             |                    |                          |                                               |
|------------------------------------------------|------------------------------------|---------|----------------------------------------|-------------|--------------------|--------------------------|-----------------------------------------------|
| Bit<br>31                                      | 30                                 | 29      | 28                                     | 27          | 26                 | 25                       | 24                                            |
|                                                |                                    |         |                                        |             |                    |                          |                                               |
|                                                |                                    |         |                                        |             |                    |                          |                                               |
|                                                |                                    |         |                                        |             |                    |                          |                                               |
| 23                                             | 22                                 | 21      | 20                                     | 19          | 18                 | 17                       | 16                                            |
| DET7                                           | DET6                               | DET5    | DET4                                   | DET3        | DET <sub>2</sub>   | DET1                     | DET0                                          |
| R/W                                            | R/W                                | R/W     | R/W                                    | R/W         | R/W                | R/W                      | R/W                                           |
| Reset<br>$\pmb{0}$                             | 0                                  |         | $\pmb{0}$                              | $\mathbf 0$ | $\pmb{0}$          |                          | $\pmb{0}$                                     |
|                                                |                                    |         |                                        |             |                    |                          |                                               |
|                                                |                                    |         |                                        |             |                    |                          | $\bf 8$                                       |
|                                                |                                    |         |                                        |             |                    |                          |                                               |
|                                                |                                    |         |                                        |             |                    |                          |                                               |
|                                                |                                    |         |                                        |             |                    |                          |                                               |
|                                                |                                    |         |                                        |             |                    |                          |                                               |
|                                                |                                    |         |                                        |             |                    |                          | $\mathsf 0$                                   |
|                                                |                                    |         |                                        |             |                    |                          |                                               |
|                                                |                                    |         |                                        |             |                    |                          |                                               |
| Bit<br>Bit                                     | $15\,$<br>$\overline{7}$           | 14<br>6 | SECUMOD_WKPR<br>$\mathbf 0$<br>13<br>5 | 12<br>4     | 11<br>$\mathbf{3}$ | $10\,$<br>$\overline{2}$ | $\pmb{0}$<br>$\boldsymbol{9}$<br>$\mathbf{1}$ |

**Bits 16, 17, 18, 19, 20, 21, 22, 23 – DETx** PIOBU Intrusion Detector Protection



## **65. Analog-to-Digital Controller (ADC)**

### **65.1 Description**

The ADC is based on a 12-bit Analog-to-Digital Converter (ADC) managed by an ADC Controller providing enhanced resolution up to 14 bits. See the [Block Diagram.](#page-2542-0) It also integrates a 12-to-1 analog multiplexer, making possible the analog-to-digital conversions of 12 analog lines. The conversions extend from the voltage on pin GNDANA to the voltage carried on pin ADVREF.

Conversion results are reported in a common register for all channels, as well as in a channel-dedicated register.

The 13-bit and 14-bit resolution modes are obtained by averaging multiple samples to decrease quantization noise. For the 13-bit mode, 4 samples are used, which gives a real sample rate of 1/4 of the actual sample frequency. For the 14-bit mode, 16 samples are used, giving a real sample rate of 1/16 of the actual sample frequency. This arrangement allows conversion speed to be traded off against for better accuracy.

The software trigger, external trigger on rising edge of the ADTRG pin or internal triggers from Timer Counter output(s) are configurable.

The comparison circuitry allows automatic detection of values below a threshold, higher than a threshold, in a given range or outside the range, thresholds and ranges being fully configurable.

The ADC Controller internal fault output is directly connected to the PWM fault input. This input can be asserted by means of comparison circuitry to immediately put the PWM output in a safe state (pure combinational path).

The ADC also integrates a Sleep mode and a conversion sequencer and connects with a DMA channel. These features reduce both power consumption and processor intervention.

This ADC has a selectable single-ended or fully differential input.

This ADC Controller includes a Resistive Touchscreen Controller. It supports 4-wire and 5-wire technologies.

### **65.2 Embedded Characteristics**

- 12-bit Resolution with Enhanced Mode up to 14 bits
- 1 MSps Conversion Rate
- Digital Averaging Function providing Enhanced Resolution Mode up to 14 bits
- Wide Range of Power Supply Operation
- Selectable Single-Ended or Differential Input Voltage
- Digital correction of offset and gain errors
- Resistive 4-wire and 5-wire Touchscreen Controller
	- Position and pressure measurement for 4-wire screens
	- Position measurement for 5-wire screens
	- Average of up to 8 measures for noise filtering
- Programmable Pen Detection Sensitivity
- Integrated Multiplexer Offering Up to 12 Independent Analog Inputs
- Individual Enable and Disable of Each Channel
- Hardware or Software Trigger from:
	- External trigger pin
	- Timer counter outputs (corresponding TIOA trigger)
	- ADC internal trigger counter
	- Trigger on pen contact detection
	- PWM event line
- Drive of PWM Fault Input
- DMA Support
- <span id="page-2542-0"></span>• Two Sleep Modes (Automatic Wake-Up on Trigger)
	- Lowest power consumption (voltage reference off between conversions)
	- Fast wake-up time response on trigger event (voltage reference on between conversions)
- Channel Sequence Customizing
- Automatic Window Comparison of Converted Values
- Asynchronous Partial Wake-Up on External Trigger
- Register Write Protection

### **65.3 Block Diagram**

### **Figure 65-1. ADC Block Diagram**



### **65.4 Signal Description**

### **Table 65-1. ADC Pin Description**



### **65.5 Product Dependencies**

### **65.5.1 Power Management**

The ADC Controller is not continuously clocked. The programmer must first enable the ADC Controller peripheral clock in the Power Management Controller (PMC) before using the ADC Controller. However, if the application does not require ADC operations, the ADC Controller clock can be stopped when not needed and restarted when necessary. Configuring the ADC Controller does not require the ADC Controller clock to be enabled.

### **65.5.2 Interrupt Sources**

The ADC interrupt line is connected on one of the internal sources of the Interrupt Controller. Using the ADC interrupt requires the interrupt controller to be programmed first.

#### **65.5.3 I/O Lines**

The digital inputs ADx and ADTRG are multiplexed with digital functions on the I/O lines.

ADx inputs are selected as inputs of the ADCC when writing a one in the corresponding ADC\_CHER.CHx bit and the associated I/O is automatically turned in Analog mode.

### **65.5.4 Hardware Triggers**

The ADC can use internal signals to start conversions. See the ADC\_MR.TRGSEL field description in [65.7.2. ADC\\_MR](#page-2573-0) for exact wiring of internal triggers.

#### **65.5.5 Fault Output**

The ADC Controller has the FAULT output connected to the FAULT input of PWM. See [65.6.18. Fault Event](#page-2567-0) and section "Pulse Width Modulation Controller (PWM)".

### **65.6 Functional Description**

#### **65.6.1 Analog-to-Digital Conversion**

Once the programmed startup time (ADC\_MR.STARTUP) has elapsed, ADC conversions are sequenced by three operating times:

- Tracking time—the time for the ADC to charge its input sampling capacitor to the input voltage. When several channels are converted consecutively, the inherent tracking time is 6 ADC clock cycles. However, the tracking time can be increased using the TRACKTIM field in the Mode register (ADC\_MR).
- ADC inherent conversion time—the time for the ADC to convert the sampled analog voltage. This time is constant and is defined from start of conversion to end of conversion.
- Channel conversion period—the effective time between the end of the current channel conversion and the end of the next channel conversion.

# **SAMA5D2 Series**





### **65.6.2 ADC Clock**

The ADC uses the ADC clock (ADCCLK) to perform conversions. The ADC clock frequency is selected in the ADC\_MR.PRESCAL.

To generate the ADC clock, the prescaler has two clock sources: the peripheral clock and the GCLK clock. This clock source is selected using the SRCCLK bit in the Extended Mode register (ADC\_EMR).

If GCLK is selected as a source clock, the ADC clock frequency is independent of the processor/bus clock. At reset, the peripheral clock is selected.

If ADC EMR.SRCCLK is cleared, the prescaler clock (presc clk) is driven by peripheral clock. If ADC\_EMR.SRCCLK is set, the prescaler clock is driven by GCLK. The ADC clock frequency is between fpresc\_clk/2, if PRESCAL is 0, and fpresc\_clk/512, if PRESCAL is set to 255 (0xFF).

PRESCAL must be programmed to provide the ADC clock frequency parameter provided in the "Electrical Characteristics" section.

### **65.6.3 ADC Reference Voltage**

The voltage reference input of the ADC is the ADVREF pin and the negative reference voltage is GNDANA. Refer to the section "Electrical Characteristics".

### **65.6.4 Conversion Resolution**

The ADC has a native resolution of 12 bits.

The ADC Controller provides enhanced resolution up to 14 bits by means of digital averaging.

If ADTRG is asynchronous to the ADC peripheral clock, the internal resynchronization introduces a jitter of 1 peripheral clock. This jitter may reduce the resolution of the converted signal.

The same applies when using the independent clock (ADC\_MR.SRCCLK = 1), if the provided clock is asynchronous to ADC peripheral clock.

#### **65.6.5 Conversion Results**

When a conversion is completed, the resulting digital value is stored in the Channel Data register (ADC\_CDRx) of the current channel and in the Last Converted Data register (ADC\_LCDR). By setting the TAG option in ADC\_EMR, ADC\_LCDR presents the channel number associated with the last converted data in the CHNB field.

When a conversion is completed, the channel EOC bit and the DRDY bit in the Interrupt Status register (ADC ISR) are set. In the case of a connected DMA channel, DRDY rising triggers a data request. In any case, either EOC and DRDY can trigger an interrupt.

Reading one of the ADC\_CDRx clears the corresponding EOC bit. Reading ADC\_LCDR clears the DRDY bit.



#### **Figure 65-4. EOCx and DRDY Flag Behavior**

If ADC CDR is not read before further incoming data is converted, the corresponding OVREx flag is set in the Overrun Status register (ADC\_OVER).

If new data is converted when DRDY is high, ADC\_ISR.GOVRE is set.

The OVREx flag is automatically cleared when ADC\_OVER is read, and the GOVRE flag is automatically cleared when ADC ISR is read.





**AWARNING** If the corresponding channel is disabled during a conversion or if it is disabled and then reenabled during a conversion of the state conversion, its associated data and corresponding EOCx and GOVRE flags in ADC\_ISR and OVREx flags in ADC\_OVER are unpredictable.

### **65.6.6 Conversion Results Format**

The conversion results can be signed (2's complement) or unsigned depending on the value of the ADC\_EMR.SIGNMODE field.

If conversion results are signed and resolution is less than 16 bits, the sign is extended up to the bit 15 (e.g., 0xF43 for 12-bit resolution is read as 0xFF43, and 0x467 is read as 0x0467).

### **65.6.7 Conversion Triggers**

Conversions of the active analog channels are started with a software or hardware trigger. The software trigger is provided by writing the Control register (ADC\_CR) with the START bit at 1 and ADC\_TRGR.TRGMOD=0.

The list of external/internal events is provided in [65.7.2. ADC\\_MR](#page-2573-0). The hardware trigger is selected using the ADC MR.TRGSEL field. The selected hardware trigger is enabled if TRGMOD = 1, 2 or 3 in the Trigger register (ADC\_TRGR). In these modes, the software trigger is disabled (writing ADC\_CR.START=1 has no effect).

The ADC also provides a dual trigger mode (ADC\_LCTMR.DUALTRIG = 1) in which the higher index channel can be sampled at a rhythm different from the other channels. The trigger of the last channel is generated by the RTC. See [65.6.12. Last Channel Specific Measurement Trigger](#page-2550-0).

The ADC\_TRGR.TRGMOD field selects the hardware trigger from the following:

- Any edge, either rising or falling or both, detected on the external trigger pin ADTRG or internal triggers
- The Pen Detect, depending on how the PENDET bit is set in the Touchscreen Mode register (ADC\_TSMR)
- A continuous trigger, meaning the ADC Controller restarts the next sequence as soon as it finishes the current one
- A periodic trigger, which is defined by programming the ADC\_TRGR.TRGPER field

The minimum time between two consecutive trigger events must be strictly greater than the duration time of the longest conversion sequence according to configuration of registers ADC MR, ADC CHSR, ADC SEQRx, and ADC\_TSMR.

If a hardware trigger is selected, the start of a conversion is triggered after a delay starting at each rising edge of the selected signal. Due to asynchronous handling, the delay may vary in a range of two peripheral clock periods to one ADC clock period. This delay introduces sampling jitter in the A/D conversion process and may therefore degrade the conversion performance (e.g., SNR, THD).

#### **Figure 65-6. Hardware Trigger Delay**



If one of the TIOA outputs is selected, the corresponding Timer Counter channel must be programmed in Waveform mode.

Only one start command is necessary to initiate a conversion sequence on all the enabled channels. The ADC hardware logic automatically performs the conversions on the active channels, then waits for a new request. The Channel Enable (ADC\_CHER) and Channel Disable (ADC\_CHDR) registers enable the analog channels to be enabled or disabled independently.

If the ADC is used with a DMA, only the transfers of converted data from enabled channels are performed and the resulting data buffers should be interpreted accordingly.

### **65.6.8 Sleep Mode and Conversion Sequencer**

The ADC Sleep mode maximizes power saving by automatically deactivating the ADC when it is not being used for conversions. Sleep mode is selected by setting ADC\_MR.SLEEP.

Sleep mode is managed by a conversion sequencer, which automatically processes the conversions of all channels at lowest power consumption.

This mode can be used when the minimum period of time between two successive trigger events is greater than the startup period of the ADC. Refer to section "Electrical Characteristics".

When a start conversion request occurs, the ADC is automatically activated. As the analog cell requires a startup time, the logic waits during this time and starts the conversion on the enabled channels. When all conversions are complete, the ADC is deactivated until the next trigger. Events triggered during the sequence are ignored.

The conversion sequencer allows automatic processing with minimum processor intervention and optimized power consumption. Conversion sequences can be performed periodically using the internal timer (ADC\_TRGR) or the PWM event line. The periodic acquisition of several samples can be processed automatically without any intervention of the processor via the DMA.

The sequence can be customized by programming the Sequence Channel registers ADC\_SEQR1 and ADC\_SEQR2 and setting the USEQ bit of the Mode register (ADC\_MR). The user can choose a specific order of channels and can program up to 12 conversions by sequence. The user is free to create a personal sequence by writing channel numbers in ADC\_SEQR1 and ADC\_SEQR2. Not only can channel numbers be written in any sequence, channel numbers can be repeated several times. When ADC\_MR.USEQ is set, the ADC\_SEQR1.USCHx and

ADC\_SEQR2.USCHx fields are used to define the sequence. Only enabled USCHx fields will be part of the sequence. Each USCHx field has a corresponding enable, CHx-1, in ADC\_CHER.

If all ADC channels (i.e., 12) are used on an application board, there is no restriction of usage of the user sequence. However, if some ADC channels are not enabled for conversion but rather used as pure digital inputs, the respective indexes of these channels cannot be used in the user sequence fields (see ADC\_SEQRx). For example, if channel 4 is disabled (ADC\_CHSR[4] = 0), ADC\_SEQRx fields USCH1 up to USCH12 must not contain the value 4. Thus the length of the user sequence may be limited by this behavior.

As an example, if only four channels over 12 (CH0 up to CH3) are selected for ADC conversions, the user sequence length cannot exceed four channels. Each trigger event may launch up to four successive conversions of any combination of channels 0 up to 3 but no more (i.e., in this case the sequence CH0, CH0, CH1, CH1, CH1 is impossible).

A sequence that repeats the same channel several times requires more enabled channels than channels actually used for conversion. For example, the sequence CH0, CH0, CH1, CH1 requires four enabled channels (four free channels on application boards) whereas only CH0, CH1 are really converted.

**Note:**  The reference voltage pins always remain connected in Normal mode as in Sleep mode.

### **65.6.9 Comparison Window**

The ADC Controller features automatic comparison functions. It compares converted values to a low threshold, a high threshold or both, depending on the value of the ADC\_EMR.CMPMODE field. The comparison can be done on all channels or only on the channel specified in the ADC\_EMR.CMPSEL field. To compare all channels, ADC\_EMR.CMPALL must be set.

If set, ADC\_EMR.CMPTYPE can be used to discard all conversion results that do not match the comparison conditions. Once a conversion result matches the comparison conditions, all the subsequent conversion results are stored in ADC\_LCDR (even if these results do not meet the comparison conditions). Setting ADC\_CR.CMPRST immediately stops the conversion result storage until the next comparison match.

If ADC\_EMR.CMPTYPE is cleared, all conversions are stored in ADC\_LCDR. Only the conversions that match the comparison conditions trigger the ADC\_ISR.COMPE flag.

Moreover, a filtering option can be set by writing the number of consecutive comparison matches needed to raise the flag. This number can be written and read in the ADC\_EMR.CMPFILTER field. The filtering option is dedicated to reinforcing the detection of an analog signal overpassing a predefined threshold. The filter is cleared as soon as ADC\_ISR is read, so this filtering function must be used with peripheral DMA controller and works only when using Interrupt mode (no polling).

The flag can be read on ADC\_ISR.COMPE and can trigger an interrupt.

The high threshold and the low threshold can be read/write in the Compare Window register (ADC\_CWR).

Depending on the sign of the conversion, chosen with the ADC\_EMR.SIGNMODE field, the high threshold and low threshold values must be signed or unsigned to maintain consistency during the comparison. If the conversion is signed, both thresholds must also be signed; if the conversion is unsigned, both thresholds must be unsigned. If comparison occurs on all channels, the ADC\_EMR.SIGNMODE field must be set to ALL\_UNSIGNED or ALL\_SIGNED and the thresholds must be set accordingly.

### **65.6.10 Differential and Single-ended Input Modes**

### **65.6.10.1 Input-output Transfer Functions**

The ADC can be configured to operate in the following input voltage modes:

- Single-ended—ADC COR.DIFFx = 0. This is the default mode after a reset.
- Differential—ADC\_COR.DIFFx = 1 (see the figure below). In Differential mode, the ADC requires differential input signals having a VDD/2 common mode voltage (refer to section "Electrical Characteristics").

The following equations give the unsigned ADC input-output transfer function in each mode<sup>(1)</sup>. With signed conversions (see field ADC\_EMR.SIGNMODE), subtract 2047 from the ADC\_LCDR.DATA value given below.

In the formula, REFP = VREFP, REFN = VREFN.

Single-ended mode:

$$
ADC\_LCDR.LDATA = \frac{ADx - REFN}{REFP - REFN} \times 2^{12}
$$

Differential mode:

 $ADC\_LCDR.LDATA = \left(1 + \frac{ADX - ADX + 1}{REFP - REFN}\right) \times 2^{11}$ 

**Note:**  Equations assume ADC\_EMR.OSR = 1

If ADC\_MR.ANACH is set, the ADC can manage both differential channels and single-ended channels. If ADC\_MR.ANACH is cleared, the parameters defined in ADC\_COR are applied to all channels.

The following table give s the internal positive and negative ADC inputs assignment with respect to the programmed mode (ADC\_COR.DIFFx).

For example, if Differential mode is required on channel 0, input pins AD0 and AD1 are used. In this case, only channel 0 must be enabled by writing a 1 to ADC\_CHER.CH0.

#### **Table 65-2. Input Pins and Channel Numbers**



### **Figure 65-7. Analog Full Scale Ranges in Single-Ended/Differential Applications**



### **65.6.11 ADC Timings**

The ADC startup time is programmed through the ADC\_MR.STARTUP field. Refer to the "Electrical Characteristics" section.

<span id="page-2550-0"></span>The ADC Controller provides an inherent tracking time of six ADC clock cycles.

A minimal tracking time is necessary for the ADC to guarantee the best converted final value between two conversions. The tracking time can be adjusted to accommodate a range of source impedances. If more than six ADC clock cycles are required, the tracking time can be increased using the ADC\_MR.TRACKTIM field.

**AWARNING** No input buffer amplifier to isolate the source is included in the ADC. Refer to the section "Electrical" Characteristics".

### **65.6.12 Last Channel Specific Measurement Trigger**

The last channel (higher index available) embeds a specific mode allowing a measurement trigger period which differs from other active channels. This allows efficient management of the conversions especially if the channel is driven by a device with a variation of a different frequency from other converted channels (for example, but not limited to, temperature sensor).

The last channel can be sampled in different ways through the ADC Controller. The different methods of sampling depend on the ADC\_TRGR.TRGMOD configuration field and on ADC\_CHSR.CH11.

The last channel conversion can be triggered like the other channels by enabling ADC\_CHER.CH11.

The manual start can only be performed if field TRGMOD = 0. When ADC CR.START is set, the last channel conversion is scheduled together with the other enabled channels (if any). The result of the conversion is placed in the ADC\_CDR11 register, and the associated ADC\_ISR.EOC11 flag is set.

If the last channel is enabled in the Channel Status register (ADC\_CHSR), ADC\_LCTMR.DUALTRIG is cleared and field TRGMOD = 1, 2, 3, 5, the last channel is periodically converted together with the other enabled channels and the result is placed in the ADC\_LCDR and ADC\_CDR11 registers. Thus the last channel conversion result is part of the DMA Controller buffer (see the following figure).

When the conversion result matches the conditions defined in ADC\_LCTMR and ADC\_LCCWR, the ADC\_ISR.LCCHG flag is set.

### **Figure 65-8. Same Trigger for All Channels (ADC\_CHSR[LCI] = 1 and ADC\_TRGR.TRGMOD = 1, 2, 3, 5)**



Notes: ADC\_SEL: Command to the ADC analog cell Cx: All ADC channel values except the last channel (highest index) LCx: Last channel value LCI: Last channel index

Assuming ADC\_CHSR[0] = 1 and ADC\_CHSR[LCI] = 1



If the last channel is driven by a device with a slower variation compared to other channels (temperature sensor for example), the channel can be enabled/disabled at any time. However, this may not be optimal for downstream processing.

The ADC Controller allows a different way of triggering the measurement when DUALTRIG is set in the Last Channel Trigger Mode register (ADC\_LCTMR) but CH11 is not set in ADC\_CHSR.

Under these conditions, the last channel conversion is triggered with a period defined by the field RTC\_MR.OUTx (see [65.3. Block Diagram](#page-2542-0) for the value of 'x') while other channels are still active and triggered by internal/external triggers. The RTC event is processed on the next internal/external trigger event, as shown in the following figure. The internal/external trigger for other channels is selected through the ADC\_MR.TRGSEL field.

When DUALTRIG = 1, the result of each conversion of channel 11 is only uploaded in the ADC\_CDR11 register and not in ADC\_LCDR (see the following figure). Therefore, there is no change in the structure of the peripheral DMA controller buffer due to the conversion of the last channel: only the enabled channels are kept in the buffer. The end of conversion of the last channel is reported by the ADC\_ISR.EOC11 flag.

### **Figure 65-9. Independent Trigger Measurement for Last Channel (ADC\_CHSR[LCI] = 0 and ADC\_TRGR.TRGMOD = 1, 2, 3, 5)**



Notes: ADC\_SEL: Command to the ADC analog cell

Cx: All ADC channel values except the last channel (highest index)

LCx: Last channel value

LCI: Last channel index

Assuming ADC\_CHSR[0] = 1



If DUALTRIG = 1 and field ADC\_TRGR.TRGMOD = 0 and none of the channels are enabled in ADC\_CHSR (ADC\_CHSR = 0), then only channel 11 is converted at a rate defined by the trigger event signal that can be configured in RTC\_MR.OUT1 (see the following figure).

This mode of operation, when combined with the Sleep mode operation of the ADC Controller, provides a low-power mode for last channel measure. This assumes there is no other ADC conversion to schedule at a high sampling rate or no other channel to convert.

#### **Figure 65-10. Only Last Channel Measurement Triggered at Low Speed (ADC\_CHSR[LCI] = 0 and ADC\_TRGR.TRGMOD = 0)**



LCI: Last channel index

### **65.6.13 Enhanced Resolution Mode and Digital Averaging Function**

### **65.6.13.1 Enhanced Resolution Mode**

The Enhanced Resolution mode is enabled if the OSR field is configured to 1 or 2 in ADC EMR. The enhancement is based on a digital averaging function.

There is no averaging on the last index channel if the measure is triggered by an RTC event.

In this mode, the ADC Controller will trade off conversion speed against accuracy by averaging multiple samples, thus providing a digital low-pass filter function.

The selected oversampling ratio applies to all enabled channels when triggered by an RTC event.

$$
k = N - 1
$$
  
ADC\_LCDR.LDATA =  $\frac{1}{M} \times \sum_{k=0}^{N-1} ADC(k)$ 

where N and M are given in the table below.

**Table 65-3. Digital Averaging Function Configuration versus OSR Values**



The average result is valid in ADC\_CDRx (x corresponds to the index of the channel) only if the ADC\_ISR.EOCn flag is set and if the ADC\_OVER.OVREn flag is cleared. The average result for all channels is valid in ADC\_LCDR only if ADC ISR.DRDY is set and ADC ISR.GOVRE is cleared.

Note that ADC CDRs are not buffered. Therefore, when an averaging sequence is ongoing, the value in these registers changes after each averaging sample. However, overrun flags in ADC\_OVER rise as soon as the first sample of an averaging sequence is received. Thus the previous averaged value is not read, even if the new averaged value is not ready.

Consequently, when an overrun flag rises in ADC\_OVER, it means that the previous unread data is lost but it does not mean that this data has been overwritten by the new averaged value as the averaging sequence concerning this channel can still be ongoing.

When an oversampling is performed, the maximum value that can be read on ADC CDRx or ADC LCDR is not the full-scale value, even if the maximum voltage is supplied on the analog input. See table above.

### **65.6.13.2 Averaging Function versus Trigger Events**

The samples can be defined in different ways for the averaging function depending on the configuration of ADC\_EMR.ASTE and ADC\_MR.USEQ

When USEQ = 0, there are two possible ways to generate the averaging through the trigger event. If ADC\_EMR.ASTE = 0, every trigger event generates one sample for each enabled channel, as described in the following figure. Therefore, four trigger events are required to obtain the result of averaging if OSR = 1.



## **Figure 65-11. Digital Averaging Function Waveforms Over Multiple Trigger Events**

Note: ADC\_SEL: Command to the ADC analog cell 0i1, 0i2, 0i3, 1i1, 1i2, 1i3 are intermediate results and CH0\_0, CH0\_1, CH1\_0 and CH1\_1 are final results of average function.

If ADC  $EMR.ASTE = 1$  and ADC  $MR.USEQ = 0$ , the sequence to be converted, defined in ADC CHSR, is automatically repeated n times (where n corresponds to the oversampling ratio defined in the ADC\_EMR.OSR field). As a result, only one trigger is required to obtain the result of the averaging function as described in the following figure.



### **Figure 65-12. Digital Averaging Function Waveforms on a Single Trigger Event**

Note: ADC\_SEL: Command to the ADC analog cell 0i1, 0i2, 0i3, 1i1, 1i2, 1i3 are intermediate results and CH0\_0, CH0\_1, CH1\_0 and CH1\_1 are final results of average function.

When USEQ = 1, the user can define the channel sequence to be converted by configuring ADC\_SEQRx and ADC\_CHER so that channels are not interleaved during the averaging period. Under these conditions, a sample is defined for each end of conversion as described in the figure below.

When USEQ = 1 and ASTE = 1, OSR can be only configured to 1. Up to three channels can be converted in this mode. The averaging result will be placed in the corresponding ADC\_CDRx and in ADC\_LCDR for each trigger event. The ADC real sample rate remains the maximum ADC sample rate divided by 4.

It is important that the user sequence follows a specific pattern. The user sequence must be programmed in such a way that it generates a stream of conversion, where a same channel is successively converted.

| <b>Register</b> | Number of Channels Non-interleaved Averaging - Register Value |                    |                         |  |  |
|-----------------|---------------------------------------------------------------|--------------------|-------------------------|--|--|
|                 | 1 (e.g., CH0) <sup> </sup>                                    | 2 (e.g., CH0, CH1) | 3 (e.g., CH0, CH1, CH2) |  |  |
| ADC CHSR        | 0x0000 000F                                                   | 0x0000 00FF        | 0x0000 0FFF             |  |  |
| ADC SEQR1       | 0x0000 0000                                                   | 0x1111 0000        | 0x1111 0000             |  |  |
| ADC SEQR2       | 0x0000 0000                                                   | 0x0000 0000        | 0x0000 2222             |  |  |

**Table 65-4. Example Sequence Configurations (USEQ = 1, ASTE = 1, OSR = 1)**
# <span id="page-2556-0"></span>**Figure 65-13. Digital Averaging Function Waveforms on a Single Trigger Event, Non-interleaved**

ADC EMR.OSR = 1, ASTE = 1, ADC CHSR[7:0] = 0xFF and ADC MR.USEQ = 1 ADC\_SEQR1 = 0x1111\_0000



Note: ADC SEL: Command to the ADC analog cell 0i1, 0i2, 0i3, 1i1, 1i2, 1i3 are intermediate results and CH0\_0, CH0\_1, CH1\_0 and CH1\_1 are final results of average function.

# **65.6.14 Automatic Error Correction**

The ADC features automatic error correction of conversion results. Offset and gain error corrections are available. The correction can be enabled for each channel and correction values (offset and gain) are the same for all channels.

To enable error correction, the corresponding ECORRx bit must be set in the Channel Error Correction register (ADC\_CECR). The offset and gain values used to compensate the results are the same for all correction-enabled channels and programmed in the Correction Values register (ADC\_CVR).

The error correction for channels used with the touchscreen is available in the ADC Touchscreen Correction Values register (ADC\_TSCVR).

The ADC EMR.ADCMODE field is used to configure a running mode of the ADC Normal mode, Offset Error mode, or Gain Error mode (see [65.7.16. ADC\\_EMR](#page-2589-0)). ADCMODE uses 3 internal references to be measured and to extract the offset and gain error from 3 point-measurement codes. If some references already exist on the final application connected to some input channel ADx, they can be used as a replacement of the ADCMODE to generate the 2 or 3 points of calibration and used to extract the GAINCORR and OFFSETCORR.

After a reset, the running mode of the ADC is Normal mode. Offset Error mode and Gain Error mode are used to determine values of offset compensation and gain compensation, respectively, to apply to conversion results. The table below provides formulas to obtain the compensation values, with:

- OFFSETCORR—the Offset Correction value. OFFSETCORR is a signed value.
- GAINCORR—the Gain Correction value
- GCi—the intermediate Gain Compensation value
- Gs-the value 13
- ConvValue—the value converted by the ADC (as returned in ADC\_LCDR or ADC\_CDR)
- Resolution—the resolution used to process the conversion (either RESOLUTION, RESOLUTION+1 or RESOLUTION+2).

# <span id="page-2557-0"></span>**Table 65-5. ADC Running Modes**



The final conversion result after error correction is obtained using the following formula:

Corrected Data = (Converted Data+OFFSETCORR)  $\times \frac{\text{GAINCORR}}{60}$  $2^{(\text{Gs})}$ 

# **65.6.15 Touchscreen**

# **65.6.15.1 Touchscreen Mode**

The ADC\_TSMR.TSMODE parameter is used to enable/disable the touchscreen functionality, to select the type of screen (4-wire or 5-wire) and, in the case of a 4-wire screen, to activate (or not) the pressure measurement.

In 4-wire mode, channels 0, 1, 2 and 3 must not be used for classic ADC conversions. Likewise, in 5-wire mode, channels 0, 1, 2, 3, and 4 must not be used for classic ADC conversions.

# **65.6.15.2 4-wire Resistive Touchscreen Principles**

A resistive touchscreen is based on two resistive films, each one being fitted with a pair of electrodes, placed at the top and bottom on one film, and on the right and left on the other. In between, there is a layer acting as an insulator, but also enables contact when you press the screen. This is illustrated in the following figure.

The ADC Controller can perform the following tasks without external components:

- position measurement
- pressure measurement
- pen detection

# **Figure 65-14. Touchscreen Position Measurement**



#### <span id="page-2558-0"></span>**65.6.15.3 4-wire Position Measurement Method**

As shown in the above figure, to detect the position of a contact, a supply is first applied from top to bottom. Due to the linear resistance of the film, there is a voltage gradient from top to bottom. When a contact is performed on the screen, the voltage propagates at the point the two surfaces come into contact. If the input impedance on the right and left electrodes is high enough, the film intrinsic resistor does not affect this voltage.

For the horizontal direction, the same method is used, but by applying supply from left to right. The range depends on the supply voltage and on the loss in the switches that connect to the top and bottom electrodes.

In an ideal world (linear, with no loss through switches), the horizontal position is equal to:

 $VY_M$  / VDD or  $VY_P$  / VDD.

The implementation with on-chip power switches is shown in the figure below. The voltage measurement at the output of the switch compensates for the switches loss.

It is possible to correct for switch loss by performing the operation:

$$
[VY_P - VX_M] / [VX_P - VX_M].
$$

This requires additional measurements, as shown in the figure below.

#### **Figure 65-15. Touchscreen Switches Implementation**



#### **65.6.15.4 4-wire Pressure Measurement Method**

The method to measure the pressure (Rp) applied to the touchscreen is based on the known resistance of the X-Panel resistance (Rxp).

Three conversions (Xpos,Z1,Z2) are necessary to determine the value of Rp (Zaxis resistance).

 $Rp = Rxp \times (Xpos/1024) \times [(Z2/Z1)-1]$ 

#### **Figure 65-16. Pressure Measurement**



# **65.6.15.5 5-wire Resistive Touchscreen Principles**

To make a 5-wire touchscreen, a resistive layer with a contact point at each corner and a conductive layer are used.

The 5-wire touchscreen differs from the 4-wire type mainly in that the voltage gradient is applied only to one layer, the resistive layer, while the other layer is the sense layer for both measurements.

The measurement of the X position is obtained by biasing the upper left corner and lower left corner to VDDANA and the upper right corner and lower right to ground.

To measure along the Y axis, bias the upper left corner and upper right corner to VDDANA and bias the lower left corner and lower right corner to ground.

# **Figure 65-17. 5-Wire Principle**



# **65.6.15.6 5-wire Position Measurement Method**

In an application only monitoring clicks, 100 points per second is typically needed. For handwriting or motion detection, the number of measurements to consider is approximately 200 points per second. This must take into account that multiple measurements are included (over sampling, filtering) to compute the correct point.

VDDANA for Xp GND for Yp

GND

The 5-wire touchscreen panel works by applying a voltage at the corners of the resistive layer and measuring the vertical or horizontal resistive network with the sense input. The ADC converts the voltage measured at the point the panel is touched.

A measurement of the Y position of the pointing device is made by:

- Connecting Upper left (UL) and upper right (UR) corners to VDDANA
- Connecting Lower left (LL) and lower right (LR) corners to ground.

The voltage measured is determined by the voltage divider developed at the point of touch (Y position) and the SENSE input is converted by ADC.

A measurement of the X position of the pointing device is made by:

- Connecting the upper left (UL) and lower left (LL) corners to ground
- Connecting the upper right and lower right corners to VDDANA.

The voltage measured is determined by the voltage divider developed at the point of touch (X position) and the SENSE input is converted by ADC.

# **Figure 65-18. Touchscreen Switches Implementation**



# **65.6.15.7 Sequence and Noise Filtering**

The ADC Controller can manage ADC conversions and touchscreen measurement. On each trigger event the sequence of ADC conversions is performed as described in [65.6.8. Sleep Mode and Conversion Sequencer.](#page-2547-0) The touchscreen measure frequency can be specified in number of trigger events by writing the ADC\_TSMR.TSFREQ parameter. An internal counter counts triggers up to TSFREQ, and every time it rolls out, a touchscreen sequence is appended to the classic ADC conversion sequence (see figure below).

# **SAMA5D2 Series Analog-to-Digital Controller (ADC)**

Additionally the user can average multiple touchscreen measures by writing the ADC\_TSMR.TSAV parameter. This can be 1, 2, 4 or 8 measures performed on consecutive triggers as illustrated in the figure below. Consequently, the ADC\_TSMR.TSFREQ parameter must be greater than or equal to the ADC\_TSMR.TSAV parameter.



# **65.6.15.8 Measured Values, Registers and Flags**

As soon as the controller finishes the Touchscreen sequence, XRDY, YRDY and PRDY are set and can generate an interrupt. These flags can be read in the Interrupt Status register (ADC\_ISR). They are reset independently by reading in the ADC Touchscreen X Position register (ADC\_XPOSR), the ADC Touchscreen Y Position register (ADC\_YPOSR) and the ADC Touchscreen Pressure register (ADC\_PRESSR).

ADC\_XPOSR presents XPOS (VX - VXmin) on its LSB and XSCALE (VXMAX - VXmin) aligned on the 16th bit.

ADC\_YPOSR presents YPOS (VY - VYmin) on its LSB and YSCALE (VYMAX - VYmin) aligned on the 16th bit.

To improve the quality of the measure, the user must calculate XPOS/XSCALE and YPOS/YSCALE.

VXMAX, VXmin, VYMAX, and VYmin are measured at the first startup of the controller. These values can change during use, so it can be necessary to refresh them. Refresh can be done by writing '1' in the ADC\_CR.TSCALIB field.

ADC\_PRESSR presents Z1 on its LSB and Z2 aligned on the 16th bit. See [65.6.15.4. 4-wire Pressure Measurement](#page-2558-0) [Method](#page-2558-0).

# **65.6.15.9 Pen Detect Method**

When there is no contact, it is not necessary to perform a conversion. However, it is important to detect a contact by keeping the power consumption as low as possible.

The implementation polarizes one panel by closing the switch on  $(X_P/U_L)$  and ties the horizontal panel by an embedded resistor connected to  $Y_M$  / Sense. This resistor is enabled by a fifth switch. Since there is no contact, no current is flowing and there is no related power consumption. As soon as a contact occurs, a current is flowing in the Touchscreen and a Schmitt trigger detects the voltage in the resistor.

The Touchscreen Interrupt configuration is entered by programming ADC\_TSMR.PENDET. If this bit is written at 1, the controller samples the pen contact state when it is not converting and waiting for a trigger.

To complete the circuit, a programmable debouncer is placed at the output of the Schmitt trigger. This debouncer is programmable up to  $2^{15}$  ADC clock periods. The debouncer length can be selected by programming the ADC\_TSMR.PENDBC field.

Due to the analog switch's structure, the debouncer circuitry is only active when no conversion (touchscreen or classic ADC channels) is in progress. Thus, if the time between the end of a conversion sequence and the arrival of the next trigger event is lower than the debouncing time configured on ADC\_TSMR.PENDBC, the debouncer will not detect any contact.

# **Figure 65-20. Touchscreen Pen Detect**



The touchscreen pen detect can be used to generate an ADC interrupt to wake up the system. The pen detect generates two types of status, reported in ADC\_ISR:

- ADC ISR.PEN is set as soon as a contact exceeds the debouncing time as defined by ADC TSMR.PENDBC and remains set until ADC\_ISR is read.
- ADC\_ISR.NOPEN is set as soon as no current flows for a time over the debouncing time as defined by PENDBC and remains set until ADC\_ISR is read.

Both bits are automatically cleared as soon as ADC\_ISR is read, and can generate an interrupt by writing ADC\_IER.

Moreover, the rising of either one of them clears the other, they cannot be set at the same time.

ADC ISR.PENS shows the current status of the pen contact.

# **65.6.16 Asynchronous Partial Wake-Up**

This operating mode is a means of data pre-processing that qualifies an incoming event, thus allowing the ADC to decide whether or not to wake up the system. Asynchronous partial wake-up is mainly used when the system is in Wait mode (refer to the Power Management Controller (PMC) section for further details). It can also be enabled when the system is fully running.

Once the Asynchronous partial wake-up mode is enabled, no access must be performed in the ADC before a wake-up is performed by the ADC.

When the Asynchronous partial wake-up mode is enabled for the ADC (refer to the Power Management Controller (PMC) section), the PMC decodes a clock request from the ADC. The clock request is generated as soon as a trigger event occurs. Only a trigger from RTC or ADTRG pin can be used in partial wake-up mode. The selection between RTC or ADTRG pin is performed through the ADC\_MR.TRGSEL field.

If the system is in Wait mode (processor and peripheral clocks switched off), the PMC restarts the fast RC oscillator and provides the clock only to the ADC.

To perform a conversion at regular intervals with RTC trigger, the RTC must be configured with the following settings: RTC\_MR.OUT0=7 and RTC\_MR.THIGH=7. The period of the trigger can be defined in RTC\_MR.TPERIOD.

To trigger a conversion using the ADTRG pin, the minimum high level duration of the ADTRG signal must be greater than 2 clock periods of the fast RC oscillator. The maximum duration of the high level must be limited to the amount of start-up and conversion time.

As soon as the clock is provided by the PMC, the ADC processes the conversions and compares the converted values with the ADC\_CWR.LOWTHRES and ADC\_CWR.HIGHTHRES field values.

The ADC instructs the PMC to disable the clock if the converted value does not meet the conditions defined by the ADC CWR.LOWTHRES and ADC CWR.HIGHTHRES field values.

If the converted value meets the conditions, the ADC instructs the PMC to exit the full system from Wait mode.

If the processor and peripherals are running, the ADC can be configured in Asynchronous partial wake-up mode by enabling PMC\_SLPWK\_ER (refer to the Power Management Controller (PMC) section). When a trigger event occurs, the ADC requests the clock from the PMC and the comparison is performed. If there is a comparison match, the ADC continues to request the clock. If there is no match, the clock is switched off for the ADC only, until a new trigger event is detected.

It is recommended to write a '1' to ADC\_MR.SLEEP to reduce the power consumption of the ADC analog part when the system is waiting for a trigger event.

# **65.6.17 Buffer Structure**

The DMA read channel is triggered each time a new data is stored in ADC\_LCDR. The same data structure is repeatedly stored in ADC\_LCDR each time a trigger event occurs. Depending on user mode of operation (ADC\_MR, ADC\_CHSR, ADC\_SEQR1, ADC\_SEQR2, ADC\_TSMR) the structure differs. Each data read to DMA buffer, carried on a half-word (16-bit), consists of last converted data right-aligned and when the ADC\_EMR.TAG is set, the four most significant bits are carrying the channel number thus allowing an easier postprocessing in the DMA buffer or better checking the DMA buffer integrity.

# **Figure 65-21. Buffer Structure**

```
Assuming ADC_CHSR = 0x000_01600 
ADC_EMR.TAG = 1
```

```
Assuming ADC_CHSR = 0x000_01600 
ADC EMR.TAG = 0
```


As soon as touchscreen conversions are required, the pen detection function can help the postprocessing of the buffer. See [65.6.17.4. Pen Detection Status.](#page-2566-0)

# **65.6.17.1 Classic ADC Channels Only (Touchscreen Disabled)**

When no touchscreen conversion is required (i.e., ADC\_TSMR.TSMODE = 0), the data structure within the buffer is defined by ADC\_MR, ADC\_CHSR, ADC\_SEQRx. See figure Buffer Structure.

If the user sequence is not used (i.e., ADC\_MR.USEQ is cleared) then only the value of ADC\_CHSR defines the data structure. For each trigger event, enabled channels will be consecutively stored in ADC\_LCDR and automatically read to the buffer.

When the user sequence is configured (i.e., ADC\_MR.USEQ is set) not only does ADC\_CHSR modify the data structure of the buffer, but ADC\_SEQRx registers may modify the data structure of the buffer as well.

# **65.6.17.2 Touchscreen Channels Only**

When only touchscreen conversions are required (i.e., TSMODE  $\neq 0$  in ADC\_TSMR and ADC\_CHSR equals 0), the structure of data within the buffer is defined by ADC\_TSMR.

When TSMODE = 1 or 3, each trigger event adds two half-words in the buffer (assuming TSAV = 0), first half-word being ADC\_XPOSR.XPOS, then ADC\_YPOSR.YPOS. If TSAV/TSFREQ ≠ 0, the data structure remains unchanged. Not all trigger events add data to the buffer.

When TSMODE = 2, each trigger event adds four half-words to the buffer (assuming TSAV = 0), first half-word being ADC\_XPOSR.XPOS, followed by ADC\_YPOSR.YPOS and finally ADC\_PRESSR.Z1, followed by ADC\_PRESSR.Z2.

When ADC EMR.TAG is set, the CHNB field (four most significant bits of ADC LCDR) is cleared when ADC\_XPOSR.XPOS is transmitted and set when ADC\_YPOSR.YPOS is transmitted, allowing an easier postprocessing of the buffer or a better checking of the buffer integrity. In case 4-wire with Pressure mode is selected, the Z1 value is transmitted to the buffer along with tag set to 2 and Z2 is tagged with value 3.

XSCALE and YSCALE (calibration values) are not transmitted to the buffer because they are supposed to be constant and moreover only measured at the very first startup of the controller or upon user request.

There is no change in buffer structure whatever the value of PENDET.ADC\_TSMR, but it is recommended to use the pen detection function for buffer postprocessing (see [65.6.17.4. Pen Detection Status\)](#page-2566-0).



# **Figure 65-22. Buffer Structure When Only Touchscreen Channels are Enabled**

# **65.6.17.3 Interleaved Channels**

When both classic ADC channels (CH4/CH5 up to CH12 are set in ADC\_CHSR) and touchscreen conversions are required (TSMODE  $\neq 0$  in ADC\_TSMR), the structure of the buffer differs according to the ADC\_TSMR.TSAV and ADC\_TSMR.TSFREQ values.

If TSFREQ  $\neq$  0, not all events generate touchscreen conversions, therefore the buffer structure is based on  $2^{T S F R E Q}$ trigger events. Given a TSFREQ value, the location of touchscreen conversion results depends on TSAV value.

When TSFREQ = 0, TSAV must equal 0.

There is no change in buffer structure whatever the value of ADC\_TSMR.PENDET, but it is recommended to use the pen detection function for buffer post-processing (see [65.6.17.4. Pen Detection Status\)](#page-2566-0).

<span id="page-2566-0"></span>



# **65.6.17.4 Pen Detection Status**

If the pen detection measure is enabled (ADC\_TSMR.PENDET is set), the XPOS, YPOS, Z1, Z2 values transmitted to the buffer through ADC\_LCDR are cleared (including the CHNB field), if the ADC\_ISR.PENS flag is 0. When the ADC\_ISR.PENS flag is set, XPOS, YPOS, Z1, Z2 are normally transmitted.

Therefore, using pen detection together with tag function eases the post-processing of the buffer, especially to determine which touchscreen converted values correspond to a period of time when the pen was in contact with the screen.

When the pen detection is disabled or the tag function is disabled, XPOS, YPOS, Z1, Z2 are normally transmitted without tag and no relationship can be found with pen status, thus post-processing may not be easy.



# **Figure 65-24. Buffer Structure With and Without Pen Detection Enabled**

# **65.6.18 Fault Event**

The ADC Controller internal fault output is directly connected to the PWM fault input. The fault event may be asserted depending on the configuration of ADC\_EMR, ADC\_CWR, ADC\_LCMR and ADC\_LCCWR and converted values.

Two types of comparison can trigger a comparison event (fault output pulse):

- The first comparison type is based on ADC\_LCCWR settings, i.e., on all converted channels except the last one;
- The second comparison type is linked to the last channel.

As an example, overcurrent and temperature exceeding limits can trigger a fault to PWM.

When the comparison event occurs, the ADC fault output generates a pulse of one peripheral clock cycle to the PWM fault input. This fault line can be enabled or disabled within PWM. Should it be activated and asserted by the ADC Controller, the PWM outputs are immediately placed in a safe state (pure combinational path). Note that the ADC fault output connected to the PWM is not the COMPE bit. Thus the Fault mode (FMOD) within the PWM configuration must be FMOD = 1.

# **65.6.19 Register Write Protection**

To prevent any single software error from corrupting ADC behavior, certain registers in the address space can be write-protected by setting the bit WPEN in the ["ADC Write Protection Mode Register"](#page-2604-0) (ADC WPMR).

If a write access to the protected registers is detected, the WPVS flag in the ["ADC Write Protection Status Register"](#page-2605-0) (ADC\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS flag is automatically reset by reading ADC\_WPSR.

The following registers are write-protected when ADC\_WPMR.WPEN is set:

- [ADC Mode Register](#page-2573-0)
- [ADC Channel Sequence 1 Register](#page-2575-0)
- [ADC Channel Sequence 2 Register](#page-2576-0)
- [ADC Channel Enable Register](#page-2577-0)
- [ADC Channel Disable Register](#page-2578-0)
- [ADC Last Channel Trigger Mode Register](#page-2586-0)
- [ADC Last Channel Compare Window Register](#page-2587-0)
- [ADC Extended Mode Register](#page-2589-0)
- [ADC Compare Window Register](#page-2591-0)
- [ADC Channel Offset Register](#page-2592-0)
- [ADC Analog Control Register](#page-2594-0)
- [ADC\\_Touchscreen Mode Register](#page-2595-0)
- [ADC Trigger Register](#page-2600-0)
- [ADC Correction Values Register](#page-2601-0)
- [ADC Channel Error Correction Register](#page-2602-0)
- [ADC Touchscreen Correction Values Register](#page-2603-0)

# **65.7 Register Summary**



# **SAMA5D2 Series Analog-to-Digital Controller (ADC)**



# **SAMA5D2 Series**

# **Analog-to-Digital Controller (ADC)**



# <span id="page-2572-0"></span>**65.7.1 ADC Control Register**





# **Bit 4 – CMPRST** Comparison Restart



# **Bit 2 – TSCALIB** Touchscreen Calibration

If conversion is in progress, the calibration sequence starts at the beginning of a new conversion sequence. If no conversion is in progress, the calibration sequence starts at the second conversion sequence located after the TSCALIB command (Sleep mode, waiting for a trigger event).



#### **Bit 1 – START** Start Conversion



# **Bit 0 – SWRST** Software Reset



# <span id="page-2573-0"></span>**65.7.2 ADC Mode Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



# **Bit 31 – USEQ** User Sequence Enable



# **Bit 30 – MAXSPEED** Maximum Sampling Rate Enable in Freerun Mode

This bit should always be set to 0.

# **Bits 29:28 – TRANSFER[1:0]** Transfer Time

The TRANSFER field must be set to 2 to guarantee the optimal transfer time.

# **Bits 27:24 – TRACKTIM[3:0]** Tracking Time



# **Bit 23 – ANACH** Analog Change



# **Bits 19:16 – STARTUP[3:0]** Startup Time





# **Bits 15:8 – PRESCAL[7:0]** Prescaler Rate Selection

 $\mathsf{PRESCAL}$  = (f<sub>peripheral clock</sub> / (2 × f<sub>ADCCLK</sub>)) – 1.

# **Bit 6 – FWUP** Fast Wakeup



# **Bit 5 – SLEEP** Sleep Mode



# **Bits 3:1 – TRGSEL[2:0]** Trigger Selection

The trigger selection can be performed only if ADC\_TRGR.TRGMOD = 1, 2 or 3.



# <span id="page-2575-0"></span>**65.7.3 ADC Channel Sequence 1 Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



**Bits 0:3, 4:7, 8:11, 12:15, 16:19, 20:23, 24:27, 28:31 – USCHx** User Sequence Number x

This register can be used only if the ADC\_MR.USEQ field is set to '1'.

Any USCHx field is processed only if the ADC\_CHSR.CHx-1 bit reads logical '1', else any value written in USCHx does not add the corresponding channel in the conversion sequence.

Configuring the same value in different fields leads to multiple samples of the same channel during the conversion sequence. This can be done consecutively, or not, according to user needs.

Example: for each trigger event, to obtain the "CH3 CH1 CH0 CH4 CH4" conversion sequence, use the following settings:

ADC\_SEQR1.USCH1=3, ADC\_CHSR.CH0=1 ADC\_SEQR1.USCH2=1, ADC\_CHSR.CH1=1 ADC\_SEQR1.USCH3=0, ADC\_CHSR.CH2=1 ADC\_SEQR1.USCH4=4, ADC\_CHSR.CH3=1 ADC\_SEQR1.USCH5=4, ADC\_CHSR.CH4=1

# <span id="page-2576-0"></span>**65.7.4 ADC Channel Sequence 2 Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



**Bits 0:3, 4:7, 8:11 – USCHx** User Sequence Number x

This register can be used only if the ADC\_MR.USEQ field is set to '1'.

Any USCHx field is processed only if the ADC\_CHSR.CHx-1 bit reads logical '1', else any value written in USCHx does not add the corresponding channel in the conversion sequence.

Configuring the same value in different fields leads to multiple samples of the same channel during the conversion sequence. This can be done consecutively, or not, according to user needs.

# <span id="page-2577-0"></span>**65.7.5 ADC Channel Enable Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



# **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – CHx** Channel x Enable

If ADC\_MR.USEQ = 1, CHx corresponds to the enable of sequence number x+1 described in ADC\_SEQR1 and ADC\_SEQR2 (e.g. CH0 enables sequence number USCH1).



# <span id="page-2578-0"></span>**65.7.6 ADC Channel Disable Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



# **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – CHx** Channel x Disable

**AWARNING** If the corresponding channel is disabled during a conversion or if it is disabled and then reenabled during a  $\triangle$ WARNING ISD can use the conversion its associated data and corresponding EQQ and COVDE flags in A conversion, its associated data and corresponding EOCx and GOVRE flags in ADC\_ISR and OVREx flags in ADC\_OVER are unpredictable





# <span id="page-2579-0"></span>**65.7.7 ADC Channel Status Register**





# <span id="page-2580-0"></span>**65.7.8 ADC Last Converted Data Register**

# **Bits 28:24 – CHNBOSR[4:0]** Channel Number in Oversampling Mode

Indicates the last converted channel when the ADC\_EMR.TAG bit is set and the ADC\_EMR0.OSR field is not equal to 0. If the ADC EMR.TAG bit is not set, CHNBOSR =  $0$ .

# **Bits 15:0 – LDATA[15:0]** Last Data Converted

The analog-to-digital conversion data is placed into this register at the end of a conversion and remains until a new conversion is completed.

If OSR  $=$  0 and TAG  $=$  1 in ADC EMR, the 4 MSBs of LDATA carry the channel number to obtain a packed system memory buffer made of 1 converted data stored in a halfword (16-bit) instead of 1 converted data in a 32-bit word, thus dividing by 2 the size of the memory buffer.

# <span id="page-2581-0"></span>**65.7.9 ADC Interrupt Enable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.



**Bit 30 – NOPEN** No Pen Contact Interrupt Enable

**Bit 29 – PEN** Pen Contact Interrupt Enable

**Bit 26 – COMPE** Comparison Event Interrupt Enable

**Bit 25 – GOVRE** General Overrun Error Interrupt Enable

**Bit 24 – DRDY** Data Ready Interrupt Enable

**Bit 22 – PRDY** Touchscreen Measure Pressure Ready Interrupt Enable

**Bit 21 – YRDY** Touchscreen Measure YPOS Ready Interrupt Enable

**Bit 20 – XRDY** Touchscreen Measure XPOS Ready Interrupt Enable

**Bit 19 – LCCHG** Last Channel Change Interrupt Enable

**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – EOCx** End of Conversion Interrupt Enable x

# <span id="page-2582-0"></span>**65.7.10 ADC Interrupt Disable Register**



The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.



**Bit 30 – NOPEN** No Pen Contact Interrupt Disable

**Bit 29 – PEN** Pen Contact Interrupt Disable

**Bit 26 – COMPE** Comparison Event Interrupt Disable

**Bit 25 – GOVRE** General Overrun Error Interrupt Disable

**Bit 24 – DRDY** Data Ready Interrupt Disable

**Bit 22 – PRDY** Touchscreen Measure Pressure Ready Interrupt Disable

**Bit 21 – YRDY** Touchscreen Measure YPOS Ready Interrupt Disable

**Bit 20 – XRDY** Touchscreen Measure XPOS Ready Interrupt Disable

**Bit 19 – LCCHG** Last Channel Change Interrupt Disable

**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – EOCx** End of Conversion Interrupt Disable x

# <span id="page-2583-0"></span>**65.7.11 ADC Interrupt Mask Register**



The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.



**Bit 30 – NOPEN** No Pen Contact Interrupt Mask

**Bit 29 – PEN** Pen Contact Interrupt Mask

**Bit 26 – COMPE** Comparison Event Interrupt Mask

**Bit 25 – GOVRE** General Overrun Error Interrupt Mask

**Bit 24 – DRDY** Data Ready Interrupt Mask

**Bit 22 – PRDY** Touchscreen Measure Pressure Ready Interrupt Mask

**Bit 21 – YRDY** Touchscreen Measure YPOS Ready Interrupt Mask

**Bit 20 – XRDY** Touchscreen Measure XPOS Ready Interrupt Mask

**Bit 19 – LCCHG** Last Channel Change Interrupt Disable

**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – EOCx** End of Conversion Interrupt Mask x

# <span id="page-2584-0"></span>**65.7.12 ADC Interrupt Status Register**





# **Bit 31 – PENS** Pen Detect Status



# **Bit 30 – NOPEN** No Pen Contact (cleared on read)



# **Bit 29 – PEN** Pen contact (cleared on read)



# **Bit 26 – COMPE** Comparison Event (cleared on read)



# **Bit 25 – GOVRE** General Overrun Error (cleared on read)



# **Bit 24 – DRDY** Data Ready (automatically set / cleared)

# **Analog-to-Digital Controller (ADC)**



# **Bit 22 – PRDY** Touchscreen Pressure Measure Ready (cleared on read)



# **Bit 21 – YRDY** Touchscreen YPOS Measure Ready (cleared on read)



# **Bit 20 – XRDY** Touchscreen XPOS Measure Ready (cleared on read)



# **Bit 19 – LCCHG** Last Channel Change (cleared on read)



# **Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – EOCx** End of Conversion x (automatically set / cleared)



# <span id="page-2586-0"></span>**65.7.13 ADC Last Channel Trigger Mode Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



# **Bits 5:4 – CMPMOD[1:0]** Last Channel Comparison Mode



# **Bit 0 – DUALTRIG** Dual Trigger On



# <span id="page-2587-0"></span>**65.7.14 ADC Last Channel Compare Window Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).

| Bit    | 31             | 30  | 29  | 28  | 27              | 26  | 25  | 24  |  |  |
|--------|----------------|-----|-----|-----|-----------------|-----|-----|-----|--|--|
|        |                |     |     |     | HIGHTHRES[11:8] |     |     |     |  |  |
| Access |                |     |     |     | R/W             | R/W | R/W | R/W |  |  |
| Reset  |                |     |     |     | $\mathbf 0$     | 0   | 0   | 0   |  |  |
|        |                |     |     |     |                 |     |     |     |  |  |
| Bit    | 23             | 22  | 21  | 20  | 19              | 18  | 17  | 16  |  |  |
|        | HIGHTHRES[7:0] |     |     |     |                 |     |     |     |  |  |
| Access | R/W            | R/W | R/W | R/W | R/W             | R/W | R/W | R/W |  |  |
| Reset  | 0              | 0   | 0   | 0   | 0               | 0   | 0   | 0   |  |  |
|        |                |     |     |     |                 |     |     |     |  |  |
| Bit    | 15             | 14  | 13  | 12  | 11              | 10  | 9   | 8   |  |  |
|        |                |     |     |     | LOWTHRES[11:8]  |     |     |     |  |  |
| Access |                |     |     |     | R/W             | R/W | R/W | R/W |  |  |
| Reset  |                |     |     |     | $\mathbf 0$     | 0   | 0   | 0   |  |  |
|        |                |     |     |     |                 |     |     |     |  |  |
| Bit    | 7              | 6   | 5   | 4   | 3               | 2   |     | 0   |  |  |
|        | LOWTHRES[7:0]  |     |     |     |                 |     |     |     |  |  |
| Access | R/W            | R/W | R/W | R/W | R/W             | R/W | R/W | R/W |  |  |
| Reset  | 0              | 0   | 0   | 0   | 0               | 0   | 0   | 0   |  |  |

**Bits 27:16 – HIGHTHRES[11:0]** High Threshold

High threshold associated to compare settings of ADC\_LCTMR.

**Bits 11:0 – LOWTHRES[11:0]** Low Threshold

Low threshold associated to compare settings of ADC\_LCTMR.



# <span id="page-2588-0"></span>**65.7.15 ADC Overrun Status Register**



# <span id="page-2589-0"></span>**65.7.16 ADC Extended Mode Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



# **Bits 29:28 – ADCMODE[1:0]** ADC Running Mode

See [65.6.14. Automatic Error Correction](#page-2556-0) for details on ADC running mode.



# **Bits 26:25 – SIGNMODE[1:0]** Sign Mode

If conversion results are signed and resolution is below 16 bits, the sign is extended up to the bit 15 (for example, 0xF43 for 12-bit resolution will be read as 0xFF43 and 0x467 will be read as 0x0467). See [65.6.6. Conversion](#page-2546-0) [Results Format](#page-2546-0).



# **Bit 24 – TAG** Tag of ADC\_LCDR



# **Bit 21 – SRCCLK** External Clock Selection





# **Bit 20 – ASTE** Averaging on Single Trigger Event



# **Bits 17:16 – OSR[1:0]** Over Sampling Rate



# **Bits 13:12 – CMPFILTER[1:0]** Compare Event Filtering

Number of consecutive compare events necessary to raise the flag = CMPFILTER+1 When programmed to 0, the flag rises as soon as an event occurs. See [65.6.9. Comparison Window](#page-2548-0) when using the filtering option (CMPFILTER > 0).

# **Bit 9 – CMPALL** Compare All Channels



# **Bits 7:4 – CMPSEL[3:0]** Comparison Selected Channel

If CMPALL = 0: CMPSEL indicates which channel has to be compared. If CMPALL = 1: No effect.

# **Bit 2 – CMPTYPE** Comparison Type



# **Bits 1:0 – CMPMODE[1:0]** Comparison Mode



# <span id="page-2591-0"></span>**65.7.17 ADC Compare Window Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).

| Bit    | 31             | 30  | 29              | 28  | 27          | 26  | 25  | 24  |  |  |  |
|--------|----------------|-----|-----------------|-----|-------------|-----|-----|-----|--|--|--|
|        |                |     | HIGHTHRES[13:8] |     |             |     |     |     |  |  |  |
| Access |                |     | R/W             | R/W | R/W         | R/W | R/W | R/W |  |  |  |
| Reset  |                |     | 0               | 0   | $\mathbf 0$ | 0   | 0   | 0   |  |  |  |
|        |                |     |                 |     |             |     |     |     |  |  |  |
| Bit    | 23             | 22  | 21              | 20  | 19          | 18  | 17  | 16  |  |  |  |
|        | HIGHTHRES[7:0] |     |                 |     |             |     |     |     |  |  |  |
| Access | R/W            | R/W | R/W             | R/W | R/W         | R/W | R/W | R/W |  |  |  |
| Reset  | 0              | 0   | 0               | 0   | 0           | 0   | 0   | 0   |  |  |  |
|        |                |     |                 |     |             |     |     |     |  |  |  |
| Bit    | 15             | 14  | 13              | 12  | 11          | 10  | 9   | 8   |  |  |  |
|        |                |     | LOWTHRES[13:8]  |     |             |     |     |     |  |  |  |
| Access |                |     | R/W             | R/W | R/W         | R/W | R/W | R/W |  |  |  |
| Reset  |                |     | 0               | 0   | $\mathbf 0$ | 0   | 0   | 0   |  |  |  |
|        |                |     |                 |     |             |     |     |     |  |  |  |
| Bit    | 7              | 6   | 5               | 4   | 3           | 2   |     | 0   |  |  |  |
|        | LOWTHRES[7:0]  |     |                 |     |             |     |     |     |  |  |  |
| Access | R/W            | R/W | R/W             | R/W | R/W         | R/W | R/W | R/W |  |  |  |
| Reset  | 0              | 0   | 0               | 0   | 0           | 0   | 0   | 0   |  |  |  |

**Bits 29:16 – HIGHTHRES[13:0]** High Threshold

High threshold associated to compare settings of ADC\_EMR.

**Bits 13:0 – LOWTHRES[13:0]** Low Threshold

Low threshold associated to compare settings of ADC\_EMR.
## **65.7.18 Channel Offset Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



## **Bits 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27 – DIFFx** Differential Inputs for Channel x



# **65.7.19 ADC Channel Data Register**



**Bits 13:0 – DATA[13:0]** Converted Data

The analog-to-digital conversion data is placed into this register at the end of a conversion and remains until a new conversion is completed. ADC\_CDRx is only loaded if the corresponding analog channel is enabled.

#### **65.7.20 ADC Analog Control Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).

By default, bits 12 and 13 are set to 1 and 0, respectively, and must not be modified.



**Bits 9:8 – IBCTL[1:0]** ADC Bias Current Control

Adapts performance versus power consumption. Refer to the "Electrical Characteristics" section for further details.

#### **Bits 1:0 – PENDETSENS[1:0]** Pen Detection Sensitivity

Modifies the pen detection input pull-up resistor value. Refer to the "Electrical Characteristics" section for further details.

#### **65.7.21 ADC Touchscreen Mode Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



**Bits 31:28 – PENDBC[3:0]** Pen Detect Debouncing Period Debouncing period =  $2^{\text{PENDBC}}$  ADCCLK periods.

#### **Bit 24 – PENDET** Pen Contact Detection Enable

When PENDET = 1, XPOS, YPOS, Z1, Z2 values of ADC\_XPOSR, ADC\_YPOSR, ADC\_PRESSR are automatically cleared when ADC\_ISR.PENS = 0.



#### **Bit 22 – NOTSDMA** No TouchScreen DMA



**Bits 19:16 – TSSCTIM[3:0]** Touchscreen Switches Closure Time

Defines closure time of analog switches necessary to establish the measurement conditions. The closure time is:

Switch Closure Time = (TSSCTIM × 4) ADCCLK periods.

**Bits 11:8 – TSFREQ[3:0]** Touchscreen Frequency Defines the touchscreen frequency compared to the trigger frequency. TSFREQ must be greater or equal to TSAV. The touchscreen frequency is: Touchscreen Frequency = Trigger Frequency / 2TSFREQ

**Bits 5:4 – TSAV[1:0]** Touchscreen Average

# **Analog-to-Digital Controller (ADC)**



#### **Bits 1:0 – TSMODE[1:0]** Touchscreen Mode

When TSMOD equals 01 or 10 (i.e., 4-wire mode), channels 0, 1, 2 and 3 must not be used for classic ADC conversions. When TSMOD equals 11 (i.e., 5-wire mode), channels 0, 1, 2, 3, and 4 must not be used.





## **65.7.22 ADC Touchscreen X Position Register**

**Name:** ADC\_XPOSR<br>Offset: 0xB4

**Reset:**  0x00000000 **Property:**  Read-only

**Offset:** 

#### **Bits 27:16 – XSCALE[11:0]** Scale of XPOS

Indicates the max value that XPOS can reach. This value should be close to  $2^{12}$ .

#### **Bits 11:0 – XPOS[11:0]** X Position

The position measured is stored here. If XPOS = 0 or XPOS = XSIZE, the pen is on the border. When pen detection is enabled (ADC\_TSMR.PENDET set to '1'), XPOS is tied to 0 while there is no detection of contact on the touchscreen (i.e., when the ADC\_ISR.PENS bit is cleared).



## **65.7.23 ADC Touchscreen Y Position Register**

**Name:** ADC\_YPOSR<br>Offset: 0xB8

**Reset:**  0x00000000 **Property:**  Read-only

**Offset:** 

#### **Bits 27:16 – YSCALE[11:0]** Scale of YPOS

Indicates the max value that YPOS can reach. This value should be close to 2<sup>12</sup>.

#### **Bits 11:0 – YPOS[11:0]** Y Position

The position measured is stored here. If YPOS = 0 or YPOS = YSIZE, the pen is on the border. When pen detection is enabled (ADC\_TSMR.PENDET set to '1'), YPOS is tied to 0 while there is no detection of contact on the touchscreen (i.e., when the ADC\_ISR.PENS bit is cleared).

## **65.7.24 ADC Touchscreen Pressure Register**



**Note:**  These values are unavailable if ADC\_TSMR.TSMODE is not set to 2.



**Bits 27:16 – Z2[11:0]** Data of Z2 Measurement

Data Z2 necessary to calculate pen pressure.

When pen detection is enabled (ADC\_TSMR.PENDET set to '1'), Z2 is tied to 0 while there is no detection of contact on the touchscreen (i.e., when the ADC\_ISR.PENS bit is cleared).

#### **Bits 11:0 – Z1[11:0]** Data of Z1 Measurement

Data Z1 necessary to calculate pen pressure.

When pen detection is enabled (ADC\_TSMR.PENDET set to '1'), Z1 is tied to 0 while there is no detection of contact on the touchscreen (i.e., when the ADC\_ISR.PENS bit is cleared).

#### **65.7.25 ADC Trigger Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



**Bits 31:16 – TRGPER[15:0]** Trigger Period

Effective only if TRGMOD defines a periodic trigger.

Defines the periodic trigger period, with the following equation:

Trigger Period = (TRGPER + 1) / ADCCLK

The minimum time between two consecutive trigger events must be strictly greater than the duration time of the longest conversion sequence depending on the configuration of registers ADC\_MR, ADC\_CHSR, ADC\_SEQRx, ADC\_TSMR.

When TRGMOD is set to pen detect trigger (i.e., 100) and averaging is used (i.e., field TSAV ≠ 0 in ADC\_TSMR) only one measure is performed. Thus, XRDY, YRDY, PRDY, DRDY will not rise on pen contact trigger. To achieve measurement, several triggers must be provided either by software or by setting the TRGMOD on continuous trigger (i.e., 110) until flags rise.



## **Bits 2:0 - TRGMOD[2:0]** Trigger Mode

#### **65.7.26 ADC Correction Values Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



#### **Bits 31:16 – GAINCORR[15:0]** Gain Correction

Gain correction to apply on converted data. Only bits 0 to 13 are relevant (other bits are ignored and read as 0).

#### **Bits 15:0 – OFFSETCORR[15:0]** Offset Correction

Offset correction to apply on converted data. The offset is signed (2's complement), only bits 0 to 11 are relevant (other bits are ignored and read as 0).

## **65.7.27 ADC Channel Error Correction Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



**Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – ECORRx** Error Correction Enable for channel x



#### **65.7.28 ADC Touchscreen Correction Values Register**



This register can only be written if the WPEN bit is cleared in the [ADC Write Protection Mode Register](#page-2604-0).



#### **Bits 31:16 – TSGAINCORR[15:0]** Touchscreen Gain Correction

Gain correction to apply on converted data for the touchscreen channels. Only bits 0 to 13 are relevant (other bits are ignored and read as 0).

#### **Bits 15:0 – TSOFFSETCORR[15:0]** Touchscreen Offset Correction

Offset correction to apply on converted data for the touchscreen channels. The offset is signed (2's complement), only bits 0 to 11 are relevant (other bits are ignored and read as 0).

## <span id="page-2604-0"></span>**65.7.29 ADC Write Protection Mode Register**





## **Bits 31:8 – WPKEY[23:0]** Write Protection Key



#### **Bit 0 – WPEN** Write Protection Enable

See [65.6.19. Register Write Protection](#page-2567-0) for the list of write-protected registers.





## **65.7.30 ADC Write Protection Status Register**

**Bits 23:8 – WPVSRC[15:0]** Write Protection Violation Source

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.





# **66. Electrical Characteristics**

# **66.1 Absolute Maximum Ratings**

#### **Table 66-1. Absolute Maximum Ratings\***



# **66.2 DC Characteristics**

The following characteristics are applicable to the ambient operating temperature range  $T_A = -40^{\circ}$ C to +105°C for -CN devices, and -40°C to +85°C for -CU devices, unless otherwise specified.

**Table 66-2. Recommended Thermal Operating Conditions**

| Symbol            | <b>Parameter</b>                       | <b>Conditions</b>                 | <b>Min</b>        | <b>Typ</b>               | <b>Max</b>                   | <b>Unit</b>   |
|-------------------|----------------------------------------|-----------------------------------|-------------------|--------------------------|------------------------------|---------------|
| <b>TA</b>         | <b>Ambient Temperature</b>             | -                                 | $-40$             | $\overline{\phantom{a}}$ | $+105$                       | $^{\circ}$ C  |
| TJ                | Junction Temperature                   | $\overline{\phantom{0}}$          | $-40$             | $\overline{\phantom{m}}$ | $+125$                       | $^{\circ}C$   |
| R <sub>thJA</sub> | Junction-to-ambient thermal resistance | LFBGA289                          | $\qquad \qquad -$ | 34.8                     |                              | $\degree$ C/W |
|                   |                                        | TFBGA256                          | $\qquad \qquad -$ | 27.4                     | $\qquad \qquad -$            |               |
|                   |                                        | TFBGA196                          | $\qquad \qquad -$ | 44.6                     | $\overline{\phantom{m}}$     |               |
| $Rth$ JC          | Junction-to-case thermal resistance    | LFBGA289                          | $\qquad \qquad -$ | 10.9                     | $\qquad \qquad \blacksquare$ | $\degree$ C/W |
|                   |                                        | TFBGA256                          | $\qquad \qquad -$ | 9.3                      | $\qquad \qquad -$            |               |
|                   |                                        | TFBGA196                          | $\qquad \qquad -$ | 11.2                     |                              |               |
| <b>PD</b>         | Allowable Power Dissipation            | At $T_A = 85^{\circ}$ C, LFBGA289 |                   | $\overline{\phantom{m}}$ | 1149                         | mW            |
|                   |                                        | At $T_A$ = 105°C, LFBGA289        |                   | $\qquad \qquad -$        | 575                          | mW            |

# **Electrical Characteristics**



# **Electrical Characteristics**



# **Electrical Characteristics**

<span id="page-2609-0"></span>

#### **Notes:**

- 1.  $V_{DDIO}$  voltage must be equal to  $V_{DDIN}$  voltage.<br>2. Current injection may lead to performance dec
- 2. Current injection may lead to performance degradation or functional failures.

## **Table 66-3. I/O Switching Frequency (MHz)**



#### **Table 66-4. QSPI I/O Switching Frequency**



# **66.3 Power Consumption**

This section provides information about the current consumption on different power supply rails of the device. It gives current consumption in:

- Active mode when running a CoreMark and in predefined use cases
- Low-power modes: Backup mode, Idle mode and Ultra Low-power mode
- By peripheral with representative activity

# **66.4 Active Mode**

Active mode is the normal running mode with the Arm core clock running off a PLL. The power management controller is used to adapt the frequency and to disable the peripheral clocks.

## **66.4.1 Active Mode Power Consumption Versus Modes**

The power consumption values are measured under the following operating conditions:

- Parts are from typical process
- $V_{DDIOPx} = 3.3V$
- $V_{DDSDMMC0}$  and  $V_{DDSDMMC1}$  = 1.8V to 3.3V (high frequency)
- $V_{DDCORE} = 1.2V \pm -2\%$
- $V_{\text{DDBU}} = 1.6V$  to 3.6V
- $\bullet$  T<sub>A</sub> = as specified in tables "Typical Peripheral Power Consumption by Peripheral in Active Mode" and "Power Consumption in Active Mode: AMP2"
- There is no consumption on the device I/Os.
- All peripheral clocks are disabled.

#### **Figure 66-1. Measurement Schematics**



#### **Table 66-5. Typical Peripheral Power Consumption by Peripheral in Active Mode**

Measurements made at  $T_A = 25^{\circ}$ C and with peripheral clock enabled.



# **Electrical Characteristics**



# **Electrical Characteristics**

<span id="page-2612-0"></span>

#### **Notes:**

- 1. In Linux OS, use the 'iperf' command to perform bidirectional data transfers. Measure GMAC consumption at different transfer speeds.
- 2. XDMAC is initialized and one channel performs a memory-to-memory transfer. During test, the data rate is adjusted by changing the DMA setting and the burst size.
- 3. DDR3 devices are initialized (fully functional). XDMAC performs a memory-to-memory transfer inside the DDR area. Total consumption of MPDDRC and XDMAC is measured. MPDDRC consumption is calculated by discounting XDMAC consumption.
- 4. In Linux OS, measure UHPHS consumption at different transfer speeds.
- 5. In Linux OS, build a mass storage using UDPHS. Measure UDPHS consumption at different transfer speeds.
- 6. The LCD timing engine and each display layer are switched on in sequence. The static image (using random data) is displayed under various resolutions. The 24-bpp RGB888 color space is set for all layers. Auxiliary functions such as rotation, scaling, color space conversion, color look-up table, and chroma upsampling are disabled.
- 7. ISC performs image sensor preview.

In order to maximize performance, each Peripheral Clock has been timed to H32MX clock frequency. The peripheral frequency can be reduced with the help of a divider in PMC\_PCR.

#### **Table 66-6. Power Consumption in Active Mode: AMP2**



# **66.5 Low-power Modes**

Low-power modes provide a way to balance device power consumption against wake-up time. The modes are described below, in the order of lowest to highest power consumption.

#### **66.5.1 Backup Mode**

Backup mode achieves the lowest power consumption in the system with limited functionality.

In this mode, only the backup area is powered, maintaining the RTC, the back-up registers, the back-up SRAM and the security module running. This mode is entered by shutting down all the power rails except the VDDBU (refer to the section [Shutdown Controller \(SHDWC\)](#page-295-0)). To exit Backup mode, the SHDN pin (connected to the enable of the

external Power Management IC) must be driven high by an internal event (RTC) or by one of the external events listed below:

- WKUP0 to WKUP9 pins (level transition, configurable debouncing)
- Character received on a serial com receiver (RXLP)
- Analog comparison

Backup mode functionality has been extended with the possibility to keep the DDR memory in Self-refresh state.

#### **66.5.2 Backup Mode with DDR in Self-Refresh**

Backup mode with DDR in Self-refresh is used to keep the DDR contents when the system is powered off. This mode is achieved by maintaining the backup area and the VDDIODDR powered. To enter Backup Self-refresh mode, follow the sequence below:

- Software saves all the context information to resume (application-dependent).
- Put the DDR in Self-refresh mode and wait until the Self-refresh status is OK (refer to the section [Multiport](#page-530-0) [DDR-SDRAM Controller \(MPDDRC\)\)](#page-530-0).
- Set SFRBU\_DDRBUMCR.BUMEN (see [SFRBU DDR BU Mode Control Register\)](#page-241-0).
- Enter Backup mode as described above.

To exit this mode, follow the sequence below:

- Once the system is restarted, the software checks the state of SFRBU\_DDRBUMCR.BUMEN.
- Restore all the context information.
- Check that the Self-refresh status is OK (refer to the section [Multiport DDR-SDRAM Controller \(MPDDRC\)](#page-530-0)).
- Disable SFRBU\_DDRBUMCR.BUMEN (see [SFRBU DDR BU Mode Control Register](#page-241-0)).
- The DDR memory exits Self-refresh mode when a memory access in the DDR memory space is performed.

#### **66.5.3 Ultra Low-power (ULP) Mode**

Ultra Low-power mode achieves the lowest power consumption with the system in Retention mode and able to resume on wake-up events (any interrupt or hardware event). This mode is a combination of the Wait for Interrupt mode of the Arm core and a reduced frequency or shut-off of the system clocks.

To obtain the best results, care must be taken that the I/Os (pull-up/pull-down, etc.), USB transceivers, etc., are set to the appropriate state.

The Ultra Low-power mode features two submodes:

- ULP0 mode
- ULP1 mode

#### **66.5.3.1 ULP0 Mode**

ULP0 mode maintains a very low frequency clock to wake up on any interrupt.

The selection of the clock depends on the current consumption target versus wake-up time. The higher the frequency, the higher the power consumption.

The sequence to enter ULP0 mode is detailed below. The code used to enter this mode must be executed out of the internal SRAM.

- 1. Set the DDR to Self-Refresh mode.
- 2. Set the interrupts to wake up the system.
- 3. Disable all peripheral clocks.
- 4. Set the I/Os to an appropriate state and disable the USB transceivers (refer to the section [Special Function](#page-217-0) [Registers \(SFR\)\)](#page-217-0).
- 5. Switch the system clock to the selected clock (RC12MHZ, 32 KHz Slow Clock.) according to the power consumption and wake-up time awaited (see table [VDDCORE Power Consumption in Ultra Low-power Mode:](#page-2616-0) [AMP2\)](#page-2616-0).
- 6. Disable the PLLs and all unused clocks (main oscillator, 12 MHz RC oscillator or 32 KHz oscillator).
- 7. Enter the Wait for Interrupt mode and disable the PCK clock in the PMC\_SCDR.

The wake-up from ULP0 mode is triggered by any enabled interrupt. When resuming, the software reconfigures the system (oscillator, PLL, etc.) in the same state as before WFI.

#### **66.5.3.2 ULP1 Mode**

Unlike ULP0 mode, all the clocks are off in ULP1 mode, but the number of wake-up sources is limited to the list below:

- WKUP0 pin (level transition, configurable debouncing)
- WKUP1 Secumod wake-up signal
- WKUP2 pin to WKUP9 pin (shared with PIOBU0 to PIOBU7)
- RTC alarm
- USB Resume from Suspend mode
- SDMMC card detect
- **RXLP** event
- ACC event
- Any SleepWalking event coming from TWI, FLEXCOMx, SPI, or ADC

The sequence to enter the ULP1 mode is detailed below. The code used to enter this mode must be executed out of the internal SRAM.

- 1. Set the DDR to Self-Refresh mode.
- 2. Set the events to enable a system wake-up.
- 3. Disable all peripheral clocks.
- 4. Set the I/Os to an appropriate state and disable the USB transceivers (refer to the section [Special Function](#page-217-0) [Registers \(SFR\)\)](#page-217-0).
- 5. Switch the system clock to the 12 MHz RC oscillator.
- 6. Disable the PLLs and the main oscillator.
- 7. Enter the ULP1 mode by either:
	- a. setting the WAITMODE bit in CKGR\_MOR, or
	- b. setting the LPM bit in PMC\_FSMR and executing the processor WaitForEvent (WFE) instruction.
- 8. After setting the WAITMODE bit or using the WFE instruction, wait for the PMC\_SR.MCKRDY bit to be set.

#### **66.5.4 Idle Mode**

In Idle mode, power consumption of the device versus response time is optimized. In this mode, only the core clock is stopped. The peripheral clocks, including the DDR controller clock, can be enabled. The current consumption in this mode is application-dependent and can be reduced by enabling Dynamic Clock Gating (L2CC\_POWCR.DCKGATEN  $= 1$ ).

This mode is entered via the Wait for Interrupt (WFI) instruction and PCK disabling.

The processor can be awakened from an interrupt. The system resumes where it was before entering WFI mode.

#### **66.5.5 Low-power Mode Summary Table**

The modes detailed above are the main low-power modes. Each part can be set to on or off separately and wake-up sources can be configured individually. The table below gives a summary of the low-power mode configurations.

#### **Table 66-7. Low-power Mode Configuration Summary**



# **Electrical Characteristics**



#### **Notes:**

- 1. When considering wake-up time, the time required to start the PLL is not taken into account. Once started, the device works with the main oscillator. The user has to add the PLL start-up time if it is needed in the system. The wake-up time is defined as the time taken for wake-up until the first instruction is fetched.
- 2. The external loads on PIOs are not taken into account in the calculation.
- 3. Total current consumption.
- 4. Dynamic Clock Gating enabled (L2CC\_POWCR.DCKGATEN = 1).

# **66.5.6 Low-power Consumption Versus Modes**

The low-power consumption values are measured under the following operating conditions:

- Parts are from typical process
- $V_{DDIOPx} = 3.3V$
- $V_{DDSDMMC0}$  and  $V_{DDSDMMC1}$  = 1.8V to 3.3V (high frequency)
- $V_{DDCORE} = 1.2V \pm 2\%$
- $V_{\text{DBU}} = 1.6V$  to 3.6V
- $T_A$  = as specified in the tables below
- There is no consumption on the device I/Os.
- All peripheral clocks are disabled.

## <span id="page-2616-0"></span>**Figure 66-2. Measurement Schematics**



In order to maximize performances, each Peripheral Clock has been timed to H32MX clock frequency. The peripheral frequency can be reduced with the help of a divider in PMC\_PCR.

#### **Table 66-8. Typical Power Consumption in Idle Mode: AMP2**



#### **Table 66-9. VDDCORE Power Consumption in Ultra-Low-Power Mode: AMP2**



#### **Table 66-10. Typical Power Consumption for Backup Mode**

Measurements made when powered by VDDBU only.

# **Electrical Characteristics**



# **66.6 Clock Characteristics**

The following characteristics are applicable to the ambient operating temperature range  $T_A$  = -40°C to +105°C for -CN devices, and  $T_A = -40^{\circ}$ C to +85°C for -CU devices, unless otherwise specified.

# **66.6.1 Processor Clock Characteristics**

#### **Table 66-11. Processor Clock Waveform Parameters**



#### **Note:**

1. Limitation for DDR2 (125 MHz) usage only. There are no limitations to DDR3, DDR3L, LPDDR1, LPDDR2 and LPDDR3.

#### **66.6.2 Main System Bus Clock Characteristics**

The main system bus clock is the maximum clock at which the system is able to run. It is given by the smallest value of the internal bus clock and EBI clock.

#### **Table 66-12. Main System Bus Clock Waveform Parameters**



#### **Notes:**

- 1. Limitation for DDR2 usage only. There are no limitations to DDR3, DDR3L, LPDDR1, LPDDR2 and LPDDR3.
- 2. The JEDEC standard specifies a maximum clock frequency of 125 MHz for DDR3 and DDR3L in DLL Off mode. However, check with memory suppliers for higher frequencies.

# **66.7 Oscillator Characteristics**

# **66.7.1 Main Oscillator Characteristics**

#### **Table 66-13. 8 to 24 MHz Crystal Oscillator Characteristics**



#### <span id="page-2619-0"></span>**Notes:**

1. The values of external capacitors can be determined by using the following formula:  $C_{LEXT}$  = (2 x  $C_{CRYSTAL}$ ) -  $C_{BOARD}$  - ( $C_{PARA}$  x 2)

where:

- $-$  C<sub>LEXT</sub> is the external capacitor value which must be soldered from XIN to GND and XOUT to GND
- C<sub>CRYSTAL</sub> is crystal targeted load
- $-$  C<sub>BOARD</sub> is the external board parasitic capacitance (from XIN to GND or XOUT to GND)
- $-$  C<sub>PARA</sub> is the internal parasitic capacitance
- 2. The SFR\_UTMICKTRIM.FREQ field defines the input frequency for the UTMI and the main oscillator. It is important to select the correct FREQ value because this has a direct influence on USB frequency.

## **Figure 66-3. Main Oscillator Schematics**



# **66.7.1.1 Recommended Crystal Characteristics**

#### **Table 66-14. Recommended Crystal Characteristics**



# **66.7.1.2 XIN Clock Characteristics**

These characteristics apply only when the Main Oscillator is in Bypass mode (i.e., when MOSCRCEN = 0 and MOSCXTBY = 1 in CKGR\_MOR). Refer to [PMC Clock Generator Main Oscillator Register.](#page-420-0)

#### **Table 66-15. XIN Clock Electrical Characteristics**



# **Electrical Characteristics**



# **66.7.2 12 MHz RC Oscillator Characteristics**

# **Table 66-16. 12 MHz RC Oscillator Characteristics**



# **66.7.3 32.768 kHz Crystal Oscillator Characteristics**

# **Table 66-17. 32.768 kHz Crystal Oscillator Characteristics**



### **Figure 66-4. 32 kHz Oscillator Schematics**



# **Electrical Characteristics**

#### **Table 66-18. Recommended 32.768 kHz Crystal Characteristics**



**Notes:**  The value of the external capacitors can be determined by using the following formula:

 $C_{LEXT32}$  = (2 x  $C_{CRYSTAL32}$ ) -  $C_{BOARD}$  - ( $C_{PARA32}$  x 2)

where:

- C<sub>LEXT32</sub> is the external capacitor value which must be soldered from XIN to GND and XOUT to GND
- CCRYSTAL32 is crystal targeted load
- $C_{\text{BOARD}}$  is the external board parasitic capacitance (from XIN to GND or XOUT to GND)
- $C_{PARA32}$  is the internal parasitic capacitance

# **66.7.4 64 kHz RC Oscillator Characteristics**

#### **Table 66-19. 64 kHz RC Oscillator Characteristics**



# **66.8 PLL Characteristics**

## **Table 66-20. PLLA Characteristics**



**Note:**  The field ICP\_PLLA of the register PMC\_PLLICPR should be set to 0 for optimal configuration.

#### **Table 66-21. UTMI PLL Characteristics**



# **Electrical Characteristics**

## **Table 66-22. Audio PLL Characteristics**



**Note:**  Loop filter is set as recommended in fields BIAS\_FILTER and DCO\_FILTER of PMC\_AUDIO\_PLL0.

# **66.9 USB HS Characteristics**

#### **66.9.1 Electrical Characteristics**

The device conforms to all voltage, power, and timing characteristics and specifications set forth in the USB 2.0 Specification. Refer to the USB 2.0 Specification for more information.

#### **66.9.2 Dynamic Power Consumption**

#### **Table 66-23. USB Transceiver Dynamic Power Consumption**



**Note:**  Including 1 mA due to pull-up/pull-down current consumption.

# **66.10 PTC Characteristics**

#### **Table 66-24. PTC Characteristics**



# **66.11 ADC Characteristics**

The following characteristics are applicable to the ambient operating temperature range TA = -40°C to +105°C for -CN devices, and -40°C to +85°C for -CU devices, unless otherwise specified.

ADVREF is the positive reference of the ADC.

## **66.11.1 ADC Power Supply**

#### **66.11.1.1 Power Supply Characteristics**

#### **Table 66-25. Power Supply Characteristics**



**Note:**  In Sleep mode, the ADC core, the Sample and Hold and the internal reference operational amplifier are off.

#### **66.11.1.2 ADC Bias Current**

The field IBCTL in ADC\_ACR controls the ADC biasing current.

The table below gives the IBCTL settings according to the ADC sample rate value.



#### **66.11.2 External Reference Voltage**

V<sub>ADVREF</sub> is an external reference voltage applied on the pin ADVREF. The quality of the reference voltage V<sub>ADVREF</sub> is critical to the performance of the ADC. A DC variation of the reference voltage VADVREF is converted to a gain error by the ADC. The noise generated by  $V_{ADVREF}$  is converted by the ADC to count noise.

#### **Table 66-26. ADVREF Electrical Characteristics**



#### **Note:**

1. When the ADC is off, the ADVREF impedance has a minimum of 1 MΩ.

# **66.11.3 ADC Timings**

## **Table 66-27. ADC Timing Characteristics**



**Note:**  $t_{ADC}$  Clock = 1/f<sub>ADC</sub> clock ADC conversion time = 21  $t_{ADC}$  clock. The Tracking time of the ADC has a minimal value of  $t_{TRACKTIM}$  = 15  $t_{ADC}$  Clock.

# **66.11.4 ADC Transfer Function**

The DATA code in ADC\_CDR is up to 12-bit positive integer or two's complement (signed integer).

#### **66.11.4.1 Differential Mode (12-bit mode)**

A differential input voltage  $V_{IN} = V_{INP} - V_{INN}$  can be applied between two selected differential pins, e.g. ADC0\_AD0 and ADC0\_AD1. The ideal code C<sub>i</sub> is calculated by using the following formula and rounding the result to the nearest positive integer.

$$
C_i = \frac{2047}{V_{\text{ADVREF}}} \times V_{\text{IN}}
$$

For the other resolution defined by RES, the code  $\mathtt{C}_\mathsf{i}$  is extended to the corresponding resolution.

The table below is a computation example for the above formula, where  $V_{ADVREF}$  = 3V.

#### **Table 66-28. Input Voltage Values in Differential Mode, Non-signed Output**



#### **66.11.4.2 Single-ended Mode (12-bit mode)**

A single input voltage V<sub>IN</sub> can be applied to selected pins, e.g., ADC0\_AD0 or ADC0\_AD1. The ideal code C<sub>i</sub> is calculated using the following formula and rounding the result to the nearest positive integer.

The single-ended ideal code conversion formula is:

$$
C_i = \frac{4095}{V_{\text{ADVREF}}} \times V_{\text{IN}}
$$

For the other resolution defined by RES, the code  $\mathtt{C}_\mathsf{i}$  is extended to the corresponding resolution.

The table below is a computation example for the above formula, where  $V_{ADVREF} = 3V$ :

#### **Table 66-29. Input Voltage Values in Single-ended Mode**



## **66.11.4.3 Example of LSB Computation**

The LSB is relative to the analog scale  $V_{ADVREF}$ .

The term LSB expresses the quantization step in volts, also used for one ADC code variation.

- Single-ended (SE) (ex:  $V_{\text{ADVREF}} = 3.0 \text{V}$ )
	- $-$  Gain = 1, LSB = (3.0V / 4096) = 732 μV
- Differential (DIFF) (ex:  $V_{\text{ADVREF}} = 3.0 \text{V}$ )
	- $-$  Gain = 0.5, LSB = (6.0V / 4096) = 1465 μV

# **66.11.4.4 Gain and Offset Errors**

For:

- a given gain error:  $E_G$  (%)
- $\bullet$   $\;$  a given ideal code (C $_{\mathsf{i}}$ )
- a given offset error:  $E_{\Omega}$  (LSB of 12 bits) in 12-bit mode, the actual code  $(C_A)$  is calculated using the following formula

$$
C_A=\left(1+\frac{E_G}{100}\right)\times\left(C_i-2047\right)+2047+E_O
$$

#### **Differential Mode**

In Differential mode, the offset is defined when the differential input voltage is zero.

#### **Figure 66-5. Gain and Offset Errors in Differential Mode**



where:

- Full-scale error  $E_{FS} = (E_{FS+}) (E_{FS-})$ , unit is LSB code
- Offset error  $E_{\text{O}}$  is the offset error measured for  $V_{\text{IN}} = 0V$
- Gain error  $E_G = 100 \times E_{FS}$  / 4096, unit in %

#### **Single-ended Mode**

The figure below illustrates the ADC output code relative to an input voltage  $V_{1N}$  between 0V (Ground) and  $V_{ADVREF}$ . The ADC is configured in Single-ended mode by connecting internally the negative differential input to  $V_{ADVREF}$  / 2. As the ADC continues to work internally in Differential mode, the offset is measured at  $V_{ADVREF}$  / 2. The offset at  $V_{IDP}$ = 0 can be computed using the transfer function and the corresponding  $E_G$  and  $E_O$ .

#### **Figure 66-6. Gain and Offset Errors in Single-ended Mode**



where:

- Full-scale error  $E_{FS} = (E_{FS+}) (E_{FS-})$ , unit is LSB<sup>2</sup> code
- Offset error  $E_{\text{O}}$  is the offset error measured for  $V_{\text{INP}} = 0V$
- Gain error  $E_G = 100 \times E_{FS} / 2048$ , unit in %

## **66.11.5 ADC Electrical Characteristics**

# **Table 66-30. ADC INL and DNL, VADVREF = 3.3V**



#### Table 66-31. ADC Offset and Gain Error, VADVREF = 3.3V



#### **Table 66-32. ADC Analog Input Characteristics**



# **Electrical Characteristics**

<span id="page-2627-0"></span>

#### **Notes:**

- 1.  $V_{FS} = V_{ADx}$  in Single-ended mode,  $V_{FS} = (V_{ADx} V_{ADx} + 1)$  in Differential mode.
- 2.  $V_{INCM} = (V_{ADx} + V_{ADx} + 1)/2$ .
- 3. See the figure "Input Channel Model". When converting one single channel, most of the input parasitic capacitance in not switched, therefore the common mode input impedance reduces to  $Z_{\text{IN}} = 1$  / (f<sub>S</sub> × C<sub>IN</sub>).
- 4. Includes  $C_{IN}$ .

# **66.11.6 Pen Detect Characteristics**

The pen detection sensibility is based on a programmable pull-down controlled by the field PENDETSENS of the ADC\_ACR register.



# **66.11.7 ADC Channel Input Impedance**

#### **Figure 66-7. Input Channel Model**



where:

- $\bullet$   $Z_{\text{IN}}$  is the input impedance in Single-ended or Differential mode
- $\cdot$  C<sub>IN</sub> = 2 pF ±20% depending on the gain value and mode (SE or DIFF); temperature dependency is negligible
- R<sub>ON</sub> is typical 2 kΩ and 8 kΩ max (worst case process and high temperature)

The following formula is used to calculate input impedance:

$$
Z_{\rm IN} = \frac{1}{f_S \times C_{\rm IN}}
$$

where:

 $\cdot$  f<sub>S</sub> is the sampling frequency of the ADC channel
## **Electrical Characteristics**

• Typ values are used to compute ADC input impedance  $Z_{\text{IN}}$ 

## **Table 66-33. ZIN Input Impedance**



### **Track and Hold Time versus Source Output Impedance**

The figure below shows a simplified acquisition path.

### **Figure 66-8. Simplified Acquisition Path**



During the tracking phase, the ADC tracks the input signal during the tracking time shown below:

 $t_{\text{TRACK}}$  = n × C<sub>IN</sub> × (R<sub>ON</sub> + Z<sub>SOURCE</sub>) / 1000

where

- Tracking time expressed in ns and Z<sub>SOURCE</sub> expressed in Ω
- $\cdot$  n = 8 for 12-bit accuracy
- $R_{ON} = 2 k\Omega$

### **Table 66-34. Number of Tau:n**



The ADC already includes a tracking time of 15  $t_{ADC}$  Clock.

## **66.12 Analog Comparator Characteristics**

### **Table 66-35. Analog Comparator Characteristics**



## **66.13 POR Characteristics**

The figure below provides a general presentation of Power-On-Reset (POR) characteristics.

#### **Figure 66-9. General Presentation of POR Behavior**



When a very slow (versus  $t_{RST}$ ) supply rising slope is applied on the POR VDD pin, the reset time becomes negligible and the reset signal is released when VDD raises higher than  $V_{T+}$ .

When a very fast (versus  $t_{RST}$ ) supply rising slope is applied on the POR VDD pin, the voltage threshold becomes negligible and the reset signal is released after  $t_{RST}$ . It is the smallest possible reset time.

#### **Table 66-36. VDDBU Power-On Reset Characteristics**



## **Table 66-37. VDDCORE Power-On Reset Characteristics**



## **Table 66-38. VDDANA Power-On Reset Characteristics**



## **66.14 SMC Timings**

### **66.14.1 Timing Conditions**

SMC timings are given in max corners.

Timings assuming a capacitance load on data, control and address pads are given in the table below.

### **Table 66-39. Capacitance Load**



In the tables that follow,  $t_{CPMCK}$  is the MCK period.

## **66.14.2 SMC IOSET1 Timing Extraction**

## **66.14.2.1 SMC IOSET1 Read Timings**

## **Table 66-40. SMC IOSET1 Read Signals - NRD Controlled (READ\_MODE = 1)**



#### **Table 66-41. SMC IOSET1 Read Signals - NCS Controlled (READ\_MODE = 0)**



## **Electrical Characteristics**



## **66.14.2.2 SMC IOSET1 Write Timings**

## **Table 66-42. SMC IOSET1 Write Signals - NWE Controlled (WRITE\_MODE = 1)**



**Note:**  hold length = total cycle duration - setup duration - pulse duration. "hold length" is for "ncs wr hold length" or "NWE hold length".

## **Table 66-43. SMC IOSET1 Write NCS Controlled (WRITE\_MODE = 0)**



## **66.14.3 SMC IOSET2 Timing Extraction**

## **66.14.3.1 SMC IOSET2 Read Timings**

### **Table 66-44. SMC IOSET2 Read Signals - NRD Controlled (READ\_MODE = 1)**



## **Table 66-45. SMC IOSET2 Read Signals - NCS Controlled (READ\_MODE = 0)**



## **66.14.3.2 SMC IOSET2 Write Timings**

### **Table 66-46. SMC IOSET2 Write Signals - NWE Controlled (WRITE\_MODE = 1)**



## **Electrical Characteristics**



**Note:**  hold length = total cycle duration - setup duration - pulse duration. "hold length" is for "ncs wr hold length" or "NWE hold length".

## **Table 66-47. SMC IOSET2 Write NCS Controlled (WRITE\_MODE = 0)**





**Figure 66-11. SMC Timings - NRD Controlled Read and NWE Controlled Write**



## **66.15 FLEXCOM Timings**

## **66.15.1 FLEXCOM USART in Asynchronous Modes**

Refer to the section [USART in Asynchronous Modes.](#page-2643-0)

## **66.15.2 FLEXCOM SPI Timings**

### **66.15.2.1 Timing Conditions**

Timings assuming a capacitance load on MISO, SPCK and MOSI are given in the table "Capacitance Load for MISO, SPCK and MOSI (SPI0 and SPI1)".

### **Table 66-48. Capacitance Load for MISO, SPCK and MOSI (FLEXCOM 0, 1, 2, 3, 4)**















## **Electrical Characteristics**



## **Table 66-50. FLEXCOM1 in SPI Mode IOSET1 Timings**



## **Table 66-51. FLEXCOM2 in SPI Mode IOSET1 Timings**



## **Electrical Characteristics**



## **Table 66-52. FLEXCOM2 in SPI Mode IOSET2 Timings**



## **Electrical Characteristics**



## **Table 66-53. FLEXCOM3 in SPI Mode IOSET1 Timings**



## **Table 66-54. FLEXCOM3 in SPI Mode IOSET2 Timings**



## **Electrical Characteristics**



## **Table 66-55. FLEXCOM3 in SPI Mode IOSET3 Timings**



## **Electrical Characteristics**



## **Table 66-56. FLEXCOM4 in SPI Mode IOSET1 Timings**



## **Table 66-57. FLEXCOM4 in SPI Mode IOSET2 Timings**



## **Electrical Characteristics**



## **Table 66-58. FLEXCOM4 in SPI Mode IOSET3 Timings**



## **Electrical Characteristics**

<span id="page-2643-0"></span>



## **66.15.3 FLEXCOM TWI Timings**

Refer to the section [TWI Timings](#page-2649-0).

## **66.16 USART in Asynchronous Modes**

In Asynchronous modes, the maximum baud rate that can be achieved is MCK2 / 8, if the bit USART\_MR.OVER=1. Example: if MCK2 = 83 MHz, the baud rate is 10.375 Mbit/s.

## **66.17 SPI Timings**

### **66.17.1 Maximum SPI Frequency**

The following formulas give maximum SPI frequency in Host Read and Write modes and in Client Read and Write modes.

• Host Write Mode

The SPI sends data to a client device only, e.g. an LCD. The limit is given by SPI<sub>2</sub> (or SPI<sub>5</sub>) timing.

• Host Read Mode

 $f_{SPCK}$ max = 1  $SPI<sub>0</sub>$  (or  $SPI<sub>3</sub>$ ) +  $t<sub>VALID</sub>$ 

t<sub>VALID</sub> is the client time response to output data after deleting an SPCK edge.

The  $f_{SPCR}$  max is given between the maximum frequency given by the above formula and the pad I/O limitation. • Client Read Mode

In Client mode, SPCK is the input clock for the SPI. The max SPCK frequency is given by setup and hold timings  $SPI<sub>7</sub>/SPI<sub>8</sub>$  (or  $SPI<sub>10</sub>/SPI<sub>11</sub>$ ). Since this gives a frequency well above the pad limit, the limit in Client Read mode is given by the SPCK pad.

• Client Write Mode

 $f_{\text{SPCK}}$ max =  $\frac{1}{2x(\text{SPL}_{\text{max}})\text{ or SP}}$ 2x(SPI<sub>6max</sub>(or SPI<sub>9max</sub>) + t<sub>SETUP</sub>

 $t_{\text{SETUP}}$  is the setup time from the host before sampling data (6 ns).

The f<sub>SPCK</sub> max is given between the maximum frequency given by the above formula and the pad I/O limitation.

## **66.17.2 Timing Conditions**

Timings assuming a capacitance load on MISO, SPCK and MOSI are given in the table below.

## **Electrical Characteristics**

#### **Table 66-59. Capacitance Load for MISO, SPCK and MOSI (SPI0 and SPI1)**



#### **66.17.3 Timing Extraction**

In the first two figures below, "SPI Host Modes 1 and 2" and "SPI Host Modes 0 and 3", the MOSI line shifting edge is represented with a hold time = 0. However, it is important to note that for this device, the MISO line is sampled prior to the MOSI line shifting edge. As shown in "MISO Capture in Host Mode", the device sampling point extends the propagation delay  $(t_p)$  for client and routing delays to more than half the SPI clock period, whereas the common sampling point allows only less than half the SPI clock period.

As an example, an SPI Client working in Mode 0 is safely driven if the SPI Host is configured in Mode 0.



#### **Figure 66-18. MISO Capture in Host Mode**







### **Figure 66-23. SPI Client Mode - NPCS Timings**



#### **Table 66-60. SPI0 IOSET1 Timings**



## **Table 66-61. SPI0 IOSET2 Timings**



## **Electrical Characteristics**



## **Table 66-62. SPI1 IOSET1 Timings**



## **Electrical Characteristics**



## **Table 66-63. SPI1 IOSET2 Timings**



## **Table 66-64. SPI1 IOSET3 Timings**



## **Electrical Characteristics**

<span id="page-2649-0"></span>

## **Figure 66-24. Minimum and Maximum Access Time for SPI Output Signal**



## **66.18 TWI Timings**

## **Figure 66-25. Two-wire Serial Bus Timing**



The table below describes the requirements for devices connected to the Two-wire Serial Bus.

## **Electrical Characteristics**

#### **Table 66-65. Two-wire Serial Bus Requirements**



#### **Notes:**

- 1. Required only for  $f_{TWCK}$  > 100 kHz.
- 2.  $C_{\mathsf{B}}$  = capacitance of one bus line in pF. Per I2C Standard,  $C_{\mathsf{b}}$  Max = 400 pF
- 3. The TWCK low period is defined as follows: t<sub>LOW</sub> = ((CLDIV × 2<sup>CKDIV</sup>) + 3) × t<sub>MCK</sub>
- 4. The TWCK high period is defined as follows:  $t_{\text{HIGH}} = ((\text{CHDIV} \times 2^{\text{CKDIV}}) + 3) \times t_{\text{MCK}}$

## **66.19 QSPI Timings**

### **66.19.1 Maximum QSPI Frequency**

The following formulas give maximum QSPI frequency in Host Read and Write modes.

- Host Write Mode The QSPI sends data to a client device only, e.g. an LCD. The limit is given by QSPI<sub>2</sub> (or QSPI<sub>5</sub>) timing.
- Host Read Mode

 $f_{\text{QSCK}}$ max =  $\frac{1}{\text{OSPL}}$  $QSPI_0$ (or  $QSPI_3$ ) +  $t_{\rm VALID}$ 

 $t_{\text{VALID}}$  is the client time response to output data after detecting a QSCK edge.

The  $f_{\text{OSCK}}$  max is given between the maximum frequency given by the above formula and the pad I/O limitation.

## **66.19.2 Timing Conditions**

Timings assuming a capacitance load are given in the table below.

### **Table 66-66. Capacitance Load (QSPI 0 and QSPI1)**



## **66.19.3 Timing Extraction**

#### **Figure 66-26. QSPI Host Mode 0**



### **Figure 66-27. QSPI Host Mode 1**



# **Figure 66-28. QSPI Host Mode 2** QSCK  $QIOX_D$ <sub>IN</sub> QSPI<sup>8</sup>  $QSPI_6$  QSPI  $QIOX_D<sub>OUT</sub>$ **Figure 66-29. QSPI Host Mode 3** QSCK



## **Table 66-67. QSPI0 IOSET1 Timings**



## **Electrical Characteristics**

## **Table 66-68. QSPI0 IOSET2 Timings**



## **Table 66-69. QSPI0 IOSET3 Timings**



## **Electrical Characteristics**



## **Table 66-70. QSPI1 IOSET1 Timings**



## **Table 66-71. QSPI1 IOSET2 Timings**



## **Electrical Characteristics**



## **Table 66-72. QSPI1 IOSET3 Timings**



## **66.20 MPDDRC Timings**

The following characteristics are applicable to the ambient operating temperature range  $T_A = -40^\circ \text{C}$  to +105°C for -CN devices, and -40°C to +85°C for -CU devices, unless otherwise specified.

## **66.20.1 Board Design Constraints**

As the SAMA5D2 series embeds impedance calibrated pads, there are no capacitive constraints on DDR signals. However, a board must be designed and equipped in order to respect propagation time and intrinsic delay in the SDRAM device. In all cases, line length to memory device must not exceed 5 cm.

## **66.20.2 DDR2-SDRAM**

**Note:**  For DDR2 memory, the SHIFT\_SAMPLING field value in the MPRDDRC\_RD\_DATA\_PATH register must be configured to 1.

#### **Table 66-73. System Clock Waveform Parameters**



### **66.20.3 LPDDR1-SDRAM**

**Note:**  For LPDDR1 memory, the SHIFT\_SAMPLING field value in the MPRDDRC\_RD\_DATA\_PATH register must be configured as follows:

SHIFT\_SAMPLING = 0 for 0 < DDR\_CLK < 94 MHz

SHIFT\_SAMPLING = 1 for 94 MHz < DDR\_CLK < 166 MHz

#### **Table 66-74. System Clock Waveform Parameters**



#### **66.20.4 LPDDR2/LPDDR3-SDRAM**

**Note:**  For LPDDR2/LPDDR3 memory, the SHIFT\_SAMPLING field value in the MPRDDRC\_RD\_DATA\_PATH register must be configured as follows:

SHIFT\_SAMPLING = 0 for 0 < DDR\_CLK < 80 MHz

SHIFT\_SAMPLING = 1 for 80 MHz < DDR\_CLK < 166 MHz

#### **Table 66-75. System Clock Waveform Parameters**



#### **66.20.5 DDR3/DDR3L-SDRAM**

**Note:**  For DDR3/DDR3L memory, the SHIFT\_SAMPLING field value in the MPRDDRC\_RD\_DATA\_PATH register must be configured to 2.

### **Table 66-76. System Clock Waveform Parameters**



#### **Note:**

1. The memories from the suppliers listed below operate up to 166 MHz with DLL off:

– Winbond

– Micron DDR3L references MT41K64M16JT-15E:G (V68A), MT41K64M16TW-107:J (V88A), MT41K128M16JT-125:K (V89C), MT41K256M16HA-125:E (V80A)

## **66.21 SSC Timings**

### **66.21.1 Timing Conditions**

Timings assuming a capacitance load are given in the table below.

## **Table 66-77. Capacitance Load (SSC0 and SSC1)**



### **66.21.2 Timing Extraction**

**Figure 66-30. SSC Transmitter, TK and TF in Output**



## **Figure 66-31. SSC Transmitter, TK in Input and TF in Output**





**Figure 66-32. SSC Transmitter, TK in Output and TF in Input**





## **Figure 66-37. SSC Receiver, RK in Output and RF in Input**



#### **Table 66-78. SSC0 IOSET1 Timings**



## **Electrical Characteristics**



## **Note:**

1. Timings SSC14 and SSC15 also apply when RK is used instead of TK (SSC\_TCMR.CKS = RK).

## **Table 66-79. SSC0 IOSET2 Timings**



## **Electrical Characteristics**



## **Note:**

1. Timings SSC14 and SSC15 also apply when RK is used instead of TK (SSC\_TCMR.CKS = RK).

## **Table 66-80. SSC1 IOSET1 Timings**



## **Electrical Characteristics**



## **Note:**

1. Timings SSC14 and SSC15 also apply when RK is used instead of TK (SSC\_TCMR.CKS = RK).

## **Table 66-81. SSC1 IOSET2 Timings**



## **Electrical Characteristics**



## **Note:**

1. Timings SSC14 and SSC15 also apply when RK is used instead of TK (SSC\_TCMR.CKS = RK).

## **66.22 PDMIC Timings**

## **66.22.1 Timing Conditions**

Timings assuming capacitance loads are given in the table below.

## **Table 66-82. Capacitance Load**



## **66.22.2 Timing Extraction**

**Figure 66-38. PDMIC Timing Diagram**



## **Table 66-83. PDMIC IOSET1 Timings**


### **Electrical Characteristics**



#### **Table 66-84. PDMIC IOSET2 Timings**



### **66.23 I2SC Timings**

#### **66.23.1 Timing Conditions**

Timings assuming capacitance loads are given in the table below.

#### **Table 66-85. Capacitance Load (I2SC0 and I2SC1)**



#### **66.23.2 Timing Extraction**

#### **Table 66-86. I2SC0 IOSET1 Timings**



### **Electrical Characteristics**

#### **Table 66-87. I2SC0 IOSET2 Timings**



#### **Table 66-88. I2SC1 IOSET1 Timings**



#### **Table 66-89. I2SC1 IOSET2 Timings**



### **Electrical Characteristics**



### **66.24 ISC Timings**

#### **66.24.1 Timing Conditions**

Timings assuming capacitance loads are given in the table below.

#### **Table 66-90. Capacitance Load**



#### **66.24.2 Timing Extraction**



#### **Table 66-91. ISC IOSET1 Timings**



### **Electrical Characteristics**

#### **Table 66-92. ISC IOSET2 Timings**



#### **Table 66-93. ISC IOSET3 Timings**



#### **Table 66-94. ISC IOSET4 Timings**



#### **66.25 SDMMC Timings**

The Secure Digital Multimedia Card (SDMMC) Controller supports the embedded MultiMedia Card (e.MMC) Specification V4.51, the SD Memory Card Specification V3.0, and the SDIO V3.0 specification. It is compliant with the SD Host Controller Standard V3.0 specification.

Features are different for the two instances of SDMMC:

SDMMC0: SD 3.0, eMMC 4.51, 8 bits

SDMMC1: SD 2.0, eMMC 4.41, 4 bits only

In SDR104 mode (SD 3.0), SDMMC0 is limited to 120 MHz (instead of 208 MHz). In HS200 mode (eMMC 4.51), SDMMC0 is limited to 120 MHz (instead of 200 MHz).

### <span id="page-2668-0"></span>**66.26 GMAC Timings**

#### **66.26.1 Timing Conditions**

Timings assuming a capacitance load on data and clock are given in the table below.

#### **Table 66-95. Capacitance Load on Data, Clock Pads**



#### **66.26.2 Timing Constraints**

#### **Table 66-96. Ethernet MAC MDIO Interface Timings**



#### **66.26.2.1 Ethernet MAC MII Mode**

#### **Table 66-97. Ethernet MAC MII Specific Signals**





#### **Figure 66-40. Ethernet MAC MII Mode and MDIO Interface**

#### **66.26.2.2 Ethernet MAC RMII Mode**

#### **Table 66-98. Ethernet MAC RMII Mode**

GRXDV







### **67. Mechanical Characteristics**

### **67.1 289-Ball Low Profile Fine Pitch Ball Grid Array (AMB) - 14x14x1.4 mm Body [LFBGA] Atmel Legacy Global Package Code CCZ**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**



#### **289-Ball Low Profile Fine Pitch Ball Grid Array (AMB) - 14x14x1.4 mm Body [LFBGA] Atmel Legacy Global Package Code CCZ**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**





Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-21124 Rev A Sheet 1 of 2

#### **289-Ball Low Profile Fine Pitch Ball Grid Array (AMB) - 14x14x1.4 mm Body [LFBGA] Atmel Legacy Global Package Code CCZ**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**



#### RECOMMENDED LAND PATTERN



Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-23124 Rev A

#### **Table 67-1. 289-ball LFBGA Package Characteristics**

Moisture Sensitivity Level 3

### **Mechanical Characteristics**

#### **Table 67-2. Device and 289-ball LFBGA Package Weight**



#### **Table 67-3. Package Reference**



#### **Table 67-4. 289-ball LFBGA Package Information**



### **67.2 256-Ball Thin Fine Pitch Ball Grid Array (AYB) - 8x8x1.05 mm Body [TFBGA]**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**



Microchip Technology Drawing C04-21133 Rev A Sheet 1 of 2

#### **256-Ball Thin Fine Pitch Ball Grid Array (AYB) - 8x8x1.05 mm Body [TFBGA]**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**





Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-21133 Rev A Sheet 2 of 2

#### **256-Ball Thin Fine Pitch Ball Grid Array (AYB) - 8x8x1.05 mm Body [TFBGA]**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**



#### RECOMMENDED LAND PATTERN



Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-23133 Rev A

### **Mechanical Characteristics**

#### **Table 67-5. 256-ball TFBGA Package Characteristics**



#### **Table 67-6. Device and 256-ball TFBGA Package Weight**



#### **Table 67-7. Package Reference**



#### **Table 67-8. 256-ball TFBGA Package Information**



### **67.3 196-Ball Thin Fine Pitch Ball Grid Array (BAB) - 11x11 mm Body [TFBGA]**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**



Microchip Technology Drawing C04-21141 Rev A Sheet 1 of 2

#### **196-Ball Thin Fine Pitch Ball Grid Array (BAB) - 11x11 mm Body [TFBGA]**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**





Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-21141 Rev A Sheet 2 of 2

#### **196-Ball Thin Fine Pitch Ball Grid Array (BAB) - 11x11 mm Body [TFBGA]**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**



#### RECOMMENDED LAND PATTERN



Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-23141 Rev A

### **Mechanical Characteristics**

#### **Table 67-9. 196-ball TFBGA Package Characteristics**



#### **Table 67-10. Device and 196-ball TFBGA Package Weight**



#### **Table 67-11. Package Reference**



#### **Table 67-12. 196-ball TFBGA Package Information**



### **68. Marking**

Top marking follows the scheme below:



with possible values:



### **69. Ordering Information**

For details on ordering codes, refer to the section [Product Identification System.](#page-2739-0)



**Note:** 

1. The Boot Configuration Word reset value for ATSAMA5D24C-CUF01 is 0x00000C00, meaning that the boot on SDMMC1 and SDMMC0 are disabled. Refer to [Boot Configuration Word](#page-139-0).

### **70. Revision History**

#### **70.1 Revision DS60001476H - 03/2022**

**Note:**  Microchip is in the process of implementing inclusive language in our documentation. During this update, you may see the old terms and the new terms in our documentation text. We apologize for any confusion.









### **Revision History**



### **70.2 Revision DS60001476G - 03/2021**



### **70.3 Revision DS60001476F - 09/2020**



### **70.4 Revision DS60001476E - 09/2020**







### **70.5 Revision DS60001476D - 02/2020**





### **SAMA5D2 Series Revision History**





### **70.6 Revision DS60001476C**









### **Revision History**



### **70.7 Revision DS60001476B**


## **Revision History**

**...........continued**

**Changes**

Section 29.7.3 "PTC Enable Register": removed field CLR\_IRQEN, and replaced field SET\_IRQEN with bits IER0, IER1, IER2, IER3.

Renamed the following registers:

- "Mode 1: Write Access" to "PTC Command Register"

- "Host Flags" to "PTC Interrupt Status Register"

- "Host Flags Control" to "PTC Enable Register"

Section 39. "LCD Controller (LCDC)"

Corrected Figure 39-1. Block Diagram (added "PP Layer" block).

**Section 66. "Electrical Characteristics"**

Added Section 66.10 "PTC Characteristics".

Section 66.5.3.1 "ULP0 Mode": updated steps (5) and (6).

Table 66-9 "Typical Peripheral Power Consumption by Peripheral in Active Mode": corrected UHPHS consumption value from "12 \*MCK + 4900\*DR" to "12 \*MCK + 490\*DR" and UDPHS consumption value from "10 \*MCK + 2060\*DR" to "10 \*MCK + 206\*DR"

Table 66-13 "VDDCORE Power Consumption in Ultra Low-power Mode: AMP2": removed ULP0 512 Hz row.

### **Section 68. "Schematic Checklist"**

Removed Section 68.3 "Shutdown Considerations" and Section 68.4 "Wakeup Considerations" (redundant with content in Section 7. "Power Considerations").

Table 68-1 "Power Supply Connections": updated VDDCORE recommended pin connection from "1.08V to 1.32V" to "1.1V to 1.32V".

Table 68-2 "Clock, Oscillator and PLL Connections": updated main oscillator recommended pin connection from "Crystals between 8 and 16 MHz" to "Crystals between 8 and 24 MHz".

Table 68-6 "Reset and Test Connections": updated NRST recommended pin connection.

### **Section 69. "Marking"**

Updated marking information.

### **Section 71. "Errata"**

Added the following issues in Section 71.1 "Errata - SAMA5D2 MRL C Parts":

Section 71.1.9 "Master CAN-FD Controller (MCAN)" to Section 71.1.18 "MCAN High Priority Message (HPM)" and Section 71.1.19 "ROM Code: Using JTAG IOSET 4".

Added the following issues in Section 71.2 "Errata - SAMA5D2 MRL B Parts":

Section 71.2.10 "Master CAN-FD Controller (MCAN)" to Section 71.2.19 "MCAN High Priority Message (HPM)" and Section 71.2.20 "ROM Code: Using JTAG IOSET 4".

Added the following issues in Section 71.3 "Errata - SAMA5D2 MRL A Parts":

Section 71.3.26 "Master CAN-FD Controller (MCAN)" to Section 71.3.35 "MCAN High Priority Message (HPM)" and Section 71.3.36 "ROM Code: Using JTAG IOSET 4".

## **70.8 Revision DS60001476A**

## **Changes**

## General

- Template update: Moved from Atmel to Microchip template.

- The datasheet is assigned a new document number (DS60001476) and revision letter is reset to A.

--- Document number DS60001476 revision A corresponds to what would have been 11267 revision F.





## **Revision History**

**...........continued**

### **Changes**

Table 36-2 "CAS Read Latency": added row for Low-power DDR3-SDRAM. Corrected typo in note.

Section 36.7.2 "MPDDRC Refresh Timer Register": updated the method to compute COUNT.

Section 36.7.3 "MPDDRC Configuration Register": updated NC field description table.

Section 36.7.6 "MPDDRC Timing Parameter 2 Register": in TRPA description, added "In the case of LPDDR2-SDRAM, this field is equivalent to tRPAB."

Section 36.7.10 "MPDDRC Low-power DDR2 Low-power DDR3 and DDR3 Calibration and MR4 Register": in COUNT\_CAL field description, added 'One ZQCS command can effectively correct at least 1.5% of output impedance errors within Tzqcs.' and 'TSens and VSens are given by the manufacturer (Output Driver Sensitivity definition). Tdriftrate and Vdriftrate are defined by the end user.'

**Section 38. "DMA Controller (XDMAC)"**

Added information regarding XDMAC\_CC.INITD in Section 38.8 "XDMAC Software Requirements" and Section 38.9.28 "XDMAC Channel x [x = 0..15] Configuration Register".

Section 38.9.3 "XDMAC Global Weighted Arbiter Configuration Register": replaced "XDMAC scheduler" with "DMAC scheduler" throughout.

**Section 39. "LCD Controller (LCDC)"**

Standardized signal names from 'LCD\_XXX' to 'LCDXXX' ('underscore' character removed)

Section 39.2 "Embedded Characteristics": removed "(at synthesis time)" from characteristic "Asynchronous Output Mode Supported".

**Section 40. "Ethernet MAC (GMAC)"**

Section 40.2 "Embedded Characteristics": deleted queue sizes (now found in Table 40-6 "Queue Size").

Table 40.6.3.9 "Priority Queueing in the DMA": added Table 40-6 "Queue Size" and updated queue sizes.

Section 40.6.15 "Timestamp Unit": changed pin reference from "TIOB11/PD22" to "TIOA11/PD21".

Added Section 40.6.18 "Energy-efficient Ethernet Support"

Updated Section 40.6.19 "802.1Qav Support - Credit-based Shaping": added definitions of portTransmitRate and IdleSlope; updated content on queue priority management.

Added Section 40.6.20 "LPI Operation in the GMAC".

Table 40-18 "Register Mapping": added registers at offsets 0x270 to 0x27C.

Section 40.8.1 "GMAC Network Control Register": added bit 19: TXLPIEN: Enable LPI Transmission (was 'reserved'). Added bit description. Changed description of SRTSM bit.

Section 40.8.3 "GMAC Network Status Register": added bit 7: RXLPIS: LPI Indication (was 'reserved'). Added bit description.

Added bit 27: RXLPISBC: Receive LPI indication Status Bit Change and bit description and added bit 29: TSUTIMCOMP: TSU timer comparison interrupt and bit description in:

- Section 40.8.10 "GMAC Interrupt Status Register"

- Section 40.8.11 "GMAC Interrupt Enable Register"

- Section 40.8.12 "GMAC Interrupt Disable Register"

- Section 40.8.13 "GMAC Interrupt Mask Register"

Section 40.8.13 "GMAC Interrupt Mask Register": added bit 26, SRI, and bit 28, WOL, and bit descriptions.

Added following sections:

- Section 40.8.106 "GMAC Received LPI Transitions"

- Section 40.8.107 "GMAC Received LPI Time"

- Section 40.8.108 "GMAC Transmit LPI Transitions"

- Section 40.8.109 "GMAC Transmit LPI Time"









## **Revision History**



### **Changes**

In Section 66.14.2 "FLEXCOM SPI Timings", removed note below all tables from Table 66-52 "FLEXCOM0 in SPI Mode IOSET1 Timings" to Table 66-61 "FLEXCOM4 in SPI Mode IOSET3 Timings". Added Section 66.15 "USART in Asynchronous Modes". Section 66.16 "SPI Timings": updated limitation on fSPCK in "Master Read Mode" and "Slave Write Mode". Removed note below Table 66-63 "SPI0 IOSET1 Timings", Table 66-64 "SPI0 IOSET2 Timings", Table 66-65 "SPI1 IOSET1 Timings", Table 66-66 "SPI1 IOSET2 Timings" and Table 66-67 "SPI1 IOSET3 Timings". Section 66.18 "QSPI Timings": updated limitation on fQSCK in "Master Read Mode". Section 66.19.3 "LPDDR1-SDRAM", Table 66-76 "System Clock Waveform Parameters": updated min value of tDDRCK for VDDCORE[1.2V, 1.32V]. Section 66.19.4 "LPDDR2/LPDDR3-SDRAM", Table 66-77 "System Clock Waveform Parameters": updated min value of tDDRCK for VDDCORE[1.2V, 1.32V]. Section 66.19.5 "DDR3/DDR3L-SDRAM": updated min values in Table 66-78 "System Clock Waveform Parameters". Section 66.23 "ISC Timings": updated Figure 66-40 "ISC Timing Diagram" and Timings tables. **Section 68. "Schematic Checklist"** Table 68-1 "Power Supply Connections": removed reference to VCCCORE. Added Section 68.14.7 "Considerations for PTC Interface". **Section 70. "Ordering Information"** Updated Table 70-1 "SAMA5D2 Ordering Information" with MRL C ordering codes. **Section 71. "Errata"** Added Section 71.1 "Errata - SAMA5D2 MRL C Parts". Section 71.2 "Errata - SAMA5D2 MRL B Parts": added Section 71.1.1 "GMAC Timestamps and PTP packets". Section 71.3 "Errata - SAMA5D2 MRL A Parts": added - Section 71.1.1 "GMAC Timestamps and PTP packets" - Section 71.3.4 "ROM Code: SPI Bootup Frequency".

## **70.9 Revision 11267E**

**Changes**

Deleted Section 61. "Security Module".

## **70.10 Revision 11267D**



**Revision History**

**...........continued**

#### **Changes**

#### **Section 2. "Configuration Summary"**

"Class D amplifier" changed to "stereo Class D amplifier"

Updated text at end of section

### **Section 3. "Block Diagram"**

Figure 3-1 "SAMA5D2 Series Block Diagram": added ISC\_MSK input; updated description of crystal oscillators; "PWMEXTRIG0-1" renumbered to "PWMEXTRG1–2"

Added note "See Section 35. "DMA Controller (XDMAC)" for peripheral connections to DMA."

### **Section 4. "Signal Description"**

Table 4-1 "Signal Description List": NRST signal function "Microcontroller Reset" changed to "Microprocessor Reset"; "PWMEXTRG0-1" renumbered to "PWMEXTRG1–2"; "Self-refresh mode" changed to "Backup Self-refresh mode" in DDR\_CKE comments

#### **Section 5. "Package and Pinout"**

Separated content into Section 5.1 "Packages" and Section 5.2 "Pinouts"

Table 5-2 "Pin Description (SAMA5D21, SAMA5D22, SAMA5D24, SAMA5D26, SAMA5D27, SAMA5D28A)": "ADVREFP" corrected to "ADVREF"; "PWMEXTRG0" and "PWMEXTRG1" renumbered to "PWMEXTRG1" and "PWMEXTRG2"; removed empty function cells for primary signals PA30, PA31, and PB0–PB7; removed "SEC, FILTER" from "Reset State" column header; added footnote on reset states

Added Table 5-3 "Pin Description (SAMA5D23 pins different from those in SAMA5D21/SAMA5D2)" and Table 5-4 "Pin Description (SAMA5D28B pins different from those in SAMA5D28A)"

#### **Section 6. "Power Considerations"**

Table 6-1 "SAMA5D2 Power Supplies": updated rows VDDUTMIC, VDDHSIC and VDDOSC

Section 6.4.1 "VDDBU Power Architecture": reworded second paragraph and deleted "typically less than 2 µA"

## **Section 7. "Memories"**

Section 7.2.1 "External Bus Interface": "The slew rates are determined by programming the SFR\_EBICFG bit in SFR registers" changed to "The drive levels are configured with the DRIVEx field in the EBI Configuration Register (SFR\_EBICFG)"

#### **Section 8. "Event System"**

Section 8-1 "Real-time Event Mapping List": instance of "ADC\_ADTRG" corrected to "ADTRG"

### **Section 9. "System Controller"**

Section 9.1 "Power-On Reset": "dedicated to VDDBU, VDDIOP and VDDCORE" changed to "dedicated to monitoring VDDBU, VDDIOP and VDDCORE"

### **Section 10. "Peripherals"**

Table 10-1 "Peripheral identifiers": in 'Instance Name' column, renamed CAN0 and CAN1 to MCAN0 and MCAN1

Section 10.4 "Peripheral Clock Types": in SLOW\_CLOCK description, "32768-Hz crystal oscillator or by the on-chip 32-kHz RC oscillator" changed to "32.768 kHz crystal oscillator or by the on-chip 64 kHz RC oscillator"

### **Section 11. "Chip Identifier (CHIPID)"**

Updated Table 11-1 "SAMA5D2 Chip ID Registers"

### **Section 13. "L2 Cache Controller (L2CC)"**

Table 13-2 "Register Mapping": reset value 0x0000\_0000 changed to 0x0000\_0111 for L2CC\_TRCR and L2CC\_DRCR

### **Section 14. "Debug and Test Features"**

Table 14-1 "Debug and Test Pin List": NRST pin function "Microcontroller Reset" changed to "Microprocessor Reset"

### **Section 15. "Standard Boot Strategies"**

"Boot Sequence Control Register (BSCR)" renamed to "Boot Sequence Controller Configuration Register"

Section 15.1 "Description": "This microcontroller can be configured" changed to "This microprocessor can be configured"



## **Revision History**

**...........continued**

**Changes**

Section 31.4.2 "External Interrupt Lines": "are generally multiplexed" changed to "are multiplexed"

Section 31.5 "Functional Description": removed entire section "Peripheral Muxing Example"

Table 31-4 "Register Mapping":

- added reset value for PIO\_CFGR, PIO\_ODSR, PIO\_IMR, S\_PIO\_CFGR, S\_PIO\_ODSR and S\_PIO\_IMR

- "PIO I/O Freeze Register" corrected to "PIO I/O Freeze Configuration Register"

- defined offset range 0x400–0x4FC as reserved

- reserved offset range 0x5E8–0x5F8 changed to 0x5E8–0x5FC

- "Secure PIO I/O Freeze Register" corrected to "Secure PIO I/O Freeze Configuration Register"

Removed duplicated or invalid addresses in Section 31.7.1 "PIO Mask Register", Section 31.7.2 "PIO Configuration Register", Section 31.7.3 "PIO Pin Data Status Register", Section 31.7.4 "PIO Lock Status Register", Section 31.7.5 "PIO Set Output Data Register", and Section 31.7.6 "PIO Clear Output Data Register"

Section 31.7.7 "PIO Output Data Status Register": removed duplicated or invalid addresses; access "Read-only or Read/Write" corrected to "Read/Write"

Removed duplicated or invalid addresses in Section 31.7.8 "PIO Interrupt Enable Register", Section 31.7.9 "PIO Interrupt Disable Register", Section 31.7.10 "PIO Interrupt Mask Register", and Section 31.7.11 "PIO Interrupt Status Register"

Section 31.7.12 "PIO I/O Freeze Configuration Register": corrected title (was "PIO Freeze Configuration Register"); removed duplicated or invalid addresses; access "Read/Write" corrected to "Write-only"

Removed duplicated or invalid addresses in Section 31.7.15 "Secure PIO Mask Register", Section 31.7.16 "Secure PIO Configuration Register", Section 31.7.17 "Secure PIO Pin Data Status Register", Section 31.7.18 "Secure PIO Lock Status Register", Section 31.7.19 "Secure PIO Set Output Data Register" and Section 31.7.20 "Secure PIO Clear Output Data Register"

Section 31.7.21 "Secure PIO Output Data Status Register": removed duplicated or invalid addresses; access "Read-only or Read/Write" corrected to "Read/Write"

Removed duplicated or invalid addresses in Section 31.7.22 "Secure PIO Interrupt Enable Register", Section 31.7.23 "Secure PIO Interrupt Disable Register", Section 31.7.24 "Secure PIO Interrupt Mask Register", and Section 31.7.25 "Secure PIO Interrupt Status Register"

Section 31.7.29 "Secure PIO I/O Freeze Configuration Register": corrected title (was "Secure PIO Freeze Configuration Register"); removed duplicated or invalid addresses; access "Read/Write" corrected to "Write-only"

Section 31.7.30 "Secure PIO Slow Clock Divider Debouncing Register": added sentence about register write protection

**Section 32. "External Memories"**

Table 32-1 "DDR/LPDDR I/O Lines Description": updated DDR\_VREF function description

**Section 33. "Multiport DDR-SDRAM Controller (MPDDRC)"**

Section 33.4.1 "Low-power DDR1-SDRAM Initialization": in first paragraph, removed content about configuring register SFR\_DDRCFG

Section 33.6 "Software Interface/SDRAM Organization, Address Mapping": modified description of Interleaved mode ("at each SDRAM end page" corrected to "at each DDRSDRAM end of page")

Harmonized register naming throughout Section 33.7 "AHB Multiport DDR-SDRAM Controller (MPDDRC) User Interface"

Removed all MPDDRC DLL registers (offset range 0x100–0x158 now reserved)

Section 33.7.3 "MPDDRC Configuration Register": modified description of DECOD bit value '1' ("at each SDRAM end page" corrected to "at each DDR-SDRAM end of page")

Section 33.7.12 "MPDDRC I/O Calibration Register": updated RZQ values in RDIV field description

**Section 34. "Static Memory Controller (SMC)"**

Section 34.17.3 "NFC Initialization": instances of "rbn" changed to "Ready/Busy"

Section 34.20.3 "NFC Status Register": bit RB\_EDGE3 (bit 27) replaced by RB\_EDGE0 (bit 24); updated RB\_RISE and RB\_FALL bit descriptions

Bit RB\_EDGE3 (bit 27) replaced by RB\_EDGE0 (bit 24) in Section 34.20.4 "NFC Interrupt Enable Register", Section 34.20.5 "NFC Interrupt Disable Register" and Section 34.20.6 "NFC Interrupt Mask Register"







## **Revision History**

**...........continued**

#### **Changes**

Throughout, "PWMTRG" and "EXTTRG" renamed to "PWMEXTRG"

Table 53-2 "I/O Lines": "PWMEXTRG0" and "PWMEXTRG1" renumbered to "PWMEXTRG1" and "PWMEXTRG2"

Updated Section "Recoverable Fault"

Updated Figure 53-1 "Pulse Width Modulation Controller Block Diagram" and added note below figure

Updated Figure 53-16 "Fault Protection"

**Section 54. "Secure Fuse Controller (SFC)"**

Table 54-1 "Register Mapping": removed reset value from SFC\_IER and SFC\_IDR (both registers are write-only)

**Section 55. "Integrity Check Monitor (ICM)"**

Table 55-8 "Register Mapping": ICM\_SR access "Write-only" corrected to "Read-only"

**Section 57. "Advanced Encryption Standard (AES)"**

Table 57-5 "Register Mapping": AES\_ALPHAR[0..3] access "Write" corrected to "Write-only"

Section 57.5.20 "AES Alpha Word Register x": access "Write" corrected to "Write-only"

**Section 59. "Triple Data Encryption Standard (TDES)"**

Section 59.4.1 "Operating Modes": deleted sentence "The OFB and CFB modes of operation are only available if 2-key mode is selected (KEYMOD = 1 in TDES\_MR)."

Section 59.4.3 "Last Output Data Mode": deleted sentence "No more Output Data Register reads are necessary between consecutive encryptions/decryptions (see Section 59.4.3 "Last Output Data Mode")."

Section 59.5.2 "TDES Mode Register": in OPMOD field description, deleted sentence "The OFB and CFB modes of operation are only available if 2-key mode is selected (KEYMOD = 1)."

#### **Section 61. "Security Module"**

Updated Figure 61-2 "Security Module Internal Memory Map"

**Section 62. "Analog-to-Digital Converter (ADC)"**

Section 62.1 "Description":

- deleted sentence "A digital error correction circuit based on the multi-bit redundant signed digit (RSD) algorithm is implemented to reduce INL and DNL errors."

- deleted sentence "Finally, the user can configure ADC timings, such as startup time and tracking time."

Updated Section 62.2 "Embedded Characteristics"

Updated Figure 62-1 "Analog-to-Digital Converter Block Diagram"

Revised Section 62.5 "Product Dependencies"

Revised Section 62.6.1 "Analog-to-Digital Conversion"

Updated Section 62.6.3 "ADC Reference Voltage" and Section 62.6.4 "Conversion Resolution"

Updated Section 62.6.7 "Conversion Triggers"

Section 62.6.9 "Comparison Window": in fourth paragraph, instance of "ADC\_SR" corrected to "ADC\_ISR"

Section 62.6.10 "Differential and Single-ended Input Modes": changed title (was "Differential Inputs") and revised content

Updated Section 62.6.11 "ADC Timings", Section 62.6.12 "Last Channel Specific Measurement Trigger", Section 62.6.13 "Enhanced Resolution Mode and Digital Averaging Function" and Section 62.6.14 "Automatic Error Correction"

Instances of GND renamed to GNDANA in Figure 62-15 "Touchscreen Switches Implementation", Figure 62-18 "Touchscreen Switches Implementation" and Figure 62-20 "Touchscreen Pen Detect"

Updated Section 62.6.16 "Asynchronous and Partial Wakeup (SleepWalking)"



## **Revision History**



## **70.11 Revision 11267C**



## **Revision History**

**...........continued Changes Section 10. "Peripherals"** Updated Table 10-1 "Peripheral identifiers" and Section 10.4 "Peripheral Clock Types" **Section 16. "AXI Matrix (AXIMX)"** Table 16-1 "Register Mapping": removed 0x00000000 reset value from all rows **Section 17. "Matrix (H64MX/H32MX)"** Section 17.2 "Embedded Characteristics": removed "Master number forwarding to slaves" characteristic Updated Table 17-1 "List of H64MX Masters", Table 17-2 "List of H64MX Slaves", Table 17-4 "List of H32MX Masters", Table 17-5 "List of H32MX Slaves" Table 17-3 "Master to Slave Access on H64MX": updated 'SDMMC0-SDMMC1' row Table 17-6 "Master to Slave Access on H32MX": updated 'Slave 5' rows Section 17.12.2 "Security of APB Slaves": added introduction and bulleted list introduced by "As a general rule" Added Section 17.12.3 "Security Types of AHB Master Peripherals" and Section 17.12.4 "Security Types of AHB Slave Peripherals" Section 17-9 "Peripheral Identifiers": corrected some security type names Section 17.13 "AHB Matrix (MATRIX) User Interface": added introduction and modified reset value of Updated Security Areas Split Slave x Registers in Table 17-10 "Register Mapping" **Section 21. "Watchdog Timer (WDT)"** Replaced "Idle mode" with "Sleep mode (Idle mode)" in Section 21.1 "Description" and with "Sleep mode" in Section 21.4 "Functional Description" **Section 22. "Reset Controller (RSTC)"** Renamed 'proc\_nreset' to 'Processor Reset', 'periph\_nreset' to 'Peripheral Reset', 'backup\_neset' to 'Backup Reset', 'rstc\_irq' to 'Reset Controller Interrupt', 'wd\_fault' to 'Watchdog Fault', 'user reset' to User Reset. Updated text and figures to show that Processor Reset and Peripheral Reset signals are merged. **Section 23. "Shutdown Controller (SHDWC)"** Updated Figure 23-1 "Shutdown Controller Block Diagram" and Table 23-1 "I/O Lines Description" Section 23.7.3 "Shutdown Status Register": corrected register table (added WKUPIS9) Section 23.7.4 "Shutdown Wake-up Inputs Register": corrected register table (added WKUPT9 and WKUPEN9) **Section 25. "Real-time Clock (RTC)"** Removed RTC Milliseconds Register (RTC\_MSR) and all related information in Section 25.1 "Description", Section 25.2 "Embedded Characteristics", Section 25.5 "Functional Description" and Section 25.6 "Real-time Clock (RTC) User Interface". Table 25-1 "Register Mapping": modified RTC\_CALR reset value Section 25.6.1 "RTC Control Register": updated CALEVSEL field description Updated Section 25.6.22 "RTC TimeStamp Source Register" **Section 29. "Clock Generator"** Section 29.2 "Embedded Characteristics": replaced "400 to 1000 MHz programmable PLL" with "600 to 1200 MHz programmable PLL" and replaced "HCLOCK" with "HCLOCK\_LS/HS" and "PCLOCK" with "PCLOCK\_LS/HS" Section 29.4 "Slow Clock": removed "This allows the slow clock to be valid in a short time (about 100 μs)" Section 29.8 "Audio PLL": updated all equations and added "in the 700 MHz range" after "The PLL core operates at 700 MHz (AUDIOCORECLOCK)" Updated Figure 29-3. Main Clock Block Diagram and Figure 29-4. Main Clock Source Selection **Section 30. "Power Management Controller (PMC)"** Updated Section 30.6 "Matrix Clock Controller"

## **Revision History**

### **...........continued**

#### **Changes**

Updated Section 30-1 "General Clock Block Diagram"

Section 30.19 "Programming Sequence", sub-section "Selecting Master Clock and Processor Clock": updated sequence following "If a new value for CSS field corresponds to PLL Clock"

Section 30.22.11 "PMC Master Clock Register": updated H32MXDIV field description

### **Section 33. "Multi-port DDR-SDRAM Controller (MPDDRC)"**

Section 33-2 "Single Write Access, Row Closed, DDR-SDRAM Devices" to Section 33-8 "SINGLE Write Access Followed by a Read Access, DDR2-SDRAM Devices": replaced "D[15:0]" with "DATA"

Updated Section 33.7.9 "MPDDRC Low-power DDR2 Low-power DDR3 Low-power Register"

Section 33.7.10 "MPDDRC Low-power DDR2 Low-power DDR3 and DDR3 Calibration and MR4 Register": updated MR4\_READ field description

## **Section 34. "Static Memory Controller (SMC)"**

Removed NFCCMD field and modified Section 34.17.2.1 "Building NFC Address Command Example" and Section 34.17.2.2 "NFC Address Command" accordingly

Table 34-20 "Register Mapping": corrected offset values of PMECC Error Location 31 Register and of subsequent reserved range; removed reset value from HSMC\_CTRL (register is write-only)

### **Section 35. "DMA Controller (XDMAC)"**

Section 35.5.4.1 "Single Block With Single Microblock Transfer": added text on memory-to-memory transfer

Section 35.8 "XDMAC Software Requirements": added bullet on memory-to-memory transfer

Table 35-5 "Register Mapping": corrected access of XDMAC\_GTYPE, XDMAC\_GWAC, XDMAC\_CIM

Section 35.9.6 "XDMAC Global Interrupt Mask Register": corrected access to Read-only

Section 35.9.28 "XDMAC Channel x [x = 0..15] Configuration Register": corrected INITD and PERID field descriptions

### **Section 36. "LCD Controller (LCDC)"**

Modified width of fields in Section 36.7.2 "LCD Controller Configuration Register 1" and Section 36.7.3 "LCD Controller Configuration Register 2"

### **Section 40. "Audio Class D Amplifier (CLASSD)"**

Replaced 'audio clock' with 'generic clock' and 'ACLK' with 'GCLK' throughout the section

### **Section 41. "Inter-IC Sound Controller (I2SC)"**

Section 41.6.3 "Master, Controller and Slave Modes": removed text fragment: 'in order to avoid unwanted glitches on the I2SWS and I2SCK pins.'

Section 41.8.2 "Inter-IC Sound Controller Mode Register": removed text fragment: 'in order to avoid unexpected behavior on the I2SWS, I2SCK and I2SDO outputs.' and added note (2) below IMCKDIV field description.

## **Section 44. "Flexible Serial Communication Controller (FLEXCOM)"**

Restored all references to ISO7816 specification

Updated Figure 44-3 "Fractional Baud Rate Generator"

Added Figure 44-27 "RTS line software control when FLEX\_US\_MR.USART\_MODE = 2"

Section 44.10.6 "USART Mode Register": updated USART\_MODE field description (SPI\_MASTER item)

Section 44.10.44 "SPI Mode Register": added LBHPC bit

### **Section 45. "Universal Asynchronous Receiver Transmitter (UART)"**

Section 45.6.9 "UART Baud Rate Generator Register": in CD field description, corrected equation after "If BRSRCCK = 1"

**Section 47. "Quad SPI Interface (QSPI)"**

Section 47.7.5 "QSPI Status Register": updated RDRF, TDRE, TXEMPTY, and OVRES field descriptions

**Section 48. "Secure Digital Multimedia Card (SDMMC)"**



## **70.12 Revision 11267B**







**Revision History**



## **70.13 Revision 11267A**



## **Table of Contents**


























## <span id="page-2738-0"></span>**The Microchip Website**

Microchip provides online support via our website at [www.microchip.com/](http://www.microchip.com/). This website is used to make files and information easily available to customers. Some of the content available includes:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- **General Technical Support** Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing
- **Business of Microchip** Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## **Product Change Notification Service**

Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, go to [www.microchip.com/pcn](http://www.microchip.com/pcn) and follow the registration instructions.

## **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Embedded Solutions Engineer (ESE)
- **Technical Support**

Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document.

Technical support is available through the website at: [www.microchip.com/support](http://www.microchip.com/support)

#### <span id="page-2739-0"></span>**Product Identification System**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.





Examples:

• ATSAMA5D21C-CUR = ARM Cortex-A5 general- purpose microprocessor, 196-ball, Industrial temperature, BGA Package.

**Note:**  Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package

## **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.

#### <span id="page-2740-0"></span>**Legal Notice**

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at [www.microchip.com/en-us/support/](https://www.microchip.com/en-us/support/design-help/client-support-services) [design-help/client-support-services](https://www.microchip.com/en-us/support/design-help/client-support-services).

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet- Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, NVM Express, NVMe, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, Symmcom, and Trusted Time are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

<span id="page-2741-0"></span>All other trademarks mentioned herein are property of their respective companies.

© 2022, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved.

ISBN: 978-1-6683-0017-6

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

### **Quality Management System**

For information regarding Microchip's Quality Management Systems, please visit [www.microchip.com/quality](http://www.microchip.com/quality).

<span id="page-2742-0"></span>

# **Worldwide Sales and Service**

