

## **Data Sheet**

#### **Description**

The SCM2007MKF is a 3-phase brushless motor driver in which output transistors, pre-drive circuits, bootstrap diodes with current-limiting resistors, and a temperature-sensing thermistor are highly integrated.

The product can run on a 3-shunt current detection system and optimally control the inverter systems of medium-capacity motors that require universal input standards.

#### **Features**

- Pb-free (RoHS Compliant)
- Isolation Voltage: 2500 V (for 1 min) (UL Recognition Pending)
- Built-in Thermistor
- Built-in Bootstrap Diodes
- CMOS-compatible Input (3.3 V or 5 V)
- Fault Signal Output at Protection Activation
- Shutdown Signal Input
- Selectable OCP Hold Time (SELECT Pin: 34 μs, 8 ms)
- Protections Include:

Undervoltage Lockout for Power Supply VBx Pin (UVLO\_VB): Auto-restart VCCx Pin (UVLO\_VCCx): Auto-restart Overcurrent Protection (OCP): Auto-restart Overvoltage Protection (OVP): Auto-restart

#### **Typical Application**



## **Package**

DIP33

Pin Pitch: 1.27 mm Mold Dimensions: 47 mm × 19 mm × 4.4 mm



Not to scale

## **Specifications**

• Power Device: IGBT + FRD (600 V)

• Name Plate Current: 20 A

## **Applications**

For motor drives such as:

- Refrigerator Compressor Motor
- Air Conditioner Compressor Motor
- Washing Machine Main Motor
- Fan Motor
- Pump Motor

## **Contents**

| Description                                                      | 1    |
|------------------------------------------------------------------|------|
| Contents                                                         | 2    |
| 1. Absolute Maximum Ratings                                      | 4    |
| 2. Recommended Operating Conditions                              | 5    |
| 3. Electrical Characteristics                                    |      |
| 3.1. Characteristics of Control Parts                            | 6    |
| 3.2. Bootstrap Diode Characteristics                             | 7    |
| 3.3. Thermal Resistance Characteristics                          | 7    |
| 3.4. Transistor Characteristics                                  |      |
| 4. Mechanical Characteristics                                    | 9    |
| 5. Insulation Distance                                           | 9    |
| 6. Truth Table                                                   | - 10 |
| 7. Block Diagram                                                 | - 11 |
| 8. Pin Configuration Definitions                                 |      |
|                                                                  |      |
| 9. Typical Applications                                          | - 13 |
| 10. Physical Dimensions                                          |      |
| 10.1. DIP33                                                      |      |
| 10.2. Reference PCB Hole Sizes                                   | - 16 |
| 11. Marking Diagram                                              | - 16 |
| 12. Functional Descriptions                                      | - 17 |
| 12.1. Turning On and Off the IC                                  |      |
| 12.2. Pin Descriptions                                           |      |
| 12.2.1. VBB                                                      |      |
| 12.2.2. U, V, and W                                              |      |
| 12.2.4. HS1, HS2, and HS3                                        |      |
| 12.2.5. LS1, LS2, and LS3                                        |      |
| 12.2.6. VCC1 and VCC2                                            |      |
| 12.2.7. HIN1, HIN2, and HIN3; LIN1, LIN2, and LIN3               |      |
| 12.2.8. OCP                                                      |      |
| 12.2.9. SELECT                                                   |      |
| 12.2.10. SD                                                      |      |
| 12.2.11. FO                                                      |      |
| 12.2.13. COM1 and COM2                                           |      |
| 12.3. Protection Functions                                       |      |
| 12.3.1. Fault Signal Output                                      |      |
| 12.3.2. Shutdown Signal Input                                    | - 22 |
| 12.3.3. Undervoltage Lockout for Power Supply (UVLO)             |      |
| 12.3.4. Overcurrent Protection (OCP)                             | - 23 |
| 12.3.5. Overvoltage Protection (OVP)                             | - 24 |
| 13. Design Notes                                                 |      |
| 13.1. PCB Pattern Layout                                         |      |
| 13.2. Considerations in Heatsink Mounting                        | - 25 |
| 13.3. Considerations in IC Characteristics Measurement           | - 26 |
| 14. Calculating Power Losses and Estimating Junction Temperature | - 26 |
| 14.1. IGBT Steady-state Loss, Pon                                | - 26 |
| 14.2. IGBT Switching Loss, P <sub>SW</sub>                       | - 27 |

| 14.3. Estimating Junction Temperature of IGBT   | 27 |
|-------------------------------------------------|----|
| 15. Performance Curves                          | 28 |
| 15.1. Transient Thermal Resistance Curves       | 28 |
| 15.2. Performance Curves of Control Parts       | 29 |
| 15.3. Performance Curves of Output Parts        | 34 |
| 15.3.1. Output Transistor Performance Curves    |    |
| 15.3.2. Switching Losses                        |    |
| 15.4. Allowable Effective Current Curves        |    |
| 15.5. Short Circuit SOAs (Safe Operating Areas) | 37 |
| 16. Pattern Layout Example                      | 38 |
| 17. Typical Motor Driver Application            | 40 |
| Important Notes                                 | Δ1 |

## 1. Absolute Maximum Ratings

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current (-).

Unless specifically noted,  $T_A = 25$  °C, COM1 = COM2 = COM.

| Parameter                                    | Symbol                 | Conditions                                                                                             | Rating     | Unit | Remarks |
|----------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------|------------|------|---------|
| Main Supply Voltage (DC)                     | $V_{DC}$               | VBB–LSx                                                                                                | 450        | V    |         |
| Main Supply Voltage (Surge)                  | V <sub>DC(SURGE)</sub> | VBB-LSx                                                                                                | 500        | V    |         |
| IGBT Breakdown<br>Voltage                    | $V_{CES}$              | $\begin{aligned} V_{CC} &= 15 \text{ Vm},  I_C = 1 \text{ mA}, \\ V_{IN} &= 0 \text{ V} \end{aligned}$ | 600        | V    |         |
| Logio Cumply Voltago                         | $V_{CC}$               | VCCx-COM                                                                                               | 20         | V    |         |
| Logic Supply Voltage                         | $V_{BS}$               | VBx-HSx                                                                                                | 20         | V    |         |
| Output Current <sup>(1)</sup>                | $I_{O}$                | $T_C = 25  ^{\circ}C, T_J < 150  ^{\circ}C$                                                            | 20         | A    |         |
| Output Current (Pulse)                       | $I_{\mathrm{OP}}$      | $T_C = 25$ °C,<br>pulse width $\leq 1$ ms,<br>single pulse                                             | 40         | A    |         |
| Input Voltage                                | $V_{\rm IN}$           | HINx–COM,<br>LINx–COM                                                                                  | −0.5 to 7  | V    |         |
| FO Pin Voltage                               | $V_{FO}$               | FO-COM                                                                                                 | −0.5 to 7  | V    |         |
| SELECT Pin Voltage                           | $V_{SEL}$              | SELECT-COM                                                                                             | −0.5 to 7  | V    |         |
| SD Pin Voltage                               | $V_{\mathrm{SD}}$      | SD-COM                                                                                                 | −0.5 to 7  | V    |         |
| OCP Pin Voltage                              | V <sub>OCP</sub>       | OCP-COM                                                                                                | -10 to 7   | V    |         |
| Operating Case<br>Temperature <sup>(2)</sup> | T <sub>C(OP)</sub>     |                                                                                                        | -30 to 100 | °C   |         |
| Junction Temperature <sup>(3)</sup>          | $T_{J}$                |                                                                                                        | 150        | °C   |         |
| Storage Temperature                          | T <sub>STG</sub>       |                                                                                                        | -40 to 150 | °C   |         |
| Isolation Voltage <sup>(4)</sup>             | V <sub>ISO(RMS)</sub>  | Between surface of<br>heatsink side and each<br>pin; AC, 60 Hz, 1 min                                  | 2500       | V    |         |

<sup>(1)</sup> Should be derated depending on an actual case temperature. See Section 15.4.

<sup>(2)</sup> Refers to a case temperature measured during IC operation.

<sup>(3)</sup> Refers to the junction temperature of each chip built in the IC, including the control MICs, transistors, and freewheeling diodes.

<sup>(4)</sup> Refers to voltage conditions to be applied between all of the pins and the case. All the pins have to be shorted.

## 2. Recommended Operating Conditions

Unless specifically noted, COM1 = COM2 = COM.

| Parameter Parameter                        | Symbol              | Conditions                | Min.  | Тур.  | Max.  | Unit      | Remarks |
|--------------------------------------------|---------------------|---------------------------|-------|-------|-------|-----------|---------|
| Main Supply Voltage                        | $V_{DC}$            | VBB–LSx                   | _     | 300   | 400   | V         |         |
|                                            | $V_{CC}$            | VCCx-COM                  | 13.5  | _     | 16.5  | V         |         |
| Logic Supply Voltage                       | $V_{BS}$            | VB1–U,<br>VB2–V,<br>VB3–W | 13.5  | _     | 16.5  | V         |         |
| Input Voltage (HINx, LINx, FO, SELECT, SD) | $V_{\rm IN}$        |                           | 0     |       | 5.5   | V         |         |
| Minimum Input Pulse Width                  | $t_{IN(MIN)ON} \\$  |                           | 0.5   | _     | _     | μs        |         |
| William input ruise widui                  | $t_{IN(MIN)OFF} \\$ |                           | 0.5   | _     | _     | μs        |         |
| Dead Time of Input Signal                  | $t_{DEAD}$          |                           | 1.5   | _     | _     | μs        |         |
| FO Pin Pull-up Resistor                    | $R_{FO}$            |                           | 1     | _     | 22    | $k\Omega$ |         |
| FO Pin Pull-up Voltage                     | $V_{FO}$            |                           | 3.0   | _     | 5.5   | V         |         |
| FO Pin Noise Filter<br>Capacitor           | $C_{FO}$            |                           | 0.001 |       | 0.01  | μF        |         |
| SELECT Pin Pull-up<br>Resistor             | $R_{SEL}$           |                           | 1     |       | 22    | kΩ        |         |
| SELECT Pin Pull-up<br>Voltage              | $V_{\text{SEL}}$    |                           | 3.0   |       | 5.5   | V         |         |
| SELECT Pin Noise Filter<br>Capacitor       | $C_{SEL}$           |                           | 0.001 |       | 0.01  | μF        |         |
| SD Pin Pull-up Resistor                    | $R_{SD\_U}$         | $VBB = 500 V^{(1)}$       | 465.3 | 470.0 | 474.3 | $k\Omega$ |         |
| SD Pin Pull-donw Resistor                  | $R_{SD\_D}$         | <b>VBB</b> = 300 <b>V</b> | 1.782 | 1.800 | 1.818 | $k\Omega$ |         |
| THM Pin Pull-up Resistor                   | $R_{THM}$           |                           | 4.4   | _     | _     | $k\Omega$ |         |
| THM Pin Noise Filter<br>Capacitor          | $C_{THM}$           |                           | 0.1   | _     |       | μF        |         |
| Bootstrap Capacitor                        | $C_{BOOT}$          |                           | 10    | _     | 220   | μF        |         |
| Shunt Resistor <sup>(2)</sup>              | R <sub>S</sub>      | $I_{OP} \le 40 \text{ A}$ | 13.5  | _     | _     | mΩ        |         |
| RC Filter Resistor <sup>(3)</sup>          | Ro                  |                           | _     | 100   | _     | Ω         |         |
| RC Filter Capacitor <sup>(2)</sup>         | Co                  |                           | _     | 0.01  | _     | μF        |         |
| PWM Carrier Frequency                      | $f_C$               |                           | _     | _     | 20    | kHz       |         |
| Operating Case Temperature                 | $T_{C(OP)}$         |                           | _     | _     | 100   | °C        |         |

 $<sup>^{(1)}</sup>$  Refers to the application where overvoltage detection takes place when the VBB pin voltage is 500 V.

<sup>(2)</sup> Should be a low-inductance resistor.

 $<sup>^{(3)}</sup>$  Requires the time constants that satisfy the following equation (see also Section 12.3.4):  $R_0 \times C_0 < 1.0~\mu s$  .

#### 3. Electrical Characteristics

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current (-).

Unless specifically noted,  $T_A = 25$  °C,  $V_{CC} = 15$  V, COM1 = COM2 = COM.

## 3.1. Characteristics of Control Parts

| Parameter                                                         | Symbol                 | Conditions                                                             | Min.  | Тур.  | Max.  |    | Remarks                                            |
|-------------------------------------------------------------------|------------------------|------------------------------------------------------------------------|-------|-------|-------|----|----------------------------------------------------|
| <b>Power Supply Operation</b>                                     | Power Supply Operation |                                                                        |       |       |       |    |                                                    |
| Logic Operation Start                                             | V <sub>CC(ON)</sub>    | VCCx-COM                                                               | 9.5   | 10.5  | 11.5  | V  |                                                    |
| Voltage                                                           | V <sub>BS(ON)</sub>    | VBx-HSx                                                                | 9.5   | 10.5  | 11.5  | V  |                                                    |
| Logic Operation Stop                                              | V <sub>CC(OFF)</sub>   | VCCx-COM                                                               | 9     | 10    | 11    | V  |                                                    |
| Voltage                                                           | $V_{BS(OFF)} \\$       | VBx–HSx                                                                | 9     | 10    | 11    | V  |                                                    |
| Logic Supply Current                                              | Icc                    | VCC1 = VCC2                                                            | _     | 2.85  |       | mA | Total sink current<br>of the VCC1 and<br>VCC2 pins |
| Logic Supply Current                                              | $I_{BS}$               | VBx-HSx = 15 V,<br>HINx = 5 V; VBx pin<br>current in 1-phase operation | _     | 140   |       | μΑ |                                                    |
| Input Signal                                                      |                        |                                                                        |       |       |       |    |                                                    |
| High Level Input Threshold<br>Voltage (HINx, LINx, FO,<br>SELECT) | $V_{IH}$               |                                                                        | 1.5   | 2.0   | 2.5   | V  |                                                    |
| Low Level Input Threshold<br>Voltage (HINx, LINx, FO,<br>SELECT)  | $V_{IL}$               |                                                                        | 1.0   | 1.5   | 2.0   | V  |                                                    |
| High Level Input Current (HINx, LINx)                             | $I_{IH}$               | $V_{\rm IN} = 5 \text{ V}$                                             |       | 230   | 500   | μΑ |                                                    |
| Low Level Input Current (HINx, LINx)                              | $I_{\Pi\!L}$           | $V_{IN} = 0 V$                                                         | _     | _     | 2     | μΑ |                                                    |
| Fault Signal Output                                               |                        |                                                                        |       |       |       |    |                                                    |
| FO Pin Voltage at Fault<br>Signal Output                          | V <sub>FOL</sub>       | $V_{FO} = 5 \text{ V}, R_{FO} = 10 \text{ k}\Omega$                    |       | _     | 0.5   | V  |                                                    |
| FO Pin Voltage in Normal<br>Operation                             | $V_{FOH}$              | $V_{FO} = 5 \text{ V}, R_{FO} = 10 \text{ k}\Omega$                    | 4.8   | —     |       | V  |                                                    |
| Protection                                                        |                        |                                                                        |       |       |       |    |                                                    |
| OCP Threshold Voltage                                             | $V_{TRIP}$             |                                                                        | 0.475 | 0.500 | 0.525 | V  |                                                    |
| OCP Hold Time 1                                                   | $t_{P1}$               | $V_{SELECT} = 5 V$                                                     | 20    | 34    | _     | μs |                                                    |
| OCP Hold Time 2                                                   | $t_{P2}$               | $V_{SELECT} = 0 V$                                                     | 5     | 8     | _     | ms |                                                    |
| OCP Blanking Time                                                 | t <sub>BK</sub>        | $V_{TRIP} = 1 V$                                                       | _     | 0.5   | _     | μs |                                                    |
| SD Pin OVP Operating<br>Voltage                                   | $V_{SDH}$              |                                                                        | 1.86  | 1.90  | 1.94  | V  |                                                    |
| SD Pin OVP Release<br>Voltage                                     | $V_{\mathrm{SDL}}$     |                                                                        |       | 1.78  | _     | V  |                                                    |
| SD Pin Input Current                                              | $I_{SD}$               | $V_{SD} = 5 \text{ V}$                                                 | _     | 16.6  | 36.0  | μΑ |                                                    |
| SD Pin Filtering Time                                             | $t_{ m SD}$            |                                                                        | _     | 2.0   | _     | μs |                                                    |
| OVP Hold Time                                                     | $t_{P\_SD}$            |                                                                        | 20    | 31    | _     | μs |                                                    |

## 3.2. Bootstrap Diode Characteristics

| Parameter                          | Symbol            | Conditions                | Min. | Тур. | Max. | Unit | Remarks |
|------------------------------------|-------------------|---------------------------|------|------|------|------|---------|
| Bootstrap Diode Leakage Current    | $I_{LBD}$         | $V_R = 600 \text{ V}$     | _    | _    | 10   | μΑ   |         |
| Bootstrap Diode Forward<br>Voltage | $V_{\mathrm{FB}}$ | $I_{FB} = 0.15 \text{ A}$ |      | 3.0  |      | V    |         |

## 3.3. Thermal Resistance Characteristics

| Parameter                 | Symbol                             | Conditions                               | Min. | Тур. | Max. | Unit | Remarks |
|---------------------------|------------------------------------|------------------------------------------|------|------|------|------|---------|
| Junction-to-Case Thermal  | $R_{(J-C)Q}^{(2)}$                 | 1 element operating (IGBT)               | _    | _    | 3    |      |         |
| Resistance <sup>(1)</sup> | R <sub>(J-C)F</sub> <sup>(3)</sup> | 1 element operating (freewheeling diode) | _    |      | 4    |      |         |

<sup>(1)</sup> Refers to a case temperature at the measurement point described in Figure 3-1, below.

<sup>(3)</sup> Refers to steady-state thermal resistance between the junction of the built-in freewheeling diodes and the case.



Figure 3-1. Case Temperature Measurement Point

<sup>(2)</sup> Refers to steady-state thermal resistance between the junction of the built-in transistors and the case. For transient thermal characteristics, see Section 15.1.

## 3.4. Transistor Characteristics

Figure 3-2 provides the definitions of switching characteristics described in this and the following sections.



Figure 3-2. Switching Characteristics Definitions

| Parameter                                  | Symbol               | Conditions                                                          | Min. | Тур. | Max. | Unit |
|--------------------------------------------|----------------------|---------------------------------------------------------------------|------|------|------|------|
| Collector-to-Emitter Leakage<br>Current    | I <sub>CES</sub>     | $V_{CE} = 600 \text{ V}, V_{IN} = 0 \text{ V}$                      | _    | _    | 1    | mA   |
| Collector-to-Emitter Saturation<br>Voltage | V <sub>CE(SAT)</sub> | $I_C = 20 \text{ A}, V_{IN} = 5 \text{ V}$                          | _    | 1.7  | 2.2  | V    |
| Diode Forward Voltage                      | $V_{\mathrm{F}}$     | $I_F = 20 \text{ A}, V_{IN} = 0 \text{ V}$                          | _    | 1.9  | 2.4  | V    |
| High-side Switching                        |                      |                                                                     |      |      |      |      |
| Diode Reverse Recovery Time                | t <sub>rr</sub>      |                                                                     | _    | 75   | _    | ns   |
| Turn-on Delay Time                         | t <sub>d(on)</sub>   | $V_{DC} = 300 \text{ V},$<br>$I_{C} = 20 \text{ A},$                |      | 900  |      | ns   |
| Rise Time                                  | t <sub>r</sub>       | $V_{IN} = 0 \rightarrow 5 \text{ V or } 5 \rightarrow 0 \text{ V},$ | _    | 130  | _    | ns   |
| Turn-off Delay Time                        | $t_{d(off)}$         | T <sub>J</sub> = 25 °C,<br>inductive load                           |      | 840  |      | ns   |
| Fall Time                                  | $t_{\mathrm{f}}$     | maderive load                                                       | _    | 90   | _    | ns   |
| Low-side Switching                         |                      |                                                                     |      |      |      |      |
| Diode Reverse Recovery Time                | t <sub>rr</sub>      |                                                                     | _    | 85   | _    | ns   |
| Turn-on Delay Time                         | t <sub>d(on)</sub>   | $V_{DC} = 300 \text{ V},$<br>$I_{C} = 20 \text{ A},$                |      | 900  |      | ns   |
| Rise Time                                  | t <sub>r</sub>       | $V_{IN} = 0 \rightarrow 5 \text{ V or } 5 \rightarrow 0 \text{ V},$ |      | 130  | _    | ns   |
| Turn-off Delay Time                        | $t_{d(off)}$         | T <sub>J</sub> = 25 °C,<br>inductive load                           | _    | 840  |      | ns   |
| Fall Time                                  | $t_{\mathrm{f}}$     | madel , e loud                                                      |      | 90   | _    | ns   |

#### 4. Mechanical Characteristics

| Parameter                               | Conditions      | Min.  | Тур. | Max.  | Unit | Remarks |
|-----------------------------------------|-----------------|-------|------|-------|------|---------|
| Heatsink Mounting<br>Screw Torque       | *               | 0.588 |      | 0.784 | N·m  |         |
| Flatness of Heatsink<br>Attachment Area | See Figure 4-1. | 0     | _    | 100   | μm   |         |
| Package Weight                          |                 |       | 7.6  | _     | g    |         |

<sup>\*</sup> Requires using a metric screw of M3 and a plain washer of 7.0 mm (φ). For more on screw tightening, see Section 13.2.



Figure 4-1. Flatness Measurement Position

### 5. Insulation Distance

| Parameter | Conditions             | Min. | Typ. | Max. | Unit | Remarks |
|-----------|------------------------|------|------|------|------|---------|
| Clearance | Between heatsink* and  | 2.0  | _    | 2.5  | mm   |         |
| Creepage  | leads. See Figure 5-1. | 3.86 | _    | 4.26 | mm   |         |

<sup>\*</sup> Refers to when a heatsink to be mounted is flat. If your application requires a clearance exceeding the maximum distance given above, use an alternative (e.g., a convex heatsink) that will meet the target requirement.



Figure 5-1. Insulation Distance Definitions

#### **Truth Table 6.**

Table 6-1 is a truth table that provides the logic level definitions of operation modes.

In the case where HINx and LINx pin signals in each phase are high at the same time, both the high- and low-side transistors become on (simultaneous on-state). Therefore, HINx and LINx signals, the input signals for the HINx and LINx pins, require dead time setting so that such a simultaneous on-state events can be avoided.

After the IC recovers from a UVLO\_VCCx condition, the high- and low-side transistors resume switching, according to the input logic levels of the HINx and LINx signals (level-triggered).

After the IC recovers from a UVLO\_VB condition, the high-de transistors resume switching at the next rising edge of an HINx signal (edge-triggered).

Table 6-1. Truth Table for Operation Modes

| Mode                           | HINx | LINx | High-side Transistor | Low-side Transistor |
|--------------------------------|------|------|----------------------|---------------------|
|                                | L    | L    | OFF                  | OFF                 |
| Name of Operation              | Н    | L    | ON                   | OFF                 |
| Normal Operation               | L    | Н    | OFF                  | ON                  |
|                                | Н    | Н    | ON                   | ON                  |
|                                | L    | L    | OFF                  | OFF                 |
| External Shutdown Signal Input | Н    | L    | ON                   | OFF                 |
| FO = L                         | L    | Н    | OFF                  | OFF                 |
|                                | Н    | Н    | ON                   | OFF                 |
|                                | L    | L    | OFF                  | OFF                 |
| VBx Pin Undervoltage Lockout   | Н    | L    | OFF                  | OFF                 |
| (UVLO_VB)                      | L    | Н    | OFF                  | ON                  |
|                                | Н    | Н    | OFF                  | ON                  |
|                                | L    | L    | OFF                  | OFF                 |
| VCC1 Pin Undervoltage Lockout  | Н    | L    | OFF                  | OFF                 |
| (UVLO_VCC1)                    | L    | Н    | OFF                  | ON                  |
|                                | Н    | Н    | OFF                  | ON                  |
|                                | L    | L    | OFF                  | OFF                 |
| VCC2 Pin Undervoltage Lockout  | Н    | L    | ON                   | OFF                 |
| (UVLO_VCC2)                    | L    | Н    | OFF                  | OFF                 |
|                                | Н    | Н    | ON                   | OFF                 |
|                                | L    | L    | OFF                  | OFF                 |
| Occurrent Bretonic (OCB)       | Н    | L    | ON                   | OFF                 |
| Overcurrent Protection (OCP)   | L    | Н    | OFF                  | OFF                 |
|                                | Н    | Н    | ON                   | OFF                 |
|                                | L    | L    | OFF                  | OFF                 |
| Overweltone Protection (OVP)   | Н    | L    | ON                   | OFF                 |
| Overvoltage Protection (OVP)   | L    | Н    | OFF                  | OFF                 |
|                                | Н    | Н    | ON                   | OFF                 |

## 7. Block Diagram



## 8. Pin Configuration Definitions





25

| Pin Number | Pin Name | Description                                     |
|------------|----------|-------------------------------------------------|
| 1          | OCP      | Overcurrent protection signal input             |
| 2          | COM2     | Logic ground 2                                  |
| 3          | SELECT   | OCP hold time setting                           |
| 4          | _        | (Pin removed)                                   |
| 5          | FO       | Fault signal output and shutdown signal input   |
| 6          | LIN3     | Logic input for W-phase low-side gate driver    |
| 7          | LIN2     | Logic input for V-phase low-side gate driver    |
| 8          | LIN1     | Logic input for U-phase low-side gate driver    |
| 9          | SD       | Overvoltage protection signal input             |
| 10         | VCC2     | Low-side logic supply voltage input             |
| 11         | COM1     | Logic ground 1                                  |
| 12         | VCC1     | High-side logic supply voltage input            |
| 13         | HIN3     | Logic input for W-phase high-side gate driver   |
| 14         | HIN2     | Logic input for V-phase high-side gate driver   |
| 15         | HIN1     | Logic input for U-phase high-side gate driver   |
| 16         | COM1     | (Pin trimmed) logic ground 1                    |
| 17         | VB3      | W-phase high-side floating supply voltage input |
| 18         | HS3      | W-phase high-side floating supply ground        |
| 19         |          | (Pin removed)                                   |
| 20         |          | (Pin removed)                                   |
| 21         | VB2      | V-phase high-side floating supply voltage input |
| 22         | HS2      | V-phase high-side floating supply ground        |
| 23         | VB1      | U-phase high-side floating supply voltage input |
| 24         | HS1      | U-phase high-side floating supply ground        |
| 25         | THM1     | Thermistor output 1                             |
| 26         | THM2     | Thermistor output 2                             |
| 27         | VBB      | Positive DC bus supply voltage                  |
| 28         | U        | U-phase output                                  |
| 29         | V        | V-phase output                                  |
| 30         | W        | W-phase output                                  |
| 31         | LS1      | U-phase IGBT emitter                            |
| 32         | LS2      | V-phase IGBT emitter                            |
| 33         | LS3      | W-phase IGBT emitter                            |

## 9. Typical Applications

CR filters and Zener diodes should be added to your application as needed. This is to protect each pin against surge voltages causing malfunctions, and to avoid the IC being used under the conditions exceeding the absolute maximum ratings where critical damage is inevitable. Then, check all the pins thoroughly under actual operating conditions to ensure that your application works flawlessly.



Figure 9-1. Typical Application (OCP Hold Time: 8 ms)



Figure 9-2. Typical Application (OCP Hold Time: 34 µs)

## 10. Physical Dimensions

#### 10.1. DIP33

#### • Leadform 2563



## **NOTES:**

- Dimensions in millimeters
- Pb-free (RoHS compliant)

## 10.2. Reference PCB Hole Sizes



## 11. Marking Diagram



#### 12. Functional Descriptions

All the characteristic values given in this section are typical values, unless they are specified as minimum or maximum. The COM1 and COM2 pins must be externally connected on a PCB; an electric potential across the two pins that are shorted is represented as "COM".

For pin descriptions, this section employs a notation system that denotes a pin name with the arbitrary letter "x", depending on context. The U-, V-, and W-phases are represented as the pin numbers 1, 2, and 3, respectively. Thus, "the VBx pin" is used when referring to either of the VB1, VB2, or VB3 pin. Also, when different pin names are mentioned as a pair (e.g., "the VBx and HSx pins"), they are meant to be the pins in the same phase.

#### 12.1. Turning On and Off the IC

The procedures listed below provide recommended startup and shutdown sequences. To turn on the IC properly, do not apply any voltage on the VBB, HINx, and LINx pins until the logic power supply, VCC, has reached a stable state ( $V_{CC(ON)} \ge 11.5 \text{ V}$ ).

It is required to fully charge bootstrap capacitors,  $C_{\text{BOOTx}}$ , at startup (see Section 12.2.3).

To turn off the IC, set the HINx and LINx pins to logic low (or "L"), and then decrease the VCCx pin voltage.

#### 12.2. Pin Descriptions

#### 12.2.1. VBB

This is the input pin for the main supply voltage, i.e., the positive DC bus. All of the IGBT collectors of the high-side are connected to this pin. Voltages between the VBB pin and the ground (COM) should be set within the recommended range of the main supply voltage,  $V_{\rm DC}$ , given in Section 2.

To suppress surge voltages, put a 0.01  $\mu F$  to 0.1  $\mu F$  bypass capacitor,  $C_S$ , near the VBB pin and an electrolytic capacitor,  $C_{DC}$ , with a minimal length of PCB traces to the VBB pin.

#### 12.2.2. U, V, and W

These pins are the outputs of the three phases, and serve as the connection terminals to the 3-phase motor. The U, V, and W pins are internally connected to the HS1, HS2, and HS3 pins, respectively.

#### 12.2.3. VB1, VB2, and VB3

These are the inputs of the high-side floating power supplies for the individual phases.

Voltages across the VBx and HSx pins should be maintained within the recommended range (i.e., the Logic Supply Voltage,  $V_{BS}$ ) given in Section 2.

In each phase, a bootstrap capacitor,  $C_{BOOTx}$ , should be connected between the VBx and HSx pins. For proper startup, turn on the low-side transistor first, then fully charge the bootstrap capacitor,  $C_{BOOTx}$ . For the capacitance of the bootstrap capacitors,  $C_{BOOTx}$ , choose the values that satisfy Equations (1) and (2). Note that capacitance tolerance and DC bias characteristics must be taken into account when you choose appropriate values for  $C_{BOOTx}$ .

$$C_{BOOT} (\mu F) > 800 \times t_{L(OFF)} (s)$$
 (1)

$$10 \,\mu\text{F} \le C_{\text{BOOT}} \le 220 \,\mu\text{F} \tag{2}$$

In Equation (1), let  $t_{L(OFF)}$  be the maximum off-time of the low-side transistor (i.e., the non-charging time of  $C_{BOOTx}$ ), measured in seconds.

Even while the high-side transistor is off, voltage across the bootstrap capacitor keeps decreasing due to power dissipation in the IC. When the VBx pin voltage decreases to  $V_{BS(OFF)}$  or less, the VBx pin undervoltage lockout (UVLO\_VB) starts operating (see Section 12.3.3.1). Therefore, actual board checking should be done thoroughly to validate that voltage across the VBx pin maintains over 11 V ( $V_{BS} > V_{BS(OFF)}$ ) during a low-frequency operation such as a startup period.

As Figure 12-1 shows, a bootstrap diode,  $D_{BOOTx}$ , and a current-limiting resistor,  $R_{BOOTx}$ , are internally placed in series between the VCCx and VBx pins.

When turning on the IC, be sure to turn on the low-side transistor first, then fully charge the bootstrap capacitor,  $C_{BOOTx}$ . Table 12-1 provides reference charging times according to  $C_{BOOTx}$  capacities.

Table 12-1. C<sub>BOOTx</sub> Charging Time (Reference)

| C <sub>BOOTx</sub> Capacitance | Charging Time, Duty = 100% |
|--------------------------------|----------------------------|
| (µF)                           | (s)                        |
| 10                             | 0.5                        |
| 22                             | 0.5                        |
| 47                             | 0.5                        |
| 100                            | 1.0                        |
| 220                            | 1.0                        |



Figure 12-1. Bootstrap Circuit

Figure 12-2 shows an internal level-shifting circuit. A high-side output signal, HOx, is generated according to an input signal on the HINx pin. When an input signal on the HINx pin transits from low to high (rising edge), a "Set" signal is generated. When the HINx input signal transits from high to low (falling edge), a "Reset" signal is generated. These two signals are then transmitted to the high-side by the level-shifting circuit and are input to the SR flip-flop circuit. Finally, the SR flip-flop circuit feeds an output signal, Q (i.e., HOx).



Figure 12-2. Internal Level-shifting Circuit

Figure 12-3 is a timing diagram describing how noise or other detrimental effects will improperly influence the level-shifting process. When a noise-induced rapid voltage drop between the VBx and HSx pins ("VBx–HSx") occurs after the Set signal generation, the next Reset signal cannot be sent to the SR flip-flop circuit. And the state of an HOx signal stays logic high (or "H") because the SR flip-flop does not respond. With the

HOx state being held high (i.e., the high-side transistor is in an on-state), the next LINx signal turns on the low-side transistor and causes a simultaneously-on condition which may result in critical damage to the IC. To protect the VBx pin against such a noise effect, add a bootstrap capacitor,  $C_{BOOTx}$ , in each phase.  $C_{BOOTx}$  must be placed near the IC and be connected between the VBx and HSx pins with a minimal length of traces.

If  $C_{BOOT_X}$  requires an electrolytic capacitor, connect a 0.01  $\mu F$  to 0.1  $\mu F$  bypass capacitor,  $C_{P_X}$ , parallelly to  $C_{BOOT_X}$ . Then, place the bypass capacitor,  $C_{P_X}$ , as close as possible to the VBx and HSx pins.



Figure 12-3. Waveforms at VBx-HSx Voltage Drop

#### 12.2.4. HS1, HS2, and HS3

These pins are the grounds of the high-side floating power supplies for each phase, and are connected to the negative nodes of bootstrap capacitors,  $C_{BOOTx}$ . The HS1, HS2, and HS3 pins are internally connected to the U, V, and W pins, respectively.

#### 12.2.5. LS1, LS2, and LS3

These are the emitter pins of the low-side IGBTs. For current detection, the LS1, LS2, and LS3 pins should be externally connected to a shunt resistor,  $R_S$ .

When connecting a shunt resistor, use a resistor with low inductance (required), and place it as near as possible to the IC with a minimum length of traces to the LSx and COMx pins. Otherwise, malfunction may occur because a longer circuit trace increases its inductance and thus increases its susceptibility to improper operations. In applications where long PCB traces are required, add a fast recovery diode,  $D_{RS}$ , between the LSx pin and the ground (COM) in order to prevent the IC from malfunctioning.

#### 12.2.6. VCC1 and VCC2

These are the logic supply pins for the built-in control ICs. The VCC1 and VCC2 pins must be externally connected on a PCB because they are not internally connected. To prevent malfunction induced by supply ripples or other factors, put a 0.01  $\mu F$  to 0.1  $\mu F$  ceramic capacitor,  $C_{VCCx}$ , near these pins. To prevent damage caused by surge voltages, put an 18 V to 20 V Zener diode, DZ, between the VCCx and COMx pins.

Voltages to be applied between the VCCx and COMx pins should be regulated within the recommended operational range of  $V_{\rm CC}$ , given in Section 2.



Figure 12-4. Connections to Logic Ground

## 12.2.7. HIN1, HIN2, and HIN3; LIN1, LIN2, and LIN3

These are the input pins of the internal motor drivers for each phase. The HINx pin acts as a high-side controller; the LINx pin acts as a low-side controller. Figure 12-5 shows an internal circuit diagram of the HINx or LINx pin. This is a CMOS Schmitt trigger circuit with a built-in 22  $k\Omega$  pull-down resistor, and its input logic is active high.

Input signals across the HINx–COM and the LINx–COM in each phase should be set within the ranges provided in Table 12-2, below. <u>Note that dead time setting must be done for HINx and LINx signals because the IC does not have a dead time generator.</u>

The higher PWM carrier frequency rises, the more switching loss increases. Hence, the PWM carrier frequency must be set so that operational case temperatures and junction temperatures have sufficient margins against the absolute maximum ranges, specified in Section 1.

If the signals from the microcontroller become unstable, the IC may result in malfunctions. To avoid such malfunctions, set the microcontroller output line not to have high-impedance outputs.

Also, if the traces from the microcontroller to the HINx or LINx pin (or both) are too long, the traces may be interfered by noise. Therefore, it is recommended to add an additional filter or a pull-down resistor near the HINx or LINx pin as needed (see Figure 12-6).

Here are filter circuit constants for reference:

 $\begin{array}{lll} \text{-} & R_{IN1x}\text{: } 33~\Omega \text{ to } 500~\Omega \\ \text{-} & R_{IN2x}\text{: } 5~k\Omega \text{ to } 10~k\Omega \\ \text{-} & C_{INx}\text{: } 100~pF \text{ to } 200~pF \end{array}$ 

Care should be taken in adding  $R_{\rm IN1x}$  and  $R_{\rm IN2x}$  to the traces. When they are connected to each other, the input voltage of the HINx and LINx pins becomes slightly lower than the output voltage of the microcontroller.

Table 12-2. Input Signals for HINx and LINx Pins

| Parameter                | High Level Signal                                    | Low Level Signal                       |  |
|--------------------------|------------------------------------------------------|----------------------------------------|--|
| Input Voltage            | $3 \text{ V} < \text{V}_{\text{IN}} < 5.5 \text{ V}$ | $0 \text{ V} < V_{IN} < 0.5 \text{ V}$ |  |
| Input Pulse<br>Width     | ≥0.5 μs                                              | ≥0.5 μs                                |  |
| PWM Carrier<br>Frequency | ≤20 kHz                                              |                                        |  |
| Dead Time                | ≥1.5 μs                                              |                                        |  |



Figure 12-5. Internal Circuit Diagram of HINx or LINx Pin



Figure 12-6. Filter Circuit for HINx or LINx Pin

## 12.2.8. OCP

This pin serves as the input of the overcurrent protection (OCP) for monitoring the currents going through the output transistors. Section 12.3.4 provides further information about the OCP circuit configuration and its mechanism.

#### 12.2.9. SELECT

The SCM2007MKF is designed to select an OCP hold time,  $t_P$ , from 34  $\mu m$  or 8 ms, based on the SELECT pin connection. (For more details on the OCP, see Section 12.3.4.)

When connecting the SELECT pin to the ground (COM) as in Figure 9-1, select an OCP hold time of 8 ms. When pulling up the SELECT pin to the external power supply (3.0 V to 5.5 V) as in Figure 9-2, select an OCP hold time of 34  $\mu$ s. A pull-up resistor, R<sub>SEL</sub>, and a noise filter capacitor, C<sub>SEL</sub>, should be maintained within the recommended range given in Section 2.

#### 12.2.10. SD

The SD pin serves as the input for the overvoltage protection which monitors voltages across the VBB and LSx pins. Section 12.3.5 provides details on the SD pin peripheral circuit and the OVP operation.

#### 12.2.11. FO

This pin operates as the fault signal output and the shutdown signal input. Sections 12.3.1 and 12.3.2 explain the two functions in detail, respectively.

Figure 12-7 illustrates an internal circuit diagram of the FO pin and its peripheral circuit. Because of its open-drain nature, the FO pin should be tied by a pull-up resistor, R<sub>FO</sub>, to the external power supply. The external power supply voltage (i.e., the FO Pin Pull-up Voltage, V<sub>FO</sub>) should range from 3.0 V to 5.5 V. Figure 12-9 shows a relation between the FO pin voltage and the pull-up resistor, R<sub>FO</sub>. When the pull-up resistor, R<sub>FO</sub>, has a too small resistance, the FO pin voltage at fault signal output becomes high due to the on-resistance of a builtin MOSFET, Q<sub>FO</sub> (Figure 12-7). Therefore, it is recommended to use a 1 k $\Omega$  to 22 k $\Omega$  pull-up resistor when the Low Level Input Threshold Voltage of the microcontroller, V<sub>IL</sub>, is set to 1.0 V. To suppress noise, add a filter capacitor, CFO, near the IC with minimizing a trace length between the FO and COMx pins.

Note that, however, this additional filtering allows a delay time,  $t_{D(FO)}$ , to occur, as seen in Figure 12-8. The delay time,  $t_{D(FO)}$ , is a period of time which starts when the IC receives a fault flag turning on the internal MOSFET,  $Q_{FO}$ , and continues until when the FO pin reaches its threshold voltage ( $V_{IL}$ ) of 1.0 V or below (put simply, until the time when the IC detects a low state, "L"). Figure 12-10 shows how the delay time,  $t_{D(FO)}$ , and the noise filter capacitor,  $C_{FO}$ , are related.

When  $V_{IL}$  is set to 1.0~V, it is recommended to use a  $0.001~\mu F$  to  $0.01~\mu F$  noise filter capacitor,  $C_{FO},$  allowing a sufficient margin to deal with variations in characteristics. For avoiding repeated OCP activations, the external microcontroller must shut off any input signals to the IC within an OCP hold time,  $t_P,$  after the

internal MOSFET ( $Q_{FO}$ ) turn-on.  $t_P$  is 20  $\mu s$  where the thermal characteristics (SELECT = logic high) are taken into account. (For more details, see Section 12.3.4.) To resume the motor operation thereafter, set the motor to be resumed after a lapse of  $\geq 2$  seconds.



Figure 12-7. Internal Circuit Diagram of FO Pin and Its Peripheral Circuit



Figure 12-8. FO Pin Delay Time, t<sub>D(FO)</sub>



Figure 12-9. Fault Signal Voltage vs. Pull-up Resistor, R<sub>FO</sub>



Figure 12-10. Delay Time,  $t_{D(FO)}$  vs. Filter Capacitor,  $C_{FO}$ 

#### 12.2.12. THM1 and THM2

The SCM2007MKF incorporates a thermistor which monitors the case temperatures of the IC. The both ends of the internal thermistor are connected to the THM1 and THM2 pins, respectively.

Thermistor connections depend on which type of output characteristics to use: positive temperature coefficient or negative temperature coefficient. When building a positive temperature coefficient circuit, connect it as shown in Figure 12-11.

When building a negative temperature coefficient circuit, connect the THM1 pin to the external power supply and a resistor,  $R_{\text{THM}}$ , as shown in Figure 12-12.

In addition, connect a noise filter capacitor,  $C_{THM}$ , to the THMx pin which is connected to the external microcontroller.

The external power supply voltage,  $V_{THM}$ , should range from 3.0 V to 5.5 V. Use  $R_{THM}$  with a resistance of  $\geq$ 4.4 k $\Omega$ , and  $C_{THM}$  with a capacitance of  $\geq$ 0.1 nF. Then, place  $C_{THM}$  as close as possible to the IC, and connect it to the THMx pin connected to the microcontroller and the ground (COM) with minimizing respective trace lengths.

Figure 12-13 depicts a typical thermistor resistance vs. temperature curve; Figure 12-14 plots a typical performance curve of the THM1 pin.

The SCM2007MKF does not have any protection against overtemperature; therefore, the motor must be externally controlled when a temperature rise occurs, or be controlled with such protective measures. Moreover, note that the thermistor output does not provide the temperature followability, especially when a rapid temperature rise in the output transistors occurs during motor lock and short circuit conditions.



Figure 12-11. Circuit Using a Positive Temperature Coefficient



Figure 12-12. Circuit Using a Negative Temperature Coefficient



Figure 12-13. Typical Thermistor Resistance vs. Temperature Curve



Figure 12-14. THM1 Pin Typical Performance Curve

#### 12.2.13. COM1 and COM2

These are the logic ground pins for the IC. The COM1 and COM2 pins are internally connected. For proper control, the control parts used in the IC must be connected to the logic ground pin. Varying electric potential of the logic ground can be a cause of improper operations. Therefore, connect the logic ground as close and short as possible to a shunt resistor, R<sub>S</sub>, at a single-point ground (or star ground) which is separated from the power ground (see Figure 12-4). Moreover, extreme care should be taken in designing a PCB trace layout so that currents from the power ground do not affect the COMx pin.



Figure 12-15. Connections to LSx Pin

#### 12.3. Protection Functions

This section describes the various protection circuits provided in the SCM2007MKF. The protection circuits include the undervoltage lockout for power supplies (UVLO), the overvoltage protection (OVP), and the overcurrent protection (OCP).

In case one or more of these protection circuits are activated, the IC outputs a fault signal. In addition, the external microcontroller can input a shutdown signal to the IC.

In the following functional descriptions, "HOx" denotes a gate input signal on the high-side transistor, whereas "LOx" denotes a gate input signal on the low-side transistor (see also the diagram in Section 7). "VBx–HSx" refers to the voltages between the VBx and HSx pins.

#### 12.3.1. Fault Signal Output

In case one or more of the following protections are actuated, an internal transistor,  $Q_{FO}$ , turns on, then the FO pin becomes logic low ( $\leq$ 0.5 V). By receiving a fault signal from the FO pin, the external microcontroller can stop the operations of the three phases.

- 1) VCC2 pin undervoltage lockout (UVLO\_VCC2)
- 2) Overcurrent protection (OCP)
- 3) Overvoltage protection (OVP)

While the FO pin is in the low state, all the low-side transistors turn off. In normal operation, the FO pin outputs a high signal of about 5 V. The fault signal output time of the FO pin at OCP activation is defined as the OCP Hold Time, t<sub>P</sub>, fixed by a built-in feature of the IC itself (see Section 12.3.4). The external microcontroller receives the fault signals with its interrupt pin (INT), and must be programmed to put the HINx and LINx pins to logic low within the predetermined OCP hold time, t<sub>P</sub>.

If you need to resume the motor operation thereafter, set the motor to be resumed after a lapse of  $\geq 2$  seconds.

## 12.3.2. Shutdown Signal Input

The FO pin also acts as the input pin of shutdown signals. When the FO pin becomes logic low, all the low-side transistors turn off. The voltages and pulse widths of shutdown signals should be set as listed in Table 12-3.

Table 12-3. Shutdown Signals

| Parameter            | High Level Signal             | Low Level Signal                                     |
|----------------------|-------------------------------|------------------------------------------------------|
| Input Voltage        | 3 V < V <sub>IN</sub> < 5.5 V | $0 \text{ V} < \text{V}_{\text{IN}} < 0.5 \text{ V}$ |
| Input Pulse<br>Width | ≥3.0 µs                       | ≥3.0 µs                                              |

## 12.3.3. Undervoltage Lockout for Power Supply (UVLO)

In case the gate-driving voltages of the output transistors decrease, their steady-state power dissipations increase. This overheating condition may cause permanent damage to the IC in the worst case. To prevent this event, the SCM2007MKF has the undervoltage lockout (UVLO) circuits for each of the VBx, VCC1, and VCC2 pins.

## 12.3.3.1. VBx Pin Undervoltage Lockout (UVLO\_BV)

Figure 12-16 shows operational waveforms of the VBx pin undervoltage lockout (i.e., UVLO\_VB).

When the voltage between the VBx and output pins (VBx–HSx) decreases to the Logic Operation Stop Voltage (VBS(OFF) = 10 V) or less, the UVLO\_VB circuit in the corresponding phase gets activated and sets an HOx signal to logic low. When the voltage between the VBx and HSx pins increases to the Logic Operation Start Voltage (VBS(ON) = 10.5 V) or more, the IC releases the UVLO\_VB operation. Then, the HOx signal becomes logic high at the rising edge of the first input command after the UVLO\_VB release. Any fault signals are not output from the FO pin during the UVLO\_VB operation. In addition, the VBx pin has an internal UVLO\_VB filter of about 3  $\mu$ s, in order to prevent noise-induced malfunctions.



Figure 12-16. UVLO\_VB Operational Waveforms

## 12.3.3.2. VCC1 Pin Undervoltage Lockout (UVLO VCC1)

As Figure 12-17 depicts, when the VCC1 pin voltage decreases to the Logic Operation Stop Voltage ( $V_{CC(OFF)} = 10 \text{ V}$ ) or less, the VCC1 pin undervoltage lockout (i.e., UVLO\_VCC1) circuit gets activated and sets an HOx signal to logic low. When the VCC1 pin voltage increases to the Logic Operation Start Voltage ( $V_{CC(ON)} = 10.5 \text{ V}$ ) or more, the IC releases the UVLO\_VCC1 operation. Then it resumes transmitting the HOx signal according to an input command on the HINx pin. Any fault signals are not output from the FO pin during the UVLO\_VCC1 operation. In addition, the VCC1 pin has an internal UVLO\_VCC1 filter of about 3  $\mu$ s, in order to prevent noise-induced malfunctions.



Figure 12-17. UVLO\_VCC1 Operational Waveforms

# 12.3.3.3. VCC Pin Undervoltage Lockout (UVLO\_VCC2)

Figure 12-18 shows operational waveforms of the VCC1 pin undervoltage lockout (i.e., UVLO\_VCC2).

When the VCC2 pin voltage decreases to the Logic Operation Stop Voltage ( $V_{CC(OFF)} = 10 \text{ V}$ ) or less, the UVLO\_VCC2 circuit gets activated and sets an LOx signal to logic low. When the VCC2 pin voltage increases to the Logic Operation Start Voltage ( $V_{CC(ON)} = 10.5 \text{ V}$ ) or more, the IC releases the UVLO\_VCC2 condition. Then it resumes transmitting the LOx signal according to an input command on the LINx pin. During the UVLO\_VCC2 operation, the FO pin becomes logic low and sends fault signals. In addition, the VCC2 pin has an internal UVLO\_VCC filter of about 3  $\mu$ s, in order to prevent noise-induced

malfunctions.



Figure 12-18. UVLO\_VCC2 Operational Waveforms

### **12.3.4.** Overcurrent Protection (OCP)

Figure 12-19 is an internal circuit diagram describing the OCP pin and its peripheral circuit. The OCP pin detects overcurrents with voltage across an external shunt resistor,  $R_{\rm S}$ . Because the OCP pin is internally pulled down, the OCP pin voltage increases proportionally to a rise in the current running through the shunt resistor,  $R_{\rm S}$ .



Figure 12-19. Internal Circuit Diagram of OCP Pin and Its Peripheral Circuit

Figure 12-20 is a timing chart that represents operation waveforms during OCP operation. When the OCP pin voltage increases to the OCP Threshold Voltage ( $V_{TRIP} = 0.500 \text{ V}$ ) or more, and remains in this condition for a period of the OCP Blanking Time ( $t_{BK} = 0.5 \mu s$ ) or longer, the OCP circuit is activated. When the OCP is activated, the IC puts both an LOx signal and the FO pin to logic low.

The output transistors turn off as the LOx signal becomes logic low; as a result, output current decreases. Even if the OCP pin voltage falls below  $V_{TRIP}$ , the IC holds the FO pin in the low state for a fixed OCP hold time ( $t_P$ ). Then, the output transistors operate according to input signals.

You can select a suitable OCP hold time ( $t_P$ ), 34  $\mu s$  or 8 ms, based on the SELECT pin connection (see Section 12.2.9).

The OCP is used for detecting abnormal conditions, such as an output transistor shorted. In case short-circuit conditions occur repeatedly, the output transistors can be destroyed. For this reason, motor operations must be controlled by the external microcontroller so that it can immediately stop the motor when fault signals are detected. If you need to resume the motor operation thereafter, set the motor to be resumed after a lapse of >2 seconds.



Figure 12-20. OCP Operational Waveforms

For proper shunt resistor setting, your application must meet the following:

- Use the shunt resistor that has a recommended resistance, R<sub>S</sub> (see Section 2).
- Set the OCP pin input voltage to vary within the rated OCP pin voltages, V<sub>OCP</sub> (see Section 1).
- Keep the current through the output transistors below

the rated output current (pulse), I<sub>OP</sub> (see Section 1).

It is required to use a resistor with low internal inductance because high-frequency switching current will flow through the shunt resistor,  $R_{\rm S}$ . In addition, choose a resistor with allowable power dissipation according to your application.

When you connect a CR filter (i.e., a pair of a filter resistor,  $R_O$ , and a filter capacitor,  $C_O$ ) to the OCP pin, care should be taken in setting the time constants of  $R_O$  and  $C_O$ . The larger the time constant, the longer the time that the OCP pin voltage rises to  $V_{TRIP}$ . And this may cause permanent damage to the transistors. Consequently, a propagation delay of the IC must be taken into account when you determine the time constants. For  $R_O$  and  $C_O$ , their time constants must be set to  $\leq 1~\mu s$ . And place  $C_O$  as close as possible to the IC with minimizing a trace length between the OCP and COMx pins.

Note that overcurrents are undetectable when one or more of the U, V, and W pins or their traces are shorted to ground (ground fault). In case any of these pins falls into a state of ground fault, the output transistors may be destroyed.

#### 12.3.5. Overvoltage Protection (OVP)

Figure 12-21 is a circuit diagram of the SD pin and its peripheral circuit; Figure 12-22 is a timing chart representing OVP operational waveforms.

The VBB pin voltage split by a resistive voltage divider,  $R_{SD\_U}$  and  $R_{SD\_D}$ , is applied to the SD pin. The SD pin is designed with an error tolerance of  $\pm 2\%$ , allowing a high degree of voltage detection accuracy.

The higher the VBB pin voltage, the higher the SD pin voltage. When the SD pin voltage increases to the OVP Operating Voltage ( $V_{SDH} = 1.90 \text{ V}$ ) or more, then remains in this condition for a period of the SD Pin Filtering Time ( $t_{SD} = 2.0 \, \mu s$ ), the OVP operation starts.

When the OVP is activated, the IC puts both an LOx signal and the FO pin to logic low. Even if the SD pin voltage decreases to the OVP Release Voltage ( $V_{DSL}=1.78~V$ ) or less, the IC keeps the FO pin to logic low for a certain period, i.e., the OVP Hold Time ( $t_{P\_SD}=31~\mu s$ ). Then, the IC operates according to input signals after a lapse of  $t_{P\_SD}$ .



Figure 12-21. Internal Circuit Diagram of SD Pin and Its Peripheral Circuit



Figure 12-22. OVP Operational Waveforms

#### 13. Design Notes

This section also employs the notation system described in the beginning of the previous section.

#### 13.1. PCB Pattern Layout

Figure 13-1 shows a schematic diagram of a motor driver circuit.



Figure 13-1. High-frequency, High-voltage Current Paths

The motor driver circuit consists of current paths having high frequencies and high voltages, which also bring about negative influences on IC operation, noise interference, and power dissipation. Therefore, PCB trace layouts and component placements play an important role in circuit designing. Current loops, which have high frequencies and high voltages, should be as small and wide as possible, in order to maintain a low-impedance state. In addition, ground traces should be as wide and short as possible so that radiated EMI levels can be reduced.

### 13.2. Considerations in Heatsink Mounting

The following are the key considerations and the guidelines for mounting a heatsink:

- Be sure to use a metric screw of M3 and a plain washer of 7.0 mm (φ). To tighten the screws, use a torque screwdriver. Tighten the two screws firstly up to about 30% of the maximum screw torque, then finally up to 100% of the prescribed maximum screw torque. Perform appropriate tightening within the range of screw torque defined in Section 4.
- When mounting a heatsink, it is recommended to use silicone greases. If a thermally conductive sheet or an electrically insulating sheet is used, package cracks may be occurred due to creases at screw tightening. Therefore, you should conduct thorough evaluations before using these materials.
- When applying a silicone grease, make sure that there
  are no foreign substances between the IC and a
  heatsink. Extreme care should be taken not to apply a
  silicone grease onto any device pins as much as
  possible. The following requirements must be met for
  proper grease application:
  - Grease thickness: 100 μm
    Heatsink flatness: ±100 μm
  - Apply a silicone grease within the area indicated in Figure 13-2, below.



Figure 13-2. Reference Application Area for Thermal Silicone Grease

## 13.3. Considerations in IC Characteristics Measurement

When measuring the breakdown voltage or leakage current of the transistors incorporated in the IC, note that all of the output (U, V, and W), LSx, and COMx pins must be appropriately connected. Otherwise, the switching transistors may result in permanent damage.

The following are circuit diagrams representing typical measurement circuits for breakdown voltage: Figure 13-3 shows the high-side transistor ( $Q_{IH}$ ) in the U-phase; Figure 13-4 shows the low-side transistor ( $Q_{IL}$ ) in the U-phase. When measuring the high-side transistors, leave all the non-measuring pins open. When measuring the low-side transistors, connect only the measuring LSx pin to the COM2 pin and leave the other pins open.



Figure 13-3. Typical Measurement Circuit for Highside Transistor ( $Q_{1H}$ ) in U-phase



Figure 13-4. Typical Measurement Circuit for Lowside Transistor ( $Q_{1L}$ ) in U-phase

# 14. Calculating Power Losses and Estimating Junction Temperature

This section describes the procedures to calculate power losses in a switching transistor, and to estimate a junction temperature. Note that the descriptions listed here are applicable to the SCM2007MKF, which is controlled by a 3-phase sine-wave PWM driving strategy.

Total power loss in an IGBT can be obtained by taking the sum of steady-state loss,  $P_{\text{ON}}$ , and switching loss,  $P_{\text{SW}}$ . The following subsections contain the mathematical procedures to calculate the power losses in an IGBT and its junction temperature. For quick and easy references, we offer calculation support tools online. Please visit our website to find out more.

 DT0051: SCM2007MKF Calculation Tool <a href="http://www.semicon.sanken-ele.co.jp/en/calc-tool/igbt1">http://www.semicon.sanken-ele.co.jp/en/calc-tool/igbt1</a> caltool en.html

#### 14.1. IGBT Steady-state Loss, Pon

Steady-state loss in an IGBT can be computed by using the  $V_{CE(SAT)}$  vs.  $I_C$  curves, listed in Section 15.3.1. As expressed by the curves in Figure 14-1, a linear approximation at a range the IC is actually used is obtained by:  $V_{CE(SAT)} = \alpha \times I_C + \beta$ .

The values gained by the above calculation are then applied as parameters in Equation (3), below. Hence, the equation to obtain the IGBT steady-state loss, P<sub>ON</sub>, is:

$$P_{ON} = \frac{1}{2\pi} \int_0^\pi \! V_{CE(SAT)} \left( \phi \right) \times I_C(\phi) \times DT \times d\phi$$

$$= \frac{1}{2} \alpha \left( \frac{1}{2} + \frac{4}{3\pi} M \times \cos \theta \right) I_{M}^{2} + \frac{\sqrt{2}}{\pi} \beta \left( \frac{1}{2} + \frac{\pi}{8} M \times \cos \theta \right) I_{M}.$$
 (3)

Where:

 $V_{CE(SAT)}$  is the collector-to-emitter saturation voltage of the IGBT (V),

I<sub>C</sub> is the collector current of the IGBT (A), DT is the duty cycle, which is given by

$$DT = \frac{1 + M \times \sin(\varphi + \theta)}{2},$$

M is the modulation index (0 to 1),  $\cos\theta$  is the motor power factor (0 to 1),

 $I_{M}$  is the effective motor current (A),

 $\alpha$  is the slope of the linear approximation in the  $V_{\text{CE(SAT)}}\,vs.\;I_{C}\,curve,$  and

 $\beta$  is the intercept of the linear approximation in the  $V_{CE(SAT)}$  vs. Ic curve.



Figure 14-1. Linear Approximate Equation of V<sub>CE(SAT)</sub> vs. Ic

#### 14.2. IGBT Switching Loss, Psw

Switching loss in an IGBT, Psw, can be calculated by Equation (4), letting I<sub>M</sub> be the effective current value of the motor:

$$P_{SW} = \frac{\sqrt{2}}{\pi} \times f_C \times \alpha_E \times I_M \times \frac{V_{DC}}{300}.$$
 (4)

Where:

f<sub>C</sub> is the PWM carrier frequency (Hz),

V<sub>DC</sub> is the main power supply voltage (V), i.e., the VBB pin input voltage, and

 $\alpha_E$  is the slope of the switching loss curve (see Section 15.3.2).

## 14.3. Estimating Junction Temperature of **IGBT**

The junction temperature of an IGBT, T<sub>J</sub>, can be estimated with Equation (5):

$$T_{J} = R_{(J-C)Q} \times (P_{ON} + P_{SW}) + T_{C}.$$
 (5)

Where:

R<sub>(J-C)Q</sub> is the junction-to-case thermal resistance per IGBT (°C/W), and

T<sub>C</sub> is the case temperature (°C), measured at the point defined in Figure 3-1.

## **15. Performance Curves**

## 15.1. Transient Thermal Resistance Curves



Figure 15-1. Transient Thermal Resistance

#### 15.2. Performance Curves of Control Parts

Figure 15-2 to Figure 15-27 provide performance curves of the control parts integrated in the SCM2007MKF, including variety-dependent characteristics and thermal characteristics.  $T_J$  represents the junction temperature of the control parts.

| Table 15-1. Typical C | Characteristics of Control Parts |
|-----------------------|----------------------------------|
|-----------------------|----------------------------------|

| Figure Number | Figure Caption                                                                                                     |  |
|---------------|--------------------------------------------------------------------------------------------------------------------|--|
| Figure 15-2   | Logic Supply Current, $I_{CC}$ ( $I_{CC1} + I_{CC2}$ ) vs. $T_C$                                                   |  |
| Figure 15-3   | Logic Supply Current, I <sub>CC</sub> (I <sub>CC1</sub> + I <sub>CC2</sub> ) vs. VCCx Pin Voltage, V <sub>CC</sub> |  |
| Figure 15-4   | Logic Supply Current in 1-phase Operation (HINx = 0 V), I <sub>BS</sub> vs. T <sub>C</sub>                         |  |
| Figure 15-5   | Logic Supply Current in 1-phase Operation (HINx = 5 V), I <sub>BS</sub> vs. T <sub>C</sub>                         |  |
| Figure 15-6   | Logic Supply Current in 1-phase Operation (HINx = 0 V), I <sub>BS</sub> vs. VBx Pin Voltage, V <sub>B</sub>        |  |
| Figure 15-7   | Logic Operation Start Voltage, V <sub>BS(ON)</sub> vs. T <sub>C</sub>                                              |  |
| Figure 15-8   | Logic Operation Stop Voltage, V <sub>BS(OFF)</sub> vs. T <sub>C</sub>                                              |  |
| Figure 15-9   | Logic Operation Start Voltage, V <sub>CC(ON)</sub> vs. T <sub>C</sub>                                              |  |
| Figure 15-10  | Logic Operation Stop Voltage, V <sub>CC(OFF)</sub> vs. T <sub>C</sub>                                              |  |
| Figure 15-11  | UVLO_VB Filtering Time vs. T <sub>C</sub>                                                                          |  |
| Figure 15-12  | UVLO_VCC Filtering Time vs. T <sub>C</sub>                                                                         |  |
| Figure 15-13  | Input Current at High Level (HINx or LINx), I <sub>IH</sub> vs. T <sub>C</sub>                                     |  |
| Figure 15-14  | High Level Input Signal Threshold Voltage, V <sub>IH</sub> vs. T <sub>C</sub>                                      |  |
| Figure 15-15  | Low Level Input Signal Threshold Voltage, V <sub>IH</sub> vs. T <sub>C</sub>                                       |  |
| Figure 15-16  | Minimum Transmittable Pulse Width for High-side Switching, t <sub>HIN(MIN)</sub> vs. T <sub>C</sub>                |  |
| Figure 15-17  | Minimum Transmittable Pulse Width for Low-side Switching, t <sub>LIN(MIN)</sub> vs. T <sub>C</sub>                 |  |
| Figure 15-18  | FOx Pin Voltage in Normal Operation, V <sub>FOL</sub> vs. T <sub>C</sub>                                           |  |
| Figure 15-19  | OCP Threshold Voltage, V <sub>TRIP</sub> vs. T <sub>C</sub>                                                        |  |
| Figure 15-20  | Blanking Time, t <sub>BK</sub> + Propagation Delay, t <sub>D</sub> vs. T <sub>C</sub>                              |  |
| Figure 15-21  | OCP Hold Time, t <sub>P1</sub> vs. T <sub>C</sub>                                                                  |  |
| Figure 15-22  | OCP Hold Time, t <sub>P2</sub> vs. T <sub>C</sub>                                                                  |  |
| Figure 15-23  | SD Pin OVP Operating Voltage, V <sub>SDH</sub> vs. T <sub>C</sub>                                                  |  |
| Figure 15-24  | SD Pin OVP Release Voltage, V <sub>SDL</sub> vs. T <sub>C</sub>                                                    |  |
| Figure 15-25  | SD Pin Input Current, I <sub>SD</sub> vs. T <sub>C</sub>                                                           |  |
| Figure 15-26  | SD Pin Filtering Time, t <sub>SD</sub> vs. T <sub>C</sub>                                                          |  |
| Figure 15-27  | OVP Hold Time, t <sub>P_SD</sub> vs. T <sub>C</sub>                                                                |  |





Figure 15-2. Logic Supply Current,  $I_{CC}\left(I_{CC1}+I_{CC2}\right)$  vs.  $T_{C}$ 

Figure 15-3. Logic Supply Current,  $I_{CC}$  ( $I_{CC1}$  +  $I_{CC2}$ ) vs. VCCx Pin Voltage,  $V_{CC}$ 



Figure 15-4. Logic Supply Current in 1-phase Operation (HINx = 0 V),  $I_{BS}$  vs.  $T_{C}$ 

Figure 15-5. Logic Supply Current in 1-phase Operation (HINx = 5 V),  $I_{BS}$  vs.  $T_{C}$ 



Figure 15-6. Logic Supply Current in 1-phase Operation (HINx = 0 V),  $I_{BS}$  vs. VBx Pin Voltage,  $V_{B}$ 

Figure 15-7. Logic Operation Start Voltage,  $V_{BS(ON)}$  vs.  $T_{C}$ 



Figure 15-8. Logic Operation Stop Voltage,  $V_{BS(OFF)}$  vs.

Figure 15-9. Logic Operation Start Voltage,  $V_{CC(ON)}$  vs.



Figure 15-10. Logic Operation Stop Voltage,  $V_{\text{CC(OFF)}}$  vs.  $T_{\text{C}}$ 

Figure 15-11. UVLO\_VB Filtering Time vs.  $T_C$ 



Figure 15-12. UVLO\_VCC Filtering Time vs. T<sub>C</sub>

Figure 15-13. Input Current at High Level (HINx or LINx),  $I_{IH}$  vs.  $T_C$ 



Figure 15-14. High Level Input Signal Threshold Voltage,  $V_{IH}$  vs.  $T_{C}$ 

Figure 15-15. Low Level Input Signal Threshold Voltage,  $V_{\rm IL}$  vs.  $T_{\rm C}$ 



Figure 15-16. Minimum Transmittable Pulse Width for High-side Switching, t<sub>HIN(MIN)</sub> vs. T<sub>C</sub>

Figure 15-17. Minimum Transmittable Pulse Width for Low-side Switching, t<sub>LIN(MIN)</sub> vs. T<sub>C</sub>



Figure 15-18. FOx Pin Voltage in Normal Operation,  $V_{FOL}$  vs.  $T_{C}$ 

Figure 15-19. OCP Threshold Voltage,  $V_{TRIP}$  vs.  $T_{C}$ 



Figure 15-20. Blanking Time,  $t_{BK}$  + Propagation Delay,  $t_{D}$  vs.  $T_{C}$ 

Figure 15-21. OCP Hold Time, t<sub>P1</sub> vs. T<sub>C</sub>



Figure 15-22. OCP Hold Time, t<sub>P2</sub> vs. T<sub>C</sub>

Figure 15-23. SD Pin OVP Operating Voltage,  $V_{SDH}$  vs.  $T_{C}$ 



Figure 15-24. SD Pin OVP Release Voltage, V<sub>SDL</sub> vs. T<sub>C</sub>

Figure 15-25. SD Pin Input Current, I<sub>SD</sub> vs. T<sub>C</sub>



Figure 15-26. SD Pin Filtering Time, t<sub>SD</sub> vs. T<sub>C</sub>

Figure 15-27. OVP Hold Time, t<sub>P</sub> <sub>SD</sub> vs. T<sub>C</sub>

## 15.3. Performance Curves of Output Parts

## 15.3.1. Output Transistor Performance Curves



Figure 15-28. IGBT  $V_{CE(SAT)}$  vs.  $I_C$ 

Figure 15-29. Freewheeling Diode V<sub>F</sub> vs. I<sub>F</sub>

## 15.3.2. Switching Losses

Conditions: VBB pin voltage = 300 V, half-bridge circuit with inductive load.



Figure 15-30. High-side Switching Loss ( $T_J = 25$  °C)

Figure 15-31. Low-side Switching Loss ( $T_J = 25$  °C)



Figure 15-32. High-side Switching Loss ( $T_J = 125$  °C)

Figure 15-33. Low-side Switching Loss ( $T_J = 125$  °C)

#### 15.4. Allowable Effective Current Curves

The following curves represent allowable effective currents in 3-phase sine-wave PWM driving with parameters such as typical V<sub>CE(SAT)</sub> and typical switching losses.

Operating conditions: VBB pin input voltage,  $V_{DC} = 300 \text{ V}$ ; VCCx pin input voltage,  $V_{CC} = 15 \text{ V}$ ; modulation index, M = 0.9; motor power factor,  $\cos\theta = 0.8$ ; junction temperature,  $T_J = 150$  °C.



Figure 15-34. Allowable Effective Current ( $f_C = 2 \text{ kHz}$ )



Figure 15-35. Allowable Effective Current ( $f_C = 16 \text{ kHz}$ )

## 15.5. Short Circuit SOAs (Safe Operating Areas)

Conditions:  $V_{DC} \le 400 \text{ V}$ , 13.5  $V \le V_{CC} \le 16.5 \text{ V}$ ,  $T_J = 125 \,^{\circ}\text{C}$ , 1 pulse.



## 16. Pattern Layout Example

This section contains the schematic diagrams of a PCB pattern layout example using an SCM2007MKF device. For reference terminal hole sizes, see Section 10.2.



Figure 16-1. Top View



Figure 16-2. Bottom View



Figure 16-3. Circuit Diagram of PCB Pattern Layout Example

## 17. Typical Motor Driver Application

This section contains the information on the typical motor driver application listed in the previous section, including a circuit diagram, specifications, and the bill of the materials used.

#### • Motor Driver Specifications

| IC                       | SCM2007MKF     |
|--------------------------|----------------|
| Main Supply Voltage, VDC | 300 VDC (typ.) |
| Rated Output Power       | 1.5 kW         |

#### • Circuit Diagram

See Figure 16-3.

#### • Bill of Materials

| Symbol            | Part Type    | Ratings                             | Symbol             | Part Type      | Ratings                         |
|-------------------|--------------|-------------------------------------|--------------------|----------------|---------------------------------|
| C1                | Ceramic      | 1000 pF, 50 V                       | R1                 | General        | 100 Ω, 1/8 W                    |
| C2                | Ceramic      | 1000 pF, 50 V                       | R2                 | General        | 100 Ω, 1/8 W                    |
| C3                | Ceramic      | 1000 pF, 50 V                       | R3                 | General        | 100 Ω, 1/8 W                    |
| C4                | Ceramic      | 1000 pF, 50 V                       | R4                 | General        | 100 Ω, 1/8 W                    |
| C5                | Ceramic      | 1000 pF, 50 V                       | R5                 | General        | 100 Ω, 1/8 W                    |
| C6                | Ceramic      | 1000 pF, 50 V                       | R6                 | General        | 100 Ω, 1/8 W                    |
| C7 <sup>(1)</sup> | Ceramic      | C7: 0.01 μF, 50 V                   | R7 <sup>(1)</sup>  | General        | 8.2 kΩ, 1/8 W                   |
| C8                | Ceramic      | 0.01 μF, 50 V                       | R8                 | General        | 3.3 kΩ, 1/8 W                   |
| C9                | Ceramic      | 0.01 μF, 50 V                       | R9                 | General        | 6.8 kΩ, 1/8 W                   |
| C10               | Ceramic      | 0.1 μF, 50 V                        | R10                | General        | 150 Ω, 1/2 W                    |
| C11               | Ceramic      | 1000 pF, 50 V                       | R11                | General        | 150 Ω, 1/2 W                    |
| C12               | Film         | 0.1 μF, 630 V                       | R12                | General        | 150 Ω, 1/2 W                    |
| C13               | Electrolytic | 47 μF, 50 V                         | R13                | General        | 1.8 kΩ, 1/8 W                   |
| C16               | Ceramic      | 0.1 μF, 50 V                        | R14 <sup>(2)</sup> | General        | Open                            |
| C17               | Ceramic      | 0.1 μF, 50 V                        | R15 <sup>(2)</sup> | Metal<br>plate | 18 mΩ, 2 W                      |
| C18               | Ceramic      | 0.1 μF, 50 V                        | R16                | General        | 100 Ω, 1/8 W                    |
| C19               | Electrolytic | 47 μF, 50 V                         | R17 <sup>(3)</sup> | General        | Open                            |
| C20               | Electrolytic | 47 μF, 50 V                         | JP1 <sup>(3)</sup> | Jumper         | Open                            |
| C21               | Electrolytic | 47 μF, 50 V                         | JP2 <sup>(1)</sup> | Jumper         | Open                            |
| C22               | Ceramic      | 0.01 μF, 50 V                       | CN1                | Connector      | Equiv. to B3P5-VH-LF            |
| D1                | General      | 1 A, 50 V                           | CN2                | Connector      | Equiv. to B2P3-VH(LF)(SN)       |
| DZ2               | Zener        | $V_Z = 20 \text{ V}, 0.5 \text{ W}$ | CN3                | Connector      | Equiv. to B14B-XH-<br>A(LF)(SN) |
|                   |              |                                     | IC101              | IC             | SCM2007MKF                      |

 $<sup>^{(1)}</sup>$  Refers to when the OCP hold time,  $t_P$  = 8 ms.  $t_P$  depends on the SELECT pin connection (see Section 12.2.9). When  $t_P$  = 34  $\mu s$ , leave C7 and R7 opened and JP2 shorted.

<sup>(2)</sup> Refers to a part that requires adjustment based on operation performance in an actual application.

<sup>(3)</sup> Represents the pin unused despite the layout examples illustrating its installation.

#### **Important Notes**

- All data, illustrations, graphs, tables and any other information included in this document (the "Information") as to Sanken's products listed herein (the "Sanken Products") are current as of the date this document is issued. The Information is subject to any change without notice due to improvement of the Sanken Products, etc. Please make sure to confirm with a Sanken sales representative that the contents set forth in this document reflect the latest revisions before use.
- The Sanken Products are intended for use as components of general purpose electronic equipment or apparatus (such as home appliances, office equipment, telecommunication equipment, measuring equipment, etc.). Prior to use of the Sanken Products, please put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken. When considering use of the Sanken Products for any applications that require higher reliability (such as transportation equipment and its control systems, traffic signal control systems or equipment, disaster/crime alarm systems, various safety devices, etc.), you must contact a Sanken sales representative to discuss the suitability of such use and put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken, prior to the use of the Sanken Products. The Sanken Products are not intended for use in any applications that require extremely high reliability such as: aerospace equipment; nuclear power control systems; and medical equipment or systems, whose failure or malfunction may result in death or serious injury to people, i.e., medical devices in Class III or a higher class as defined by relevant laws of Japan (collectively, the "Specific Applications"). Sanken assumes no liability or responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, resulting from the use of the Sanken Products in the Specific Applications or in manner not in compliance with the instructions set forth herein.
- In the event of using the Sanken Products by either (i) combining other products or materials or both therewith or (ii) physically, chemically or otherwise processing or treating or both the same, you must duly consider all possible risks that may result from all such uses in advance and proceed therewith at your own responsibility.
- Although Sanken is making efforts to enhance the quality and reliability of its products, it is impossible to completely avoid the occurrence of any failure or defect or both in semiconductor products at a certain rate. You must take, at your own responsibility, preventative measures including using a sufficient safety design and confirming safety of any equipment or systems in/for which the Sanken Products are used, upon due consideration of a failure occurrence rate and derating, etc., in order not to cause any human injury or death, fire accident or social harm which may result from any failure or malfunction of the Sanken Products. Please refer to the relevant specification documents and Sanken's official website in relation to derating.
- No anti-radioactive ray design has been adopted for the Sanken Products.
- The circuit constant, operation examples, circuit examples, pattern layout examples, design examples, recommended examples, all information and evaluation results based thereon, etc., described in this document are presented for the sole purpose of reference of use of the Sanken Products.
- Sanken assumes no responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, or any possible infringement of any and all property rights including intellectual property rights and any other rights of you, users or any third party, resulting from the Information.
- No information in this document can be transcribed or copied or both without Sanken's prior written consent.
- Regarding the Information, no license, express, implied or otherwise, is granted hereby under any intellectual property rights and any other rights of Sanken.
- Unless otherwise agreed in writing between Sanken and you, Sanken makes no warranty of any kind, whether express or implied, including, without limitation, any warranty (i) as to the quality or performance of the Sanken Products (such as implied warranty of merchantability, or implied warranty of fitness for a particular purpose or special environment), (ii) that any Sanken Product is delivered free of claims of third parties by way of infringement or the like, (iii) that may arise from course of performance, course of dealing or usage of trade, and (iv) as to the Information (including its accuracy, usefulness, or reliability).
- In the event of using the Sanken Products, you must use the same after carefully examining all applicable environmental laws and regulations that regulate the inclusion or use or both of any particular controlled substances, including, but not limited to, the EU RoHS Directive, so as to be in strict compliance with such applicable laws and regulations.
- You must not use the Sanken Products or the Information for the purpose of any military applications or use, including but not limited to the development of weapons of mass destruction. In the event of exporting the Sanken Products or the Information, or providing them for non-residents, you must comply with all applicable export control laws and regulations in each country including the U.S. Export Administration Regulations (EAR) and the Foreign Exchange and Foreign Trade Act of Japan, and follow the procedures required by such applicable laws and regulations.
- Sanken assumes no responsibility for any troubles, which may occur during the transportation of the Sanken Products including the falling thereof, out of Sanken's distribution network.
- Although Sanken has prepared this document with its due care to pursue the accuracy thereof, Sanken does not warrant that it is
  error free and Sanken assumes no liability whatsoever for any and all damages and losses which may be suffered by you resulting
  from any possible errors or omissions in connection with the Information.
- Please refer to our official website in relation to general instructions and directions for using the Sanken Products, and refer to the relevant specification documents in relation to particular precautions when using the Sanken Products.
- All rights and title in and to any specific trademark or tradename belong to Sanken and such original right holder(s).

DSGN-CEZ-16003