| | | | | | | 1. DATE<br><i>(YYMMDD)</i><br>98-08-06 | Form Approved<br>OMB No. 0704-0188 | |----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------| | Public reporting b<br>sources, gatherin<br>or any other aspe | ourden for this<br>g and mainta<br>ect of this coll | collection is estimated to<br>ining the data needed, an<br>ection of information, inclu- | average 2 hours per<br>d completing and rev<br>ding suggestions for | response, including the time<br>lewing the collection of infor<br>reducing this burden, to De- | e for reviewing instructions, somation. Send comments regortment of Defense, Washin 4, Arlington, VA 22202-4302, URN COMPLETED FORM TO IN ITEM 2 OF THIS INTER TO ITEM 2 OF THIS FORM | earching existing data<br>arding this burden estimate<br>glion Headquarters | 2. PROCURING<br>ACTIVITY NO. | | Management and<br>PLEASE DO NO<br>ISSUING CONTE | rate for inform<br>Budget, Pap<br>T RETURN Y<br>RACTING OF | nation Operations and Re<br>perwork Reduction Project<br>OUR COMPLETED FOR<br>FICER FOR THE CONTR | poris, 1215 Jellersor<br>(0704-0188), Washi<br>M TO EITHER OF T<br>(ACT/ PROCURING | ngton, DC 20503.<br>HESE ADDRESSED. RET<br>ACTIVITY NUMBER LISTE | 4, Aningion, VA 22202-4302,<br>URN COMPLETED FORM T<br>ED IN ITEM 2 OF THIS FORM | O THE GOVERNMENT<br>1. | 3. DODAAC | | 4. ORIGINATOR Defense Sup | | | Defense Sup | Street, City, State, Zipply Center Columbus | Code) | 5. CAGE CODE<br>67268 | 6. NOR NO.<br>5962-R160-98 | | a. TYPED NA<br><i>Last)</i> | ME (First, | Middle Initial, | 3990 East Br<br>Columbus, O | oad Street<br>H 43216-5000 | | 7. CAGE CODE<br>67268 | 8. DOCUMENT NO. <b>5962-90869</b> | | 9. TITLE OF DOCUMENT MICROCIRCUIT, MEMORY, DIGITAL, CMOS, 64K x 8 | | | //OS, 64K x 8 | | 10. REVISION LETTI | <u> </u> | 11. ECP NO. | | ELECTRIC | ALLY ERA | SABLE PROGRAM<br>PROM) , MONOLITH | MABLE READ | | a. CURRENT<br>A | b. NEW<br>B | Verbal coordination record on file. | | 12. CONFIGU | JRATION | ITEM (OR SYSTEM | TO WHICH EC | P APPLIES | | | | | 13. DESCR | IPTION C | OF REVISION | | | | | | | | Sheet 1: Revisions Itr column; add "B". Revisions description column; add "Changes in accordance with NOR 5962-R160-98". Revisions date column; add "98-08-06". Revision level block; add "B". Rev status of sheets; for sheets 12 and 33, add "B". Sheet 12: Footnote 5/, under "Timing measurement reference levels:", for Inputs delete 1 V and 2 V and replace with 1.5 V; | | | | | | lace with 1.5 V; | | | · | n level block; add | | replace with 1.5 V. | | | | | Sheet 33: | Add not | · | | · V <sub>OH</sub> and V <sub>OL</sub> , the | e logic output compa | are levels shall be 1 | .5 V for subgroups 9, | | | Revisio | n level block; add | "B". | | | | | | | | | | | | | | | | CTION FO | R GOVERNMENT L | | | | | | | a. (X one) | Х | (1) Existing docum | ent supplemente | ed by the NOR may be | e used in manufacture. | | | | (2) Revised document must be received before manufacturer may incorporate this change. | | | | | | | | | | | ` , | | | ision and furnish revise | | | | | b. ACTIVITY AUTHORIZED TO APPROVE CHANGE FOR GOVERNMENT c. TYPED NAME (First, Middle Initial, Last) | | | | | | | | DSCC-VAS<br>d. TITLE | | | | e. SIGNATURE | | | f. DATE SIGNED | | Chief, Micr | oelectronic | cs Team | | Raymond Monnin | | | (YYMMDD)<br>98-08-06 | | • | | IPLISHING REVISION | DN | b. REVISION COMP | PLETED (Signature) | | c. DATE SIGNED | | DSCC-VAS | | | Gary L. Gross | | | ( <i>YYMMDD</i> )<br>98-08-06 | | # **NOTICE OF REVISION (NOR)** (See MIL-STD-480 for instructions) This revision described below has been authorized for the document listed. **DATE (YYMMDD)** 92-01-22 Form Approved OMB No. 0704-0188 Public reporting burden for this collection is estimated to average 1 hour per response, including the time for reviewing instructions, searching existing data sources, gathering and maintaining the data needed, and completing and reviewing the collection of information. Send comments regarding this burden estimate or any other aspect of this collection of information, including suggestions for reducing this burden, to Washington Headquarters Services, Directorate for Information Operations and Reports, 1215 Jefferson Davis Highway, Suite 1204, Arlington, VA 22202-4302, and to the Office of Information and Regulatory Affairs, Office of Management and Budget, Washington, DC 20503. | ORIGINATOR NAME AND ADDRESS Defense Electronics Supply Center Dayton, Ohio 45444-5277 | 2. CAGE CODE<br>67268 | 3. NOR NO.<br>5962-R114-92 | | |-----------------------------------------------------------------------------------------------|-----------------------|----------------------------|--| | | 4. CAGE CODE | 5. DOCUMENT NO. | | | | 67268 | 5962-90869 | | | 6. TITLE OF DOCUMENT | 7. REVISION LETTER | | | | Microcircuit, Memory, Digital, CMOS, 64K x 8 Electrically Erasable Programmable Read Only | (Current) Basic | (New) A | | | Memory (EEPROM), Monolithic Silicon | 8. ECP NO. | | | | | No registered users. | | | ## 9. CONFIGURATION ITEM (OR SYSTEM) TO WHICH ECP APPLIES ΑII #### 10. DESCRIPTION OF REVISION Sheet 1: Revisions Itr column; add "A" Revisions description column; add "Changes in accordance with NOR 5962-R114-92". Revisions date column; add "92-01-22". Sheet 8: Table IA, $\overline{\text{OE}}$ high voltage (V<sub>H</sub>), Limits (Min) column delete "12" and substitute "15" and Limits (Max) column delete "13" and substitute "16". Sheet 32: Table IIA, Electrical test requirements footnote 5/, delete "4.4.1e" and substitute "4.4.1d". # 11. THIS SECTION FOR GOVERNMENT USE ONLY | a. CHECK ONE [X]EXISTING DOCUMENT SUPPLEMENTED BY THIS NOR MAY BE USED IN MANUFACTURE. | D [] REVISED DOCUMENT MUST BE<br>RECEIVED BEFORE MANUFACTUREF<br>MAY INCORPORATE THIS CHANGE. | [] CUSTODIAN OF MASTER DOCUMENT SHALL MAKE ABOVE REVISION AND FURNISH REVISED DOCUMENT TO: | |-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | b. ACTIVITY AUTHORIZED TO APPROVE<br>CHANGE FOR GOVERNMENT<br>DESC-ECS | SIGNATURE AND TITLE<br>Michael A. Frye<br>BRANCH CHIEF | DATE (YYMMDD)<br>92-01-22 | | 12. ACTIVITY ACCOMPLISHING REVISION DESC-ECS | REVISION COMPLETED (Signature)<br>Gary L. Gross | DATE (YYMMDD)<br>92-01-22 | | | REVISIONS | | | | | | | | | | | | | | | | | | | | |---------------------------------------------|------------------------------------------------------------|------|-----------------|-------------------------------|----------------|-------|--------|-----------------------------------------------------------------------------------------------|------|----------------------|---------|------|-----------------|----------------|----------|------|----------|----------|-----|----------| | LTR | | | | | D | ESCF | RIPTIC | N | | | | | DATE (YR-MO-DA) | | APPROVED | | ) | | | | | | | | | | | | | | | | | | | | | | | | | | | | THE ORIGINAL FIRST PAGE OF THIS DRAWING HAS BEEN REPLACED. | | | | | | | | | | | | | | | | | | | | | | T | HE C | RIG<br>T | NAL | . FIR: | ST P | AGE | OF T | THIS | DRA | IWI | NG H | AS E | BEEN<br>I | I REI | PLAC | CED. | <u> </u> | Ι | | | REV | 0.F | 00 | 07 | | | 40 | | | | | | | | | | | | | | | | SHEET<br>REV | 35 | 36 | 37 | 38 | 39 | 40 | | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | | REV STATU | JS | | | RE' | V | | | | | | | | | | | | | | | | | OF SHEETS | 3 | | | SH | EET | | 1 | 2 | 3 | 4 5 6 7 8 9 10 11 12 | | | | | 13 | 14 | | | | | | | PMIC N/A | | :n | PREPARED BY<br>Kenneth Rice | | | | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | | | | | } | | | | | | | | MIL | STANDARDIZED<br>MILITARY<br>DRAWING | | -0 | CHECKED BY<br>Charles Reusing | | | | MICROCIRCUIT, MEMORY, DIGITAL, CMOS | | | | | | | | | | | | | | THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL | | | PROVI<br>nael A | | <i>'</i> | | | 64K x 8 ELECTRICALLY ERASABLE PROGRAMMABI<br>READ ONLY MEMORY (EEPROM), MONOLITHIC<br>SILICON | | | | | E | | | | | | | | | AND AGEN | DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE | | | | AWING<br>91-10 | | PROV | AL DA | TE | SIZE | | 1 | GE CC | | | 06 | <b>∵</b> | 90 | Q C | <u>α</u> | | AMSC | N/A | | | REV | /ISION | l LEV | EL | | | A<br>SH | <br>EET | 1 | 5726 | <b>B</b><br>OF | 40 | | | JU | OU | <b>3</b> | | | | | | | | | | | | | ' | | | | | | | | | | #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes B, Q, and M) and space application (device classes S and V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of radiation hardness assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>Radiation hardness assurance (RHA) designator</u>. Device classes M, B, and S RHA marked devices shall meet the MIL-M-38510 specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 Device type(s). The device type(s) shall identify the circuit function as follows: | <u>Device type</u> | Generic number | Circuit function | Access time | Write speed | Write mode | <u>Endurance</u> | |--------------------|----------------|------------------|-------------|-------------|------------|------------------| | 01 | 28C512 | 64K x 8 EEPROM | 250 ns | 10 ms | Byte/Page | 10,000 cycle | | 02 | U | 64K x 8 EEPROM | 250 ns | 5 ms | Byte/Page | 10,000 cycle | | 03 | U | 64K x 8 EEPROM | 200 ns | 10 ms | Byte/Page | 10,000 cycle | | 04 | U | 64K x 8 EEPROM | 200 ns | 5 ms | Byte/Page | 10,000 cycle | | 05 | U | 64K x 8 EEPROM | 150 ns | 10 ms | Byte/Page | 10,000 cycle | | 06 | U | 64K x 8 EEPROM | 150 ns | 5 ms | Byte/Page | 10,000 cycle | | 07 | U | 64K x 8 EEPROM | 120 ns | 10 ms | Byte/Page | 10,000 cycle | | 08 | U | 64K x 8 EEPROM | 120 ns | 5 ms | Byte/Page | 10,000 cycle | | 09 | 28C513 | 64K x 8 EEPROM | 250 ns | 10 ms | Byte/Page | 10,000 cycle | | 10 | U | 64K x 8 EEPROM | 250 ns | 5 ms | Byte/Page | 10,000 cycle | | 11 | U | 64K x 8 EEPROM | 200 ns | 10 ms | Byte/Page | 10,000 cycle | | 12 | U | 64K x 8 EEPROM | 200 ns | 5 ms | Byte/Page | 10,000 cycle | | 13 | U | 64K x 8 EEPROM | 150 ns | 10 ms | Byte/Page | 10,000 cycle | | 14 | U | 64K x 8 EEPROM | 150 ns | 5 ms | Byte/Page | 10,000 cycle | | 15 | U | 64K x 8 EEPROM | 120 ns | 10 ms | Byte/Page | 10,000 cycle | | 16 | U | 64K x 8 EEPROM | 120 ns | 5 ms | Byte/Page | 10,000 cycle | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: | <u>Device class</u> | Device requirements documentation | |---------------------|-------------------------------------------------------------------------------------------------------------------------| | М | Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 | | B or S | Certification and qualification to MIL-M-38510 | | Q or V | Certification and qualification to MIL-I-38535 | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 2 | ## 1.2.4 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | <u>Case outline</u> | |----------------|-----------------------------------------------------------------------------| | Χ | See figure 1(32-lead, 1.685" x .600" x .225", dual in-line package | | Y | C-12 (32-terminal, .560" x .458" x .120"), rectangular chip carrier package | | Z | See figure 1(32-lead, .830" x .416" x .120"), flat package | | U | See figure 1 (36-lead, .760" x .760" x .120"), pin grid array | 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-M-38510 for classes M, B, and S or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. #### 1.3 Absolute maximum ratings. 1/2/ | | Supply voltage range ( $V_{CC}$ ) | -0.5 V dc to +6.0 V dc <u>3/</u><br>-55°C to +125°C<br>-65°C to +150°C<br>+300°C | |-----|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | | Case X | 28°C/W <u>4/</u><br>See MIL-M-38510, appendix C<br>22°C/W <u>4/</u><br>20°C/W 4/ | | | Maximum power dissipation (P <sub>D</sub> ) | 1.0 watts<br>+175°C <u>5</u> /<br>10,000 cycles/byte (minimum)<br>10 years minimum | | 1.4 | Recommended operating conditions. | | | | Supply voltage range ( $V_{CC}$ ) | 4.5 V dc minimum to 5.5 V dc maximum 0.0 V dc 2.0 V dc to V <sub>CC</sub> + 1.0 V dc -0.1 V dc to 0.8 V dc -55°C to +125°C | | 1.5 | Digital logic testing for device classes Q and V. | | | | Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) | <u>6</u> / percent | 6/ When a QML source exists, a value shall be provided. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>3 | <sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. $<sup>\</sup>underline{2}$ / All voltages referenced to $V_{SS}$ ( $V_{SS}$ = ground), unless otherwise specified. <sup>3/</sup> Negative undershoots to a minimum of -1.0 V are allowed with a maximum of 20 ns pulse width. <sup>4/</sup> When the thermal resistance for this case is specified in MIL-STD-1835, that value shall supersede the value indicated herein. <sup>5/</sup> Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. # 2. APPLICABLE DOCUMENTS 2.1 <u>Government specifications, standards, bulletin, and handbook.</u> Unless otherwise specified, the following specifications, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. #### **SPECIFICATIONS** **MILITARY** MIL-M-38510 - Microcircuits, General Specification for. MIL-I-38535 - Integrated Circuits, Manufacturing, General Specification for. **STANDARDS** **MILITARY** MIL-STD-480 - Configuration Control-Engineering Changes, Deviations and Waivers. MIL-STD-883 - Test Methods and Procedures for Microelectronics. BULLETIN **MILITARY** MIL-BUL-103 - List of Standardized Military Drawings (SMD's). **HANDBOOK** **MILITARY** MIL-HDBK-780 Standardized Military Drawings. (Copies of the specifications, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 Non-Government publications. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. ## ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 A Standardized Test Procedure for the Characterization of Latch-up in CMOS Integrated Circuits. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Pennsylvania Street, N.W., Washington, DC 20006.) # AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-88 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, PA 19103.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) | STANDARDIZED | |--------------------------------| | MILITARY DRAWING | | ENSE ELECTRONICS SUPPLY CENTER | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-90869 | |------------------|----------------|------------| | | REVISION LEVEL | SHEET 4 | 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. This is a fully characterized military detail specification and is suitable for qualification of device classes B and S to the requirements of MIL-M-38510. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 for device classes M. B. and S and MIL-I-38535 for device classes Q and V and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table. The truth table shall be as specified on figure 3. - 3.2.4 Radiation exposure circuit. The radiation exposure circuit shall be as specified in 4.4.5e. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table IA and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes B and S shall be in accordance with MIL-M-38510. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes B and S shall be a "J" or "JAN" as required in MIL-M-38510. The certification mark for device classes Q and V shall be a "QML" as required in MIL-I-38535. - 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.3 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.2 herein). The certificate of compliance submitted to DESC-ECS prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or device classes B and S in MIL-M-38510 or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-ECS of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-480. - 3.9 <u>Verification and review for device class M.</u> For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>5 | - 3.10 Microcircuit group assignment for device classes M, B, and S. Device classes M, B, and S devices covered by this drawing shall be in microcircuit group number 42 (see MIL-M-38510, appendix E). - 3.11 Serialization for device class S. All device class S devices shall be serialized in accordance with MIL-M-38510. - 3.12 <u>Processing of EEPROMs</u>: All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. - 3.12.1 <u>Conditions of the supplied devices</u>: Devices will be supplied in cleared state (logic "1's"). No provision will be made for supplying written devices. - 3.12.2 <u>Clearing of EEPROMs</u>: When specified, devices shall be cleared in accordance with the procedures and characteristics specified in 4.6.4. - 3.12.3 Writing of EEPROMs: When specified, devices shall be written in accordance with the procedures and characteristics specified in 4.6.3. - 3.12.4 <u>Verification of state of EEPROMs</u>: When specified, devices shall be verified as either written to the specified pattern or cleared. As a minimum, verification shall consist of performing a read of the entire array to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure and the device shall be removed from the lot or sample. - 3.12.5 <u>Power supply sequence of EEPROMs</u>: In order to reduce the probability of inadvertent writes, the following power supply sequences shall be observed: - a. A logic high state shall be applied to WE and/or CE at the same time or before the application of V<sub>CC</sub>. - b. A logic high state shall be applied to WE and/or CE at the same time or before the removal of V<sub>CC</sub>. - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein). For device classes B and S, sampling and inspection procedures shall be in accordance with MIL-M-38510 and method 5005 of MIL-STD-883, except as modified herein. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan. - 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes B and S, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to qualification and quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. - 4.2.1 Additional criteria for device classes M, B, and S. - a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. Prior to burn in, the devices shall be programmed (see 4.6.3 herein) with a checkerboard pattern or equivalent (manufacturers at their option may employ an equivalent pattern provided it is a topologically true alternating bit pattern). (See figure 4.) The pattern shall be read before and after burn in. Devices having bits not in the proper state after burn in shall constitute a device failure and shall be included in the percent defective allowable (PDA) calculation and shall be removed from the lot (see 4.2.3 herein). | STANDARDIZED MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 6 | - c. For device class M, the burn-in test circuit shall be submitted to DESC-ECS for review with the certificate of compliance. For device classes B and S, the burn-in test circuit shall be submitted to the qualifying activity. - (1) Static burn-in for device classes S (method 1015 of MIL-STD-883, test condition A). - (a) All inputs shall be connected to GND. Outputs may be open or connected to 4.5 V minimum. Resistors R1 are optional on both inputs and outputs, and required on outputs connected to V<sub>CC</sub> ±0.5 V. R1 = 220Ω to 47 kΩ. For static II burn-in, reverse all input connections (i.e., V<sub>SS</sub> to V<sub>CC</sub>). - (b) $V_{CC} = 4.5 \text{ V minimum}$ . - (c) Ambient temperature (TA) shall be +125°C minimum. - (d) Test duration for the static test shall be 48 hours minimum. The 48-hour burn-in shall be broken into two sequences of 24 hours each (static I and static II) followed by interim electrical measurements. - (2) Dynamic burn-in for device classes M, B, and S (method 1015 of MIL-STD-883, test condition D or F) using the circuit submitted (see 4.2.1c herein). - d. Interim and final electrical parameters shall be as specified in table IIA herein. - e. For classes S and B devices, post dynamic burn-in electrical parameter measurements may, at the manufacturer's option, be performed separately or included in the final electrical parameter requirements. - f. An endurance test including a data retention bake, as specified in method 1033 of MIL-STD-883, prior to burn-in (e.g., may be performed at wafer sort) shall be included as part of the screening procedure, with the following conditions: - (1) Cycling may be chip, block, byte or page at equipment room ambient and shall cycle all bytes a minimum of 10,000 cycles. - (2) After cycling, perform a high temperature unbiased storage 48 hours at +150°C minimum. The storage time may be accelerated by a higher temperature in accordance with the Arrhenius relationship and with the apparent activation energy of 0.6 eV. The maximum storage temperature shall not exceed +200°C for assembled devices and +300°C for unassembled devices. All devices shall be programmed with a charge opposite the state that the cell would read in its equilibrium state (e.g. worst case pattern, see 3.12.3 herein). - (3) Read the data retention pattern and test using subgroups 1, 7, and 9 (at the manufacturer's option high temperature equivalent subgroups 2, 8A, and 10 or low temperature equivalent subgroups 3, 8B, and 11 may be used in lieu of subgroups 1, 7, and 9) after cycling and bake, but prior to burn-in. Devices having bits not in the proper state after storage shall constitute a device failure. - g. After the completion of all screening, the devices shall be erased and verified prior to delivery. #### 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition, and test temperature or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be submitted to DESC-ECS with the certificate of compliance and shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535 and as detailed in table IIB herein. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>7 | | | Т | ABLE I. Electrical performance chara | acteristics. | | | | | |-----------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|--------------|-----|---------------| | Test | Symbol | Conditions -55°C ≤ T <sub>C</sub> ≤ +125°C V <sub>SS</sub> = 0 V; 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V unless otherwise specified | Group A<br>subgroups | Device<br>types | Limit<br>Min | Max | Unit | | High level input current | ΊΗ | $V_{CC} = 5.5 \text{ V}, V_{IN} = 5.5 \text{ V}$ | 1, 2, 3<br>(3010) | All | -5 | 5 | μΑ | | Low level input current | I <sub>IL</sub> | $V_{CC} = 5.5 \text{ V}, V_{IN} = 0.1 \text{ V}$ | 1, 2, 3<br>(3009) | All | -5 | 5 | μА | | High impedance output leakage current 1/ lozh | lozh | $V_{CC} = 5.5 \text{ V}, V_{O} = 5.5 \text{ V}$ $V_{IH} \le \overline{OE} \le V_{CC}$ | 1, 2, 3<br>(3021) | All | -10 | 10 | μΑ | | | lozL | $V_{CC} = 5.5 \text{ V}, V_{O} = 0.0 \text{ V}$ $V_{IH} \le \overline{OE} \le V_{CC}$ | 1, 2, 3<br>(3020) | | -10 | 10 | Ţ', | | Output high voltage | v <sub>OH</sub> | O <sub>H</sub> = -400 μA, V <sub>CC</sub> = 4.5 V<br> V <sub>IH</sub> = 2.0 V, V <sub>IL</sub> = 0.8 V | 1, 2, 3<br>(3006) | All | 2.4 | | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2.1 mA, V <sub>CC</sub> = 4.5 V<br>V <sub>IH</sub> = 2.0 V, V <sub>IL</sub> = 0.8 V | 1, 2, 3<br>(3007) | All | | 0.4 | V | | Input high voltage 2/ | V <sub>IH</sub> | V <sub>CC</sub> = 5.5 V | 1, 2, 3<br>(3008) | All | 2.0 | 6.0 | V | | Input low voltage 2/ | V <sub>IL</sub> | V <sub>CC</sub> = 4.5 V | 1, 2, 3<br>(3008) | All | -0.5 | 0.8 | V | | OE high voltage | VΗ | | 1, 2, 3 | All | 12 | 13 | v | | Operating supply current | lcc1 | $V_{CC} = 5.5 \text{ V}, \overline{\text{WE}} = V_{IH},$ $\overline{\text{CE}} = \overline{\text{OE}} = V_{IL}$ $f = 1/t_{AVAV} \text{ min}$ | 1, 2, 3<br>(3005) | All | | 50 | mA | | Standby supply current TTL | lCC2 | V <sub>CC</sub> = 5.5 V, CE = V <sub>IH</sub> ,<br>all I/O's = open,<br>OE = V <sub>IL</sub> , f = 0 Hz | 1, 2, 3<br>(3005) | All | | 3 | mA | | Standby supply current CMOS | lCC3 | V <sub>CC</sub> = 5.5 V, <del>CE</del> = V <sub>CC</sub> -0.3 V<br><u>Inp</u> uts = V <sub>IH</sub> , \(\(\frac{1}{2}\)O's = open,<br>OE = V <sub>IL</sub> , f = 0 Hz | 1, 2, 3<br>(3005) | | | 500 | μА | | | <del></del> | <del> </del> | + | + | | | $\overline{}$ | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 8 | | Test | Symbol | Conditions | Group A | Device | Limits | | _<br>Unit | |-------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|--------|------|-----------| | | | $-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$<br>V <sub>SS</sub> = 0 V; 4.5 V $\le$ V <sub>CC</sub> $\le$ 5.5 V unless otherwise specified | subgroups | types | Min | Мах | | | Input capacitance 3/ 4/ | C <sub>IN</sub> | V <sub>IN</sub> = 0 V, f = 1.0 MHz,<br>T <sub>C</sub> = +25°C, see 4.4.1d | 4<br>(3012) | All | | 10.0 | pF | | Output capacitance 3/ 4/ | C <sub>OUT</sub> | V <sub>OUT</sub> = 0 V, f = 1.0 MHz<br>T <sub>C</sub> = +25°C, see 4.4.1d | 4<br>(3012) | All | | 10.0 | pF | | Functional tests | | See 4.4.1b | 7, 8<br>(3014) | All | | | | | | | See figures 5, 6, and 7 as applicable. <u>5</u> / | | 01-02<br>09-10 | 250 | | | | Read cycle time | ad cycle time t <sub>AVAV</sub> 9, 10, 11 (3003) | | 03,04, | 200 | | ns | | | | | | (5005) | 05,06,<br>13,14 | 150 | | † | | | | | | 07,08,<br>15,16 | 120 | | | | Address access time | terrore | | 9, 10, 11 | 01,02,<br>09,10 | | 250 | | | Address access time | <sup>t</sup> AVQV | | (3003) | 03,04,<br>11,12 | | 200 | ns | | | | | | 05,06,<br>13,14 | | 150 | | | | | | | 11,12,<br>15,16 | | 120 | | | CE access time | tri ov | | 9, 10, 11 | 01-02<br>09,10 | | 250 | | | OL doods line | <sup>t</sup> ELQV | | (3003) | 03,04,<br>11,12 | | 200 | ns | | | | | | 05,06,<br>13,14 | | 150 | I | | | | | | 07,08,<br>15,16 | | 120 | | | OE access time | tolqv | | 9, 10, 11<br>(3003) | All | | 50 | ns | | CE to output in low Z | <sup>t</sup> ELQX | See figures 5, 6, and 7 as applicable. | 9, 10, 11<br>(3003) | All | 0 | | ns | | Chip disable to output in high Z 4/ | t <sub>EHQZ</sub> | <del> </del> | 9, 10, 11<br>(3003) | All | | 50 | ns | | STANDARDIZED MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>9 | | Test | Symbol | Conditions | Group A | Device | Limi | tș | Unit | |-----------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------|------|-----|------| | | | $ \begin{array}{c} -55^{\circ}C \leq T_{C} \leq +125^{\circ}C \\ V_{SS} = 0 \text{ V; } 4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V} \\ \text{unless otherwise specified} \end{array} $ | subgroups | types | Min | Max | | | OE to output in lo <b>w</b> Z<br><u>4</u> / | tolax | See figures 5, 6, and 7 as applicable. | 9, 10, 11<br>(3003) | All | 0 | | ns | | Output disable to output in high Z <u>4</u> / | <sup>t</sup> OHQZ | | 9, 10, 11<br>(3003) | All | | 50 | ns | | Output hold from address change | <sup>†</sup> AXQX | See figures 5, 6, and 7 as applicable. <u>5</u> / | 9, 10, 11<br>(3003) | All | 0 | | ns | | Write cycle time | twhwL1 | •<br>• | 9, 10, 11<br>(3003) | 01,03<br>05,07,<br>09,11,<br>13,15 | | 10 | ns | | | <sup>t</sup> EHEL1 | | | 02,04,<br>06,08<br>10,12,<br>14,16 | | 5 | | | Address setup time | <sup>t</sup> AVWL<br><sup>t</sup> AVEL | | 9, 10, 11<br>(3003) | All | 0 | | ns | | Address hold time | tWLAX<br>tELAX | | 9, 10, 11<br>(3003) | All | 50 | | ns | | Write setup time | <sup>t</sup> ELWL<br><sup>t</sup> WLEL | | 9, 10, 11<br>(3003) | All | 0 | | ns | | Write hold time | <sup>t</sup> WHEH<br><sup>t</sup> EHWH | | 9, 10, 11<br>(3003) | All | 0 | | ns | | OE setup time | <sup>t</sup> OH <b>W</b> L<br><sup>t</sup> OHEL | | 9, 10, 11<br>(3003) | All | 10 | | ns | | OE hold time | twHOL<br>tEHOL | | 9, 10, 11<br>(3003) | All | 10 | | ns | | Write pulse width (page or byte write) | twLwH<br>teleH | | 9, 10, 11<br>(3003) | All | .100 | | μs | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|--------------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br><b>10</b> | | Test | Symbol | bol Conditions | Group A | Device | Lim | its | Unit | |--------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-----|-----|------| | | | $ \begin{array}{c} -55^{\circ}C \leq T_{C} \leq +125^{\circ}C \\ V_{SS} = 0 \text{ V; } 4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V} \\ \text{unless otherwise specified} \end{array} $ | subgroups | types | Min | Max | | | Data setup time | <sup>t</sup> DV <b>W</b> H<br><sup>t</sup> DVEH | See figures 5, 6, and 7 as applicable. <u>5</u> / | 9, 10, 11<br>(3003) | All | 50 | | ns | | Data hold time | twhDX<br>tehDX | | 9, 10, 11<br>(3003) | All | 10 | | ns | | Byte load cycle | <sup>t</sup> WHWL2 | | 9, 10, 11 (3003) | All | .20 | 100 | μs | | Last byte loaded to data | t <b>W</b> HEL | • | 9, 10, 11 | 01,02<br>09,10 | | 250 | | | polling | tEHEL | | (3003) | 03,04,<br>11,12 | | 200 | ns | | | | | 05,06,<br>13,14 | | 150 | | | | | | | 07,08,<br>15,16 | | 120 | | | | CE setup time | tel <b>w</b> L | | 9, 10, 11<br>(3003) | All | 5 | | μs | | OE setup time<br>(chip erase) | tovhwl | | 9, 10, 11<br>(3003) | All | 5 | | μs | | ₩E pulse width (chip<br>clear) | tWLWH2 | | 9, 10, 11<br>(3003) | All | 10 | | ms | | CE hold time<br>(chip erase) | t <b>w</b> HEH | | 9, 10, 11<br>(3003) | All | 5 | | μs | | OE hold time | <sup>t</sup> <b>W</b> HOH | | 9, 10, 11<br>(3003) | All | 5 | | μs | | High voltage<br>(chip erase) | V <sub>H</sub> | | 9, 10, 11<br>(3003) | All | 12 | 13 | V | | Clear recovery | <sup>t</sup> OLEL | See figures 5, 6, and 7 as applicable. | 9, 10, 11<br>(3003) | All | | 50 | ms | | Data setup time<br><u>6</u> / | <sup>t</sup> DH <b>W</b> L | | 9, 10, 11<br>(3003 | All | 1 | | μs | | STANDARDIZED MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>11 | | TABLE I. <u>Electrical performance characteristics</u> - Continued. | | | | | | | | |---------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------|--------|--------|-----|------| | Test Symbol | Symbol | Conditions | Group A | Device | Limits | | Unit | | | | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>V <sub>SS</sub> = 0 V; 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | types | Min | Max | | | Data hold time during chip erase cycle <u>6</u> / | <sup>t</sup> <b>W</b> HDX | See figures 5, 6, and 7 as applicable. | 9, 10, 11<br>(3003) | All | 1 | | μs | - 1/ Connect all address inputs and OE to V<sub>IH</sub> and measure I<sub>OZL</sub> and I<sub>OZH</sub> with the output under test connected to V<sub>OUT</sub>. Terminal conditions for the output leakage current test shall be as follows: - a. $V_{IH} = 2.0 \text{ V}$ : $V_{II} = 0.8 \text{ V}$ . - For $I_{OZL}$ : Select an appropriate address to acquire a logic "1" on the designated output. Apply $V_{IH}$ to $\overline{CE}$ . Measure the leakage current while applying the specified voltage. - For $I_{OZH}$ : Select an appropriate address to acquire a logic "0" on the designated output. Apply $V_{IH}$ to $\overline{CE}$ . Measure the leakage current while applying the specified voltage. - 2/ A functional test shall verify the dc input and output levels and applicable patterns as appropriate, all input and I/O pins shall be tested. Terminal conditions are as follows: - a. Inputs: H = 2.0 V: L = 0.8 V. - b. Outputs: H = 2.4 V minimum and L = 0.4 V maximum. - c. The functional tests shall be performed with $V_{CC} = 4.5$ and $V_{CC} = 5.5$ V. - 3/ All pins not being tested are to be open. - Tested initially and after any design or process changes which may affect that parameter, and therefore shall be guaranteed to the limits specified in table IA. - 5/ Tested by application of specified timing signals and conditions. Equivalent a.c. test conditions: Output load: See figure 8. Input rise and fall times ≤ 10 ns. Input pulse levels: 0.4 V and 2.4 V. Timing measurement reference levels: Inputs: 1 V and 2 V. Outputs: 0.8 V and 2 V. 6/ This parameter not applicable for internal timer controlled devices. TABLE IB. Single event phenomena (SEP) test limits. 1/ 2/ | Device | Temperature | Memory | V <sub>CC</sub> = | Bias for latch-up test<br>V <sub>CC</sub> = 5.5 V<br>(minimum) no latch-up | | | |--------|-------------------------|---------|------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------|--| | type | +125°C ( <u>+</u> 10°C) | pattern | Effective threshhold<br>LET<br>no upsets<br>(Mev/(mg/cm <sup>2</sup> ) | Maximum device<br>cross section<br>(cm <sup>2</sup> ) | (minimŭm) no latch-up<br>LET = <u>3</u> / <u>4</u> / | | | | | | | | | | - This blank table will be filled in when a qualified vendor exists. - For SEP test conditions, see 4.4.5 herein. - 1/ This blank see 2.4.5 nere 2/ For SEP test conditions, see 4.4.5 nere 3/ Value to be determined. 4/ Worst case temperature T<sub>A</sub> = +125°C | STANDARDIZED MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>12 | ## 4.2.3 Percent defective allowable (PDA). - a. The PDA for class S devices shall be 5 percent for static burn-in and 5 percent for dynamic burn-in, based on the exact number of devices submitted to each separate burn-in. - b. The PDA for class B devices shall be in accordance with MIL-M-38510 for dynamic burn-in. - Static burn-in I and II failures shall be cumulative for determining PDA. - d. Those devices whose measured characteristics, after burn-in, exceed the specified delta (Δ) limits or electrical parameter limits specified in table IA, subgroup 1, are defective and shall be removed from the lot. The verified failures divided by the total number of devices in the lot initially submitted to burn-in shall be used to determine the percent defective for the lot and the lot shall be accepted or rejected based on the specified PDA. - e. The PDA for device classes Q and V shall be in accordance with MIL-I-38535 for dynamic burn-in. #### 4.3 Qualification inspection. - 4.3.1 Qualification inspection for device classes B and S. Qualification inspection for device classes B and S shall be in accordance with MIL-M-38510. Inspections to be performed shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). - 4.3.1.1 Qualification extension for device classes B and S. When authorized by the qualifying activity, if a manufacturer qualifies one device type which is identical (i.e., same die) to other device types on this specification, the slower device types may be part I qualified, upon the request of the manufacturer, without any further testing. The faster device types may be part I qualified by performing only group A qualification testing. - 4.3.2 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). - 4.3.3 <u>Electrostatic discharge sensitivity inspection</u>. Electrostatic discharge sensitivity (ESDS) testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification. - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Quality conformance inspection for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. Inspections to be performed for device classes M, B, and S shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing. | STANDARDIZED | | |-----------------------------------|---| | MILITARY DRAWING | | | DEFENSE ELECTRONICS SUPPLY CENTER | 1 | | DAVTON OHIO 45444 | | | SIZE<br><b>A</b> | | 5962-90869 | |------------------|----------------|-------------| | | REVISION LEVEL | SHEET<br>13 | # Case X | | Dimensions | | | | | | | | | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Letter | Inches | Millimeters | | | | | | | | | Аьысошы е∟ыджы | .232 max<br>.014/.023<br>.033/.065<br>.008/.015<br>1.690 max<br>.570/.610<br>.590/.620<br>.100 BSC<br>.125/.200<br>.150 min<br>.015/.060<br>.100 max<br>.005 min | 5.89<br>0.36/0.58<br>0.84/1.66<br>0.20/0.38<br>42.93<br>14.48/15.49<br>14.99/15.76<br>2.54<br>3.18/5.08<br>3.81<br>0.38/1.51<br>2.54<br>0.13 | | | | | | | | NOTE: Configurations 1 and e of MIL-M-38510 appendix C may be used. FIGURE 1. Case outline. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | | |---------------------------------------------------------|------------------|----------------|-----------------|--| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>14</b> | | #### Case Z - Continued | Variations (all dimensions shown in inches) | | | | | | | |---------------------------------------------|------------------------------------------------------|--------------------------------------------------------------|-------|--|--|--| | Symbol | | | | | | | | | Min | Max | Notes | | | | | <b>А</b> ь Б С С С D Ш 1 2 2 3 E E E E E E | .090<br>.015<br>.015<br>.004<br>.004<br>.430<br>.330 | .120<br>.020<br>.019<br>.007<br>.006<br>.830<br>.488<br>.498 | 8 | | | | | е | .050 BSC | | | | | | | H<br>k | .008 | 1.228<br>.015 | 2, 5 | | | | | k1 | .025 ref | | 2, 5 | | | | | L<br>Q<br>S<br>S1 | .270<br>.026<br>.005 | .370<br>.045<br>.045 | 3 | | | | | N | 32 | | 6 | | | | | la a b a a . | | ممامما | | مم مام مرا | | |--------------|-------|--------|------|------------|-------| | Inches r | nim j | Inches | mm | Inches | mm | | .004 0 | .10 | .020 | 0.51 | .270 | 6.86 | | .005 0 | .13 | .025 | 0.64 | .350 | 8.89 | | .006 0 | .15 | .026 | 0.66 | .370 | 9.40 | | .007 0 | .18 | .030 | 0.76 | .472 | 11.99 | | .008 0 | .20 | .045 | 1.14 | .488 | 12.40 | | .015 0 | .38 | .050 | 1.27 | .498 | 12.65 | | 019 0 | 48 | 120 | 3 05 | 1 228 | 31 19 | # NOTES: - All dimensions and tolerances conform to ANSI Y14.5M-1982. - Index area: An identification mark shall be located adjacent to pin 1 within the shaded area shown. Alternatively, a tab (dim k) may be used as shown. 2. - Dimension Q shall be measured from the point on the lead located opposite the braze pad. - 4. 5. This dimension includes lid thickness. Optional, see note 2. If pin 1 identification is used instead of this tab, the minimum dimension does not apply. - 6. 7. (N) indicates number of leads. Uses a metal lid. - 8. Includes braze fillet. - Metric equivalents are given for general information only. FIGURE 1. Case outline - Continued. #### **STANDARDIZED** SIZE 5962-90869 Α MILITARY DRAWING **DEFENSE ELECTRONICS SUPPLY CENTER REVISION LEVEL** SHEET **DAYTON, OHIO** 45444 16 | Device types | 01- | -08 | 09-16 | |----------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------| | Case outlines | X, Y, and<br>Z | U | Y | | Terminal<br>number | Te | erminal symbo | ol | | 1 | NC | NC | A <sub>15</sub> | | 2 | NC | NC | A <sub>14</sub> | | 3 | A <sub>15</sub> | NC | A <sub>12</sub> | | 4 | A <sub>12</sub> | NC | A <sub>7</sub> | | 5 | A <sub>7</sub> | A <sub>15</sub> | A <sub>6</sub> | | 6 | A <sub>6</sub> | A <sub>12</sub> | A <sub>5</sub> | | 7 | A <sub>5</sub> | A <sub>7</sub> | A <sub>4</sub> | | 8 | A <sub>4</sub> | A <sub>6</sub> | A <sub>3</sub> | | 9 | A <sub>3</sub> | A <sub>5</sub> | A <sub>2</sub> | | 10 | A <sub>2</sub> | A <sub>4</sub> | A <sub>1</sub> | | 11<br>12<br>13<br>14<br>15 | A <sub>1</sub><br>A <sub>0</sub><br>I/O <sub>0</sub><br>I/O <sub>1</sub><br>I/O <sub>2</sub> | A <sub>3</sub><br>A <sub>2</sub><br>A <sub>1</sub><br>A <sub>0</sub> | A <sub>0</sub><br>NC<br>VO <sub>0</sub><br>VO <sub>1</sub><br>VO <sub>2</sub> | | 16 | V <sub>SS</sub> | I/O <sub>1</sub> | V <sub>SS</sub> | | 17 | I/O <sub>3</sub> | I/O <sub>2</sub> | NC | | 18 | I/O <sub>4</sub> | V <sub>S</sub> S | I/O <sub>3</sub> | | 19 | I/O <sub>5</sub> | I/O <sub>3</sub> | I/O <sub>4</sub> | | 20 | I/O <sub>6</sub> | I/O <sub>4</sub> | I/O <sub>5</sub> | | 21 | VO7 | I/O <sub>5</sub> | 1/0 <sub>6</sub> | | 22 | CE | I/O <sub>6</sub> | 1/0 <sub>7</sub> | | 23 | A 10 | I/O <sub>7</sub> | C A 19 | | 24 | OE | CE | C A 19 | | 25 | A 11 | A <sub>10</sub> | D L | | 26 | A <sub>9</sub> | OE | NC | | 27 | A <sub>8</sub> | A <sub>11</sub> | A <sub>11</sub> | | 28 | A <sub>13</sub> | A <sub>9</sub> | A <sub>9</sub> | | 29 | A <sub>14</sub> | A <sub>8</sub> | A <sub>8</sub> | | 30 | NC | A <sub>13</sub> | A <sub>13</sub> | | 31<br>32<br>33<br>34<br>35<br>36 | WE<br>V <sub>CC</sub><br><br><br> | A <sub>14</sub><br>NC<br>NC<br>NC<br>WE<br>V <sub>C</sub> C | WE<br>V <sub>CC</sub><br><br><br> | NC = no connection FIGURE 2. Terminal connections. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>18 | | Mode | CE | ŌĒ | WE | I/O | |----------------------------|-----------------|-----------------|-----------------|------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | ν <sub>IH</sub> | Pout | | Write | V <sub>IL</sub> | v <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub> | | Standby | v <sub>IH</sub> | Х | Х | High Z | | Write inhibit | Х | Х | v <sub>IH</sub> | D <sub>OUT</sub> | | Write inhibit | v <sub>IH</sub> | Х | Х | High Z | | Write inhibit | Х | V <sub>IL</sub> | Х | D <sub>OUT</sub> | | Write inhibit | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | No<br>operation | | Software chip clear | V <sub>IL</sub> | v <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub> | | Software write | /IL | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub> | | High voltage<br>chip clear | V <sub>IL</sub> | v <sub>H</sub> | V <sub>IL</sub> | v <sub>IH</sub> | $V_{IH}$ = High logic, "1" state, $V_{IL}$ = Low logic, "0" state. X = logic "don't care" state, High Z = high impedance state. $V_{H}$ = Chip clear voltage, $D_{OUT}$ = Data out, and $D_{IN}$ = Data in. FIGURE 3. Truth table. STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 SIZE **5962-90869**REVISION LEVEL SHEET **19** | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 225 | 226 | | | 509 | 510 | 511 | |---|-----|----|----|----|----|----|----|-------|-----|----|----|-----|-----|-----| | R | 0 | AA AA | | 0 | 1 | 55 | 55 | 55 | 55 | 55 | 55 | 55 55 | 55 | 55 | 55 | 55 | 55 | 55 | | w | 2 | AA AA | | | 3 | 55 | 55 | 55 | 55 | 55 | 55 | 55 55 | 55 | 55 | 55 | 55 | 55 | 55 | | Α | | | | | | | | | | | | | | | | D | | | | | | | | | | | | | | | | D | | | | | | | | | | | | | | | | R | 125 | АА | AA | АА | AA | AA | АА | AA AA | | E | 126 | 55 | 55 | 55 | 55 | 55 | 55 | 55 55 | 55 | 55 | 55 | 55 | 55 | 55 | | s | 127 | AA AA | | s | 128 | 55 | 55 | 55 | 55 | 55 | 55 | 55 55 | 55 | 55 | 55 | 55 | 55 | 55 | # NOTES: - All address numbers shown in decimal. Each column/row address location corresponds to 1 byte. All data numbers shown in hexadecimal. - 2. - AA = 10101010 55 = 01010101 Manufacturers at their option may employ an equivalent pattern provided it is a topologically true alternating bit pattern. FIGURE 4. Data pattern. #### **STANDARDIZED** SIZE 5962-90869 Α **MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER REVISION LEVEL** SHEET **DAYTON, OHIO 45444** 20 FIGURE 5. Read mode waveforms. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>21 | # $\overline{\text{WE}}$ Controlled byte write waveforms (all device types) FIGURE 6. Waveforms. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>22</b> | # CE CONTROLLED BYTE WRITE WAVEFORMS (ALL DEVICE TYPES) FIGURE 6. Waveforms - Continued. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>23</b> | # PAGE MODE WRITE CYCLE WAVEFORMS (ALL DEVICE TYPES) FIGURE 6. Waveforms - Continued. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>24</b> | NOTES: 1. $V_{OH}$ and $V_{OL}$ will be adjusted to meet load conditions of table I. 2. Use this circuit or equivalent circuit. FIGURE 8. Switching load circuit. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|--------------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br><b>26</b> | | NOTE: When a qualified source exists, a circuit shall be provided and placed on this page. Figure 9. Radiation hardness bias circuit. | | | | |----------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|-----------------| | | 0.175 | | | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br><b>A</b> | | 5962-90869 | | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>27</b> | - NOTES: Software chip clear timings are referenced to WE and CE inputs, whichever is last to go low, and the WE or CE inputs, whichever is first to go high. The command sequence must conform to the page write timing. FIGURE 10. <u>Software chip clear and software write protect algorithm (all device types)</u>. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 28 | #### NOTES: Reset software data protection timings are referenced to the WE or CE inputs, whichever is last to go low, and the WE or CE inputs, whichever is first to go high. A minimum of one valid byte write must follow the first three bytes of the command sequence. The command sequence and subsequent data must conform to page write timing. FIGURE 11a. Set software write protect and software protected write algorithm. #### **STANDARDIZED** SIZE 5962-90869 Α **MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER REVISION LEVEL** SHEET **DAYTON, OHIO 45444** 29 NOTES: Reset software data protection timings are referenced to the WE or CE inputs, whichever is last to go low, and the WE or CE inputs, whichever is first to go high. The command sequence must conform to the page write timing. FIGURE 11b. Reset software write protect algorithm. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | 30 | # TABLE IIA. Electrical test requirements. 1/2/3/4/5/6/ | Line | Test . | Subgroups (in accordance with method 5005 table I) | | Subgroups (in<br>(accordance with<br>MIL-I-38535, table III) | | | |------|-----------------------------------------|----------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------|-----------------------------------------------|--------------------------------------------| | no. | requirements | Device<br>class<br>M | Device<br>class<br>B | Device<br>class<br>S | Device<br>class<br>Q | Device<br>class<br>V | | 1 | Interim electrical parameters (see 4.2) | | 1,7,9<br>or<br>2,8 <b>A</b> ,10 | 1,7,9<br>or<br>1,2,8 <b>A</b> ,10 | 1,7,9<br>or<br>2,8 <b>A</b> ,10 | 1,7,9<br>or<br>1,2,8 <b>A</b> ,10 | | 2 | Static burn-in I & II<br>method 1015 | Not<br>required | Not<br>required | Required | Not<br>required | Required | | 3 | Same as line 1 | | | 1*,7*<br>Δ | | 1*,7*<br>Δ | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | Required | Required | Required | | 5 | Same as line 1 | | | 1*,7*<br>Δ | | 1*,7*<br>Δ | | 6 | Final electrical parameters | 1*,2,3,7*,<br>8 <b>A</b> ,8B,9,10, | 1*,2,3,7*,<br> 8 <b>A</b> ,8B,9,10,<br> 11 | 1*,2,3,7*,<br>8 <b>A</b> ,8B,9,<br>10,11 | 1*,2,3,7*,<br>8A,8B,9,10, <br>11 | 1*,2,3,7*,<br>8 <b>A</b> ,8B,9,<br>10,11 | | 7 | Group A test requirements 7/ | 1,2,3,4**,<br>7,8 <b>A</b> ,8B,9,<br>10,11 | 1,2,3,4**,<br>7,8 <b>A</b> ,8B,9,<br>10,11 | 1,2,3,4**,<br>7,8 <b>A</b> ,8B,9, <br>10,11 | 1,2,3,4**,<br>7,8 <b>A</b> ,8B,9,<br> 10,11 | 1,2,3,4**,<br>7,8 <b>A</b> ,8B,9,<br>10,11 | | 8 | Group B end-point electrical parameters | | | 1,2,3,7,<br>8 <b>A</b> ,8B,9,<br>10,11<br>Δ | | 1,2,3,7,<br>8A,8B,9,<br>10,11<br>Δ | | 9 | Group C end-point electrical parameters | 2,3,7,<br>8 <b>A</b> ,8B | 1,2,3,7,<br>8A,8B,9,<br>10,11 <u>8</u> /<br>Δ | | 1,2,3,7,<br>8A,8B,9,<br>10,11 <u>8</u> /<br>Δ | | | 10 | Group D end-point electrical parameters | 2,3,7,<br>8 <b>A</b> ,8B | 2,3,7,<br>8 <b>A</b> ,8B | 2,3,7,<br>8 <b>A</b> ,8B | 2,3,7,<br>8 <b>A</b> ,8B | 2,3,7,<br>8 <b>A</b> ,8B | | 11 | Group E end-point electrical parameters | 1,7,9 | 1,7,9 | 1,7,9 | 1,7,9 | 1,7,9 | See footnotes on top of next page. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|--------------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br><b>31</b> | # TABLE IIA. Electrical test requirements - Continued. - Blank spaces indicate tests are not applicable. Any or all subgroups may be combined when using high-speed testers. Subgroups 7 and 8 functional tests shall verify the truth table. \* indicates PDA applies to subgroup 1 and 7. - \*\* see 4.4.1e. - $\Delta$ indicates delta limit (see table IIC) shall be required where specified, and the delta values shall be computed with reference to the previous electrical parameters (see table IIC). - 7/ See table III. 8/ Delta limits required for initial qualification and after any design or process change. TABLE IIB. Additional screening for device class V. | Test | MIL-STD-883, test method | Lot requirement | |---------------------------------|------------------------------------------------|-----------------| | Particle impact noise detection | 2020 | 100% | | Internal visual | 2010, condition <b>A</b> or approved alternate | 100% | | Nondestructive<br>bond pull | 2023<br>or approved alternate | 100% | | reverse bias burn-in | 1015 | 100% | | Burn-in | 1015, total of 240 hrs.<br>at +125°C | 100% | | Radiographic | 2012 | 100% | TABLE IIC. Delta limits at +25°C. | | Device types | | |-----------------------------------|------------------------------------|--| | Test <u>1</u> / | All | | | I <sub>CC3</sub> standby | ±10% of specified value in table I | | | I <sub>IH</sub> , I <sub>IL</sub> | ±10% of specified value in table I | | | IOHZ, IOLZ | ±10% of specified value in table I | | <sup>1/</sup> The above parameters shall be recorded before and after the required burn-in and life tests to determine the delta $\Delta$ . | STANDARDIZED | |-----------------------------------| | MILITARY DRAWING | | DEFENSE ELECTRONICS SUPPLY CENTER | | DAYTON, OHIO 45444 | | SIZE<br><b>A</b> | | 5962-90869 | |------------------|----------------|-----------------| | | REVISION LEVEL | SHEET <b>32</b> | TABLE III. Input/output pulse levels for table I, subgroups 7, 8, 9, 10, and 11. | Symbol | Terminals | Α | В | Device type | Units | |-------------------|---------------------------------------------|--------------------------|--------------------------|----------------------------------------------------------|----------------------| | V <sub>CC</sub> | V <sub>CC</sub> | 4.5 | 5.5 | All | v | | V <sub>IH</sub> | Logic inputs<br>address and<br>control pins | 2.4 | 2.4 | All | V | | V <sub>IL</sub> | Logic inputs<br>address and<br>control pins | 0.4 | 0.4 | All | V | | V <sub>OH</sub> | Logic output compare level | 2.0 | 2.0 | All | V | | V <sub>OL</sub> | Logic output compare level | 0.8 | 0.8 | All | v | | †AVQV | Address | 250<br>200<br>150<br>120 | 250<br>200<br>150<br>120 | 01,02,09,10<br>03,04,11,12<br>05,06,13,14<br>07,08,15,16 | ns<br>ns<br>ns<br>ns | | †ELQV | Chip enable | 250<br>200<br>150<br>120 | 250<br>200<br>150<br>120 | 01,02,09,10<br>03,04,11,12<br>05,06,13,14<br>07,08,15,16 | ns<br>ns<br>ns<br>ns | | <sup>†</sup> OLQV | Output enable | 50.0 | 50.0 | All | ns | | †AXQX | 1/0 <sub>0</sub> -1/0 <sub>7</sub> | 0.0 | 0.0 | All | ns | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|--------------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br><b>33</b> | #### 4.4.1 Group A inspection. - Tests shall be as specified in table IIA herein. - b. For device class M subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes B and S subgroups 7 and 8 tests shall be sufficient to verify the truth table as approved by the qualifying activity. For device classes Q and V subgroups 7 and 8 shall include verifying the functionality of the device, these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - c. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. Procedures and circuitsshall besubmitted to DESC-ECS for class M devices. For classes B and S, the procedures and circuitsshall be submitted to the qualifying activity. For classes Q and V, the procedures and circuits shall be submitted to DESC-ECS and shall be as indicated in the QM plan and will be under the control of the device manufacturer's technical review board (TRB). Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. - d. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 Mhz. Sample size is fifteen devices with no failures, and all input and output terminals tested. - e. All devices selected for testing shall be programmed with a checkerboard pattern or equivalent. After completion of all testing, the devices shall be cleared and verified, (except device submitted for groups B, C, and D testing). - 4.4.2 Group B inspection. The group B inspection end-point electrical parameters shall be as specified in table IIA herein. - a. For device class S only, steady-state life tests shall be conducted using test condition D and the circuit described in 4.2.1c herein, or equivalent as approved by the qualifying activity. - b. For device class S only, end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 5 of group B inspections and shall consist of tests specified in table IIC herein. - c. All devices selected for class S electrical testing shall be programmed with a checkerboard pattern or equivalent. After completion of all testing, the devices shall be erased and verified, (except devices submitted to group C and D). - 4.4.3 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 1 of group C inspection and shall consist of tests specified in table IIC herein. # 4.4.3.1 Additional criteria for device classes M, B, and S. - a. Steady-state life test conditions, method 1005 of MIL-STD-883: - (1) The devices selected for testing shall be programmed with a checkerboard pattern. After completion of all testing, the devices shall be cleared and verified (except devices submitted for group D testing). - (2) Test condition D or E. For device class M, the test circuit shall be submitted to DESC-ECS for review with the certificate of compliance. For device class B and S, the test circuit shall be submitted to the qualifying activity. - (3) $T_A = +125^{\circ}C$ , minimum. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>34</b> | - (4) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - b. An endurance test, as specified in method 1033 of MIL-STD-883, shall be added to group C, subgroup 1 inspection prior to performing the steady-state life test (see 4.4.3.1a) and extended data retention (see 4.4.3.1c). Cycling may be block, byte, or page from devices passing group A after the completion of the requirements of 4.2 herein. Initially two groups of devices shall be formed, cell 1 and cell 2. The following conditions shall be met: - (1) Cell 1 shall be cycled at -55°C and cell 2 shall be cycled at +125°C for a minimum of 10,000 cycles for device types. - (2) Perform group A, subgroups 1, 7, and 9 after cycling. Form new cells (cell 3 and cell 4) for steady-state life and extended data retention. Cell 3 for steady-state life test consists of one-half of the devices from cell 1 and one-half of the devices from cell 2. Cell 4 for extended data retention consists of the remaining devices from cell 1 and cell 2. - (3) Extended data retention test shall consist of the following: - a. All devices shall be programmed with a charge on all memory cells in each device, such that loss of charge (e.g., leakage in the cell) can be detected (e.g., worst case pattern). - b. Unbiased bake for 1,000 hours (minimum) at +150°C (minimum). The unbiased bake time may be accelerated by using higher temperature in accordance with the Arrhenius Relationship and with the apparent activation of 0.6 eV. The maximum bake temperature shall not exceed +200°C for packaged devices or +300°C for unassembled devices. - Read the pattern after bake and perform end-point electrical tests in accordance with table IIA herein for group C. - (4) The sample plans for cell 1, cell 2, cell 3, and cell 4 shall individually be the same as for group C, subgroup 1, as specified in method 5005 of MIL-STD-883, and shall individually pass the specified sample plan. - c. After the completion of all testing, the devices shall be cleared and verified prior to delivery. - 4.4.3.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition, and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The steady-state life test circuit shall be submitted to DESC-ECS with the certificate of compliance and shall be under the control of the device manufacturer's TRB in accordance with MIL-I-3853. After the completion of all testing, the devices shall be erased and verified prior to delivery. - 4.4.4 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. The devices selected for testing shall be programmed with a checkerboard pattern (see figure 10). After completion of all testing, the devices shall be erased and verified. - 4.4.5 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes B, S, Q, and V shall be M, D, R, and H and for device class M shall be M and D. RHA levels for device classes B, S, Q, and V shall be M, D, R, and H and for device class M shall be M and D. RHA quality conformance inspection sample tests shall be performed at the RHA level specified in the acquisition document or to a higher qualified level. RHA tests for device classes Q and V shall be performed in accordance with MIL-I-38535 and 1.2.1 herein. - a. RHA tests for device classes B, S, Q, and V for levels M, D, R, and H or for device class M for levels M and D shall be performed through each level to determine at what levels the devices meet the RHA requirements. These RHA tests shall be performed for initial qualification and after design or process changes which may affect the RHA performance of the device. - b. End-point electrical parameters shall be as specified in table IA herein. RHA samples need not be tested at -55°C or +125°C prior to total dose irradiation. | STANDARDIZED MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|--------------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br><b>35</b> | - c. Prior to total dose irradiation, each selected sample shall be assembled in its qualified package. The samples shall pass the specified group A electrical parameters for subgroups specified in table IIA herein. Additionally, classes Q and V for quality conformance inspection may be at wafer level. - d. The devices shall be subjected to radiation hardness assurance tests as specified in MIL-M-38510 for device classes M, B, and S, and MIL-I-38535 for device classes Q and V, for the RHA level being tested, and meet the postirradiation end-point electrical parameter limits as defined in table IA at T<sub>A</sub> = +25°C ±5°C, after exposure. - e. Prior to and during total dose irradiation, the devices shall be biased to the worst case conditions established during characterization (see figure 9 herein). - f. Single Event Phenomena (SEP) testing shall be performed on all class S and V devices. SEP testing shall be performed at initial qualification and after any design or process changes which may affect the upset or latchup characteristics of the device. Test four devices with zero failures. ASTM standard F1192-88 may be used as a guideline when performing SEP testing. For device class V, the device parametrics that influence single event upset immunity shall be monitored at the wafer level as part of a TRB approved wafer level hardness plan. The test conditions for SEP are as follows: - (1) The ion beam angle of incidence shall be between normal to the die surface and 60° to the normal, inclusive (i.e. 0° ≤ angle ≤ 60°). No shadowing of the ion beam due to fixturing or package related effects is allowed. - (2) The fluence shall be greater than 100 errors or $\geq 10^7$ ions/cm<sup>2</sup>. - (3) The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ion/cm<sup>2</sup>/s. The cross section shall be verified to be flux independent by measuring the cross section at two flux rates which differ by at least an order of magnitude. - (4) The particle range shall be $\geq$ 20 microns in silicon. - (5) The test temperatures shall be +25°C and the maximum rated operating temperature ±10°C. - (6) Bias conditions shall be $V_{CC} = 4.5 \text{ V}$ dc for the upset measurements and $V_{CC} = 5.5 \text{ V}$ dc for latch-up measurements. - For SEP test limits, see table IB herein. - g. For device classes M, B, and S, subgroups 1 and 2 of table V method 5005 of MIL-STD-883 shall be tested as appropriate for device construction. - h. Transient dose rate upset testing for class Q and V devices ahall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-I-38535. Device parametric parameters that influence upset immunity shall be monitored at the wafer level in accordance with the wafer level hardness assurance plan and MIL-I-38535. - i. Transient dose rate survivability testing for class Q and V devices shall be performed as specifed by a TRB approved radiation hardness assurance plan and MIL-I-38535. Device parametric parameters that influence latch-up and device burn-out shall be monitored at the wafer level in accordance with the wafer level hardness assurance plan and MIL-I-38535. - j. When specified in the purchase order or contract a copy of the following additional data shall be supplied. - (1) RHA delta limits. - (2) RHA upset levels | STANDARDIZED MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|--------------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br><b>36</b> | - (3) Test conditions (SEP). - (4) Number of upsets (SEP). - (5) Number of transients. - (6) Occurrence of latch-up. - 4.5 <u>Delta measurements for device classes B, S, Q, and V</u>. Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIC. - 4.6 Methods of inspection. Methods of inspection shall be as specified in the appropriate tables and as follows. - 4.6.1 <u>Voltages and current</u>. All voltages given are referenced to the microcircuit ground terminal. Currents given are conventional and positive when flowing into the referenced terminal. - 4.6.2 <u>Life test, burn-in, cool down and electrical test procedure</u>. When devices are measured at +25°C following application of the steady state life or burn-in test condition, all devices shall be cooled to +35°C or within +10°C of the power stable condition prior to removal of bias voltages/signals. Any electrical tests required shall first be performed at -55°C or +25°C prior to any required tests at +125°C. - 4.6.3 <u>Writing procedure</u>. The waveforms and timing relationships shown on figure 6 and the conditions specified in table IA shall be adhered to. Initially and after each chip clear (see 4.6.4), all bits are in the high state (output at V<sub>OH</sub>). - 4.6.3.1 Byte write operation. Information is introduced by selectively writing "L" (logic "0" level) or "H" (logic "1" level) into the desired bit. A written "L" can be changed to an "H" by writing an "H". No clearing is necessary (see 4.6.4). - 4.6.3.2 Page write operation. The page write operation can be initiated during any write operation. Following the initial byte write cycle, the host can write an additional one to 127 bytes in the same manner as the first byte was written. Each successive byte load cycle, started by the WE (CE) HIGH to LOW transition, must begin within 150 µs of the falling edge of the preceding WE (CE) high to low transition, [twlwh1+twhwl2] or [teleh1+tehel2]. If a subsequent WE HIGH to LOW transition is not detected within 150 µs, the internal automatic write cycle will commence. The successive writes need not be sequential; however, the page address (A7 through A16) for each write during a page write operation shall be the same. - 4.6.3.3 <u>Data polling operation</u>. During the internal writing cycle after a byte or page write operation, an attempt to read the last byte written will produce the complement of that data on all I/O or I/O7 (i.e., write data 0xxx xxxx and read data 1xxx xxx). Once the writing cycle has completed, all I/O or I/O7 will reflect true data (i.e. write data 0xxx xxx, read data 0xxx xxx). - 4.6.3.4 <u>Toggle bit</u>. Toggle bit determines the end of the internal write cycle. While the internal write cycle is in progress I/O<sub>6</sub> toggles from 1 to 0 and 0 to 1 on sequential polling reads. When the internal write cycle is complete, the toggling stops and the device is ready for additional read/write operations. - 4.6.4 <u>Clearing procedure</u>. The waveforms and timing relationship shown on figures 5, 6, 7, and 8 and the conditions specified in table IA shall be adhered to. Initially and after each chip clear, all bits are in the high state (output at $V_{OH}$ ). - 4.6.4.1 <u>Byte clearing</u>. A byte is cleared by simultaneously writing an "H" state into each bit at the selected address (see 4.6.3). This can be done by a byte write cycle or a page mode write cycle (see figure 6). | STANDARDIZED | | | | |-----------------------------------|--|--|--| | MILITARY DRAWING | | | | | DEFENSE ELECTRONICS SUPPLY CENTER | | | | | DAYTON, OHIO 45444 | | | | | SIZE<br><b>A</b> | | 5962-90869 | |------------------|----------------|--------------------| | | REVISION LEVEL | SHEET<br><b>37</b> | - 4.6.4.2 <u>Software chip clear</u>. Software chip clear is performed by executing a series of instructions to the device (see figure 10). At the end of the step sequence, the device begins and completes chip clear internally. The waveforms and timing relationships shown on figures 6 and 7, and the test conditions and limits specified in table IA apply. - 4.6.4.3 High voltage chip clear. The device is cleared by setting the $\overline{OE}$ (output enable) pin to $V_H$ (see figure 7) while all other inputs are set in the normal byte erase mode (see 4.6.4.2). After chip clear, all bits are in the "H" state. (Applies to all device types.) - 4.6.5 Read mode operation. The device is in the read mode whenever the CE and $\overline{\text{OE}}$ pins are at $V_{\parallel}$ . The waveforms and timing relationships shown on figure 5 and the test conditions and limits specified in table I shall be applied. - 4.6.6 Extended page load. The write cycle must be "stretched" by maintaining WE low, assuming a write enable-controlled cycle, and leaving all other control inputs (CE, OE) in the proper page load cycle state. Since the page load timer is reset on the falling edge of WE, keeping this signal low will inhibit the page timer. When WE returns high, the input data is latched and the page load cycle timer begins in CE controlled write. The same is true, with CE holding the timer reset instead of WE. - 4.6.7 <u>Software data protection</u>. Device types 01 through 15 software data protection offers a method of preventing inadvertent writes. The instruction, waveforms, and timing relationships shown on figures 5, 6, 11a, and figure 11b, and the conditions specified in table IA shall apply. - 4.6.7.1 <u>Set software protection</u>. Device types 01 through 15 are placed in protected state by writing a series of instructions (see figure 11A) to the device. Once protected, writing to the device may only be preformed by executing the same sequence of instructions appended with either a byte write operation or page write operation. The waveforms and timing relationship shown on figure 6 and the test conditions and limits specified in table IA apply. - 4.6.7.2 Reset software data protection. Device types 01 through 15 protection feature is reset by writing a series of instructions (see figure 11b) to the device. The waveforms and timing relationships shown on figure 6 and the test conditions and limits specified in table IA apply. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V. - 6. NOTES (This section contains information of a general or explanatory nature that may be helpful, but is not mandatory.) - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device classes B and Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form). - 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-ECS, telephone (513) 296-6022. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>38 | 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-ECS, Dayton, Ohio 45444, or telephone (513) 296-5375. 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-M-38510, MIL-STD-1331, and as follows: CIN COUT -----GND -----ICC -----Input and bidirectional output, terminal-to-GND capacitance. Ground zero voltage potential. Supply current. Input current low. Input current high. Case temperature. Ambient temperature. Positive supply voltage. Output enable and write enable voltage during chip erase. Latch-up over-voltage. 6.5.1 Timing limits. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time. 6.5.2 <u>Timing parameter abbreviations</u>. All timing abbreviations use lower case characters with upper case character subscripts. The initial character is always "t" and is followed by four descriptors. These characters specify two signal points arranged in a "from-to" sequence that define a timing interval. The two descriptors for each signal specify the signal name and the signal transition. Thus the format is: Signal name from which interval is defined Transition direction for first signal \_ Signal name to which interval is defined Transition direction for second signal \_\_\_\_ a. Signal definitions: A = Address D = Data inQ = Data out W = Write enable E = Chip enable O = Output enable Transition definitions: H = Transition to high L = Transition to low V = Transition to valid X = Transition to invalid or don't care Z = Transition to off (high impedance) SIZE **STANDARDIZED** 5962-90869 Α MILITARY DRAWING **DEFENSE ELECTRONICS SUPPLY CENTER REVISION LEVEL** SHEET **DAYTON, OHIO 45444** 39 ## 6.5.3 Waveforms. | Waveform<br>symbol | Input | Output | |--------------------|---------------------------------------|----------------------------| | | MUST BE<br>VALID | WILL BE<br>VALID | | | CHANGE FROM<br>H TO L | WILL CHANGE<br>FROM H TO L | | _///// | CHANGE FROM<br>L TO H | WILL CHANGE<br>FROM L TO H | | XXXXXXX | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE UNKNOWN | | | | HIGH<br>IMPEDANCE | 6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the four major microcircuit requirements documents (MIL-M-38510, MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The four military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all four documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | Military documentation format | Example PIN<br>under new system | Manufacturing<br>source listing | Document<br><u>listing</u> | |-----------------------------------------------------------------------|---------------------------------|---------------------------------|----------------------------| | New MIL-M-38510 Military Detail<br>Specifications (in the SMD format) | 5962-XXXXXZZ(B or S)YY | QPL-38510<br>(Part 1 or 2) | MIL-BUL-103 | | New MIL-H-38534 Standardized Military<br>Drawings | 5962-XXXXXZZ(H or K)YY | QML-38534 | MIL-BUL-103 | | New MIL-I-38535 Standardized Military<br>Drawings | 5962-XXXXXZZ(Q or V)YY | QML-38535 | MIL-BUL-103 | | New 1.2.1 of MIL-STD-883 Standardized<br>Military Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | - 6.7 Sources of supply. - 6.7.1 Sources of supply for device classes B and S. Sources of supply for device classes B and S are listed in QPL-38510. - 6.7.2 Sources of supply for device classes Q and V. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-ECS and have agreed to this drawing. - 6.7.3 Approved sources of supply for device class M. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-ECS. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90869 | |---------------------------------------------------------|------------------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>40 | ## STANDARDIZED MILITARY DRAWING SOURCE APPROVAL BULLETIN DATE: 91-10-18 Approved sources of supply for SMD 5962-90869 are listed below for immediate acquisition only and shall be added to MIL-BUL-103 during the next revision. MIL-BUL-103 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DESC-EC. This bulletin is superseded by the next dated revision of MIL-BUL-103. | Standardized<br>military drawing<br>PIN | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>1</u> / | |-----------------------------------------|--------------------------|-------------------------------------| | 5962-9086901MXX | 60395 | X28C512DMB-25 | | 5962-9086901MYX | 60395 | X28C512EMB-25 | | 5962-9086901MZX | 60395 | X28C512FMB-25 | | 5962-9086901MUX | 60395 | X28C512KMB-25 | | 5962-9086902MXX | 60395 | X28C512DMB-25 | | 5962-9086902MYX | 60395 | X28C512EMB-25 | | 5962-9086902MZX | 60395 | X28C512FMB-25 | | 5962-9086902MUX | 60395 | X28C512KMB-25 | | 5962-9086903MXX | 60395 | X28C512DMB-20 | | 5962-9086903MYX | 60395 | X28C512EMB-20 | | 5962-9086903MZX | 60395 | X28C512FMB-20 | | 5962-9086903MUX | 60395 | X28C512KMB-20 | | 5962-9086904MXX | 60395 | X28C512DMB-20 | | 5962-9086904MYX | 60395 | X28C512EMB-20 | | 5962-9086904MZX | 60395 | X28C512FMB-20 | See footnote at end of list. The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin. | Standardized<br>military drawing<br>PIN | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>1</u> / | |-----------------------------------------|--------------------------|-------------------------------------| | 5962-9086904MUX | 60395 | X28C512KMB-20 | | 5962-9086905MXX | 60395 | X28C512DMB-15 | | 5962-9086905MYX | 60395 | X28C512EMB-15 | | 5962-9086905MZX | 60395 | X28C512FMB-15 | | 5962-9086905MUX | 60395 | X28C512KMB-15 | | 5962-9086906MXX | 60395 | X28C512DMB-15 | | 5962-9086906MYX | 60395 | X28C512EMB-15 | | 5962-9086906MZX | 60395 | X28C512FMB-15 | | 5962-9086906MUX | 60395 | X28C512KMB-15 | | 5962-9086907MXX | 60395 | X28C512DMB-12 | | 5962-9086907MYX | 60395 | X28C512EMB-12 | | 5962-9086907MZX | 60395 | X28C512FMB-12 | | 5962-9086907MUX | 60395 | X28C512KMB-12 | | 5962-9086908MXX | 60395 | X28C512DMB-12 | | 5962-9086908MYX | 60395 | X28C512EMB-12 | | 5962-9086908MZX | 60395 | X28C512FMB-12 | | 5962-9086908MUX | 60395 | X28C512KMB-12 | | 5962-9086909MYX | 60395 | X28C513EMB-25 | | 5962-9086910MYX | 60395 | X28C513EMB-25 | | 5962-9086911MYX | 60395 | X28C513EMB-20 | See footnote at end of list. Page 2 of 3 | Standardized<br>military drawing<br>PIN | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>1</u> / | |-----------------------------------------|--------------------------|-------------------------------------| | 5962-9086912MYX | 60395 | X28C513EMB-20 | | 5962-9086913MYX | 60395 | X28C513EMB-15 | | 5962-9086914MYX | 60395 | X28C513EMB-15 | | 5962-9086915MYX | 60395 | X28C513EMB-12 | | 5962-9086916MYX | 60395 | X28C513EMB-12 | <sup>1/ &</sup>lt;u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE number Vendor name and address 60395 Xicor, Incorporated Xicor, Incorporated 851 Buckeye Court Milpitas, CA 95035