| THIS REVISION DESCRIBED BELOV | OF REVISION<br>V HAS BEEN A<br>LISTED. | V (NOR)<br>NUTHORIZED FOR | THE DOCUMENT | 1. DATE<br><i>(YYMMDD)</i><br>96-06-18 | Form Approved<br>OMB No. 0704-<br>0188 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------| | Public reporting burden for this collection is instructions, searching existing data sources collection of information. Send comments reincluding suggestions for reducing this burd information Operations and Reports, 1215 J Management and Budget, Paperwork Reduc PLEASE DO NOT RETURN YOUR COMP FORM TO THE GOVERNMENT ISSUING NUMBER LISTED IN ITEM 2 OF THIS FOR | estimated to avera<br>gathering and n<br>garding this burd<br>en, to Departmen<br>efferson Davis Hi | age 2 hours per respo<br>naintaining the data ne<br>len estimate or any oth<br>t of Defense, Washing<br>ghway, Suite 1204, Ai | nse, including the time t<br>eeded, and completing a<br>er aspect of this collect<br>tion Headquarters Serv<br>lington, VA 22202-4302 | ior reviewing<br>ind reviewing the<br>ion of information,<br>rices, Directorate for<br>2, and to the Office of | 2. PROCURING<br>ACTIVITY NO. | | Management and Budger, Paperwork Reduc<br>PLEASE DO NOT RETURN YOUR COMP<br>FORM TO THE GOVERNMENT ISSUING<br>NUMBER LISTED IN ITEM 2 OF THIS FOR | EION PROJECT (0707)<br>LETED FORM T<br>CONTRACTING<br>RM. | O EITHER OF THES<br>OFFICER FOR THE | E ADDRESSED. RET<br>CONTRACT/ PROCU | URN COMPLETED<br>RING ACTIVITY | 3. DODAAC | | 4. ORIGINATOR | b. ADDRESS<br>Defense Ele | <i>Street, City, State)</i><br>ectronics Supply Ce | , Zip Code) | 5. CAGE CODE<br>67268 | 6. NOR NO.<br>5962-R145-96 | | a. TYPED NAME (First, Middle<br>Initial,<br>Last) | 1507 <b>W</b> ilmir<br>Dayton, OH | 19101 Pike<br>45444-5765 | | 7. CAGE CODE<br>67268 | 8. DOCUMENT NO. <b>5962-90946</b> | | 9. TITLE OF DOCUMENT | MODODDO | 3E000D | 10. REVISION LE | TTED | 11. ECP NO. | | MICROCIRCUIT, DIGITAL, 32-BIT<br>FLOATING POINT UNIT AND ME | | GESSOR,<br>AGEMENT UNIT, | a. CURRENT | b. NEW | N/A | | MONOLITHIC SILICON | | | C C | D. NE <b>vv</b> | | | 12. CONFIGURATION ITEM (OR SY<br>All | /STEM) TO W | HICH ECP APPLI | ES | | | | 13. DESCRIPTION OF REVISION | | | | | | | Sheet 1: Revisions Itr column; add "B". Revisions description column; a Revisions date column; add "96 Revision level block; change fro Rev status of sheets; for sheet Sheet 8: Add the following: Note: A terminal 1 identification the index corner and is the terminathe top (See figure 2). Change status of revision level to | -06-18".<br>m "C" to 'D".<br>1, 8 change from<br>mark shall be loca<br>I in the center of t | "C" to "D". | er. However, terminal 1 | | | | 14. THIS SECTION FOR GOVERNMENT | JSE ONLY | | | | | | a. (X one) X (1) Existing docum | ent supplemented | by the NOR may be | used in manufacture. | | | | (2) Revised docum | ent must be recei | ved before manufactu | rer may incorporate this | change. | | | (3) Custodian of ma | aster document s | hall make above revisi | on and furnish revised o | document. | | | b. ACTIVITY AUTHORIZED TO APPROVI<br>DESC-ELD | E CHANGE FOR | GOVERNMENT | c. TYPED NAME <i>(Fin</i><br>Monica L. Poelking | st, Middle Initial, Last) | | | d. TITLE<br>Chief, Custom Microelectronics | | e. SIGNATURE | | | f. DATE SIGNED<br>(YYMMDD) | | Office, Custom Wild Ocioculonics | | Monica L. Poelking | | | 96-06-18 | | 15a. ACTIVITY ACCOMPLISHING REVISION | ON | b. REVISION COMP | PLETED (Signature) | | c. DATE SIGNED<br>(YYMMDD) | | DESC-ELD | | Thomas M. Hess | | | 96-06-18 | | THIS DEVIS | ON DESC | | OF REVISION | , , | CHMENT HOTED | 1. DATE<br><i>(YYMMDD)</i><br>93-11-04 | Form Approved<br>OMB No. 0704-0188 | |----------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------| | | | | | PRIZED FOR THE DO<br>age 2 hours per respor<br>naintaining the data ne-<br>len estimate or any oth | | or reviewing<br>nd reviewing the<br>ion of information, | 2. PROCURING<br>ACTIVITY NO. | | Including sug-<br>Information O<br>Management<br>PLEASE DO<br>FORM TO TH<br>NUMBER LIS | gestions to<br>perations a<br>and Budge<br>NOT RET<br>HE GOVER<br>STED IN IT | r reducing this burde<br>and Reports, 1215 Je<br>et, Paperwork Reduct<br>URN YOUR COMPL<br>RNMENT ISSUING (<br>EM 2 OF THIS FOR | n, to Departmen<br>fferson Davis Hi<br>ion Project (070-<br>ETED FORM T<br>ONTRACTING<br>M. | t of Defense, Washing<br>ghway, Suite 1204, Ar<br>4-0188), Washington,<br>O EITHER OF THESI<br>GOFFICER FOR THE | nse, including the time feded, and completing a er aspect of this collection Headquarters Servington, VA 22202-4302DC 20503. E ADDRESSED. RETICONTRACT/ PROCU | Ices, Directorate for<br>2, and to the Office of<br>URN COMPLETED<br>RING ACTIVITY | 3. DODAAC | | 4. ORIGINAT | OR | | | (Street, City, State, Zip<br>ctronics Supply Center<br>aton Pike | | 5. CAGE CODE<br>67268 | 6. NOR NO.<br>5962-R012-96 | | a. TYPED NA<br>Last) | ME (First, | Middle Initial, | Dayton, OH | 45444-5765 | | 7. CAGE CODE<br>67268 | 8. DOCUMENT NO. <b>5962-90946</b> | | 9. TITLE OF<br>MICROCIF | DOCUMEI<br>RCUIT, DIC | NT<br>SITAL, 32-BIT MICR<br>NIT AND MEMORY | OPROCESSOF | R, | 10. REVISION LETTI | ER | 11. ECP NO. | | MONOLITI | AIC SILICO | ON MEMORY | WANAGEWEN | i Olvii, | a. CURRENT<br>B | b. NEW<br>C | | | 12. CONFIGU<br>All | JRATION | ITEM (OR SYSTEM) | TO WHICH EC | OP APPLIES | | | | | 13. DESCRIF | TION OF | REVISION | | | | | | | | Revisions o<br>Revisions o<br>Revision le | tr column; add "C".<br>description column; a<br>date column; add "93<br>vel block; add "C".<br>of sheets; For sheets | -11-04". | accordance with NOR | 5962-R012-94". | | | | Sheet 13: F | Figure 2. T | erminal connections: | | | | | | | C | Change sig | nal pin# 1 from:BE <sub>0</sub> t | o: BE <sub>0</sub> . | | | | | | C | Change sig | nal pin#2 from: BE <sub>3</sub> | to:BE <sub>3</sub> . | | | | | | C | Change sig | nal pin#3 from: REA | DY to: READY. | | | | | | C | Change sig | nal pin#4 from: BE <sub>1</sub> | to: BE <sub>1</sub> . | | | | | | C | Change sig | nal pin#6 from: DT/F | R to:DT/R | | | | | | C | Change sig | nal pin#8 from: W/R | to: W/R. | | | | | | C | Change sig | nal pin# 13 from: ALE | to: ALE. | | | | | | C | Change sig | nal pin # 15 from: AD | S to: ADS. | | | | | | F | Revison lev | el block; add"C". | | | | | | | | | | | | | | | | 14. THIS SEC | CTION FO | R GOVERNMENT U | SE ONLY | | | | | | a. (X one) | Х | (1) Existing docume | nt supplemented | d by the NOR may be ι | used in manufacture. | | | | | | (2) Revised docume | nt must be rece | ived before manufactu | rer may incorporate this | change. | | | | | (3) Custodian of ma | ster document s | hall make above revision | on and furnish revised o | document. | | | b. ACTIVITY | AUTHORI | ZED TO APPROVE | CHANGE FOR | GOVERNMENT | c. TYPED NAME (Fir | st, Middle Initial, Last) | | | DESC-ECC | ; | | | | Monica L. Poelking | | | | d. TITLE | | | | e. SIGNATURE | | | f. DATE SIGNED | | Chief, Custo | om Microel | ectronics | | Monica L. Poelking | | | <i>(YYMMDD)</i><br>93/11/04 | | 15a. ACTIVIT | Y ACCOM | IPLISHING REVISIO | N | b. REVISION COMP | LETED (Signature) | | c. DATE SIGNED | | DESC-ECC | ; | | | Jeffery Tunstall | | | (YYMMDD)<br>93/11/04 | Document No.: 5902-90946 Revision: NOR No.: 5962-R1012-94 1 of 2 Sheet: ## 10. Description of Revision- Continued. Change signal pin # 28 from: BADAC to: BACDC. Change signal pin # 56 from: LAD<sub>1</sub> to LAD<sub>0</sub>. Change signal pin # 58 from: INT3 to INT3. Change signal pin # 75 from: INT<sub>0</sub> to INT<sub>0</sub>. Change signal pin # 160 from: LOCK to LOCK. Change signal pin # 161 from: FAIL to FAIL. Change signal pin # 162 from: DEN to DEN. Change signal pin # 163 from: BE to BE<sub>2</sub>. Revision level block; add "C". # Sheet 14: Figure 2. Terminal connections: Change signal pin # 1 from: $BE_0$ to: $B\overline{E_0}$ . Change signal pin # 2 from: $BE_3$ to: $B\overline{E_3}$ . Change signal pin # 3 from: READY to: READY. Change signal pin # 4 from: BE<sub>1</sub> to: BE<sub>1</sub>. Change signal pin # 6 from: DT/R to: DT/R. Change signal pin # 8 from: W/R to: W/R. Change signal pin # 13 from: ALE to: ALE. Change signal pin # 15 from: ADS to: ADS. Change signal pin # 28 from: BADAC to: BADAC. Change signal pin # 56 from: LAD<sub>1</sub> to:LAD<sub>0</sub>. Change signal pin # 58 from: INT<sub>3</sub> to: INT<sub>3</sub>. Change signal pin # 75 from: INT<sub>0</sub> to: INT<sub>0</sub>. Change signal pin # 160 from: LOCK to: LOCK. Change signal pin # 161 from: FAIL to: FAIL. Change signal pin # 162 from: DEN to: DEN. Change signal pin # 163 from: BE to: BE<sub>2</sub>. Revision level block; add "C". | | | | | | | | | F | REVISI | ONS | | | | | | | | | | | |------------------------------|---------------------------|----------------------|-------------------|----------------|-----------------|--------------------------|---------|---------|----------|---------|---------|---------------------------|---------|--------------|----------------|-----------------|--------------|--------------|--------------|-----| | LTR | | | | | | DESCF | RIPTIO | N | | | | | DA | TE (YF | R-MO-DA | 4) | APPROVED | | ) | | | Α | Add<br>char | case on ges the | outline<br>rrough | Y, cor<br>out. | rect as | sociate | ed para | agraph | s and | tables. | Edito | orial 92-06-24 | | | | Tim Noh | | | | | | В | Add | device | 04, 0 | 5, 06. | Editoria | al char | nges th | rough | out. | | | | 93 | 3-02-1 | 2 | | <br> M | onica l | Poelkir | ng | | | | | | | | | | | | | | | | | | | | | | | | THE ORIGINA | AL FIR | ST PA | GE OF | THIS | DRAN | WING | HAS B | BEEN F | REPLA | CED | Γ | T | | 1 | ı | | | <u> </u> | T | | | REV | | - | | | | - | | | | | | | | | | | | | | | | SHEET | | _ | | _ | <u> </u> | _ | | _ | _ | _ | | _ | | _ | _ | | | _ | | | | REV<br>SHEET | 15 | 16 | 17 | 18 | 19 | B<br>20 | B<br>21 | B<br>22 | B<br>23 | B<br>24 | B<br>25 | B<br>26 | B<br>27 | B<br>28 | B<br>29 | 30 | 31 | 32 | | | | REV STATU | S | <u> </u> | <u> </u> | RE' | V | | В | В | В | В | В | В | В | В | В | В | В | В | В | В | | OF SHEETS | | | | | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | PRE<br>Chri | PARE<br>stophe | D BY<br>er <b>A</b> . Ra | auch | | | | DEFE | ENSE | ELECT | roni<br>Yton | CS SL | JPPLY | CENT | ER | | | | | ARD<br>ITAR<br>AWIN | Υ | | CHE<br>Tim | CKED<br>Noh | BY | | | | | | | | | , 5, 110 | - +0+ | | | | | | THIS DRAWII<br>FOR U<br>DEPA | NG IS A<br>SE BY<br>RTME! | AVAILA<br>ALL<br>NTS | | APF<br>Willi | ROVE<br>am K. | D BY<br>Heckn | nan | | | FLO | ATING | RCUIT<br>3 POIN<br>HIC SI | IT UNI | T AND | 2-BIT N<br>MEM | MICRO<br>IORY I | PROC<br>MANA | ESSC<br>GEME | OR,<br>NT UN | IT, | | AND AGEI<br>DEPARTMEI | NCIES | OF TH | E<br>NSE | | AWING<br>91/05/ | | ROVA | _ DATI | <b>=</b> | SIZE | | | E COI | | | | 5962- | 90946 | <u> </u> | | | AMSC | N/A | | | REV | /ISION | LEVE | | | | Α_ | | | 67268 | | | | | | | | | | | | | | В | | | | | SH | EET | 1 | ( | )F | 32 | | | | | | ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes B, Q, and M) and space application (device classes S and V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of radiation hardness assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>Radiation hardness assurance (RHA) designator.</u> Device classes M, B, and S RHA marked devices shall meet the MIL-M-38510 specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | <u>Speed</u> | |-------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------| | 01 | 80960MC-16 | 32-bit microprocessor with floating point and MMU | 16 MHz | | 02<br>03 | 80960MC-20<br>80960MC-25 | 32-bit microprocessor with floating point and MMU 32-bit microprocessor with floating point and MMU | 20 MHz<br>25 MHz | | 04 | 80960XA-16 | 32-bit microprocessor with floating point and MMU | 16 MHz <u>1</u> / | | 05<br>06 | 80960X <b>A</b> -20<br>80960X <b>A</b> -25 | 32-bit microprocessor with floating point and MMU 32-bit microprocessor with floating point and MMU | 20 MHz <u>1</u> /<br>25 MHz <u>1</u> / | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: | <u>Device class</u> | Device requirements documentation | |---------------------|-------------------------------------------------------------------------------------------------------------------------| | М | Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 | | B or S | Certification and qualification to MIL-M-38510 | | Q or V | Certification and qualification to MIL-I-38535 | 1.2.4 <u>Case outline(s)</u>. For device classes M, B, and S, case outline(s) shall meet the requirements in appendix C of MIL-M-38510 and as listed below. For device classes Q and V, case outline(s) shall meet the requirements of MIL-I-38535, appendix C of MIL-M-38510, and as listed below. | Outline letter | <u>Case outline</u> | |----------------|------------------------------------------------------------------------------------------------| | X | P-AF (132-pin, 1.480" x 1.480" x .345"), pin grid array package | | Y | See figure 1 (164-terminal, 1.140" x 1.140" x .115"), leaded chip carrier with unformed leads. | 1/ Devices 04, 05 and 06 have a 33rd tag bit to distinguish data from object pointer. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |---------------------------------------------------------|------------------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET 2 | 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-M-38510 for classes M, B, and S or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. 1.3 Absolute maximum ratings. 2/ 1.4 Recommended operating conditions. 1.5 Digital logic testing for device classes Q and V. Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) - - - - - XX percent 2/ #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specifications, standards, bulletin, and handbook</u>. Unless otherwise specified, the following specifications, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. ### **SPECIFICATIONS** **MILITARY** MIL-M-38510 - Microcircuits, General Specification for. MIL-I-38535 - Integrated Circuits, Manufacturing, General Specification for. ### **STANDARDS** **MILITARY** MIL-STD-480 - Configuration Control-Engineering Changes, Deviations and Waivers. MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-1835 - Microcircuit Case Outlines. **BULLETIN** **MILITARY** MIL-BUL-103 - List of Standardized Military Drawings (SMD's). **HANDBOOK** **MILITARY** MIL-HDBK-780 - Standardized Military Drawings. (Copies of the specifications, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 1/ Values will be added when they become available. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER | | REVISION LEVEL | SHEET | | DAYTON, OHIO 45444 | | B | 3 | 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. ### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. For device classes B and S, a full electrical characterization table for each device type shall be included in this SMD. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. - 3.2.3 Functional block diagram. The functional block diagram shall be as specified on figure 3. - 3.2.4 Radiation exposure circuit. The radiation exposure circuit shall be specified when available. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes B and S shall be in accordance with MIL-M-38510. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes B and S shall be a "J" or "JAN" as required in MIL-M-38510. The certification mark for device classes Q and V shall be a "QML" as required in MIL-I-38535. - 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.3 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.2 herein). The certificate of compliance submitted to DESC-ECS prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or device classes B and S in MIL-M-38510 or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 Notification of change for device class M. For device class M, notification to DESC-ECS of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-480. - 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device classes M, B, and S.</u> Device classes M, B, and S devices covered by this drawing shall be in microcircuit group number 105 (see MIL-M-38510, appendix E). - 3.11 Serialization for device class S. All device class S devices shall be serialized in accordance with MIL-M-38510. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |---------------------------------------------------------|------------------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET 4 | | | | TABLE I. <u>Electrical performance ch</u> | <u>aracteristics</u> | | | | | |--------------------------------|-----------------------------------------|---------------------------------------------------------------------------|----------------------------|--------------------------------|-----------------------------------|-------------------------------|------------------------| | Test | <br> Symbol<br> | Conditions<br>-55° C ≤ T <sub>C</sub> ≤ +125° C | <br> Group A<br> subgroups | <br> Device<br> type<br> | <br> <u>Limits</u><br> <br> Min | Max | <br>_I Unit<br> | | Input low voltage | V <sub>IL</sub> | unless otherwise specified | 1,2,3 | All | <u>2</u> /<br> -0.3 | +0.8 | V | | Input high voltage | V <sub>IH</sub> | | | | 2.0 | 2/<br>V <sub>CC</sub><br>+0.3 | 1 | | CLK2 input low voltage | V <sub>CL</sub> | | | <br> <br> | -0.3 | +0.8 | | | CLK2 input high voltage | v <sub>CH</sub> | <br> <br> <br> | | <br> <br> | 0.55<br>V <sub>CC</sub> | V <sub>CC</sub><br>+0.3 | <br> <br> <br> | | Output low voltage | V <sub>OL</sub> | Address/data = 4.0 mA<br> Control = 5.0 mA<br> Open-drain outputs = 25 mA | | <br> <br> <br> | | 0.45 | <u> </u><br> <br> <br> | | Output high voltage <u>3</u> / | V <sub>OH</sub> | Address/data = -1.0 mA<br> Control = -0.9 mA<br> ALE = -5.0 mA | | | 2.4 | | <br> <br> <br> | | Power supply current | lcc | V <sub>CC</sub> = V <sub>CC</sub> Max<br> 16 MHz<br> 20 MHz<br> 25 MHz | | 01,04<br>02,05<br>03,06 | | 375<br>420<br>480 | mA | | Input leakage current | I<br>II <sub>LI</sub> | V <sub>IN</sub> = V <sub>CC</sub> max | | <br> A | 0 | <br> +15<br> | μΑ | | | | V <sub>IN</sub> = 0.0 V | | | 0 | -15 | | | Output leakage current | lLO | V <sub>OUT</sub> = V <sub>CC</sub> max | | <br> <br> | 0 | <br> +15 | | | | | V <sub>OUT</sub> = 0.0 V | | | 0 | -15 | | | Input and clock capacitance | IC <sub>IN</sub> ,<br>IC <sub>CLK</sub> | <br> f <sub>c</sub> = 1 MHz<br> see 4.4.1c | 4 | <br> <br> <br> | | 10 | <br> pF<br> | | I/O or output capacitance | C <sub>OUT</sub> | <u> </u><br> | | | | 12 | <u> </u> | | Functional testing | | <br> See 4.4.1b | 7.8 | <u> </u> | | | | | Processor clock period | T <sub>1</sub> | V <sub>IN</sub> = 1.5 V | 9,10,11 | 01,04<br>02,05<br>03.06 | <br> 31.25<br> 25<br> 20 | <br> 125<br> 125<br> 125 | <br> ns<br> | | Processor clock low time | <br> T <sub>2</sub> | V <sub>IL</sub> = 1.0 V | | <br> 01,04<br> 02,05<br> 03,06 | <br> 8<br> 6<br> 5 | | <br> <br> <br> <br> | See footnotes at end of table. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER | | REVISION LEVEL | SHEET | | DAYTON, OHIO 45444 | | B | 5 | | | TAB | LE I. <u>Electrical performance cha</u> | <u>racteristics</u> - Cont | tinued. | | | | |------------------------------|-------------------------|--------------------------------------------------------------------------|-----------------------------|-------------------------------|----------------------------------|------------------|----------------| | Test | <br> Symbol | Conditions<br> -55°C ≤ T <sub>C</sub> ≤ +125°C<br> <u>1</u> / | Group <b>A</b><br>subgroups | <br> Device<br> type<br> | <br> <u>Limit</u><br> <br> Min | s<br> <br> Max | Unit | | Processor clock high time | <br> T <sub>3</sub> | unless otherwise specified V <sub>IH</sub> = 2.55 V | 9,10,11 | 01,04<br>02,05<br>03,06 | <br> <br> 8<br> 6<br> 5 | 3 | ns | | Processor clock fall time 2/ | T <sub>4</sub> | V <sub>IN</sub> = 90% to 10% point | | A <br> A | | 10 | | | Processor clock rise time 2/ | T <sub>5</sub> | V <sub>IN</sub> = 10% to 90% point | | All | | 10 | | | Output valid delay | T <sub>6</sub> | | | 01,04 | 2 | 25 | <br> <br> | | | | | | 02,05 | 2 2 | 20<br>19 | | | Holda output valid delay | T <sub>6h</sub> | C <sub>L</sub> = 75 pF | | 01,04 | <br> 4<br> | 31 | | | | | <br> C <sub>L</sub> = 50 pF | | 02 | <br> 4<br> 4 | <br> 26<br> 24 | | | ALE width | <br> T <sub>7</sub> | <br> C <sub>L</sub> = 75 pF<br> | | <br> 01,04<br> | <br> 15<br> | | | | | İ<br> <br> | <br> C <sub>L</sub> = 50 pF | | <br> 02,05<br><u> 03,06</u> | <br> 12<br> 12 | | | | ALE invalid delay 2/ 4/ | <br> T <sub>8</sub><br> | <br> C <sub>L</sub> = 75 pF<br> | | <br> 01,04<br> | <br> 0<br> | 20 | <br> <br> | | | <br> <br> | <br> C <sub>L</sub> = 50 pF<br> | | <br> 02,05<br><u> 03,06</u> | <br> 0<br> 0 | <br> 20<br> 20 | | | Output float delay 2/4/ | <br> T <sub>g</sub><br> | <br> C <sub>L</sub> = 100 pF (LAD)<br> C <sub>L</sub> = 75 pF (controls) | | <br> 01,04<br> | <br> 2<br> | 20 | | | | | <br> C <sub>L</sub> = 60 pF (LAD)<br> C <sub>L</sub> = 50 pF (controls) | | 02,05<br>03,06 | <br> 2<br> 2 | 20<br>19 | <br> <br> <br> | | Holda output float delay | T <sub>9h</sub> | C <sub>L</sub> = 75 pF | | 01,04<br>05,06 | <br> 4<br> | 20 | | | | Í | <br> C <sub>L</sub> = 50 pF | | 02 | 4 | 20 | Ī | See footnotes at end of table. | STANDARD<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------------------------------------------------------------|------------------|---------------------|------------| | | | REVISION LEVEL<br>B | SHEET<br>6 | | | TAB | LE I. Electrical performance char | <u>acteristics</u> - Cont | tinued. | | | | |--------------------------|-----------------------|-----------------------------------------------------------------------------------|---------------------------|--------------------------------|-----------------------------|---------------------|----| | Test | Symbol | Conditions | Group <b>A</b> | <br> Device | <br> <u>Limits</u> | <br> <u>Limits</u> | | | | | -55° C ≤ T <sub>C</sub> ≤ +125° C<br> <u>1</u> /<br> unless otherwise specified | subgroups | type<br> <br> | <br> Min | Max | | | Input setup 1 <u>5</u> / | T <sub>10</sub> | | 9,10,11 | <br> A | 3 | | ns | | Input hold <u>5</u> / | T <sub>11</sub> | | | All | 5 | | | | Hold input hold | <br> T <sub>11h</sub> | <br> C <sub>L</sub> = 50 pF | | <br> All | <br> 4 | | | | Input setup 2 | T <sub>12</sub> | | | 01,04<br>02,05<br>03,06 | 8<br> 7<br> 7 | | | | Setup to ALE inactive | <br> T <sub>13</sub> | <br> C <sub>L</sub> = 100 pF (LAD)<br> C <sub>L</sub> = 75 pF (controls) | | 01,04 | 10 | | | | | | <br> C <sub>L</sub> = 60 pF (LAD)<br> C <sub>L</sub> = 50 pF (controls) | | 02,05<br>03,06 | <br> 10<br> 8<br> | | | | Hold after ALE inactive | T <sub>14</sub> | <br> C <sub>L</sub> = 100 pF (LAD)<br> C <sub>L</sub> = 75 pF (controls) | | 01,04 | <br> 8<br> | | | | | | <br> C <sub>L</sub> = 60 pF (LAD)<br> C <sub>L</sub> = 50 pF (controls) | | 02,05<br>03,06 | <br> 8<br> 8 | | | | Reset hold | T <sub>15</sub> | | | <br> All | 3 | İ | | | Reset setup | T <sub>16</sub> | | | i<br>All | <br> 5<br> | <br> <br> <br> | | | Reset width | T <sub>17</sub> | <br> 41 CLK2 periods minimum<br> <br> | | <br> 01,04<br> 02,05<br> 03.06 | <br> 1281<br> 1025<br> 820 | | | | STANDARD<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------------------------------------------------------------|------------------|---------------------|------------| | | | REVISION LEVEL<br>B | SHEET 7 | All testing to be performed using worst-case test conditions. For all devices $V_{CC}$ : $4.75 \le V_{CC} \le 5.25 \text{ V}$ Tested initially and at process and design changes. Thereafter guaranteed, if not tested, to the limits specified in table I. Not measured on open-drain outputs. <u>A f</u>loat condition occu<u>rs w</u>hen the maximum output current becomes less than $I_{LO}$ . IAC/INT0, INT1, INT3, can be asynchronous. | <br> Symbol | <br> <u> Inches</u> | | Millimeters | | | |----------------------|---------------------------|-----------------|--------------------------------|-------|--| | | Min_ | Max_ | <br> Min | Max | | | Α | .088 | <br> .115 | 2.23 | 2.92 | | | <br> A <sub>1</sub> | .078<br> | <br> .094<br> | <br> 1.98<br> | 2.39 | | | <br> A <sub>2</sub> | <br> .006<br> | <br> .012<br> | <br> 0.15<br> | 0.30 | | | <br> В | .007 | .010 | 0.18 | 0.25 | | | С | .004 | .006 | 0.10 | 0.15 | | | D | 2.500 | 2.520 | 63.50 | 64.01 | | | D <sub>1</sub> | <br> 1.120<br> | <br> 1.140<br> | <br> 28.45<br> | 28.96 | | | <br> D <sub>2</sub> | 1.00 BASIC | | 25.40 BASIC | | | | D <sub>3</sub> | <br> .500 B <i>i</i><br> | ASIC | 12.70 B <b>A</b> SIC | | | | <br> e <sub>1</sub> | .023 | <br> .027<br> | <br> 0.58<br> | 0.69 | | | <br> H<br> | <br> 1.150 E<br> | BASIC | <br> 29.21 B <b>A</b> SIC<br> | | | | <br> H <sub>1</sub> | <br> 2.30 B <i>l</i><br> | ASIC | 58.42 BASIC | | | | <br> H <sub>2</sub> | .650 BASIC | | 16.51 BASIC | | | | <br> L | .365 .395 | | <br> 9.27 | 10.03 | | | <br> N | <br> <u> </u> | <u>64 TERN</u> | INALS | | | | l S | .060 | .080<br> .080 | <br> 1.52 | 2.03 | | | <br> S <sub>1</sub> | <br> .060<br> | <br> .076<br> | <br> 1.52<br> | 1.93 | | # NOTES: 226363 303 303 .018 .012 .025 .035 0.08 0.13 0.23 0.30 0.89 0.89 - Dimensions are in inches. - Metric equivalents are given for general information only. Symbols B and C dimensions shall be increased by .002 inch when solder coat is added. SEE MOTE 2 DETAIL A-& FIGURE 1. Case outline - Continued. | STANDARD<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------------------------------------------------------------|------------------|---------------------|------------| | | | REVISION LEVEL<br>B | SHEET<br>9 | Case X Devices 01, 02, 03 FIGURE 2. Terminal connections. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER | | REVISION LEVEL | SHEET | | DAYTON, OHIO 45444 | | B | 10 | Case X Devices 04, 05, 06 FIGURE 2. Terminal connections - Continued. | STANDARD<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>B | SHEET<br>11 | Case Y # Devices 01, 02, 03 | Pin | Signal | Pin | Signal | Pin | Signal | pin | Signal | |-----|-------------------|-----|-------------------|-----|-----------------|-----|-----------------| | 1 | BE <sub>0</sub> | 42 | LAD <sub>11</sub> | 83 | NC | 124 | NC | | 2 | BE <sub>3</sub> | 43 | LAD <sub>12</sub> | 84 | v <sub>cc</sub> | 125 | V <sub>SS</sub> | | 3 | READY | 44 | LAD <sub>9</sub> | 85 | NC | 126 | V <sub>CC</sub> | | 4 | BE <sub>1</sub> | 45 | LAD <sub>10</sub> | 86 | NC | 127 | NC | | 5 | CACHE | 46 | LAD <sub>7</sub> | 87 | $v_{ss}$ | 128 | NC | | 6 | DT/R | 47 | LAD <sub>8</sub> | 88 | NC | 128 | NC | | 7 | LAD <sub>31</sub> | 48 | LAD <sub>5</sub> | 89 | NC | 130 | NC | | 8 | W/R | 49 | LAD <sub>6</sub> | 90 | NC | 131 | NC | | 9 | LAD <sub>29</sub> | 50 | LAD <sub>4</sub> | 91 | NC | 132 | NC | | 10 | LAD <sub>30</sub> | 51 | LAD <sub>1</sub> | 92 | NC | 133 | NC | | 11 | LAD <sub>27</sub> | 52 | CLK <sub>2</sub> | 93 | NC | 134 | NC | | 12 | LAD <sub>28</sub> | 53 | INT <sub>2</sub> | 94 | NC | 135 | NC | | 13 | ALE | 54 | LAD <sub>3</sub> | 95 | NC | 136 | NC | | 14 | LAD <sub>26</sub> | 55 | LAD <sub>2</sub> | 96 | NC | 137 | NC | | 15 | ADS | 56 | LAD <sub>1</sub> | 97 | NC | 138 | NC | | 16 | HLDA | 57 | RESET | 98 | NC | 139 | NC | | 17 | NC | 58 | INT <sub>3</sub> | 99 | NC | 140 | NC | | 18 | $v_{ss}$ | 59 | INT <sub>1</sub> | 100 | v <sub>cc</sub> | 141 | NC | | 19 | V <sub>CC</sub> | 60 | $V_{SS}$ | 101 | NC | 142 | NC | | 20 | $v_{ss}$ | 61 | V <sub>CC</sub> | 102 | NC | 143 | NC | | 21 | V <sub>CC</sub> | 62 | $V_{SS}$ | 103 | $v_{ss}$ | 144 | NC | | 22 | V <sub>CC</sub> | 63 | v <sub>cc</sub> | 104 | NC | 145 | NC | | 23 | $v_{ss}$ | 64 | $v_{ss}$ | 105 | NC | 146 | NC | | 24 | $v_{cc}$ | 65 | v <sub>cc</sub> | 106 | NC | 147 | NC | | 25 | $v_{ss}$ | 66 | $v_{ss}$ | 107 | NC | 148 | NC | | 26 | v <sub>cc</sub> | 67 | v <sub>cc</sub> | 108 | NC | 149 | NC | | 27 | HOLD | 68 | NC | 109 | NC | 150 | NC | | 28 | BADAC | 69 | NC | 110 | NC | 151 | NC | | 29 | LAD <sub>25</sub> | 70 | NC | 111 | NC | 152 | NC | | 30 | LAD <sub>24</sub> | 71 | NC | 112 | NC | 153 | V <sub>SS</sub> | | 31 | LAD <sub>23</sub> | 72 | NC | 113 | NC | 154 | v <sub>cc</sub> | | 32 | LAD <sub>21</sub> | 73 | NC | 114 | NC | 155 | NC | | 33 | LAD <sub>22</sub> | 74 | NC | 115 | NC | 156 | NC | | 34 | LAD <sub>19</sub> | 75 | INT <sub>0</sub> | 116 | NC | 157 | NC | | 35 | LAD <sub>20</sub> | 76 | NC | 117 | NC | 158 | V <sub>SS</sub> | | 36 | LAD <sub>17</sub> | 77 | NC | 118 | NC | 159 | NC | | 37 | LAD <sub>18</sub> | 78 | NC | 119 | V <sub>SS</sub> | 160 | LOCK | | 38 | LAD <sub>16</sub> | 79 | NC | 120 | v <sub>cc</sub> | 161 | FAIL | | 39 | LAD <sub>15</sub> | 80 | NC | 121 | NC | 162 | DEN | | 40 | LAD <sub>14</sub> | 81 | NC | 122 | NC | 163 | BE | | 41 | LAD <sub>13</sub> | 82 | NC | 123 | NC | 164 | $v_{ss}$ | FIGURE 2. <u>Terminal connections</u> - Continued. | STANDARD<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>B | SHEET<br>13 | <u>Case Y</u> Devices 04, 05, 06 | Pin | Signal | Pin | Signal | Pin | Signal | pin | Signal | |-----|-------------------|-----|-------------------|-----|-----------------|-----|-----------------| | 1 | BE <sub>n</sub> | 42 | LAD <sub>11</sub> | 83 | NC | 124 | NC | | 2 | BE <sub>3</sub> | 43 | LAD <sub>12</sub> | 84 | V <sub>CC</sub> | 125 | V <sub>SS</sub> | | 3 | READY | 44 | LAD | 85 | NC | 126 | V <sub>CC</sub> | | 4 | BE <sub>1</sub> | 45 | LAD <sub>10</sub> | 86 | NC | 127 | NC | | 5 | CACHE/TAG | 46 | LAD <sub>7</sub> | 87 | V <sub>SS</sub> | 128 | NC | | 6 | DT/R | 47 | LAD <sub>8</sub> | 88 | NC | 128 | NC | | 7 | LAD <sub>31</sub> | 48 | LAD <sub>5</sub> | 89 | NC | 130 | NC | | 8 | W/R | 49 | LAD <sub>6</sub> | 90 | NC | 131 | NC | | 9 | LAD <sub>29</sub> | 50 | $LAD_4$ | 91 | NC | 132 | NC | | 10 | LAD <sub>30</sub> | 51 | LAD <sub>1</sub> | 92 | NC | 133 | NC | | 11 | LAD <sub>27</sub> | 52 | CLK <sub>2</sub> | 93 | NC | 134 | NC | | 12 | LAD <sub>28</sub> | 53 | INT <sub>2</sub> | 94 | NC | 135 | NC | | 13 | ALE | 54 | LAD <sub>3</sub> | 95 | NC | 136 | NC | | 14 | LAD <sub>26</sub> | 55 | LAD <sub>2</sub> | 96 | NC | 137 | NC | | 15 | ADS | 56 | LAD <sub>1</sub> | 97 | NC | 138 | NC | | 16 | HLDA | 57 | RESET | 98 | NC | 139 | NC | | 17 | NC | 58 | INT <sub>3</sub> | 99 | NC | 140 | NC | | 18 | $V_{SS}$ | 59 | INT <sub>1</sub> | 100 | $v_{cc}$ | 141 | NC | | 19 | v <sub>cc</sub> | 60 | $V_{SS}$ | 101 | NC | 142 | NC | | 20 | $V_{SS}$ | 61 | V <sub>CC</sub> | 102 | NC | 143 | NC | | 21 | V <sub>CC</sub> | 62 | $V_{SS}$ | 103 | $V_{SS}$ | 144 | NC | | 22 | V <sub>CC</sub> | 63 | $v_{cc}$ | 104 | NC | 145 | NC | | 23 | $v_{ss}$ | 64 | $V_{SS}$ | 105 | NC | 146 | NC | | 24 | V <sub>CC</sub> | 65 | V <sub>CC</sub> | 106 | NC | 147 | NC | | 25 | $V_{SS}$ | 66 | $V_{SS}$ | 107 | NC | 148 | NC | | 26 | v <sub>cc</sub> | 67 | $v_{cc}$ | 108 | NC | 149 | NC | | 27 | HOLD | 68 | NC | 109 | NC | 150 | NC | | 28 | BADAC | 69 | NC | 110 | NC | 151 | NC | | 29 | LAD <sub>25</sub> | 70 | NC | 111 | NC | 152 | NC | | 30 | LAD <sub>24</sub> | 71 | NC | 112 | NC | 153 | V <sub>SS</sub> | | 31 | LAD <sub>23</sub> | 72 | NC | 113 | NC | 154 | v <sub>cc</sub> | | 32 | LAD <sub>21</sub> | 73 | NC | 114 | NC | 155 | NC | | 33 | LAD <sub>22</sub> | 74 | NC | 115 | NC | 156 | NC | | 34 | LAD <sub>19</sub> | 75 | INT <sub>n</sub> | 116 | NC | 157 | NC | | 35 | LAD <sub>20</sub> | 76 | NC | 117 | NC | 158 | $V_{SS}$ | | 36 | LAD <sub>17</sub> | 77 | NC | 118 | NC | 159 | NC | | 37 | LAD <sub>18</sub> | 78 | NC | 119 | $V_{SS}$ | 160 | LOCK | | 38 | LAD <sub>16</sub> | 79 | NC | 120 | V <sub>CC</sub> | 161 | FAIL | | 39 | LAD <sub>15</sub> | 80 | NC | 121 | NC | 162 | DEN | | 40 | LAD <sub>14</sub> | 81 | NC | 122 | NC | 163 | BE | | 41 | LAD <sub>13</sub> | 82 | NC | 123 | NC | 164 | $V_{SS}$ | FIGURE 2. <u>Terminal connections</u> - Continued. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |---------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET <b>14</b> | NOTE: Delay of 5 ns minimum is required. FIGURE 4. Switching waveforms and test circuit. | STANDARD<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>B | SHEET<br>16 | Processor clock pulse (CLK2) |T<sub>15</sub> = reset hold |T<sub>16</sub> = reset setup |T<sub>17</sub> = reset width # RESET signal timing FIGURE 4. Switching waveforms and test circuit - Continued. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |---------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET <b>17</b> | Timing relationship of L-bus signals FIGURE 4. Switching waveforms and test circuit - Continued. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER | | REVISION LEVEL | SHEET | | DAYTON, OHIO 45444 | | B | 18 | NOTE: For tri-state pins, T $_{6}$ and T $_{9}$ are measured at 1.5 V. For open-drain pins, T $_{6}$ is measured at 1.5 V, T $_{9}$ at 0.8 V. FIGURE 4. Switching waveforms and test circuit - Continued. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER | | REVISION LEVEL | SHEET | | DAYTON, OHIO 45444 | | B | 19 | Burst read transaction FIGURE 4. Switching waveforms and test circuit - Continued. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |---------------------------------------------------------|------------------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET 22 | Burst write transaction with one wait state FIGURE 4. Switching waveforms and test circuit - Continued. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |---------------------------------------------------------|------------------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET 23 | Interrupt acknowledge transaction FIGURE 4. Switching waveforms and test circuit - Continued. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |---------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET <b>24</b> | Bus exchange transaction (PBM = primary bus master, SBM = secondary bus master) FIGURE 4. Switching waveforms and test circuit - Continued. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |---------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET <b>25</b> | #### 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein). For device classes B and S, sampling and inspection procedures shall be in accordance with MIL-M-38510 and method 5005 of MIL-STD-883, except as modified herein. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan. - 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes B and S, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to qualification and quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. ### 4.2.1 Additional criteria for device classes M, B, and S. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition C or D. For device class M, the test circuit shall be submitted to DESC-ECS for review with the certificate of compliance. For device classes B and S, the test circuit shall be submitted to the qualifying activity. - (2) $T_A = +125$ °C, minimum. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. ### 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be submitted to DESC-ECS with the certificate of compliance and shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535 and as detailed in table IIB herein. ### 4.3 Qualification inspection. - 4.3.1 Qualification inspection for device classes B and S. Qualification inspection for device classes B and S shall be in accordance with MIL-M-38510. Inspections to be performed shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). - 4.3.2 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Quality conformance inspection for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. Inspections to be performed for device classes M, B, and S shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing. ### 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the functionality of the device. For device classes B and S, subgroups 7 and 8 tests shall be sufficient to verify the truth table as approved by the qualifying activity. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |---------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET <b>26</b> | - Subgroup 4 ( $C_{IN}$ , $C_{CLK}$ , and $C_{OUT}$ ) shall be measured only for the inital qualification and after process or design changes which may affect input capacitance. A minimum sample size of five devices with zero rejects shall be required. - 4.4.2 Group B inspection. The group B inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.3 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.3.1 Additional criteria for device classes M, B, and S. Steady-state life test conditions, method 1005 of MIL-STD-883: - Test condition C or D. For device class M, the test circuit shall be submitted to DESC-ECS for review with the certificate of compliance. For device classes B and S, the test circuit shall be submitted to the qualifying activity. - $T_A = +125^{\circ}C$ , minimum. - Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.3.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The steady-state life test circuit shall be submitted to DESC-ECS with the certificate of compliance and shall be under the control of the device manufacturer's TRB in accordance with MIL-I-38535. TABLE IIA. Electrical test requirements | Test requirements | Subgroups<br>(per method 5005, table I) | | | Subgroups<br>(per MIL-I-38535,<br>table III) | | |---------------------------------------------------|-----------------------------------------|------------------------------------|------------------------------------|----------------------------------------------|------------------------------------| | | Device<br>class<br>M | Device<br>class<br>B | Device<br>class<br>S | Device<br>class<br>Q | Device<br>class<br>V | | Interim electrical parameters (see 4.2) | | | 1,7 | | 1,7 | | Final electrical parameters (see 4.2) | 1,2,3,7,<br>8,9,10,11 | <u>1/</u><br>1,2,3,7,<br>8,9,10,11 | <u>2/</u><br>1,2,3,7,<br>8,9,10,11 | <u>1</u> /<br>1,2,3,7,<br>8,9,10,11 | <u>2/</u><br>1,2,3,7,<br>8,9,10,11 | | Group A test requirements (see 4.4) | 1,2,3,7,<br>8,9,10,11 | 1,2,3,7,<br>8,9,10,11 | 1,2,3,7,<br>8,9,10,11 | 1,2,3,7,<br>8,9,10,11 | 1,2,3,7,<br>8,9,10,11 | | Group B end-point electrical parameters (see 4.4) | | | 1,2,3 | | | | Group C end-point electrical parameters (see 4.4) | 2,8a,10 | 2,8a,10 | 2,7,8a,10 | 2,8a,10 | 2,7,8a,10 | | Group D end-point electrical parameters (see 4.4) | 2,8a,10 | 2,8a,10 | 2,7,8a,10 | 2,8a,10 | 2,8a,10 | | Group E end-point electrical parameters (see 4.4) | 2,8a,10 | 2,8a,10 | 2,8a,10 | 2,8a,10 | 2,8a,10 | | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |---------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET <b>27</b> | <sup>1/</sup> PDA applies to subgroup 1. 2/ PDA applies to subgroups 1 and 7. TABLE IIB. Additional screening for device class V. | Test | MIL-STD-883, test method | Lot requirement | |---------------------------------|------------------------------------------------|-----------------| | Particle impact noise detection | 2020 | 100% | | Internal visual | 2010, condition <b>A</b> or approved alternate | 100% | | Nondestructive bond pull | 2023 or<br>approved alternate | 100% | | Reverse bias burn-in | 1015 | 100% | | Burn-in | 1015, total of 240 hours at<br>+125°C | 100% | | Radiograpnic | 2012 | 100% | - 4.4.4 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.5 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes B, S, Q, and V shall be M, D, R, and H and for device class M shall be M and D. RHA quality conformance inspection sample tests shall be performed at the RHA level specified in the acquisition document. - a. RHA tests for device classes B and S for levels M, D, R, and H or for device class M for levels M and D shall be performed through each level to determine at what levels the devices meet the RHA requirements. These RHA tests shall be performed for initial qualification and after design or process changes which may affect the RHA performance of the device. - b. End-point electrical parameters shall be as specified in table IIA herein. - c. Prior to total dose irradiation, each selected sample shall be assembled in its qualified package. It shall pass the specified group A electrical parameters in table I for subgroups specified in table IIA herein. - d. For device classes M, B, and S, the devices shall be subjected to radiation hardness assured tests as specified in MIL-M-38510 for RHA level being tested, and meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5 percent, after exposure. - e. Prior to and during total dose irradiation testing, the devices shall be biased to establish a worst case condition as specified in the radiation exposure circuit. - f. For device classes M, B, and S, subgroups 1 and 2 in table V, method 5005 of MIL-STD-883 shall be tested as appropriate for device construction. - g. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |---------------------------------------------------------|------------------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET 28 | - 6.1.2 Substitutability. Device classes B and Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form). - 6.3 <u>Record of users.</u> Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-ECS, telephone (513) 296-6022. - 6.4 Comments. Comments on this drawing should be directed to DESC-ECS, Dayton, Ohio 45444, or telephone (513) 296-5375. ## 6.5 Pin functions. | <u>Symbol</u> | <u>Type</u> | Name and function | | | |-----------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | CLK21 | | SYSTEM CLOCK: Provides the fundamental timing for 5962-90946. It is divided by two inside the device to generate the internal processor clock. | | | | LAD <sub>31</sub> -<br>LAD <sub>0</sub> | I/O<br>T.S. | LOCAL ADDRESS/DATA BUS: Carries 32-bit physical addresses and data to and from memory. During an address ( $T_a$ ) cycle, bits 2-31 contain a physical word address (bites 0-1 indicate SIZE; see below). During a data ( $T_d$ ) cycle, bits 0-31 contain read or write data. The LAD lines are active HIGH and float to a high impedance state when not active. SIZE, which is comprised of bits 0-1 of the LAD lines during a $T_a$ cycle, specifies the size of a transfer in words for a burst transaction. | | | | | | <u>LAD 1</u> <u>LAD 0</u> | | | | | | 0 0 1 word<br>0 0 2 words<br>1 0 3 words<br>1 1 4 words | | | | ĀLĒ | 0<br>T.S. | ADDRESS-LATCH ENABLE: Indicates the transfer of a physical address. ALE is asserted during a T <sub>a</sub> cycle and deserted before the beginning of the T <sub>d</sub> state. It is active LOW and floats to a high impedance state when the processor is idle or is at the end of any bus access. | | | | ĀDS | 0<br>O.D. | ADDRESS STATUS: Indicates an address state. ADS is asserted every T <sub>a</sub> state and deserted during the following T <sub>d</sub> state. For a burst transaction, ADS is asserted again every T <sub>d</sub> state where READY was asserted in the previous cycle. | | | | <b>w</b> ∕R | 0<br>O.D. | WRITE/READ: Specifies, during a T <sub>a</sub> cycle, whether the operation is a write or read. It is latched on-chip and remains valid during T <sub>d</sub> and T <sub>w</sub> states. | | | | DT/R | 0<br>O.D. | DATA TRANSMIT/RECEIVE: Indicates the direction of data transfer to and from the L-bus. It is low during $T_a$ , $T_w$ , and $T_d$ cycles for a read or interrupt acknowledgement; it is high during $T_a$ , $T_w$ , and $T_d$ cycles for a write. DT/R never changes state when DEN is asserted. | | | | DEN | 0<br>O.D. | DATA ENABLE: Is asserted during $T_d$ and $T_w$ cycles and indicates transfer of data on the LAD bus lines. | | | | READY | I | $\overline{\text{READY}}$ : Indicates that data on LAD lines can be sampled or removed. If $\overline{\text{READY}}$ is not asserted during a $T_d$ cycle, the $T_d$ cycle is extended to the next cycle by inserting wait state ( $T_w$ ), and $\overline{\text{ADS}}$ is not asserted in the next cycle. | | | | STANDARD | |-----------------------------------| | MILITARY DRAWING | | DEFENSE ELECTRONICS SUPPLY CENTER | | DAYTON, OHIO 45444 | | SIZE<br><b>A</b> | | 5962-90946 | |------------------|---------------------|-----------------| | | REVISION LEVEL<br>B | SHEET <b>29</b> | | 6.5 Pin functions | <u>s</u> - Continued. | | |----------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>Symbol</u> | <u>Type</u> | Name and function | | LOCK | I/O<br>O.D. | BUS LOCK: Prevents other bus masters from gaining control of the L-bus following the current cycle (if they would assert LOCK to do so). LOCK is used by the processor or any bus agent when it performs indivisible Read/Modify/Write (RMW) operations. | | | | For a read that is designated as a RMW-read, \(\overline{LOCK}\) is examined. If asserted, the processor waits until it is not asserted; if not asserted, the processor asserts LOCK during the Ta cycle and leaves it asserted. A write that is designated as an RMW-write desserts LOCK in the ta cycle. | | BADAC | 1 | BAD ACCESS: If asserted in the cycle following the one in which the last READY of a transaction is asserted, indicates that an unrecoverable error has occurred on the current bus transaction, or that a synchronous load/store instruction has not been acknowledged. | | | | STARTUP: During system reset, the BADAC signal is interpreted differently. If the signal is high, it indicates that this processor will perform system initialization. If it is low, another processor in the system will perform system initialization instead. | | RESET | I | RESET: Clears the internal logic of the processor and causes it to re-initialize. During RESET assertion, the input pins are ignored (except for RADAC and IAC/INT/o), the tri-state output pins are placed in a high impedance state, and other output pins are placed in their non-asserted state. RESET must be asserted for at least 41 CLK2 cycles for a predictable RESET. The HIGH to LOW transition of RESET should occur after the rising edge of both CLK2 and the external bus CLK, and before the next rising edge of CLK2. | | FAILURE | 0<br>O.D. | INITIALIZATION FAILURE: Indicates that the processor has failed to initialize correctly. After RESET is deasserted and before the first bus transaction begins. FAILURE is asserted while the processor performs a self-test. If the self-test completes successfully, then FAILURE is deasserted. Next, the processor performs a zero checksum on the first eight words of memory. If it fails, FAILURE is asserted for a second time and remains asserted; if it passes, system initialization continues and FAILURE remains deasserted. | | N C | N/A | NOT CONNECTED: Indicates pins should not be connected. Never connect any pin marked N C. | | ĪĀĊ | l | INTERAGENT COMMUNICATION REQUEST/INTERRUPT: 0 indicates either that there is a (INT <sub>0</sub> )pending IAC message for the processor or an interrupt. The bus interrupt control register determines in which way the signal should be interpreted. To signal an interrupt or IAC request in a synchronous system, this pin (as well as the other interrupt pins) must be enabled by being deasserted for at least one bus cycle and then asserted for at least one additional bus cycle; in an asynchronous system, the pin must remain deasserted for at least two bus cycles and then be asserted for at least two more bus cycles. | | | | LOCAL PROCESSOR NUMBER: This signal is interpreted differently during system reset. If the signal is at a high voltage level, it indicates that this processor is a primary bus master (local processor number = 0); if it is at a low voltage level, it indicates that this processor is a secondary bus master (local processor number = 1). | | INT <sub>1</sub> | 1 | INTERRUPT 1: Like INT <sub>0</sub> , provides direct interrupt signaling. | | INT <sub>2</sub><br>(INTR) | I | INTERRUPT 2/INTERRUPT REQUEST: The bus control register determines how this pin is interpreted. If $INT_2$ , it has the same interpretation as the $INT_0$ and $INT1$ pins. If $INTR$ , it is used to receive an interrupt request from an external interrupt controller. | | | | | | STANDARD<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-90946 | |-----------------------------------------------------------------------------------------|------------------|---------------------|--------------------| | | | REVISION LEVEL<br>B | SHEET<br><b>30</b> | | 6.5 Pin functions - Continued. | | | | | |-------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | <u>Symbol</u> | <u>Туре</u> | Name and function | | | | INT <sub>3</sub><br>determines | I/O | INTERRUPT 3/INTERRUPT ACKNOWLEDGE: The bus interrupt control register | | | | (INTA) | O.D. | how this pin is interpreted. If ${\rm INT_3}$ , it has the same interpretation as the ${\rm INT_0}$ , ${\rm INT_1}$ , and ${\rm INT_2}$ pins. If ${\rm INTA}$ , it is used as an output to control interrupt acknowledge bus transactions. The output is latched on-chip and remains valid during ${\rm T_d}$ cycles; as an output, it is open-drain. | | | | BE <sub>3</sub> -BE <sub>0</sub> | 0<br>O.D. | BYTE ENABLE LINES: Specify which data bytes (up to four) on the bus take part in the current bus cycle. $\overline{BE}_3$ corresponds to $LAD_{31}$ - $LAD_{24}$ and $\overline{BE}_0$ corresponds to $LAD_7$ - $LAD_0$ . The byte enables are provided in advance of data. The byte enables asserted during $T_a$ specify the bytes of the first data word. The byte enables asserted during $T_d$ specify the bytes of the next data word (if any), that is, the word to be transmitted following the next assertion of READY. The byte enables during the $T_d$ cycles preceding the last assertion of READY are undefined. The byte enables are latched on-chip and remain constant from one $T_d$ cycle to the next when READY is not asserted. For reads, the byte enables specify the byte(s) that the processor will actually use. The device will assert only adjacent byte enables (e.g., asserting just $BE_0$ and $BE_2$ is not permitted), and are required to assert at least one byte enable. Accesses must also be naturally aligned (e.g., asserting $BE_1$ and $BE_2$ is not allowed even though they are adjacent). To produce address bits $A_0$ and $A_1$ externally, they can be decoded from the byte enables. | | | | HOLD | 1 | HOLD: Indicates a request from a secondary bus master to acquire the bus. If the processor is initialized as the primary bus master this input will be interpreted as HOLD. When the processor receives HOLD and grants another master control of the bus, it floats its three-state bus lines, asserts HOLD ACKNOWLEDGE, and enters the Th state. When HOLD is deasserted, the processor will deassert HOLD ACKNOWLEDGE and go to either the Th or The state. HOLD ACKNOWLEDGE RECEIVED: Indicates that the processor has acquired the bus. If the processor is initialized as the secondary bus master this input is interpreted as HLDAR. | | | | HLD <b>A</b><br>(HOLDR) | 0<br>T.S. | HOLD ACKNOWLEDGE: Relinquishes control of the bus to another bus master. If the processor is initialized as the primary bus master this output will be interpreted as HLDA. When HOLD is deasserted, the processor will deassert HLDA and go to either T $_{\rm 1}$ or T $_{\rm 2}$ state. HOLD REQUEST: Indicates a request to acquire the bus. If the processor is initialized as the secondary bus master this output will be interpreted as HOLDR. | | | | CACHE/TAG | l/O | CACHE: An output signal that indicates if an access is cacheable during a $T_a$ cycle. The CACHE signal T.S. floats to a high impedance state when the processor is idle. TAG is an input/output signal that during $T_d$ and $T_w$ cycles identifies the contents of a 32-bit word as either data (TAG = 0) or an access descriptor (TAG = 1). | | | | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | | | | | | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |------------------------------------------------------|------------------|---------------------|--------------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET<br><b>31</b> | 6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the four major microcircuit requirements documents (MIL-M-38510, MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The four military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all four documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | Military documentation format | Example PIN<br>under new system | Manufacturing<br>source listing | Document<br><u>listing</u> | |-----------------------------------------------------------------------|---------------------------------|---------------------------------|----------------------------| | New MIL-M-38510 Military Detail<br>Specifications (in the SMD format) | 5962-XXXXXZZ(B or S)YY | QPL-38510<br>(Part 1 or 2) | MIL-BUL-103 | | New MIL-H-38534 Standardized Military<br>Drawings | 5962-XXXXXZZ(H or K)YY | QML-38534 | MIL-BUL-103 | | New MIL-I-38535 Standardized Military<br>Drawings | 5962-XXXXXZZ(Q or V)YY | QML-38535 | MIL-BUL-103 | | New 1.2.1 of MIL-STD-883 Standardized<br>Military Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | - 6.7 Sources of supply. - 6.7.1 Sources of supply for device classes B and S. Sources of supply for device classes B and S are listed in QPL-38510. - 6.7.2 Sources of supply for device classes Q and V. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-ECS and have agreed to this drawing. - 6.7.3 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-ECS. | STANDARD<br>MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-90946 | |------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>B | SHEET <b>32</b> | ### STANDARDIZED MILITARY DRAWING SOURCE APPROVAL BULLETIN DATE: 93-02-12 Approved sources of supply for SMD 5962-90946 are listed below for immediate acquisition only and shall be added to MIL-BUL-103 during the next revision. MIL-BUL-103 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DESC-ECS. This bulletin is superseded by the next dated revision of MIL-BUL-103. | Standardized | Vendor | Vendor | |--------------------------------------|------------------------|----------------------------------------| | military drawing | CAGE | similar | | PIN . | number | PIN <u>1</u> /<br> | | | | | | 5962-9094601MXX | 34649 | MG80960MC-16/B | | 5962-9094601MYX | 34649 | MQ80960MC-16/B | | | | | | 5962-9094602MXX | 34649 | MG80960MC-20/B | | 5962-9094602MYX | 34649 | MQ80960MC-20/B | | | | | | 5962-9094603MXX | 34649 | MG80960MC-25/B | | 5962-9094603MYX | 34649 | MQ80960MC-25/B | | 5962-9094604MXX<br> 5962-9094604MYX | <br> 34649<br> 34649 | <br> MG80960XA-16/B<br> MQ80960XA-16/B | | 5962-9094605MXX<br> 5962-9094605MYX | 34649<br>34649 | <br> MG80960XA-20/B<br> MQ80960XA-20/B | | 5962-9094606MXX<br> 5962-9094606MYX | 34649<br>34649 | <br> MG80960XA-25/B<br> MQ80960XA-25/B | 1/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE Vendor name number and address 34649 Intel Corporation 3065 Bowers Avenue Santa Clara, CA 95051 Point of contact: 5000 W. Chandler Blvd. Chandler, AZ 85226 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin.