

# High Frequency Switch Mode Li-Ion Battery Charger

# ADP3806

### **FEATURES**

**Li-Ion battery charger Three battery voltage options Selectable 12.525 V/16.700 V Selectable 12.600 V/16.800 V Adjustable High end-of-charge voltage accuracy ±0.4% @ 25°C ±0.6% @ 5°C to 55°C ±0.7% @ 0°C to 85°C Programmable charge current with rail-to-rail sensing System current sense with reverse input protection Soft start charge current Undervoltage lockout Bootstrapped synchronous drive for external NMOS Programmable oscillator frequency Oscillator SYNC pin Low current flag Trickle charge** 

#### **GENERAL DESCRIPTION**

The ADP3806 is a complete Li-Ion battery-charging IC. The device combines high output voltage accuracy with constant current control to simplify the implementation of constantcurrent, constant-voltage (CCCV) chargers.

The ADP3806 is available in three options. The ADP3806-12.6 guarantees the final battery voltage selected is 12.6 V or 16.8 V  $\pm$  0.6%. The ADP3806-12.5 guarantees 12.525 V/16.7 V  $\pm$  0.6%, and the ADP3806 is adjustable using two external resistors to set the battery voltage.

The current sense amplifier has rail-to-rail inputs to operate accurately under low dropout and short-circuit conditions. The charge current is programmable with a dc voltage on ISET. A second differential amplifier senses the system current across an external sense resistor and outputs a linear voltage on the ISYS pin. The bootstrapped synchronous driver allows the use of two NMOS transistors for lower system cost.

### **APPLICATIONS**

**Portable computers Fast chargers** 



#### **FUNCTIONAL BLOCK DIAGRAM**

#### **Rev. C**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 ©2006 Analog Devices, Inc. All rights reserved.** 

## **TABLE OF CONTENTS**





### **REVISION HISTORY**





Rev. C | Page 2 of 16

## **SPECIFICATIONS**

@ 0°C $\le$  T $_{\rm A}$  100°C, V $_{\rm CC}$  = 16 V, unless otherwise noted.

### **Table 1.**





<sup>1</sup> All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC) methods.<br><sup>2</sup> Guaranteed by design, not tested in production.

<sup>3</sup> If SYNC function is used, then f<sub>SYNC</sub> must be greater than f<sub>CT</sub> but less than 120% of f<sub>CT</sub>.

 $4 V_{CS} = (V_{CS+}) - (V_{CS-}).$ 

<sup>5</sup> Accuracy guaranteed by ISET input, programming function accuracy specification.

6 System current sense is active during shutdown. 7 Load current is supplied through SYS+ pin.

<sup>8</sup> Guaranteed output current from 0 to minimum specified value to maintain regulation.

 $9 V_{BAT}$  < 93% of final or V $_{CS}$  > 25 mV.

 $10$  V<sub>BAT</sub>  $\geq$  93% of final or V<sub>CS</sub>  $\leq$  25 mV.

## ABSOLUTE MAXIMUM RATINGS

### **Table 2.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS





#### **Table 3. Pin Function Descriptions**





## TYPICAL PERFORMANCE CHARACTERISTICS









Figure 16. Conversion Efficiency vs. Battery Voltage



Figure 17. Conversion Efficiency vs. Battery Voltage at Given Temperatures

## THEORY OF OPERATION

The ADP3806 combines a bootstrapped synchronous switching driver with programmable current control and accurate final battery voltage control in a constant-current, constant-voltage (CCCV) Li-Ion battery charger. High accuracy voltage control is needed to safely charge Li-Ion batteries, which are typically specified at 4.2 V  $\pm$  1% per cell. For a typical notebook computer battery pack, three or four cells are in series, giving a total voltage of 12.6 V or 16.8 V. The ADP3806 is available in three versions, a selectable 12.525 V or 16.7 V output, a selectable 12.6 V or 16.8 V output, and an adjustable output. The adjustable output can be programmed for a wide range of battery voltages using two external precision resistors.

Another requirement for safely charging Li-Ion batteries is accurate control of the charge current. The actual charge current depends on the number of cells in parallel within the battery pack. Typically, this is in the range of 2 A to 3 A. The ADP3806 provides flexibility in programming the charge current over a wide range. An external resistor is used to sense the charge current and this voltage is compared to a dc input voltage. This programmability allows the current to be changed during charging. For example, the charge current can be reduced for trickle charging.

The synchronous driver provides high efficiency when charging at high currents. Efficiency is important mainly to reduce the

amount of heat generated in the charger but also to stay within the power limits of the ac adapter. With the addition of a bootstrapped high side driver, the ADP3806 drives two external power NMOS transistors for a simple, lower cost power stage.

The ADP3806 also provides an uncommitted current sense amplifier. This amplifier provides an analog output pin for monitoring the current through an external sense resistor. The amplifier can be used anywhere in the system that high side current sensing is needed.

### **CHARGE CURRENT CONTROL**

AMP1 in Figure 18 has a differential input to amplify the voltage drop across an external sense resistor Rcs. The input common-mode range is from ground to  $V_{CC}$ , allowing current control in short-circuit and low dropout conditions. The gain of AMP1 is internally set to 25 V/V for low voltage drop across the sense resistor. During constant current  $(CC)$  mode,  $g<sub>m</sub>1$  forces the voltage at the output of AMP1 to be equal to the external voltage at the ISET pin. By choosing Rcs and VISET appropriately, a wide range of charge currents can be programmed.

$$
I_{\text{CHARGE}} = \frac{V_{\text{REF}}}{25 \times R_{\text{CS}}}
$$
 (1)



Typical values of R<sub>CS</sub> range from 25 m $\Omega$  to 50 m $\Omega$ , and the input range of ISET is from 0 V to 4 V. If, for example, a 3 A charger is required, Rcs could be set to 40 m $\Omega$  and V<sub>ISET</sub> = 3 V. The power dissipation in  $R_{CS}$  should be kept below 500 mW. In this example, the power is a maximum of  $360$  mW. Once  $R_{CS}$ has been chosen, the charge current can be adjusted during operation with  $V_{\text{ISET}}$ . Lowering  $V_{\text{ISET}}$  to 125 mV gives a charge current of 125 mA for trickle charging. The R3, R4, and C13 component s provide high frequency filtering for the current sense signal.

### **FINAL BATTERY VOLTAGE CONTROL**

As the battery approaches its final voltage, the ADP3806 switches from CC mode to constant voltage (CV) mode. The change is achieved by the common output node of  $g_m1$  and  $g_m2$ . Only one of the two outputs controls the voltage at the COMP pin. Both amplifiers can only pull down on COMP, such that when either amplifier has a positive differential input voltage, its output is not active. For example, when the battery voltage, V<sub>BAT</sub>, is low, g<sub>m</sub>2 does not control COMP. When the battery voltage reaches the desired final voltage, gm2 takes control of the loop, and the charge current is reduced.

Amplifier gm2 compares the battery voltage to the internal reference voltage of 2.5 V. In the case of the ADP3806-12.5 and ADP3806-12.6, an internal resistor divider sets the selectable final battery voltage.

When BATSEL is high, the final battery voltage is set to three cells (12.6 V or 12.525 V). BATSEL can be tied to REG for this state. When BATSEL is tied to ground, VBAT equals four cells (16.8 V or 16.7 V). BATSEL has a 2 μA pull-up current as a failsafe to select three cells when it is left open.

The reference and internal resistor divider are referenced to the AGND pin, which should be connected close to the negative terminal of the battery to minimize sensing errors.

In contrast, the ADP3806 requires external, precision resistors. The divider ratio should be set to divide the desired final voltage down to 2.5 V at the BAT pin

$$
\frac{R11}{R12} = \frac{V_{BATTERY}}{2.5 V} - 1\tag{2}
$$

These resistors should have a parallel impedance of approximately 80 kΩ to minimize bias current errors. When the ADP3806 is in shutdown, an internal switch disconnects the BAT pin as shown in Figure 19. This disconnects the resistor (R11) from the battery and minimizes leakage. The resistance of the internal switch is less than 200  $Ω$ .



Figure 19. Battery Sense Disconnect Circuit

### **OSCILLATOR AND PWM**

The oscillator generates a triangle waveform between 1 V and 2.5 V. This is compared to the voltage at the COMP pin, setting the duty cycle of the driver stage. When  $V_{COMP}$  is below 1 V, the duty cycle is zero. Above 2.5 V, the duty cycle reaches its maximum.



Rev. C | Page 11 of 16 Figure 20. Bootstrapped Synchronous Driver

The oscillator frequency is set by the external capacitor at the CT pin and the internal current source of 150 μA according to the following formula:

$$
f_{\rm osc} = \frac{150 \,\mu A}{2.2 \times \text{Cr} \times 1.5 \,\text{V}}
$$
 (3)

A 180 pF capacitor sets the frequency to 250 kHz. The frequency can also be synchronized to an external oscillator by applying a square wave input on SYNC. The SYNC function is designed to allow increases only in the oscillator frequency. The f<sub>SYNC</sub> should be no more than 20% higher than fosc. The duty cycle of the SYNC input is not important and can be anywhere between 5% and 95%.

### **7 V BOOTSTRAP REGULATOR**

The driver stage is powered by the internal 7 V bootstrap regulator available at the BSTREG pin. Because the switching currents are supplied by this regulator, decoupling must be added. A 0.1 μF capacitor should be placed close to the ADP3806, with the ground side connected close to the power ground pin (PGND). This supply is not recommended for use externally due to high switching noise.

### **BOOTSTRAPPED SYNCHRONOUS DRIVER**

The PWM comparator controls the state of the synchronous driver shown in Figure 20. A high output from the PWM comparator forces DRVH on and DRVL off. The drivers have an on resistance of approximately 6  $\Omega$  for fast rise and fall times when driving external MOSFETs. Furthermore, the bootstrapped drive allows an external NMOS transistor for the main switch instead of a PMOS. An external boost diode should be connected between BSTREG and BST, and a boost capacitor of 0.1 μF must be added externally between BST and SW. The voltage between BST and SW is typically 6.5 V.

The DRVL pin switches between BSTREG and PGND. The 7 V output of BSTREG drives the external NMOS with high VGS to lower the on resistance. PGND should be connected close to the source pin of the external synchronous NMOS. When DRVL is high, this turns on the lower NMOS and pulls the SW node to ground. At this point, the boost capacitor is charged up through the boost diode. When the PWM switches high, DRVL is turned off and DRVH turns on. DRVH switches between BST and SW. When DRVH is on, the SW pin is pulled up to the input supply (typically 16 V), and BST rises above this voltage by approximately 6.5 V.

Overlap protection is included in the driver to ensure that both external MOSFETs are not on at the same time. When DRVH turns off the upper MOSFET, the SW node goes low due to the inductor current. The ADP3806 monitors the SW voltage, and DRVL goes high to turn on the lower MOSFET when SW goes below 1 V. When DRVL turns off, an internal timer adds a delay of 50 ns before turning on DRVH.

When the charge current is low, the DRVLSD comparator signals the driver to turn off the low side MOSFET and DRVL is held low. As shown in Figure 20, the DRVLSD comparator looks at the output of AMP1. The DRVLSD threshold is set to 1.2 V, corresponding to 48 mV differential voltage between the CS pins.

The driver stage monitors the voltage across the BST capacitor with CMP3. When this voltage is less than 4 V, CMP3 forces a minimum offtime of 200 ns. This ensures that the BST capacitor is charged even during DRVLSD. However, because a minimum off time is only forced when needed, the maximum duty cycle is greater than 99%.

### **2.5 V PRECISION REFERENCE**

The voltage at the BAT pin is compared to an internal precision, low temperature drift reference of 2.5 V. The reference is available externally at the REF pin. This pin should be bypassed with a 100 pF capacitor to the analog ground pin (AGND). The reference can be used as a precision voltage externally. However, the current draw should not be greater than 100 μA, and noisy, switching type loads should not be connected.

### **6 V REGULATOR**

The 6 V regulator supplies power to most of the analog circuitry on the ADP3806. This regulator should be bypassed to AGND with a 0.1 μF capacitor. This reference has a 3 mA source capability to power external loads if needed.

## **LC**

The ADP3806 provides a low current (LC) logic output to signal when the current sense voltage  $(V_{CS})$  is below a fixed threshold and the battery voltage is greater than 95%. LC is an open-drain output that is pulled low when  $V_{CS}$  is above the threshold. When the low current threshold condition is reached, LC is pulled high by an external resistor to REF or another appropriate pull-up voltage. To determine when LC goes low, an internal comparator senses when the current falls below 12.5% of full scale (20 mV across the CS pins). The comparator has hysteresis to prevent oscillation around the trip point.

To prevent false triggering (such as during soft start), the comparator is only enabled when the battery voltage is within 5% of its final voltage. As the battery charges up, the comparator does not go low even if the current falls below 12.5% as long as the battery voltage is below 95% of full scale. Once the battery has risen above 95%, the comparator is enabled. This pin can be used to indicate the end of the charge process.

### **SYSTEM CURRENT SENSE**

An uncommitted differential amplifier is provided for additional high side current sensing. This amplifier, AMP2, has a fixed gain of 50 V/V from the SYS+ and SYS− pins to the analog output at ISYS. ISYS has a 1 mA source capability to

drive an external load. The common-mode range of the input pins is from 4 V to  $V_{\text{CC}}$ . This amplifier is the only part of the ADP3806 that remains active during shutdown. The power to this block is derived from the bias current on the SYS+ and SYS− pins.

A separate comparator at the LIMIT pin signals when the voltage on the ISYS pin exceeds 2.5 V typically. The internal comparator has an open-drain output that produces the function shown in the Figure 12 graph of  $V<sub>LIMIT</sub>$  vs.  $V<sub>ISYS</sub>$ . The LIMIT pin should be externally pulled up to 5 V, 2.5 V, or some other voltage as needed through a resistor. This graph was taken with a 50 k $\Omega$  pull-up resistor to 5 V and to 2.5 V. When ISYS is below 2.4 V, the LIMIT pin has high output impedance. The open-drain output is capable of sinking 700 μA when the threshold is exceeded. This comparator is turned off during shutdown to conserve power.

### **SHUTDOWN**

A high impedance CMOS logic input is provided to turn off the ADP3806. When the voltage on  $\overline{SD}$  is less than 0.8 V, the ADP3806 is placed in low power shutdown. With the exception of the system current sense amplifier, AMP2, all other circuitry is turned off. The reference and regulators are pulled to ground during shutdown and all switching is stopped. During this state, the supply current is less than 5 A. In addition, the BAT, CS+, CS−, and SW pins go to high impedance to minimize current drain from the battery.

## **UVLO**

Undervoltage lock-out, UVLO, is included in the ADP3806 to ensure proper startup. As  $V_{CC}$  rises above 1 V, the reference and regulators track  $V_{CC}$  until they reach their final voltages. However, the rest of the circuitry is held off by the UVLO comparator. The UVLO comparator monitors both regulators to ensure they are above 5 V before turning on the main charger circuitry. This occurs when  $V_{CC}$  reaches 6 V. Monitoring the regulator outputs ensures that the charger circuitry and driver stage have sufficient voltage to operate normally. The UVLO comparator includes 300 mV of hysteresis to prevent oscillations near the threshold.

## **START-UP SEQUENCE**

During a startup from either  $\overline{SD}$  going high or V<sub>CC</sub> exceeding the UVLO threshold, the ADP3806 initiates a soft start sequence. The soft start timing is set by the compensation capacitor at the COMP pin and an internal 40 μA source. Initially, both DRVH and DRVL are held low until COMP reaches 1 V. This delay time is set by

$$
t_{\text{DELAY}} = \frac{c_{\text{comp}} \times 1 \text{ V}}{40 \text{ }\mu\text{A}}
$$
 (4)

where c<sub>comp</sub> is the capacitor on the COMP pin. For a 0.22 μF COMP capacitor, tDELAY is 5 ms. After this initial delay, the duty cycle is very low and then ramps up to its final value with the same ramp rate given for t<sub>DELAY</sub>. For example, if  $V_{IN}$  is 16 V and the battery is 10 V when charging is started, the duty cycle is approximately 65%, corresponding to a VCOMP of ~2 V. The time for the duty cycle to ramp from 0% at  $V_{COMP} = 1$  V to 65% at  $V_{COMP} = 2 V$  is approximately 5 ms. Because the charge current is equal to zero at first, DRVL does not turn on. However, if the BST capacitor is discharged, DRVL is forced on for a minimum on time of 200 ns each clock period until the BST capacitor is charged to greater than 4 V. Typically the BST capacitor is charged in five to ten clock cycles.

## **LOOP FEED FORWARD**

As described above, the response time at COMP is slowed by the large compensation capacitor. To speed up the response, two comparators can quickly feed forward around the normal control loop and pull the COMP node down to limit any overshoot in either short-circuit or overvoltage conditions. The overvoltage comparator has a trip point set to 20% higher than the final battery voltage. The overcurrent comparator threshold is set to 180 mV across the CS pins, which is 15% above the maximum programmable threshold. When these comparators are tripped, a normal soft start sequence is initiated. The overvoltage comparator is valuable when the battery is removed during charging. In this case, the current in the inductor causes the output voltage to spike up, and the comparator limits the maximum voltage. Neither of these comparators affects the loop under normal charging conditions.

## APPLICATION INFORMATION

### **DESIGN PROCEDURE**

Refer to Figure 18, the typical application circuit, for the following description. The design follows that of a buck converter. With Li-Ion cells, it is important to have a regulator with accurate output voltage control.

### **BATTERY VOLTAGE SETTINGS**

The ADP3806 has three options for voltage selection:

- 12.525 V/16.7 V as selectable fixed voltages
- 12.6 V/16.8 V as selectable fixed voltages
- Adjustable

When using the fixed versions, R11 should be a short or 0  $\Omega$ wire jumper and R12 should be an open circuit. When using the adjustable version, the following equation gives the ratio of the two resistors:

$$
\frac{RII}{RI2} = \left(\frac{V_{BAT}}{2.5}\right) - 1\tag{5}
$$

Often 0.1% resistors are required to maintain the overall accuracy budget in the design.

### **Inductor Selection**

Usually the inductor is chosen based on the assumption that the inductor ripple current is ±15% of the maximum output dc current at maximum input voltage. As long as the inductor has a value close to this, the system should work fine. The final choice affects the trade-offs between cost, size, and efficiency. For example, if the inductance is lower, the size is smaller but ripple current is higher. This situation, if taken too far, leads to higher ac losses in the core and the windings. Conversely, a higher inductance results in lower ripple current and smaller output filter capacitors, but the transient response isslower. With these considerations, the required inductance can be found from

$$
L1 = \frac{V_{IN, MAX} - V_{BAT}}{\Delta I} \times D_{MIN} \times T_s
$$
 (6)

where the maximum input voltage  $V_{IN, MAX}$  is used with the minimum duty ratio  $D_{MIN}$ . The duty ratio is defined as the ratio of the output voltage to the input voltage,  $V_{BAT}/V_{IN}$ . The ripple current is found from

$$
\Delta I = 0.3 \times I_{BAT, MAX} \tag{7}
$$

Where the maximum peak-to-peak ripple is 30%, that is 0.3, and maximum battery current, IBAT, MAX, is used.

For example, with  $V_{IN, MAX} = 19$  V,  $V_{BAT} = 12.6$  V,  $I_{BAT, MAX} = 3A$ , and  $T_s = 4 \mu s$ , the value of L1 is calculated as 18.9  $\mu$ H. Choosing the closest standard value gives  $L1 = 22 \mu H$ .

#### **Output Capacitor Selection**

An output capacitor is needed in the charger circuit to absorb the switching frequency ripple current and smooth the output voltage. The rms value of the output ripple current is given by

$$
Irms = \frac{V_{IN,MAX}}{f \times LI \times \sqrt{12}} \times D \times (1 - D)
$$
 (8)

The maximum value occurs when the duty cycle is 0.5. Thus

$$
I_{rms\_MAX} = 0.072 \times \frac{V_{IN, MAX}}{f \times LI}
$$
 (9)

For an input voltage of 19 V and a 22 μH inductance, the maximum rms current is 0.26 A. A typical 10 μF or 22 μF ceramic capacitor is a good choice to absorb this current.

#### **Input Capacitor Ripple**

As is the case with a normal buck converter, the pulse current at the input has a high rms component. Therefore, since the input capacitor has to absorb this current ripple, it must have an appropriate rms current rating. The maximum input rms current is given by

$$
Irms = \frac{P_{BAT}}{\eta \times D \times V_{IN}} \times \frac{\sqrt{D \times (1 - D)}}{D}
$$
 (10)

where:

 $\eta$  is the estimated converter efficiency (approximately 90%, 0.9).  $P_{BAT}$  is the maximum battery power consumed.

This is a worst-case calculation and, depending on total charge time, the calculated number could be relaxed. Consult the capacitor manufacturer for further technical information.

### **Decoupling the VCC Pin**

It is a good idea to use an RC filter (R13 and C14) from the input voltage to the IC to filter out switching noise and to supply bypass to the chip. During layout, this capacitor should be placed as close to the IC as possible. Values between 0.1 μF and 2.2 μF are recommended.

### **Current-Sense Filtering**

During normal circuit operation, the current-sense signals can have high frequency transients that need filtering to ensure proper operation. In the case of the CS+ and CS− inputs, the resistors (R3 and R4) are set to 249  $\Omega$  and the filter capacitor (C13) value is 22 nF. For the system current sense circuits, common-mode filtering from SYS+ and SYS− to ground is needed. 470 nF ceramic capacitors (C1, C2) with 2.2  $\Omega$  resistors (R1, R2) usually suffice. These time constants can be adjusted in the laboratory if required but represent a good starting point.

#### **MOSFET Selection**

One of the features of the ADP3806 is that it allows use of a high-side NMOS switch instead of a more costly PMOS device. The converter also uses synchronous rectification for optimal efficiency. In order to use a high-side NMOS, an internal bootstrap regulator automatically generates a 7 V supply across C9.

Maximum output current determines the R<sub>DS(ON)</sub> requirement for the two power MOSFETs. When the ADP3806 is operating in continuous mode, the simplifying assumption can be made that one of the two MOSFETs is always conducting the load current. The power dissipation for each MOSFET is given by:

#### Upper MOS

 $P_{DISS} = R_{DS(ON)} \times (I_{BAT} \times \sqrt{D})^2 + V_{IN} \times I_{BAT} \times \sqrt{D} \times T_{SW} \times f$  (11)

#### Lower MOS

 $P_{DISS} = R_{DS(ON)} \times (I_{BAT} \times \sqrt{D})^2 + V_{IN} \times (I_{BAT} \times \sqrt{I} - D)^2 \times T_{SW} \times f(12)$ 

where  $f$  is the switching frequency and  $T_{SW}$  is the switch transition time, usually 10 ns. The first term accounts for conduction losses and the second term estimates switching losses. Using these equations and the manufacturer's data sheets, the proper device can be selected.

A Schottky diode (D1) in parallel with Q2 conducts only during dead time between the two power MOSFETs. The purpose of the D1 is to prevent the body diode of the lower N-channel MOSFET from turning on, which could cost as much as 1% in efficiency. One option is to use a combined MOSFET with the Schottky diode in a single package; these integrated packages often work better in practice. Examples are the IRF7807D2 and the Si4832.

## OUTLINE DIMENSIONS



#### **COMPLIANT TO JEDEC STANDARDS MO-153-AD**

Figure 21. 24-Lead Thin Shrink Small Outline Package [TSSOP] (RU-24) Dimensions shown in millimeters

### **ORDERING GUIDE**



 $1 Z = Pb$ -free.

**©2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C02611-0-11/06(C)** 



www.analog.com

Rev. C | Page 16 of 16