











**BQ32002** 

SLUSA96B - AUGUST 2010 - REVISED APRIL 2016

# BQ32002 Real-Time Clock (RTC)

#### **Features**

- Automatic Switchover to Backup Supply
- I<sup>2</sup>C Interface Supports Serial Clock up to 400 kHz
- Uses 32.768-kHz Crystal With -63-ppm to +126-ppm Adjustment
- Integrated Oscillator-Fail Detection
- 8-Pin SOIC Package
- -40°C to +85°C Ambient Operating Temperature

# **Applications**

General Consumer Electronics

# **Application Circuit**



NOTE: All pullup resistors should be connected to V<sub>CC</sub> such that no pullup is applied during backup supply operation.

# 3 Description

The BQ32002 device is a compatible replacement for industry standard real-time clocks.

The BQ32002 features an automatic backup supply that can be implemented using a capacitor or non-BQ32002 rechargeable battery. The programmable calibration adjustment from -63 ppm to +126 ppm. The BQ32002 registers include an OF (oscillator fail) flag indicating the status of the RTC oscillator, as well as a STOP bit that allows the host processor to disable the oscillator. The time registers are normally updated once per second, and all the registers are updated at the same time to prevent a timekeeping glitch. The BQ32002 includes automatic leap-year compensation.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| BQ32002     | SOIC (8) | 4.90 mm × 3.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Schematic



Copyright © 2016, Texas Instruments Incorporated



#### **Table of Contents**

| 1 | Features 1                           |    | 7.4 Device Functional Modes              | 10               |
|---|--------------------------------------|----|------------------------------------------|------------------|
| 2 | Applications 1                       |    | 7.5 Programming                          | 10               |
| 3 | Description 1                        |    | 7.6 Register Maps                        | 12               |
| 4 | Revision History                     | 8  | Application and Implementation           | 19               |
| 5 | Pin Configuration and Functions      |    | 8.1 Application Information              | 19               |
| 6 | Specifications4                      |    | 8.2 Typical Application                  | 19               |
| U | 6.1 Absolute Maximum Ratings4        | 9  | Power Supply Recommendations             | 21               |
|   | 6.2 ESD Ratings                      | 10 | Layout                                   | <mark>2</mark> 1 |
|   | 6.3 Recommended Operating Conditions |    | 10.1 Layout Guidelines                   | 21               |
|   | 6.4 Thermal Information              |    | 10.2 Layout Example                      | 21               |
|   | 6.5 Electrical Characteristics       | 11 | Device and Documentation Support         | 22               |
|   | 6.6 Timing Requirements              |    | 11.1 Community Resources                 | 22               |
|   | 6.7 Typical Characteristics          |    | 11.2 Trademarks                          | 22               |
| 7 | Detailed Description 7               |    | 11.3 Electrostatic Discharge Caution     | 22               |
| • | 7.1 Overview                         |    | 11.4 Glossary                            | 22               |
|   | 7.2 Functional Block Diagram         | 12 | 3, · · · · · · · · · · · · · · · · · · · | 0.0              |
|   | 7.3 Feature Description              |    | Information                              | 22               |

# 4 Revision History

# Changes from Revision A (December 2010) to Revision B

Page

Added Pin Configuration and Functions section, ESD Ratings section, Thermal Information section, Detailed Description section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section
 Deleted Trickle Charge Pump from Functional Block Diagram/Application Circuit
 Changed Crystal series resistance maximum from 40 kΩ to 70 kΩ in Recommended Operating Conditions
 Added Recommended Operating Conditions table note (1) Crystal load capacitance ±10% is allowed



# 5 Pin Configuration and Functions



# **Pin Functions**

| PIN               |       | TYPE | DECORIDEION                                       |  |
|-------------------|-------|------|---------------------------------------------------|--|
| NAME              | NO.   | ITPE | DESCRIPTION                                       |  |
| POWER AND GI      | ROUND | •    |                                                   |  |
| V <sub>CC</sub>   | 8     | _    | Main device power                                 |  |
| GND               | 4     | _    | Ground                                            |  |
| V <sub>BACK</sub> | 3     | _    | Backup device power                               |  |
| SERIAL INTERF     | ACE   |      |                                                   |  |
| SCL               | 6     | - 1  | I <sup>2</sup> C serial interface clock           |  |
| SDA               | 5     | I/O  | I <sup>2</sup> C serial data                      |  |
| INTERRUPT         |       |      |                                                   |  |
| ĪRQ               | 7     | 0    | Configurable interrupt output. Open-drain output. |  |
| OSCILLATOR        |       |      |                                                   |  |
| OSCI              | 1     | _    | Oscillator input                                  |  |
| OSCO              | 2     | _    | Oscillator output                                 |  |



# **Specifications**

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                   |                                                   |                        | MIN  | MAX            | UNIT |
|-------------------|---------------------------------------------------|------------------------|------|----------------|------|
| V leavet walte as |                                                   | V <sub>CC</sub> to GND | -0.3 | 4              | V    |
| V <sub>IN</sub>   | Input voltage                                     | All other pins to GND  | -0.3 | $V_{CC} + 0.3$ | V    |
| $T_J$             | T <sub>J</sub> Operating junction temperature     |                        |      | 150            | °C   |
| T <sub>stq</sub>  | T <sub>stq</sub> Storage temperature after reflow |                        |      | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 500   | V    |

### 6.3 Recommended Operating Conditions

|                |                                         | MIN | NOM    | MAX | UNIT |
|----------------|-----------------------------------------|-----|--------|-----|------|
| $V_{CC}$       | Supply voltage, V <sub>CC</sub> to GND  | 3   |        | 3.6 | ٧    |
| T <sub>A</sub> | Operating free-air temperature          | -40 |        | 85  | °C   |
| fo             | Crystal resonant frequency              |     | 32.768 |     | kHz  |
| $R_S$          | Crystal series resistance               |     |        | 70  | kΩ   |
| $C_L$          | Crystal load capacitance <sup>(1)</sup> |     | 12     |     | pF   |

<sup>(1)</sup> Crystal load capacitance ±10% is allowed.

## 6.4 Thermal Information

|                      |                                              | BQ32002  |      |
|----------------------|----------------------------------------------|----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | UNIT |
|                      |                                              | 8 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 114.8    | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 59.1     | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 55.5     | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 11.9     | °C/W |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 55       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER         |                                | TEST CONDITION                                                                                  | MIN                   | TYP                | MAX                 | UNIT |
|-------------------|--------------------------------|-------------------------------------------------------------------------------------------------|-----------------------|--------------------|---------------------|------|
| POWE              | R SUPPLY                       |                                                                                                 | •                     |                    |                     |      |
| I <sub>CC</sub>   | V <sub>CC</sub> supply current |                                                                                                 |                       | 65                 | 200                 | μA   |
| V                 | Dealuse assesses sellene       | Operating                                                                                       | 1.4                   |                    | V <sub>CC</sub>     | V    |
| $V_{BACK}$        | Backup supply voltage          | Switchover                                                                                      | 2                     |                    | V <sub>CC</sub>     | V    |
| I <sub>BACK</sub> | Backup supply current          | $V_{CC} = 0 \text{ V}, V_{BAT} = 3 \text{ V}, \text{ Oscillator on, } T_A = 25^{\circ}\text{C}$ |                       | 0.9(1)             | 1.5                 | μA   |
|                   | Conitale annual trade          | Operating → Backup                                                                              |                       | 1.8                |                     | .,   |
| $V_{SO}$          | Switchover voltage             | Backup → Operating                                                                              |                       | 2.4                |                     | V    |
| LOGIC             | LEVEL INPUTS                   |                                                                                                 |                       |                    |                     |      |
| V <sub>IL</sub>   | Input low voltage              |                                                                                                 |                       |                    | $0.3 \times V_{CC}$ | V    |
| V <sub>IH</sub>   | Input high voltage             |                                                                                                 | 0.7 × V <sub>CC</sub> |                    |                     | V    |
| I <sub>IN</sub>   | Input current                  | 0 V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub>                                                         | -1                    |                    | 1                   | μΑ   |
| LOGIC             | LEVEL OUTPUTS                  | •                                                                                               | •                     |                    |                     |      |
| V <sub>OL</sub>   | Output low voltage             | I <sub>OL</sub> = 3 mA                                                                          |                       |                    | 0.4                 | V    |
| IL                | Leakage current                |                                                                                                 | -1                    |                    | 1                   | μΑ   |
| REAL-             | TIME CLOCK CHARACTERIS         | TICS                                                                                            | •                     |                    |                     |      |
|                   | Pre-calibration accuracy       | $V_{CC} = 3.3 \text{ V}, V_{BAT} = 3 \text{ V}, Oscillator on, T_A = 25^{\circ}C$               |                       | ±35 <sup>(2)</sup> |                     | ppm  |

The backup supply current is measured only after an initial power up. The device behavior is not ensured before the first power up. Typical accuracy is measured using reference board design and KDS DMX-26S surface-mount 32.768-kHz crystal. Variation in board design and crystal section results in different typical accuracy.



# 6.6 Timing Requirements

|                        | PARAMETER                                                      |     | DARD MODE | FAST MODE                             |       |     | LINUT |
|------------------------|----------------------------------------------------------------|-----|-----------|---------------------------------------|-------|-----|-------|
|                        |                                                                |     | NOM MAX   | MIN                                   | NOM M | AX  | UNIT  |
| f <sub>scl</sub>       | I <sup>2</sup> C clock frequency                               | 0   | 100       | 0                                     | 4     | 100 | kHz   |
| t <sub>sch</sub>       | I <sup>2</sup> C clock high time                               | 4   |           | 0.6                                   |       |     | μs    |
| t <sub>scl</sub>       | I <sup>2</sup> C clock low time                                | 4.7 |           | 1.3                                   |       |     | μs    |
| t <sub>sp</sub>        | I <sup>2</sup> C spike time                                    | 0   | 50        | 0                                     |       | 50  | ns    |
| t <sub>sds</sub>       | I <sup>2</sup> C serial data setup time                        | 250 |           | 100                                   |       |     | ns    |
| t <sub>sdh</sub>       | I <sup>2</sup> C serial data hold time                         | 0   |           | 0                                     |       |     | ns    |
| t <sub>icr</sub>       | I <sup>2</sup> C input rise time                               |     | 1000      | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 3     | 800 | ns    |
| t <sub>icf</sub>       | I <sup>2</sup> C input fall time                               |     | 300       | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 3     | 800 | ns    |
| t <sub>ocf</sub>       | I <sup>2</sup> C output fall time                              |     | 300       | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 3     | 800 | μs    |
| t <sub>buf</sub>       | I <sup>2</sup> C bus free time                                 | 4.7 |           | 1.3                                   |       |     | μs    |
| t <sub>sts</sub>       | I <sup>2</sup> C Start setup time                              | 4.7 |           | 0.6                                   |       |     | μs    |
| t <sub>sth</sub>       | I <sup>2</sup> C Start hold time                               | 4   |           | 0.6                                   |       |     | μs    |
| t <sub>sps</sub>       | I <sup>2</sup> C Stop setup time                               | 4   |           | 0.6                                   |       |     | μs    |
| t <sub>vd (data)</sub> | Valid data time (SCL low to SDA valid)                         |     | 1         |                                       |       | 1   | μs    |
| t <sub>vd (ack)</sub>  | Valid data time of ACK<br>(ACK signal from SCL low to SDA low) |     | 1         |                                       |       | 1   | μs    |

<sup>(1)</sup>  $C_b = total$  capacitance of one bus line in pF

# 6.7 Typical Characteristics



Submit Documentation Feedback

Copyright © 2010–2016, Texas Instruments Incorporated



# 7 Detailed Description

#### 7.1 Overview

The BQ32002 is a real-time clock that features an automatic backup supply with integrated oscillator-fail detection.

### 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

NOTE: All pullup resistors should be connected to V<sub>CC</sub> such that no pullup is applied during backup supply operation.

### 7.3 Feature Description

#### 7.3.1 **IRQ** Function

The IRQ pin of the BQ32002 functions as a general-purpose output or a frequency test output. The function of IRQ is configurable in the device register space by setting the FT, FTF, and OUT bits. On initial power cycles, the OUT bit is set to one, and the FTF and FT bits are set to zero. On subsequent power-ups, with backup supply present, the OUT bit remains unchanged, and the FTF and FT bits are set to zero. When operating on backup supply, the  $\overline{\text{IRQ}}$  pin function is unused.  $\overline{\text{IRQ}}$  pullup resistor must be tied to  $V_{CC}$  to prevent  $\overline{\text{IRQ}}$  operation when operating on backup supply. The effect of the calibration logic is not normally observable when  $\overline{\text{IRQ}}$  is configured to output 1 Hz. The calibration logic functions by periodically adjusting the width of the 1-Hz clock. The calibration effect is observable only every eight or sixteen minutes, depending on the sign of the calibration.



# **Feature Description (continued)**



Figure 3.  $\overline{\mbox{IRQ}}$  Pin Functional Diagram

Table 1. IRQ Function

| FT | OUT | FTF | IRQ STATE |
|----|-----|-----|-----------|
| 1  | X   | 1   | 1 Hz      |
| 1  | X   | 0   | 512 Hz    |
| 0  | 1   | X   | 1         |
| 0  | 0   | Х   | 0         |

Submit Documentation Feedback



## 7.3.2 V<sub>BACK</sub> Switchover

The BQ32002 has an internal switchover circuit that causes the device to switch from main power supply to backup power supply when the voltage of the main supply pin  $V_{CC}$  drops below a minimum threshold. The  $V_{BACK}$  switchover circuit uses an internal reference voltage  $V_{REF}$  derived from the on-chip bandgap reference;  $V_{REF}$  is approximately 1.8 V. The device switches to the  $V_{BACK}$  supply when  $V_{CC}$  is less than the lesser of  $V_{BACK}$  or  $V_{REF}$ . Similarly, the device switches to the  $V_{CC}$  supply when  $V_{CC}$  is greater than either  $V_{BACK}$  or  $V_{REF}$ .

Some registers are reset to default values when the RTC switches from main power supply to backup power supply. See the register definitions to determine what register bits are effected by a backup switchover (effected bits have their reset value (1/0) shown for *Cycle*, bits that are unchanged by backup are marked *UC*).

The time-keeping registers can take up to 1 second to update after the RTC switches from backup power supply to main power supply.



Figure 4. Switchover Diagram



#### 7.4 Device Functional Modes

When the device switches from the main power supply to backup supply, the time-keeping registers [0-9] cannot be accessed through the  $I^2C$ . The access to these registers are only when  $V_{CC} > V_{REF}$ . The time-keeping registers can take up to 1 second to update after the device switches from backup power supply to main power supply.

# 7.5 Programming

#### 7.5.1 I<sup>2</sup>C Serial Interface

The I<sup>2</sup>C interface allows control and monitoring of the RTC by a microcontroller. I<sup>2</sup>C is a two-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000).

The bus consists of a data line (SDA) and a clock line (SCL) with off-chip pullup resistors. When the bus is idle, both SDA and SCL lines are pulled high.

A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer.

A slave device receives and/or transmits data on the bus under control of the master device. This device operates only as a slave device.

 $I^2C$  communication is initiated by a master sending a start condition, a high-to-low transition on the SDA I/O while SCL is held high. After the start condition, the device address byte is sent, most-significant bit (MSB) first, including the data direction bit (R/W). After receiving a valid address byte, this device responds with an acknowledge, a low on the SDA I/O during the high of the acknowledge-related clock pulse. This device responds to the  $I^2C$  slave address 11010000b for write commands and slave address 11010001b for read commands.

This device does not respond to the general call address.

A data byte follows the address acknowledge. If the  $R/\overline{W}$  bit is low, the data is written from the master. If the  $R/\overline{W}$  bit is high, the data from this device are the values read from the register previously selected by a write to the subaddress register. The data byte is followed by an acknowledge sent from this device. Data is output only if complete bytes are received and acknowledged.

A stop condition, which is a low-to-high transition on the SDA I/O while the SCL input is high, is sent by the master to terminate the transfer. A master device must wait at least 60  $\mu$ s after the RTC exits backup mode to generate a START condition.



# **Programming (continued)**





Figure 5. I<sup>2</sup>C Timing Diagram



Figure 6. I<sup>2</sup>C Read Mode



Figure 7. I<sup>2</sup>C Write Mode



## 7.6 Register Maps

## **Table 2. Normal Registers**

| REGISTER | ADDRESS<br>(HEX) | REGISTER NAME | DESCRIPTION                           |
|----------|------------------|---------------|---------------------------------------|
| 0        | 0x00             | SECONDS       | Clock seconds and STOP bit            |
| 1        | 0x01             | MINUTES       | Clock minutes                         |
| 2        | 0x02             | CENT_HOURS    | Clock hours, century, and CENT_EN bit |
| 3        | 0x03             | DAY           | Clock day                             |
| 4        | 0x04             | DATE          | Clock date                            |
| 5        | 0x05             | MONTH         | Clock month                           |
| 6        | 0x06             | YEARS         | Clock years                           |
| 7        | 0x07             | CAL_CFG1      | Calibration and configuration         |
| 9        | 0x09             | CFG2          | Configuration 2                       |

## **Table 3. Special Function Registers**

| REGISTER | ADDRESS<br>(HEX) | REGISTER NAME | DESCRIPTION               |
|----------|------------------|---------------|---------------------------|
| 32       | 0x20             | SF KEY 1      | Special function key 1    |
| 33       | 0x21             | SF KEY 2      | Special function key 2    |
| 34       | 0x22             | SFR           | Special function register |

# 7.6.1 I<sup>2</sup>C Read After Backup Mode

The time-keeping registers can take up to 1 second to update after the RTC switches from backup power supply to main power supply. An  $I^2C$  read of the RTC that starts before the update has completed will return the time when the RTC enters backup mode. To ensure that the correct time is read after backup mode, the host should wait longer than 1 second after the main supply is greater than 2.8 V and  $V_{BACK}$ .



#### 7.6.2 Normal Register Descriptions

### **Table 4. SECONDS Register**

 Address
 0x00

 Name
 SECONDS

 Initial Value
 0XXXXXXb

**Description** Clock seconds and STOP bit

| D7   | D6  | D5        | D4 | D3 | D2   | D1         | D0 | BIT(S)  |
|------|-----|-----------|----|----|------|------------|----|---------|
| STOP |     | 10_SECOND |    |    | Name |            |    |         |
| r/w  | r/w |           |    |    |      | Read/Write |    |         |
| 0    | X   | X X X     |    |    | X    | X          | X  | Initial |
| UC   | UC  | UC        | UC | UC | UC   | UC         | UC | Cycle   |

**STOP** 

Oscillator stop. The STOP bit is used to force the oscillator to stop oscillating. STOP is set to 0 on initial application of power, on all subsequent power cycles STOP remains unchanged. On initial power application STOP can be written to 1 and then written to 0 to force start the oscillator.

0 Normal

10\_SECOND

BCD of tens of seconds. The 10\_SECOND bits are the BCD representation of the number of tens of seconds on the clock. Valid values are 0 to 5. If invalid data is written to 10\_SECOND, the clock will update with invalid data in 10\_SECOND until the counter rolls over; thereafter, the data in 10\_SECOND is valid. Time keeping registers can take up to 1 second to update after the RTC switches from backup power supply to main power supply.

1\_SECOND

BCD of seconds. The 1\_SECOND bits are the BCD representation of the number of seconds on the clock. Valid values are 0 to 9. If invalid data is written to 1\_SECOND, the clock will update with invalid data in 1\_SECOND until the counter rolls over; thereafter, the data in 1\_SECOND is valid. Time keeping registers can take up to 1 second to update after the RTC switches from backup power supply to main power supply.

#### **Table 5. MINUTES Register**

Address 0x01
Name MINUTES
Initial Value 1XXXXXXb
Description Clock minutes

| D7  | D6    | D5        | D4 | D3 | D2 | D1         | D0 | BIT(S)  |
|-----|-------|-----------|----|----|----|------------|----|---------|
| OF  |       | 10_MINUTE |    |    |    | Name       |    |         |
| r/w | r/w   |           |    |    |    | Read/Write |    |         |
| 1   | X X X |           |    | Х  | Х  | X          | Х  | Initial |
| 0   | UC    | UC        | UC | UC | UC | UC         | UC | Cycle   |

OF

Oscillator fail flag. The OF bit is a latched flag indicating when the 32.768-kHz oscillator has dropped at least four consecutive pulses. The OF flag is always set on initial power-up, and it can be cleared through the serial interface. When OF is 0, no oscillator failure has been detected. When OF is 1, the oscillator fail detect circuit has detected at least four consecutive dropped pulses.

No failure detectedFailure detected

10 MINUTE

BCD of tens of minutes. The 10\_MINUTE bits are the BCD representation of the number of tens of minutes on the clock. Valid values are 0 to 5. If invalid data is written to 10\_MINUTE, the clock will update with invalid data in 10\_MINUTE until the counter rolls over; thereafter, the data in 10\_MINUTE is valid. Time keeping registers can take up to 1 second to update after the RTC switches from backup power supply to main power supply.

1\_MINUTE

BCD of minutes. The 1\_MINUTE bits are the BCD representation of the number of minutes on the clock. Valid values are 0 to 9. If invalid data is written to 1\_MINUTE, the clock will update with invalid data in 1\_MINUTE until the counter rolls over; thereafter, the data in 1\_MINUTE is valid. Time keeping registers can take up to 1 second to update after the RTC switches from backup power supply to main power supply.



#### **Table 6. CENT HOURS Register**

Address 0x02

Name CENT\_HOURS Initial Value XXXXXXXXb

**Description** Clock hours, century, and CENT\_EN bit

| D7      | D6   | D5   | D4   | D3 | D2     | D1         | D0 | BIT(S)  |  |  |
|---------|------|------|------|----|--------|------------|----|---------|--|--|
| CENT_EN | CENT | 10_H | IOUR |    | 1_HOUR |            |    |         |  |  |
| r/w     | r/w  | r/   | w    |    |        | Read/Write |    |         |  |  |
| X       | Х    | Х    | X X  |    | Х      | Х          | Х  | Initial |  |  |
| UC      | UC   | UC   | UC   | UC | UC     | UC         | UC | Cycle   |  |  |

CENT\_EN Century enable. The CENT\_EN bit enables the century timekeeping feature. If CENT\_EN is set to 1, then the clock

tracks the century using the CENT bit. If CENT\_EN is set to 0, the clock ignores the CENT bit.

0 Century disabled

Century enabled

CENT Century. The CENT bit tracks the century when century timekeeping is enabled. The clock toggles the CENT bit when

the year count rolls from 99 to 00. Because the clock compliments the CENT bit, the user can define the meaning of

CENT (1 for current century and 0 for next century, or 0 for current century and 1 for next century).

10\_HOUR BCD of tens of hours (24-hour format). The 10\_HOUR bits are the BCD representation of the number of tens of hours on

the clock, in 24-hour format. Valid values are 0 to 2. If invalid data is written to 10\_HOUR, the clock will update with invalid data in 10\_HOUR until the counter rolls over; thereafter, the data in 10\_HOUR is valid. Time keeping registers can

take up to 1 second to update after the RTC switches from backup power supply to main power supply.

1\_HOUR BCD of hours (24-hour format). The 1\_HOUR bits are the BCD representation of the number of hours on the clock, in 24-

hour format. Valid values are 0 to 9. If invalid data is written to 1\_HOUR, the clock will update with invalid data in 1\_HOUR until the counter rolls over; thereafter, the data in 1\_HOUR is valid. Time keeping registers can take up to 1

second to update after the RTC switches from backup power supply to main power supply.

#### **Table 7. DAY Register**

Address 0x03
Name DAY
Initial Value 00000XXXb
Description Clock day

| D7 | D6 | D5   | D4 | D3  | D2 | D1         | D0      | BIT(S) |
|----|----|------|----|-----|----|------------|---------|--------|
|    |    | RSVD |    | DAY |    |            | Name    |        |
|    |    | r/w  |    |     |    | Read/Write |         |        |
| 0  | 0  | 0    | 0  | Х   | Х  | Х          | Initial |        |
| 0  | 0  | 0    | 0  | 0   | UC | UC         | UC      | Cycle  |

RSVD Reserved. The RSVD bits should always be written as 0.

DAY

BCD of the day of the week. The DAY bits are the BCD representation of the day of the week. Valid values are 1 to 7 and represent the days from Sunday to Saturday. DAY updates if set to 0 until the counter rolls over; thereafter, the data in DAY is valid. Time keeping registers can take up to 1 second to update after the RTC switches from backup power supply to main power supply.

1 Sunday

2 Monday

3 Tuesday

4 Wednesday

5 Thursday

6 Friday

7 Saturday



#### **Table 8. DATE Register**

Address 0x04

Name DATE

Initial Value 00XXXXXXb

Description Clock date

| D7           | D6      | D5 | D4   | D3 | D2         | D1 | D0 | BIT(S)  |
|--------------|---------|----|------|----|------------|----|----|---------|
| RSVD 10_DATE |         |    | Name |    |            |    |    |         |
| r/           | r/w r/w |    |      |    | Read/Write |    |    |         |
| 0            | 0       | X  | X    | X  | X          | Х  | X  | Initial |
| 0            | 0       | UC | UC   | UC | UC         | UC | UC | Cycle   |

RSVD Reserved. The RSVD bits should always be written as 0.

10\_DATE

BCD of tens of date. The 10\_DATE bits are the BCD representation of the tens of date on the clock. Valid values are 0 to

3<sup>(1)</sup>. If invalid data is written to 10\_DATE, the clock will update with invalid data in 10\_DATE until the counter rolls over; thereafter, the data in 10\_DATE is valid. Time keeping registers can take up to 1 second to update after the RTC

switches from backup power supply to main power supply.

1\_DATE BCD of date. The 1\_DATE bits are the BCD representation of the date on the clock. Valid values are 0 to 9<sup>(1)</sup>. If invalid

data is written to 1\_DATE, the clock will update with invalid data in 1\_DATE until the counter rolls over; thereafter, the data in 1\_DATE is valid. Time keeping registers can take up to 1 second to update after the RTC switches from backup

power supply to main power supply.

(1) 10\_DATE and 1\_DATE must form a valid date, 01 to 31, dependent on month and year.

#### **Table 9. MONTH Register**

Address 0x05
Name MONTH
Initial Value 000XXXXXb
Description Clock month

| D7 | D6    | D5  | D4 | D3         | D2   | D1 | D0 | BIT(S)  |
|----|-------|-----|----|------------|------|----|----|---------|
|    | RSVD  |     |    |            | Name |    |    |         |
|    | r/w   | r/w |    | Read/Write |      |    |    |         |
| 0  | 0 0 0 |     |    | X          | Х    | X  | Х  | Initial |
| 0  | 0     | 0   | UC | UC         | UC   | UC | UC | Cycle   |

RSVD Reserved. The RSVD bits should always be written as 0.

10\_MONTH BCD of tens of month. The 10\_MONTH bits are the BCD representation of the tens of month on the clock. Valid values

are 0 to 1<sup>(1)</sup>. If invalid data is written to 10\_MONTH, the clock will update with invalid data in 10\_MONTH until the

counter rolls over; thereafter, the data in 10\_MONTH is valid.

1\_MONTH BCD of month. The 1\_MONTH bits are the BCD representation of the month on the clock. Valid values are 0 to 9<sup>(1)</sup>. If

invalid data is written to 1\_MONTH, the clock will update with invalid data in 1\_MONTH until the counter rolls over;

thereafter, the data in 1\_MONTH is valid.

(1) 10\_MONTH and 1\_MONTH must form a valid date, 01 to 12.



#### **Table 10. YEARS Register**

Address 0x06
Name YEARS
Initial Value XXXXXXXXD
Description Clock year

| D7 | D6   | D5   | D4 | D3 | D2   | D1 | D0 | BIT(S)  |  |
|----|------|------|----|----|------|----|----|---------|--|
|    | 10_Y | 'EAR |    |    | Name |    |    |         |  |
|    | r/w  |      |    |    | r/w  |    |    |         |  |
| X  | X    | X    | Х  | X  | Х    | X  | X  | Initial |  |
| UC | UC   | UC   | UC | UC | UC   | UC | UC | Cycle   |  |

10\_YEAR BCD of tens of years. The 10\_YEAR bits are the BCD representation of the tens of years on the clock. Valid values are 0

to 9. If invalid data is written to 10\_YEAR, the clock will update with invalid data in 10\_YEAR until the counter rolls over; thereafter, the data in 10\_YEAR is valid. Time keeping registers can take up to 1 second to update after the RTC

switches from backup power supply to main power supply.

1\_YEAR BCD of year. The 1\_YEAR bits are the BCD representation of the years on the clock. Valid values are 0 to 9. If invalid data is written to 1\_YEAR, the clock will update with invalid data in 1\_YEAR until the counter rolls over; thereafter, the

data is written to 1\_YEAR, the clock will update with invalid data in 1\_YEAR drift the counter rolls over, thereafter, the data in 1\_YEAR is valid. Time keeping registers can take up to 1 second to update after the RTC switches from backup

power supply to main power supply.

### Table 11. CAL\_CFG1 Register

 Address
 0x07

 Name
 CAL\_CFG1

 Initial Value
 10000000b

**Description** Calibration and control

| D7  | D6  | D5  | D4 | D3  | D2 | D1 | D0 | BIT(S)  |  |  |
|-----|-----|-----|----|-----|----|----|----|---------|--|--|
| OUT | FT  | S   |    | CAL |    |    |    |         |  |  |
| r/w | r/w | r/w |    | r/w |    |    |    |         |  |  |
| 1   | 0   | 0   | 0  | 0   | 0  | 0  | 0  | Initial |  |  |
| UC  | UC  | UC  | UC | UC  | UC | UC | UC | Cycle   |  |  |

OUT Logic output, when FT = 0. When FT is zero, the logic output of  $\overline{IRQ}$  pin reflects the value of OUT.

0 IRQ is logic 0
1 IRQ is logic 1

Frequency test. The FT bit is used to enable the frequency test signal on the IRQ pin. When FT is 1, a square wave is

produced on the  $\overline{IRQ}$  pin. The FTF bit in the SFR register determines the frequency of the test signal.

0 Disable1 Enable

S Calibration sign. The S bit determines the polarity of the calibration applied to the oscillator. If S is 0, then the calibration

slows the RTC. If S is 1, then the calibration speeds the RTC.

0 Slowing (+) 1 Speeding (-)

CAL Calibration. The CAL bits along with S determine the calibration amount as shown in Table 12.

**Table 12. Calibration** 

| CAL (DEC) | S = 0                    | S = 1                    |
|-----------|--------------------------|--------------------------|
| 0         | +0 ppm                   | –0 ppm                   |
| 1         | +2 ppm                   | –4 ppm                   |
| N         | +N / 491520 (per minute) | –N / 245760 (per minute) |
| 30        | +61 ppm                  | –122 ppm                 |
| 31        | +63 ppm                  | –126 ppm                 |

Product Folder Links: BQ32002

FT



## Table 13. CFG2 Register

Address 0x09
Name CFG2
Initial Value 10101010b
Description Configuration 2

| D7   | D6   | D5 | D4  | D3 | D2   | D1 | D0 | BIT(S)  |  |  |
|------|------|----|-----|----|------|----|----|---------|--|--|
| RSVD | RSVD | RS | VD  |    | Name |    |    |         |  |  |
| r/w  | r/w  | r/ | r/w |    | r/w  |    |    |         |  |  |
| 1    | 0    | 1  | 1 0 |    | 0    | 1  | 0  | Initial |  |  |
| 1    | 0    | UC | UC  | 1  | 0    | 1  | 0  | Cycle   |  |  |

RSVD Reserved. The RSVD bits should always be written as 0.

## 7.6.3 Special Function Registers

### Table 14. SF KEY 1 Register

 Address
 0x20

 Name
 SF KEY 1

 Initial Value
 00000000b

**Description** Special function key 1

| D7        | D6  | D5 | D4 | D3 | D2 | D1 | D0 | BIT(S)  |  |  |  |
|-----------|-----|----|----|----|----|----|----|---------|--|--|--|
| SF KEY B1 |     |    |    |    |    |    |    |         |  |  |  |
|           | r/w |    |    |    |    |    |    |         |  |  |  |
| 0         | 0   | 0  | 0  | 0  | 0  | 0  | 0  | Initial |  |  |  |
| 0         | 0   | 0  | 0  | 0  | 0  | 0  | 0  | Cycle   |  |  |  |

SF KEY B1 Special function access key byte 1. Reads as 0x00, and key is 0x5E.

The SF KEY 1 and SF KEY 2 registers are used to enable access to the main special function register (SFR). Access to SFR is granted only after the special function keys are written sequentially to SF KEY 1 and SF KEY 2. Each write to the SFR must be preceded by writing the SF keys to the SF key registers, in order, SF KEY 1 then SF KEY 2.



#### Table 15. SF KEY 2 Register

 Address
 0x21

 Name
 SF KEY 2

 Initial Value
 00000000b

**Description** Special function key 2

| D7 | D6            | D5 | D4 | D3 | D2 | D1 | D0 | BIT(S)  |  |  |  |
|----|---------------|----|----|----|----|----|----|---------|--|--|--|
|    | SF KEY 2      |    |    |    |    |    |    |         |  |  |  |
|    | r/w           |    |    |    |    |    |    |         |  |  |  |
| 0  | 0             | 0  | 0  | 0  | 0  | 0  | 0  | Initial |  |  |  |
| 0  | 0 0 0 0 0 0 0 |    |    |    |    |    |    |         |  |  |  |

SF KEY 2 Special function access key byte 2. Reads as 0x00, and key is 0xC7.

The SF KEY 1 and SF KEY 2 registers are used to enable access to the main special function register (SFR). Access to SFR is granted only after the special function keys are written sequentially to SF KEY 1 and SF KEY 2. Each write to the SFR must be preceded by writing the SF keys to the SF key registers, in order, SF KEY 1 then SF KEY 2.

#### Table 16. SFR Register

 Address
 0x22

 Name
 SFR

 Initial Value
 00000000b

**FTF** 

**Description** Special function register 1

| D7 | D6          | D5   | D4 | D3 | D2 | D1 | D0 | BIT(S) |  |
|----|-------------|------|----|----|----|----|----|--------|--|
|    | FTF         | Name |    |    |    |    |    |        |  |
|    | r/w         |      |    |    |    |    |    |        |  |
| 0  | 0 0 0 0 0 0 |      |    |    |    |    |    |        |  |
| 0  | 0           | 0    | 0  | 0  | 0  | 0  | 0  | Cycle  |  |

RSVD Reserved. The RSVD bits should always be written as 0.

Force calibration to 1 Hz. FTF allows the frequency of the calibration output to be changed from 512 Hz to 1 Hz. By default, FTF is cleared, and the RTC outputs a 512-Hz calibration signal. Setting FTF forces the calibration signal to 1 Hz, and the calibration tracks the internal ppm adjustment. Note: The default 512-Hz calibration signal does not include the effect of the ppm adjustment.

0 Normal 512-Hz calibration

1 1-Hz calibration

Submit Documentation Feedback



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The typical application for the BQ32002 is to provide precise time and date to a system. The backup power supply provides additional reliability by automatically switching over from the main supply when it drops under the voltage threshold.

## 8.2 Typical Application

The following design is a common application of the BQ32002.



Copyright © 2016, Texas Instruments Incorporated

Figure 8. Typical Application Schematic

### 8.2.1 Design Requirements

Table 17 lists the parameters for this design example.

**Table 17. Design Parameters** 

| DESIGN PARAMETER   | REFERENCE         | EXAMPLE VALUE |
|--------------------|-------------------|---------------|
| Supply Voltage     | V <sub>CC</sub>   | 3.3 V         |
| Backup Supply      | V <sub>BACK</sub> | BR1225        |
| Crystal Oscillator | XT                | 32.768 kHz    |



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Reading From a Register

The report details the read-back of the SECONDS register. Figure 9 depicts the first condition that will be used as a benchmark to compare the values taken from the SECONDS register in the BQ32002, to the internal PC time of the oscilloscope. In this example two modes of operation are demonstrated.

Condition 1 The main power supply,  $V_{CC}$ , is greater than the backup power supply,  $V_{BACK}$ , and the internal reference voltage,  $V_{REF}$ . In this mode, the device's internal registers are fully operational with READ and WRITE access. Analyzing Figure 9, the known register values are compared to the system clock; in this case, the PC clock which is shown at the bottom of the screen capture.

The BQ32002 during this condition is reading back [101][0010]= [5][2], which corresponds to 52 seconds at PC time of 2:22:43 PM.

- **Condition 2**  $V_{CC}$  is now lowered to 2 V ( $V_{BACK} > V_{CC}$ ). In this mode, the I<sup>2</sup>C communications are halted. However, the internal time-keeping registers maintain full functional operation and accuracy which will be available to be reliably read by the controller 1 second after the RTC switches from  $V_{BACK}$  to  $V_{CC}$  supply.
- **Condition 3** During this final test condition, the RTC is restored to operate from the main power supply and I<sup>2</sup>C communications are now fully functional.

Figure 10 demonstrates a read-back value from the SECONDS register of [100][0101]= [4][5], or 45 seconds at PC time of 2:23:36 PM. This proves that the BQ32002 managed to accurately maintain the time-keeping registers functional while the  $V_{CC}$  dropped below  $V_{BACK}$ .

#### 8.2.2.2 Leap Year Compensation

The BQ32002 classifies a leap year as any year that is evenly divisible by 4. Using this rule allows for reliable leap year compensation until 2100. Years that fall outside this rule will need to be compensated for by the external controller.

#### 8.2.2.3 Utilizing the Backup Supply

In order for the BQ32002 to achieve a low backup supply current as specified in the *Electrical Characteristics*, the  $V_{CC}$  pin must be initialized after every total power loss situation. Initialization Is achieved by powering on  $V_{CC}$  with a voltage between 3 to 3.6 V for at least 1 ms immediately after the backup supply is connected. If the  $V_{CC}$  is not powered on while connecting the backup supply, then the expected leakage current from  $V_{BACK}$  will be much greater than specified.

## 8.2.3 Application Curves





# 9 Power Supply Recommendations

The BQ32002 is designed to operate from an input voltage supply,  $V_{CC}$ , range between 3 and 3.6 V. The user must place a minimum of 1- $\mu$ F ceramic bypass capacitor rated for at least the maximum voltage as close as possible to  $V_{CC}$  and GND pin.

# 10 Layout

## 10.1 Layout Guidelines

The  $V_{CC}$  pin should be bypassed to GND using a low-ESR ceramic bypass capacitor with a minimum recommended value of 1  $\mu$ F. This capacitor must be placed as close to the  $V_{CC}$  and GND pins as possible with thick trace or ground plane connection to the device GND pin.

Locate the 32.768-kHz crystal oscillator as close as possible to the OSCI and OSCO pins. This will minimize stray capacitance.

### 10.2 Layout Example



Figure 11. Recommended PCB Layout

Copyright © 2010–2016, Texas Instruments Incorporated

Product Folder Links: BQ32002



# 11 Device and Documentation Support

### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| BQ32002D         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 32002                | Samples |
| BQ32002DR        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | 32002                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ32002DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| BQ32002DR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| BQ32002D | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |

# **PACKAGE OUTLINE**

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated