

## **DUAL-BAND RF SYNTHESIZER WITH INTEGRATED VCOS FOR WIRELESS COMMUNICATIONS**

Low phase noise

 $\blacksquare$  1 µA standby current

**Programmable powerdown modes** 

Packages: 24-pin TSSOP, 28-lead

■ 18 mA typical supply current  $\blacksquare$  2.7 to 3.6 V operation

MLF package (MLP)

## **FEATURES**

- Dual-band RF synthesizers
	- $\bullet$  RF1: 900 MHz to 1.8 GHz
	- $\bullet$  RF2: 750 MHz to 1.5 GHz
- IF synthesizer
	- $\bullet$  IF: 62.5 to 1000 MHz
- Integrated VCOs, loop filters, varactors, and resonators
- Minimal (2) number of external components required

#### **Applications**

- Dual-band communications
- Digital cellular telephones GSM 850, E-GSM 900, DCS 1800, PCS 1900
- Digital cordless phones
- Analog cordless phones
- Wireless local loop

#### **Description**

The Si4133 is a monolithic integrated circuit that performs both IF and dualband RF synthesis for wireless communications applications. The Si4133 includes three VCOs, loop filters, reference and VCO dividers, and phase detectors. Divider and powerdown settings are programmable with a threewire serial interface.

#### **Functional Block Diagram**







Patents pending



# **TABLE OF CONTENTS**

## **Section Page**





## **Electrical Specifications**

#### **Table 1. Recommended Operating Conditions**



## **Table 2. Absolute Maximum Ratings1,2**



**Notes:**

**1.** Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**2. This device is a high performance RF integrated circuit with an ESD rating of < 2 kV. Handling and assembly of this device should only be done at ESD-protected workstations.**

**3.** For signals SCLK, SDATA, SEN, PWDN and XIN.



#### **Table 3. DC Characteristics**

( $V_{DD}$  = 2.7 to 3.6 V, T<sub>A</sub> = -40 to 85 °C)



**1.** RF1 = 1.6 GHz, RF2 = 1.1 GHz, IFOUT = 550 MHz, LPWR = 0.

**2.** For signals SCLK, SDATA, SEN, and PWDN.

**3.** For signal AUXOUT.



#### **Table 4. Serial Interface Timing**

( $V_{DD}$  = 2.7 to 3.6 V, T<sub>A</sub> = -40 to 85 °C)



**Notes:**

**1.** All timing is referenced to the 50% level of the waveforms unless otherwise noted.

<span id="page-5-0"></span>**2.** Timing is not referenced to 50% level of the waveform. See [Figure 2](#page-6-0).



**Figure 1. SCLK Timing Diagram**





**Figure 2. Serial Interface Timing Diagram**

<span id="page-6-1"></span><span id="page-6-0"></span>

**Figure 3. Serial Word Format**



#### **Table 5. RF and IF Synthesizer Characteristics**

( $V_{DD}$  = 2.7 to 3.6 V, T<sub>A</sub> = -40 to 85 °C)



**Notes:**

**1.** f<sup>φ</sup> = 200 kHz, RF1 = 1.6 GHz, RF2 = 1.2 GHz, IFOUT = 550 MHz, LPWR = 0, for all parameters unless otherwise noted.

**2.** Extended frequency operation only. V<sub>DD</sub> ≥ 3.0 V, MLP only, VCO Tuning Range fixed by directly shorting the RFLA and RFLB pins. See Application Note 41 for more details on the Si4133 extended frequency operation.

**3.** From powerup request (PWDN↑ or SEN↑ during a write of 1 to bits PDIB and PDRB in Register 2) to RF and IF synthesizers ready (settled to within 0.1 ppm frequency error).

**4.** From powerdown request (PWDN↓, or SEN↑ during a write of 0 to bits PDIB and PDRB in Register 2) to supply current equal to  $I_{\text{PWDN}}$ .



#### **Table 5. RF and IF Synthesizer Characteristics (Continued)**

( $V_{DD}$  = 2.7 to 3.6 V, T<sub>A</sub> = -40 to 85 °C)



**Notes:**

**1.**  $f_{\phi}$  = 200 kHz, RF1 = 1.6 GHz, RF2 = 1.2 GHz, IFOUT = 550 MHz, LPWR = 0, for all parameters unless otherwise noted. **2.** Extended frequency operation only. V<sub>DD</sub> ≥ 3.0 V, MLP only, VCO Tuning Range fixed by directly shorting the RFLA and RFLB pins. See Application Note 41 for more details on the Si4133 extended frequency operation.

**3.** From powerup request (PWDN↑ or SEN↑ during a write of 1 to bits PDIB and PDRB in Register 2) to RF and IF synthesizers ready (settled to within 0.1 ppm frequency error).

**4.** From powerdown request (PWDN↓, or SEN↑ during a write of 0 to bits PDIB and PDRB in Register 2) to supply current equal to  $I_{\text{PWDN}}$ .





<span id="page-9-0"></span>**Figure 4. Software Power Management Timing Diagram**



<span id="page-9-1"></span>**Figure 5. Hardware Power Management Timing Diagram**





<span id="page-10-0"></span>**Figure 6. Typical Transient Response RF1 at 1.6 GHz with 200 kHz Phase Detector Update Frequency**









**Figure 8. Typical RF1 Spurious Response at 1.6 GHz with 200 kHz Phase Detector Update Frequency**









**Figure 10. Typical RF2 Spurious Response at 1.2 GHz with 200 kHz Phase Detector Update Frequency**













## **Typical Application Circuits**

<span id="page-14-0"></span>

<span id="page-14-1"></span>

## **Functional Description**

The Si4133 is a monolithic integrated circuit that performs IF and dual-band RF synthesis for wireless communications applications. This integrated circuit (IC), with minimal external components, completes the frequency synthesis function necessary for RF communications systems.

The Si4133 has three complete phase-locked loops (PLLs) with integrated voltage-controlled oscillators (VCOs). The low phase noise of the VCOs makes the Si4133 suitable for demanding wireless communications applications. Phase detectors, loop filters, and reference and output frequency dividers are integrated. The IC is programmed with a three-wire serial interface.

Two PLLs are provided for dual-band RF synthesis. These RF PLLs are multiplexed so that only one PLL is active at a time, as determined by the setting of an internal register. The active PLL is the last one to be written. The center frequency of the VCO in each PLL is set by the value of an external inductance. Inaccuracies in these inductances are compensated for by the selftuning algorithm. The algorithm is run after powerup or after a change in the programmed output frequency.

Each RF PLL, when active, can adjust the RF output frequency by  $\pm 5\%$  of its VCO's center frequency. Because the two VCOs can be set to have widely separated center frequencies, the RF output can be programmed to service two widely separated frequency bands by programming the corresponding N-Divider. One RF VCO is optimized to have its center frequency set between 947 MHz and 1.72 GHz, while the second RF VCO is optimized to have its center frequency set between 789 MHz and 1.429 GHz.

One PLL is provided for IF frequency synthesis. The center frequency of this circuit's VCO is set by the connection of an external inductance. The PLL can adjust the IF output frequency by ±5% of the VCO center frequency. Inaccuracies in the value of the external inductance are compensated for by the Si4133ís proprietary self-tuning algorithm. This algorithm is initiated each time the PLL is powered-up (by either the PWDN pin or by software) and/or each time a new output frequency is programmed.

The IF VCO can have its center frequency set as low as 526 MHz and as high as 952 MHz. An IF output divider divides down the IF output frequencies, if needed. The divider is programmable and is capable of dividing by 1, 2, 4, or 8.

The unique PLL architecture used in the Si4133 produces settling (lock) times that are comparable in speed to fractional-N architectures without the high phase noise or spurious modulation effects often associated with those designs.

#### **Serial Interface**

A timing diagram for the serial interface is shown in [Figure 2 on page 7.](#page-6-0) [Figure 3 on page 7](#page-6-1) shows the format of the serial word.

The Si4133 is programmed serially with 22-bit words comprised of 18-bit data fields and 4-bit address fields. When the serial interface is enabled (i.e., when SEN is low) data and address bits on the SDATA pin are clocked into an internal shift register on the rising edge of SCLK. Data in the shift register is then transferred on the rising edge of SEN into the internal data register addressed in the address field. The serial interface is disabled when SEN is high.

[Table 12 on page 21](#page-20-0) summarizes the data register functions and addresses. The internal shift register ignores leading bits before the 22 required bits.

#### **Setting the VCO Center Frequencies**

The PLLs can adjust the IF and RF output frequencies ±5% of the center frequencies of their VCOs. Each center frequency is established by the value of an external inductance connected to the respective VCO. Manufacturing tolerances of ±10% for the external inductances are acceptable. The Si4133 compensates for inaccuracies in each inductance by executing a selftuning algorithm after PLL powerup or after a change in the programmed output frequency.

Because the total tank inductance is in the low nH range, the inductance of the package must be considered when determining the correct external inductance. The total inductance  $(L_{TOT})$  presented to each VCO is the sum of the external inductance  $(L_{\text{EXT}})$ and the package inductance  $(L_{PKG})$ . Each VCO has a nominal capacitance  $(C_{NOM})$  in parallel with the total inductance, and the center frequency is as follows:

$$
f_{\text{CEN}} = \frac{1}{2\pi\sqrt{L_{\text{TOT}} \times C_{\text{NOM}}}}
$$

$$
f_{\text{CEN}} = \frac{1}{2\pi\sqrt{(L_{\text{PKG}} + L_{\text{EXT}}) \times C_{\text{NOM}}}}
$$

Tables [6](#page-16-0) and [7](#page-16-1) summarize the characteristics of each VCO.



<span id="page-16-0"></span>**Table 6. Si4133-BT VCO Characteristics**

|                 | VCO   f <sub>CEN</sub> Range<br>(MHz) |            |     |     |     |            |  |  | $C_{NOM}$ $L_{PKG}$<br>(pF) | (nH) | L <sub>EXT</sub> Range<br>(nH) |  |
|-----------------|---------------------------------------|------------|-----|-----|-----|------------|--|--|-----------------------------|------|--------------------------------|--|
|                 | Min                                   | <b>Max</b> |     |     | Min | <b>Max</b> |  |  |                             |      |                                |  |
| RF1             | 947                                   | 1720       | 4.3 | 2.0 | 0.0 | 4.6        |  |  |                             |      |                                |  |
| RF <sub>2</sub> | 789                                   | 1429       | 4.8 | 2.3 | 0.3 | 6.2        |  |  |                             |      |                                |  |
| IF.             | 526                                   | 952        | 6.5 | 2.1 | 2.2 | 12.0       |  |  |                             |      |                                |  |

<span id="page-16-1"></span>**Table 7. Si4133-BM VCO Characteristics**





<span id="page-16-2"></span>**Figure 15. External Inductance Connection**

As a design example, consider that the goal is to synthesize frequencies in a 25 MHz band between 1120 and 1145 MHz using the Si4133-BT. The center frequency should be defined as midway between the two extremes, or 1132.5 MHz. The PLL can adjust the VCO output frequency ±5% of the center frequency, or ±56.6 MHz of 1132.5 MHz (i.e., from approximately 1076 to 1189 MHz). The RF2 VCO has a  $C_{NOM}$  of 4.8 pF. A 4.1 nH inductance in parallel with this capacitance yields the required center frequency. An external inductance of 1.8 nH should be connected between RFLC and RFLD as shown in [Figure 15.](#page-16-2) This,

in addition to 2.3 nH of package inductance, presents the correct total inductance to the VCO. In manufacturing, the external inductance can vary ±10% of its nominal value and the Si4133 corrects for the variation with the self-tuning algorithm.

For more information on designing the external trace inductors, refer to Application Note 31: Inductor Design for the Si41xx Synthesizer Family.

#### **Extended Frequency Operation**

The Si4133 may operate at an extended frequency range of 1850 MHz to 2050 MHz by connecting the RFLA and RFLB pins directly. For information on configuring the Si4133 for extended frequency operation, refer to Application Note 41: Extended Frequency Operation of Silicon Laboratories Frequency Synthesizers.

#### **Self-Tuning Algorithm**

The self-tuning algorithm is initiated immediately after powerup of a PLL or, if the PLL is already powered, after a change in its programmed output frequency. This algorithm attempts to tune the VCO so that its freerunning frequency is near the required output frequency. In doing so, the algorithm compensates for manufacturing tolerance errors in the value of the external inductance connected to the VCO. It also reduces the frequency error for which the PLL must correct to get the precise required output frequency. The self-tuning algorithm leaves the VCO oscillating at a frequency in error by somewhat less than 1% of the desired output frequency.

After self-tuning, the PLL controls the VCO oscillation frequency. The PLL completes frequency locking, eliminating any remaining frequency error. From then on, it maintains frequency-lock, compensating for effects of temperature and supply voltage variations.

The Si4133ís self-tuning algorithm compensates for component value errors at any temperature within the specified temperature range. However, the ability of the PLL to compensate for drift in component values that occur after self-tuning is limited. For external inductances with temperature coefficients approximately  $\pm$ 150 ppm/ $\rm{^o}C$ , the PLL can maintain lock for changes in temperature of approximately  $\pm 30$  °C.

Applications where the PLL is regularly powered down or the frequency is periodically reprogrammed minimize or eliminate the potential effects of temperature drift because the VCO is re-tuned in either case. In applications where the ambient temperature can drift substantially after self-tuning, it might be necessary to monitor the lock-detect bar (LDETB) signal on the AUXOUT pin to determine whether a PLL is about to



run out of locking capability. See "Auxiliary Output (AUXOUT)" for how to select LDETB. The LDETB signal is low after self-tuning is completed but rises when the IF or RF PLL nears the limit of its compensation range. LDETB is also high when either PLL is executing the self-tuning algorithm. The output frequency is still locked when LDETB goes high, but the PLL eventually loses lock if the temperature continues to drift in the same direction. Therefore, if LDETB goes high both the IF and RF PLLs should be re-tuned promptly by initiating the self-tuning algorithm.

#### **Output Frequencies**

The IF and RF output frequencies are set by programming the R- and N-Divider registers. Each PLL has R and N registers so that each can be programmed independently. Programming either the R- or N-Divider register for RF1 or RF2 automatically selects the associated output.

The reference frequency on the XIN pin is divided by R and this signal is input to the PLLís phase detector. The other input to the phase detector is the PLL's VCO output frequency divided by N. The PLL acts to make these frequencies equal.

That is, after an initial transient:

$$
\frac{f_{OUT}}{N} = \frac{f_{REF}}{R}
$$
  
or  

$$
f_{OUT} = \frac{N}{R} \times f_{REF}
$$

The R values are set by programming the RF1 R-Divider register (Register 6), the RF2 R-Divider register (Register 7) and the IF R-Divider register (Register 8).

The N values are set by programming the RF1 N-Divider register (Register 3), the RF2 N-Divider register (Register 4), and the IF N-Divider register (Register 5).

Each N-Divider is implemented as a conventional high speed divider. That is, it consists of a dual-modulus prescaler, a swallow counter, and a lower speed synchronous counter. However, the control of these sub-circuits is automatically handled. Only the appropriate N value should be programmed.

### **PLL Loop Dynamics**

The transient response for each PLL is determined by its phase detector update rate  $\sf f_{\varphi}$  (equal to  $\sf f_{REF}/R)$  and the phase detector gain programmed for each RF1, RF2, or IF synthesizer. See Register 1. Four different settings for the phase detector gain are available for each PLL. The highest gain is programmed by setting the two phase detector gain bits to 00, and the lowest by

setting the bits to 11. The values of the available gains, relative to the highest gain, are as follows:

**Table 8. Gain Values (Register 1)**

| $K_{\mathsf{P}}$ Bits | <b>Relative P.D.</b><br>Gain |
|-----------------------|------------------------------|
| 00                    |                              |
| 01                    | 1/2                          |
| 10                    | 1/4                          |
| 11                    | 1/8                          |

The gain value bits is automatically set with the Auto  $K_{\rm P}$ bit (bit 2) in the Main Configuration register to 1. In setting this bit, the gain values are optimized for a given value of N. In general, a higher phase detector gain decreases in-band phase noise and increase the speed of the PLL transient until the point at which stability begins to be compromised. The optimal gain depends on N. [Table 9](#page-17-0) lists recommended settings for different values of N. These are the settings when the Auto  $K_P$  bit is set.

**Table 9. Optimal KP Settings**

<span id="page-17-0"></span>

| N              | RF1<br>$K_{P1}$ <1:0> | RF <sub>2</sub><br>$K_{P2}$ <3:2> | ΙF<br>$K_{PI} < 5:4>$ |
|----------------|-----------------------|-----------------------------------|-----------------------|
| $\leq$ 2047    | 00                    | 00                                | იი                    |
| 2048 to 4095   | 00                    | 00                                | 01                    |
| 4096 to 8191   | 00                    | 01                                | 10                    |
| 8192 to 16383  | 01                    | 10                                | 11                    |
| 16384 to 32767 | 10                    | 11                                | 11                    |
| ≥32768         | 11                    | 11                                | 11                    |

The VCO gain and loop filter characteristics are not programmable.

The settling time for the PLL is directly proportional to its phase detector update period  $\mathsf{T}_\varphi$  ( $\mathsf{T}_\varphi$  equals 1/f<sub> $\varphi$ </sub>). A typical transient response is shown in [Figure 6 on page](#page-10-0) [11.](#page-10-0) During the first 13 update periods the Si4133 executes the self-tuning algorithm. From then on the PLL controls the output frequency. Because of the unique architecture of the Si4133 PLLs, the time required to settle the output frequency to 0.1 ppm error is automatically 25 update periods. The total time after powerup or a change in programmed frequency until the synthesized frequency is settled—including time for self-tuning-is approximately 40 update periods.

**Note:** The settling time analysis holds for RF1  $f_{\phi} \le 500$  kHz. For RF1 f $_{\rm \phi}$  > 500 kHz, the settling time is larger.



#### **RF and IF Outputs**

The RFOUT and IFOUT pins are driven by amplifiers that buffer the RF VCOs and IF VCO respectively. The RF output amplifier receives its input from the RF1 or RF2 VCO, depending on which R- or N-Divider register is written last. For example, programming the N-Divider register for RF1 automatically selects the RF1 VCO output.

Figures [13](#page-14-0) and [14](#page-14-1) show application diagrams for the Si4133. The RF output signal must be ac coupled to its load through a capacitor. An external inductance between the RFOUT pin and the ac coupling capacitor is required as part of an output matching network to maximize power delivered to the load. This 2 nH inductance can be realized with a PC board trace. The network is made to provide an adequate match to an external 50  $\Omega$  load for both the RF1 and RF2 frequency bands. The matching network also filters the output signal to reduce harmonic distortion.

The IFOUT pin must also be ac coupled to its load through a capacitor. The IF output level is dependent upon the load. [Figure 18 on page 20](#page-19-2) displays the output level versus load resistance for a variety of output frequencies. For resistive loads greater than 500  $\Omega$  the output level saturates and the bias currents in the IF output amplifier are higher than required. The LPWR bit in the Main Configuration register (Register 0) can be set to 1 to reduce the bias currents and therefore reduce the power dissipated by the IF amplifier. For loads less than 500  $Ω$ , LPWR should be set to 0 to maximize the output level.

For IF frequencies greater than 500 MHz, a matching network is required to drive a 50  $\Omega$  load. See [Figure 16.](#page-18-0) The value of  $L_{\text{MATEH}}$  can be determined from [Table 10](#page-18-2).



<span id="page-18-2"></span>



**Figure 16. IF Frequencies > 500 MHz**

<span id="page-18-0"></span>For frequencies less than 500 MHz, the IF output buffer can directly drive a 200  $\Omega$  resistive load or higher. For resistive loads greater than 500  $\Omega$  (f < 500 MHz) the LPWR bit can be set to reduce the power consumed by the IF output buffer. See [Figure 17](#page-18-1).



**Figure 17. IF Frequencies < 500 MHz**

#### <span id="page-18-1"></span>**Reference Frequency Amplifier**

The Si4133 provides a reference frequency amplifier. If the driving signal has CMOS levels it can be connected directly to the XIN pin. Otherwise, the reference frequency signal should be ac coupled to the XIN pin through a 560 pF capacitor.

#### **Powerdown Modes**

[Table 11](#page-19-1) summarizes the powerdown functionality. The Si4133 can be powered down by taking the PWDN pin low or by setting bits in the Powerdown register (Register 2). When the PWDN pin is low, the Si4133 is powered down regardless of the Powerdown register settings. When the PWDN pin is high, power management is in control of the Powerdown register bits.

The IF and RF sections of the Si4133 circuitry can be individually powered down by setting the Powerdown register bits PDIB and PDRB low, respectively. The reference frequency amplifier is also powered up if the PDRB and PDIB bits are high. Also, setting the AUTOPDB bit to 1 in the Main Configuration register (Register 0) is equivalent to setting both bits in the Powerdown register to 1.

The serial interface remains available and can be written in all powerdown modes.



### <span id="page-19-0"></span>**Auxiliary Output (AUXOUT)**

The signal appearing on AUXOUT is selected by setting the AUXSEL bits in the Main Configuration register (Register 0).

<span id="page-19-1"></span>The LDETB signal can be selected by setting the AUXSEL bits to 11. This signal can be used to indicate that the IF or RF PLL is going to lose lock because of excessive ambient temperature drift and should be re-tuned. The LDETB signal indicates a logical OR result if both IF and RF are simultaneously generating a signal.

| <b>PWDN Pin</b>       | <b>AUTOPDB</b> | <b>PDIB</b> | <b>PDRB</b> |            | <b>IF Circuitry RF Circuitry</b> |  |
|-----------------------|----------------|-------------|-------------|------------|----------------------------------|--|
| $PWDN = 0$            | X              |             | X           | <b>OFF</b> | <b>OFF</b>                       |  |
| $\overline{PWDN} = 1$ | 0              | 0           | 0           | <b>OFF</b> | OFF.                             |  |
|                       | O              | 0           | 1           | <b>OFF</b> | <b>ON</b>                        |  |
|                       | 0              | 1           | 0           | <b>ON</b>  | <b>OFF</b>                       |  |
|                       | 0              |             |             | <b>ON</b>  | <b>ON</b>                        |  |
|                       |                | X           | X           | ON         | ΟN                               |  |

**Table 11. Powerdown Configuration** 



<span id="page-19-2"></span>**Figure 18. Typical IF Output Voltage vs. Load Resistance at 550 MHz**



## **Control Registers**

<span id="page-20-0"></span>

| <b>Register</b>  | <b>Name</b>                  | <b>Bit</b><br>17 | <b>Bit</b><br>16 | <b>Bit</b><br>15 | <b>Bit</b><br>14 | <b>Bit</b><br>13       | <b>Bit</b><br>12 | <b>Bit</b><br>11 | <b>Bit</b><br>10 | <b>Bit</b><br>9 | <b>Bit</b><br>8 | <b>Bit</b><br>$\overline{7}$ | <b>Bit</b><br>6 | <b>Bit</b><br>5 | <b>Bit</b><br>4 | <b>Bit</b><br>3                | <b>Bit</b><br>$\overline{2}$ | <b>Bit</b><br>1         | <b>Bit</b><br>$\mathbf 0$ |
|------------------|------------------------------|------------------|------------------|------------------|------------------|------------------------|------------------|------------------|------------------|-----------------|-----------------|------------------------------|-----------------|-----------------|-----------------|--------------------------------|------------------------------|-------------------------|---------------------------|
| $\mathbf 0$      | Main<br>Configura-<br>tion   | $\mathbf 0$      | $\mathbf 0$      | $\mathbf 0$      | $\mathbf{0}$     | <b>AUXSEL</b><br>[1:0] |                  | <b>IFDIV</b>     | [1:0]            | $\Omega$        | $\mathbf 0$     | $\mathbf{0}$                 | $\mathbf 0$     | LPWR            | $\Omega$        | <b>AUTO</b><br>PDB             | <b>AUTO</b><br>$K_{\rm P}$   | <b>RF</b><br><b>PWR</b> | $\mathbf 0$               |
| $\mathbf{1}$     | Phase<br>Detector<br>Gain    | $\mathbf 0$            | $\mathbf 0$      | $\mathbf 0$      | $\mathbf 0$      | $\mathbf 0$     | $\mathbf 0$     | $\mathbf 0$                  | $\mathbf 0$     | $K_{PI}[1:0]$   |                 | $K_{P2}[1:0]$<br>$K_{P1}[1:0]$ |                              |                         |                           |
| $\overline{2}$   | Powerdown                    | $\mathbf 0$            | $\mathbf 0$      | $\mathbf 0$      | $\mathbf 0$      | $\mathbf 0$     | $\mathbf 0$     | $\mathbf 0$                  | $\mathbf 0$     | $\mathbf 0$     | $\mathbf 0$     | $\mathbf 0$                    | 0                            | PDIB                    | PDRB                      |
| 3                | RF <sub>1</sub><br>N-Divider |                  |                  |                  |                  |                        |                  |                  |                  |                 |                 | $N_{RF1}[17:0]$              |                 |                 |                 |                                |                              |                         |                           |
| $\overline{4}$   | RF <sub>2</sub><br>N-Divider | $\mathbf 0$      | $N_{RF2}[16:0]$  |                  |                  |                        |                  |                  |                  |                 |                 |                              |                 |                 |                 |                                |                              |                         |                           |
| 5                | IF N-Divider                 | $\mathbf 0$      | $\mathbf 0$      |                  |                  |                        |                  |                  |                  |                 |                 | $N_{IF}$ [15:0]              |                 |                 |                 |                                |                              |                         |                           |
| $\,6$            | RF <sub>1</sub><br>R-Divider | $\mathbf 0$      | $\mathbf 0$      | $\mathbf 0$      | $\mathbf 0$      | $\pmb{0}$              |                  |                  |                  |                 |                 |                              |                 | $R_{RF1}[12:0]$ |                 |                                |                              |                         |                           |
| $\overline{7}$   | RF <sub>2</sub><br>R-Divider | $\mathbf 0$            | $R_{RF2}[12:0]$  |                  |                  |                 |                 |                              |                 |                 |                 |                                |                              |                         |                           |
| 8                | IF R-Divider                 | $\mathbf 0$            |                  |                  |                  |                 |                 |                              |                 | $R_{IF}$ [12:0] |                 |                                |                              |                         |                           |
| $\boldsymbol{9}$ | Reserved                     |                  |                  |                  |                  |                        |                  |                  |                  |                 |                 |                              |                 |                 |                 |                                |                              |                         |                           |
| ٠<br>٠           |                              |                  |                  |                  |                  |                        |                  |                  |                  |                 |                 |                              |                 |                 |                 |                                |                              |                         |                           |
| 15               | Reserved                     |                  |                  |                  |                  |                        |                  |                  |                  |                 |                 |                              |                 |                 |                 |                                |                              |                         |                           |

**Table 12. Register Summary**

Note: Registers 9-15 are reserved. Writes to these registers might result in unpredictable behavior. Registers not listed here are reserved and should not be written.



**Register 0. Main Configuration** Address Field = A[3:0] = 0000













#### **Register 2. Powerdown** Address Field (A[3:0]) = 0010

**Register 3. RF1** N-Divider Address Field (A[3:0]) = 0011



#### **Register 4. RF2** N-Divider Address Field = A[3:0] = 0100













**Register 7. RF2 R-Divider** Address Field (A[3:0]) = 0111









**Register 8. IF R-Divider** Address Field (A[3:0]) = 1000



## **Pin Descriptions: Si4133-BT**







| <b>Pin Number</b> | Si4133        | Si4123        |               | Si4113        | Si4112        |  |
|-------------------|---------------|---------------|---------------|---------------|---------------|--|
| 1                 | <b>SCLK</b>   | <b>SCLK</b>   | <b>SCLK</b>   | <b>SCLK</b>   | <b>SCLK</b>   |  |
| $\overline{2}$    | <b>SDATA</b>  | <b>SDATA</b>  | <b>SDATA</b>  | <b>SDATA</b>  | <b>SDATA</b>  |  |
| 3                 | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDD</b>   |  |
| 4                 | <b>RFLD</b>   | <b>GNDR</b>   | <b>RFLD</b>   | <b>RFLD</b>   | <b>GNDD</b>   |  |
| 5                 | <b>RFLC</b>   | <b>GNDR</b>   | <b>RFLC</b>   | <b>RFLC</b>   | <b>GNDD</b>   |  |
| 6                 | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDD</b>   |  |
| 7                 | <b>RFLB</b>   | <b>RFLB</b>   | <b>GNDR</b>   | <b>RFLB</b>   | <b>GNDD</b>   |  |
| 8                 | <b>RFLA</b>   | <b>RFLA</b>   | <b>GNDR</b>   | <b>RFLA</b>   | <b>GNDD</b>   |  |
| 9                 | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDD</b>   |  |
| 10                | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDD</b>   |  |
| 11                | <b>RFOUT</b>  | <b>RFOUT</b>  | <b>RFOUT</b>  | <b>RFOUT</b>  | <b>GNDD</b>   |  |
| 12                | <b>VDDR</b>   | <b>VDDR</b>   | <b>VDDR</b>   | <b>VDDR</b>   | <b>VDDD</b>   |  |
| 13                | <b>AUXOUT</b> | <b>AUXOUT</b> | <b>AUXOUT</b> | <b>AUXOUT</b> | <b>AUXOUT</b> |  |
| 14                | <b>PWDN</b>   | <b>PWDN</b>   | <b>PWDN</b>   | <b>PWDN</b>   | <b>PWDN</b>   |  |
| 15                | XIN           | XIN           | XIN           | XIN           | XIN           |  |
| 16                | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   |  |
| 17                | <b>VDDD</b>   | <b>VDDD</b>   | <b>VDDD</b>   | <b>VDDD</b>   | <b>VDDD</b>   |  |
| 18                | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   |  |
| 19                | <b>IFLA</b>   | <b>IFLA</b>   | <b>IFLA</b>   | <b>GNDD</b>   | <b>IFLA</b>   |  |
| 20                | <b>IFLB</b>   | <b>IFLB</b>   | <b>IFLB</b>   | <b>GNDD</b>   | <b>IFLB</b>   |  |
| 21                | <b>GNDI</b>   | <b>GNDI</b>   | <b>GNDI</b>   | <b>GNDD</b>   | <b>GNDI</b>   |  |
| 22                | <b>IFOUT</b>  | <b>IFOUT</b>  | <b>IFOUT</b>  | <b>GNDD</b>   | <b>IFOUT</b>  |  |
| 23                | <b>VDDI</b>   | <b>VDDI</b>   | <b>VDDI</b>   | <b>VDDD</b>   | <b>VDDI</b>   |  |
| 24                | <b>SEN</b>    |               | <b>SEN</b>    | <b>SEN</b>    | <b>SEN</b>    |  |

Table 13. Pin Descriptions for Si4133 Derivatives-TSSOP



## **Pin Descriptions: Si4133-BM**







| <b>Pin Number</b> | Si4133        | Si4123        | Si4122        | Si4113        | Si4112        |  |
|-------------------|---------------|---------------|---------------|---------------|---------------|--|
| 1                 | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDD</b>   |  |
| $\overline{2}$    | <b>RFLD</b>   | <b>GNDR</b>   | <b>RFLD</b>   | <b>RFLD</b>   | <b>GNDD</b>   |  |
| 3                 | <b>RFLC</b>   | <b>GNDR</b>   | <b>RFLC</b>   | <b>RFLC</b>   | <b>GNDD</b>   |  |
| 4                 | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDD</b>   |  |
| 5                 | <b>RFLB</b>   | <b>RFLB</b>   | <b>GNDR</b>   | <b>RFLB</b>   | <b>GNDD</b>   |  |
| 6                 | <b>RFLA</b>   | <b>RFLA</b>   | <b>GNDR</b>   | <b>RFLA</b>   | <b>GNDD</b>   |  |
| 7                 | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDD</b>   |  |
| 8                 | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDD</b>   |  |
| 9                 | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDD</b>   |  |
| 10                | <b>RFOUT</b>  | <b>RFOUT</b>  | <b>RFOUT</b>  | <b>RFOUT</b>  | <b>GNDD</b>   |  |
| 11                | <b>VDDR</b>   | <b>VDDR</b>   | <b>VDDR</b>   | <b>VDDR</b>   | <b>VDDD</b>   |  |
| 12                | <b>AUXOUT</b> | <b>AUXOUT</b> | <b>AUXOUT</b> | <b>AUXOUT</b> | <b>AUXOUT</b> |  |
| 13                | <b>PWDN</b>   | <b>PWDN</b>   | <b>PWDN</b>   | <b>PWDN</b>   | <b>PWDN</b>   |  |
| 14                | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   |  |
| 15                | XIN           | <b>XIN</b>    | XIN           | <b>XIN</b>    | <b>XIN</b>    |  |
| 16                | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   |  |
| 17                | <b>VDDD</b>   | <b>VDDD</b>   | <b>VDDD</b>   | <b>VDDD</b>   | <b>VDDD</b>   |  |
| 18                | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   | <b>GNDD</b>   |  |
| 19                | <b>IFLA</b>   | <b>IFLA</b>   | <b>IFLA</b>   | <b>GNDD</b>   | <b>IFLA</b>   |  |
| 20                | <b>IFLB</b>   | <b>IFLB</b>   | <b>IFLB</b>   | <b>GNDD</b>   | <b>IFLB</b>   |  |
| 21                | <b>GNDI</b>   | <b>GNDI</b>   | <b>GNDI</b>   | <b>GNDD</b>   | <b>GNDI</b>   |  |
| 22                | <b>GNDI</b>   | <b>GNDI</b>   | <b>GNDI</b>   | <b>GNDD</b>   | <b>GNDI</b>   |  |
| 23                | <b>IFOUT</b>  | <b>IFOUT</b>  | <b>IFOUT</b>  | <b>GNDD</b>   | <b>IFOUT</b>  |  |
| 24                | <b>VDDI</b>   | <b>VDDI</b>   | <b>VDDI</b>   | <b>VDDD</b>   | <b>VDDI</b>   |  |
| 25                | <b>SEN</b>    | <b>SEN</b>    | <b>SEN</b>    | <b>SEN</b>    | <b>SEN</b>    |  |
| 26                | <b>SCLK</b>   | <b>SCLK</b>   | <b>SCLK</b>   | <b>SCLK</b>   | <b>SCLK</b>   |  |
| 27                | <b>SDATA</b>  | <b>SDATA</b>  | <b>SDATA</b>  | <b>SDATA</b>  | <b>SDATA</b>  |  |
| 28                | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDR</b>   | <b>GNDD</b>   |  |

Table 14. Pin Descriptions for Si4133 Derivatives-MLP





## <span id="page-30-0"></span>**Ordering Guide**

## **Si4133 Derivative Devices**

The Si4133 performs both IF and dual-band RF frequency synthesis. The Si4112, Si4113, Si4122, and the Si4123 are derivatives of this device. [Table 15](#page-30-1) outlines which synthesizers each derivative device features and the pins and registers that coincide with each synthesizer.

<span id="page-30-1"></span>

#### **Table 15. Si4133 Derivatives**



## **Package Outline: Si4133-BT**

[Figure 19](#page-31-0) illustrates the package details for the Si4133-BT. [Table 16](#page-31-1) lists the values for the dimensions shown in the illustration.



Approximate device weight is 115.7 mg.

<span id="page-31-1"></span><span id="page-31-0"></span>



#### **Table 16. Package Diagram Dimensions**



## **Package Outline: Si4133-BM**

[Figure 20](#page-32-0) illustrates the package details for the Si4133-BM. [Table 17](#page-32-1) lists the values for the dimensions shown in the illustration.



<span id="page-32-1"></span><span id="page-32-0"></span>**Figure 20. 28-Pin Micro Leadframe Package (MLP)**



#### **Table 17. Package Dimensions**



## **Document Change List**

## **Revision 1.3 to Revision 1.4**

**TSSOP** outline updated.



**Notes:**



## **Contact Information**

#### **Silicon Laboratories Inc.**

4635 Boston Lane Austin, Texas 78735 Tel:1+ (512) 416-8500 Fax:1+ (512) 416-9669 Toll Free: 1+ (877) 444-3032

Email: productinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

