

# M58WRxxxKT/B - 32Mb & 64Mb, 1.8V, x16 Multi Bank Burst, Flash

1

M58WR032KT, M58WR064KT, M58WR032KB, M58WR064KB

### **Features**

- Supply voltage
  - $-V_{DD}$  = 1.7V to 2V for PROGRAM, ERASE and READ
  - $V_{DDQ}$  = 1.7V to 2V for I/O buffers  $V_{PP}$  = 9V for fast program
- SYCHRONOUS/ASYCHRONOUS READ
  - SYCHRONOUS BURST READ mode: 66 MHz
  - Asynchronous/synchronous page READ mode
  - Random access times: 70ns
- SYCHRONOUS BURST READ SUSPEND
- Programming time
  - 10µs by word typical for fast factory program
  - Double/quadruple word program option
  - Enhanced factory program options
- · Memory blocks
  - Multiple bank memory array: 4Mb banks
  - Parameter blocks (top or bottom location)
- Dual operations
  - PROGRAM ERASE in one bank while read in others
  - No delay between read and write operations
- Block locking
  - All blocks locked at power-up
  - Any combination of blocks can be locked
  - WP# for block lock-down
- Security
  - 128 bit user programmable OTP cells
  - 64 bit unique device number
- Common Flash interface (CFI)
- 100,000 PROGRAM/ERASE cycles per block
- Electronic signature
- Manufacturer code: 20h
  - Device codes:

M58WR032KT (top): 8814h M58WR032KB (bottom): 8815h M58WR064KT (top): 8810h M58WR064KB (bottom): 8811h

- RoHS compliant packages available
- Automotive Certified Parts Available



# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Table of Contents

### **Table of Contents**

| Features                                     | 1   |
|----------------------------------------------|-----|
| Description                                  |     |
| Signal Descriptions                          |     |
| Address Inputs (A[MAX:0])                    |     |
| Data Inputs/Outputs (DQ[15:0])               |     |
| Chip Enable (CE#)                            |     |
| Output Enable (OE#)                          |     |
| Write Enable (WE#)                           | .12 |
| Write Protect (WP#)                          |     |
| Reset (RST#)                                 | .12 |
| Latch Enable (ADV#)                          |     |
| Clock (CLK)                                  | .13 |
| Wait (WAIT)                                  |     |
| VDD Supply Voltage                           |     |
| VDDQ Supply Voltage                          | .13 |
| VPP Program Supply Voltage                   | .13 |
| VSS Ground                                   | .13 |
| VSSQ Ground                                  | .13 |
| Bus Operations                               | .15 |
| Bus READ                                     | .15 |
| Bus Write                                    | .15 |
| Address Latch                                | .15 |
| Output Disable                               | .15 |
| Standby                                      | .15 |
| Reset                                        | .16 |
| Command Interface                            | .17 |
| Command Interface - Standard Commands        | .18 |
| READ ARRAY Command                           | .18 |
| READ STATUS REGISTER Command                 |     |
| READ ELECTRONIC SIGNATURE Command            | .18 |
| READ CFI QUERY Command                       | .19 |
| CLEAR STATUS REGISTER Command                | .19 |
| BLOCK ERASE Command                          | .19 |
| PROGRAM Command                              | .20 |
| PROGRAM/ERASE SUSPEND Command                |     |
| PROGRAM/ERASE RESUME Command                 | .21 |
| PROTECTION REGISTER PROGRAM Command          |     |
| SET CONFIGURATION REGISTER Command           |     |
| BLOCK LOCK Command                           |     |
| BLOCK UNLOCK Command                         |     |
| BLOCK LOCK-DOWN Command                      |     |
| Command Interface - Factory PROGRAM Commands |     |
| DOUBLE WORD PROGRAM Command                  |     |
| QUADRUPLE WORD PROGRAM Command               | .26 |
| ENHANCED FACTORY PROGRAM Command             |     |
| Setup Phase                                  |     |
| PROGRAM Phase.                               |     |
| Verify Phase                                 |     |
| Exit Phase                                   |     |
| QUADRUPLE ENHANCED FACTORY PROGRAM Command   |     |
| Setup Phase.                                 |     |
|                                              |     |



# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Table of Contents

| Load Phase                                        |     |
|---------------------------------------------------|-----|
| PROGRAM and VERIFY Phase                          |     |
| Exit Phase                                        |     |
| Status Register                                   |     |
| PROGRAM/ERASE CONTROLLER STATUS Bit (SR7)         |     |
| ERASE SUSPEND STATUS Bit (SR6)                    |     |
| ERASE STATUS Bit (SR5)                            |     |
| PROGRAM STATUS Bit (SR4)                          |     |
| VPP Status Bit (SR3)                              |     |
| PROGRAM SUSPEND STATUS Bit (SR2)                  |     |
| Block Protection Status Bit (SR1)                 |     |
| Bank Write/Multiple Word PROGRAM Status Bit (SR0) |     |
| Configuration Register                            |     |
| READ Select Bit (CR15)                            |     |
| X-latency Bits (CR13-CR11)                        |     |
| Wait Polarity Bit (CR10)                          |     |
| Data Output Configuration Bit (CR9)               |     |
| Wait Configuration Bit (CR8)                      |     |
| Burst Type Bit (CR7)                              |     |
| Valid Clock Edge Bit (CR6)                        |     |
| Wrap Burst Bit (CR3)                              |     |
| Burst Length Bits (CR2-CR0)                       |     |
| Read Modes                                        |     |
| ASYCHRONOUS READ Mode                             |     |
| SYCHRONOUS BURST READ Mode                        |     |
| SYCHRONOUS BURST READ Suspend                     |     |
| SINGLE SYCHRONOUS READ Mode                       |     |
| Dual Operations and Multiple Bank Architecture    |     |
| Block Locking                                     |     |
| Reading a Block's Lock Status                     |     |
| Locked State                                      |     |
| Unlocked State                                    |     |
| Lock-down State                                   |     |
| Locking Operations During Erase Suspend           |     |
| Program and Erase Times and Endurance Cycles      |     |
| Maximum Ratings                                   |     |
| DC and AC Parameters                              |     |
| Package Dimensions                                |     |
| Part numbering                                    |     |
| Appendix A: Block Address Tables                  |     |
| Appendix B: Common Flash Interface                |     |
| Appendix C: Flowcharts and Pseudo Codes           |     |
| ENHANCED FACTORY PROGRAM Pseudo Code              |     |
| QUADRUPLE ENHANCED FACTORY PROGRAM Pseudo Code    |     |
| Povision History                                  | 111 |



# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash List of Tables

### **List of Tables**

| Table 1:  | Signal Names                                                                                 | 7   |
|-----------|----------------------------------------------------------------------------------------------|-----|
| Table 2:  | M58WR032KT/B Bank Architecture                                                               | 9   |
| Table 3:  | M58WR064KT/B Bank Architecture                                                               | 9   |
| Table 4:  | Bus Operations                                                                               | 16  |
| Table 5:  | Command Codes                                                                                | 17  |
| Table 6:  | Standard Commands                                                                            | 24  |
| Table 7:  | Electronic Signature Codes                                                                   | 25  |
| Table 8:  | Factory Program Commands                                                                     | 31  |
| Table 9:  | Status Register Bits                                                                         | 35  |
| Table 10: | Latency Settings                                                                             | 36  |
| Table 11: | Configuration Register                                                                       | 38  |
| Table 12: | Burst Type Definition                                                                        | 39  |
| Table 13: | Dual Operations Allowed in Other Banks                                                       | 45  |
| Table 14: | Dual Operations Allowed in Same Bank                                                         | 46  |
| Table 15: | Dual Operation Limitations                                                                   | 46  |
| Table 16: | Lock Status                                                                                  | 49  |
| Table 17: | Program, Erase Times and Endurance Cycles                                                    | 50  |
| Table 18: | Absolute Maximum Ratings                                                                     | 51  |
| Table 19: | Operating and AC Measurement Conditions                                                      |     |
| Table 20: | Capacitance                                                                                  | 53  |
| Table 21: | DC Characteristics - Currents                                                                | 54  |
| Table 22: | DC Characteristics - Voltages                                                                | 55  |
| Table 23: | ASYCHRONOUS READ AC Characteristics                                                          |     |
| Table 24: | Synchronous Read AC Characteristics                                                          |     |
| Table 25: | Write AC Characteristics, Write Enable Controlled                                            | 64  |
| Table 26: | Write AC Characteristics, Chip Enable Controlled                                             |     |
| Table 27: | Reset and Power-up AC Characteristics                                                        |     |
| Table 28: | VFBGA56 7.7 $\times$ 9 mm - 8 $\times$ 7 Active Ball Array, 0.75 mm, Package Mechanical Data |     |
| Table 29: | Ordering Information Scheme                                                                  |     |
| Table 30: | Top Boot Block Addresses, M58WR032KT                                                         |     |
| Table 31: | Bottom Boot Block Addresses, M58WR032KB                                                      |     |
| Table 32: | Top Boot Block Addresses, M58WR064KT                                                         |     |
| Table 33: | Bottom Boot Block Addresses, M58WR064KB                                                      |     |
| Table 34: | Query Structure Overview.                                                                    |     |
| Table 35: | CFI Query Identification String                                                              |     |
| Table 36: | CFI Query System Interface Information                                                       |     |
| Table 37: | Device Geometry Definition.                                                                  | 87  |
| Table 38: | Primary Algorithm-Specific Extended Query Table                                              |     |
| Table 39: | Protection Register Information                                                              |     |
| Table 40: | Burst Read Information                                                                       |     |
| Table 41: | Bank and Erase Block Region Information                                                      |     |
| Table 42: | Bank and Erase Block Region 1 Information                                                    |     |
| Table 43: | Bank and Erase Block Region 2 Information                                                    | 92  |
| Table 44: | Command Interface States - Modify Table, Next State                                          |     |
| Table 45: | Command Interface States - Modify Table, Next Output                                         |     |
| Table 46: | Command Interface States - Lock Table, Next State                                            |     |
| Table 47· | Command Interface States - Lock Table Next Output                                            | 110 |

4



# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash List of Figures

### **List of Figures**

| Figure 1:  | Logic Diagram                                                          | 7   |
|------------|------------------------------------------------------------------------|-----|
| Figure 2:  | VFBGA56 Connections (top view through package)                         |     |
| Figure 3:  | M58WR032KT/B Memory Map                                                |     |
| Figure 4:  | M58WR064KT/B Memory Map                                                |     |
| Figure 5:  | Protection Register Memory Map                                         |     |
| Figure 6:  | X-latency and Data Output Configuration Example                        | 41  |
| Figure 7:  | Wait Configuration Example                                             | 41  |
| Figure 8:  | AC Measurement I/O Waveform                                            | 52  |
| Figure 9:  | AC Measurement Load Circuit                                            | 53  |
| Figure 10: | ASYCHRONOUS RANDOM ACCESS READ AC Waveforms                            |     |
| Figure 11: | Asynchronous Page Read AC Waveforms                                    | 57  |
| Figure 12: | SYCHRONOUS BÜRST READ AC Waveforms                                     | 59  |
| Figure 13: | SINGLE SYCHRONOUS READ AC Waveforms                                    | 60  |
| Figure 14: | SYCHRONOUS BURST READ Suspend AC Waveforms                             | 61  |
| Figure 15: | Clock Input AC Waveform                                                |     |
| Figure 16: | Write AC Waveforms, Write Enable Controlled                            | 63  |
| Figure 17: | Write AC Waveforms, Chip Enable Controlled                             |     |
| Figure 19: | VFBGA56 7.7 × 9 mm - 8 × 7 Active Ball Array, 0.75 mm, Package Outline | 68  |
| Figure 20: | Program Flowchart and Pseudo Code                                      | 94  |
| Figure 21: | DOUBLE WORD PROGRAM Flowchart and Pseudo Code                          |     |
| Figure 22: | QUADRUPLE WORD PROGRAM Flowchart and Pseudo Code                       | 96  |
| Figure 23: | PROGRAM SUSPEND STATUS and RESUME Flowchart and Pseudo Code            |     |
| Figure 24: | BLOCK ERASE Flowchart and Pseudo Code                                  |     |
| Figure 25: | ERASE SUSPEND and RESUME Flowchart and Pseudo Code                     |     |
| Figure 26: | Locking Operations Flowchart and Pseudo Code                           | 100 |
| Figure 27: | PROTECTION REGISTER PROGRAM Flowchart and Pseudo Code                  |     |
| Figure 28: | ENHANCED FACTORY PROGRAM Flowchart                                     |     |
| Figure 29: | QUADRUPLE ENHANCED FACTORY PROGRAM Flowchart                           | 104 |
|            |                                                                        |     |

# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Description

### **Description**

The M58WR032KT/B and M58WR064KT/B are 32Mb (2Mb  $\times$ 16) and 64Mb (4Mb  $\times$ 16) non-volatile Flash memories, respectively. They may be erased electrically at block level and programmed in-system on a word-by-word basis using a 1.7V to 2V  $V_{DD}$  supply for the circuitry and a 1.7V to 2V  $V_{DDQ}$  supply for the Input/Output pins. An optional 9 V  $V_{PP}$  power supply is provided to speed up customer programming.

The M58WRxxxKT/B feature an asymmetrical block architecture.

- The M58WR032KT/B has an array of 71 blocks, and is divided into 4Mb banks. There
  are 7 banks each containing 8 main blocks of 32 Kwords, and one parameter bank
  containing 8 parameter blocks of 4 Kwords and 7 main blocks of 32 Kwords.
- The M58WR064KT/B has an array of 135 blocks, and is divided into 4Mb banks. There are 15 banks each containing 8 main blocks of 32 Kwords, and one parameter bank containing 8 parameter blocks of 4 Kwords and 7 main blocks of 32 Kwords.

The multiple bank architecture allows dual operations. While programming or erasing in one bank, READ operations are possible in other banks. Only one bank at a time is allowed to be in PROGRAM or erase mode. It is possible to perform burst reads that cross bank boundaries. The bank architectures are summarized in Table 2 and Table 3 and the memory maps are shown in Figure 3 and Figure 4. The parameter blocks are located at the top of the memory address space for the M58WR032KT and M58WR064KT, and at the bottom for the M58WR032KB and M58WR064KB.

Each block can be erased separately. Erase can be suspended to perform PROGRAM in any other block, and then resumed. PROGRAM can be suspended to read data in any other block and then resumed. Each block can be programmed and erased over 100,000 cycles using the supply voltage  $V_{\rm DD}$ . Two enhanced factory programming commands are available to speed up programming.

PROGRAM and erase commands are written to the command interface of the memory. An internal PROGRAM/ERASE CONTROLLER manages the timings necessary for PROGRAM and erase operations. The end of a PROGRAM or erase operation can be detected and any error conditions identified in the Status Register. The command set required to control the memory is consistent with JEDEC standards.

The device supports synchronous burst read and asynchronous read from all blocks of the memory array; at power-up the device is configured for asynchronous read. In synchronous burst mode, data is output on each clock cycle at frequencies of up to 66 MHz. The SYCHRONOUS BURST READ operation can be suspended and resumed.

The device features an automatic standby mode. When the bus is inactive during ASYCHRONOUS READ operations, the device automatically switches to the automatic standby mode. In this condition the power consumption is reduced to the standby value  $I_{DD4}$  and the outputs are still driven.

The M58WRxxxKT/B feature an instant, individual block locking scheme that allows any block to be locked or unlocked with no latency, enabling instant code and data protection. All blocks have three levels of protection. They can be locked and locked-down individually preventing any accidental programming or erasure. There is additional hardware protection against PROGRAM and erase. When  $V_{PP} \leq V_{PPLK}$  all blocks are protected against PROGRAM or erase. All blocks are locked at power-up.

# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Description

The device includes a Protection Register to increase the protection of a system's design. The Protection Register is divided into two segments: a 64-bit segment containing a unique device number written by Micron, and a 128-bit segment one-time-programmable (OTP) by the user. The user programmable segment can be permanently protected. Figure 5 shows the Protection Register memory map.

The memory is offered in either of the following packages:

• VFBGA56 7.7  $\times$  9 mm, 8  $\times$  7 active ball array, 0.75 mm pitch

The device is supplied with all the bits erased (set to 1).

Figure 1: Logic Diagram



Notes: 1. AMAX is equal to A20 in the M58WR032KT/B and, to A21 in the M58WR064KT/B.

**Table 1: Signal Names** 

| Signal name           | Function                                | Direction |
|-----------------------|-----------------------------------------|-----------|
| A[MAX:0] <sup>1</sup> | Address inputs                          | Inputs    |
| DQ[15:0]              | Data input/outputs, command inputs      | I/O       |
| CE#                   | Chip Enable                             | Input     |
| OE#                   | Output Enable                           | Input     |
| WE#                   | Write Enable                            | Input     |
| RST#                  | Reset                                   | Input     |
| WP#                   | Write Protect                           | Input     |
| CLK                   | Clock                                   | Input     |
| ADV#                  | Latch Enable                            | Input     |
| WAIT                  | Wait                                    | Output    |
| V <sub>DD</sub>       | Supply voltage                          | Input     |
| $V_{DDQ}$             | Supply voltage for input/output buffers | Input     |

**Signal Names (Continued)** Table 1:

| Signal name Function |                                                    | Direction |
|----------------------|----------------------------------------------------|-----------|
| V <sub>PP</sub>      | Optional supply voltage for fast PROGRAM and erase | Input     |
| V <sub>SS</sub>      | Ground                                             |           |
| V <sub>SSQ</sub>     | Input/output supply ground                         |           |
| NC                   | Not connected internally                           |           |
| DU                   | Do not use                                         |           |

#### Figure 2: VFBGA56 Connections (top view through package)

|   | 1                   | 2                   | 3                                                                   | 4          | 5                  | 6                   | 7     | 8           |
|---|---------------------|---------------------|---------------------------------------------------------------------|------------|--------------------|---------------------|-------|-------------|
| Α | (A11)               | (A8)                | $\left( \begin{array}{c} \left( V_{SS} \right) \end{array} \right)$ | $(V_{DD})$ | (V <sub>PP</sub> ) | (A18)               | (A6)  | (A4)        |
| В | (A12)               | (A9)                | (A20)                                                               |            | (RST#)             | (A17)               | (A5)  | (A3)        |
| С | (A13)               | (A10)               | (A21/)<br>(NC <sup>(1)</sup> )                                      | (ADV#)     | (WE#)              | (A19)               | (A7)  | (A2)        |
| D | (A15)               | (A14)               | (WAIT)                                                              | (A16)      | (DQ12)             | (WP#)               | (NC)  | (A1)        |
| E | (V <sub>DDQ</sub> ) | (DQ15)              | (DQ6)                                                               | (DQ4)      | (DQ2)              | (DQ1)               | (CE#) | (A0)        |
| F | (V <sub>SS</sub> )  | (DQ14)              | (DQ13)                                                              | (DQ11)     | (DQ10)             | (DQ9)               | (DQ0) | (OE#)       |
| G | (DQ7)               | (V <sub>SSQ</sub> ) | (DQ5)                                                               | $(V_{DD})$ | (DQ3)              | (V <sub>DDQ</sub> ) | (DQ8) | $(v_{ssQ})$ |
|   |                     |                     |                                                                     |            |                    |                     |       |             |

AI13870

Notes: 1. Ball C3 is A21 in the M58WR064KT/B, it is not connected internally in the M58WR032KT/B.

Notes: 1.AMAX is equal to A20 in the M58WR032KT/B and, to A21 in the M58WR064KT/B.

Table 2: M58WR032KT/B Bank Architecture

| Number         | Bank size | Parameter blocks    | Main blocks          |
|----------------|-----------|---------------------|----------------------|
| Parameter bank | 4Mb       | 8 blocks of 4 Kword | 7 blocks of 32 Kword |
| Bank 1         | 4Mb       | -                   | 8 blocks of 32 Kword |
| Bank 2         | 4Mb       | -                   | 8 blocks of 32 Kword |
| Bank 3         | 4Mb       | -                   | 8 blocks of 32 Kword |
|                |           |                     |                      |
| Bank 6         | 4Mb       | -                   | 8 blocks of 32 Kword |
| Bank 7         | 4Mb       | -                   | 8 blocks of 32 Kword |

Table 3: M58WR064KT/B Bank Architecture

| Number         | umber Bank size Parameter blocks |                     | Main blocks          |  |  |
|----------------|----------------------------------|---------------------|----------------------|--|--|
| Parameter Bank | 4Mb                              | 8 blocks of 4 Kword | 7 blocks of 32 Kword |  |  |
| Bank 1         | 4Mb                              | -                   | 8 blocks of 32 Kword |  |  |
| Bank 2         | 4Mb                              | -                   | 8 blocks of 32 Kword |  |  |
| Bank 3         | 4Mb                              | -                   | 8 blocks of 32 Kword |  |  |
|                |                                  |                     |                      |  |  |
| Bank 14        | 4Mb                              | -                   | 8 blocks of 32 Kword |  |  |
| Bank 15        | 4Mb                              | -                   | 8 blocks of 32 Kword |  |  |

### M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Description

Figure 3: M58WR032KT/B Memory Map



### M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Description

Figure 4: M58WR064KT/B Memory Map



# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Signal Descriptions

# **Signal Descriptions**

See Figure 1: Logic Diagram and Table 1: Signal Names for a brief overview of the signals connected to this device.

### Address Inputs (A[MAX:0])

AMAX is the highest order address input. It is equal to A20 in the M58WR032KT/B and, to A21 in the M58WR064KT/B. The address inputs select the cells in the memory array to access during bus read operations. During bus write operations they control the commands sent to the command interface of the PROGRAM/ERASE CONTROLLER.

### Data Inputs/Outputs (DQ[15:0])

The data I/O output the data stored at the selected address during a bus read operation or input a command or the data to be programmed during a bus write operation.

### **Chip Enable (CE#)**

The Chip Enable input activates the memory control logic, input buffers, decoders and sense amplifiers. When Chip Enable is at  $V_{IL}$  and Reset is at  $V_{IH}$  the device is in active mode. When Chip Enable is at  $V_{IH}$  the memory is deselected, the outputs are high impedance and the power consumption is reduced to the standby level.

### **Output Enable (OE#)**

The Output Enable input controls data outputs during the bus read operation of the memory.

### Write Enable (WE#)

The Write Enable input controls the bus write operation of the memory's command interface. The data and address inputs are latched on the rising edge of Chip Enable or Write Enable, whichever occurs first.

### Write Protect (WP#)

Write Protect is an input that provides additional hardware protection for each block. When Write Protect is at  $V_{\rm II}$ , the lock-down is enabled and the protection status of the locked-down blocks cannot be changed. When Write Protect is at  $V_{\rm IH}$ , the lock-down is disabled and the locked-down blocks can be locked or unlocked. (refer to Table 16: Lock Status).

### Reset (RST#)

The Reset input provides a hardware reset of the memory. When Reset is at  $V_{IL}$ , the memory is in reset mode: the outputs are high impedance and the current consumption is reduced to the reset supply current  $I_{DD2}$ . Refer to Table 21: DC Characteristics - Currents for the value of  $I_{DD2}$ . After Reset all blocks are in the locked state and the Configuration Register is reset. When Reset is at  $V_{IH}$ , the device is in normal operation. Upon exiting reset mode the device enters ASYCHRONOUS READ mode, but a negative transition of Chip Enable or Latch Enable is required to ensure valid data outputs.

### M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Signal Descriptions

### **Latch Enable (ADV#)**

Latch Enable latches the address bits on its rising edge. The address latch is transparent when Latch Enable is at  $V_{IL}$  and it is inhibited when Latch Enable is at  $V_{IH}$ . Latch Enable can be kept Low (also at board level) when the Latch Enable function is not required or supported.

### Clock (CLK)

The clock input synchronizes the memory to the microcontroller during synchronous read operations; the address is latched on a Clock edge (rising or falling, according to the configuration settings) when Latch Enable is at  $V_{\rm IL}$ . Clock is 'don't care' during ASYCHRONOUS READ and in WRITE operations.

### Wait (WAIT)

Wait is an output signal used during synchronous read to indicate whether the data on the output bus are valid. This output is high impedance when Chip Enable is at  $V_{IH}$  or Reset is at  $V_{IL}$ . It can be configured to be active during the wait cycle or one clock cycle in advance. The WAIT signal is not gated by Output Enable.

### **V<sub>DD</sub> Supply Voltage**

 $V_{\rm DD}$  provides the power supply to the internal core of the memory device. It is the main power supply for all operations (READ, PROGRAM and ERASE).

### **V<sub>DDQ</sub> Supply Voltage**

 $V_{DDQ}$  provides the power supply to the I/O pins and enables all outputs to be powered independently of  $V_{DD}$ .  $V_{DDQ}$  can be tied to  $V_{DD}$  or can use a separate supply.

### **V<sub>PP</sub> Program Supply Voltage**

 $V_{PP}$  is both a control input and a power supply pin. The two functions are selected by the voltage range applied to the pin.

If  $V_{PP}$  is kept in a low voltage range (0 V to  $V_{DDQ}$ )  $V_{PP}$  is seen as a control input. In this case a voltage lower than  $V_{PPLK}$  provides absolute protection against PROGRAM or erase, while  $V_{PP}$  in the  $V_{PP1}$  range enables these functions (see Tables 21 and 22, DC characteristics for the relevant values).  $V_{PP}$  is only sampled at the beginning of a PROGRAM or erase; a change in its value after the operation has started does not have any effect and PROGRAM or erase operations continue.

If  $V_{PP}$  is in the range of  $V_{PPH}$  it acts as a power supply pin. In this condition  $V_{PP}$  must be stable until the PROGRAM/ERASE algorithm is completed.

### V<sub>SS</sub> Ground

 $V_{SS}$  ground is the reference for the core supply, and must be connected to the system ground.

# **V<sub>SSQ</sub>** Ground

 $V_{SSQ}$  ground is the reference for the input/output circuitry driven by  $V_{DDQ}.\,V_{SSQ}$  must be connected to  $V_{SS}$ 

13



### M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Signal Descriptions

Note:

Each device in a system should have  $V_{DD}$ ,  $V_{DDQ}$  and  $V_{PP}$  de-coupled with a  $0.1\mu F$  ceramic capacitor close to the pin (high-frequency, inherently-low inductance capacitors should be as close as possible to the package). See Figure 9: AC Measurement Load Circuit. The PCB track widths should be sufficient to carry the required  $V_{PP}$  PROGRAM and erase currents.

### M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Bus Operations

# **Bus Operations**

There are six standard bus operations that control the device. These are bus read, bus write, address latch, output disable, standby and reset. See Table 4: Bus Operations for a summary.

Typically glitches of less than 5ns on Chip Enable or Write Enable are ignored by the memory and do not affect bus write operations.

### **Bus READ**

Bus READ operations output the contents of the memory array, the electronic signature, the Status Register and the common Flash interface. Both Chip Enable and Output Enable must be at  $V_{\rm IL}$  in order to perform a READ operation. The Chip Enable input should be used to enable the device. Output Enable should be used to gate data onto the output. The data read depends on the previous command written to the memory (see Section : Command Interface). See Figures 10, 11, 12 and 13, read AC waveforms, and Tables 23 and 24, read AC characteristics, for details of when the output becomes valid.

### **Bus Write**

Bus write operations write commands to the memory or latch input data to be programmed. A bus write operation is initiated when Chip Enable and Write Enable are at  $V_{IL}$  with Output Enable at  $V_{IH}$ . Commands, input data and addresses are latched on the rising edge of Write Enable or Chip Enable, whichever occurs first. The addresses can also be latched prior to the write operation by toggling Latch Enable. In this case the Latch Enable should be tied to  $V_{IH}$  during the bus write operation.

See Figures 16 and 17, write AC waveforms, and Tables 25 and 26, write AC characteristics for details of the timing requirements.

### **Address Latch**

Address Latch operations input valid addresses. Both Chip enable and Latch Enable must be at  $V_{\rm IL}$  during Address Latch operations. The addresses are latched on the rising edge of Latch Enable.

### **Output Disable**

The outputs are high impedance when the Output Enable is at V<sub>IH</sub>.

### **Standby**

Standby disables most of the internal circuitry allowing a substantial reduction of the current consumption. The memory is in standby when Chip Enable and Reset are at  $V_{IH}$ . The power consumption is reduced to the standby level and the outputs are set to high impedance, independently from the Output Enable or Write Enable inputs. If Chip Enable switches to  $V_{IH}$  during a PROGRAM or erase operation, the device enters standby mode when finished.

### M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Bus Operations

### **Reset**

During reset mode the memory is deselected and the outputs are high impedance. The memory is in reset mode when Reset is at  $V_{\rm IL}$ . The power consumption is reduced to the standby level, independently from the Chip Enable, Output Enable or Write Enable inputs. If Reset is pulled to  $V_{\rm SS}$  during a PROGRAM or erase, this operation is aborted and the memory content is no longer valid.

**Table 4:** Bus Operations

See Note 1

| Operation      | E               | G               | w               | L                            | RP              | WAIT <sup>2</sup> | DQ15-DQ0                         |  |
|----------------|-----------------|-----------------|-----------------|------------------------------|-----------------|-------------------|----------------------------------|--|
| Bus read       | $V_{IL}$        | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> <sup>3</sup> | V <sub>IH</sub> |                   | Data output                      |  |
| Bus write      | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> <sup>3</sup> | V <sub>IH</sub> |                   | Data input                       |  |
| Address latch  | V <sub>IL</sub> | Х               | V <sub>IH</sub> | V <sub>IL</sub>              | V <sub>IH</sub> |                   | Data output or Hi-Z <sup>4</sup> |  |
| Output disable | $V_{IL}$        | V <sub>IH</sub> | V <sub>IH</sub> | Х                            | V <sub>IH</sub> |                   | Hi-Z                             |  |
| Standby        | V <sub>IH</sub> | Х               | Х               | Х                            | V <sub>IH</sub> | Hi-Z              | Hi-Z                             |  |
| Reset          | Х               | Х               | Х               | Х                            | V <sub>IL</sub> | Hi-Z              | Hi-Z                             |  |

Notes:

- 1. X = 'don't care'
- 2. WAIT signal polarity is configured using the SET CONFIGURATION REGISTER command.
- 3. ADV# can be tied to VIH if the valid address has been previously latched.
- 4. Depends on OE#.

### M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Command Interface

### **Command Interface**

All bus write operations to the memory are interpreted by the command interface. Commands consist of one or more sequential bus write operations. An internal PROGRAM/ERASE CONTROLLER manages all timings and verifies the correct execution of the PROGRAM and erase commands. The PROGRAM/ERASE CONTROLLER provides a Status Register whose output may be read at any time to monitor the progress or the result of the operation.

The command interface is reset to read mode when power is first applied, when exiting from Reset, or whenever  $V_{DD}$  is lower than  $V_{LKO}$ . Command sequences must be followed exactly. Any invalid combination of commands is ignored.

Refer to Table 5: Command Codes, and Appendix A, Tables 44, 45, 46 and 47, command interface states - modify and lock tables, for a summary of the command interface.

The command interface is split into two types of commands: standard commands and factory PROGRAM commands. The following sections explain in detail how to perform each command.

**Table 5: Command Codes** 

| Hex Code | Command                                                                                             |
|----------|-----------------------------------------------------------------------------------------------------|
| 01h      | Block Lock Confirm                                                                                  |
| 03h      | Set Configuration Register Confirm                                                                  |
| 10h      | Alternative Program Setup                                                                           |
| 20h      | Block Erase Setup                                                                                   |
| 2Fh      | Block Lock-Down Confirm                                                                             |
| 30h      | Enhanced Factory Program Setup                                                                      |
| 35h      | Double Word Program Setup                                                                           |
| 40h      |                                                                                                     |
|          | Program Setup                                                                                       |
| 50h      | Clear Status Register                                                                               |
| 56h      | Quadruple Word Program Setup                                                                        |
| 60h      | Block Lock Setup, Block Unlock Setup, Block Lock Down Setup and Set Configuration Register Setup    |
| 70h      | Read Status Register                                                                                |
| 75h      | Quadruple Enhanced Factory Program Setup                                                            |
| 90h      | Read Electronic Signature                                                                           |
| 98h      | Read CFI Query                                                                                      |
| B0h      | Program/Erase Suspend                                                                               |
| C0h      | Protection Register Program                                                                         |
| D0h      | Program/Erase Resume, Block Erase Confirm, Block Unlock Confirm or Enhanced Factory Program Confirm |
| FFh      | Read Array                                                                                          |

### **Command Interface - Standard Commands**

The following commands are the basic commands used to read, write to and configure the device. Refer to Table 6: Standard Commands, in conjunction with the following descriptions in this section.

### **READ ARRAY Command**

The READ ARRAY command returns the addressed bank to READ ARRAY mode. One bus write cycle is required to issue the READ ARRAY command and return the addressed bank to READ ARRAY mode. Subsequent READ operations read the addressed location and output the data. A READ ARRAY command can be issued in one bank while programming or erasing in another bank. However, if a READ ARRAY command is issued to a bank currently executing a PROGRAM or ERASE operation the command is executed but the output data is not guaranteed.

### **READ STATUS REGISTER Command**

The Status Register indicates when a PROGRAM or ERASE operation is complete and the success or failure of operation itself. Issue a READ STATUS REGISTER command to read the Status Register content. The READ STATUS REGISTER command can be issued at any time, even during PROGRAM or ERASE operations.

The following READ operations output the content of the Status Register of the addressed bank. The Status Register is latched on the falling edge of CE# or OE# signals, and can be read until CE# or OE# returns to  $V_{\rm IH}$ . Either CE# or OE# must be toggled to update the latched data. See Table 9 for the description of the Status Register bits. This mode supports asynchronous or single synchronous reads only.

### **READ ELECTRONIC SIGNATURE Command**

The READ ELECTRONIC SIGNATURE command reads the manufacturer and device codes, the block locking status, the Protection Register, and the Configuration Register.

The READ ELECTRONIC SIGNATURE command consists of one write cycle to an address within one of the banks. A subsequent READ operation in the same bank outputs the manufacturer code, the device code, the protection status of the blocks in the targeted bank, the Protection Register, or the Configuration Register (see Table 7).

Dual operations between the parameter bank and the electronic signature locations are not allowed (see Table 15: Dual Operation Limitations).

If a READ ELECTRONIC SIGNATURE command is issued in a bank that is executing a PROGRAM or ERASE operation, the bank goes into READ ELECTRONIC SIGNATURE mode, subsequent bus read cycles output the electronic signature data, and the PROGRAM/ERASE CONTROLLER continues to program or erase in the background. This mode supports asynchronous or single synchronous reads only; it does not support page mode or synchronous burst reads.

### **READ CFI QUERY Command**

The READ CFI QUERY command reads data from the common Flash interface (CFI). The READ CFI QUERY command consists of one bus write cycle to an address within one of the banks. Once the command is issued subsequent bus read operations in the same bank read from the common Flash interface.

If a READ CFI QUERY command is issued in a bank that is executing a PROGRAM or ERASE operation, the bank goes into READ CFI QUERY mode, subsequent bus read cycles output the CFI data, and the PROGRAM/ERASE CONTROLLER continues to PROGRAM or erase in the background. This mode supports asynchronous or single synchronous reads only; it does not support page mode or synchronous burst reads.

The status of the other banks is not affected by the command (see Table 13). After issuing a READ CFI QUERY command, a READ ARRAY command should be issued to the addressed bank to return the bank to READ ARRAY mode.

Dual operations between the parameter bank and the CFI memory space are not allowed (see Table 15: Dual Operation Limitations for details).

See: Appendix B: Common Flash Interface, Tables 34, 35, 36, 37, 38, 39, 40, 41, 42 and 43 for details on the information contained in the common Flash interface memory area.

### **CLEAR STATUS REGISTER Command**

The CLEAR STATUS REGISTER command resets (set to '0') error bits SR1, SR3, SR4 and SR5 in the Status Register. One bus write cycle is required to issue the CLEAR STATUS REGISTER command. The CLEAR STATUS REGISTER command does not change the read mode of the bank.

The error bits in the Status Register do not automatically return to '0' when a new command is issued. The error bits in the Status Register should be cleared before attempting a new PROGRAM or ERASE command.

### **BLOCK ERASE Command**

The BLOCK ERASE command erases a block. It sets all the bits within the selected block to 1. All previous data in the block is lost. If the block is protected then the ERASE operation aborts, the data in the block does not change, and the Status Register outputs the error. The BLOCK ERASE command can be issued at any moment, regardless of whether the block has been programmed or not.

Two bus write cycles are required to issue the command:

- The first bus cycle sets up the ERASE command
- The second latches the block address in the PROGRAM/ERASE CONTROLLER and starts it

If the second bus cycle is not Write Erase Confirm (D0h), Status Register bits SR4 and SR5 are set and the command aborts. Erase aborts if Reset turns to  $V_{IL}$ . As data integrity cannot be guaranteed when the ERASE operation is aborted, the block must be erased again.

Once the command is issued, the device outputs the Status Register data when any address within the bank is read. At the end of the operation the bank remains in READ STATUS REGISTER mode until a READ ARRAY, READ CFI QUERY, or READ ELECTRONIC SIGNATURE command is issued.



During erase operations the bank containing the block being erased only accepts the READ ARRAY, READ STATUS REGISTER, READ ELECTRONIC SIGNATURE, READ CFI QUERY and the PROGRAM/ERASE SUSPEND commands; all other commands are ignored. Refer to Section for detailed information about simultaneous operations allowed in banks not being erased. Typical erase times are given in Table 17: Program, Erase Times and Endurance Cycles.

See Appendix C: Flowcharts and Pseudo Codes, Figure 24: BLOCK ERASE Flowchart and Pseudo Code for a suggested flowchart for using the BLOCK ERASE command.

### **PROGRAM Command**

The memory array can be programmed word-by-word. Only one word in one bank can be programmed at any one time. If the block is protected, the PROGRAM operation aborts, the data in the block does not change, and the Status Register outputs the error.

Two bus write cycles are required to issue the PROGRAM command:

- The first bus cycle sets up the PROGRAM command
- The second latches the address and the data to be written and starts the PROGRAM/ ERASE CONTROLLER

After programming has started, read operations in the bank being programmed output the Status Register content.

During PROGRAM operations the bank being programmed only accepts the READ ARRAY, READ STATUS REGISTER, READ ELECTRONIC SIGNATURE, READ CFI QUERY and the PROGRAM/ERASE SUSPEND commands. Refer to Section for detailed information about simultaneous operations allowed in banks not being programmed. Typical program times are given in Table 17: Program, Erase Times and Endurance Cycles.

Programming aborts if Reset goes to  $V_{\rm IL}$ . As data integrity cannot be guaranteed when the PROGRAM operation is aborted, the memory location must be reprogrammed.

See , Figure 20: Program Flowchart and Pseudo Code for the flowchart for using the PROGRAM command.

### **PROGRAM/ERASE SUSPEND Command**

The PROGRAM/ERASE SUSPEND command pauses a PROGRAM or BLOCK ERASE operation.

One bus write cycle is required to issue the PROGRAM/ERASE SUSPEND command. Once the PROGRAM/ERASE CONTROLLER has paused bits SR7, SR6 and/ or SR2 of the Status Register are set to '1'. The command can be addressed to any bank.

During PROGRAM/ERASE SUSPEND the command interface accepts the PROGRAM/ERASE RESUME, READ ARRAY (cannot read the erase-suspended block or the PROGRAM-suspended word), READ STATUS REGISTER, READ ELECTRONIC SIGNATURE, CLEAR STATUS REGISTER, and READ CFI QUERY commands. In addition, if the suspended operation is erase then the SET CONFIGURATION REGISTER, PROGRAM, BLOCK LOCK, BLOCK LOCK-DOWN or BLOCK UNLOCK commands are also accepted. The block being erased may be protected by issuing the BLOCK LOCK, or BLOCK LOCK-DOWN commands. Only the blocks not being erased may be read or programmed correctly. When the PROGRAM/ERASE RESUME command is issued the operation completes. Refer to Section for detailed information about simultaneous operations allowed during PROGRAM/ERASE SUSPEND.



During a PROGRAM/ERASE SUSPEND, the device is placed in standby mode by taking Chip Enable to  $V_{\rm IH}$ . PROGRAM/ERASE is aborted if Reset turns to  $V_{\rm IL}$ .

See Appendix C: Flowcharts and Pseudo Codes, Figure 23: PROGRAM SUSPEND STATUS and RESUME Flowchart and Pseudo Code, and Figure 25: ERASE SUSPEND and RESUME Flowchart and Pseudo Code for flowcharts for using the PROGRAM/ERASE SUSPEND command.

### **PROGRAM/ERASE RESUME Command**

The PROGRAM/ERASE RESUME command restarts the PROGRAM/ERASE CONTROLLER after a PROGRAM/ERASE SUSPEND command has paused it. One bus write cycle is required to issue the command. The command can be written to any address.

The PROGRAM/ERASE RESUME command does not change the read mode of the banks. If the suspended bank is in READ STATUS REGISTER, READ ELECTRONIC SIGNATURE, or READ CFI QUERY mode the bank remains in that mode and outputs the corresponding data. If the bank is in READ ARRAY mode, subsequent READ operations output invalid data.

If a PROGRAM command is issued during a block erase suspend, the ERASE cannot be resumed until the programming operation has completed. It is possible to accumulate suspend operations. For example, it is possible to suspend an ERASE operation, start a programming operation, suspend the programming operation, and then read the array. See , Figure 23: PROGRAM SUSPEND STATUS and RESUME Flowchart and Pseudo Code and Figure 25: ERASE SUSPEND and RESUME Flowchart and Pseudo Code for flowcharts for using the PROGRAM/ERASE RESUME command.

### **PROTECTION REGISTER PROGRAM Command**

The PROTECTION REGISTER PROGRAM command programs the 128-bit user OTP segment of the Protection Register and the Protection Register lock. The segment is programmed 16 bits at a time. When shipped, all bits in the segment are set to '1'. The user can only program the bits to '0'.

Two write cycles are required to issue the PROTECTION REGISTER PROGRAM command:

- The first bus cycle sets up the PROTECTION REGISTER PROGRAM command.
- The second latches the address and the data to be written to the Protection Register and starts the PROGRAM/ERASE CONTROLLER.

Read operations output the Status Register content after the programming has started.

The segment can be protected by programming bit 1 of the Protection Lock Register (see Figure 5: Protection Register Memory Map). Attempting to program a previously protected Protection Register results in a Status Register error. The protection of the Protection Register is not reversible. The PROTECTION REGISTER PROGRAM cannot be suspended. Dual operations between the parameter bank and the Protection Register memory space are not allowed (see Table 15: Dual Operation Limitations).

### **SET CONFIGURATION REGISTER Command**

The SET CONFIGURATION REGISTER command writes a new value to the Configuration Register, which defines the burst length, type, X latency, synchronous/asynchronous read mode, and the valid Clock edge configuration.



Two bus write cycles are required to issue the SET CONFIGURATION REGISTER command:

- The first cycle writes the setup command and the address corresponding to the Configuration Register content.
- The second cycle writes the Configuration Register data and the confirm command.

Read operations output the memory array content after the SET CONFIGURATION REGISTER command is issued.

The value for the Configuration Register is always presented on A0-A15. CR0 is on A0, CR1 on A1, etc.; the other address bits are ignored.

### **BLOCK LOCK Command**

The BLOCK LOCK command locks a block and prevents PROGRAM or ERASE operations from changing the data in it. All blocks are locked at power-up or reset.

Two bus write cycles are required to issue the BLOCK LOCK command:

- The first bus cycle sets up the BLOCK LOCK command.
- The second bus write cycle latches the block address.

The lock status can be monitored for each block using the READ ELECTRONIC SIGNATURE command. Table 16 shows the lock status after issuing a BLOCK LOCK command.

The block lock bits are volatile; once set they remain set until a hardware reset or power-down/power-up. They are cleared by a BLOCK UNLOCK command. Refer to Section: Block Locking for a detailed explanation. See , Figure 26: Locking Operations Flowchart and Pseudo Code for a flowchart for using the Lock command.

#### **BLOCK UNLOCK Command**

The BLOCK UNLOCK command unlocks a block, allowing the block to be programmed or erased. Two bus write cycles are required to issue the BLOCK UNLOCK command:

- The first bus cycle sets up the BLOCK UNLOCK command.
- The second bus write cycle latches the block address.

The lock status can be monitored for each block using the READ ELECTRONIC SIGNATURE command. Table 16 shows the protection status after issuing a BLOCK UNLOCK command. Refer to Section: Block Locking for a detailed explanation and , Figure 26: Locking Operations Flowchart and Pseudo Code for a flowchart for using the Unlock command.

### **BLOCK LOCK-DOWN Command**

A locked or unlocked block can be locked down by issuing the BLOCK LOCK-DOWN command. A locked-down block cannot be programmed or erased, or have its protection status changed when WPE is low,  $V_{\rm IL}.$  When WP# is high,  $V_{\rm IH}$ , the lock-down function is disabled and the locked blocks can be individually unlocked by the BLOCK UNLOCK command.

Two bus write cycles are required to issue the BLOCK LOCK-DOWN command:

- The first bus cycle sets up the BLOCK LOCK command.
- The second bus write cycle latches the block address.

The lock status can be monitored for each block using the READ ELECTRONIC SIGNATURE command. Locked-down blocks revert to the locked (and not locked-down) state when the device is reset on power-down. Table 16 shows the lock status after issuing a



BLOCK LOCK-DOWN command. Refer to Section: Block Locking for a detailed explanation and Appendix C: Flowcharts and Pseudo Codes, Figure 26: Locking Operations Flowchart and Pseudo Code for a flowchart for using the Lock-Down command.

**Table 6: Standard Commands** 

|                             | 10     |       |                        | Bus ope    | rations <sup>1</sup> |                  |      |
|-----------------------------|--------|-------|------------------------|------------|----------------------|------------------|------|
|                             | Cycles |       | 1st cycle              |            |                      | 2nd cycle        |      |
| Commands                    |        | Op.   | Add                    | Data       | Op.                  | Add              | Data |
| Read Array                  | 1+     | Write | BKA                    | FFh        | Read                 | WA               | RD   |
| Read Status Register        | 1+     | Write | BKA                    | 70h        | Read                 | BKA <sup>2</sup> | SRD  |
| Read Electronic Signature   | 1+     | Write | BKA                    | 90h        | Read                 | BKA <sup>2</sup> | ESD  |
| Read CFI Query              | 1+     | Write | BKA                    | 98h        | Read                 | BKA <sup>2</sup> | QD   |
| Clear Status Register       | 1      | Write | Х                      | 50h        |                      |                  |      |
| Block Erase                 | 2      | Write | BKA or BA <sup>3</sup> | 20h        | Write                | BA               | D0h  |
| Program                     | 2      | Write | BKA or WA <sup>3</sup> | 40h or 10h | Write                | WA               | PD   |
| Program/Erase Suspend       | 1      | Write | Х                      | B0h        |                      |                  |      |
| Program/Erase Resume        | 1      | Write | Х                      | D0h        |                      |                  |      |
| Protection Register Program | 2      | Write | PRA                    | C0h        | Write                | PRA              | PRD  |
| Set Configuration Register  | 2      | Write | CRD                    | 60h        | Write                | CRD              | 03h  |
| Block Lock                  | 2      | Write | BKA or BA <sup>3</sup> | 60h        | Write                | BA               | 01h  |
| Block Unlock                | 2      | Write | BKA or BA <sup>3</sup> | 60h        | Write                | BA               | D0h  |
| Block Lock-Down             | 2      | Write | BKA or BA <sup>3</sup> | 60h        | Write                | BA               | 2Fh  |

Notes:

- 1. X = 'don't care', WA = Word Address in targeted bank, RD = READ DATA, SRD = Status Register Data, ESD = Electronic Signature Data, QD = Query Data, BA = Block Address, BKA = Bank Address, PD = PROGRAM Data, PRA = Protection Register Address, PRD = Protection Register Data, CRD = Configuration Register Data.
- 2. Must be same bank as in the first cycle. The signature addresses are listed in Table 7.
- 3. Any address within the bank can be used.

**Table 7: Electronic Signature Codes** 

|                          | Code                           | Address (h)                            | Data (h)                               |  |  |
|--------------------------|--------------------------------|----------------------------------------|----------------------------------------|--|--|
| Manufacturer code        |                                | Bank address + 00                      | 0020                                   |  |  |
| Device code              | Тор                            | Bank address + 01                      | 8814 (M58WR032KT)<br>8810 (M58WR064KT) |  |  |
|                          | Bottom                         | Bank address + 01                      | 8815 (M58WR032KB)<br>8811 (M58WR064KB) |  |  |
| Block protection         | tion Locked Block address + 02 |                                        | 0001                                   |  |  |
|                          | Unlocked                       |                                        | 0000                                   |  |  |
|                          | Locked and locked-down         |                                        | 0003                                   |  |  |
|                          | Unlocked and locked-down       |                                        | 0002                                   |  |  |
| Reserved                 |                                | Bank address + 03                      | Reserved                               |  |  |
| Configuration Register   |                                | Bank address + 05                      | CR <sup>1</sup>                        |  |  |
| Protection Register lock | Numonyx factory default        | Bank address + 80                      | 0002                                   |  |  |
|                          | OTP area permanently locked    |                                        | 0000                                   |  |  |
| Protection Register      |                                | Bank address + 81<br>Bank address + 84 | Unique device number                   |  |  |
|                          |                                | Bank address + 85<br>Bank address + 8C | OTP Area                               |  |  |

Notes: 1. CR = Configuration Register.

Figure 5: Protection Register Memory Map



AI08149

# **Command Interface - Factory PROGRAM Commands**

The factory PROGRAM commands are specifically designed to speed up programming. They require  $V_{PP}$  to be at  $V_{PPH}$ . Refer to Table 8: Factory Program Commands in conjunction with the descriptions in this section.

The use of factory PROGRAM commands requires certain operating conditions:

- V<sub>pp</sub> must be set to V<sub>ppH</sub>.
- $V_{DD}$  must be within operating range.
- Ambient temperature, T<sub>A</sub> must be 25°C ± 5°C.
- · The targeted block must be unlocked.

### **DOUBLE WORD PROGRAM Command**

The DOUBLE WORD PROGRAM command improves the programming throughput by writing a page of two adjacent words in parallel. The two words must only differ for the address A0.

If the block is protected, then the DOUBLE WORD PROGRAM operation aborts, the data in the block does not change, and the Status Register outputs the error.

 $V_{PP}$  must be set to  $V_{PPH}$  during DOUBLE WORD PROGRAM, otherwise the command is ignored and the Status Register does not output any error.

Three bus write cycles are necessary to issue the DOUBLE WORD PROGRAM command:

- The first bus cycle sets up the DOUBLE WORD PROGRAM command.
- The second bus cycle latches the address and the data of the first word to be written.
- The third bus cycle latches the address and the data of the second word to be written and starts the PROGRAM/ERASE CONTROLLER.

READ operations in the bank being programmed output the Status Register content after the programming has started.

During DOUBLE WORD PROGRAM operations the bank being programmed only accepts the READ ARRAY, READ STATUS REGISTER, READ ELECTRONIC SIGNATURE and READ CFI QUERY commands; all other commands are ignored. Dual operations are not supported during DOUBLE WORD PROGRAM operations and the command cannot be suspended. Typical program times are given in Table 17: Program, Erase Times and Endurance Cycles.

Programming aborts if Reset goes to  $V_{\rm IL}$ . As data integrity cannot be guaranteed when the PROGRAM operation is aborted, the memory locations must be reprogrammed.

See Appendix C: Flowcharts and Pseudo Codes, Figure 21: DOUBLE WORD PROGRAM Flowchart and Pseudo Code for the flowchart for using the DOUBLE WORD PROGRAM command.

### **QUADRUPLE WORD PROGRAM Command**

The QUADRUPLE WORD PROGRAM command improves the programming throughput by writing a page of four adjacent words in parallel. The four words must only differ for the addresses A0 and A1.

 $V_{PP}$  must be set to  $V_{PPH}$  during QUADRUPLE WORD PROGRAM, otherwise the command is ignored and the Status Register does not output any error.

If the block is protected, then the QUADRUPLE WORD PROGRAM operation aborts, the data in the block does not change, and the Status Register outputs the error.



Five bus write cycles are necessary to issue the QUADRUPLE WORD PROGRAM command:

- The first bus cycle sets up the DOUBLE WORD PROGRAM command.
- The second bus cycle latches the address and the data of the first word to be written.
- The third bus cycle latches the address and the data of the second word to be written.
- The fourth bus cycle latches the address and the data of the third word to be written.
- The fifth bus cycle latches the address and the data of the fourth word to be written and starts the PROGRAM/ERASE CONTROLLER.

READ operations to the bank being programmed output the Status Register content after the programming has started.

Programming aborts if Reset goes to  $V_{\rm IL}$ . As data integrity cannot be guaranteed when the PROGRAM operation is aborted, the memory locations must be reprogrammed.

During QUADRUPLE WORD PROGRAM operations the bank being programmed only accepts the READ ARRAY, READ STATUS REGISTER, READ ELECTRONIC SIGNATURE and READ CFI QUERY commands; all other commands are ignored.

Dual operations are not supported during QUADRUPLE WORD PROGRAM operations and the command cannot be suspended. Typical program times are given in Table 17: Program, Erase Times and Endurance Cycles.

See , Figure 22: QUADRUPLE WORD PROGRAM Flowchart and Pseudo Code for the flowchart for using the QUADRUPLE WORD PROGRAM command.

### **ENHANCED FACTORY PROGRAM Command**

The ENHANCED FACTORY PROGRAM command programs large streams of data within any one block. It greatly reduces the total programming time when a large number of words are written to a block at any one time.

Dual operations are not supported during the ENHANCED FACTORY PROGRAM operation and the command cannot be suspended.

For optimum performance the ENHANCED FACTORY PROGRAM commands should be limited to a maximum of 10 PROGRAM/ERASE cycles per block. If this limit is exceeded the internal algorithm continues to work properly but some degradation in performance is possible. Typical program times are given in Table 17.

If the block is protected then the ENHANCED FACTORY PROGRAM operation aborts, the data in the block does not change, and the Status Register outputs the error.

The ENHANCED FACTORY PROGRAM command has four phases: the setup phase, the PROGRAM phase to program the data to the memory, the verify phase to check that the data has been correctly programmed and reprogram if necessary and the exit phase. Refer to Table 8: Factory Program Commands, and Figure 28: ENHANCED FACTORY PROGRAM Flowchart.

### **Setup Phase**

The ENHANCED FACTORY PROGRAM command requires two bus write operations to initiate the command:

- The first bus cycle sets up the ENHANCED FACTORY PROGRAM command
- The second bus cycle confirms the command.



The Status Register P/EC bit SR7 should be read to check that the P/EC is ready. After the confirm command is issued, read operations output the Status Register data. The READ STATUS REGISTER command must not be issued or it is interpreted as data to program.

If the second bus cycle is not EFP confirm (D0h), Status Register bits SR4 and SR5 are set and the command aborts.

 $V_{PP}$  value must be in the  $V_{PPH}$  range during the confirm command, otherwise SR4 and SR3 are set and command are aborted.

#### **PROGRAM Phase**

The PROGRAM phase requires n+1 cycles, where n is the number of words (refer to Table 8: Factory Program Commands, and Figure 28: ENHANCED FACTORY PROGRAM Flowchart).

Three successive steps are required to issue and execute the PROGRAM phase of the command:

- 1. Use one bus write operation to latch the start address and the first word to be programmed, where the start address is the location of the first data to be programmed. The Status Register Bank Write Status bit SR0 should be read to check that the P/EC is ready for the next word.
- 2. Each subsequent word to be programmed is latched with a new bus write operation. The address can either remain the start address, in which case the P/EC increments the address location. Or the address can be incremented, in which case the P/EC jumps to the new address. If any address is given that is not in the same block as the start address, the PROGRAM phase terminates and the verify phase begins. The Status Register bit SR0 should be read between each bus write cycle to check that the P/EC is ready for the next word.
- 3. Finally, after all words have been programmed, write one bus write operation to any address outside the block containing the start address, to terminate the programming phase.

The memory is now set to enter the verify phase.

### **Verify Phase**

The verify phase is similar to the PROGRAM phase in that all words must be resent to the memory for them to be checked against the programmed data. The PROGRAM/ERASE CONTROLLER checks the stream of data with the data that was programmed in the PROGRAM phase and reprograms the memory location, if necessary.

Three successive steps are required to execute the verify phase of the command:

- 1. Use one bus write operation to latch the start address and the first word to be verified. The Status Register bit SR0 should be read to check that the PROGRAM/ERASE CONTROLLER is ready for the next word.
- 2. Each subsequent word to be verified is latched with a new bus write operation. The words must be written in the same order as in the PROGRAM phase. The address can remain the start address or be incremented. If any address that is not in the same block as the start address is given, the verify phase terminates. Status Register bit SR0 should be read to check that the P/EC is ready for the next word.
- 3. Finally, after all words have been verified, write one bus write operation to any address outside the block containing the start address, to terminate the verify phase.



If the verify phase is successfully completed, the memory remains in READ STATUS REGISTER mode. If the PROGRAM/ERASE CONTROLLER fails to reprogram a given location, the error is signaled in the Status Register.

### **Exit Phase**

Status Register P/EC bit SR7 set to '1' indicates that the device has returned to read mode. A full Status Register check should be done to ensure that the block has been successfully programmed. See Section: Status Register for more details.

### QUADRUPLE ENHANCED FACTORY PROGRAM Command

The QUADRUPLE ENHANCED FACTORY PROGRAM command programs one or more pages of four adjacent words in parallel. The four words must only differ for the addresses A0 and A1.

 $V_{PP}$  must be set to  $V_{PPH}$  during the QUADRUPLE ENHANCED FACTORY PROGRAM, otherwise the command is ignored and the Status Register does not output any error.

Dual operations are not supported during QUADRUPLE ENHANCED FACTORY PROGRAM operations and the command cannot be suspended.

If the block is protected then the QUADRUPLE ENHANCED FACTORY PROGRAM operation aborts, the data in the block does not change, and the Status Register outputs the error.

The QUADRUPLE ENHANCED FACTORY PROGRAM command has four phases: the setup phase, the load phase where the data is loaded into the buffer, the combined PROGRAM and VERIFY phase where the loaded data is programmed to the memory and then automatically checked and reprogrammed if necessary and the exit phase. Unlike the ENHANCED FACTORY PROGRAM it is not necessary to resubmit the data for the verify phase. The load phase and the PROGRAM and VERIFY phase can be repeated to program any number of pages within the block.

#### **Setup Phase**

The QUADRUPLE ENHANCED FACTORY PROGRAM command requires one bus write operation to initiate the load phase. After the setup command is issued, READ operations output the Status Register data. The READ STATUS REGISTER command must not be issued or it is interpreted as data to program.

### **Load Phase**

The load phase requires 4 cycles to load the data (refer to Table 8: Factory Program Commands and Figure 29: QUADRUPLE ENHANCED FACTORY PROGRAM Flowchart). Once the first word of each page is written it is impossible to exit the load phase until all four words have been written.

Two successive steps are required to issue and execute the load phase of the QUADRUPLE ENHANCED FACTORY PROGRAM command.

1. Use one bus write operation to latch the start address and the first word of the first page to be programmed, where the start address is the location of the first data to be programmed. For subsequent pages the first word address can remain the start address (in which case the next page is programmed) or can be any address in the same block. If any address is given that is not in the same block as the start address, the device enters the exit phase. For the first load phase Status Register bit SR7 should be read after the first word has been issued to check that the command has been accepted (bit SR7 set to '0'). This check is not required for subsequent load phases.



2. Each subsequent word to be programmed is latched with a new bus write operation. The address is only checked for the first word of each page as the order of the words to be programmed is fixed.

The memory is now set to enter the PROGRAM and VERIFY phase.

#### **PROGRAM and VERIFY Phase**

In the PROGRAM and VERIFY phase the four words that were loaded in the load phase are programmed in the memory array and then verified by the PROGRAM/ERASE CONTROLLER. If any errors are found, the PROGRAM/ERASE CONTROLLER reprograms the location. During this phase the Status Register shows that the PROGRAM/ERASE CONTROLLER is busy, the Status Register bit SR7 is set to '0', and that the device is not waiting for new data (Status Register bit SR0 set to '1'). When Status Register bit SR0 is set to '0' the PROGRAM and VERIFY phase has terminated.

Once the verify phase has successfully completed, subsequent pages in the same block can be loaded and programmed. The device returns to the beginning of the load phase by issuing one bus write operation to latch the address and the first of the four new words to be programmed.

#### **Exit Phase**

Finally, after all the pages have been programmed, write one bus write operation to any address outside the block containing the start address, to terminate the load and PROGRAM and VERIFY phases.

Status Register bit SR7 set to '1' and bit SR0 set to '0' indicate that the QUADRUPLE ENHANCED FACTORY PROGRAM command has terminated. A full Status Register check should be done to ensure that the block has been successfully programmed. See Section: Status Register for more details.

If the PROGRAM and VERIFY phase has successfully completed the memory returns to read mode. If the P/EC fails to program and reprogram a given location, the error is signaled in the Status Register.



Table 8: **Factory Program Commands** 

|                                             |                                   | 10        | Bus write operations <sup>1</sup> |           |                           |      |                   |      |          |                  |       |                         |      |
|---------------------------------------------|-----------------------------------|-----------|-----------------------------------|-----------|---------------------------|------|-------------------|------|----------|------------------|-------|-------------------------|------|
|                                             |                                   | Cycles    | 19                                | st        | 2n                        | d    | 3rd               |      | Final -1 |                  | Final |                         |      |
| Command                                     | Phase                             |           | Add                               | Data      | Add                       | Data | Add               | Data |          | Add              | Data  | Add                     | Data |
| Double Wor                                  | d Program <sup>2</sup>            | 3         | BKA or<br>WA1 <sup>3</sup>        | 35h       | WA1                       | PD1  | WA2               | PD2  |          |                  |       |                         |      |
| Quadruple V<br>Program <sup>4</sup>         | Vord                              | 5         | BKA or<br>WA1 <sup>3</sup>        | 56h       | WA1                       | PD1  | WA2               | PD2  |          | WA3              | PD3   | WA4                     | PD4  |
| Enhanced<br>Factory<br>Program <sup>5</sup> | Setup,<br>Program                 | 2+n+<br>1 | BKA or<br>WA1 <sup>3</sup>        | 30h       | BA or<br>WA1 <sup>6</sup> | D0h  | WA1               | PD1  | •        | WAn <sup>8</sup> | PAn   | NOT<br>WA1 <sup>7</sup> |      |
|                                             | Verify, Exit                      | n+1       | WA1 <sup>7</sup>                  | PD1       | WA2 <sup>8</sup>          | PD2  | WA3 <sup>8</sup>  | PD3  |          | WAn <sup>8</sup> | PAn   | NOT<br>WA1 <sup>7</sup> |      |
| Quadruple<br>Enhanced                       | Setup,<br>first Load              | 5         | BKA or<br>WA1 <sup>3</sup>        | 75h       | WA1 <sup>7</sup>          | PD1  | WA2 <sup>9</sup>  | PD2  |          | WA3 <sup>7</sup> | PD3   | WA4 <sup>9</sup>        | PD4  |
| Factory Program 4,5 & Verify  Automatic     |                                   |           |                                   |           |                           |      |                   |      |          |                  |       |                         |      |
|                                             | Subsequent<br>Loads               | 4         | WA1i <sup>7</sup>                 | PD1i      | WA2i <sup>9</sup>         | PD2i | WA3i <sup>9</sup> | PD3i |          |                  |       | WA4i <sup>9</sup>       | PD4i |
|                                             | Subsequent<br>Program &<br>Verify |           |                                   | Automatic |                           |      |                   |      |          |                  |       |                         |      |
|                                             | Exit                              | 1         | NOT<br>WA1 <sup>7</sup>           |           |                           |      |                   |      |          |                  |       |                         |      |

- Notes: 1. WA = Word Address in targeted bank, BKA = Bank Address, PD = Program Data, BA = Block
  - 2. Word addresses 1 and 2 must be consecutive Addresses differing only for A0.
  - 3. Any address within the bank can be used.
  - 4. Word addresses 1,2,3 and 4 must be consecutive addresses differing only for A0 and A1.
  - 5. A bus read must be done between each write cycle where the data is programmed or verified to read the Status Register and check that the memory is ready to accept the next data. n = number of words, i = number of pages to be programmed.
  - 6. Any address within the block can be used.
  - 7. WA1 is the start address. NOT WA1 is any address that is not in the same block as WA1.
  - 8. Address can remain starting address WA1 or be incremented.

31

9. Address is only checked for the first word of each page as the order to program the words in each page is fixed so subsequent words in each page can be written to any address.

# **Status Register**

The Status Register provides information on the current or previous PROGRAM or ERASE operations. Issue a READ STATUS REGISTER command to read the contents of the Status Register (refer to Section : READ STATUS REGISTER Command for more details). To output the contents, the Status Register is latched and updated on the falling edge of the Chip Enable or Output Enable signals and can be read until Chip Enable or Output Enable returns to  $V_{\rm IH}$ . The Status Register can only be read using single asynchronous or single synchronous reads. Bus read operations from any address within the bank always read the Status Register during PROGRAM and ERASE operations, as long as no READ ARRAY command has been issued.

The various bits convey information about the status and any errors of the operation. Bits SR7, SR6, SR2 and SR0 provide information on the status of the device and are set and reset by the device. Bits SR5, SR4, SR3 and SR1 provide information on errors. They are set by the device but must be reset by issuing a CLEAR STATUS REGISTER command or a hardware reset. If an error bit is set to '1' the Status Register should be reset before issuing another command. SR7 to SR1 refer to the status of the device while SR0 refers to the status of the addressed bank.

The bits in the Status Register are summarized in Table 9: Status Register Bits. Refer to Table 9 in conjunction with the descriptions in the following sections.

### PROGRAM/ERASE CONTROLLER STATUS Bit (SR7)

The PROGRAM/ERASE CONTROLLER status bit indicates whether the PROGRAM/ERASE CONTROLLER is active or inactive in any bank. When the PROGRAM/ERASE CONTROLLER status bit is Low (set to '0'), the PROGRAM/ERASE CONTROLLER is active; when the bit is High (set to '1'), the PROGRAM/ERASE CONTROLLER is inactive, and the device is ready to process a new command.

The PROGRAM/ERASE CONTROLLER status is Low immediately after a PROGRAM/ERASE SUSPEND command is issued until the PROGRAM/ERASE CONTROLLER pauses. After the PROGRAM/ERASE CONTROLLER pauses the bit is High.

During PROGRAM and ERASE operations the PROGRAM/ERASE CONTROLLER status bit can be polled to find the end of the operation. Other bits in the Status Register should not be tested until the PROGRAM/ERASE CONTROLLER completes the operation and the bit is High.

After the PROGRAM/ERASE CONTROLLER completes its operation the ERASE STATUS, PROGRAM status,  $V_{\rm PP}$  status and block lock status bits should be tested for errors.

### **ERASE SUSPEND STATUS Bit (SR6)**

The ERASE SUSPEND status bit indicates that an ERASE operation has been suspended or is going to be suspended in the addressed block. When the ERASE SUSPEND status bit is High (set to '1'), a PROGRAM/ERASE SUSPEND command has been issued and the memory is waiting for a PROGRAM/ERASE RESUME command.

The ERASE SUSPEND status should only be considered valid when the PROGRAM/ ERASE CONTROLLER status bit is High (PROGRAM/ERASE CONTROLLER inactive). SR7 is set within the erase suspend latency time of the PROGRAM/ERASE SUSPEND command being issued, therefore, the memory may still complete the operation rather than entering the suspend mode.

When a PROGRAM/ERASE RESUME command is issued the ERASE SUSPEND status bit returns Low.

### **ERASE STATUS Bit (SR5)**

The ERASE STATUS bit identifies if the memory has failed to verify that the block has erased correctly. When the ERASE STATUS bit is High (set to '1'), the PROGRAM/ERASE CONTROLLER has applied the maximum number of pulses to the block and still failed to verify that it has erased correctly. The ERASE STATUS bit should be read once the PROGRAM/ERASE CONTROLLER status bit is High (PROGRAM/ERASE CONTROLLER inactive).

Once set High, the ERASE STATUS bit can only be reset Low by a CLEAR STATUS REGISTER command or a hardware reset. If set High it should be reset before a new PROGRAM or ERASE command is issued, otherwise the new command appears to fail.

### **PROGRAM STATUS Bit (SR4)**

The PROGRAM status bit identifies a program failure or an attempt to program a '1' to an already programmed bit when  $V_{PP} = V_{PPH}$ .

When the PROGRAM status bit is High (set to '1'), the PROGRAM/ERASE CONTROLLER has applied the maximum number of pulses to the byte and still failed to verify that it has programmed correctly.

After an attempt to program a '1' to an already programmed bit, the PROGRAM status bit SR4 only goes High (set to '1') if  $V_{PP} = V_{PPH}$  (if  $V_{PP}$  is different from  $V_{PPH}$ , SR4 remains Low (set to '0') and the attempt is not shown).

The PROGRAM status bit should be read once the PROGRAM/ERASE CONTROLLER status bit is High (PROGRAM/ERASE CONTROLLER inactive).

Once set High, the PROGRAM status bit can only be reset Low by a CLEAR STATUS REGISTER command or a hardware reset. If set High it should be reset before a new command is issued, otherwise the new command appears to fail.

### **V<sub>PP</sub> Status Bit (SR3)**

The  $V_{PP}$  status bit identifies an invalid voltage on the  $V_{PP}$  pin during PROGRAM and ERASE operations. The  $V_{PP}$  pin is only sampled at the beginning of a PROGRAM or ERASE operation. Indeterminate results can occur if  $V_{PP}$  becomes invalid during an operation.

When the  $V_{PP}$  status bit is Low (set to '0'), the voltage on the  $V_{PP}$  pin was sampled at a valid voltage. When the  $V_{PP}$  status bit is High (set to '1'), the  $V_{PP}$  pin has a voltage that is below the  $V_{PP}$  lockout voltage,  $V_{PPLK}$ , the memory is protected and PROGRAM and ERASE operations cannot be performed.

Once set High, the  $V_{PP}$  status bit can only be reset Low by a CLEAR STATUS REGISTER command or a hardware reset. If set High it should be reset before a new PROGRAM or ERASE command is issued, otherwise the new command appears to fail.

### **PROGRAM SUSPEND STATUS Bit (SR2)**

The PROGRAM SUSPEND STATUS bit indicates that a PROGRAM operation has been suspended in the addressed block. When the PROGRAM SUSPEND STATUS bit is High (set to '1'), a PROGRAM/ERASE SUSPEND command has been issued and the memory is



waiting for a PROGRAM/ERASE RESUME command. The PROGRAM SUSPEND STATUS should only be considered valid when the PROGRAM/ERASE CONTROLLER status bit is High (PROGRAM/ERASE CONTROLLER inactive). SR2 is set within the program suspend latency time of the PROGRAM/ERASE SUSPEND command being issued, therefore, the memory may still complete the operation rather than entering the suspend mode.

When a PROGRAM/ERASE RESUME command is issued, the PROGRAM SUSPEND STATUS bit returns Low.

### **Block Protection Status Bit (SR1)**

The block protection status bit can be used to identify if a PROGRAM or BLOCK ERASE operation has tried to modify the contents of a locked or locked-down block.

When the block protection status bit is High (set to '1'), a PROGRAM or ERASE operation has been attempted on a locked or locked-down block.

Once set High, the block protection status bit can only be reset Low by a CLEAR STATUS REGISTER command or a hardware reset. If set High it should be reset before a new command is issued, otherwise the new command appears to fail.

### **Bank Write/Multiple Word PROGRAM Status Bit (SR0)**

The bank write status bit indicates whether the addressed bank is programming or erasing. In ENHANCED FACTORY PROGRAM mode the multiple word PROGRAM bit shows if a word has finished programming or verifying depending on the phase. The bank write status bit should only be considered valid when the PROGRAM/ERASE CONTROLLER status SR7 is Low (set to '0').

When both the PROGRAM/ERASE CONTROLLER status bit and the bank write status bit are Low (set to '0'), the addressed bank is executing a PROGRAM or ERASE operation. When the PROGRAM/ERASE CONTROLLER status bit is Low (set to '0') and the bank write status bit is High (set to '1'), a PROGRAM or ERASE operation is being executed in a bank other than the one being addressed.

In ENHANCED FACTORY PROGRAM mode if the multiple word program status bit is Low (set to '0'), the device is ready for the next word. If the multiple word program status bit is High (set to '1') the device is not ready for the next word.

Refer to: Appendix C: Flowcharts and Pseudo Codes for using the Status Register.

34

**Table 9: Status Register Bits** 

| Bit | Name                            | Туре   | Logic<br>level <sup>1</sup> | Definition                              |                                                                    |  |
|-----|---------------------------------|--------|-----------------------------|-----------------------------------------|--------------------------------------------------------------------|--|
| SR7 | P/EC status                     | Status | '1'                         | Ready                                   |                                                                    |  |
|     |                                 |        | '0'                         | Busy                                    |                                                                    |  |
| SR6 | Erase suspend status            | Status | '1'                         | Erase suspended                         |                                                                    |  |
|     |                                 |        | '0'                         | Erase in pr                             | Erase in progress or completed                                     |  |
| SR5 | Erase status                    | Error  | '1'                         | Erase error                             | •                                                                  |  |
|     |                                 |        | '0'                         | Erase succe                             | ess                                                                |  |
| SR4 | Program status                  | Error  | '1'                         | Program error                           |                                                                    |  |
|     |                                 |        | '0'                         | Program su                              | uccess                                                             |  |
| SR3 | V <sub>PP</sub> status          | Error  | '1'                         | V <sub>PP</sub> invalid, abort          |                                                                    |  |
|     |                                 |        | '0'                         | V <sub>PP</sub> OK                      |                                                                    |  |
| SR2 | Program suspend status          | Status | '1'                         | Program suspended                       |                                                                    |  |
|     |                                 |        | '0'                         | Program in progress or completed        |                                                                    |  |
| SR1 | Block protection status         | Error  | '1'                         | Program/erase on protected block, abort |                                                                    |  |
|     |                                 |        | '0'                         | No operation to protected blocks        |                                                                    |  |
| SR0 | Bank write status               | Status | '1'                         | SR7 = '1'                               | Not allowed                                                        |  |
|     |                                 |        |                             | SR7 = '0'                               | Program or erase operation in a bank other than the addressed bank |  |
|     |                                 |        | '0'                         | SR7 = '1'                               | No program or erase operation in the device                        |  |
|     |                                 |        |                             | SR7 = '0'                               | Program or erase operation in addressed bank                       |  |
|     | Multiple word program status    | Status | '1'                         | SR7 = '1'                               | Not allowed                                                        |  |
|     | (enhanced factory program mode) |        |                             | SR7 = '0'                               | The device is NOT ready for the next word                          |  |
|     | ,                               |        | '0'                         | SR7 = '1'                               | The device is exiting EFP                                          |  |
|     |                                 |        |                             | SR7 = '0'                               | The device is ready for the next word                              |  |

Notes: 1. Logic level '1' is High, '0' is Low.

# **Configuration Register**

The Configuration Register configures the type of bus access that the memory performs. Refer to Section: Read Modes for details on READ operations.

The Configuration Register is set through the command interface. After a reset or power-up the device is configured for asynchronous page read (CR15 = 1). The Configuration Register bits are described in Table 11. They specify the selection of the burst length, burst type, burst X latency, and the READ operation. Refer to Figures 6 and 7 for examples of synchronous burst configurations.

### **READ Select Bit (CR15)**

The READ select bit, CR15, switches between asynchronous and synchronous bus read operations. When the read select bit is set to 1, READ operations are asynchronous; when the read select bit is set to 0, READ operations are synchronous. Synchronous burst read is supported in both parameter and main blocks and can be performed across banks.

On reset or power-up the read select bit is set to 1 for asynchronous access.

### X-latency Bits (CR13-CR11)

The X-latency bits are used during synchronous READ operations to set the number of clock cycles between the address being latched and the first data becoming available. For correct operation the X-latency bits can only assume the values in Table 11: Configuration Register.

Table 10shows how to set the X-latency parameter, taking into account the speed class of the device and the frequency used to read the Flash memory in synchronous mode.

**Table 10: Latency Settings** 

| f <sub>max</sub> | t <sub>K</sub> min | X-latency min |
|------------------|--------------------|---------------|
| 30 MHz           | 33 ns              | 2             |
| 40 MHz           | 25 ns              | 3             |
| 54 MHz           | 19 ns              | 4             |
| 66 MHz           | 15 ns              | 4             |

### **Wait Polarity Bit (CR10)**

In synchronous burst mode the Wait signal indicates whether the output data are valid or a WAIT state must be inserted. The wait polarity bit is used to set the polarity of the Wait signal. When the wait polarity bit is set to '0' the Wait signal is active Low. When the wait polarity bit is set to '1' the Wait signal is active High.

# **Data Output Configuration Bit (CR9)**

The Data Output Configuration bit determines whether the output remains valid for one or two clock cycles. When the data output configuration bit is 0 the output data is valid for one clock cycle. When the data output configuration bit is 1 the output data is valid for two clock cycles.

The data output configuration depends on the condition:

tK > tKOV + tOVK CPU



# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Configuration Register

where <sup>t</sup>K is the clock period, <sup>t</sup>QVK\_CPU is the data setup time required by the system CPU and <sup>t</sup>KQV is the clock to data valid time. If this condition is not satisfied, the data output configuration bit should be set to '1' (two clock cycles). Refer to Figure 6: X-latency and Data Output Configuration Example.

## **Wait Configuration Bit (CR8)**

In burst mode the Wait bit controls the timing of the Wait output pin, WAIT. When WAIT is asserted, data is not valid and when WAIT is de-asserted, data is valid. When the Wait bit is 0 the Wait output pin is asserted during the wait state. When the Wait bit is 1 the Wait output pin is asserted one clock cycle before the wait state.

## **Burst Type Bit (CR7)**

The burst type bit configures the sequence of addresses read as sequential or interleaved. When the burst type bit is 0 the memory outputs from interleaved addresses. When the burst type bit is 1 the memory outputs from sequential addresses. See Table 12: Burst Type Definition for the sequence of addresses output from a given starting address in each mode.

## Valid Clock Edge Bit (CR6)

The valid clock edge bit, CR6, configures the active edge of the Clock, CLK, during SYCHRONOUS BURST READ operations. When the valid clock edge bit is 0 the falling edge of the Clock is the active edge. When the Valid Clock Edge bit is 1 the rising edge of the Clock is active.

## **Wrap Burst Bit (CR3)**

The burst reads can be confined inside the 4 or 8 word boundary (wrap) or overcome the boundary (no wrap). The wrap burst bit selects between wrap and no wrap. When the wrap burst bit is set to '0' the burst read wraps; when it is set to '1' the burst read does not wrap.

## **Burst Length Bits (CR2-CR0)**

The burst length bits set the number of words to be output during a SYCHRONOUS BURST READ operation as result of a single Address Latch cycle. They can be set for 4 words, 8 words, 16 words or continuous burst, where all the words are read sequentially.

In continuous burst mode the burst sequence can cross bank boundaries.

In continuous burst mode or in 4, 8, 16 words no-wrap, depending on the starting address, the device asserts the WAIT output to indicate that a delay is necessary before the data is output.

If the starting address is aligned to a 4 word boundary no wait states are needed and the WAIT output is not asserted.

If the starting address is shifted by 1, 2 or 3 positions from the 4 word boundary, WAIT is asserted for 1, 2 or 3 clock cycles when the burst sequence crosses the first 16 word boundary to indicate that the device needs an internal delay to read the successive words in the array. WAIT is asserted only once during a continuous burst access. See also Table 12: Burst Type Definition.

CR14, CR5 and CR4 are reserved for future use.



# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Configuration Register

**Table 11: Configuration Register** 

| Bit       | Description                                                                                                                                                                                                    | Value              | Description                                               |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------|
| CR15      | Read select                                                                                                                                                                                                    | 0                  | Synchronous read                                          |
|           |                                                                                                                                                                                                                | 1                  | Asynchronous read (default at power-on)                   |
| CR14      | Reserved                                                                                                                                                                                                       |                    |                                                           |
| CR13-CR11 | X-latency                                                                                                                                                                                                      | 010                | 2 clock latency                                           |
|           |                                                                                                                                                                                                                | 011                | 3 clock latency                                           |
|           |                                                                                                                                                                                                                | 100                | 4 clock latency                                           |
|           |                                                                                                                                                                                                                | 101                | 5 clock latency                                           |
|           |                                                                                                                                                                                                                | 111                | Reserved (default)                                        |
|           |                                                                                                                                                                                                                |                    | Other configurations reserved                             |
| CR10      | Other configuration  Other configuration  Other configuration  WAIT is active Low  WAIT is active High (default)  Data held for one clock cycle  Data held for two clock cycle  WAIT is active during wait sta | WAIT is active Low |                                                           |
|           |                                                                                                                                                                                                                | 1                  | WAIT is active High (default)                             |
| CR9       |                                                                                                                                                                                                                | 0                  | Data held for one clock cycle                             |
|           | configuration                                                                                                                                                                                                  | 1                  | Data held for two clock cycles (default)                  |
| CR8       | Wait configuration                                                                                                                                                                                             | 0                  | WAIT is active during wait state                          |
|           |                                                                                                                                                                                                                | 1                  | WAIT is active one data cycle before wait state (default) |
| CR7       | Burst type                                                                                                                                                                                                     | 0                  | Interleaved                                               |
|           |                                                                                                                                                                                                                | 1                  | Sequential (default)                                      |
| CR6       | Valid clock edge                                                                                                                                                                                               | 0                  | Falling Clock edge                                        |
|           |                                                                                                                                                                                                                | 1                  | Rising Clock edge (default)                               |
| CR5-CR4   | Reserved                                                                                                                                                                                                       |                    |                                                           |
| CR3       | Wrap burst                                                                                                                                                                                                     | 0                  | Wrap                                                      |
|           |                                                                                                                                                                                                                | 1                  | No wrap (default)                                         |
| CR2-CR0   | Burst length                                                                                                                                                                                                   | 001                | 4 words                                                   |
|           |                                                                                                                                                                                                                | 010                | 8 words                                                   |
|           |                                                                                                                                                                                                                | 011                | 16 words                                                  |
|           |                                                                                                                                                                                                                | 111                | Continuous (CR7 must be set to '1') (default)             |



# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Configuration Register

**Table 12: Burst Type Definition** 

|      |              | iz. Buist type betinition |             |                     |                     |                                               |                                               |                                                          |
|------|--------------|---------------------------|-------------|---------------------|---------------------|-----------------------------------------------|-----------------------------------------------|----------------------------------------------------------|
| Mode | Canad        | 4 w                       | ords        | 8 w                 | ords                | 16 w                                          | ords                                          | Cantinuana                                               |
| M    | Start<br>add | Sequential                | Interleaved | Sequential          | Interleaved         | Sequential                                    | Interleaved                                   | Continuous<br>burst                                      |
|      | 0            | 0-1-2-3                   | 0-1-2-3     | 0-1-2-3-4-5-<br>6-7 | 0-1-2-3-4-5-<br>6-7 | 0-1-2-3-4-5-6-7-<br>8-9-10-11-12-13-<br>14-15 | 0-1-2-3-4-5-6-<br>7-8-9-10-11-12-<br>13-14-15 | 0-1-2-3-4-5-6                                            |
|      | 1            | 1-2-3-0                   | 1-0-3-2     | 1-2-3-4-5-6-<br>7-0 | 1-0-3-2-5-4-<br>7-6 | 1-2-3-4-5-6-7-8-<br>9-10-11-12-13-<br>14-15-0 | 1-0-3-2-5-4-7-<br>6-9-8-11-10-13-<br>12-15-14 | 1-2-3-4-5-6-7-<br>15-WAIT-16-17-<br>18                   |
|      | 2            | 2-3-0-1                   | 2-3-0-1     | 2-3-4-5-6-7-<br>0-1 | 2-3-0-1-6-7-<br>4-5 | 2-3-4-5-6-7-8-9-<br>10-11-12-13-14-<br>15-0-1 | 2-3-0-1-6-7-4-<br>5-10-11-8-9-14-<br>15-12-13 | 2-3-4-5-6-715-<br>WAIT-WAIT-16-<br>17-18                 |
|      | 3            | 3-0-1-2                   | 3-2-1-0     | 3-4-5-6-7-0-<br>1-2 | 3-2-1-0-7-6-<br>5-4 | 3-4-5-6-7-8-9-10-<br>11-12-13-14-15-<br>0-1-2 | 3-2-1-0-7-6-5-<br>4-11-10-9-8-15-<br>14-13-12 | 3-4-5-6-715-<br>WAIT-WAIT-<br>WAIT-16-17-18              |
| dε   |              |                           |             |                     |                     |                                               |                                               |                                                          |
| Wrap | 7            | 7-4-5-6                   | 7-6-5-4     | 7-0-1-2-3-4-<br>5-6 | 7-6-5-4-3-2-<br>1-0 | 7-8-9-10-11-12-<br>13-14-15-0-1-2-3-<br>4-5-6 | 7-6-5-4-3-2-1-<br>0-15-14-13-12-<br>11-10-9-8 | 7-8-9-10-11-12-<br>13-14-15-WAIT-<br>WAIT-WAIT-16-<br>17 |
|      |              |                           |             |                     |                     |                                               |                                               |                                                          |
|      | 12           |                           |             |                     |                     |                                               |                                               | 12-13-14-15-16-<br>17-18                                 |
|      | 13           |                           |             |                     |                     |                                               |                                               | 13-14-15-WAIT-<br>16-17-18                               |
|      | 14           |                           |             |                     |                     |                                               |                                               | 14-15-WAIT-<br>WAIT-16-17-18                             |
|      | 15           |                           |             |                     |                     |                                               |                                               | 15-WAIT-WAIT-<br>WAIT-16-17-18                           |

# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Configuration Register

**Table 12: Burst Type Definition (Continued)** 

|          | 12.   |             | ords        |                          | ords        | 16 words                           |             |                        |
|----------|-------|-------------|-------------|--------------------------|-------------|------------------------------------|-------------|------------------------|
| Mode     | Start |             |             |                          |             |                                    |             | Continuous             |
| 2        | add   | Sequential  | Interleaved | Sequential               | Interleaved | Sequential                         | Interleaved | burst                  |
|          | 0     | 0-1-2-3     |             | 0-1-2-3-4-5-             |             | 0-1-2-3-4-5-6-7-                   |             | Same as for            |
|          |       |             |             | 6-7                      |             | 8-9-10-11-12-13-<br>14-15          |             | Wrap<br>(Wrap /No Wrap |
|          | 1     | 1-2-3-4     |             | 1-2-3-4-5-6-             |             | 1-2-3-4-5-6-7-8-                   |             | has no effect on       |
|          |       |             |             | 7-8                      |             | 9-10-11-12-13-                     |             | Continuous<br>Burst)   |
|          |       |             |             |                          |             | 14-15-WAIT-16                      |             | 2 4.50,                |
|          | 2     | 2-3-4-5     |             | 2-3-4-5-6-7-             |             | 2-3-4-5-6-7-8-9-                   |             |                        |
|          |       |             |             | 8-9                      |             | 10-11-12-13-14-<br>15-WAIT-WAIT-   |             |                        |
|          |       |             |             |                          |             | 16-17                              |             |                        |
|          | 3     | 3-4-5-6     |             | 3-4-5-6-7-8-             |             | 3-4-5-6-7-8-9-10-                  |             |                        |
|          |       |             |             | 9-10                     |             | 11-12-13-14-15-                    |             |                        |
|          |       |             |             |                          |             | WAIT-WAIT-<br>WAIT-16-17-18        |             |                        |
|          |       |             |             |                          | I           |                                    |             |                        |
|          | 7     | 7-8-9-10    |             | 7-8-9-10-11-             |             | 7-8-9-10-11-12-                    |             |                        |
|          |       |             |             | 12-13-14                 |             | 13-14-15-WAIT-                     |             |                        |
| <u>a</u> |       |             |             |                          |             | WAIT-WAIT-16-<br>17-18-19-20-21-   |             |                        |
| No-wrap  |       |             |             |                          |             | 22                                 |             |                        |
| 8        |       |             | L           |                          | 1           |                                    |             |                        |
|          | 12    | 12-13-14-15 |             | 12-13-14-15-             |             | 12-13-14-15-16-                    |             |                        |
|          |       |             |             | 16-17-18-19              |             | 17-18-19-20-21-<br>22-23-24-25-26- |             |                        |
|          |       |             |             |                          |             | 27                                 |             |                        |
|          | 13    | 13-14-15-   |             | 13-14-15-                |             | 13-14-15-WAIT-                     |             |                        |
|          |       | WAIT-16     |             | WAIT-16-17-              |             | 16-17-18-19-20-                    |             |                        |
|          |       |             |             | 18-19-20                 |             | 21-22-23-24-25-<br>26-27-28        |             |                        |
|          | 14    | 14-15-WAIT- |             | 14-15-WAIT-              |             | 14-15-WAIT-                        |             |                        |
|          |       | WAIT-16-17  |             | WAIT-16-17-              |             | WAIT-16-17-18-                     |             |                        |
|          |       |             |             | 18-19-20-21              |             | 19-20-21-22-23-<br>24-25-26-27-28- |             |                        |
|          |       |             |             |                          |             | 29                                 |             |                        |
|          | 15    | 15-WAIT-    | •           | 15-WAIT-                 |             | 15-WAIT-WAIT-                      |             |                        |
|          |       | WAIT-WAIT-  |             | WAIT-WAIT-               |             | WAIT-16-17-18-                     |             |                        |
|          |       | 16-17-18    |             | 16-17-18-19-<br>20-21-22 |             | 19-20-21-22-23-<br>24-25-26-27-28- |             |                        |
|          |       |             |             |                          |             | 29-30                              |             |                        |



Figure 6: X-latency and Data Output Configuration Example



1. AMAX is equal to A20 in the M58WR032KT/B and, to A21 in the M58WR064KT/B.

2. Settings shown: X-latency = 4, data output held for one clock cycle.

Figure 7: Wait Configuration Example



Notes: 1. AMAX is equal to A20 in the M58WR032KT/B and, to A21 in the M58WR064KT/B.

## M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Read Modes

## **Read Modes**

Read operations can be performed in two different ways depending on the settings in the Configuration Register. If the clock signal is 'don't care' for the data output, the read operation is asynchronous. If the data output is synchronized with clock, the read operation is synchronous.

The read mode and data output format are determined by the Configuration Register (see Section: Configuration Register for details). All banks supports both asynchronous and synchronous read operations. The multiple bank architecture allows read operations in one bank, while write operations are being executed in another (see Tables 13 and 14).

#### **ASYCHRONOUS READ Mode**

In ASYCHRONOUS READ operations the clock signal is 'don't care'. The device outputs the data corresponding to the address latched, that is the memory array, Status Register, common Flash interface or electronic signature, depending on the command issued. CR15 in the Configuration Register must be set to '1' for asynchronous operations.

In ASYCHRONOUS READ Mode a page of data is internally read and stored in a page buffer. The page has a size of 4 words and is addressed by A0 and A1 address inputs. The address inputs A0 and A1 are not gated by Latch Enable in ASYCHRONOUS READ Mode.

The first read operation within the page has a longer access time ( $T_{acc}$ , random access time), and subsequent reads within the same page have much shorter access times. If the page changes then the normal, longer timings apply again.

ASYCHRONOUS READ operations can be performed in two different ways, Asynchronous random access read and asynchronous page read. Only asynchronous page read takes full advantage of the internal page storage so different timings are applied.

During ASYCHRONOUS READ operations, after a bus inactivity of 150ns, the device automatically switches to automatic standby mode. In this condition the power consumption is reduced to the standby value and the outputs are still driven.

In ASYCHRONOUS READ mode, the WAIT signal is always asserted.

See Table 23: ASYCHRONOUS READ AC Characteristics, Figure 10: ASYCHRONOUS RANDOM ACCESS READ AC Waveforms and Figure 11: Asynchronous Page Read AC Waveforms for details.

## **SYCHRONOUS BURST READ Mode**

In SYCHRONOUS BURST READ mode the data is output in bursts synchronized with the clock. It is possible to perform burst reads across bank boundaries.

SYCHRONOUS BURST READ mode can only be used to read the memory array. For other read operations, such as READ STATUS REGISTER, read CFI, and READ ELECTRONIC SIGNATURE, SINGLE SYCHRONOUS READ or ASYCHRONOUS RANDOM ACCESS READ must be used.

In SYCHRONOUS BURST READ mode the flow of the data output depends on parameters that are configured in the Configuration Register.



#### M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Read Modes

A burst sequence is started at the first clock edge (rising or falling depending on valid clock edge bit CR6 in the Configuration Register) after the falling edge of Latch Enable or Chip Enable, whichever occurs last. Addresses are internally incremented and after a delay of 2 to 5 clock cycles (X latency bits CR13-CR11) the corresponding data is output on each clock cycle.

The number of words to be output during a SYCHRONOUS BURST READ operation can be configured as 4, 8, 16 words, or continuous (burst length bits CR2-CR0). The data can be configured to remain valid for one or two clock cycles (data output configuration bit CR9).

The order of the data output can be modified through the burst type and the wrap burst bits in the Configuration Register. The burst sequence may be configured to be sequential or interleaved (CR7). The burst reads can be confined inside the 4, 8, or 16 word boundary (wrap) or overcome the boundary (no wrap). If the starting address is aligned to the burst length (4, 8, or 16 words) the wrapped configuration has no impact on the output sequence. Interleaved mode is not allowed in continuous burst read mode or with no wrap sequences.

A WAIT signal may be asserted to indicate to the system that an output delay occurs. This delay depends on the starting address of the burst sequence. The worst case delay occurs when the sequence is crossing a 16 word boundary and the starting address was at the end of a four word boundary.

WAIT is asserted during X latency, the Wait state, and at the end of 4, 8 or, 16 word burst. It is only de-asserted when output data are valid. In continuous burst read mode a Wait state occurs when crossing the first 16 word boundary. If the burst starting address is aligned to a 4 word page, the Wait state does not occur.

The WAIT signal can be configured to be active Low or active High by setting CR10 in the Configuration Register. The WAIT signal is meaningful only in SYCHRONOUS BURST READ mode. In other modes, WAIT is always asserted (except for READ ARRAY mode).

See Table 24: Synchronous Read AC Characteristics and Figure 12: SYCHRONOUS BURST READ AC Waveforms for details.

## **SYCHRONOUS BURST READ Suspend**

A SYCHRONOUS BURST READ operation can be suspended, freeing the data bus for other higher priority devices. It can be suspended during the initial access latency time (before data is output), or after the device has output data. When the SYCHRONOUS BURST READ operation is suspended, internal array sensing continues and any previously latched internal data is retained. A burst sequence can be suspended and resumed as often as required as long as the operating conditions of the device are met.

A SYCHRONOUS BURST READ operation is suspended when CE# is low and the current address has been latched (on a Latch Enable rising edge or on a valid clock edge). The clock signal is then halted at  $V_{IH}$  or at  $V_{IL}$ , and OE# goes high.

When OE# becomes low again and the clock signal restarts, the SYCHRONOUS BURST READ operation is resumed exactly where it stopped.

WAIT being gated by CE# remains active and does not revert to high-impedance when OE# goes high. Therefore, if two or more devices are connected to the system's READY signal, to prevent bus contention the WAIT signal of the Flash memory should not be directly connected to the system's READY signal.



## M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Read Modes

See Table 24: Synchronous Read AC Characteristics and Figure 14: SYCHRONOUS BURST READ Suspend AC Waveforms for details.

#### **SINGLE SYCHRONOUS READ Mode**

SINGLE SYCHRONOUS READ operations are similar to SYCHRONOUS BURST READ operations except that only the first data output after the X latency is valid. Synchronous single reads are used to read the electronic signature, Status Register, CFI, block protection status, Configuration Register status or Protection Register status. When the addressed bank is in read CFI, READ STATUS REGISTER or READ ELECTRONIC SIGNATURE mode, the WAIT signal is always asserted.

See Table 24: Synchronous Read AC Characteristics and Figure 13: SINGLE SYCHRONOUS READ AC Waveforms for details.

## M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Dual Operations and Multiple Bank Architecture

# **Dual Operations and Multiple Bank Architecture**

The multiple bank architecture of the M58WRxxxKT/B provides flexibility for software developers by allowing code and data to be split with 4Mb granularity. The dual operations feature simplifies the software management of the device and allows code to be executed from one bank while another bank is being programmed or erased.

The dual operations feature means that while programming or erasing in one bank, read operations are possible in another bank with zero latency (only one bank at a time is allowed to be in PROGRAM or ERASE mode). If a Read operation is required in a bank that is programming or erasing, the PROGRAM or ERASE operation can be suspended. Also, if the suspended operation is ERASE then a PROGRAM command can be issued to another block. This means the device can have one block in ERASE SUSPEND mode, one programming, and other banks in read mode. Bus read operations are allowed in another bank between setup and confirm cycles of PROGRAM or ERASE operations. The combination of these features means that read operations are possible at any moment.

Dual operations between the parameter bank and either the CFI, OTP, or the electronic signature memory space are not allowed. Table 15, however, shows dual operations that are allowed between the CFI, OTP, electronic signature locations, and the memory array.

Tables 13 and 14 show the dual operations possible in other banks and in the same bank. For a complete list of possible commands refer to Appendix A: Command Interface State Tables.

**Table 13: Dual Operations Allowed in Other Banks** 

| iable is: Buai of |                                  | , Allowed                  |                      |                                 |         |                |                              |                             |  |  |
|-------------------|----------------------------------|----------------------------|----------------------|---------------------------------|---------|----------------|------------------------------|-----------------------------|--|--|
|                   | Commands allowed in another bank |                            |                      |                                 |         |                |                              |                             |  |  |
| Status of bank    | Read<br>Array                    | Read<br>Status<br>Register | Read<br>CFI<br>Query | Read<br>Electronic<br>Signature | Program | Block<br>Erase | Program/<br>Erase<br>Suspend | Program/<br>Erase<br>Resume |  |  |
| Idle              | Yes                              | Yes                        | Yes                  | Yes                             | Yes     | Yes            | Yes                          | Yes                         |  |  |
| Programming       | Yes                              | Yes                        | Yes                  | Yes                             | -       | -              | Yes                          | -                           |  |  |
| Erasing           | Yes                              | Yes                        | Yes                  | Yes                             | -       | -              | Yes                          | -                           |  |  |
| Program suspended | Yes                              | Yes                        | Yes                  | Yes                             | -       | -              | -                            | Yes                         |  |  |
| Erase suspended   | Yes                              | Yes                        | Yes                  | Yes                             | Yes     | -              | -                            | Yes                         |  |  |

**Dual Operations Allowed in Same Bank** Table 14:

|                   |                  | Commands allowed in same bank |                      |                                 |                  |                |                              |                             |  |
|-------------------|------------------|-------------------------------|----------------------|---------------------------------|------------------|----------------|------------------------------|-----------------------------|--|
| Status of bank    | Read<br>Array    | Read<br>Status<br>Register    | Read<br>CFI<br>Query | Read<br>Electronic<br>Signature | Program          | Block<br>Erase | Program/<br>Erase<br>Suspend | Program/<br>Erase<br>Resume |  |
| Idle              | Yes              | Yes                           | Yes                  | Yes                             | Yes              | Yes            | Yes                          | Yes                         |  |
| Programming       | _2               | Yes                           | Yes                  | Yes                             | _                | _              | Yes                          | -                           |  |
| Erasing           | _2               | Yes                           | Yes                  | Yes                             | _                | _              | Yes                          | -                           |  |
| Program suspended | Yes <sup>1</sup> | Yes                           | Yes                  | Yes                             | _                | _              | _                            | Yes                         |  |
| Erase suspended   | Yes <sup>1</sup> | Yes                           | Yes                  | Yes                             | Yes <sup>1</sup> | _              | -                            | Yes                         |  |

- Notes: 1. Not allowed in the block or word that is being erased or programmed.
  - 2. The READ ARRAY command is accepted but the data output is no guaranteed until the program or erase has completed.

**Table 15: Dual Operation Limitations** 

|                              |                               | Commands allowed                            |                             |                           |                               |  |  |  |
|------------------------------|-------------------------------|---------------------------------------------|-----------------------------|---------------------------|-------------------------------|--|--|--|
|                              |                               |                                             |                             | Read Main Blocks          |                               |  |  |  |
| Current status               |                               | Read CFI / OTP /<br>Electronic<br>Signature | Read<br>Parameter<br>Blocks | Located in parameter bank | Not located in parameter bank |  |  |  |
| Programming/eras             | ing parameter blocks          | No                                          | No                          | No                        | Yes                           |  |  |  |
| Programming/<br>erasing main | Located in parameter bank     | Yes                                         | No                          | No                        | Yes                           |  |  |  |
| blocks                       | Not located in parameter bank | Yes                                         | Yes                         | Yes                       | In different bank only        |  |  |  |
| Programming OTP              |                               | No                                          | No                          | No                        | No                            |  |  |  |

## M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Block Locking

# **Block Locking**

The M58WRxxxKT/B features an instant, individual block locking scheme that enables any block to be locked or unlocked with no latency. This locking scheme has three levels of protection.

- · Lock/unlock this first level allows software-only control of block locking.
- Lock-down this second level requires hardware interaction before locking can be changed.
- $V_{PP} \le V_{PPLK}$  the third level offers a complete hardware protection against program and erase on all blocks.

The protection status of each block can be set to locked, unlocked, and lock-down. Table 16, defines all of the possible protection states (WP#, DQ1, and DQ0), and Figure 26, shows a flowchart for the locking operations.

## Reading a Block's Lock Status

The lock status of every block can be read in the READ ELECTRONIC SIGNATURE mode of the device. To enter this mode write 90h to the device. Subsequent reads at the address specified in Table 7 output the protection status of that block. The lock status is represented by DQ0 and DQ1. DQ0 indicates the block lock/unlock status and is set by the Lock command and cleared by the Unlock command. It is also automatically set when entering lock-down. DQ1 indicates the lock-down status and is set by the Lock-Down command. It cannot be cleared by software, only by a hardware reset or power-down.

The following sections explain the operation of the locking system.

#### **Locked State**

The default status of all blocks on power-up or after a hardware reset is locked (states (0,0,1) or (1,0,1)). Locked blocks are fully protected from any program or erase. Any program or ERASE operations attempted on a locked block returns an error in the Status Register. The status of a locked block can be changed to unlocked or lock-down using the appropriate software commands. An unlocked block can be locked by issuing the Lock command.

#### **Unlocked State**

Unlocked blocks (states (0,0,0), (1,0,0) (1,1,0)), can be programmed or erased. All unlocked blocks return to the locked state after a hardware reset or when the device is powered-down. The status of an unlocked block can be changed to locked or locked-down using the appropriate software commands. A locked block can be unlocked by issuing the Unlock command.

#### **Lock-down State**

Blocks that are locked-down (state (0,1,x)) are protected from PROGRAM and ERASE operations (as for locked blocks) but their protection status cannot be changed using software commands alone. A locked or unlocked block can be locked-down by issuing the Lock-Down command. Locked-down blocks revert to the locked state when the device is reset or powered-down.



## M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Block Locking

The lock-down function is dependent on the WP# input pin. When WP#=0 ( $V_{IL}$ ), the blocks in the lock-down state (0,1,x) are protected from program, erase and protection status changes. When WP#=1 ( $V_{IH}$ ) the lock-down function is disabled (1,1,x) and locked-down blocks can be individually unlocked to the (1,1,0) state by issuing the software command, where they can be erased and programmed. These blocks can then be re-locked (1,1,1) and unlocked (1,1,0) as desired while WP# remains high. When WP# is Low, blocks that were previously locked-down return to the lock-down state (0,1,x) regardless of any changes made while WP# was High. Device reset or power-down resets all blocks, including those in lock-down, to the locked state.

# **Locking Operations During Erase Suspend**

Changes to block lock status can be performed during an ERASE SUSPEND by using the standard locking command sequences to unlock, lock or lock down a block. This is useful in the case when another block needs to be updated while an ERASE operation is in progress.

To change block locking during an ERASE operation, first write the ERASE SUSPEND command, then check the status register until it indicates that the ERASE operation has been suspended. Next ,write the desired lock command sequence to a block and the lock status changes. After completing any desired lock, read, or program operations, resume the ERASE operation with the ERASE RESUME command.

If a block is locked or locked down during an ERASE SUSPEND of the same block, the locking status bits change immediately. But when the ERASE is resumed, the ERASE operation completes. Locking operations cannot be performed during a program suspend. Refer to Appendix A: Command Interface State Tables for detailed information on which commands are valid during ERASE SUSPEND.

## M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Block Locking

**Table 16: Lock Status** 

| Current prot<br>(WP#, D | tection status <sup>1</sup><br>OQ1, DQ0) | Next protection status <sup>1</sup><br>(WP#, DQ1, DQ0) |                                  |                                     |                             |  |  |  |
|-------------------------|------------------------------------------|--------------------------------------------------------|----------------------------------|-------------------------------------|-----------------------------|--|--|--|
| Current state           | Program/erase allowed                    |                                                        | After Block<br>Unlock<br>command | After Block<br>Lock-Down<br>command | After WP#<br>transition     |  |  |  |
| 1,0,0                   | yes                                      | 1,0,1                                                  | 1,0,0                            | 1,1,1                               | 0,0,0                       |  |  |  |
| 1,0,1 <sup>2</sup>      | no                                       | 1,0,1                                                  | 1,0,0                            | 1,1,1                               | 0,0,1                       |  |  |  |
| 1,1,0                   | yes                                      | 1,1,1                                                  | 1,1,0                            | 1,1,1                               | 0,1,1                       |  |  |  |
| 1,1,1                   | no                                       | 1,1,1                                                  | 1,1,0                            | 1,1,1                               | 0,1,1                       |  |  |  |
| 0,0,0                   | yes                                      | 0,0,1                                                  | 0,0,0                            | 0,1,1                               | 1,0,0                       |  |  |  |
| 0,0,1 <sup>2</sup>      | no                                       | 0,0,1                                                  | 0,0,0                            | 0,1,1                               | 1,0,1                       |  |  |  |
| 0,1,1                   | no                                       | 0,1,1                                                  | 0,1,1                            | 0,1,1                               | 1,1,1 or 1,1,0 <sup>3</sup> |  |  |  |

Notes:

- 1. The lock status is defined by the write protect pin and by DQ1 ('1' for a locked-down block) and DQ0 ('1' for a locked block) as read in the READ ELECTRONIC SIGNATURE command with A1 =  $V_{IH}$  and A0 =  $V_{IL}$ .
- 2. All blocks are locked at power-up, so the default configuration is 001 or 101 according to WP# status.
- 3. A WP# transition to  $V_{\text{IH}}$  on a locked block restores the previous DQ0 value, giving a 111 or 110.

## M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Program and Erase Times and Endurance Cycles

# **Program and Erase Times and Endurance Cycles**

The program and erase times and the number of program/ erase cycles per block are shown in Table 17. Exact erase times may change depending on the memory array condition. The best case is when all the bits in the block or bank are at '0' (preprogrammed). The worst case is when all the bits in the block or bank are at '1' (not preprogrammed). Usually, the system overhead is negligible with respect to the erase time. In the M58WRxxxKT/B the maximum number of program/ erase cycles depends on the  $V_{\rm PP}$  voltage supply used.

**Table 17:** Program, Erase Times and Endurance Cycles
See Note <sup>1</sup>

|                | Paramete                                                                                                                                                                           | er               | Condition                          | Min     | Тур  | Typical after<br>100 k W/E<br>cycles | Max                                                       | Unit   |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------|---------|------|--------------------------------------|-----------------------------------------------------------|--------|
|                | Erase                                                                                                                                                                              | Parameter block  | (4 Kword) <sup>2</sup>             |         | 0.3  | 1                                    | 2.5                                                       | S      |
|                |                                                                                                                                                                                    |                  | Pre-programmed                     |         | 0.8  | 3                                    | 4                                                         | S      |
|                |                                                                                                                                                                                    | Kword)           | Not pre-programmed                 |         | 1    |                                      | 4                                                         | S      |
|                | Program <sup>3</sup>                                                                                                                                                               | Word             |                                    | 12      | 12   | 100                                  | μs                                                        |        |
| N <sub>D</sub> |                                                                                                                                                                                    | Parameter block  | (4 Kword)                          |         | 40   |                                      |                                                           | ms     |
|                | Program <sup>3</sup> Suspend latency  Program/Erase Cycles (per Block)  Erase  Program <sup>3</sup>                                                                                | Main block (32 K | word)                              |         | 300  |                                      |                                                           | ms     |
| >              | Suspend latency                                                                                                                                                                    | Program          |                                    |         | 5    |                                      | 10                                                        | μs     |
|                |                                                                                                                                                                                    | Erase            |                                    |         | 5    |                                      | 20                                                        | μs     |
|                | Program <sup>3</sup> Suspend latency  Program/Erase Cycle (per Block)  Erase  Program <sup>3</sup>                                                                                 | Main blocks      | 100,000                            |         |      |                                      | cycles                                                    |        |
|                | (per Block)                                                                                                                                                                        | Parameter blocks |                                    | 100,000 |      |                                      | 2.5<br>4<br>4<br>100<br>10<br>20<br>Cy<br>2.5<br>4<br>100 | cycles |
|                | Erase                                                                                                                                                                              | Parameter block  | (4 Kword)                          |         | 0.25 |                                      | 2.5                                                       | S      |
|                | Program <sup>3</sup> Suspend latency  Program/Erase Cycles (per Block)  Erase  Program <sup>3</sup> V  (v  A  P  Program <sup>3</sup> P  (v  A  P  P  P  P  P  P  P  P  P  P  P  P | Main block (32 K |                                    | 0.8     |      | 4                                    | S                                                         |        |
|                |                                                                                                                                                                                    | Word/ double wo  |                                    | 10      |      | 100                                  | μs                                                        |        |
|                |                                                                                                                                                                                    |                  | Quad-enhanced factory              |         | 11   |                                      |                                                           | ms     |
|                |                                                                                                                                                                                    | (4 Kword)        | Enhanced factory                   |         | 45   |                                      |                                                           | ms     |
|                |                                                                                                                                                                                    |                  | Quadruple word <sup>4</sup>        |         | 10   |                                      |                                                           | ms     |
| PPH            |                                                                                                                                                                                    |                  | Word                               |         | 40   |                                      |                                                           | ms     |
| >              |                                                                                                                                                                                    | Main block (     | Quad-enhanced factory              |         | 94   |                                      |                                                           | ms     |
| ΛPP            |                                                                                                                                                                                    | 32 Kword)        | Enhanced factory                   |         | 360  |                                      |                                                           | ms     |
|                |                                                                                                                                                                                    |                  | Quadruple word <sup>4</sup>        |         | 80   |                                      |                                                           | ms     |
|                |                                                                                                                                                                                    |                  | Word                               |         | 328  |                                      |                                                           | ms     |
|                |                                                                                                                                                                                    | Bank (4Mb)       | Quad-enhanced factory <sup>4</sup> |         | 0.75 |                                      |                                                           | S      |
|                |                                                                                                                                                                                    |                  | Quadruple word <sup>4</sup>        |         | 0.65 |                                      |                                                           | S      |
|                |                                                                                                                                                                                    | Main blocks      | <u> </u>                           |         |      |                                      | 1000                                                      | cycles |
|                | (per block)                                                                                                                                                                        | Parameter blocks |                                    |         |      |                                      | 2500                                                      | cycles |

Notes:

- 1.  $T_A = -40 \text{ to } 85^{\circ}\text{C}$ ;  $V_{DD} = V_{DDO} = 1.7 \text{V to } 2 \text{V}$ .
- 2. The difference between pre-programmed and not pre-programmed is not significant (< 30ms).
- 3. Values are liable to change with the external system-level overhead (command sequence and Status Register polling execution).
- 4. Measurements performed at 25°C. TA = 30°C ±10°C for quadruple word, double word and QUADRUPLE ENHANCED FACTORY PROGRAM.

## M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Maximum Ratings

# **Maximum Ratings**

Stressing the device above the ratings listed in Table 18: Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to relevant Micron quality documents.

**Table 18: Absolute Maximum Ratings** 

|                   |                                              | v    | alue alue              |       |
|-------------------|----------------------------------------------|------|------------------------|-------|
| Symbol            | Parameter                                    | Min  | Мах                    | Unit  |
| T <sub>A</sub>    | Ambient operating temperature                | -40  | 85                     | °C    |
| T <sub>BIAS</sub> | Temperature under bias                       | -40  | 125                    | °C    |
| T <sub>STG</sub>  | Storage temperature                          | -65  | 155                    | °C    |
| V <sub>IO</sub>   | Input or output voltage                      | -0.5 | V <sub>DDQ</sub> + 0.6 | V     |
| V <sub>DD</sub>   | Supply voltage                               | -0.2 | 2.45                   | V     |
| $V_{\rm DDQ}$     | Input/output supply voltage                  | -0.2 | 2.45                   | V     |
| V <sub>PP</sub>   | Program voltage                              | -0.2 | 10                     | V     |
| Io                | Output short circuit current                 |      | 100                    | mA    |
| <sup>t</sup> VPPH | Time for V <sub>PP</sub> at V <sub>PPH</sub> |      | 100                    | hours |

# **DC and AC Parameters**

This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables in this section are derived from tests performed under the measurement conditions summarized in Table 19: Operating and AC Measurement Conditions. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters.

**Table 19: Operating and AC Measurement Conditions** 

| Parameter                                                | Min  | Мах                   | Unit |
|----------------------------------------------------------|------|-----------------------|------|
| V <sub>DD</sub> supply voltage                           | 1.7  | 2                     | V    |
| V <sub>DDQ</sub> supply voltage                          | 1.7  | 2                     | V    |
| V <sub>PP</sub> supply voltage (factory environment)     | 8.5  | 9.5                   | V    |
| V <sub>PP</sub> supply voltage (application environment) | -0.4 | V <sub>DDQ</sub> +0.4 | V    |
| Ambient operating temperature                            | -40  | 85                    | °C   |
| Load capacitance (C <sub>L</sub> )                       |      | 30                    | pF   |
| Input rise and fall times                                |      | 5                     | ns   |
| Input pulse voltages                                     | 0    | V                     |      |
| Input and output timing ref. voltages                    | `    | V <sub>DDQ</sub> /2   | V    |

Figure 8: AC Measurement I/O Waveform



52

AI06161

Figure 9: AC Measurement Load Circuit



**Table 20: Capacitance** 

See Note 1

| Symbol           | Parameter          | Test condition         | Min | Max | Unit |
|------------------|--------------------|------------------------|-----|-----|------|
| C <sub>IN</sub>  | Input capacitance  | $V_{IN} = 0 V$         | 6   | 8   | pF   |
| C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V | 8   | 12  | pF   |

Notes: 1. Sampled only, not 100% tested.

# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash DC and AC Parameters

**Table 21: DC Characteristics - Currents** 

| Symbol               | Parameter                                         | Test condition                                                                | Min | Тур                     | Max                                                             | Unit |
|----------------------|---------------------------------------------------|-------------------------------------------------------------------------------|-----|-------------------------|-----------------------------------------------------------------|------|
| ILI                  | Input leakage current                             | $0V \le V_{IN} \le V_{DDQ}$                                                   |     |                         | ±1                                                              | μΑ   |
| I <sub>LO</sub>      | Output leakage current                            | $0V \le V_{OUT} \le V_{DDQ}$                                                  |     |                         | ±1                                                              | μΑ   |
| I <sub>DD1</sub>     | Supply current asynchronous read (f = 5 MHz)      | CE# = V <sub>II</sub> , G = V <sub>IH</sub>                                   |     | 10                      | 20                                                              | mA   |
|                      | Supply current                                    | 4 word                                                                        |     | 11                      | 20                                                              | mA   |
|                      | synchronous Read (f = 66 MHz)                     | 8 word                                                                        |     | 13                      | 22                                                              | mA   |
|                      |                                                   | 16 word                                                                       |     | 15                      | 27                                                              | mA   |
|                      |                                                   | Continuous                                                                    |     | ±1 ±1 10 20 11 20 13 22 | mA                                                              |      |
| I <sub>DD2</sub>     | Supply current (reset)                            | $RP\# = V_{SS} \pm 0.2V$                                                      |     | 15                      | 50                                                              | μΑ   |
| I <sub>DD3</sub>     | Supply current (standby)                          | $CE# = V_{DDQ} \pm 0.2V,$ $CLK = V_{SS}$                                      |     | 15                      | 50                                                              | μΑ   |
| I <sub>DD4</sub>     | Supply current (automatic standby)                | $CE\# = V_IL, G = V_{IH}$                                                     |     | 15                      | 50                                                              | μΑ   |
| I <sub>DD5</sub> 1   | Supply current (program)                          | $V_{PP} = V_{PPH}$                                                            |     | 8                       |                                                                 | mA   |
|                      |                                                   | $V_{PP} = V_{DD}$                                                             |     | 5                       | 40                                                              | mA   |
|                      | Supply current (erase)                            | $V_{PP} = V_{PPH}$                                                            |     | 8                       | 15                                                              | mA   |
|                      |                                                   | $V_{PP} = V_{DD}$                                                             |     | 10                      | 5 40<br>8 15<br>10 40                                           | mA   |
| I <sub>DD6</sub> 1,2 | Supply current (dual operations)                  | Erase in one bank,<br>asynchronous read in another<br>bank                    |     | 20                      | 60                                                              | mA   |
|                      |                                                   | Erase in one bank, synchronous read (continuous burst 66 MHz) in another bank |     | 27                      | ±1 ±1 20 20 22 27 30 50 50 15 40 15 40 60 70 50 10 5 10 5 400 5 | mA   |
| l <sub>DD7</sub> 1   | Supply current program/ erase suspended (standby) | $CE\# = V_{DDQ} \pm 0.2V,$ $CLK = V_{SS}$                                     |     | 15                      | 50                                                              | μΑ   |
| I <sub>PP1</sub> 1   | V <sub>PP</sub> supply current (program)          | $V_{PP} = V_{PPH}$                                                            |     | 2                       | 10                                                              | mA   |
|                      |                                                   | $V_{PP} = V_{DD}$                                                             |     | 0.2                     | 5                                                               | μΑ   |
|                      | V <sub>PP</sub> supply current (erase)            | $V_{PP} = V_{PPH}$                                                            |     | 2                       | 10                                                              | mA   |
|                      |                                                   | $V_{PP} = V_{DD}$                                                             |     | 0.2                     | 5                                                               | μΑ   |
| I <sub>PP2</sub>     | V <sub>PP</sub> supply current (read)             | $V_{PP} = V_{PPH}$                                                            |     | 100                     | 400                                                             | μΑ   |
|                      |                                                   | $V_{PP} \le V_{DD}$                                                           |     | 0.2                     | 5                                                               | μΑ   |
| I <sub>PP3</sub> 1   | V <sub>PP</sub> supply current (standby)          | $V_{PP} \le V_{DD}$                                                           |     | 0.2                     | 5                                                               | μΑ   |

Notes:

- 1. Sampled only, not 100% tested.
- 2.  $V_{DD}$  dual operation current is the sum of read and program or erase currents.

| Symbol            | Parameter                               | Test condition            | Min                   | Тур | Max                    | Unit |
|-------------------|-----------------------------------------|---------------------------|-----------------------|-----|------------------------|------|
| V <sub>IL</sub>   | Input low voltage                       |                           | -0.5                  |     | 0.4                    | V    |
| V <sub>IH</sub>   | Input high voltage                      |                           | V <sub>DDQ</sub> -0.4 |     | V <sub>DDQ</sub> + 0.4 | V    |
| V <sub>OL</sub>   | Output low voltage                      | I <sub>OL</sub> = 100 μA  |                       |     | 0.1                    | V    |
| V <sub>OH</sub>   | Output high voltage                     | I <sub>OH</sub> = -100 μA | V <sub>DDQ</sub> -0.1 |     |                        | V    |
| V <sub>PP1</sub>  | V <sub>PP</sub> program voltage-logic   | Program, erase            | 1.3                   |     | 2.4                    | V    |
| V <sub>PPH</sub>  | V <sub>PP</sub> program voltage factory | Program, erase            | 8.5                   | 9   | 9.5                    | V    |
| V <sub>PPLK</sub> | Program or erase lockout                |                           |                       |     | 0.4                    | V    |
| V <sub>LKO</sub>  | V <sub>DD</sub> lock voltage            |                           |                       |     | 1                      | V    |

Figure 10: ASYCHRONOUS RANDOM ACCESS READ AC Waveforms



Notes: 1. AMAX is equal to A20 in the M58WR032KT/B and, to A21 in the M58WR064KT/B.

56

2. Write Enable, WE#, is High, WAIT is active Low.

Figure 11: Asynchronous Page Read AC Waveforms



Notes: 1. AMAX is equal to A20 in the M58WR032KT/B and, to A21 in the M58WR064KT/B. 2. WAIT is active Low.

AI13425c

**Table 23: ASYCHRONOUS READ AC Characteristics** 

|               | Symbol Alt Parameter           |                       |                                           | Value | Unit |    |
|---------------|--------------------------------|-----------------------|-------------------------------------------|-------|------|----|
|               | <sup>t</sup> AVAV              | <sup>t</sup> RC       | Address Valid to Next Address Valid       | Min   | 70   | ns |
|               | <sup>t</sup> AVQV              | <sup>t</sup> ACC      | Address Valid to Output Valid (Random)    | Max   | 70   | ns |
|               | <sup>t</sup> AVQV1             | <sup>t</sup> PAGE     | Address Valid to Output Valid (page)      | Max   | 20   | ns |
|               | tAXQX1                         | <sup>t</sup> OH       | Address Transition to Output Transition   | Min   | 0    | ns |
|               | <sup>t</sup> ELTV              | -                     | Chip Enable Low to Wait Valid             | Max   | 14   | ns |
| gs            | <sup>t</sup> ELQV <sup>2</sup> | <sup>t</sup> CE       | Chip Enable Low to Output Valid           | Max   | 70   | ns |
| Read Timings  | tELQX1                         | <sup>t</sup> LZ       | Chip Enable Low to Output Transition      | Min   | 0    | ns |
| ad T          | <sup>t</sup> EHTZ              | -                     | Chip Enable High to Wait Hi-Z             | Max   | 17   | ns |
| Re            | tEHQX1                         | <sup>t</sup> OH       | Chip Enable High to Output Transition     | Min   | 0    | ns |
|               | tEHQZ <sup>1</sup>             | <sup>t</sup> HZ       | Chip Enable High to Output Hi-Z           | Max   | 17   | ns |
|               | tGLQV <sup>2</sup>             | <sup>t</sup> OE       | Output Enable Low to Output Valid         | Max   | 20   | ns |
|               | tGLQX1                         | <sup>t</sup> OLZ      | Output Enable Low to Output Transition    | Min   | 0    | ns |
|               | tGHQX1                         | <sup>t</sup> OH       | Output Enable High to Output Transition   | Min   | 0    | ns |
|               | tGHQZ <sup>1</sup>             | <sup>t</sup> DF       | Output Enable High to Output Hi-Z         | Max   | 14   | ns |
|               | <sup>t</sup> AVLH              | <sup>t</sup> AVADVH   | Address Valid to Latch Enable High        | Min   | 9    | ns |
| ings          | <sup>t</sup> ELLH              | <sup>t</sup> ELADVH   | Chip Enable Low to Latch Enable High      | Min   | 10   | ns |
| Latch Timings | <sup>t</sup> LHAX              | <sup>t</sup> ADVHAX   | Latch Enable High to Address Transition   | Min   | 9    | ns |
| atch          | <sup>t</sup> LLLH              | <sup>t</sup> ADVLADVH | Latch Enable Pulse Width                  | Min   | 9    | ns |
|               | <sup>t</sup> LLQV              | <sup>t</sup> ADVLQV   | Latch Enable Low to Output Valid (Random) | Max   | 70   | ns |

Notes: 1. Sampled only, not 100% tested.

2. OE# may be delayed by up to <sup>t</sup>ELQV - <sup>t</sup>GLQV after the falling edge of CE# without increasing <sup>t</sup>ELQV.



Micron Technology, Inc., reserves the right to change products or specifications without notice ©2007 Micron Technology, Inc. All rights reserved

Figure 12: SYCHRONOUS BURST READ AC Waveforms



Note 1. The number of clock cycles to be inserted depends on the X latency set in the Burst Configuration Register.

- 2. The WAIT signal can be configured to be active during wait state or one cycle before. WAIT signal is active Low.
- 3. Address latched and data output on the rising clock edge. Either the falling or the rising edge of the clock signal, CLK, can be configured as the active edge. Here the active edge of CLK is the rising one.
- 4. AMAX is equal to A20 in the M58WR032KT/B and, to A21 in the M58WR064KT/B.

AI13426b

# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash DC and AC Parameters

Figure 13: SINGLE SYCHRONOUS READ AC Waveforms



- Note 1. The number of clock cycles to be inserted depends on the X latency set in the Burst Configuration Register.
  - 2. The WAIT signal is configured to be active during wait state. WAIT signal is active Low.
  - 3. WAIT is always asserted when addressed bank is in Read CFI, Read SR or Read electronic signature mode. WAIT signals valid data if the addressed bank is in Read Array mode.
  - 4. Address latched and data output on the rising clock edge. Either the falling or the rising edge of the clock signal, CLK, can be configured as the Here the active edge of CLK is the rising one.

60

5. AMAX is equal to A20 in the M58WR032KT/B and, to A21 in the M58WR064KT/B.

M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash DC and AC Parameters

Figure 14: SYCHRONOUS BURST READ Suspend AC Waveforms



- Note 1. The number of clock cycles to be inserted depends on the X latency set in the Configuration Register.
  - 2. The WAIT signal is configured to be active during wait state. WAIT signal is active Low.
  - 3. The CLOCK signal can be held High or Low
  - 4. Address latched and data output on the rising clock edge. Either the rising or the falling edge of the clock signal, CLK, can be configured as the active edge. Here, the active edge of K is the rising one.
  - 5. AMAX is equal to A20 in the M58WR032KT/B and, to A21 in the M58WR064KT/B.

AI13428b

Figure 15: Clock Input AC Waveform



 Table 24:
 Synchronous Read AC Characteristics

See Notes 1,2

| Sy                       | ymbol                                  | Alt                   | Parameter                                                        |     | Value | Unit |
|--------------------------|----------------------------------------|-----------------------|------------------------------------------------------------------|-----|-------|------|
|                          | <sup>t</sup> AVKH                      | <sup>t</sup> AVCLKH   | Address Valid to Clock High                                      | Min | 9     | ns   |
| gs                       | <sup>t</sup> ELKH                      | <sup>t</sup> ELCLKH   | Chip Enable Low to Clock High                                    | Min | 9     | ns   |
|                          | <sup>t</sup> ELTV                      | _                     | Chip Enable Low to Wait Valid                                    | Max | 14    | ns   |
| Synchronous read timings | <sup>t</sup> EHEL                      | _                     | Chip Enable Pulse Width (subsequent synchronous reads)           | Min | 14    | ns   |
| rea                      | <sup>t</sup> EHTZ                      | _                     | Chip Enable High to Wait Hi-Z                                    | Max | 14    | ns   |
| snou                     | tKHAX                                  | <sup>t</sup> CLKHAX   | Clock High to Address Transition                                 | Min | 9     | ns   |
| /nchro                   | <sup>t</sup> KHQV<br>tKHTV             | <sup>t</sup> CLKHQV   | Clock High to Output Valid<br>Clock High to WAIT Valid           | Max | 11    | ns   |
| Ş                        | tKHQX<br>tKHTX                         | <sup>t</sup> CLKHQX   | Clock High to Output Transition<br>Clock High to WAIT Transition | Min | 3     | ns   |
|                          | <sup>t</sup> LLKH                      | <sup>t</sup> ADVLCLKH | Latch Enable Low to Clock High                                   | Min | 9     | ns   |
| suc                      | <sup>t</sup> KHKH                      | <sup>t</sup> CLK      | Clock Period (f=66MHz)                                           | Min | 15    | ns   |
| cificati                 | <sup>t</sup> KHKL<br><sup>t</sup> KLKH | _                     | Clock High to Clock Low<br>Clock Low to Clock High               | Min | 4.5   | ns   |
| Clock specifications     | <sup>t</sup> f<br><sup>t</sup> r       | _                     | Clock Fall or Rise Time                                          | Max | 3     | ns   |

62

Notes: 1. Sampled only, not 100% tested.

2. For other timings please refer to Table Table 23: ASYCHRONOUS READ AC Characteristics.

Figure 16: Write AC Waveforms, Write Enable Controlled



Table 25: Write AC Characteristics, Write Enable Controlled See Note 1

|                                 | Symbol Alt Parameter           |                  |                                                       | Value | Unit |    |
|---------------------------------|--------------------------------|------------------|-------------------------------------------------------|-------|------|----|
|                                 | <sup>t</sup> AVAV              | <sup>t</sup> WC  | Address Valid to Next Address Valid                   | Min   | 70   | ns |
|                                 | <sup>t</sup> AVLH              |                  | Address Valid to Latch Enable High                    | Min   | 9    | ns |
|                                 | <sup>t</sup> AVWH <sup>2</sup> |                  | Address Valid to Write Enable High                    | Min   | 45   | ns |
|                                 | <sup>t</sup> DVWH              | <sup>t</sup> DS  | Data Valid to Write Enable High                       | Min   | 45   | ns |
|                                 | <sup>t</sup> ELLH              |                  | Chip Enable Low to Latch Enable High                  | Min   | 10   | ns |
|                                 | <sup>t</sup> ELWL              | <sup>t</sup> CS  | Chip Enable Low to Write Enable Low                   | Min   | 0    | ns |
| ngs                             | <sup>t</sup> ELQV              |                  | Chip Enable Low to Output Valid                       | Min   | 70   | ns |
| timi                            | <sup>t</sup> ELKV              |                  | Chip Enable Low to Clock Valid                        | Min   | 9    | ns |
| Write Enable controlled timings | <sup>t</sup> GHWL              |                  | Output Enable High to Write Enable Low                | Min   | 17   | ns |
| ntro                            | <sup>t</sup> LHAX              |                  | Latch Enable High to Address Transition               | Min   | 9    | ns |
| Ю а                             | <sup>t</sup> LLLH              |                  | Latch Enable Pulse Width                              | Min   | 9    | ns |
| Jabl                            | tWHAV <sup>2</sup>             |                  | Write Enable High to Address Valid                    | Min   | 0    | ns |
| te Er                           | tWHAX <sup>2</sup>             | <sup>t</sup> AH  | Write Enable High to Address Transition               | Min   | 0    | ns |
| Wri                             | <sup>t</sup> WHDX              | <sup>t</sup> DH  | Write Enable High to Input Transition                 | Min   | 0    | ns |
|                                 | <sup>t</sup> WHEH              | <sup>t</sup> CH  | Write Enable High to Chip Enable High                 | Min   | 0    | ns |
|                                 | tWHEL3                         |                  | Write Enable High to Chip Enable Low                  | Min   | 25   | ns |
|                                 | <sup>t</sup> WHGL              |                  | Write Enable High to Output Enable Low                | Min   | 0    | ns |
|                                 | tWHLL <sup>3</sup>             |                  | Write Enable High to Latch Enable Low                 | Min   | 25   | ns |
|                                 | <sup>t</sup> WHWL              | <sup>t</sup> WPH | Write Enable High to Write Enable Low                 | Min   | 25   | ns |
|                                 | <sup>t</sup> WLWH              | <sup>t</sup> WP  | Write Enable Low to Write Enable High                 | Min   | 45   | ns |
| S                               | <sup>t</sup> QVVPL             |                  | Output (Status Register) Valid to V <sub>PP</sub> Low | Min   | 0    | ns |
| jing                            | <sup>t</sup> QVWPL             |                  | Output (Status Register) Valid to Write Protect Low   | Min   | 0    | ns |
| Protection timings              | <sup>t</sup> VPHWH             | <sup>t</sup> VPS | V <sub>PP</sub> High to Write Enable High             | Min   | 200  | ns |
| ctio                            | <sup>t</sup> WHVPL             |                  | Write Enable High to V <sub>PP</sub> Low              | Min   | 200  | ns |
| rote                            | <sup>t</sup> WHWPL             |                  | Write Enable High to Write Protect Low                | Min   | 200  | ns |
| Д.                              | <sup>t</sup> WPHWH             |                  | Write Protect High to Write Enable High               | Min   | 200  | ns |

- Notes: 1. Sampled only, not 100% tested.
  - 2. Meaningful only if ADV# is always kept low.
  - 3. <sup>t</sup>WHEL and <sup>t</sup>WHLL have this value when reading in the targeted bank or when reading following a SET CONFIGURATION REGISTER command. System designers should take this into account and may insert a software No-Op instruction to delay the first read in the same bank after issuing any command and to delay the first read to any address after issuing a SET CONFIGURATION REGISTER command. If the first read after the command is a READ ARRAY operation in a different bank and no changes to the Configuration Register have been issued, <sup>t</sup>WHEL and <sup>t</sup>WHLL are 0ns.

# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash DC and AC Parameters

Figure 17: Write AC Waveforms, Chip Enable Controlled



Note 1: AMAX is equal to A20 in the M58WR032KT/B and, to A21 in the M58WR064KT/B.



Table 26: Write AC Characteristics, Chip Enable Controlled See Note 1

|                                | Symbol                         | Alt              | Parameter                                             |     | Value | Unit |
|--------------------------------|--------------------------------|------------------|-------------------------------------------------------|-----|-------|------|
|                                | <sup>t</sup> AVAV              | <sup>t</sup> WC  | Address Valid to Next Address Valid                   | Min | 70    | ns   |
|                                | <sup>t</sup> AVEH              |                  | Address Valid to Chip Enable High                     | Min | 45    | ns   |
|                                | <sup>t</sup> AVLH              |                  | Address Valid to Latch Enable High                    | Min | 9     | ns   |
|                                | <sup>t</sup> DVEH              | <sup>t</sup> DS  | Data Valid to Chip Enable High                        | Min | 45    | ns   |
|                                | <sup>t</sup> EHAX              | <sup>t</sup> AH  | Chip Enable High to Address Transition                | Min | 0     | ns   |
| sgu                            | <sup>t</sup> EHDX              | <sup>t</sup> DH  | Chip Enable High to Input Transition                  | Min | 0     | ns   |
| Chip Enable controlled timings | <sup>t</sup> EHEL              | <sup>t</sup> CPH | Chip Enable High to Chip Enable Low                   | Min | 25    | ns   |
| led 1                          | <sup>t</sup> EHGL              |                  | Chip Enable High to Output Enable Low                 | Min | 0     | ns   |
| ıtrol                          | <sup>t</sup> EHWH              | <sup>t</sup> CH  | Chip Enable High to Write Enable High                 | Min | 0     | ns   |
| cor                            | <sup>t</sup> ELKV              |                  | Chip Enable Low to Clock Valid                        | Min | 9     | ns   |
| able                           | <sup>t</sup> ELEH              | <sup>t</sup> CP  | Chip Enable Low to Chip Enable High                   | Min | 45    | ns   |
| p En                           | <sup>t</sup> ELLH              |                  | Chip Enable Low to Latch Enable High                  | Min | 10    | ns   |
| Chi                            | <sup>t</sup> ELQV              |                  | Chip Enable Low to Output Valid                       | Min | 70    | ns   |
|                                | <sup>t</sup> GHEL              |                  | Output Enable High to Chip Enable Low                 | Min | 17    | ns   |
|                                | <sup>t</sup> LHAX              |                  | Latch Enable High to Address Transition               | Min | 9     | ns   |
|                                | <sup>t</sup> LLLH              |                  | Latch Enable Pulse Width                              | Min | 9     | ns   |
|                                | <sup>t</sup> WHEL <sup>2</sup> |                  | Write Enable High to Chip Enable Low                  | Min | 25    | ns   |
|                                | <sup>t</sup> WLEL              | <sup>t</sup> CS  | Write Enable Low to Chip Enable Low                   | Min | 0     | ns   |
| S                              | <sup>t</sup> EHVPL             |                  | Chip Enable High to V <sub>PP</sub> Low               | Min | 200   | ns   |
| ning                           | <sup>t</sup> EHWPL             |                  | Chip Enable High to Write Protect Low                 | Min | 200   | ns   |
| n tin                          | <sup>t</sup> QVVPL             |                  | Output (Status Register) Valid to V <sub>PP</sub> Low | Min | 0     | ns   |
| ctio                           | <sup>t</sup> QVWPL             |                  | Output (Status Register) Valid to Write Protect Low   | Min | 0     | ns   |
| Protection timings             | <sup>t</sup> VPHEH             | <sup>t</sup> VPS | V <sub>PP</sub> High to Chip Enable High              | Min | 200   | ns   |
| 4                              | <sup>t</sup> WPHEH             |                  | Write Protect High to Chip Enable High                | Min | 200   | ns   |

- Notes: 1. Sampled only, not 100% tested.
  - 2. tWHEL has this value when reading in the targeted bank or when reading following a SET CONFIGURATION REGISTER command. System designers should take this into account and may insert a software No-Op instruction to delay the first read in the same bank after issuing any command and to delay the first read to any address after issuing a SET CONFIGURA-TION REGISTER command. If the first read after the command is a READ ARRAY operation in a different bank and no changes to the Configuration Register have been issued, <sup>t</sup>WHEL is Ons.

Figure 18. Reset and Power-up AC Waveforms



AI06976

**Table 27: Reset and Power-up AC Characteristics** 

| Symbol                                                                           | Parameter                                                                                                                            | Test conditio    | n   | Value | Unit |
|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-------|------|
| <sup>t</sup> PLWL                                                                | Reset Low to Write Enable Low,                                                                                                       | During program   | Min | 10    | μs   |
| <sup>t</sup> PLEL<br><sup>t</sup> PLGL                                           | Reset Low to Chip Enable Low,<br>Reset Low to Output Enable Low,                                                                     | During erase     | Min | 20    | μs   |
| <sup>t</sup> PLLL                                                                | Reset Low to Latch Enable Low                                                                                                        | Other conditions | Min | 80    | ns   |
| <sup>t</sup> PHWL<br><sup>t</sup> PHEL<br><sup>t</sup> PHGL<br><sup>t</sup> PHLL | Reset High to Write Enable Low<br>Reset High to Chip Enable Low<br>Reset High to Output Enable Low<br>Reset High to Latch Enable Low |                  | Min | 30    | ns   |
| <sup>t</sup> PLPH <sup>1,2</sup>                                                 | RP# pulse width                                                                                                                      |                  | Min | 50    | ns   |
| tVDHPH3                                                                          | Supply Voltages High to Reset High                                                                                                   |                  | Min | 200   | μs   |

- Notes: 1. The device Reset is possible but not guaranteed if <sup>t</sup>PLPH < 50ns.
  - 2. Sampled only, not 100% tested.
  - 3. It is important to assert RP# in order to allow proper CPU initialization during power-up or reset.

# **Package Dimensions**

To meet environmental requirements, Micron offers the M58WRxxxKT/B in RoHS compliant packages, which have a lead-free, second-level interconnect. In compliance with JEDEC Standard JESD97, the category of second-level interconnect is marked on the package and on the inner box label.

The maximum ratings related to soldering conditions are also marked on the inner box label.

Figure 19: VFBGA56 7.7 × 9 mm - 8 × 7 Active Ball Array, 0.75 mm, Package Outline



Notes: 1. Drawing is not to scale.



# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Package Dimensions

Table 28: VFBGA56 7.7 × 9 mm - 8 × 7 Active Ball Array, 0.75 mm, Package Mechanical Data

|        |       | Millimeters |       |  |  |  |
|--------|-------|-------------|-------|--|--|--|
| Symbol | Тур   | Min         | Мах   |  |  |  |
| А      |       |             | 1.000 |  |  |  |
| A1     |       | 0.200       |       |  |  |  |
| A2     | 0.660 |             |       |  |  |  |
| b      | 0.350 | 0.300       | 0.400 |  |  |  |
| D      | 7.700 | 7.600       | 7.800 |  |  |  |
| D1     | 5.250 | -           | -     |  |  |  |
| ddd    |       |             | 0.080 |  |  |  |
| е      | 0.750 | -           | -     |  |  |  |
| E      | 9.000 | 8.900       | 9.100 |  |  |  |
| E1     | 4.500 | -           | -     |  |  |  |
| FD     | 1.225 | -           | -     |  |  |  |
| FE     | 2.250 | -           | -     |  |  |  |
| SD     | 0.375 | -           | -     |  |  |  |



# **Part numbering**

#### **Table 29: Ordering Information Scheme**



E = RoHS compliant, standard packing

F = RoHS compliant, tape and reel packing

Devices are shipped from the factory with the memory content bits erased to 1. For a list of available options (speed, etc.) or for further information on any aspect of this device, please contact the nearest Micron sales office.

70



# **Appendix A: Block Address Tables**

Table 30: Top Boot Block Addresses, M58WR032KT

| Bank <sup>1</sup> | #  | Size (Kword) | Address range |
|-------------------|----|--------------|---------------|
|                   | 0  | 4            | 1FF000-1FFFFF |
|                   | 1  | 4            | 1FE000-1FEFFF |
|                   | 2  | 4            | 1FD000-1FDFFF |
|                   | 3  | 4            | 1FC000-1FCFFF |
|                   | 4  | 4            | 1FB000-1FBFFF |
| 논                 | 5  | 4            | 1FA000-1FAFFF |
| bar               | 6  | 4            | 1F9000-1F9FFF |
| Parameter bank    | 7  | 4            | 1F8000-1F8FFF |
| ame               | 8  | 32           | 1F0000-1F7FFF |
| Par               | 9  | 32           | 1E8000-1EFFFF |
|                   | 10 | 32           | 1E0000-1E7FFF |
|                   | 11 | 32           | 1D8000-1DFFFF |
|                   | 12 | 32           | 1D0000-1D7FFF |
|                   | 13 | 32           | 1C8000-1CFFFF |
|                   | 14 | 32           | 1C0000-1C7FFF |
|                   | 15 | 32           | 1B8000-1BFFFF |
|                   | 16 | 32           | 1B0000-1B7FFF |
|                   | 17 | 32           | 1A8000-1AFFFF |
| <u>∼</u>          | 18 | 32           | 1A0000-1A7FFF |
| Bank 1            | 19 | 32           | 198000-19FFFF |
|                   | 20 | 32           | 190000-197FFF |
|                   | 21 | 32           | 188000-18FFFF |
|                   | 22 | 32           | 180000-187FFF |
|                   | 23 | 32           | 178000-17FFFF |
|                   | 24 | 32           | 170000-177FFF |
|                   | 25 | 32           | 168000-16FFFF |
| X 2               | 26 | 32           | 160000-167FFF |
| Bank 2            | 27 | 32           | 158000-15FFFF |
|                   | 28 | 32           | 150000-157FFF |
|                   | 29 | 32           | 148000-14FFFF |
|                   | 30 | 32           | 140000-147FFF |

# M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Appendix A: Block Address Tables

Table 30: Top Boot Block Addresses, M58WR032KT (Continued)

| Bank <sup>1</sup> | #  | Size (Kword) | Address range |
|-------------------|----|--------------|---------------|
|                   | 31 | 32           | 138000-13FFFF |
|                   | 32 | 32           | 130000-137FFF |
|                   | 33 | 32           | 128000-12FFFF |
| m<br>∡            | 34 | 32           | 120000-127FFF |
| Bank 3            | 35 | 32           | 118000-11FFFF |
|                   | 36 | 32           | 110000-117FFF |
|                   | 37 | 32           | 108000-10FFFF |
|                   | 38 | 32           | 100000-107FFF |
|                   | 39 | 32           | 0F8000-0FFFFF |
|                   | 40 | 32           | 0F0000-0F7FFF |
|                   | 41 | 32           | 0E8000-0EFFFF |
| ス<br>4            | 42 | 32           | 0E0000-0E7FFF |
| Bank 4            | 43 | 32           | 0D8000-0DFFFF |
|                   | 44 | 32           | 0D0000-0D7FFF |
|                   | 45 | 32           | 0C8000-0CFFFF |
|                   | 46 | 32           | 0C0000-0C7FFF |
|                   | 47 | 32           | 0B8000-0BFFFF |
|                   | 48 | 32           | 0B0000-0B7FFF |
|                   | 49 | 32           | 0A8000-0AFFFF |
| Bank 5            | 50 | 32           | 0A0000-0A7FFF |
| Ban               | 51 | 32           | 098000-09FFFF |
|                   | 52 | 32           | 090000-097FFF |
|                   | 53 | 32           | 088000-08FFFF |
|                   | 54 | 32           | 080000-087FFF |
|                   | 55 | 32           | 078000-07FFFF |
|                   | 56 | 32           | 070000-077FFF |
|                   | 57 | 32           | 068000-06FFFF |
| Bank 6            | 58 | 32           | 060000-067FFF |
| Bar               | 59 | 32           | 058000-05FFFF |
|                   | 60 | 32           | 050000-057FFF |
| l l               |    | 22           | 040000 04555  |
|                   | 61 | 32           | 048000-04FFFF |

Table 30: Top Boot Block Addresses, M58WR032KT (Continued)

| Bank <sup>1</sup> | #  | Size (Kword) | Address range |
|-------------------|----|--------------|---------------|
|                   | 63 | 32           | 038000-03FFFF |
|                   | 64 | 32           | 030000-037FFF |
|                   | 65 | 32           | 028000-02FFFF |
| 저 기               | 66 | 32           | 020000-027FFF |
| Bank              | 67 | 32           | 018000-01FFFF |
|                   | 68 | 32           | 010000-017FFF |
|                   | 69 | 32           | 008000-00FFFF |
|                   | 70 | 32           | 000000-007FFF |

Notes: 1. There are two Bank Regions: Bank Region 1 contains all the banks that are made up of main blocks only; Bank Region 2 contains the banks that are made up of the parameter and main blocks (parameter bank).

Table 31: Bottom Boot Block Addresses, M58WR032KB

| Bank <sup>1</sup> | #  | Size (Kword) | Address range |
|-------------------|----|--------------|---------------|
|                   | 70 | 32           | 1F8000-1FFFFF |
|                   | 69 | 32           | 1F0000-1F7FFF |
|                   | 68 | 32           | 1E8000-1EFFFF |
| K 7               | 67 | 32           | 1E0000-1E7FFF |
| Bank 7            | 66 | 32           | 1D8000-1DFFFF |
|                   | 65 | 32           | 1D0000-1D7FFF |
|                   | 64 | 32           | 1C8000-1CFFFF |
|                   | 63 | 32           | 1C0000-1C7FFF |
|                   | 62 | 32           | 1B8000-1BFFFF |
|                   | 61 | 32           | 1B0000-1B7FFF |
|                   | 60 | 32           | 1A8000-1AFFFF |
| Bank 6            | 59 | 32           | 1A0000-1A7FFF |
| Ban               | 58 | 32           | 198000-19FFFF |
|                   | 57 | 32           | 190000-197FFF |
|                   | 56 | 32           | 188000-18FFFF |
|                   | 55 | 32           | 180000-187FFF |

Table 31: Bottom Boot Block Addresses, M58WR032KB (Continued)

| Bank <sup>1</sup> | #  | Size (Kword) | Address range |
|-------------------|----|--------------|---------------|
|                   | 54 | 32           | 178000-17FFFF |
|                   | 53 | 32           | 170000-177FFF |
|                   | 52 | 32           | 168000-16FFFF |
| N N               | 51 | 32           | 160000-167FFF |
| Bank 5            | 50 | 32           | 158000-15FFFF |
|                   | 49 | 32           | 150000-157FFF |
|                   | 48 | 32           | 148000-14FFFF |
|                   | 47 | 32           | 140000-147FFF |
|                   | 46 | 32           | 138000-13FFFF |
|                   | 45 | 32           | 130000-137FFF |
|                   | 44 | 32           | 128000-12FFFF |
| Bank 4            | 43 | 32           | 120000-127FFF |
| Ban               | 42 | 32           | 118000-11FFFF |
|                   | 41 | 32           | 110000-117FFF |
|                   | 40 | 32           | 108000-10FFFF |
|                   | 39 | 32           | 100000-107FFF |
|                   | 38 | 32           | 0F8000-0FFFFF |
|                   | 37 | 32           | 0F0000-0F7FFF |
|                   | 36 | 32           | 0E8000-0EFFFF |
| Bank 3            | 35 | 32           | 0E0000-0E7FFF |
| Ban               | 34 | 32           | 0D8000-0DFFFF |
|                   | 33 | 32           | 0D0000-0D7FFF |
|                   | 32 | 32           | 0C8000-0CFFFF |
|                   | 31 | 32           | 0C0000-0C7FFF |
|                   | 30 | 32           | 0B8000-0BFFFF |
|                   | 29 | 32           | 0B0000-0B7FFF |
|                   | 28 | 32           | 0A8000-0AFFFF |
| 2 4               | 27 | 32           | 0A0000-0A7FFF |
| Bank 2            | 26 | 32           | 098000-09FFFF |
|                   | 25 | 32           | 090000-097FFF |
|                   | 24 | 32           | 088000-08FFFF |
|                   | 23 | 32           | 080000-087FFF |

Table 31: Bottom Boot Block Addresses, M58WR032KB (Continued)

| Bank <sup>1</sup> | #  | Size (Kword) | Address range |
|-------------------|----|--------------|---------------|
|                   | 22 | 32           | 078000-07FFFF |
|                   | 21 | 32           | 070000-077FFF |
|                   | 20 | 32           | 068000-06FFFF |
| Bank 1            | 19 | 32           | 060000-067FFF |
| Ban               | 18 | 32           | 058000-05FFFF |
|                   | 17 | 32           | 050000-057FFF |
|                   | 16 | 32           | 048000-04FFFF |
|                   | 15 | 32           | 040000-047FFF |
|                   | 14 | 32           | 038000-03FFFF |
|                   | 13 | 32           | 030000-037FFF |
|                   | 12 | 32           | 028000-02FFFF |
|                   | 11 | 32           | 020000-027FFF |
|                   | 10 | 32           | 018000-01FFFF |
| <sup>녹</sup>      | 9  | 32           | 010000-017FFF |
| Bar               | 8  | 32           | 008000-00FFFF |
| Parameter Bank    | 7  | 4            | 007000-007FFF |
| ram               | 6  | 4            | 006000-006FFF |
| Pa                | 5  | 4            | 005000-005FFF |
|                   | 4  | 4            | 004000-004FFF |
|                   | 3  | 4            | 003000-003FFF |
|                   | 2  | 4            | 002000-002FFF |
|                   | 1  | 4            | 001000-001FFF |
|                   | 0  | 4            | 000000-000FFF |

Notes: 1. There are two bank regions: bank region 2 contains all the banks that are made up of main blocks only; bank region 1 contains the banks that are made up of the parameter and main blocks (parameter bank).

Table 32: Top Boot Block Addresses, M58WR064KT

| Bank <sup>1</sup> | #  | Size (Kword) | Address range |
|-------------------|----|--------------|---------------|
|                   | 0  | 4            | 3FF000-3FFFFF |
|                   | 1  | 4            | 3FE000-3FEFFF |
|                   | 2  | 4            | 3FD000-3FDFFF |
|                   | 3  | 4            | 3FC000-3FCFFF |
|                   | 4  | 4            | 3FB000-3FBFFF |
| 숙                 | 5  | 4            | 3FA000-3FAFFF |
| . pa              | 6  | 4            | 3F9000-3F9FFF |
| eter              | 7  | 4            | 3F8000-3F8FFF |
| Parameter bank    | 8  | 32           | 3F0000-3F7FFF |
| Par               | 9  | 32           | 3E8000-3EFFFF |
|                   | 10 | 32           | 3E0000-3E7FFF |
|                   | 11 | 32           | 3D8000-3DFFFF |
|                   | 12 | 32           | 3D0000-3D7FFF |
|                   | 13 | 32           | 3C8000-3CFFFF |
|                   | 14 | 32           | 3C0000-3C7FFF |
|                   | 15 | 32           | 3B8000-3BFFFF |
|                   | 16 | 32           | 3B0000-3B7FFF |
|                   | 17 | 32           | 3A8000-3AFFFF |
| <b>∼</b>          | 18 | 32           | 3A0000-3A7FFF |
| Bank 1            | 19 | 32           | 398000-39FFFF |
|                   | 20 | 32           | 390000-397FFF |
|                   | 21 | 32           | 388000-38FFFF |
|                   | 22 | 32           | 380000-387FFF |
|                   | 23 | 32           | 378000-37FFFF |
|                   | 24 | 32           | 370000-377FFF |
|                   | 25 | 32           | 368000-36FFFF |
| Bank 2            | 26 | 32           | 360000-367FFF |
| Ban               | 27 | 32           | 358000-35FFFF |
|                   | 28 | 32           | 350000-357FFF |
|                   | 29 | 32           | 348000-34FFFF |
|                   | 30 | 32           | 340000-347FFF |
|                   | 31 | 32           | 338000-33FFFF |
|                   | 32 | 32           | 330000-337FFF |
|                   | 33 | 32           | 328000-32FFFF |
| m<br>¥            | 34 | 32           | 320000-327FFF |
| Bank              | 35 | 32           | 318000-31FFFF |
|                   | 36 | 32           | 310000-317FFF |
|                   | 37 | 32           | 308000-30FFFF |
|                   | 38 | 32           | 300000-307FFF |

Table 32: Top Boot Block Addresses, M58WR064KT (Continued)

|        | #  | Size (Kword) | Address range |
|--------|----|--------------|---------------|
|        | 39 | 32           | 2F8000-2FFFFF |
|        | 40 | 32           | 2F0000-2F7FFF |
|        | 41 | 32           | 2E8000-2EFFFF |
| ネ<br>4 | 42 | 32           | 2E0000-2E7FFF |
| Bank 4 | 43 | 32           | 2D8000-2DFFFF |
|        | 44 | 32           | 2D0000-2D7FFF |
|        | 45 | 32           | 2C8000-2CFFFF |
|        | 46 | 32           | 2C0000-2C7FFF |
|        | 47 | 32           | 2B8000-2BFFFF |
|        | 48 | 32           | 2B0000-2B7FFF |
|        | 49 | 32           | 2A8000-2AFFFF |
| ਨ<br>ਪ | 50 | 32           | 2A0000-2A7FFF |
| Bank 5 | 51 | 32           | 298000-29FFFF |
|        | 52 | 32           | 290000-297FFF |
|        | 53 | 32           | 288000-28FFFF |
|        | 54 | 32           | 280000-287FFF |
|        | 55 | 32           | 278000-27FFFF |
|        | 56 | 32           | 270000-277FFF |
|        | 57 | 32           | 268000-26FFFF |
| Bank 6 | 58 | 32           | 260000-267FFF |
| Ban    | 59 | 32           | 258000-25FFFF |
|        | 60 | 32           | 250000-257FFF |
|        | 61 | 32           | 248000-24FFFF |
|        | 62 | 32           | 240000-247FFF |
|        | 63 | 32           | 238000-23FFFF |
|        | 64 | 32           | 230000-237FFF |
|        | 65 | 32           | 228000-22FFFF |
| nk 7   | 66 | 32           | 220000-227FFF |
| Bar    | 67 | 32           | 218000-21FFFF |
|        | 68 | 32           | 210000-217FFF |
|        | 69 | 32           | 208000-20FFFF |
|        | 70 | 32           | 200000-207FFF |
|        | 71 | 32           | 1F8000-1FFFFF |
|        | 72 | 32           | 1F0000-1F7FFF |
|        | 73 | 32           | 1E8000-1EFFFF |
| Bank 8 | 74 | 32           | 1E0000-1E7FFF |
| Bar    | 75 | 32           | 1D8000-1DFFFF |
|        | 76 | 32           | 1D0000-1D7FFF |
|        | 77 | 32           | 1C8000-1CFFFF |
|        | 78 | 32           | 1C0000-1C7FFF |

Table 32: Top Boot Block Addresses, M58WR064KT (Continued)

| Bank <sup>1</sup> | #   | Size (Kword) | Address range |
|-------------------|-----|--------------|---------------|
|                   | 79  | 32           | 1B8000-1BFFFF |
|                   | 80  | 32           | 1B0000-1B7FFF |
|                   | 81  | 32           | 1A8000-1AFFFF |
| 6 7               | 82  | 32           | 1A0000-1A7FFF |
| Bank 9            | 83  | 32           | 198000-19FFFF |
|                   | 84  | 32           | 190000-197FFF |
|                   | 85  | 32           | 188000-18FFFF |
|                   | 86  | 32           | 180000-187FFF |
|                   | 87  | 32           | 178000-17FFFF |
|                   | 88  | 32           | 170000-177FFF |
|                   | 89  | 32           | 168000-16FFFF |
| 2 10              | 90  | 32           | 160000-167FFF |
| Bank 10           | 91  | 32           | 158000-15FFFF |
| ш                 | 92  | 32           | 150000-157FFF |
|                   | 93  | 32           | 148000-14FFFF |
|                   | 94  | 32           | 140000-147FFF |
|                   | 95  | 32           | 138000-13FFFF |
|                   | 96  | 32           | 130000-137FFF |
|                   | 97  | 32           | 128000-12FFFF |
| 11 >              | 98  | 32           | 120000-127FFF |
| Bank 11           | 99  | 32           | 118000-11FFFF |
|                   | 100 | 32           | 110000-117FFF |
|                   | 101 | 32           | 108000-10FFFF |
|                   | 102 | 32           | 100000-107FFF |
|                   | 103 | 32           | 0F8000-0FFFFF |
|                   | 104 | 32           | 0F0000-0F7FFF |
|                   | 105 | 32           | 0E8000-0EFFFF |
| k 12              | 106 | 32           | 0E0000-0E7FFF |
| Banl              | 107 | 32           | 0D8000-0DFFFF |
|                   | 108 | 32           | 0D0000-0D7FFF |
|                   | 109 | 32           | 0C8000-0CFFFF |
|                   | 110 | 32           | 0C0000-0C7FFF |
|                   | 111 | 32           | OB8000-OBFFFF |
|                   | 112 | 32           | 0B0000-0B7FFF |
|                   | 113 | 32           | 0A8000-0AFFFF |
| Bank 13           | 114 | 32           | 0A0000-0A7FFF |
| San               | 115 | 32           | 098000-09FFFF |
| _                 | 116 | 32           | 090000-097FFF |
|                   | 117 | 32           | 088000-08FFFF |
|                   | 118 | 32           | 080000-087FFF |
|                   |     | -            | -             |

Table 32: Top Boot Block Addresses, M58WR064KT (Continued)

| Bank <sup>1</sup> | #   | Size (Kword) | Address range |
|-------------------|-----|--------------|---------------|
|                   | 119 | 32           | 078000-07FFFF |
|                   | 120 | 32           | 070000-077FFF |
|                   | 121 | 32           | 068000-06FFFF |
| × 14              | 122 | 32           | 060000-067FFF |
| Bank              | 123 | 32           | 058000-05FFFF |
|                   | 124 | 32           | 050000-057FFF |
|                   | 125 | 32           | 048000-04FFFF |
|                   | 126 | 32           | 040000-047FFF |
|                   | 127 | 32           | 038000-03FFFF |
|                   | 128 | 32           | 030000-037FFF |
|                   | 129 | 32           | 028000-02FFFF |
| × 15              | 130 | 32           | 020000-027FFF |
| Bank              | 131 | 32           | 018000-01FFFF |
|                   | 132 | 32           | 010000-017FFF |
|                   | 133 | 32           | 008000-00FFFF |
|                   | 134 | 32           | 000000-007FFF |

Notes: 1. There are two bank regions: bank region 1 contains all the banks that are made up of main blocks only; bank region 2 contains the banks that are made up of the parameter and main blocks (parameter bank).

Table 33: Bottom Boot Block Addresses, M58WR064KB

| Bank <sup>1</sup> | #   | Size (Kword) | Address range |
|-------------------|-----|--------------|---------------|
|                   | 134 | 32           | 3F8000-3FFFFF |
|                   | 133 | 32           | 3F0000-3F7FFF |
|                   | 132 | 32           | 3E8000-3EFFFF |
| Bank 15           | 131 | 32           | 3E0000-3E7FFF |
| Banl              | 130 | 32           | 3D8000-3DFFFF |
|                   | 129 | 32           | 3D0000-3D7FFF |
|                   | 128 | 32           | 3C8000-3CFFFF |
|                   | 127 | 32           | 3C0000-3C7FFF |
|                   | 126 | 32           | 3B8000-3BFFFF |
|                   | 125 | 32           | 3B0000-3B7FFF |
|                   | 124 | 32           | 3A8000-3AFFFF |
| 41 >              | 123 | 32           | 3A0000-3A7FFF |
| Bank 14           | 122 | 32           | 398000-39FFFF |
|                   | 121 | 32           | 390000-397FFF |
|                   | 120 | 32           | 388000-38FFFF |
|                   | 119 | 32           | 380000-387FFF |

Table 33: Bottom Boot Block Addresses, M58WR064KB (Continued)

| Bank <sup>1</sup> | #   | Size (Kword) | Address range |
|-------------------|-----|--------------|---------------|
|                   | 118 | 32           | 378000-37FFFF |
|                   | 117 | 32           | 370000-377FFF |
|                   | 116 | 32           | 368000-36FFFF |
| 13                | 115 | 32           | 360000-367FFF |
| Bank 13           | 114 | 32           | 358000-35FFFF |
|                   | 113 | 32           | 350000-357FFF |
|                   | 112 | 32           | 348000-34FFFF |
|                   | 111 | 32           | 340000-347FFF |
|                   | 110 | 32           | 338000-33FFFF |
|                   | 109 | 32           | 330000-337FFF |
|                   | 108 | 32           | 328000-32FFFF |
| × 12              | 107 | 32           | 320000-327FFF |
| Bank 12           | 106 | 32           | 318000-31FFFF |
|                   | 105 | 32           | 310000-317FFF |
|                   | 104 | 32           | 308000-30FFFF |
|                   | 103 | 32           | 300000-307FFF |
|                   | 102 | 32           | 2F8000-2FFFFF |
|                   | 101 | 32           | 2F0000-2F7FFF |
|                   | 100 | 32           | 2E8000-2EFFFF |
| Bank 11           | 99  | 32           | 2E0000-2E7FFF |
| Ban               | 98  | 32           | 2D8000-2DFFFF |
|                   | 97  | 32           | 2D0000-2D7FFF |
|                   | 96  | 32           | 2C8000-2CFFFF |
|                   | 95  | 32           | 2C0000-2C7FFF |
|                   | 94  | 32           | 2B8000-2BFFFF |
|                   | 93  | 32           | 2B0000-2B7FFF |
|                   | 92  | 32           | 2A8000-2AFFFF |
| Bank 10           | 91  | 32           | 2A0000-2A7FFF |
| Bank              | 90  | 32           | 298000-29FFFF |
|                   | 89  | 32           | 290000-297FFF |
|                   | 88  | 32           | 288000-28FFFF |
|                   | 87  | 32           | 280000-287FFF |

Table 33: Bottom Boot Block Addresses, M58WR064KB (Continued)

| Bank <sup>1</sup> | #  | Size (Kword) | Address range |
|-------------------|----|--------------|---------------|
|                   | 86 | 32           | 278000-27FFFF |
|                   | 85 | 32           | 270000-277FFF |
|                   | 84 | 32           | 268000-26FFFF |
| o →               | 83 | 32           | 260000-267FFF |
| Bank 9            | 82 | 32           | 258000-25FFFF |
|                   | 81 | 32           | 250000-257FFF |
|                   | 80 | 32           | 248000-24FFFF |
|                   | 79 | 32           | 240000-247FFF |
|                   | 78 | 32           | 238000-23FFFF |
|                   | 77 | 32           | 230000-237FFF |
|                   | 76 | 32           | 228000-22FFFF |
| ⊗<br>∡            | 75 | 32           | 220000-227FFF |
| Bank 8            | 74 | 32           | 218000-21FFFF |
|                   | 73 | 32           | 210000-217FFF |
|                   | 72 | 32           | 208000-20FFFF |
|                   | 71 | 32           | 200000-207FFF |
|                   | 70 | 32           | 1F8000-1FFFFF |
|                   | 69 | 32           | 1F0000-1F7FFF |
|                   | 68 | 32           | 1E8000-1EFFFF |
| K 7               | 67 | 32           | 1E0000-1E7FFF |
| Bank 7            | 66 | 32           | 1D8000-1DFFFF |
|                   | 65 | 32           | 1D0000-1D7FFF |
|                   | 64 | 32           | 1C8000-1CFFFF |
|                   | 63 | 32           | 1C0000-1C7FFF |
|                   | 62 | 32           | 1B8000-1BFFFF |
|                   | 61 | 32           | 1B0000-1B7FFF |
|                   | 60 | 32           | 1A8000-1AFFFF |
| k 6               | 59 | 32           | 1A0000-1A7FFF |
| Bank 6            | 58 | 32           | 198000-19FFFF |
|                   | 57 | 32           | 190000-197FFF |
|                   | 56 | 32           | 188000-18FFFF |
|                   | 55 | 32           | 180000-187FFF |

Table 33: Bottom Boot Block Addresses, M58WR064KB (Continued)

| Bank <sup>1</sup> | #  | Size (Kword) | Address range |
|-------------------|----|--------------|---------------|
|                   | 54 | 32           | 178000-17FFFF |
|                   | 53 | 32           | 170000-177FFF |
|                   | 52 | 32           | 168000-16FFFF |
| X 5               | 51 | 32           | 160000-167FFF |
| Bank 5            | 50 | 32           | 158000-15FFFF |
|                   | 49 | 32           | 150000-157FFF |
|                   | 48 | 32           | 148000-14FFFF |
|                   | 47 | 32           | 140000-147FFF |
|                   | 46 | 32           | 138000-13FFFF |
|                   | 45 | 32           | 130000-137FFF |
|                   | 44 | 32           | 128000-12FFFF |
| 4 A               | 43 | 32           | 120000-127FFF |
| Bank 4            | 42 | 32           | 118000-11FFFF |
|                   | 41 | 32           | 110000-117FFF |
|                   | 40 | 32           | 108000-10FFFF |
|                   | 39 | 32           | 100000-107FFF |
|                   | 38 | 32           | 0F8000-0FFFFF |
|                   | 37 | 32           | 0F0000-0F7FFF |
|                   | 36 | 32           | 0E8000-0EFFFF |
| к 3               | 35 | 32           | 0E0000-0E7FFF |
| Bank 3            | 34 | 32           | 0D8000-0DFFFF |
|                   | 33 | 32           | 0D0000-0D7FFF |
|                   | 32 | 32           | 0C8000-0CFFFF |
|                   | 31 | 32           | 0C0000-0C7FFF |
|                   | 30 | 32           | 0B8000-0BFFFF |
|                   | 29 | 32           | 0B0000-0B7FFF |
|                   | 28 | 32           | 0A8000-0AFFFF |
| k 2               | 27 | 32           | 0A0000-0A7FFF |
| Bank 2            | 26 | 32           | 098000-09FFFF |
|                   | 25 | 32           | 090000-097FFF |
|                   | 24 | 32           | 088000-08FFFF |
|                   | 23 | 32           | 080000-087FFF |

Table 33: Bottom Boot Block Addresses, M58WR064KB (Continued)

| Bank <sup>1</sup> | #  | Size (Kword) | Address range |
|-------------------|----|--------------|---------------|
|                   | 22 | 32           | 078000-07FFFF |
|                   | 21 | 32           | 070000-077FFF |
|                   | 20 | 32           | 068000-06FFFF |
| <b>∠</b>          | 19 | 32           | 060000-067FFF |
| Bank 1            | 18 | 32           | 058000-05FFFF |
|                   | 17 | 32           | 050000-057FFF |
|                   | 16 | 32           | 048000-04FFFF |
|                   | 15 | 32           | 040000-047FFF |
|                   | 14 | 32           | 038000-03FFFF |
|                   | 13 | 32           | 030000-037FFF |
|                   | 12 | 32           | 028000-02FFFF |
|                   | 11 | 32           | 020000-027FFF |
|                   | 10 | 32           | 018000-01FFFF |
| ×                 | 9  | 32           | 010000-017FFF |
| ban               | 8  | 32           | 008000-00FFFF |
| Parameter bank    | 7  | 4            | 007000-007FFF |
| ram               | 6  | 4            | 006000-006FFF |
| Pa                | 5  | 4            | 005000-005FFF |
|                   | 4  | 4            | 004000-004FFF |
|                   | 3  | 4            | 003000-003FFF |
|                   | 2  | 4            | 002000-002FFF |
|                   | 1  | 4            | 001000-001FFF |
|                   | 0  | 4            | 000000-000FFF |

Notes: 1. There are two bank regions: bank region 2 contains all the banks that are made up of main blocks only; bank region 1 contains the banks that are made up of the parameter and main blocks (parameter bank).

## **Appendix B: Common Flash Interface**

The common Flash interface is a JEDEC approved, standardized data structure that can be read from the Flash memory device. It allows a system software to query the device to determine various electrical and timing parameters, density information and functions supported by the memory. The system can interface easily with the device, enabling the software to upgrade itself when necessary.

When the READ CFI QUERY command is issued the device enters CFI query mode and the data structure is read from the memory. Tables 34, 35, 36, 37, 38, 39, 40, 41, 42 and 43 show the addresses used to retrieve the data. The query data is always presented on the lowest order data outputs (DQ[7:0]), the other outputs (DQ[15:8]) are set to 0.

The CFI data structure also contains a security area where a 64-bit unique security number is written (see Figure 5: Protection Register Memory Map). This area can be accessed only in read mode by the final user. It is impossible to change the security number after it has been written by Micron. Issue a READ ARRAY command to return to read mode.

**Table 34: Query Structure Overview** 

See Note 1

| Offset | Sub-section name                                  | Description                                                                   |
|--------|---------------------------------------------------|-------------------------------------------------------------------------------|
| 00h    | Reserved                                          | Reserved for algorithm-specific information                                   |
| 10h    | CFI Query Identification String                   | Command set ID and algorithm data offset                                      |
| 1Bh    | System Interface Information                      | Device timing & voltage information                                           |
| 27h    | Device Geometry Definition                        | Flash device layout                                                           |
| Р      | Primary Algorithm-specific Extended Query table   | Additional information specific to the Primary Algorithm (optional)           |
| А      | Alternate Algorithm-specific Extended Query table | Additional information specific to the Alternate Algorithm (optional)         |
| 80h    | Security Code Area                                | Lock Protection Register<br>Unique device Number and<br>User Programmable OTP |

Notes:

1. The Flash memory display the CFI data structure when CFI Query command is issued. In this table are listed the main sub-sections detailed in Tables 35, 36, 37 and 38. Query data is always presented on the lowest order data outputs.



**Table 35: CFI Query Identification String** 

| Offset  | Sub-section name                 | Description                                                     | Value                                                                              |
|---------|----------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------|
| 00h     | 0020h                            | Manufacturer code                                               | Micron                                                                             |
| 01h     | 8814h<br>8810h<br>8815h<br>8811h | Device code                                                     | M58WR032KT (Top)<br>M58WR064KT (Top)<br>M58WR032KB (Bottom)<br>M58WR064KB (Bottom) |
| 02h     | reserved                         | Reserved                                                        |                                                                                    |
| 03h     | reserved                         | Reserved                                                        |                                                                                    |
| 04h-0Fh | reserved                         | Reserved                                                        |                                                                                    |
| 10h     | 0051h                            | Query Unique ASCII String "QRY"                                 | "Q"                                                                                |
| 11h     | 0052h                            |                                                                 | "R"                                                                                |
| 12h     | 0059h                            |                                                                 | "Y"                                                                                |
| 13h     | 0003h                            | Primary Algorithm Command Set and Control                       |                                                                                    |
| 14h     | 0000h                            | Interface ID code 16 bit ID code defining a specific algorithm  |                                                                                    |
| 15h     | offset = P = 0039h               | Address for Primary Algorithm extended Query                    | p = 39h                                                                            |
| 16h     | 0000h                            | table (see Table 38)                                            |                                                                                    |
| 17h     | 0000h                            | Alternate Vendor Command Set and Control                        | NA                                                                                 |
| 18h     | 0000h                            | Interface ID Code second vendor - specified algorithm supported |                                                                                    |
| 19h     | value = A = 0000h                | Address for Alternate Algorithm extended Query                  | NA                                                                                 |
| 1Ah     | 0000h                            | table                                                           |                                                                                    |



#### **Table 36: CFI Query System Interface Information**

| Offset | Data  | Description                                                                                                                                    | Value |
|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 1Bh    | 0017h | V <sub>DD</sub> Logic Supply Minimum Program/Erase or Write voltage<br>bit 7 to 4 BCD value in volts<br>bit 3 to 0 BCD value in 100 millivolts | 1.7V  |
| 1Ch    | 0020h | V <sub>DD</sub> Logic Supply Maximum Program/Erase or Write voltage<br>bit 7 to 4 BCD value in volts<br>bit 3 to 0 BCD value in 100 millivolts | 2V    |
| 1Dh    | 0085h | V <sub>PP</sub> [Programming] Supply Minimum Program/Erase voltage<br>bit 7 to 4 HEX value in volts<br>bit 3 to 0 BCD value in 100 millivolts  | 8.5V  |
| 1Eh    | 0095h | V <sub>PP</sub> [Programming] Supply Maximum Program/Erase voltage<br>bit 7 to 4 HEX value in volts<br>bit 3 to 0 BCD value in 100 millivolts  | 9.5V  |
| 1Fh    | 0004h | Typical time-out per single byte/word program = 2 <sup>n</sup> μs                                                                              | 16µs  |
| 20h    | 0000h | Typical time-out for multi-byte programming = $2^n$ µs                                                                                         | NA    |
| 21h    | 000Ah | Typical time-out per individual block erase = 2 <sup>n</sup> ms                                                                                | 1s    |
| 22h    | 0000h | Typical time-out for full chip erase = 2 <sup>n</sup> ms                                                                                       | NA    |
| 23h    | 0003h | Maximum time-out for word program = 2 <sup>n</sup> times typical                                                                               |       |
| 24h    | 0000h | Maximum time-out for multi-byte programming = 2 <sup>n</sup> times typical                                                                     |       |
| 25h    | 0002h | Maximum time-out per individual block erase = 2 <sup>n</sup> times typical                                                                     | 4s    |
| 26h    | 0000h | Maximum time-out for chip erase = 2 <sup>n</sup> times typical                                                                                 | NA    |



**Table 37: Device Geometry Definition** 

| Offset word mode Data |                                                            |                                                                                    | Description                                                                                                    | Value        |
|-----------------------|------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------|
| 27h 0016h M58WR03     |                                                            | 0016h                                                                              | M58WR032KT/B Device Size = 2 <sup>n</sup> in number of bytes                                                   | 4Mb          |
| 0017h M58WR064KT/B    |                                                            |                                                                                    | M58WR064KT/B Device Size = $2^n$ in number of bytes                                                            | 8Mb          |
|                       | 28h<br>29h                                                 | 0001h<br>0000h                                                                     | Flash Device Interface Code description                                                                        | x16<br>Async |
|                       | 2Ah<br>2Bh                                                 | 0000h<br>0000h                                                                     | Maximum number of bytes in multi-byte program or page = 2 <sup>n</sup>                                         | NA           |
|                       | 2Ch                                                        | 0002h                                                                              | Number of identical sized erase block regions within the device bit 7 to 0 = x = number of Erase Block Regions | 2            |
|                       | 2Dh<br>2Eh                                                 | 003Eh<br>0000h                                                                     | M58WR032KT Region 1 Information<br>Number of identical-size erase blocks = 003Eh+1                             | 63           |
|                       |                                                            | 007Eh<br>0000h                                                                     | M58WR064KT Region 1 Information<br>Number of identical-size erase blocks = 007Eh+1                             | 127          |
| evices                | 30h 0001h Blo                                              |                                                                                    | Region 1 Information<br>Block size in Region 1 = 0100h * 256 byte                                              | 64Kb         |
| g<br>do<br>l          |                                                            |                                                                                    | Region 2 Information<br>Number of identical-size erase blocks = 0007h+1                                        | 8            |
|                       | 33h<br>34h                                                 | 0020h<br>0000h                                                                     | Region 2 Information<br>Block size in Region 2 = 0020h * 256 byte                                              | 8Kb          |
|                       | 35h<br>38h                                                 |                                                                                    | Reserved for future erase block region information                                                             | NA           |
|                       | 2Dh<br>2Eh                                                 | 0007h<br>0000h                                                                     | Region 1 Information<br>Number of identical-size erase block = 0007h+1                                         | 8            |
| S                     | 2Fh<br>30h                                                 | 0020h<br>0000h                                                                     | Region 1 Information<br>Block size in Region 1 = 0020h * 256 byte                                              | 8Kb          |
| device                | 31h<br>32h                                                 | 003Eh<br>0000h                                                                     | M58WR032KB Region 1 Information<br>Number of identical-size erase blocks = 003Eh+1                             | 63           |
| 31h<br>32h            | 007Eh<br>0000h                                             | M58WR064KB Region 1 Information<br>Number of identical-size erase blocks = 007Eh+1 | 127                                                                                                            |              |
| ∞                     | 33h<br>34h                                                 | 0000h<br>0001h                                                                     | Region 2 Information<br>Block size in Region 2 = 0100h * 256 byte                                              | 64Kb         |
|                       | 35h Reserved for future erase block region information 38h |                                                                                    |                                                                                                                |              |

**Table 38:** Primary Algorithm-Specific Extended Query Table See Note <sup>1</sup>

| 30.          | I      |                                                                                            |          |
|--------------|--------|--------------------------------------------------------------------------------------------|----------|
| Offset       | Data   | Description                                                                                | Value    |
| (P)h = 39h   | 0050h  | Primary Algorithm extended Query table unique ASCII string "PRI"                           | "P"      |
|              | 0052h  |                                                                                            | "R"      |
|              | 0049h  |                                                                                            | " "      |
| (P+3)h = 3Ch | 0031h  | Major version number, ASCII                                                                | "1"      |
| (P+4)h = 3Dh | 0033h  | Minor version number, ASCII                                                                | "3"      |
| (P+5)h = 3Eh | 00E6h  | Extended Query table contents for Primary Algorithm. Address (P+5)h contains less          |          |
|              | 0003h  | significant byte.                                                                          |          |
| (P+7)h = 40h | 0000h  | bit 0 Chip Erase supported (1 = Yes, 0 = No)                                               | No       |
| /D . 0\h 41h | 00001- | bit 1 Erase Suspend supported (1 = Yes, 0 = No)                                            | Yes      |
| (P+8)h = 41h | 0000h  | bit 2 Program Suspend supported (1 = Yes, 0 = No)                                          | Yes      |
|              |        | bit 3 Legacy Lock/Unlock supported (1 = Yes, 0 = No)                                       | No       |
|              |        | bit 4 Queued Erase supported (1 = Yes, 0 = No)                                             | No       |
|              |        | bit 5 Instant individual block locking supported (1 = Yes, 0 = No)                         | Yes      |
|              |        |                                                                                            |          |
|              |        | bit 6 Protection bits supported (1 = Yes, 0 = No)                                          | Yes      |
|              |        | bit 7 Page mode read supported (1 = Yes, 0 = No)                                           | Yes      |
|              |        | bit 8 Synchronous read supported (1 = Yes, 0 = No)                                         | Yes      |
|              |        | bit 9 Simultaneous operation supported (1 = Yes, 0 = No)                                   | Yes      |
|              |        | bit 10 to 31 Reserved; undefined bits are '0'. If bit 31 is 1 then another 31 bit field of | 103      |
|              |        |                                                                                            |          |
|              |        | optional features follows at the end of the bit-30 field.                                  |          |
| (P+9)h = 42h | 0001h  | Supported Functions after Suspend                                                          | Yes      |
| (1.15)       |        | Read Array, Read Status Register and CFI Query                                             |          |
|              |        | Read Array, Read Status Register and Cri Query                                             |          |
|              |        | bit 0 Program supported after Erase Suspend (1 = Yes, 0 = No)                              | İ        |
|              |        |                                                                                            |          |
|              |        | bit 7 to 1 Reserved; undefined bits are '0'                                                |          |
| (P+A)h = 43h | 0003h  | Block Protect status                                                                       |          |
| (P+B)h = 44h | 0000h  | Defines which bits in the Block Status Register section of the Query are implemented.      |          |
|              |        | bit 0 Block protect Status Register Lock/Unlock bit active (1 = Yes, 0 = No)               |          |
|              |        | bit 1 Block Lock Status Register lock-down bit active (1 = Yes, 0 = No)                    |          |
|              |        | bit 15 to 2 Reserved for future use; undefined bits are '0'                                | Yes      |
|              |        | bit 15 to 2 Reserved for future use, undefined bits are o                                  | Yes      |
|              |        |                                                                                            |          |
| (P+C)h = 45h | 0018h  | V <sub>DD</sub> Logic Supply Optimum Program/Erase voltage (highest performance)           | 1.8V     |
|              |        | bit 7 to 4 HEX value in volts                                                              |          |
|              |        | bit 3 to 0 BCD value in 100mV                                                              |          |
| (P+D)h = 46h | 0090h  | V <sub>PP</sub> Supply Optimum Program/Erase voltage                                       | 9V       |
|              |        | bit 7 to 4 HEX value in volts                                                              |          |
|              |        | bit 3 to 0 BCD value in 100mV                                                              | 1        |
|              |        | Dit 5 to 6 BCD value iii 100iiiv                                                           | <u> </u> |

Notes: 1. The variable P is a pointer that is defined at CFI offset 15h (See Table 35).

**Table 39: Protection Register Information** 

See Note 1

| Offset        | Data  | Description                                                                                            | Value    |
|---------------|-------|--------------------------------------------------------------------------------------------------------|----------|
| (P+E)h = 47h  | 0001h | Number of protection register fields in JEDEC ID space. 0000h indicates that 256 fields are available. | 1        |
| (P+F)h = 48h  | 0080h | Protection Field 1: Protection Description                                                             | 0080h    |
| (P+10)h = 49h | 0000h | Bits 0-7 Lower byte of protection register address Bits 8-15 Upper byte of protection register address |          |
| (P+11)h = 4Ah | 0003h | Bits 16-23 2 <sup>n</sup> bytes in factory pre-programmed region                                       |          |
| (P+12)h= 4Bh  | 0004h | Bits 24-31 2 <sup>n</sup> bytes in user programmable region                                            | 16 bytes |

Notes: 1. The variable P is a pointer that is defined at CFI offset 15h (See Table 35).

#### **Table 40: Burst Read Information**

See Note Table 1

| Offset        | Data  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Value   |
|---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| (P+13)h = 4Ch | 0003h | Page-mode read capability bits 0-7 'n' such that 2 <sup>n</sup> HEX value represents the number of read-page bytes. See offset 28h for device word width to determine page-mode data output width.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 8 bytes |
| (P+14)h = 4Dh | 0004h | Number of synchronous mode read configuration fields that follow.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4       |
| (P+15)h = 4Eh | 0001h | Synchronous mode read capability configuration 1 bit 3-7 Reserved bit 0-2 'n' such that 2 <sup>n+1</sup> HEX value represents the maximum number of continuous synchronous reads when the device is configured for its maximum word width. A value of 07h indicates that the device is capable of continuous linear bursts that will output data until the internal burst counter reaches the end of the device's burstable address space. This field's 3-bit value can be written directly to the read configuration register bit 0-2 if the device is configured for its maximum word width. See offset 28h for word width to determine the burst data output width. | 4       |
| (P+16)h = 4Fh | 0002h | Synchronous mode read capability configuration 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |
| (P+17)h = 50h | 0003h | Synchronous mode read capability configuration 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |
| (P+18)h = 51h | 0007h | Synchronous mode read capability configuration 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Cont.   |

Notes: 1. The variable P is a pointer that is defined at CFI offset 15h (See Table 35).

#### **Table 41: Bank and Erase Block Region Information**

See Notes 1,2

| M58WR03<br>M58WR06 |      | M58WR032KB,<br>M58WR064KB |      |                                          |
|--------------------|------|---------------------------|------|------------------------------------------|
| Offset             | Data | Offset                    | Data | Description                              |
| (P+19)h = 52h      | 02h  | (P+19)h = 52h             | 02h  | Number of Bank Regions within the device |

Notes: 1. The variable P is a pointer that is defined at CFI offset 15h (See Table 35).

2. Bank Regions. There are two Bank Regions, see Tables 30, 31, 32 and 33.



**Table 42:** Bank and Erase Block Region 1 Information See Note <sup>1</sup>

| See Note '         |                                      |                           |      |                                                                                                                                                                                                               |
|--------------------|--------------------------------------|---------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M58WR03<br>M58WR06 |                                      | M58WR032KB,<br>M58WR064KB |      |                                                                                                                                                                                                               |
| Offset             | Data                                 | Offset                    | Data | Description                                                                                                                                                                                                   |
| (P+1A)h = 53h      | 07h <sup>2</sup><br>0Fh <sup>3</sup> | (P+1A)h = 53h             | 01h  | Number of identical banks within Bank Region 1                                                                                                                                                                |
| (P+1B)h = 54h      | 00h                                  | (P+1B)h = 54h             | 00h  |                                                                                                                                                                                                               |
| (P+1C)h = 55h      | 11h                                  | (P+1C)h = 55h             | 11h  | Number of program or erase operations allowed in Bank Region<br>1:<br>Bits 0-3: Number of simultaneous program operations<br>Bits 4-7: Number of simultaneous erase operations                                |
| (P+1D)h = 56h      | 00h                                  | (P+1D)h = 56h             | 00h  | Number of program or erase operations allowed in other banks while a bank in same region is programming Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations |
| (P+1E)h = 57h      | 00h                                  | (P+1E)h = 57h             | 00h  | Number of program or erase operations allowed in other banks while a bank in this region is erasing Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations     |
| (P+1F)h = 58h      | 01h                                  | (P+1F)h = 58h             | 02h  | Types of erase block regions in Bank Region 1 n = number of erase block regions with contiguous same-size erase blocks. Symmetrically blocked banks have one blocking region. <sup>4</sup>                    |
| (P+20)h = 59h      | 07h                                  | (P+20)h = 59h             | 07h  | Bank Region 1 Erase Block Type 1 Information                                                                                                                                                                  |
| (P+21)h = 5Ah      | 00h                                  | (P+21)h = 5Ah             | 00h  | Bits 0-15: n+1 = number of identical-sized erase blocks Bits 16-31: n×256 = number of bytes in erase block region                                                                                             |
| (P+22)h = 5Bh      | 00h                                  | (P+22)h = 5Bh             | 20h  |                                                                                                                                                                                                               |
| (P+23)h = 5Ch      | 01h                                  | (P+23)h = 5Ch             | 00h  |                                                                                                                                                                                                               |
| (P+24)h = 5Dh      | 64h                                  | (P+24)h = 5Dh             | 64h  | Bank Region 1 (Erase Block Type 1)                                                                                                                                                                            |
| (P+25)h = 5Eh      | 00h                                  | (P+25)h = 5Eh             | 00h  | Minimum block erase cycles × 1000                                                                                                                                                                             |
| (P+26)h = 5Fh      | 01h                                  | (P+26)h = 5Fh             | 01h  | Bank Region 1 (Erase Block Type 1): Blts per cell, internal ECC<br>Bits 0-3: bits per cell in erase region<br>Bit 4: reserved for "internal ECC used"<br>Blts 5-7: reserved 5Eh 01 5Eh 01                     |
| (P+27)h = 60h      | 03h                                  | (P+27)h = 60h             | 03h  | Bank Region 1 (Erase Block Type 1): page mode and synchronous mode capabilities Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved    |
|                    |                                      | (P+28)h = 61h             | 06h  | Bank Region 1 Erase Block Type 2 Information                                                                                                                                                                  |
|                    |                                      | (P+29)h = 62h             | 00h  | Bits 0-15: n+1 = number of identical-sized erase blocks Bits 16-31: n×256 = number of bytes in erase block region                                                                                             |
|                    |                                      | (P+2A)h = 63h             | 00h  |                                                                                                                                                                                                               |
|                    |                                      | (P+2B)h = 64h             | 01h  | ]                                                                                                                                                                                                             |



# **Table 42:** Bank and Erase Block Region 1 Information (Continued) See Note 1

|        | M58WR032KT,<br>M58WR064KT |               | KB,<br>IKB |                                                                                                                                                                                                            |
|--------|---------------------------|---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Offset | Data                      | Offset        | Data       | Description                                                                                                                                                                                                |
|        |                           | (P+2C)h = 65h | 64h        | Bank Region 1 (Erase Block Type 2)                                                                                                                                                                         |
|        |                           | (P+2D)h = 66h | 00h        | Minimum block erase cycles × 1000                                                                                                                                                                          |
|        |                           | (P+2E)h = 67h | 01h        | Bank Regions 1 (Erase Block Type 2): Blts per cell, internal ECC<br>Bits 0-3: bits per cell in erase region<br>Bit 4: reserved for "internal ECC used"<br>Blts 5-7: reserved                               |
|        |                           | (P+2F)h = 68h | 03h        | Bank Region 1 (Erase Block Type 2): page mode and synchronous mode capabilities Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved |

Notes:

- 1. The variable P is a pointer which is defined at CFI offset 15h (See Table 35).
- 2. Applies to M58WR032KT.
- 3. Applies to M58WR064KT.
- 4. Bank Regions. There are two Bank Regions, see Tables 30, 31, 32 and 33.

91



**Table 43:** Bank and Erase Block Region 2 Information See Note <sup>1</sup>

| See Note '         |             |                           |                                      |                                                                                                                                                                                                                                  |
|--------------------|-------------|---------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M58WR03<br>M58WR06 | 2KT,<br>4KT | M58WR032KB,<br>M58WR064KB |                                      |                                                                                                                                                                                                                                  |
| Offset             | Data        | Offset                    | Data                                 | Description                                                                                                                                                                                                                      |
| (P+28)h = 61h      | 01h         | (P+30)h = 69h             | 07h <sup>2</sup><br>0Fh <sup>3</sup> | Number of identical banks within Bank Region 2                                                                                                                                                                                   |
| (P+29)h = 62h      | 00h         | (P+31)h = 6Ah             | 00h                                  |                                                                                                                                                                                                                                  |
| (P+2A)h = 63h      | 11h         | (P+32)h = 6Bh             | 11h                                  | Number of program or erase operations allowed in Bank Region 2: Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations                                                            |
| (P+2B)h = 64h      | 00h         | (P+33)h = 6Ch             | 00h                                  | Number of program or erase operations allowed in other banks while a bank in this region is programming Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations                    |
| (P+2C)h = 65h      | 00h         | (P+34)h = 6Dh             | 00h                                  | Number of program or erase operations allowed in other banks while a bank in this region is erasing Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations                        |
| (P+2D)h = 66h      | 02h         | (P+35)h = 6Eh             | 01h                                  | Types of erase block regions in Bank Region 2 n = number of erase block regions with contiguous same-size erase blocks. Symmetrically blocked banks have one blocking region. <sup>4</sup>                                       |
| (P+2E)h = 67h      | 06h         | (P+36)h = 6Fh             | 07h                                  | Bank Region 2 Erase Block Type 1 Information                                                                                                                                                                                     |
| (P+2F)h = 68h      | 00h         | (P+37)h = 70h             | 00h                                  | Bits 0-15: n+1 = number of identical-sized erase blocks Bits 16-31: n×256 = number of bytes in erase block region                                                                                                                |
| (P+30)h = 69h      | 00h         | (P+38)h = 71h             | 00h                                  |                                                                                                                                                                                                                                  |
| (P+31)h = 6Ah      | 01h         | (P+39)h = 72h             | 01h                                  |                                                                                                                                                                                                                                  |
| (P+32)h = 6Bh      | 64h         | (P+3A)h = 73h             | 64h                                  | Bank Region 2 (Erase Block Type 1)                                                                                                                                                                                               |
| (P+33)h = 6Ch      | 00h         | (P+3B)h = 74h             | 00h                                  | Minimum block erase cycles × 1000                                                                                                                                                                                                |
| (P+34)h = 6Dh      | 01h         | (P+3C)h = 75h             | 01h                                  | Bank Region 2 (Erase Block Type 1): Blts per cell, internal ECC<br>Bits 0-3: bits per cell in erase region<br>Bit 4: reserved for "internal ECC used"<br>Blts 5-7: reserved                                                      |
| (P+35)h = 6Eh      | 03h         | (P+3D)h = 76h             | 03h                                  | Bank Region 2 (Erase Block Type 1): page mode and synchronous mode capabilities (defined in Table 40) Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved |
| (P+36)h = 6Fh      | 07h         |                           |                                      | Bank Region 2 Erase Block Type 2 Information                                                                                                                                                                                     |
| (P+37)h = 70h      | 00h         |                           |                                      | Bits 0-15: n+1 = number of identical-sized erase blocks Bits 16-31: n×256 = number of bytes in erase block region                                                                                                                |
| (P+38)h = 71h      | 20h         |                           |                                      | bits 10-31. IIA230 = Hulliber of bytes in erase block region                                                                                                                                                                     |
| (P+39)h = 72h      | 00h         |                           |                                      | 1                                                                                                                                                                                                                                |



#### **Bank and Erase Block Region 2 Information (Continued)** Table 43: See Note 1

| M58WR03<br>M58WR06 |      | M58WR032KB,<br>M58WR064KB |      | ·                                                                                                                                                                                                                                |  |  |
|--------------------|------|---------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Offset             | Data | Offset                    | Data | Description                                                                                                                                                                                                                      |  |  |
| (P+3A)h = 73h      | 64h  |                           |      | Bank Region 2 (Erase Block Type 2)                                                                                                                                                                                               |  |  |
| (P+3B)h = 74h      | 00h  |                           |      | Minimum block erase cycles × 1000                                                                                                                                                                                                |  |  |
| (P+3C)h = 75h      | 01h  |                           |      | Bank Region 2 (Erase Block Type 2): Blts per cell, internal ECC Bits 0-3: bits per cell in erase region Bit 4: reserved for "internal ECC used" Blts 5-7: reserved                                                               |  |  |
| (P+3D)h = 76h      | 03h  |                           |      | Bank Region 2 (Erase Block Type 2): page mode and synchronous mode capabilities (defined in Table 40) Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved |  |  |
| (P+3E)h = 77h      |      | (P+3E)h = 77h             |      | Feature Space definitions                                                                                                                                                                                                        |  |  |
| (P+3F)h = 78h      |      | (P+3F)h = 78h             |      | Reserved                                                                                                                                                                                                                         |  |  |

- Notes: 1. The variable P is a pointer which is defined at CFI offset 15h (See Table 35).
  - 2. Applies to M58WR032KB.
  - 3. Applies to M58WR064KB.
  - 4. Bank Regions. There are two Bank Regions, see Tables 30, 31, 32 and 33.

## **Appendix C: Flowcharts and Pseudo Codes**

Figure 20: Program Flowchart and Pseudo Code



AI06170b

Notes:

- 1. Status check of SR1 (Protected Block), SR3 (V<sub>PP</sub> Invalid) and SR4 (Program Error) can be made after each program operation or after a sequence.
- 2. If an error is found, the Status Register must be cleared before further PROGRAM/ERASE CONTROLLER operations.
- 3. Any address within the bank can equally be used.

Figure 21: DOUBLE WORD PROGRAM Flowchart and Pseudo Code



AI06171b

Notes:

- 1. Status check of SR1 (Protected Block), SR3 (V<sub>PP</sub> Invalid) and SR4 (Program Error) can be made after each program operation or after a sequence.
- 2. If an error is found, the Status Register must be cleared before further PROGRAM/ERASE operations.
- 3. Address 1 and Address 2 must be consecutive addresses differing only for bit A0.
- 4. Any address within the bank can equally be used.

95

Figure 22: QUADRUPLE WORD PROGRAM Flowchart and Pseudo Code



AI06977b

Notes:

- 1. Status check of SR1 (Protected Block), SR3 (V<sub>PP</sub> Invalid) and SR4 (Program Error) can be made after each program operation or after a sequence.
- 2. If an error is found, the Status Register must be cleared before further PROGRAM/ERASE operations.
- 3. Address 1 to Address 4 must be consecutive addresses differing only for bits A0 and A1.
- 4. Any address within the bank can equally be used.

Figure 23: PROGRAM SUSPEND STATUS and RESUME Flowchart and Pseudo Code



Notes: 1. The READ STATUS REGISTER command (Write 70h) can be issued just before or just after the Program Resume command.

Figure 24: BLOCK ERASE Flowchart and Pseudo Code



AI13431

Notes:

- 1. If an error is found, the Status Register must be cleared before further PROGRAM/ERASE operations.
- 2. Any address within the bank can be used also.

98

Figure 25: ERASE SUSPEND and RESUME Flowchart and Pseudo Code



Notes: 1. The READ STATUS REGISTER command (Write 70h) can be issued just before or just after the ERASE RESUME command.



Figure 26: Locking Operations Flowchart and Pseudo Code



AI06176b

Notes: 1. Any address within the bank can equally be used.

100

Figure 27: PROTECTION REGISTER PROGRAM Flowchart and Pseudo Code



AI06177b

Notes

- 1. Status check of SR1 (Protected Block), SR3 ( $V_{PP}$  Invalid) and SR4 (Program Error) can be made after each program operation or after a sequence.
- 2. If an error is found, the Status Register must be cleared before further PROGRAM/ERASE CONTROLLER operations.
- 3. Any address within the bank can equally be used.

101

Figure 28: ENHANCED FACTORY PROGRAM Flowchart



Notes: 1. Address can remain Starting Address WA1 or be incremented.



#### **ENHANCED FACTORY PROGRAM Pseudo Code**

```
efp command(addressFlow,dataFlow,n)
/* n is the number of data to be programmed */
   /* setup phase */
  writeToFlash(addressFlow[0],0x30);
  writeToFlash(addressFlow[0],0xD0);
  status register=readFlash(any address);
  if (status register.SR7==1) {
     /*EFP aborted for an error*/
     if (status register.SR4==1) /*program error*/
        error handler();
     if (status_register.SR3==1) /*VPP invalid error*/
        error_handler();
      if (status register.SR1==1) /*program to protect block error*/
        error handler();
  else(
     /*Program Phase*/
        status register=readFlash(any address);
        /* CE# or OE# must be toggled*/
      } while (status_register.SR0==1)
      /*Ready for first data*/
      for (i=0; i++; i < n) {
         writeToFlash(addressFlow[i],dataFlow[i]);
         /* status register polling*/
            status register=readFlash(any address);
            /* CE# or OE# must be toggled*/
         } while (status register.SR0==1);
         /* Ready for a new data */
     writeToFlash(another block address, any data);
      /* Verify Phase */
     for (i=0; i++; i < n) {
        writeToFlash(addressFlow[i],dataFlow[i]);
         /* status register polling*/
        do{
            status register=readFlash(any address);
            /* CE# or OE# must be toggled*/
         } while (status register.SR0==1);
         /* Ready for a new data */
     writeToFlash (another block address, any data);
     /* exit program phase */
      /* Exit Phase */
      /* status register polling */
        status register=readFlash(any address);
         /* E or G must be toggled */
      } while (status register.SR7==0);
     if (status register.SR4==1) /*program failure error*/
        error handler();
     if (status register.SR3==1) /*VPP invalid error*/
        error handler();
     if (status register.SR1==1) /*program to protect block error*/
        error handler();
```

103

Figure 29: QUADRUPLE ENHANCED FACTORY PROGRAM Flowchart



AI06178c

Notes:

- 1. Address can remain Starting Address WA1 (in which case the next page is programmed) or can be any address in the same block.
- 2. The address is only checked for the first word of each page as the order to program the words is fixed, so subsequent words in each page can be written to any address.

#### **QUADRUPLE ENHANCED FACTORY PROGRAM Pseudo Code**

```
quad efp command(addressFlow,dataFlow,n)
/* n is the number of pages to be programmed.*/
           {
      /* Setup phase */
  writeToFlash(addressFlow[0],0x75);
     for (i=0; i++; i < n) {
                              /*Data Load Phase*/
     /*First Data*/
     writeToFlash(addressFlow[i], dataFlow[i,0]);
            /*at the first data of the first page, Quad-EFP may be aborted*/
     if (First Page) {
                  status register=readFlash(any address);
                  if (status register.SR7==1) {
            /*EFP aborted for an error*/
                       if (status register.SR4==1) /*program error*/
               error_handler();
                       if (status register.SR3==1) /*VPP invalid error*/
               error handler();
                       if (status register.SR1==1) /*program to protect block error*/
               error handler();
         }
      /*2nd data*/
           writeToFlash(addressFlow[i],dataFlow[i,1]);
      /*3rd data*/
                  writeToFlash(addressFlow[i],dataFlow[i,2]);
      /*4th data*/
           writeToFlash(addressFlow[i],dataFlow[i,3]);
      /* Program&Verify Phase */
         status register=readFlash(any address);
         /* E or G must be toggled*/
     }while (status register.SR0==1)
   /* Exit Phase */
  writeToFlash(another block address, any data);
     /* status register polling */
     status register=readFlash(any address);
     /* CE# or OE# must be toggled */
   } while (status register.SR7==0);
        if (status register.SR1==1) /*program to protected block error*/
     error handler();
     if (status register.SR3==1) /*VPP invalid error*/
     error handler();
     if (status register.SR4==1) /*program failure error*/
     error handler();
}
```



## **Appendix A** Command Interface State Tables

**Table 44:** Command Interface States - Modify Table, Next State See Note <sup>1</sup>

|                  |                                | Command Input                       |                                                                                 |                                                      |                                                 |                       |                                |                                                     |                                       |            |                             |                                                   |
|------------------|--------------------------------|-------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------|-----------------------|--------------------------------|-----------------------------------------------------|---------------------------------------|------------|-----------------------------|---------------------------------------------------|
|                  |                                |                                     |                                                                                 |                                                      |                                                 |                       |                                | Erase<br>Confirm, P/E<br>Resume,                    |                                       |            |                             | Read<br>Electronic                                |
| Current CI State |                                | Read<br>Array <sup>2</sup><br>(FFh) | WP<br>setup <sup>3,4</sup><br>(10/40h)                                          | DWP,<br>QWP<br>Setup <sup>3,4</sup><br>(35h,<br>56h) | Block<br>Erase<br>Setup <sup>3,4</sup><br>(20h) | EFP<br>Setup<br>(30h) | Quad-<br>EFP<br>Setup<br>(75h) | Block<br>Unlock<br>confirm, EFP<br>Confirm<br>(D0h) | Progra<br>m/Erase<br>Suspend<br>(B0h) |            | Status<br>Reg <u>i</u> ster | signature<br>, Read CFI<br>Query<br>(90h,<br>98h) |
| F                | Ready                          | Ready                               | ady Program Program Erase EFP Quad-EFP Ready Setup Setup Setup Setup            |                                                      |                                                 |                       |                                |                                                     |                                       |            |                             |                                                   |
| Lock             | /CR Setup                      |                                     | Ready (Lock Error) Ready Ready (Lock                                            |                                                      |                                                 |                       |                                |                                                     | ock Error)                            | 1          |                             |                                                   |
| ОТР              | Setup                          |                                     |                                                                                 |                                                      |                                                 |                       | OTP Bu                         | sy                                                  |                                       |            |                             |                                                   |
|                  | Busy                           | OTP Busy                            |                                                                                 | IS i                                                 | n OTP busy                                      | /                     |                                |                                                     | C                                     | TP Busy    |                             |                                                   |
|                  | IS in OTP<br>busy              |                                     |                                                                                 |                                                      |                                                 |                       | OTP bu                         | sy                                                  |                                       |            |                             |                                                   |
| Progra           | Setup                          |                                     |                                                                                 |                                                      |                                                 |                       | Program                        | Busy                                                |                                       |            |                             |                                                   |
| m                | Busy                           | Program<br>busy                     |                                                                                 | IS in I                                              | Program bu                                      | usy                   |                                | Program busy                                        | PS                                    | P          | rogram b                    | usy                                               |
|                  | IS in<br>Program<br>busy       |                                     | Program Busy                                                                    |                                                      |                                                 |                       |                                |                                                     |                                       |            |                             |                                                   |
|                  | Suspend                        | PS                                  | IS in Program Suspend Program Busy Program Suspend                              |                                                      |                                                 |                       |                                |                                                     |                                       |            |                             |                                                   |
|                  | IS in PS                       |                                     |                                                                                 |                                                      |                                                 | ı                     | Program su                     | spend                                               |                                       |            |                             |                                                   |
| Erase            | Setup                          |                                     |                                                                                 | Ready (e                                             | error)                                          |                       |                                | Erase Busy                                          |                                       | Ready      | / (error)                   |                                                   |
|                  | Busy                           | Erase Busy                          |                                                                                 | IS ir                                                | n Erase bus                                     | у                     |                                | Erase Busy                                          | ES                                    |            | Erase Bus                   | sy                                                |
|                  | IS in Erase<br>busy            |                                     | Erase busy                                                                      |                                                      |                                                 |                       |                                |                                                     |                                       |            |                             |                                                   |
|                  | Suspend                        | ES                                  | Program<br>in ES                                                                | !                                                    | IS in Erase :                                   | Suspend               | k                              | Erase Busy                                          |                                       | Erase      | Suspend                     |                                                   |
|                  | IS in ES                       |                                     |                                                                                 |                                                      |                                                 |                       | Erase Susp                     | pend                                                |                                       |            |                             |                                                   |
| Progra           | Setup                          |                                     |                                                                                 |                                                      |                                                 | Progran               | m Busy in E                    | rase Suspend                                        |                                       |            |                             |                                                   |
| m in ES          | Busy                           | Program<br>Busy in ES               |                                                                                 |                                                      |                                                 |                       |                                |                                                     |                                       |            |                             |                                                   |
|                  | IS in<br>Program<br>busy in ES |                                     | Program Busy in Erase Suspend                                                   |                                                      |                                                 |                       |                                |                                                     |                                       |            |                             |                                                   |
|                  | Suspend                        | PS in ES                            | IS in Program suspend in ES Program Busy in ES Program Suspend in Erase Suspend |                                                      |                                                 |                       |                                |                                                     |                                       | Suspend    |                             |                                                   |
|                  | IS in PS in ES                 | Program Suspend in Erase Suspend    |                                                                                 |                                                      |                                                 |                       |                                |                                                     |                                       |            |                             |                                                   |
| Lock/CR          | Setup in ES                    |                                     | Eras                                                                            | e Suspend                                            | (Lock Error                                     | r)                    |                                | ES                                                  | Era                                   | ase Susper | nd (Lock E                  | rror)                                             |



#### Table 44: **Command Interface States - Modify Table, Next State (Continued)** See Note 1

|        |             | Command Input                       |                                        |                                                      |                                                 |                       |                                |                                                                                         |                                       |                                     |                                      |                                                                         |
|--------|-------------|-------------------------------------|----------------------------------------|------------------------------------------------------|-------------------------------------------------|-----------------------|--------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------|--------------------------------------|-------------------------------------------------------------------------|
| Currei | nt CI State | Read<br>Array <sup>2</sup><br>(FFh) | WP<br>setup <sup>3,4</sup><br>(10/40h) | DWP,<br>QWP<br>Setup <sup>3,4</sup><br>(35h,<br>56h) | Block<br>Erase<br>Setup <sup>3,4</sup><br>(20h) | EFP<br>Setup<br>(30h) | Quad-<br>EFP<br>Setup<br>(75h) | Erase<br>Confirm, P/E<br>Resume,<br>Block<br>Unlock<br>confirm, EFP<br>Confirm<br>(D0h) | Progra<br>m/Erase<br>Suspend<br>(B0h) | Read<br>Status<br>Register<br>(70h) | Clear<br>Status<br>Reg <u>i</u> ster | Read<br>Electronic<br>signature<br>, Read CFI<br>Query<br>(90h,<br>98h) |
| EFP    | Setup       |                                     |                                        | Ready (e                                             | error)                                          |                       |                                | EFP Busy                                                                                |                                       | Ready                               | y (error)                            |                                                                         |
|        | Busy        |                                     | EFP Busy <sup>6</sup>                  |                                                      |                                                 |                       |                                |                                                                                         |                                       |                                     |                                      |                                                                         |
|        | Verify      |                                     | EFP Verify <sup>6</sup>                |                                                      |                                                 |                       |                                |                                                                                         |                                       |                                     |                                      |                                                                         |
| Quad   | Setup       |                                     | Quad EFP Busy <sup>6</sup>             |                                                      |                                                 |                       |                                |                                                                                         |                                       |                                     |                                      |                                                                         |
| EFP    | Busy        |                                     |                                        |                                                      |                                                 |                       | Quad EFP                       | Busy <sup>6</sup>                                                                       |                                       |                                     |                                      |                                                                         |

- Notes: 1. CI = Command Interface, CR = Configuration Register, EFP = ENHANCED FACTORY PRO-GRAM, Quad EFP = QUADRUPLE ENHANCED FACTORY PROGRAM, DWP = DOUBLE WORD PROGRAM, QWP = QUADRUPLE WORD PROGRAM, P/EC = PROGRAM/ERASE CONTROLLER, PS = PROGRAM SUSPEND, ES = ERASE SUSPEND, IS = ILLEGAL STATE.
  - 2. At Power-Up, all banks are in READ ARRAY mode. A READ ARRAY command issued to a busy bank, results in undetermined data output.
  - 3. The two cycle command should be issued to the same bank address.
  - 4. If the P/EC is active, both cycles are ignored.
  - 5. The CLEAR STATUS REGISTER command clears the Status Register error bits except when the P/EC is busy or suspended.
  - 6. EFP and Quad EFP are allowed only when Status Register bit SR0 is set to '0'.EFP and Quad EFP are busy if Block Address is first EFP Address. Any other commands are treated as data.



**Table 45: Command Interface States - Modify Table, Next Output** 

See Note 1

|                                   | Command Input <sup>2</sup>          |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
|-----------------------------------|-------------------------------------|---------------------------------------------------|-------------------------------------------------|-----------------------|--------------------------------|-------------------------------------------------------------------------------------|-------------------|-------------------------------------|------------------------------------------------|---------------------------------------------------------------------|
| Current CI State                  | Read<br>Array <sup>3</sup><br>(FFh) | DWP,<br>QWP<br>Setup <sup>4,5</sup><br>(35h, 56h) | Block<br>Erase<br>Setup <sup>4,5</sup><br>(20h) | EFP<br>Setup<br>(30h) | Quad-<br>EFP<br>Setup<br>(75h) | Erase<br>Confirm<br>P/E Resume,<br>Block Unlock<br>confirm, EFP<br>Confirm<br>(D0h) | Program/<br>Erase | Read<br>Status<br>Register<br>(70h) | Clear Status<br>Register <sup>6</sup><br>(50h) | Read<br>Electronic<br>signature,<br>Read CFI<br>Query (90h,<br>98h) |
| Program Setup                     |                                     |                                                   |                                                 |                       |                                | Status Register                                                                     | r                 | •                                   |                                                |                                                                     |
| Erase Setup                       |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| OTP Setup                         |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| Program Setup in<br>Erase Suspend |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| EFP Setup                         |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| EFP Busy                          |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| EFP Verify                        |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| Quad EFP Setup                    |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| Quad EFP Busy                     |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| Lock/CR Setup                     |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| Lock/CR Setup in<br>Erase Suspend |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| OTP Busy                          | Array                               |                                                   | Status Reg                                      | gister                |                                | Output Unc                                                                          | Status            | Output                              | Status Register                                |                                                                     |
| Ready                             |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   | Register                            | Unchanged                                      | Electronic                                                          |
| Program Busy                      |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                | Signature/CFI                                                       |
| Erase Busy                        |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| Program/Erase<br>Suspend          |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| Program Busy in<br>Erase Suspend  |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| Program Suspend in Erase Suspend  |                                     |                                                   |                                                 |                       |                                |                                                                                     |                   |                                     |                                                |                                                                     |
| Illegal State                     |                                     | •                                                 |                                                 |                       | (                              | Output Unchang                                                                      | jed               |                                     |                                                |                                                                     |

Notes:

- CI = Command Interface, CR = Configuration Register, EFP = ENHANCED FACTORY PRO-GRAM, Quad EFP = QUADRUPLE ENHANCED FACTORY PROGRAM, DWP = DOUBLE WORD PROGRAM, QWP = QUADRUPLE WORD PROGRAM, P/EC = PROGRAM/ERASE CONTROLLER, IS = ILLEGAL STATE, ES = ERASE SUSPEND, PS = PROGRAM SUSPEND.
- 2. The output state shows the type of data that appears at the outputs if the bank address is the same as the command address. A bank can be placed in READ ARRAY, READ STATUS REGISTER, READ ELECTRONIC SIGNATURE or READ CFI QUERY mode, depending on the command issued. Each bank remains in its last output state until a new command is issued. The next state does not depend on the bank's output state.
- 3. At Power-Up, all banks are in READ ARRAY mode. A READ ARRAY command issued to a busy bank, results in undetermined data output.
- 4. The two cycle command should be issued to the same bank address.
- 5. If the P/EC is active, both cycles are ignored.



6. The CLEAR STATUS REGISTER command clears the Status Register error bits except when the P/EC is busy or suspended.

**Table 46: Command Interface States - Lock Table, Next State** 

See Note 1

|                     |                             | Command Input                                          |                                                             |                                  |                                         |                                |                                            |                                 |                                   |  |
|---------------------|-----------------------------|--------------------------------------------------------|-------------------------------------------------------------|----------------------------------|-----------------------------------------|--------------------------------|--------------------------------------------|---------------------------------|-----------------------------------|--|
| Current CI State    |                             | Lock/CR<br>Setup <sup>2</sup><br>(60h)                 | OTP<br>Setup <sup>2</sup><br>(C0h)                          | Block Lock<br>Confirm<br>(01h)   | Block Lock-<br>Down<br>Confirm<br>(2Fh) | Set CR<br>Confir<br>m<br>(03h) | EFP Exit,<br>Quad EFP<br>Exit <sup>3</sup> | Illegal<br>Command <sup>4</sup> | P/E. C.<br>Operation<br>Completed |  |
| Ready               |                             | Lock/CR Setup                                          | OTP Setup                                                   |                                  |                                         | Ready                          | •                                          |                                 | N/A                               |  |
| Loc                 | k/CR Setup                  | Ready (Loc                                             | k error)                                                    |                                  | Ready                                   |                                | Ready (I                                   | ock error)                      | N/A                               |  |
| OTP                 | Setup                       |                                                        |                                                             |                                  | OTP Busy                                | У                              |                                            |                                 |                                   |  |
|                     | Busy                        | IS in OTP                                              | busy                                                        |                                  | (                                       | OTP Busy                       |                                            |                                 | Ready                             |  |
|                     | IS in OTP busy              |                                                        | OTP Busy                                                    |                                  |                                         |                                |                                            |                                 | IS Ready                          |  |
| Program             | Setup                       |                                                        |                                                             | Pr                               | ogram Busy                              |                                |                                            |                                 | N/A                               |  |
|                     | Busy                        | IS in Progra                                           | ım busy                                                     |                                  | Pro                                     | gram Bus                       | sy                                         |                                 | Ready                             |  |
|                     | IS in Program<br>busy       |                                                        |                                                             | Pr                               | ogram busy                              |                                |                                            |                                 | IS Ready                          |  |
|                     | Suspend                     | IS in F                                                | PS                                                          |                                  | N/A                                     |                                |                                            |                                 |                                   |  |
|                     | IS in PS                    | Program Suspend                                        |                                                             |                                  |                                         |                                |                                            | N/A                             |                                   |  |
| Erase               | Setup                       | Ready (error)                                          |                                                             |                                  |                                         |                                |                                            | N/A                             |                                   |  |
|                     | Busy                        | IS in Erase Busy Erase Busy                            |                                                             |                                  |                                         |                                |                                            | Ready                           |                                   |  |
|                     | IS in Erase Busy            | Erase Busy                                             |                                                             |                                  |                                         |                                |                                            | IS Ready                        |                                   |  |
|                     | Suspend                     | Lock/CR Setup IS in Erase in ES Suspend                |                                                             |                                  | N/A                                     |                                |                                            |                                 |                                   |  |
|                     | IS in ES                    | Erase Suspend                                          |                                                             |                                  |                                         |                                |                                            |                                 |                                   |  |
| Program             | Setup                       | Program Busy in Erase Suspend                          |                                                             |                                  |                                         |                                |                                            |                                 |                                   |  |
| in Erase<br>Suspend | Busy                        | IS in Program                                          | IS in Program busy in ES Program Busy in Erase Suspend      |                                  |                                         |                                | ES                                         |                                 |                                   |  |
| зизрени             | IS in Program<br>busy in ES |                                                        |                                                             | Prog                             | ram busy in ES                          |                                |                                            |                                 | IS in ES                          |  |
|                     | Suspend                     | IS in PS in ES                                         |                                                             | Program Suspend in Erase Suspend |                                         |                                |                                            |                                 | N/A                               |  |
|                     | IS in PS in ES              |                                                        |                                                             | Program Suspend in Erase Suspend |                                         |                                |                                            |                                 |                                   |  |
| Lock/CR Setup in ES |                             | Erase Suspend                                          | (Lock error)                                                | E                                | rase Suspend                            |                                | Erase Suspe                                | nd (Lock error)                 | N/A                               |  |
| EFP                 | Setup                       |                                                        |                                                             | Re                               | eady (error)                            |                                | N/A                                        |                                 |                                   |  |
|                     | Busy                        | EFP Busy <sup>5</sup> EFP Verify EFP Busy <sup>5</sup> |                                                             |                                  |                                         | N/A                            |                                            |                                 |                                   |  |
|                     | Verify                      | EFP Verify <sup>5</sup> Ready EFP Verify <sup>5</sup>  |                                                             |                                  |                                         | Ready                          |                                            |                                 |                                   |  |
| QuadEFP             | Setup                       |                                                        |                                                             | Qu                               | ad EFP Busy <sup>5</sup>                |                                |                                            |                                 | N/A                               |  |
|                     | Busy                        |                                                        | Quad EFP Busy <sup>5</sup> Ready Quad EFP Busy <sup>4</sup> |                                  |                                         |                                |                                            | Ready                           |                                   |  |

#### Notes:

- 1. CI = Command Interface, CR = Configuration Register, EFP = ENHANCED FACTORY PROGRAM, Quad EFP = QUADRUPLE ENHANCED FACTORY PROGRAM, P/EC = PROGRAM/ERASE CONTROLLER, IS = ILLEGAL STATE, ES = ERASE SUSPEND, PS = PROGRAM SUSPEND.
- 2. If the P/EC is active, both cycles are ignored.
- 3. EFP and Quad EFP exit when block address is different from first block address.
- 4. Illegal commands are those not defined in the command set.
- 5. EFP and Quad EFP are allowed only when Status Register bit SR0 is set to '0'. EFP and Quad EFP are busy if Block Address is first EFP Address. Any other commands are treated as data.



# **Table 47:** Command Interface States - Lock Table, Next Output See Note <sup>1</sup>

|                                     | Command Input                          |                                 |                                |                                         |                            |                                            |                                 |                                   |
|-------------------------------------|----------------------------------------|---------------------------------|--------------------------------|-----------------------------------------|----------------------------|--------------------------------------------|---------------------------------|-----------------------------------|
| Current CI State                    | Lock/CR<br>Setup <sup>2</sup><br>(60h) | OTP Setup <sup>2</sup><br>(C0h) | Block Lock<br>Confirm<br>(01h) | Block Lock-<br>Down<br>Confirm<br>(2Fh) | Set CR<br>Confirm<br>(03h) | EFP Exit,<br>Quad EFP<br>Exit <sup>3</sup> | Illegal<br>Command <sup>4</sup> | P/E. C.<br>Operation<br>Completed |
| Program Setup                       |                                        |                                 |                                | Status Register                         | •                          |                                            |                                 | Output                            |
| Erase Setup                         |                                        |                                 |                                |                                         |                            |                                            |                                 | Unchanged                         |
| OTP Setup                           |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| Program Setup in<br>Erase Suspend   |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| EFP Setup                           |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| EFP Busy                            |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| EFP Verify                          |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| Quad EFP Setup                      |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| Quad EFP Busy                       |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| Lock/CR Setup                       | Status Register Array Status Register  |                                 |                                |                                         |                            |                                            |                                 |                                   |
| Lock/CR Setup in<br>Erase Suspend   |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| OTP Busy                            | Status I                               | Register                        | Output Unchanged               |                                         |                            | Array                                      | Output                          |                                   |
| Ready                               |                                        |                                 |                                |                                         |                            |                                            | Unchanged                       |                                   |
| Program Busy                        |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| Erase Busy                          |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| Program/Erase<br>Suspend            |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| Program Busy in<br>Erase Suspend    |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| Program Suspend in<br>Erase Suspend |                                        |                                 |                                |                                         |                            |                                            |                                 |                                   |
| Illegal State                       |                                        |                                 |                                | Output U                                | nchanged                   |                                            |                                 |                                   |

Notes

- CI = Command Interface, CR = Configuration Register, EFP = ENHANCED FACTORY PRO-GRAM, Quad EFP = QUADRUPLE ENHANCED FACTORY PROGRAM, P/E. C. = PROGRAM/ ERASE CONTROLLER.
- 2. If the P/EC is active, both cycles are ignored.
- 3. EFP and Quad EFP exit when Block Address is different from first Block Address.
- 4. Illegal commands are those not defined in the command set.

## M58WRxxxKT/B - 32Mb - 64Mb, 1.8V, x16 Multi Bank Burst, Flash Revision History

# **Revision History**

| Rev. G |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Applied Micron branding and style.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| •      | Removed M58WR016KT/B and related info.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| •      | Removed ZQ package (FBGA88 8 x 10 mm, 0.8 mm pitch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Rev. 6 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| •      | Added the following information to support automotive:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|        | - "Automotive Certified Parts Available" on cover page;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|        | <ul> <li>"7A = Automotive Certified -40 to 85 °C" to order information.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Rev 5  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | Replaced references to ECOPACK with RoHS compliant;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|        | Changed FBGA88 package part number from ZAQ to ZQ;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        | Changed FBGA88 package thickness from 1.2mm to 1.0mm.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | Changed several values in Table 22: DC characteristics - currents.  Applied Numonyx branding.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| •      | Applied Nullionyx branding.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| •      | Added the ZAQ package information in Figure 3: TFBGA88 connections (top view through package), Figure 22: VFBGA88 8x10mm - 8 x 10 ball array, 0.8 mm pitch, bottom view outline, Table 30: VFBGA88 8 x 10 mm - 8 x 10 ball array, 0.8 mm pitch, package data, and Table 31: Ordering information scheme. Changed the IDD2 values from 2 and 10 to 15 and 50 respectively in Table 22: DC characteristics - currents. Removed <sup>t</sup> LHGL from Figure 12: Asynchronous random access read AC waveforms, Figure 13: Asynchronous page read AC waveforms, and Table 22: DC characteristics - currents. |
| Rev. 2 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| •      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Rev. 1 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

• Initial release.

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 www.micron.com/productsupport Customer Comment Line: 800-932-4992

Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners.

111