



[Sample &](http://www.ti.com/product/ADS1282-HT?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy







**[ADS1282-HT](http://www.ti.com/product/ads1282-ht?qgpn=ads1282-ht)**

SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016

# **ADS1282-HT High-Temperature High-Resolution Delta Sigma ADC**

## <span id="page-0-1"></span>**1 Features**

- <sup>1</sup> High Resolution: 124-dB SNR (1000 SPS)
- High Accuracy: THD: –102 dB INL: 0.5 ppm
- <span id="page-0-4"></span>Low-Noise PGA
- Two-Channel Input MUX
- <span id="page-0-2"></span>• Inherently-Stable Modulator With Fast Responding Over-Range Detection
- Flexible Digital Filter:
	- $-$  Sinc + FIR + IIR (Selectable)
	- Linear or Minimum Phase Response
	- Programmable High-Pass Filter
	- Selectable FIR Data Rates: 250 SPS to 4 kSPS
- <span id="page-0-3"></span>• Filter Bypass Option
- Low-Power Consumption: 25 mW (210°C)
- **Offset and Gain Calibration Engine**
- **SYNC** Input
- Analog Supply: Unipolar (5 V) or Bipolar (±2.5 V)
- Digital Supply: 1.75 to 3.3 V
- **Supports Extreme Temperature Applications** (1)
	- Controlled Baseline
	- One Assembly/Test Site
- <span id="page-0-0"></span>(1) Texas Instruments high temperature products use highly optimized silicon (die) solutions with design and process enhancements to maximize performance over extended temperatures.
- One Fabrication Site
- Available in Extreme (–55°C to 210°C) Temperature Range
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability

## **2 Applications**

- Energy Exploration
- Seismic Monitoring
- High-Accuracy Instrumentation
- Down-Hole Drilling
- High Temperature Environments

## **3 Description**

The ADS1282-HT device is an extremely highperformance, single-chip analog-to-digital converter (ADC) with an integrated, low-noise programmable gain amplifier (PGA) and two-channel input multiplexer (MUX). The ADS1282-HT device is suitable for the demanding needs of energy exploration and seismic monitoring environments.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.



## **Simplified Schematic**

# **Table of Contents**





## <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



#### Changes from Revision F (August 2011) to Revision G **Page** Page **Page**



#### Changes from Revision C (August 2010) to Revision D **Page**



#### $\overline{2}$



## <span id="page-2-0"></span>**5 Description (continued)**

The converter uses a fourth-order, inherently stable, delta-sigma (ΔΣ) modulator that provides outstanding noise and linearity performance. The modulator is used either in conjunction with the on-chip digital filter, or can be bypassed for use with post processing filters.

The flexible input MUX provides an additional external input for measurement, as well as internal self-test connections. The PGA features outstanding low noise (5 nV/ $\sqrt{Hz}$ ) and high input impedance, allowing easy interfacing to geophones and hydrophones over a wide range of gains.

The digital filter provides selectable data rates from 250 to 4000 samples per second (SPS). The high-pass filter (HPF) features an adjustable corner frequency. On-chip gain and offset scaling registers support system calibration.

The synchronization input (SYNC) can be used to synchronize the conversions of multiple ADS1282s. The SYNC input also accepts a clock input for continuous alignment of conversions from an external source.

Two operating modes allow optimization of noise and power. Together, the amplifier, modulator, and filter dissipate 30 mW. The ADS1282-SP is fully specified from –55°C to 210°C or from –55°C to 175°C for the PW package.



## <span id="page-3-0"></span>**6 Pin Configuration and Functions**



#### **Pin Functions**





### **Pin Functions (continued)**



## <span id="page-4-0"></span>**7 Specifications**

## <span id="page-4-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## <span id="page-4-2"></span>**7.2 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



### <span id="page-4-3"></span>**7.3 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)

#### **[ADS1282-HT](http://www.ti.com/product/ads1282-ht?qgpn=ads1282-ht)**

SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016 **[www.ti.com](http://www.ti.com)**



### <span id="page-5-0"></span>**7.4 Electrical Characteristics**

Limit specifications at –55°C to 210°C. Typical specifications at 25°C, AVDD = 2.5 V, AVSS = –2.5 V,  $f_{\rm CLK}^{(1)}$  = 4.096 MHz, VREFP = 2.5 V, VREFN = –2.5 V, DVDD = 3.3 V, CAPN – CAPP = 10 nF, PGA = 1, and  $f_{\sf DATA}$  = 1000 SPS, unless otherwise noted.

<span id="page-5-1"></span>

(1)  $f_{CLK}$  = system clock.

(2) Minimum and maximum parameters are characterized for operation at  $T_A = 210^{\circ}$ C, but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

(3) Input impedance is improved by disabling input chopping (CHOP bit =  $0$ ).

(4)  $V_{IN} = 20 \text{mV}_{DC} / \text{PGA}$ , see [Table 1.](#page-17-0)

(5)  $V_{IN} = 31.25 \text{ Hz}, -0.5 \text{ dBFS}.$ 

(6) Best-fit method.

(7) FSR: Full-scale range =  $\pm V_{REF}$  / (2 × PGA).<br>(8) Calibration accuracy is on the level of noise

Calibration accuracy is on the level of noise reduced by 4 (calibration averages 16 readings).

(9) The PGA output impedance and the modulator input impedance results in –1% systematic gain error.

(10) Gain match relative to  $PGA = 1$ .

(11)  $f_{CM}$  is the input common-mode frequency.  $f_{PS}$  is the power-supply frequency.

6



## **Electrical Characteristics (continued)**

Limit specifications at –55°C to 210°C. Typical specifications at 25°C, AVDD = 2.5 V, AVSS = –2.5 V,  $f_{CLK}^{(1)}$  $f_{CLK}^{(1)}$  $f_{CLK}^{(1)}$  = 4.096 MHz, VREFP = 2.5 V, VREFN = –2.5 V, DVDD = 3.3 V, CAPN – CAPP = 10 nF, PGA = 1, and  $f_{\sf DATA}$  = 1000 SPS, unless otherwise noted.



<span id="page-6-0"></span>(12) Input frequencies in the range of N $f_{CLK}$  / 512 ±  $f_{DATA}$  / 2 (N = 1, 2, 3...) can mix with the modulator chopping clock. In these frequency ranges intermodulation =  $120$  dB, typ. (13) CLK input stopped.

Copyright © 2009–2016, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBAS446H&partnum=ADS1282-HT)*

SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016 **[www.ti.com](http://www.ti.com)**

## **Electrical Characteristics (continued)**

Limit specifications at –55°C to 210°C. Typical specifications at 25°C, AVDD = 2.5 V, AVSS = –2.5 V,  $f_{CLK}^{(1)}$  $f_{CLK}^{(1)}$  $f_{CLK}^{(1)}$  = 4.096 MHz, VREFP = 2.5 V, VREFN = -2.5 V, DVDD = 3.3 V, CAPN – CAPP = 10 nF, PGA = 1, and  $f_{DATA}$  = 1000 SPS, unless otherwise noted.



## <span id="page-7-1"></span><span id="page-7-0"></span>**7.5 Electrical Characteristics (PW Package)**

Limit specifications at –55°C to 175°C. Typical specifications at 25°C, AVDD = 2.5 V, AVSS = –2.5 V,  $f_{\rm CLK}{}^{(1)}$  = 4.096 MHz, VREFP = 2.5 V, VREFN =  $-2.5$  V, DVDD = 3.3 V, CAPN – CAPP = 10 nF, PGA = 1, and  $f_{DATA}$  = 1000 SPS, unless otherwise noted.

| <b>PARAMETER</b>                            |                                  | <b>TEST CONDITIONS</b>   | $T_A = -55^{\circ}$ C to 125°C |                                     |                  | $T_A = 175^{\circ}C^{(2)}$ |                                     |                  | <b>UNIT</b>    |
|---------------------------------------------|----------------------------------|--------------------------|--------------------------------|-------------------------------------|------------------|----------------------------|-------------------------------------|------------------|----------------|
|                                             |                                  |                          | <b>MIN</b>                     | <b>TYP</b>                          | <b>MAX</b>       | <b>MIN</b>                 | <b>TYP</b>                          | <b>MAX</b>       |                |
| <b>ANALOG INPUTS</b>                        |                                  |                          |                                |                                     |                  |                            |                                     |                  |                |
| Full-scale input voltage                    |                                  | $V_{IN} = (AINP - AINN)$ |                                | $\pm V_{REF}$ / (2 $\times$<br>PGA) |                  |                            | $\pm V_{REF}$ / (2 $\times$<br>PGA) |                  | V              |
| Absolute input range                        | <b>AINP</b><br>or<br><b>AINN</b> |                          | $AVSS + 0.7$                   |                                     | $AVDD -$<br>1.25 | $AVSS + 0.7$               |                                     | $AVDD -$<br>1.25 | V              |
| PGA input voltage noise density             |                                  |                          |                                | 5                                   |                  |                            | 5                                   |                  | $nV/\sqrt{Hz}$ |
| Differential input impedance <sup>(3)</sup> |                                  |                          |                                | $\mathbf{1}$                        |                  |                            | 1                                   |                  | $G\Omega$      |
| Common-mode input impedance                 |                                  |                          |                                | 100                                 |                  |                            | 100                                 |                  | MΩ             |
| Input bias current                          |                                  |                          |                                | $\mathbf{1}$                        |                  |                            | 1000                                |                  | nA             |
| Crosstalk                                   |                                  | $f = 31.25$ Hz           |                                | $-128$                              |                  |                            | $-123$                              |                  | dB             |
| MUX on-resistance                           |                                  |                          |                                | 30                                  |                  |                            | 45                                  |                  | Ω              |
| PGA OUTPUT (CAPP, CAPN)                     |                                  |                          |                                |                                     |                  |                            |                                     |                  |                |
| Absolute output range                       |                                  |                          | $AVSS + 0.4$                   |                                     | $AVDD - 0.4$     | $AVSS + 0.4$               |                                     | $AVDD -$<br>0.4  | $\vee$         |
| PGA differential output<br>impedance        |                                  |                          |                                | 600                                 |                  |                            | 600                                 |                  | Ω              |
| Output impedance tolerance                  |                                  |                          |                                | ±10%                                |                  |                            | ±10%                                |                  |                |
| External bypass capacitance                 |                                  |                          |                                | 10                                  | 100              |                            | 10                                  |                  | nF             |
| Modulator differential input<br>impedance   |                                  |                          |                                | 55                                  |                  |                            | 55                                  |                  | $k\Omega$      |
| <b>AC PERFORMANCE</b>                       |                                  |                          |                                |                                     |                  |                            |                                     |                  |                |
| Signal-to-noise ratio <sup>(4)</sup>        | <b>SNR</b>                       |                          | 112                            | 124                                 |                  | 112                        | 122                                 |                  | dB             |
| Total harmonic<br>distortion <sup>(5)</sup> | <b>THD</b>                       | $PGA = 116$              |                                | $-122$                              | $-99$            |                            | $-112$                              | $-99$            | dB             |
|                                             |                                  | $PGA = 32$               |                                | $-117$                              | $-99$            |                            | $-106$                              | $-94$            |                |
|                                             |                                  | $PGA = 64$               |                                | $-115$                              |                  |                            | $-102$                              |                  |                |
| Spurious-free dynamic<br>range              | <b>SFDR</b>                      |                          |                                | 123                                 |                  |                            |                                     |                  | dB             |
| <b>DC PERFORMANCE</b>                       |                                  |                          |                                |                                     |                  |                            |                                     |                  |                |
| Resolution                                  |                                  | No missing codes         | 31                             |                                     |                  | 31                         |                                     |                  | bits           |
| Data rate                                   | $f_{\text{DATA}}$                | FIR filter mode          | 250                            |                                     | 4000             | 250                        |                                     | 4000             | <b>SPS</b>     |
|                                             |                                  | Sinc filter mode         | 8000                           |                                     | 128000           | 8000                       |                                     | 128000           | <b>SPS</b>     |

(1)  $f_{CLK}$  = System clock

(2) Minimum and maximum parameters are characterized for operation at  $T_A = 175^{\circ}$ C, but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

(3) Input impedance is improved by disabling input chopping (CHOP bit = 0).<br>(4)  $V_{\text{IN}} = 20 \text{ mV}_{\text{DC}}$  / PGA, see Table 1.

(4)  $V_{IN} = 20 \text{ mV}_{DC}$  / PGA, see [Table 1](#page-17-0).<br>(5)  $V_{IN} = 31.25 \text{ Hz}$ , -0.5 dBFS.

 $V_{IN}$  = 31.25  $\overline{Hz}$ , –0.5 dBFS.

8



#### **Electrical Characteristics (PW Package) (continued)**

Limit specifications at –55°C to 175°C. Typical specifications at 25°C, AVDD = 2.5 V, AVSS = –2.5 V,  $f_{CLK}^{(1)}$  $f_{CLK}^{(1)}$  $f_{CLK}^{(1)}$  = 4.096 MHz, VREFP = 2.5 V, VREFN = -2.5 V, DVDD = 3.3 V, CAPN – CAPP = 10 nF, PGA = 1, and  $f_{DATA}$  = 1000 SPS, unless otherwise noted.



(6) Best-fit method.

 $(7)$  FSR: Full-scale range =  $\pm V_{REF}$  / (2 × PGA).

(8) Calibration accuracy is on the level of noise reduced by 4 (calibration averages 16 readings).

(9) The PGA output impedance and the modulator input impedance results in –1% systematic gain error.

(10) Gain match relative to  $PGA = 1$ .

(11)  $f_{\mathsf{CM}}$  is the input common-mode frequency.  $f_{\mathsf{PS}}$  is the power-supply frequency.

(12) Input frequencies in the range of N $f_{\rm CLK}$  / 512 ±  $f_{\rm DATA}$  / 2 (N = 1, 2, 3…) can mix with the modulator chopping clock. In these frequency ranges intermodulation  $= 120$  dB, typ.

Copyright © 2009–2016, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBAS446H&partnum=ADS1282-HT)*



SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016 **[www.ti.com](http://www.ti.com)**

## **Electrical Characteristics (PW Package) (continued)**

Limit specifications at –55°C to 175°C. Typical specifications at 25°C, AVDD = 2.5 V, AVSS = –2.5 V,  $f_{CLK}^{(1)}$  $f_{CLK}^{(1)}$  $f_{CLK}^{(1)}$  = 4.096 MHz, VREFP = 2.5 V, VREFN = -2.5 V, DVDD = 3.3 V, CAPN – CAPP = 10 nF, PGA = 1, and  $f_{DATA}$  = 1000 SPS, unless otherwise noted.



<span id="page-9-2"></span>(13) CLK input stopped.

## <span id="page-9-0"></span>**7.6 Timing Requirements**

At  $T_A = -55^{\circ}$ C to 210°C and DVDD = 1.65 to 3.6 V, unless otherwise noted.



(1) Holding SCLK low for 64 DRDY falling edges resets the serial interface.

(2) Load on DOUT = 20 pF || 100 kΩ.

## <span id="page-9-1"></span>**7.7 Pulse-Sync Timing Requirements**

See [Figure 46](#page-30-0) and [Figure 47](#page-30-1) for timing diagrams.



(1) Continuous-Sync mode; a free-running SYNC clock input without causing re-synchronization.



## <span id="page-10-0"></span>**7.8 Reset Timing Requirements**

See [Figure 48](#page-31-0) for timing diagram.



## <span id="page-10-1"></span>**7.9 Read Data Timing Requirements**



(1) Load on DOUT = 20 pF || 100 kΩ.

### <span id="page-10-2"></span>**7.10 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted)



(1) At DC. See [Figure 42.](#page-27-0)

## <span id="page-10-3"></span>**7.11 Modulator Switching Characteristics**

#### See [Figure 56.](#page-35-3)



(1) Load on M0 and M1 = 20 pF || 100 kΩ.



**Figure 1. Timing Diagram**



#### **[ADS1282-HT](http://www.ti.com/product/ads1282-ht?qgpn=ads1282-ht)**

SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016 **[www.ti.com](http://www.ti.com)**

## <span id="page-11-0"></span>**7.12 Typical Characteristics**

At 25°C, AVDD = 2.5 V, AVSS = -2.5 V,  $f_{CLK}$  = 4.096 MHz, VREFP = 2.5 V, VREFN = -2.5 V, DVDD = 3.3 V, CAPN - CAPP = 10 nF, PGA = 1, and  $f_{DATA}$  = 1000 SPS, unless otherwise noted.

<span id="page-11-1"></span>



#### **Typical Characteristics (continued)**

At 25°C, AVDD = 2.5 V, AVSS = -2.5 V,  $f_{CLK}$  = 4.096 MHz, VREFP = 2.5 V, VREFN = -2.5 V, DVDD = 3.3 V, CAPN – CAPP = 10 nF, PGA = 1, and  $f_{DATA}$  = 1000 SPS, unless otherwise noted.





#### **[ADS1282-HT](http://www.ti.com/product/ads1282-ht?qgpn=ads1282-ht)**

SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016 **[www.ti.com](http://www.ti.com)**

## **Typical Characteristics (continued)**

At 25°C, AVDD = 2.5 V, AVSS = -2.5 V,  $f_{CLK}$  = 4.096 MHz, VREFP = 2.5 V, VREFN = -2.5 V, DVDD = 3.3 V, CAPN – CAPP = 10 nF, PGA = 1, and  $f_{DATA}$  = 1000 SPS, unless otherwise noted.





#### **Typical Characteristics (continued)**

At 25°C, AVDD = 2.5 V, AVSS = -2.5 V,  $f_{CLK}$  = 4.096 MHz, VREFP = 2.5 V, VREFN = -2.5 V, DVDD = 3.3 V, CAPN – CAPP = 10 nF, PGA = 1, and  $f_{DATA}$  = 1000 SPS, unless otherwise noted.





## <span id="page-15-0"></span>**8 Detailed Description**

#### <span id="page-15-1"></span>**8.1 Overview**

The ADS1282-HT is a high-performance analog-to-digital converter (ADC) intended for energy exploration, seismic monitoring, chromatography, and other exacting applications. The converter provides 24- or 32-bit output data in data rates from 250 SPS to 4000 SPS. The *[Functional Block Diagram](#page-16-0)* shows the block diagram of the ADS1282-HT.

The two-channel input MUX allows five configurations: Input 1; Input 2; Input 1 and Input 2 shorted together; shorted with 400-Ω test; and common-mode test. The input MUX is followed by a continuous time PGA, featuring very low noise of 5 nV/√Hz. The PGA is controlled by register settings, allowing gains of 1 to 64.

The inherently-stable, fourth-order, delta-sigma modulator measures the differential input signal  $V_{\text{IN}} = (AINP - B)$ AINN) PGA against the differential reference  $V_{BFE} = (VREFP - VREFN)$ . A digital output (MFLAG) indicates that the modulator is in overload as a result of an overdrive condition. The modulator output is available directly on the MCLK, M0, and M1 output pins when in modulator mode. The modulator connects to an on-chip digital filter that provides the output code readings.

The digital filter consists of a variable decimation rate, fifth-order sinc filter followed by a variable phase, decimate-by-32, finite-impulse response (FIR) low-pass filter with programmable phase, and then by an adjustable high-pass filter for DC removal of the output reading. The output of the digital filter can be taken from the sinc, the FIR low-pass, or the infinite impulse response (IIR) high-pass sections.

Gain and offset registers scale the digital filter output to produce the final code value. The scaling feature can be used for calibration and sensor gain matching. The output data word is provided as either a 24-bit word or a full 32-bit word, allowing complete utilization of the inherently high resolution.

The SYNC input resets the operation of both the digital filter and the modulator, allowing synchronization conversions of multiple ADS1282-HT devices to an external event. The SYNC input supports a continuouslytoggled input mode that accepts an external data frame clock locked to the conversion rate.

The RESET input resets the register settings and also restarts the conversion process. The PWDN input sets the device into a micro-power state. The register settings are not retained in PWDN mode. Use the STANDBY command in its place if it is desired to retain register settings (the quiescent current in the Standby mode is slightly higher).

Noise-immune Schmitt-trigger and clock-qualified inputs (RESET and SYNC) provide increased reliability in highnoise environments. The serial interface is used to read conversion data, in addition to reading from and writing to the configuration registers.

The device features unipolar and bipolar analog power supplies (AVDD and AVSS, respectively) for input range flexibility and a digital supply accepting 1.8 V to 3.3 V. The analog supplies may be set to 5 V to accept unipolar signals (with input offset) or set lower in the range of  $\pm 2.5$  V to accept true bipolar input signals (ground referenced).

An internal sub-regulator is used to supply the digital core from DVDD. The BYPAS pin (pin 28) is the subregulator output and requires a 1-μF capacitor for noise reduction. BYPAS should not be used to drive external circuitry.



### <span id="page-16-0"></span>**8.2 Functional Block Diagram**



## <span id="page-16-1"></span>**8.3 Feature Description**

#### **8.3.1 Noise Performance**

The ADS1282-HT device offers outstanding noise performance (SNR). SNR depends on the data rate, the PGA setting, and the mode. As the bandwidth is reduced by decreasing the data rate, the SNR improves correspondingly. Similarly, as the PGA gain is increased, the SNR decreases. [Table 1](#page-17-0) summarizes the noise performance versus data rate, PGA setting, and mode.

#### **8.3.2 Input-Referred Noise**

<span id="page-16-2"></span>The input-referred noise is related to SNR by [Equation 1:](#page-16-2)

$$
SNR = 20 \log \frac{FSR_{RMS}}{N_{RMS}}
$$

where:

 $FSR<sub>RMS</sub>$  = Full-scale range RMS = (VREFP – VREFN)/(2 ×  $\sqrt{2}$  × PGA)

 $N_{RMS}$  = Noise RMS (input-referred) (1) (1)

#### **8.3.3 Idle Tones**

The ADS1282-HT modulator incorporates an internal dither signal that randomizes the idle tone energy. Lowlevel idle tones may still be present, typically –137-dB less than full-scale. The low-level idle tones can be shifted out of the passband with an external offset = 20 mV/PGA. See the *[Application Information](#page-45-1)* section for the recommended offset circuit.

SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016 **[www.ti.com](http://www.ti.com)**

### **Feature Description (continued)**

#### **8.3.4 Operating Mode**

**[ADS1282-HT](http://www.ti.com/product/ads1282-ht?qgpn=ads1282-ht)**

The default mode is high-resolution.

<span id="page-17-0"></span>

## **Table 1. Signal-to-Noise Ratio (dB)(1)**

(1)  $V_{IN} = 20 \text{ mV}_{DC}$  / PGA.

#### **8.3.5 Analog Inputs and Multiplexer**

[Figure 26](#page-17-1) shows a diagram of the input multiplexer.

ESD diodes protect the multiplexer inputs. If either input is taken less than AVSS – 0.3 V or greater than AVDD  $+$ 0.3 V, the ESD protection diodes may turn on. If these conditions are possible, external Schottky clamp diodes and/or series resistors may be required to limit the input current to safe values (see the *[Absolute Maximum](#page-4-1) [Ratings](#page-4-1)*).

Also, overdriving one unused input may affect the conversions of the other input. If overdriven inputs are possible, TI recommends clamping the signal with external Schottky diodes.



#### **Figure 26. Analog Inputs and Multiplexer**

<span id="page-17-2"></span><span id="page-17-1"></span>The specified input operating range of the PGA is shown in [Equation 2:](#page-17-2)

 $AVSS + 0.7V < (AINN or AINP) < AVDD - 1.25V$ 

(2)

Absolute input levels (input signal level and common-mode level) should be maintained within these limits for best operation.



The multiplexer connects one of the two external differential inputs to the preamplifier inputs, in addition to internal connections for various self-test modes. [Table 2](#page-18-0) summarizes the multiplexer configurations for [Figure 26.](#page-17-1)

<span id="page-18-0"></span>



The typical on-resistance (R<sub>ON</sub>) of the multiplexer switch is 30 Ω. When the multiplexer is used to drive an external load on one input by a signal generator on the other input, on-resistance and on-resistance amplitude dependency can lead to measurement errors. [Figure 27](#page-18-1) shows THD versus load resistance and amplitude. THD improves with high-impedance loads and with lower amplitude drive signals. The data are measured with the circuit from [Figure 28](#page-18-2) with MUX $[2:0] = 011$ .



<span id="page-18-1"></span>**Figure 27. THD vs External Load and Signal Magnitude (PGA) (See [Figure 28\)](#page-18-2)**



**Figure 28. Driving an External Load Through the MUX**

#### <span id="page-18-2"></span>**8.3.6 PGA (Programmable Gain Amplifier)**

The PGA of the ADS1282-HT is a low-noise, continuous-time, differential-in/differential-out CMOS amplifier. The gain is programmable from 1 to 64, set by register bits, PGA[2:0]. The PGA differentially drives the modulator through 300-Ω internal resistors. A COG capacitor (10 nF typical) must be connected to CAPP and CAPN to filter modulator sampling glitches. The external capacitor also serves as an anti-alias filter. The corner frequency is given in [Equation 3:](#page-18-3)

<span id="page-18-3"></span>
$$
f_{\rm p}=\frac{1}{6.3\times600\times C}
$$

(3)



Referring to [Figure 29](#page-19-0), amplifiers  $A_1$  and  $A_2$  are chopped to remove the offset, offset drift, and the 1/f noise. Chopping moves the effects to  $f_{CLK}/128$  (8 kHz), which is safely out of the passband. Chopping can be disabled by setting the CHOP register bit = 0. With chopping disabled, the impedance of the PGA increases substantially (>> 1 GΩ). As shown in [Figure 30,](#page-20-1) chopping maintains flat noise density; if chopping is disabled, however, it results in a rising 1/f noise profile.

The PGA has programmable gains from 1 to 64. [Table 3](#page-19-1) shows the register bit setting for the PGA and resulting full-scale differential range.

<span id="page-19-2"></span> $AVSS + 0.4V < (CAPN or CAPP) < AVDD - 0.4V$ The specified output operating range of the PGA is shown in [Equation 4](#page-19-2):

(4)

<span id="page-19-1"></span>PGA output levels (signal plus common-mode) should be maintained within these limits for best operation.



#### **Table 3. PGA Gain Settings**

(1)  $V_{REF} = 5 V$ 



<span id="page-19-0"></span>**Figure 29. PGA Block Diagram**



#### **[ADS1282-HT](http://www.ti.com/product/ads1282-ht?qgpn=ads1282-ht) [www.ti.com](http://www.ti.com)** SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016



**Figure 30. PGA Noise**

#### <span id="page-20-1"></span>**8.3.7 ADC**

The ADC block of the ADS1282-HT is composed of two sections: a high-accuracy modulator and a programmable digital filter.

#### <span id="page-20-0"></span>**8.3.8 Modulator**

The high-performance modulator is an inherently-stable, fourth-order,  $ΔΣ$ ,  $2 + 2$  pipelined structure, as [Figure 31](#page-20-2) shows. It shifts the quantization noise to a higher frequency (out of the passband) where digital filtering can easily remove it. The modulator can be filtered either by the on-chip digital filter or by use of post-processing filters.



**Figure 31. Fourth-Order Modulator**

<span id="page-20-2"></span>The modulator first stage converts the analog input voltage into a pulse-code modulated (PCM) stream. When the level of differential analog input (AINP – AINN) is near one-half the level of the reference voltage  $1/2 \times$ (VREFP – VREFN), the '1' density of the PCM data stream is at its highest. When the level of the differential analog input is near zero, the PCM '0' and '1' densities are nearly equal. At the two extremes of the analog input levels (+FS and –FS), the '1' density of the PCM streams is approximately 90% and 10%, respectively.

The modulator second stage produces a '1' density data stream designed to cancel the quantization noise of the first stage. The data streams of the two stages are then combined before the digital filter stage, as shown in [Equation 5](#page-20-3).

$$
Y[n] = 3MO[n - 2] - 6MO[n - 3] + 4MO[n - 4] + 9(M1[n] - 2M1[n - 1] + M1[n - 2])
$$
\n(5)

<span id="page-20-3"></span>M0[n] represents the most recent first-stage output while M0[n  $-$  1] is the previous first-stage output. When the modulator output is enabled, the digital filter shuts down to save power.

#### Copyright © 2009–2016, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBAS446H&partnum=ADS1282-HT)*

#### **[ADS1282-HT](http://www.ti.com/product/ads1282-ht?qgpn=ads1282-ht)** SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016 **[www.ti.com](http://www.ti.com)**

**NSTRUMENTS** 

EXAS

The modulator is optimized for input signals within a 4-kHz passband. As [Figure 32](#page-21-0) shows, the noise shaping of the modulator results in a sharp increase in noise greater than 6 kHz. The modulator has a chopped input structure that further reduces noise within the passband. The noise moves out of the passband and appears at the chopping frequency ( $f_{CLK}$  / 512 = 8 kHz). The component at 5.8 kHz is the tone frequency, shifted out of band by an external 20 mV/PGA offset. The frequency of the tone is proportional to the applied DC input and is given by PGA  $\times$  V<sub>IN</sub>/0.003 (in kHz).



1-Hz resolution

**Figure 32. Modulator Output Spectrum**

### <span id="page-21-0"></span>**8.3.9 Modulator Over-Range**

The ADS1282-HT modulator is inherently stable, and therefore, has predictable recovery behavior resulting from an input overdrive condition. The modulator does not exhibit self-resetting behavior, which often results in an unstable output data stream.

The ADS1282-HT modulator outputs a 1s density data stream at 90% duty cycle with the positive full-scale input signal applied (10% duty cycle with the negative full-scale signal). If the input is overdriven past 90% modulation, but less than 100% modulation (10% and 0% for negative overdrive, respectively), the modulator remains stable and continues to output the 1s density data stream. The digital filter may or may not clip the output codes to  $+FS$ or –FS, depending on the duration of the overdrive. When the input returns to the normal range from a long duration overdrive (worst case), the modulator returns immediately to the normal range, but the group delay of the digital filter delays the return of the conversion result to within the linear range (31 readings for linear phase FIR). 31 additional readings (62 total) are required for completely settled data.

If the inputs are sufficiently overdriven to drive the modulator to full duty cycle, all 1s or all 0s, the modulator enters a stable saturated state. The digital output code may clip to +FS or –FS, again depending on the duration. A small duration overdrive may not always clip the output code. When the input returns to the normal range, the modulator requires up to 12 modulator clock cycles ( $f_{\text{MOD}}$ ) to exit saturation and return to the linear region. The digital filter requires an additional 62 conversions for fully settled data (linear phase FIR).

In the extreme case of over-range, either input is overdriven, exceeding the voltage of either analog supply voltage plus an internal ESD diode drop. The internal diodes begin to conduct and the signal on the input is clipped. When the input overdrive is removed, the diodes recover quickly. Keep in mind that the input current must be limited to 100-mA peak or 10 mA continuous if an overvoltage condition is possible.



#### <span id="page-22-0"></span>**8.3.10 Modulator Input Impedance**

The modulator samples the buffered input voltage with an internal capacitor to perform conversions. The charging of the input sampling capacitor draws a transient current from the PGA output. The average value of the current can be used to calculate an effective input impedance of:

 $R_{\text{EFF}} = 1 / (f_{\text{MOD}} \times C_{\text{S}})$ 

where

- $f_{\text{MOD}}$  = Modulator sample frequency
- $-$  Mode = CLK / 4
- $C_S$  = Input sampling capacitor (17 pF, typ) (6)

The resulting modulator input impedance for CLK = 4.096 MHz is 55 k $\Omega$ . The modulator input impedance and the PGA output resistors result in a systematic gain error of  $-1\%$ . C<sub>S</sub> can vary  $\pm 20\%$  over production lots, affecting the gain error.

#### **8.3.11 Modulator Over-Range Detection (MFLAG)**

The ADS1282-HT has a fast-responding over-range detection that indicates when the differential input exceeds ±100% full scale. The threshold tolerance is ±2.5%.The MFLAG output asserts high when in an over-range condition. As [Figure 33](#page-22-1) and [Figure 34](#page-22-2) illustrate, the absolute differential input is compared to 100% of range. The output of the comparator is sampled at the rate of  $f_{\text{MOD}}$  / 2, yielding the MFLAG output. The minimum MFLAG pulse width is  $f_{\text{MOD}}$  / 2.



**Figure 33. Modulator Over-Range Block Diagram**



**Figure 34. Modulator Over-Range Flag Operation**

#### <span id="page-22-2"></span><span id="page-22-1"></span>**8.3.12 Voltage Reference Inputs (VREFP, VREFN)**

The voltage reference for the ADS1282-HT is the differential voltage between VREFP and VREFN:  $V_{REF}$  = VREFP – VREFN. The reference inputs use a structure similar to that of the analog inputs with the circuitry of the reference inputs shown in [Figure 35](#page-23-0). The average load presented by the switched capacitor reference input can be modeled with an effective differential impedance of  $R_{EFF} = t_{SAMPLE} / C_{IN}$  ( $t_{SAMPLE} = 1/f_{MOD}$ ). The effective impedance of the reference inputs loads the external reference.

<span id="page-23-1"></span>

**Figure 35. Simplified Reference Input Circuit**

<span id="page-23-0"></span>The ADS1282-HT reference inputs are protected by ESD diodes. In order to prevent these diodes from turning on, the voltage on either input must stay within the range shown in [Equation 7](#page-23-2):

 $AVSS - 300mV < (VREFP$  or  $VREFN < AVDD + 300mV$ 

(7)

<span id="page-23-2"></span>The minimum valid input for VREFN is AVSS – 0.1 V and maximum valid input for VREFP is AVDD + 0.1 V.

A high-quality 5 V reference voltage is necessary for achieving the best performance from the ADS1282-HT. Noise and drift on the reference degrade overall system performance, and it is critical that special care be given to the circuitry generating the reference voltages in order to achieve full performance. See *[Application](#page-45-1) [Information](#page-45-1)* for reference recommendations.

### **8.3.13 Digital Filter**

The digital filter receives the modulator output and decimates the data stream. By adjusting the amount of filtering, tradeoffs can be made between resolution and data rate: filter more for higher resolution, filter less for higher data rate.

The digital filter is comprised of three cascaded filter stages: a variable-decimation, fifth-order sinc filter; a fixeddecimation FIR, low-pass filter (LPF) with selectable phase; and a programmable, first-order, high-pass filter (HPF), as shown in [Figure 36](#page-24-0).

The output can be taken from one of the three filter blocks, as [Figure 36](#page-24-0) shows. To implement the digital filter completely off-chip, select the filter bypass setting (modulator output). For partial filtering by the ADS1282-HT, select the sinc filter output. For complete on-chip filtering, activate both the sinc and FIR stages. The HPF can then be included to remove DC and low frequencies from the data. [Table 4](#page-23-3) shows the filter options.

<span id="page-23-3"></span>

| FILTR[1:0] BITS | <b>DIGITAL FILTERS SELECTED</b>                |  |  |  |  |  |
|-----------------|------------------------------------------------|--|--|--|--|--|
| 00              | Bypass; modulator output mode                  |  |  |  |  |  |
| 01              | Sinc                                           |  |  |  |  |  |
| 10              | $Sinc + FIR$                                   |  |  |  |  |  |
|                 | $Sinc + FIR + HPF$<br>(low-pass and high-pass) |  |  |  |  |  |

**Table 4. Digital Filter Selection**



#### *8.3.13.1 Sinc Filter Stage (Sinx/X)*

The sinc filter is a variable decimation rate, fifth-order, low-pass filter. Data are supplied to this section of the filter from the modulator at the rate of  $f_{\text{MOD}}$  ( $f_{\text{CLK}}/4$ ). The sinc filter attenuates the high-frequency noise of the modulator, then decimates the data stream into parallel data. The decimation rate affects the overall data rate of the converter; it is set by the DR[2:0] register bits, as shown in [Table 5.](#page-24-2)

<span id="page-24-3"></span>[Equation 8](#page-24-3) shows the scaled Z-domain transfer function of the sinc filter.

$$
H(Z) = \left[\frac{1 - Z^{-N}}{N(1 - Z^{-1})}\right]^5
$$

(8)

<span id="page-24-2"></span>

**Table 5. Sinc Filter Data Rates (Clk = 4.096 MHz)**

<span id="page-24-1"></span>

**Figure 36. Digital Filter and Output Code Processing**

<span id="page-24-4"></span><span id="page-24-0"></span>[Equation 9](#page-24-4) shows the frequency domain transfer function of the sinc filter.

$$
|H(f)| = \left| \frac{\sin \left( \frac{\pi N \times f}{f_{MOD}} \right)}{N \sin \left( \frac{\pi \times f}{f_{MOD}} \right)} \right|^{5}
$$

where

• N = Decimation ratio (see [Table 5](#page-24-2)) (9)

The sinc filter has notches (or zeroes) that occur at the output data rate and multiples thereof. At these frequencies, the filter has zero gain. [Figure 37](#page-25-0) shows the frequency response of the sinc filter and [Figure 38](#page-25-1) shows the roll-off of the sinc filter.







<span id="page-25-0"></span>



### <span id="page-25-1"></span>*8.3.13.2 FIR Stage*

The second stage of the ADS1282-HT digital filter is an FIR low-pass filter. Data are supplied to this stage from the sinc filter. The FIR stage is segmented into four sub-stages, as shown in [Figure 39](#page-26-0). The first two sub-stages are half-band filters with decimation ratios of 2. The third sub-stage decimates by 4 and the fourth sub-stage decimates by 2. The overall decimation of the FIR stage is 32. Two coefficient sets are used for the third and fourth sections, depending on the phase selection. [Table 19](#page-49-2) (in *[Device Support](#page-49-1)*) lists the FIR stage coefficients. [Table 6](#page-25-2) lists the data rates and overall decimation ratio of the FIR stage.

<span id="page-25-2"></span>







**Figure 39. Fir Filter Sub-Stages**

<span id="page-26-0"></span>As shown in [Figure 40](#page-26-1), the FIR frequency response provides a flat passband to 0.375 of the data rate (±0.003 dB passband ripple). [Figure 41](#page-26-1) shows the transition from passband to stop band.

<span id="page-26-1"></span>

Although not shown in [Figure 41](#page-26-1), the passband response repeats at multiples of the modulator frequency (N $f_{\mathsf{MOD}}-f_0$  and N $f_{\mathsf{MOD}}+f_0$ , where N = 1, 2, and so forth, and  $f_0$  = passband). These image frequencies, if present in the signal and not externally filtered, fold back (or alias) into the passband and cause errors. A lowpass signal filter reduces the effect of aliasing. Often, the RC low-pass filter provided by the PGA output resistors and the external capacitor connected to CAPP and CAPN provides sufficient signal attenuation.

#### *8.3.13.3 Group Delay and Step Response*

The FIR block is implemented as a multi-stage FIR structure with selectable linear or minimum phase response. The passband, transition band, and stop band responses of the filters are nearly identical but differ in the respective phase responses.

#### **8.3.13.3.1 Linear Phase Response**

Linear phase filters exhibit constant delay time versus input frequency (that is, constant group delay). Linear phase filters have the property that the time delay from any instant of the input signal to the same instant of the output data is constant and is independent of the signal nature. This filter behavior results in essentially zero phase error when analyzing multi-tone signals. However, the group delay and settling time of the linear phase filter are somewhat larger than the minimum phase filter, as shown in [Figure 42.](#page-27-0)





**Figure 42. FIR Step Response**

#### <span id="page-27-0"></span>**8.3.13.3.2 Minimum Phase Response**

The minimum phase filter provides a short delay from the arrival of an input signal to the output, but the relationship (phase) is not constant versus frequency, as shown in [Figure 43](#page-27-1). The filter phase is selected by the PHS bit, as [Table 7](#page-27-2) shows.



Figure 43. FIR Group Delay ( $F_{DATA}$  = 500 Hz)



<span id="page-27-2"></span><span id="page-27-1"></span>



#### <span id="page-28-3"></span>*8.3.13.4 HPF Stage*

The last stage of the ADS1282-HT filter block is a first-order HPF implemented as an IIR structure. This filter stage blocks DC signals and rolls off low-frequency components below the cut-off frequency. The transfer function for the filter is shown in [Equation 16](#page-51-0) of the *[Device Support](#page-49-1)*.

<span id="page-28-0"></span>The high-pass corner frequency is programmed by registers HPF[1:0], in hexadecimal. [Equation 10](#page-28-0) is used to set the high-pass corner frequency. [Table 8](#page-28-1) lists example values for the high-pass filter.

$$
HPF[1:0] = 65,536 \left[ 1 - \sqrt{1 - 2 \frac{\cos \omega_N + \sin \omega_N - 1}{\cos \omega_N}} \right]
$$

where

- HPF = High-pass filter register value (converted to hexadecimal)
- $\omega_{N} = 2\pi f_{HP}/f_{DATA}$  (normalized frequency, radians)
- $f_{HP}$  = High-pass corner frequency (Hz)
- $f_{\text{DATA}} = \text{Data rate (Hz)}$  (10)

#### **Table 8. High-Pass Filter Value Examples**

<span id="page-28-1"></span>

The HPF causes a small gain error, in which case the magnitude of the error depends on the ratio of  $f_{HP}/f_{DATA}$ . For many common values of  $(f_{HP}/f_{DATA})$ , the gain error is negligible. [Figure 44](#page-28-2) shows the gain error of the HPF. The gain error factor is illustrated in [Equation 15](#page-51-1) (see the *[Device Support](#page-49-1)*).



**Figure 44. HPF Gain Error**

<span id="page-28-2"></span>[Figure 45](#page-29-0) shows the first-order amplitude and phase response of the HPF. In the case of applying step inputs or synchronizing, the settling time of the filter should be taken into account.





**Figure 45. HPF Amplitude and Phase Response**

### <span id="page-29-0"></span>**8.3.14 Master Clock Input (CLK)**

The ADS1282-HT requires a clock input for operation. The clock is applied to the CLK pin. The data conversion rate scales directly with the CLK frequency. Power consumption versus CLK frequency is relatively constant (see the *[Typical Characteristics](#page-11-0)*).

As with any high-speed data converter, a high-quality, low-jitter clock is essential for optimum performance. Crystal clock oscillators are the recommended clock source. Make sure to avoid excess ringing on the clock input; keep the clock trace as short as possible and use a 50-Ω series resistor close to the source.

#### **8.3.15 Synchronization (SYNC Pin and Sync Command)**

The ADS1282-HT can be synchronized to an external event, as well as synchronized to other ADS1282-HT devices if the sync event is applied simultaneously.

The ADS1282-HT has two sources for synchronization: the SYNC input pin and the SYNC command. The ADS1282-HT also has two synchronizing modes: Pulse-sync and Continuous-sync. In Pulse-sync mode, the ADS1282-HT synchronizes to a single sync event. In Continuous-sync mode, either a single SYNC event is used to synchronize conversions or a continuous clock is applied to the pin with a period equal to integer multiples of the data rate. When the periods of the sync input and the DRDY output do not match, the ADS1282-HT resynchronizes and conversions are restarted.

#### **8.3.16 Pulse-Sync Mode**

In pulse-sync mode, the ADS1282-HT stops and restarts the conversion process when a sync event occurs (by pin or command). When the sync event occurs, the device resets the internal memory; DRDY goes high (pulse SYNC mode) otherwise in Continuous SYNC mode, DRDY continues to toggle, and after the digital filter has settled, new conversion data are available, as shown in [Figure 46](#page-30-0) and *[Pulse-Sync Timing Requirements](#page-9-1)*.

Resynchronization occurs on the next rising CLK edge after the rising edge of the SYNC pin or after the eighth rising SCLK edge for opcode SYNC commands. To be effective, the SYNC opcode should be broadcast to all devices simultaneously.

### **8.3.17 Continuous-Sync Mode**

In Continuous-sync mode, either a single sync pulse or a continuous clock may be applied. When a single sync pulse is applied (rising edge), the device behaves similar to the Pulse-sync mode. However, in this mode, DRDY continues to toggle unaffected but the DOUT output is held low until data are ready, 63 DRDY periods later. When the conversion data are non-zero, new conversion data are ready (as shown in [Figure 46](#page-30-0)).

When a continuous clock is applied to the SYNC pin, the period must be an integral multiple of the output data rate or the device re-synchronizes. Synchronization results in the restarting of the digital filter and an interruption of 63 readings (refer to *[Pulse-Sync Timing Requirements](#page-9-1)*).



When the sync input is first applied, the device re-synchronizes (under the condition t<sub>SYNC</sub>  $\neq$  N /  $f_{\text{DATA}}$ ). DRDY continues to output but DOUT is held low until the new data are ready. Then, if SYNC is applied again and the period matches an integral multiple of the output data rate, the device freely runs without re-synchronization. The phase of the applied clock and output data rate (DRDY) are not matched because of the initial delay of DRDY after SYNC is first applied. [Figure 47](#page-30-1) shows the timing for Continuous-Sync mode.

A SYNC clock input should be applied after the Continuous-Sync mode is set. The first rising edge of SYNC then causes a synchronization.



<span id="page-30-0"></span>**Figure 46. Pulse-Sync Timing, Continuous-Sync Timing With Single Sync**



**Figure 47. Continuous-Sync Timing With Sync Clock**

### <span id="page-30-1"></span>**8.3.18 Reset (RESET Pin and Reset Command)**

The ADS1282-HT may be reset in two ways: toggle the RESET pin low or send a Reset command. When using the RESET pin, take it low and hold for at least 2 /  $f_{CLK}$  to force a reset. The ADS1282-HT is held in reset until the pin is released. By command, RESET takes effect on the next rising edge of  $f_{CLK}$  after the eighth rising edge of SCLK of the command. To ensure the Reset command can function, the SPI interface may require resetting itself; see *[Serial Interface](#page-32-0)*.

In reset, registers are set to default and the conversions are synchronized on the next rising edge of CLK. New conversion data are available, as shown in [Figure 48](#page-31-0) and *[Reset Timing Requirements](#page-10-0)*.



**Figure 48. Reset Timing**

### <span id="page-31-0"></span>**8.3.19 Power-Down (PWDN Pin and Standby Command)**

There are two ways to power-down the ADS1282-HT: take the PWDN pin low or send a Standby command. When the PWDN pin is pulled low, the internal circuitry is disabled to minimize power and the contents of the register settings are reset.

In power-down, the device outputs remain active and the device inputs must not float. When the Standby command is sent, the SPI port and the configuration registers are kept active. [Figure 49](#page-31-1) and [Pulse-Sync Timing](#page-9-1) [Requirements](#page-9-1) show the timing.





#### <span id="page-31-1"></span>**8.3.20 Power-On Sequence**

The ADS1282-HT has three power supplies: AVDD, AVSS, and DVDD. [Figure 50](#page-31-2) shows the power-on sequence of the ADS1282-HT. The power supplies can be sequenced in any order. The supplies [the difference of (AVDD – AVSS) and DVDD] generate an internal reset whose outputs are summed to generate a global internal reset. After the supplies have crossed the minimum thresholds, 2<sup>16</sup>  $f_{\text{CLK}}$  cycles are counted before releasing the internal reset. After the internal reset is released, new conversion data are available, as shown in [Figure 50](#page-31-2) and *[Pulse-Sync Timing Requirements](#page-9-1)*.

<span id="page-31-2"></span>





#### <span id="page-32-0"></span>**8.3.21 Serial Interface**

A serial interface is used to read the conversion data and access the configuration registers. The interface consists of three basic signals: SCLK, DIN, and DOUT. An additional output, DRDY, transitions low in Read Data Continuous mode when data are ready for retrieval. [Figure 51](#page-32-1) shows the connection when multiple converters are used.



**Figure 51. Interface for Multiple Devices**

#### <span id="page-32-1"></span>*8.3.21.1 Serial Clock (SCLK)*

The serial clock (SCLK) is an input that is used to clock data into (DIN) and out of (DOUT) the ADS1282-HT. This input is a Schmitt-trigger input that has a high degree of noise immunity. However, TI recommends keeping SCLK as clean as possible to prevent possible glitches from inadvertently shifting the data.

Data are shifted into DIN on the rising edge of SCLK and data are shifted out of DOUT on the falling edge of SCLK. If SCLK is held low for 64 DRDY cycles, data transfer or commands in progress terminate and the SPI interface resets. The next SCLK pulse starts a new communication cycle. This time-out feature can be used to recover the interface when a transmission is interrupted or SCLK inadvertently glitches. SCLK should remain low when not active.

#### *8.3.21.2 Data Input (DIN)*

The data input pin (DIN) is used to input register data and commands to the ADS1282-HT. Keep DIN low when reading conversion data in the Read Data Continuous mode (except when issuing a STOP Read Data Continuous command). Data on DIN are shifted into the converter on the rising edge of SCLK. In Pin mode, DIN is not used.

#### *8.3.21.3 Data Output (DOUT)*

The data output pin (DOUT) is used to output data from the ADS1282-HT. Data are shifted out on DOUT on the falling edge of SCLK.

### *8.3.21.4 Data Ready (DRDY)*

DRDY is an output; when it transitions low, this transition indicates new conversion data are ready, as shown in [Figure 52](#page-33-2). When reading data by the continuous mode, the data must be read within four CLK periods before DRDY goes low again or the data are overwritten with new conversion data. When reading data by the command mode, the read operation can overlap the occurrence of the next DRDY without data corruption.



**Figure 52. DRDY With Data Retrieval**

<span id="page-33-2"></span>DRDY resets high on the first falling edge of SCLK. [Figure 52](#page-33-2) and [Figure 53](#page-33-3) show the function of DRDY with and without data readback, respectively.

If data are not retrieved (no SCLK provided), DRDY pulses high for four  $f_{CLK}$  periods during the update time, as shown in [Figure 53](#page-33-3).



**Figure 53. DRDY With No Data Retrieval**

#### <span id="page-33-3"></span>**8.3.22 Data Format**

The ADS1282-HT provides 32 bits of conversion data in binary twos complement format, as shown in [Table 9.](#page-33-0) The LSB of the data is a redundant sign bit: '0' for positive numbers and '1' for negative numbers. However, when the output is clipped to  $+FS$ , the LSB = 1; when the output is clipped to  $-FS$ , the LSB = 0. If desired, the data readback may be stopped at 24 bits. In sinc filter mode, the output data are scaled by 1/2.

#### **Table 9. Ideal Output Code Versus Input Signal**

<span id="page-33-1"></span><span id="page-33-0"></span>



## **[ADS1282-HT](http://www.ti.com/product/ads1282-ht?qgpn=ads1282-ht) [www.ti.com](http://www.ti.com)** SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016

- <span id="page-34-2"></span>(1) Excludes effects of noise, linearity, offset, and gain errors.
- <span id="page-34-3"></span>(2) Due to the reduction in oversampling ratio (OSR) related to the sinc filter high data rates, full 32-bit available resolution is reduced.
- <span id="page-34-4"></span>(3) In sinc filter mode, the output does not clip at half-scale code when the full-scale range is exceeded.

#### **8.3.23 Reading Data**

The ADS1282-HT has two ways to read conversion data: Read Data Continuous and Read Data By Command.

#### <span id="page-34-5"></span>*8.3.23.1 Read Data Continuous*

In the Read Data Continuous mode, the conversion data are shifted out directly from the device without the need for sending a read command. This mode is the default mode at power-on. This mode is also enabled by the RDATAC command. When DRDY goes low, indicating that new data are available, the MSB of data appears on DOUT, as shown in [Figure 54.](#page-34-0) The data are normally read on the rising edge of SCLK, at the occurrence of the first falling edge of SCLK, DRDY returns high. After 32 bits of data have been shifted out, further SCLK transitions cause DOUT to go low. If desired, the read operation may be stopped at 24 bits. The data shift operation must be completed within four CLK periods before DRDY falls again or the data may be corrupted.

When a Stop Read Data Continuous command is issued, the DRDY output is blocked but the ADS1282-HT continues conversions. In stop continuous mode, the data can only be read by command.

#### <span id="page-34-6"></span>*8.3.23.2 Read Data by Command*

The Read Data Continuous mode is stopped by the SDATAC command. In this mode, conversion data are read by command. In the Read Data By Command mode, a read data command must be sent to the device for each data conversion (as shown in [Figure 55](#page-34-1)). When the read data command is received (on the eighth SCLK rising edge), data are available to read only when  $\overline{DRDY}$  goes low ( $t_{DR}$ ). When  $\overline{DRDY}$  goes low, conversion data appear on DOUT. The data may be read on the rising edge of SCLK.

<span id="page-34-0"></span>

Figure 55. Read Data By Command, Rdata (T<sub>DDPD</sub> Timing Is Given In *[Read Data Timing Requirements](#page-10-1)*)

#### <span id="page-34-1"></span>**8.3.24 One-Shot Operation**

The ADS1282-HT can perform very power-efficient, one-shot conversions using the STANDBY command while under software control. [Figure 73](#page-43-0) shows this sequence. First, issue the STANDBY command to set the Standby mode.

When ready to make a measurement, issue the WAKEUP command. Monitor  $\overline{DRDY}$ ; when it goes low, the fully settled conversion data are ready and may be read directly in Read Data Continuous mode. Afterwards, issue another STANDBY command. When ready for the next measurement, repeat the cycle starting with another WAKEUP command.

Copyright © 2009–2016, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBAS446H&partnum=ADS1282-HT)*

**FXAS NSTRUMENTS** 

#### <span id="page-35-0"></span>**8.4 Device Functional Modes**

#### <span id="page-35-2"></span>**8.4.1 Modulator Output Mode**

The modulator digital stream output is accessible directly, bypassing and disabling the internal digital filter. The modulator output mode is activated by setting the CONFIG0 register bits FILTR[1:0] = 00. Pins M0 and M1 then become the modulator data outputs and the MCLK becomes the modulator clock output. When not in the modulator mode, these pins are inputs and must be tied.

The modulator output is composed of three signals: one output for the modulator clock (MCLK) and two outputs for the modulator data (M0 and M1). The modulator clock output rate is  $f_{\text{MOD}}$  ( $f_{\text{CLK}}$  / 4). The SYNC input resets the MCLK phase, as shown in [Figure 56](#page-35-3). The SYNC input is latched on the rising edge of CLK. The MCLK resets and the next rising edge of MCLK occurs five CLK periods later.

The modulator output data are two bits wide, which must be merged together before being filtered. Use the time domain equation of [Equation 5](#page-20-3) to merge the data outputs.



<span id="page-35-3"></span>(1) MCLK =  $f_{\text{CLK}}/4$ .

**Figure 56. Modulator Mode Timing**

### <span id="page-35-1"></span>**8.5 Programming**

#### **8.5.1 Commands**

The commands listed in [Table 10](#page-36-0) control the operation of the ADS1282-HT. Most commands are stand-alone (that is, 1 byte in length); the register reads and writes require a second command byte in addition to the actual data bytes.

A delay of 24  $f_{CLK}$  cycles between commands and between bytes within a command is required, starting from the last SCLK rising edge of one command to the first SCLK rising edge of the following command. This delay is shown in [Figure 57](#page-35-4).

In Read Data Continuous mode, the ADS1282-HT places conversion data on the DOUT pin as SCLK is applied. As a consequence of the potential conflict of conversion data on DOUT and data placed on DOUT resulting from a register or Read Data By Command operation, it is necessary to send a STOP Read Data Continuous command before Register or Data Read By Command. The STOP Read Data Continuous command disables the direct output of conversion data on the DOUT pin.



<span id="page-35-4"></span>(1)  $t_{SCLKDLY} = 24/f_{CLK}$  (min).

**Figure 57. Consecutive Commands**



## **Programming (continued)**

<span id="page-36-0"></span>

#### **Table 10. Command Descriptions**

 $(1)$   $X =$  Don't care.

(2)  $rrrr =$  starting address for register read and write commands.<br>(3)  $nnnnn = number of registers to be read/write - 1. For exam$ 

(3) nnnnn = number of registers to be read/written – 1. For example, to read/write three registers, set *nnnnn* = 2 (00010).

(4) Required to cancel Read Data Continuous mode before sending a command.

#### *8.5.1.1 WAKEUP: Wake-Up from Standby Mode*

This command is used to exit the standby mode. Upon sending the command, the time for the first data to be ready is illustrated in [Figure 49](#page-31-1) and [Table 9.](#page-33-0) Sending this command during normal operation has no effect; for example, reading data by the Read Data Continuous method with DIN held low.

#### *8.5.1.2 STANDBY: Standby Mode*

This command places the ADS1282-HT into Standby mode. In Standby, the device enters a reduced power state where a low quiescent current remains to keep the register settings and SPI interface active. For complete device shutdown, take the PWDN pin low (register settings are not saved). To exit Standby mode, issue the WAKEUP command. The operation of Standby mode is shown in [Figure 58](#page-36-1).



**Figure 58. Standby Command Sequence**

#### <span id="page-36-1"></span>*8.5.1.3 SYNC: Synchronize the A/D Conversion*

This command synchronizes the A/D conversion. Upon receipt of the command, the reading in progress is cancelled and the conversion process is re-started. In order to synchronize multiple ADS1282-HTs, the command must be sent simultaneously to all devices. The SYNC pin must be high for this command.

#### *8.5.1.4 RESET: Reset the Device*

The RESET command resets the registers to default values, enables the Read Data Continuous mode, and restarts the conversion process; the RESET command is functionally the same as the RESET pin. See [Figure 48](#page-31-0) for the RESET command timing.

### *8.5.1.5 RDATAC: Read Data Continuous*

This command enables the Read Data Continuous mode (default mode). In this mode, conversion data can be read from the device directly without the need to supply a data read command. Each time DRDY falls low, new data are available to read. See *[Read Data Continuous](#page-34-5)* for more details.

SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016 **[www.ti.com](http://www.ti.com)**



#### *8.5.1.6 SDATAC: Stop Read Data Continuous*

This command stops the Read Data Continuous mode. Exiting the Read Data Continuous mode is required before sending Register and Data read commands. This command suppresses the DRDY output, but the ADS1282-HT continues conversions.

### *8.5.1.7 RDATA: Read Data By Command*

This command reads the conversion data. See *[Read Data by Command](#page-34-6)* for more details.

#### *8.5.1.8 RREG: Read Register Data*

This command is used to read single or multiple register data. The command consists of a two-byte op-code argument followed by the output of register data. The first byte of the op-code includes the starting address, and the second byte specifies the number of registers to read  $-1$ .

First command byte: 001r rrrr, where *rrrrr* is the starting address of the first register.

Second command byte: 000n nnnn, where *nnnnn* is the number of registers – 1 to read.

Starting with the 16th falling edge of SCLK, the register data appear on DOUT.

The RREG command is illustrated in [Figure 59.](#page-37-0) The a delay of 24  $f_{\text{ClK}}$  cycles is required between each byte transaction.

#### *8.5.1.9 WREG: Write to Register*

This command writes single or multiple register data. The command consists of a two-byte op-code argument followed by the input of register data. The first byte of the op-code contains the starting address and the second byte specifies the number of registers to write  $-1$ .

First command byte: 001r rrrr, where *rrrrr* is the starting address of the first register.

Second command byte: 000n nnnn, where *nnnnn* is the number of registers – 1 to write.

Data byte(s): one or more register data bytes, depending on the number of registers specified.

[Figure 60](#page-38-0) illustrates the WREG command.

A delay of 24  $f_{\text{C-K}}$  cycles is required between each byte transaction.

### *8.5.1.10 OFSCAL: Offset Calibration*

This command performs an offset calibration. The inputs to the converter (or the inputs to the external preamplifier) should be zeroed and allowed to stabilize before sending this command. The offset calibration register updates after this operation. See *[Calibration Commands](#page-38-1)* for more details.

### *8.5.1.11 GANCAL: Gain Calibration*

This command performs a gain calibration. The inputs to the converter should have a stable DC input, preferably close to (but not exceeding) positive full-scale. The gain calibration register updates after this operation. See *[Calibration Commands](#page-38-1)* for more details.

<span id="page-37-0"></span>





## $t_{\text{DLY}} = 24 / f_{\text{CLK}}$  (11)

#### <span id="page-38-1"></span><span id="page-38-0"></span>**8.5.2 Calibration Commands**

Calibration commands may be sent to the ADS1282-HT to calibrate the conversion data. The values of the offset and gain calibration registers are internally written to perform calibration. The appropriate input signals must be applied to the ADS1282-HT inputs before sending the commands. Use slower data rates to achieve more consistent calibration results; this effect is a byproduct of the lower noise that these data rates provide. Also, if calibrating at power-on, be sure the reference voltage is fully settled.

[Figure 61](#page-38-2) shows the calibration command sequence. After the analog input voltage (and reference) have stabilized, send the Stop Data Continuous command followed by the SYNC and Read Data Continuous commands. 64 data periods later, DRDY goes low. After DRDY goes low, send the Stop Data Continuous, then the Calibrate command followed by the Read Data Continuous command. After 16 data periods, calibration is complete and conversion data may be read at this time. The SYNC input must remain high during the calibration sequence.

The calibration commands apply to specific PGA settings. If the PGA is changed, recalibration is necessary. Calibration is bypassed in the sinc filter mode.

#### *8.5.2.1 OFSCAL Command*

The OFSCAL command performs an offset calibration. Before sending the offset calibration command, a *zero* input signal must be applied to the ADS1282-HT and the inputs allowed to stabilize. When the command is sent, the ADS1282-HT averages 16 readings and then writes this value to the OFC register. The contents of the OFC register may be subsequently read or written. During offset calibration, the full-scale correction is bypassed.

#### *8.5.2.2 GANCAL Command*

The GANCAL command performs a gain calibration. Before sending the GANCAL command, a DC input signal must be applied that is in the range of, but not exceeding, positive or negative full-scale. After the signal has stabilized, the command can be sent. The ADS1282-HT averages 16 readings, then computes the value that compensates for the gain error. The gain correction value is then written to the FSC register. The contents of the GANCAL register may be subsequently read or written. While the gain calibration command corrects for gain errors greater than 1 (gain correction <1), to avoid input overload, the analog inputs cannot exceed full-scale range. The gain calibration should be performed after the offset calibration.

<span id="page-38-2"></span>



#### **[ADS1282-HT](http://www.ti.com/product/ads1282-ht?qgpn=ads1282-ht)**

SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016 **[www.ti.com](http://www.ti.com)**

**FXAS** 

### **8.5.3 User Calibration**

System calibration of the ADS1282-HT can be performed without using the calibration commands. This procedure requires the calibration values to be externally calculated and then written to the calibration registers. The steps for this procedure are:

- 1. Set the OFSCAL[2:0] register = 0h and  $GANCAL[2:0] = 400000h$ . These values set the offset and gain registers to 0 and 1, respectively.
- 2. Apply a *zero* differential input to the input of the system. Wait for the system to settle and then average *n* output readings. Higher numbers of averaged readings result in more consistent calibration. Write the averaged value to the OFC register.
- 3. Apply a differential positive or negative DC signal, or an AC signal, less than the *full-scale* input to the system. Wait for the system to settle and then average the *n* output readings.

The value written to the FSC registers is calculated by [Equation 12](#page-39-0).

<span id="page-39-0"></span>DC signal calibration is shown in [Equation 12.](#page-39-0) The expected output code is based on 31-bit output data.

$$
FSC[2:0] = 400000h \times \left[ \frac{\text{Expected Output Code}}{\text{Actual Output Code}} \right]
$$

<span id="page-39-1"></span>For AC signal calibration, use an RMS value of collected data (as shown in [Equation 13](#page-39-1)).



$$
= 400000 \times \frac{1}{\text{Actual RMS Value}}
$$

**8.5.4 Configuration Guide**

40

After RESET or power-on, the registers can be configured using the following procedure:

- 1. **Reset the serial interface.** Before using the serial interface, it may be necessary to recover the serial interface (undefined I/O power-up sequencing may cause false SCLK detection). To reset the SPI interface, toggle the RESET pin or, when in Read Data Continuous mode, hold SCLK low for 64 DRDY periods.
- 2. **Configure the registers.** The registers are configured by either writing to them individually or as a group. Software may be configured in either mode. The SDATAC command must be sent before register read/write operations to cancel the Read Data Continuous mode.
- 3. **Verify register data.** The register may be read back for verification of device communications.
- 4. **Set the data mode.** After register configuration, the device may be configured for Read Data Continuous mode, either by the Read Data Continuous command or configured in Read Data By Register mode using SDATAC command.
- 5. **Synchronize readings.** Whenever SYNC is high, the ADS1282-HT freely runs the data conversions. To stop and re-sync the conversions, take SYNC low and then high.
- 6. **Read data.** If the Read Data Continuous mode is active, the data are read directly after DRDY falls by applying SCLK pulses. If the Read Data Continuous mode is inactive, the data can only be read by Read Data By Command. The Read Data opcode command must be sent in this mode to read each conversion result (DRDY only asserts after each read data command is sent).

(12)

(13)



#### <span id="page-40-0"></span>**8.6 Register Maps**

#### **8.6.1 ADS1282-HT Register Map Information**

Collectively, the registers contain all the information needed to configure the part, such as data rate, filter selection, calibration, and so forth. The registers are accessed by the RREG and WREG commands. The registers can be accessed individually or as a block of registers by sending or receiving consecutive bytes. After a register write operation the ADC resets, resulting in an interruption of 63 readings.



#### **Table 11. ADS1282-HT Register Map**

#### **8.6.2 ID Register**

### **Figure 62. ID: ID Register (Address 00h)**



Reset value = X0h

#### **Table 12. ID Register Field Descriptions**



**STRUMENTS** 

**EXAS** 

#### **8.6.3 Configuration Registers**

#### *8.6.3.1 Configuration Register 0*

#### **Figure 63. CONFIG0: Configuration Register 0 (Address 01h)**



Reset value = 52h

#### **Table 13. Configuration Register 0 Field Descriptions**



(1) Sample rate based on 4.096-Mhz clock.

#### *8.6.3.2 Configuration Register 1*

#### **Figure 64. CONFIG1: Configuration Register 1 (Address 02h)**



Reset value = 08h

#### **Table 14. Configuration Register 1 Field Descriptions**





#### **8.6.4 HPF1 and HPF0**

These two bytes (high-byte and low-byte, respectively) set the corner frequency of the high-pass filter.

#### *8.6.4.1 High-Pass Filter Corner Frequency, Low Byte*

#### **Figure 65. HPF0: High-Pass Filter Corner Frequency, Low Byte (Address 03h)**



Reset value = 32h

#### *8.6.4.2 High-Pass Filter Corner Frequency, High Byte*

#### **Figure 66. HPF1: High-Pass Filter Corner Frequency, High Byte (Address 04h)**



Reset value = 03h

#### **8.6.5 OFC2, OFC1, OFC0**

These three bytes set the offset calibration value.

#### *8.6.5.1 Offset Calibration, Low Byte*

#### **Figure 67. OFC0: Offset Calibration, Low Byte (Address 05h)**



Reset value  $= 00h$ 

#### *8.6.5.2 Offset Calibration, Mid Byte*

#### **Figure 68. OFC1: Offset Calibration, Mid Byte (Address 06h)**



Reset value = 00h

#### *8.6.5.3 Offset Calibration, High Byte*

#### **Figure 69. OFC2: Offset Calibration, High Byte (Address 07h)**



Reset value = 00h

#### **8.6.6 FSC2, FSC1, FSC0**

These three bytes set the full-scale calibration value.

#### *8.6.6.1 Full-Scale Calibration, Low Byte*

#### **Figure 70. FSC0: Full-Scale Calibration, Low Byte (Address 08h)**



Reset value = 00h

**STRUMENTS** 

**FXAS** 

#### *8.6.6.2 Full-Scale Calibration, Mid Byte*

#### **Figure 71. FSC1: Full-Scale Calibration, Mid Byte (Address 09h)**



Reset value = 00h

#### *8.6.6.3 Full-Scale Calibration, High Byte*

#### **Figure 72. FSC2: Full-Scale Calibration, High Byte (Address 0Ah)**



Reset value = 40h

#### **8.6.7 Offset and Full-Scale Calibration Registers**

The conversion data can be scaled for offset and gain before yielding the final output code. As shown in [Figure 74,](#page-43-1) the output of the digital filter is first subtracted by the offset register (OFC) and then multiplied by the full-scale register (FSC). [Equation 14](#page-43-2) shows the scaling:

Final Output Data = (Input – OFC[2:0]) × 
$$
\frac{\text{FSC}[2:0]}{400000h}
$$

\n(14)

<span id="page-43-2"></span>The values of the offset and full-scale registers are set by writing to them directly, or they are set automatically by calibration commands.

The offset and full-scale calibrations apply to specific PGA settings. When the PGA changes, the contents of these registers may have to be recalculated. Calibration is bypassed in the sinc filter mode.



<span id="page-43-1"></span><span id="page-43-0"></span>(1) See [Figure 49](#page-31-1) and for time to new data.

#### **Figure 73. One-Shot Conversions Using the Standby Command**



**Figure 74. Calibration Block Diagram**



#### *8.6.7.1 OFC[2:0] Registers*

<span id="page-44-1"></span>The offset calibration is a 24-bit word, composed of three 8-bit registers, as shown in [Table 17](#page-44-0). The offset register is left-justified to align with the 32-bits of conversion data. The offset is in twos complement format with a maximum positive value of 7FFFFFh and a maximum negative value of 800000h. This value is subtracted from the conversion data. A register value of 00000h has no offset correction (default value). While the offset calibration register value can correct offsets ranging from –FS to +FS (as shown in [Table 15](#page-44-1)), to avoid input overload, the analog inputs cannot exceed the full-scale range.





(1) Full 32-bit final output code with zero code input.

## *8.6.7.2 FSC[2:0] Registers*

<span id="page-44-3"></span>The full-scale calibration is a 24-bit word, composed of three 8-bit registers, as shown in [Table 18.](#page-44-2) The full-scale calibration value is 24-bit, straight offset binary, normalized to 1 at code 400000h. [Table 16](#page-44-3) summarizes the scaling of the full-scale register. A register value of 400000h (default value) has no gain correction (gain  $= 1$ ). While the gain calibration register value corrects gain errors greater than 1 (gain correction  $\lt 1$ ), the full-scale range of the analog inputs cannot be exceeded to avoid input overload.

#### **Table 16. Full-Scale Calibration Register Values**



### **Table 17. Offset Calibration Word**

<span id="page-44-0"></span>

### **Table 18. Full-Scale Calibration Word**

<span id="page-44-2"></span>

**[ADS1282-HT](http://www.ti.com/product/ads1282-ht?qgpn=ads1282-ht)**

Texas **INSTRUMENTS** 

## <span id="page-45-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-45-1"></span>**9.1 Application Information**

The ADS1282-HT is a very-high-resolution ADC. Optimal performance requires giving special attention to the support circuitry and PCB design. Locate noisy digital components, such as microcontrollers, oscillators, and so forth, in an area of the PCB away from the converter or front-end components. Locating the digital components close to the power-entry point keeps the digital current path short and separate from sensitive analog components.

#### <span id="page-45-2"></span>**9.2 Typical Application**

#### **9.2.1 Geophone Interface Typical Application**

<span id="page-45-4"></span>[Figure 75](#page-45-3) shows a typical geophone front-end application. The application shows the ADS1282-HT operation with dual ±2.5-V analog supplies. The ADS1282-HT can also operate with a single 5-V analog supply.



<span id="page-45-3"></span>(1) Optional 20-mV offset. Match to 0.1% to maintain CMR.

#### **Figure 75. Geophone Interface Application**



#### **[ADS1282-HT](http://www.ti.com/product/ads1282-ht?qgpn=ads1282-ht) [www.ti.com](http://www.ti.com)** SBAS446H –DECEMBER 2009–REVISED FEBRUARY 2016

#### **Typical Application (continued)**

#### *9.2.1.1 Detailed Design Procedure*

The geophone input signal is filtered both differentially, by components  $C_4$  and  $R_1$  to  $R_4$  and filtered independently by components  $C_2$ ,  $C_3$  and  $R_1$ ,  $R_2$ . The differential filter removes high-frequency normal mode components from the input signal. The independent filters remove high-frequency components that are common to both input signals leads (common-mode filter). The recommended input filters may not be required for all applications depending on the system requirements.

Resistors  $R_5$  and  $R_6$  bias the signals inputs to midsupply (ground), and also provide the bias current return path for the ADS1282-HT inputs. For single-supply operation, set the bias to a low impedance 2.5 V (AVDD/2). Resistors  $R_5$  and  $R_6$  can also influence common-mode attenuation. To maintain good CMR performance, resistors  $R_5$  and  $R_6$  may require matching.

Diode clamps protect the ADS1282-HT inputs from voltage transients and overloads.

The REF02 5-V reference provides the reference to the ADS1282-HT. The reference output is filtered by the optional R<sub>7</sub> and C<sub>5</sub> filter network. The filter requires several seconds to settle after power-on. Capacitor C<sub>7</sub> provides high-frequency bypassing of the reference inputs and should be placed close to the ADS1282-HT pins. R<sub>7</sub> (1-kΩ) results in a systematic gain error (–1.2%).

Alternatively, the REF5050 (5-V) or REF5045 (4.5-V) reference can be used. The REF5045 reference has the advantage of operating from the 5-V power supply. The REF5050 requires 5.2-V minimum power supply.

Optional components  $\mathsf{R_8},$  and  $\mathsf{R_9}$  provides a 20mV offset to the ADS1282-HT. The internal 300-Ω resistors form a voltage divider with the external resistors to provide the offset. The offset moves the low level idle tones out of the passband. The offset is independent of the PGA setting. To maintain good CMR performance,  $R_{10}$  and  $R_{11}$ should be matched to 0.1%, and the traces routed back directly to the reference.

Capacitor  $\textsf{C}_6$  (10-nF) filters the PGA output glitches caused by sampling of the modulator. The capacitor also forms a low-pass filter on the input signal with a cut-off frequency  $*$  25 kHz.



## **Typical Application (continued)**

#### **9.2.2 Digital Connection to a Field Programmable Gate Array (FPGA) Device Typical Application**

[Figure 76](#page-47-1) shows the digital connection to a field programmable gate array (FPGA) device. In this example, two ADS1282-HT devices are shown connected. The DRDY output from each ADS1282-HT device can be used; however, when the devices are synchronized, the DRDY output from only one device is sufficient. A shared SCLK line between the devices is optional.



NOTE: Dashed line is optional.

<span id="page-47-1"></span>(1) For DVDD < 2.25 V, see the *[Power Supply Recommendations](#page-47-0)*.



### *9.2.2.1 Detailed Design Procedure*

The modulator over-range flag (MFLAG) from each device ties to the FPGA. For synchronization, one SYNC control line connects all ADS1282-HT devices. The RESET line also connects to all ADS1282-HT devices.

For best performance, the FPGA and the ADS1282-HTs should operate from the same clock. Avoid ringing on the digital inputs. 47-Ω resistors in series with the digital traces can help to reduce ringing by controlling impedances. Place the resistors at the source (driver) end of the trace. Unused digital inputs should not float; use pullups or pulldowns to DVDD or GND. This includes the modulator data pins, M0, M1, and MCLK.

## <span id="page-47-0"></span>**10 Power Supply Recommendations**

The DVDD power supply operates over the range of 1.75 to 3.6 V. If DVDD is operated at less than 2.25 V, connect the DVDD pin to the BYPAS pin. If DVDD is greater than or equal to 2.25 V, do not connect DVDD to the BYPAS pin. [Figure 77](#page-48-0) shows this connection.



<span id="page-48-0"></span>



**Figure 77. DVDD Power**

## <span id="page-49-0"></span>**11 Device and Documentation Support**

## <span id="page-49-1"></span>**11.1 Device Support**

<span id="page-49-2"></span>

*[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBAS446H&partnum=ADS1282-HT)* Copyright © 2009–2016, Texas Instruments Incorporated



## **Device Support (continued)**



## **Table 19. FIR Stage Coefficients (continued)**

Copyright © 2009–2016, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBAS446H&partnum=ADS1282-HT)*

## **Device Support (continued)**

![](_page_51_Picture_319.jpeg)

![](_page_51_Picture_320.jpeg)

<span id="page-51-1"></span>
$$
HPF \text{ Gain} = \frac{1 + \sqrt{1 - 2\left(\frac{\cos \omega_{N} + \sin \omega_{N} - 1}{\cos \omega_{N}}\right)}}{2 - \left(\frac{\cos \omega_{N} + \sin \omega_{N} - 1}{\cos \omega_{N}}\right)}
$$
(15)

See *[HPF Stage](#page-28-3)* for an example of how to use this equation.

## <span id="page-51-0"></span>**11.1.1 HPF Transfer Function**

$$
HPF(Z) = \frac{2 - a}{2} \times \frac{1 - Z^{-1}}{1 - bZ^{-1}}
$$
 (16)

<span id="page-51-2"></span>where *b* is calculated as shown in [Equation 17:](#page-51-2)

$$
b = \frac{(1 + (1 - a)^2)^2}{2}
$$
 (17)

<span id="page-52-5"></span>

![](_page_52_Picture_190.jpeg)

#### **Table 20. t<sub>DR</sub> Time for Data Ready (Sinc Filter)**

(1) For SYNC and Wake-Up commands,  $f_{CLK}$  = number of CLK cycles from next rising CLK edge directly after eighth rising SCLK edge to  $\overline{DRDY}$  falling edge. For Wake-Up command only, subtract two  $f_{CJK}$ cycles.

[Table 20](#page-52-5) is referenced by *[Pulse-Sync Timing Requirements](#page-9-1)*.

## <span id="page-52-0"></span>**11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### <span id="page-52-1"></span>**11.3 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## <span id="page-52-2"></span>**11.4 Electrostatic Discharge Caution**

![](_page_52_Picture_14.jpeg)

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## <span id="page-52-3"></span>**11.5 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-52-4"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

![](_page_53_Picture_0.jpeg)

## **PACKAGING INFORMATION**

![](_page_53_Picture_243.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

![](_page_54_Picture_0.jpeg)

# **PACKAGE OPTION ADDENDUM**

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF ADS1282-HT :**

• Catalog: [ADS1282](http://focus.ti.com/docs/prod/folders/print/ads1282.html)

• Space: [ADS1282-SP](http://focus.ti.com/docs/prod/folders/print/ads1282-sp.html)

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

![](_page_55_Picture_0.jpeg)

www.ti.com 5-Jan-2022

## **TUBE**

![](_page_55_Figure_5.jpeg)

#### \*All dimensions are nominal

![](_page_55_Picture_89.jpeg)

 $JDJ (R-CDIP-T28)$ 

CERAMIC DUAL IN-LINE PACKAGE

![](_page_56_Figure_3.jpeg)

- **B.** This drawing is subject to change without notice.
- $\mathbb{C}.$ Ceramic quad flatpack with flat leads brazed to non-conductive tie bar carrier.
- This package is hermetically sealed with a metal lid. D.
- The leads are gold plated and can be solderdipped. Ε.
- F. Leads not shown for clarity purposes.
- G. Lid and heat sink are connected to GND leads.

![](_page_56_Picture_10.jpeg)

PW (R-PDSO-G28)

PLASTIC SMALL OUTLINE

![](_page_57_Figure_3.jpeg)

This drawing is subject to change without notice. **B.** 

 $\hat{\mathbb{C}}$  Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

 $\hat{\mathbb{D}}$  Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153

![](_page_57_Picture_8.jpeg)

# **LAND PATTERN DATA**

![](_page_58_Figure_1.jpeg)

NOTES: All linear dimensions are in millimeters. A.

- B. This drawing is subject to change without notice.<br>C. Publication IPC-7351 is recommended for alternate design.
- 
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

![](_page_58_Picture_7.jpeg)

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated