

# UM1575 User manual

# Spice model tutorial for Power MOSFETs

## Introduction

This document describes ST's Spice model versions available for Power MOSFETs. This is a guide designed to support user choosing the best model for his goals. In fact, it explains the features of different model versions both in terms of static and dynamic characteristics and simulation performance, in order to find the right compromise between the computation time and accuracy. For example, the self-heating model (V3 version), which accurately reproduces the thermal response of all electrical parameters, requires a considerable simulation effort.

Finally, an example shows how the self-heating model works.

Spice models describe the characteristics of typical devices and don't guarantee the absolute representation of product specifications and operating characteristics; the datasheet is the only document providing product specifications.

Although simulation is a very important tool to evaluate the device's performance, the exact device's behavior in all situations is not predictable, therefore the final laboratory test is necessary.

November 2013 Doc ID 023670 Rev 1 1/24

Spice model versions **UM1575** 

#### Spice model versions 1

ST provides 6 model versions on each part number:

- partnumber V1C
- partnumber\_V1T
- partnumber\_V2
- partnumber\_V3
- partnumber\_V4
- partnumber TN

### V1C version

It is the basic model (LEVEL =3) enclosing Coss and Crss modeling through capacitance profile tables. It is an empirical model, and it assumes a 27 °C constant temperature.

### V1T version

It comes directly from V1C version and it also includes the package thermal modeling through a thermal equivalent network and presents two additional external thermal nodes T<sub>i</sub> and T<sub>case</sub>. This version hasn't the dynamic link between Power MOSFET temperature and internal parameters.

### V2 version

It is more advanced than V1C, in fact it takes into account the temperature dependence and capacitance profiles too. It allows the static and dynamic behavior to be reproduced by user at fixed temperatures. By using this version, the simulation of self-heating effects isn't possible.

### V3 version

It comes directly from V2 version and includes the package thermal model through a thermal equivalent network and presents two additional external thermal nodes: Ti and T<sub>case</sub>. In this version, during each transient, the current power dissipation is calculated and a current proportional to this power is fed into the thermal network. In this way, the voltage at T<sub>i</sub> node contains all the information about the junction temperature, which changes internal device's parameters. Since it is a monitoring node, usually T<sub>i</sub> pin is not connected (however, to avoid warning messages on this node, the user has to add a floating wire - see Figure 1). On contrary,  $T_{\text{case}}$  node has to be connected, either to a constant voltage source Vdcrepresenting the ambient temperature or to a heat sink modeled by its own thermal network (Figure 1).

### V4 version

It comes directly from V3 version considering the device sited in free air. It includes the package thermal modeling through a thermal equivalent network and presents three additional external thermal nodes: T<sub>i</sub>, T<sub>case</sub> and T<sub>amb</sub>. The voltage at T<sub>i</sub> node and T<sub>case</sub> node contains all the information about the junction temperature and case temperature which change internal device's parameters. Since they are monitoring nodes, usually Ti and Tcase pins are not connected (however, to avoid warning messages on this node, the user has to add a floating wire - see Figure 1). Conversely, Tamb node has to be connected: to a constant voltage source Vdc, representing the ambient temperature.

2/24 Doc ID 023670 Rev 1



### **TN** version

It includes the RC thermal network only, which represents the thermal model of the package. Its symbol has two pins:  $T_j$  and  $T_{case}$ .

Figure 1. Self-heating model (V3 version)



Note:

 $T_j$  is a monitoring node and it is not connected;  $T_{case}$  is connected either by using a Vdc, representing the ambient temperature (on the left-side), or by heat-sink thermal network (on the right-side).

Spice model symbol UM1575

# 2 Spice model symbol

For each model version, ST provides the appropriate symbol as shown below:

Figure 2. Model symbols



# 3 Spice models - instructions to simulate

In Spice simulator, user has to upload the device symbol (.OLB file) and the Spice model (.LIB file) to simulate transistors in the schematic.

## 3.1 Installation

In the package model, there are the following files:

- name.lib text file representing the model library written as a Spice code;
- name.olb symbol file to use the model into Orcad capture user interface.

In Capture open the menu dialog window "Pspice" "Edit Simulation Profile". Go to "Configuration Files" tab and "Library" category. Select the library (\*.lib) path by "Browse..." button and click to "Add to Design" (see *Figure 3*)



Figure 3. Capture dialog window to select the library (\*.lib)

To include the symbol \*.olb in the schematic view, open the menu dialog window "Place" "Part" (or simply pressing "P" key in keyboard) and click the "Add Library..." button (or pressing Alt+"A") to select the file (see figure below).





Figure 4. Capture dialog window to include the symbol (\*.olb)

Finally, you can simulate your circuit choosing the simulation type and parameters.

## 3.2 Typical simulation parameters / options

As our models contain many non-linear elements, the standard simulation parameters are often not suitable.

The following values can facilitate convergence (set them in dialog window "Pspice" "Edit Simulation Profile" "Options" tab):

ABSTOL= 1nA (best accuracy of currents)
CHGTOL= 1 pC..10 pC (best accuracy of charges)

ITL1= 150 (DC and bias 'blind' iteration limit)

ITL2= 20...150 (DC and bias 'best guess' iteration limit)

ITL4= 20...150 (transient time point iteration limit)

RELTOL= 0.001...0.01 (relative accuracy of voltages and currents)

Note: If the following error message appears during the simulation of one of device models:

==> INTERNAL ERROR -- Overflow in device..... <==

you have to edit the 'PSPICE.INI' file by inserting the following line behind the headline [PSPICE] as follows:

[PSPICE]

MathExceptions = off

. . . . . .

DO NOT CHANGE ANY OTHER LINES ALREADY PRESENT

5/

# 4 A brief description of self-heating model (V3 version)

Power MOSFET's Spice models are behavioral and achieved by fitting simulated data with static and dynamic characterization results.

The behavioral model is the best approach because it reproduces the electrical and thermal behavior of the power device through a simplified physical description of the device consisting in a set of equations ruling its behavior at terminal level.

The self-heating model (V3 version) includes different analog behavioral models (ABM) to describe resistors, voltage and current generator, which are temperature-dependent.

A curve fit optimization algorithm extracts the mathematical expression for ABM, which yields a good representation of Power MOSFET's static and dynamic characteristics.

In Figure 5, the self-heating spice model (V3 version) schematic is shown.





Figure 5. Power MOSFET self-heating model schematic



## 4.1 Thermal network

Thermal impedance network represents the basic element, which is featured inside the macro-model. It is used to transform the power dissipated inside the junction into a voltage representing the temperature  $(T_i)$ .

Rch Cr Resin Wire Preform

Rha Heatsink

Main path of heat flow

GIPD251020131320FSR

Figure 6. Physical structure

The voltage drop across the network is detected and used as emitter value inside behavioral equations used to model other parameters.

Thermal impedance is the experimental data required to obtain the Cauer model (see *Figure 6*).



Figure 7. Thermal impedance profile and Cauer model

## 4.2 Experimental data used to fit the model

The model implementation requires the following experimental data:

- Typ. output characteristics at different temperatures
- Typ. transfer characteristics at different temperatures
- Typ. drain source breakdown voltage at different temperatures
- Typ. drain source on state resistance vs temperature
- Typ. gate threshold voltage vs temperature
- Typ. forward diode characteristics
- Typ. capacitances profile vs VDS
- Typ. gate charge
- Typ. switching on resistive load
- Typ. switching on inductive load
- Typ. free-wheeling diode characteristics
- Unclamped inductive switching
- Switching losses vs gate resistance
- Equivalent capacitance time related (C<sub>o(tr)</sub>)
- Equivalent capacitance energy related (C<sub>o(er)</sub>)
- Max. transient thermal impedance

Figure 8. Simulated and measured output characteristics

Figure 9. Simulated curves at  $V_{GS}$  = 10 V



AM06484v1 AM06483v1 VGS(th) (norm) RDS(on) (norm) 2.1 ID=2.5A 1.10 ID=250µA 1.9 1.00 1.7 1.5 1.3 0.90 1.1 0.9 0.80 0.7 0.5 0.70 25 75 100 T<sub>J</sub>(°C) 0 50 -25 0 25 75 100 T<sub>J</sub>(°C)

Figure 10. Normalized  $R_{DS(on)}$  vs temperature Figure 11. Normalized gate threshold voltage vs temperature

#### 4.3 Coss and Crss model

Charge and current formulas for a linear capacitor are:

$$Q = C \bullet V \qquad i(t) = C \bullet \frac{dV}{dt}$$

For a non linear (voltage-dependent) time-independent capacitor these formulas become:

$$Q = \int C(V)dV \qquad i(t) = C(V) \bullet \frac{dV}{dt}$$

The C(V) function is obtained by lookup table.

AM06481v1 (pF) 1000 Ciss 100 Coss 10 Crss 100

Figure 12. Capacitance profiles

# 4.4 Example of dynamic characteristics

## 4.4.1 Gate charge

Figure 13. Gate charge - schematic



Figure 14. Gate charge - simulated waveforms



12/24 Doc ID 023670 Rev 1



Figure 15. Gate charge - experimental waveforms

## 4.4.2 Switching on inductive load



Figure 16. Switching on inductive load - schematic



Figure 17. Switching on inductive load - simulated waveforms





14/24 Doc ID 023670 Rev 1

### E<sub>off</sub> vs R<sub>gate</sub> 4.4.3

Figure 19.  $E_{off}$  vs  $R_{gate}$  - schematic



Figure 20.  $E_{off}$  vs  $R_{gate}$  - experimental waveforms



 $R_G$  (Ω)
 Measured  $E_{off}$  (μJ)
 Simulated  $E_{off}$  (μJ)

 4.7
 4.1
 3.9

 10
 4.31
 4.4

 47
 6.8
 7.1

 200
 27
 29

Table 1. E<sub>off</sub> (comparison simulated/measured)

## 4.4.4 Recovery diode

Figure 21. Recovery diode - schematic



16/24 Doc ID 023670 Rev 1



Figure 22. Recovery diode - simulated waveforms



#### **Unclamped inductive switching** 4.4.5

Table 2. Simulated test conditions

| Test | T <sub>C</sub> | Energy | I <sub>drain</sub> | $\Delta T_{j}$ |
|------|----------------|--------|--------------------|----------------|
| 1    | 110 °C         | 0.3 J  | 83 A               | 83 °C          |
| 2    | 110 °C         | 0.3 J  | 203 A              | 133 °C         |

Figure 23. Unclamped inductive switching - schematic



Figure 24. Unclamped inductive switching - simulated waveforms (test 1)



18/24 Doc ID 023670 Rev 1



Figure 25. Unclamped inductive switching - simulated waveforms (test 2)





## 4.4.6 Short-circuit test

Figure 27. Short-circuit test - schematic



Figure 28. Short-circuit test - waveforms



577

20/24 Doc ID 023670 Rev 1

## 4.4.7 Flyback simulated by self-heating model

Clamp Elements D6 C15 C14 U9 R36 R40 R45 Parasitic Inductance Internal Driver Resistance R46 R47 D5 STPS1545D L10 Parasitic Inductance R37 Sense Resistor GIPD131120131535FSR

Figure 29. Flyback simulated by self-heating model - schematic





### where:

- Blue line = (Tx current sec)/10
- Black line = (Tx current Pri)
- Red line = MOSFET drain current

If you have further questions, feel free to contact us via our local sale offices.



UM1575 Revision history

# 5 Revision history

**Table 3. Document revision history** 

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 25-Nov-2013 | 1        | Initial release. |

### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

