



# **INA2141**

# Dual, Low Power, G = 10, 100 INSTRUMENTATION AMPLIFIER

# **FEATURES**

- LOW OFFSET VOLTAGE: 50µV max
- LOW DRIFT: 0.5μV/°C max
- EXCELLENT GAIN ACCURACY: ±0.05% max at G = 10
- LOW INPUT BIAS CURRENT: 5nA max
- HIGH CMR: 117dB min (G = 100)
- INPUTS PROTECTED TO ±40V
- WIDE SUPPLY RANGE: ±2.25V to ±18V
   LOW QUIESCENT CURRENT: 750µA/IA
- 16-PIN PLASTIC DIP, SOL-16

## **APPLICATIONS**

- SENSOR AMPLIFIER THERMOCOUPLE, RTD, BRIDGE
- MEDICAL INSTRUMENTATION
- MULTIPLE CHANNEL SYSTEMS

## **DESCRIPTION**

The INA2141 is a low power, dual instrumentation amplifier offering excellent accuracy. Its versatile 3-op amp design and small size make it ideal for a wide range of applications. Current-feedback input circuitry provides wide bandwidth even at high gain (200 kHz) at G = 100.

Simple pin connections set an accurate gain of 10 or 100V/V without external resistors. Internal input protection can withstand up to  $\pm 40V$  without damage.

The INA2141 is laser trimmed for very low offset voltage ( $50\mu V$ ), drift ( $0.5\mu V$ /°C) and high commonmode rejection (117dB at G = 100). It operates with power supplies as low as  $\pm 2.25V$ , and quiescent current is only  $750\mu A$  per amplifier—ideal for battery operated systems.

Packages are 16-pin plastic DIP, and SOL-16 surface-mount, specified for the -40°C to +85°C temperature range.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

# **SPECIFICATIONS**

At T\_A= +25°C, V\_S=  $\pm 15 V,$  and R\_L=  $10 k\Omega,$  unless otherwise noted.

|                                                                                                                                                                                                                                |                                                                                                    |                          | INA2141P, U                                                                              |                                            | ı         | NA2141PA, U      | A                                       |                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------|--------------------------------------------|-----------|------------------|-----------------------------------------|------------------------------------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                                      | CONDITIONS                                                                                         | MIN                      | TYP                                                                                      | MAX                                        | MIN       | TYP              | MAX                                     | UNITS                                                                              |
| INPUT Offset Voltage, RTI vs Temperature vs Power Supply                                                                                                                                                                       | $G = 100$ $G = 10$ $G = 100$ $G = 10(2)$ $V_S = \pm 2.25 \text{ to} \pm 18V, G = 100$ $G = 10$     |                          | ±20<br>±50<br>±0.2<br>±0.5<br>±1<br>±2                                                   | ±50<br>±100<br>±0.5<br>±2<br>±2<br>±10     |           | * * * * * * *    | ±125<br>±250<br>±1.5<br>±5<br>±5<br>±20 | μV<br>μV/°C<br>μV/°C<br>μV/V<br>μV/V                                               |
| Long-Term Stability Impedance, Differential Common-Mode Common-Mode Voltage Rang                                                                                                                                               | G = 100<br>G = 10                                                                                  | (V+) - 2<br>(V-) + 2     | 0.2<br>0.5<br>10 <sup>10</sup>    2<br>10 <sup>10</sup>    9<br>(V+) - 1.4<br>(V-) + 1.7 |                                            | * *       | * * * * * * *    |                                         | μV/mo<br>μV/mo<br>Ω    pF<br>Ω    pF<br>V<br>V                                     |
| Safe Input Voltage<br>Common-Mode Rejection                                                                                                                                                                                    | $V_{CM} = \pm 13V$ , $\Delta R_S = 1k\Omega$<br>G = 100<br>G = 10                                  | 117<br>97                | 125<br>106                                                                               | ±40                                        | 110<br>93 | 120<br>100       | *                                       | V<br>dB<br>dB                                                                      |
| BIAS CURRENT vs Temperature Offset Current vs Temperature                                                                                                                                                                      |                                                                                                    |                          | ±2<br>±30<br>±1<br>±30                                                                   | ±5<br>±5                                   |           | *<br>*<br>*      | ±10<br>±10                              | nA<br>pA/°C<br>nA<br>pA/°C                                                         |
| NOISE VOLTAGE, RTI $f = 10Hz$ $f = 10Hz$ $f = 100Hz$ $f = 1kHz$ $f_B = 0.1Hz$ to $10Hz$ $f = 10Hz$ $f = 10Hz$ $f = 10Hz$ $f = 0.1Hz$ to $10Hz$ Noise Current $f = 10Hz$ $f = 10Hz$ $f = 10Hz$ $f = 10Hz$ $f = 0.1Hz$ to $10Hz$ | $G = 100, R_S = 0\Omega$ $G = 10, R_S = 0\Omega$                                                   |                          | 10<br>8<br>8<br>0.2<br>22<br>13<br>12<br>0.6                                             |                                            |           | *****            |                                         | nV/\Hz nV/\Hz nV/\Hz nV/\Hz nV/\Hz nV/\Hz nV/\Hz nV/\Hz nV/\Hz pA/\Hz pA/\Hz pAp-p |
| GAIN<br>Gain Error<br>Gain vs Temperature <sup>(2)</sup><br>Nonlinearity                                                                                                                                                       | V <sub>O</sub> = ±13.6V, G = 100<br>G = 10<br>G = 10, 100<br>G = 100<br>G = 10                     |                          | ±0.03<br>±0.01<br>±2<br>±0.0005<br>±0.0003                                               | ±0.075<br>±0.05<br>±10<br>±0.002<br>±0.001 |           | *<br>*<br>*<br>* | ±0.15<br>±0.15<br>*<br>±0.004<br>±0.002 | %<br>%<br>ppm/°C<br>% of FSR<br>% of FSR                                           |
| OUTPUT Voltage: Positive Negative Load Capacitance Stability Short-Circuit Current                                                                                                                                             | $R_L = 10k\Omega$<br>$R_L = 10k\Omega$                                                             | (V+) - 1.4<br>(V-) + 1.4 | (V+) - 0.9<br>(V-) + 0.9<br>1000<br>+6/-15                                               |                                            | *         | * * * *          |                                         | V<br>V<br>pF<br>mA                                                                 |
| FREQUENCY RESPONSE Bandwidth, -3dB  Slew Rate Settling Time, 0.01%  Overload Recovery                                                                                                                                          | G = 100<br>G = 10<br>$V_0 = \pm 10V, G = 10$<br>$V_0 = \pm 5V, G = 100$<br>G = 10<br>50% Overdrive |                          | 200<br>1<br>4<br>9<br>7<br>4                                                             |                                            |           | * * * * * *      |                                         | kHz<br>MHz<br>V/μs<br>μs<br>μs                                                     |
| POWER SUPPLY Voltage Range Current, Total                                                                                                                                                                                      | V <sub>IN</sub> = 0V                                                                               | ±2.25                    | ±15<br>±1.5                                                                              | ±18<br>±1.6                                | *         | *                | * *                                     | V<br>mA                                                                            |
| TEMPERATURE RANGE Specification Operating $\theta_{\mathrm{JA}}$                                                                                                                                                               |                                                                                                    | -40<br>-40               | 80                                                                                       | 85<br>125                                  | *<br>*    | *                | * *                                     | °C/W                                                                               |

<sup>\*</sup> Specification same as INA2141P, U.

NOTE: (1) Input common-mode range varies with output voltage—see typical curves. (2) Guaranteed by wafer test.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



#### **PIN CONFIGURATION**



#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage                    | ±18V           |
|-----------------------------------|----------------|
| Analog Input Voltage Range        |                |
| Output Short-Circuit (to ground)  | Continuous     |
| Operating Temperature             | 40°C to +125°C |
| Storage Temperature               | 40°C to +125°C |
| Junction Temperature              | +150°C         |
| Lead Temperature (soldering, 10s) | +300°C         |



This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION**

|   | PRODUCT   | PACKAGE              | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> | TEMPERATURE<br>RANGE |
|---|-----------|----------------------|---------------------------------------------|----------------------|
| 1 | INA2141PA | 16-Pin Plastic DIP   | 180                                         | -40°C to +85°C       |
|   | INA2141P  | 16-Pin Plastic DIP   | 180                                         | -40°C to +85°C       |
|   | INA2141UA | SOL-16 Surface-Mount | 211                                         | -40°C to +85°C       |
|   | INA2141U  | SOL-16 Surface-Mount | 211                                         | -40°C to +85°C       |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

INA2141

# **TYPICAL PERFORMANCE CURVES**

At  $T_A$  = +25°C, and  $V_S$  = ±15V, unless otherwise noted.















# TYPICAL PERFORMANCE CURVES (CONT)

At  $T_A$  = +25°C, and  $V_S$  = ±15V, unless otherwise noted.













# **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A$  = +25°C, and  $V_S$  = ±15V, unless otherwise noted.















# **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A$  = +25°C, and  $V_S$  = ±15V unless otherwise noted.





7

## APPLICATION INFORMATION

Figure 1 shows the basic connections required for operation of the INA2141. Applications with noisy or high impedance power supplies may require decoupling capacitors close to the device pins as shown.

The output is referred to the output reference (Ref) terminals (Ref\_A and Ref\_B) which are normally grounded. These must be low-impedance connections to assure good common-mode rejection. A resistance of  $8\Omega$  in series with a Ref pin will cause a typical device to degrade to approximately 80dB CMR (G=1).

The INA2141 has a separate output sense feedback connections Sense<sub>A</sub> and Sense<sub>B</sub>. These must be connected to their respective output terminals for proper operation. The output sense connection can be used to sense the output voltage directly at the load for best accuracy.

#### **SETTING THE GAIN**

Gain of each IA can be independently selected with a jumper connection as shown in Figure 1. G=10V/V with no jumper installed. With a jumper installed G=100V/V. To preserve good gain accuracy, this jumper must have low series resistance. A resistance of  $0.5\Omega$  in series with the jumper will decrease the gain by 0.1%.

Internal resistor ratios are laser trimmed to assure excellent gain accuracy. Actual resistor values can vary by approximately ±25% from the nominal values shown.

Gains between 10 and 100 can be achieved by connecting an external resistor to the jumper pins. This is not recommended, however, because the ±25% variation of internal resistor values makes the required external resistor value uncertain. A companion model, INA2128, features accurately trimmed internal resistors so that gains from 1 to 10.000 can be set with an external resistor.

#### **DYNAMIC PERFORMANCE**

The typical performance curve "Gain vs Frequency" shows that despite its low quiescent current, the INA2141 achieves wide bandwidth, even at high gain. This is due to its current-feedback topology. Settling time also remains excellent at high gain.

#### **NOISE PERFORMANCE**

The INA2141 provides very low noise in most applications. Low frequency noise is approximately  $0.2\mu\text{Vp-p}$  measured from 0.1 to 10Hz (G = 100). This provides dramatically improved noise when compared to state-of-the-art chopper-stabilized amplifiers.



FIGURE 1. Basic Connections.



#### **OFFSET TRIMMING**

The INA2141 is laser trimmed for low offset voltage and offset voltage drift. Most applications require no external offset adjustment. Figure 2 shows an optional circuit for trimming the output offset voltage. The voltage applied to Ref terminal is summed with the output. The op amp buffer provides low impedance at the Ref terminal to preserve good common-mode rejection.



FIGURE 2. Optional Trimming of Output Offset Voltage.

#### INPUT BIAS CURRENT RETURN PATH

The input impedance of the INA2141 is extremely high—approximately  $10^{10}\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is approximately  $\pm 2nA$ . High input impedance means that this input bias current changes very little with varying input voltage.

Input circuitry must provide a path for this input bias current for proper operation. Figure 3 shows various provisions for an input bias current path. Without a bias current path, the inputs will float to a potential which exceeds the common-mode range of the INA2141 and the input amplifiers will saturate.

If the differential source resistance is low, the bias current return path can be connected to one input (see the thermocouple example in Figure 3). With higher source impedance, using two equal resistors provides a balanced input with possible advantages of lower input offset voltage due to bias current and better high-frequency common-mode rejection.

#### **INPUT COMMON-MODE RANGE**

The linear input voltage range of the input circuitry of the INA2141 is from approximately 1.4V below the positive supply voltage to 1.7V above the negative supply. As a differential input voltage causes the output voltage increase, however, the linear input range will be limited by the output voltage swing of amplifiers A<sub>1</sub> and A<sub>2</sub>. So the linear com-



FIGURE 3. Providing an Input Common-Mode Current Path.

mon-mode input range is related to the output voltage of the complete amplifier. This behavior also depends on supply voltage—see performance curves "Input Common-Mode Range vs Output Voltage".

Input-overload can produce an output voltage that appears normal. For example, if an input overload condition drives both input amplifiers to their positive output swing limit, the difference voltage measured by the output amplifier will be near zero. The output of the INA2141 will be near 0V even though both inputs are overloaded.

#### LOW VOLTAGE OPERATION

The INA2141 can be operated on power supplies as low as  $\pm 2.25$ V. Performance remains excellent with power supplies ranging from  $\pm 2.25$ V to  $\pm 18$ V. Most parameters vary only slightly throughout this supply voltage range—see typical performance curves. Operation at very low supply voltage requires careful attention to assure that the input voltages remain within their linear range. Voltage swing requirements of internal nodes limit the input common-mode range with low power supply voltage. Typical performance curves, "Input Common-Mode Range vs Output Voltage" show the range of linear operation for  $\pm 15$ V,  $\pm 5$ V, and  $\pm 2.5$ V supplies.



9

#### INPUT PROTECTION

The inputs of the INA2141 are individually protected for voltages up to  $\pm 40$ V. For example, a condition of -40V on one input and +40V on the other input will not cause damage. Internal circuitry on each input provides low series impedance under normal signal conditions. To provide equivalent protection, series input resistors would contribute excessive noise. If the input is overloaded, the protection circuitry limits the input current to a safe value of approximately 1.5 to 5mA. The typical performance curve "Input Bias Current vs Common-Mode Input Voltage" shows this input current limit behavior. The inputs are protected even if the power supplies are disconnected or turned off.

#### **CHANNEL CROSSTALK**

The two channels of the INA2141 are completely independent, including all bias circuitry. At DC and low frequency

there is virtually no signal coupling between channels. Crosstalk increases with frequency and is dependent on circuit gain, source impedance and signal characteristics.

As source impedance increases, careful circuit layout will help achieve lowest channel crosstalk. Most crossstalk is produced by capacitive coupling of signals from one channel to the input section of the other channel. To minimize coupling, separate the input traces as far as practical from any signals associated with the opposite channel. A grounded guard trace surrounding the inputs helps reduce stray coupling between channels. Run the differential inputs of each channel parallel to each other or directly adjacent on top and bottom side of a circuit board. Stray coupling then tends to produce a common-mode signal which is rejected by the IA's input.



FIGURE 4. Two-Axis Bridge Amplifier.



FIGURE 5. Sum of Differences Amplifier.



FIGURE 6. ECG Amplifier With Right-Leg Drive.







6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| INA2141U         | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU-DCC       | Level-3-260C-168 HR | -40 to 85    | INA2141U<br>A        | Samples |
| INA2141UA        | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU-DCC       | Level-3-260C-168 HR |              | INA2141U<br>A        | Samples |
| INA2141UA/1K     | ACTIVE | SOIC         | DW                 | 16   | 1000           | Green (RoHS<br>& no Sb/Br) | NIPDAU-DCC       | Level-3-260C-168 HR |              | INA2141U<br>A        | Samples |
| INA2141UE4       | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU-DCC       | Level-3-260C-168 HR | -40 to 85    | INA2141U<br>A        | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jan-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA2141UA/1K | SOIC            | DW                 | 16 | 1000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 26-Jan-2013



#### \*All dimensions are nominal

| ĺ | Device       | Device Package Type |    | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|---------------------|----|------|------|-------------|------------|-------------|--|
|   | INA2141UA/1K | SOIC                | DW | 16   | 1000 | 367.0       | 367.0      | 38.0        |  |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated