#### **MAX9709**

# 25W/50W, Filterless, Spread-Spectrum, Stereo/Mono, Class D Amplifier

#### **General Description**

The MAX9709 stereo/mono, Class D audio power amplifier delivers up to 2 x 25W into an  $8\Omega$  stereo mode and 1 x 50W into a  $4\Omega$  load in mono mode while offering up to 87% efficiency. The MAX9709 provides Class AB amplifier performance with the benefits of Class D efficiency, eliminating the need for a bulky heatsink and conserving power. The MAX9709 operates from a single +10V to +22V supply, driving the load in a BTL configuration.

The MAX9709 offers two modulation schemes: a fixed-frequency modulation (FFM) mode, and a spread-spectrum modulation (SSM) mode that reduces EMI-radiated emissions. The MAX9709 can be synchronized to an external clock from 600kHz to 1.2MHz. A synchronized output allows multiple units to be cascaded in the system.

Features include fully differential inputs, comprehensive click-and-pop suppression, and four selectable-gain settings (22dB, 25dB, 29.5dB, and 36dB). A pin-programmable thermal flag provides seven different thermal warning thresholds. Short-circuit and thermal-overload protection prevent the device from being damaged during a fault condition.

The MAX9709 is available in a 56-pin TQFN (8mm x 8mm x 0.8mm) package, and is specified over the extended -40°C to +85°C temperature range.

#### **Applications**

- LCD TVs
- PC/HiFi Audio Solutions
- PDP TVs

Pin Configurations appear at end of data sheet.

#### **Features**

- 2 x 25W Output Power in Stereo Mode (8Ω, THD = 10%)
- 1 x 50W Output Power in Mono Mode (4Ω, THD = 10%)
- High Efficiency: Up to 87%
- · Filterless Class D Amplifier
- Unique Spread-Spectrum Mode
- Programmable Gain (+22dB, +25dB, +29.5dB, +36dB)
- High PSRR (90dB at 1kHz)
- Differential Inputs Suppress Common-Mode Noise
- Shutdown and Mute Control
- Integrated Click-and-Pop Suppression
- Low 0.1% THD+N
- Current Limit and Thermal Protection
- Programmable Thermal Flag
- Clock Synchronization Input and Output
- Available in Thermally Efficient, Space-Saving Package: 56-Pin TQFN

## **Ordering Information**

| PART        | TEMP RANGE     | PIN-PACKAGE  |
|-------------|----------------|--------------|
| MAX9709ETN+ | -40°C to +85°C | 56 TQFN-EP** |

<sup>+</sup>Denotes a lead-free package.

## Simplified Block Diagram





<sup>\*\*</sup>EP = Exposed pad.

## **Absolute Maximum Ratings**

| PV <sub>DD</sub> , V <sub>DD</sub> to PGND, GND0.3 to +30V<br>PV <sub>DD</sub> to V <sub>DD</sub> 0.3V to +0.3V<br>OUTR+, OUTR-, OUTL+, | Continuous Power Dissipation (T <sub>A</sub> = +70°C)<br>56-Pin Thin QFN (derate 47.6mW/°C above +70°C)3.81W<br>Operating Temperature Range40°C to +85°C |
|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| OUTL- to PGND, GND0.3V to (PV <sub>DD</sub> + 0.3V)                                                                                     | Storage Temperature Range65°C to +150°C                                                                                                                  |
| C1N to GND0.3V to (PV <sub>DD</sub> + 0.3V)                                                                                             | Junction Temperature+150°C                                                                                                                               |
| C1P to GND(PV <sub>DD</sub> - 0.3V) to (CPV <sub>DD</sub> + 0.3V)                                                                       | Thermal Resistance ( $\theta_{JC}$ )                                                                                                                     |
| CPV <sub>DD</sub> to GND(PV <sub>DD</sub> - 0.3V) to +40V                                                                               | 56-Pin Thin QFN                                                                                                                                          |
| All Other Pins to GND0.3V to +12V                                                                                                       | Lead Temperature (soldering, 10s)+300°C                                                                                                                  |
| Continuous Input Current (except PV <sub>DD</sub> , V <sub>DD</sub> , OUTR+, OUTR-, OUTL+, and OUTL-)20mA                               |                                                                                                                                                          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Electrical Characteristics**

 $(PV_{DD} = V_{DD} = +20V, PGND = GND = 0V, C_{SS} = 0.47μF, C_{REG} = 0.01μF, C1 = 0.1μF, C2 = 1μF, R_{LOAD} = ∞, MONO = low (stereo mode), <math>\overline{SHDN} = \overline{MUTE} = high$ , G1 = low, G2 = high (A<sub>V</sub> = 22dB), FS1 = FS2 = high (SSM), SYNCIN = low. All load resistors (R<sub>L</sub>) are connected between OUT\_+ and OUT\_-, unless otherwise stated.  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25$ °C.) (Note 1)

| PARAMETER                    | SYMBOL            | CONDITIONS                    |                                                  | MIN | TYP | MAX  | UNITS |  |
|------------------------------|-------------------|-------------------------------|--------------------------------------------------|-----|-----|------|-------|--|
| Supply Voltage Range         | V <sub>DD</sub>   | Inferred from PSR             | Inferred from PSRR test                          |     |     | 22   | V     |  |
| Shutdown Current             | ISHDN             | SHDN = low                    | SHDN = low                                       |     | 0.1 | 1    | μA    |  |
| Shutdown to Full Operation   | t <sub>SON</sub>  |                               |                                                  |     | 100 |      | ms    |  |
| Mute to Full Operation       | t <sub>MUTE</sub> |                               |                                                  |     | 100 |      | ms    |  |
|                              |                   | G1 = 0, G2 = 1                |                                                  | 50  | 85  | 125  |       |  |
| Input Impedance              | D                 | G1 = 1, G2 = 1                |                                                  | 40  | 63  | 90   | kΩ    |  |
| Input Impedance              | R <sub>IN</sub>   | G1 = 1, G2 = 0                |                                                  | 25  | 43  | 60   | K12   |  |
|                              |                   | G1 = 0, G2 = 0                |                                                  | 12  | 21  | 30   |       |  |
| Output Pulldown Resistance   |                   | SHDN = GND                    |                                                  |     | 600 |      | kΩ    |  |
| Output Offset Voltage        | V <sub>OS</sub>   |                               | AC-coupled input, measured between OUT_+ and OUT |     | 3   | ±40  | mV    |  |
|                              |                   | PV <sub>DD</sub> = 10V to 22V |                                                  | 67  | 90  |      |       |  |
| Power-Supply Rejection Ratio | PSRR              | 200mV <sub>P-P</sub> ripple   | f <sub>RIPPLE</sub> = 1kHz                       |     | 90  |      | dB    |  |
|                              |                   | (Note 2)                      | f <sub>RIPPLE</sub> = 20kHz                      |     | 52  |      |       |  |
| Common Mada Daination Datia  | CMRR              | DC, input referred            |                                                  | 49  | 70  |      | dB    |  |
| Common-Mode Rejection Ratio  | CIVIRR            | f = 20Hz to 20kHz             | input referred                                   |     | 60  |      | uв    |  |
| Switch On-Resistance         | R <sub>DS</sub>   | One power switch              |                                                  |     | 0.3 | 0.6  | Ω     |  |
|                              |                   | FS1                           | FS2                                              |     |     |      |       |  |
|                              |                   | 0                             | 0                                                | 180 | 200 | 220  |       |  |
| Switching Frequency          | f <sub>SW</sub>   | 1                             | 1 (SSM)                                          |     | 200 | ,    | kHz   |  |
|                              |                   | 1                             | 0                                                |     | 160 |      |       |  |
|                              |                   | 0                             | 1                                                |     | 250 |      |       |  |
| Oscillator Spread Bandwidth  |                   | FS1 = FS2 = high              | (SSM)                                            |     | ±2  |      | %     |  |
| SYNCIN Lock Range            |                   | Equal to f <sub>SW</sub> x 4  |                                                  | 600 |     | 1200 | kHz   |  |

## **Electrical Characteristics (continued)**

 $(PV_{DD} = V_{DD} = +20V, PGND = GND = 0V, C_{SS} = 0.47\mu F, C_{REG} = 0.01\mu F, C1 = 0.1\mu F, C2 = 1\mu F, R_{LOAD} = ∞, MONO = low (stereo mode), <math>\overline{SHDN} = \overline{MUTE}$  = high, G1 = low, G2 = high (A<sub>V</sub> = 22dB), FS1 = FS2 = high (SSM), SYNCIN = low. All load resistors (R<sub>L</sub>) are connected between OUT\_+ and OUT\_-, unless otherwise stated. T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (Note 1)

| PARAMETER                              | SYMBOL            |                             | CON                                                     | DITIONS            |       | MIN  | TYP  | MAX  | UNITS    |
|----------------------------------------|-------------------|-----------------------------|---------------------------------------------------------|--------------------|-------|------|------|------|----------|
|                                        |                   | G1 = 0, G2 = 1              |                                                         | 21.6               | 22.0  | 22.3 |      |      |          |
| •                                      |                   | G1 = 1, G2 = 1              |                                                         |                    | 24.9  | 25.0 | 25.6 | dB   |          |
| Gain                                   | A <sub>V</sub>    | G1 = 1, G2 = 0              |                                                         |                    | 29.2  | 29.5 | 29.9 |      |          |
|                                        |                   | G1 = 0, G2                  | 2 = 0                                                   |                    |       | 35.9 | 36.0 | 36.6 |          |
|                                        |                   | TH2                         | TH1                                                     | Т                  | H0    |      |      |      |          |
|                                        |                   | 0                           | 0                                                       | 0                  | )     |      | 80   |      |          |
|                                        |                   | 0                           | 0                                                       | 1                  |       |      | 90   |      |          |
|                                        |                   | 0                           | 1                                                       | 0                  | )     |      | 100  |      |          |
| TEMP Flag Threshold                    | T <sub>FLAG</sub> | 0                           | 1                                                       | 1                  |       |      | 110  |      | °C       |
|                                        |                   | 1                           | 0                                                       | 0                  | )     |      | 120  |      |          |
|                                        |                   | 1                           | 0                                                       | 1                  |       |      | 129  |      |          |
|                                        |                   | 1                           | 1                                                       | 0                  | 1     |      | 139  |      |          |
|                                        |                   | 1                           | 1                                                       | 1                  |       |      |      |      |          |
| TEMP Flag Accuracy                     |                   | From +80°                   | °C to +140                                              | °C                 |       |      |      | ±6   | °C       |
| TEMP Flag Hysteresis                   |                   |                             |                                                         |                    |       |      | 2    |      | °C       |
| STEREO MODE ( $R_{LOAD} = 8\Omega$ , N | lote 3)           |                             |                                                         |                    |       |      |      |      |          |
| Outageant Current                      |                   | MUTE = 1                    | , R <sub>LOAD</sub> =                                   | ∞                  |       |      | 20   | 33   | A        |
| Quiescent Current                      |                   | MUTE = 0                    | MUTE = 0                                                |                    |       |      | 6.5  | 13   | - mA     |
|                                        |                   |                             |                                                         | P <sub>VDD</sub> = | = 20V | 25   |      |      |          |
| Output Power                           | P <sub>OUT</sub>  | f = 1kHz, 7                 |                                                         | P <sub>VDD</sub> = | = 22V |      | 29   |      | W        |
| Output r owei                          | 1 001             | 10%, T <sub>A</sub> = +25°C |                                                         | P <sub>VDD</sub> = |       |      | 15   |      |          |
| Total Harmonic Distortion Plus Noise   | THD+N             |                             | f = 1kHz, BW = 22Hz to 22kHz,<br>P <sub>OUT</sub> = 12W |                    |       | 0.1  |      | %    |          |
| Cinnal to Naisa Della                  | OND               | D 40                        | 2147                                                    | 22Hz to            | 22kHz | 91   |      |      | <b>T</b> |
| Signal-to-Noise Ratio                  | SNR               | P <sub>OUT</sub> = 10       | JVV                                                     | A-weig             | hted  |      | 96   |      | dB       |
| Efficiency                             | η                 | P <sub>OUT</sub> = 25       | P <sub>OUT</sub> = 25W + 25W, f = 1kHz                  |                    |       | 87   |      | %    |          |
| Left-Right Channel Gain<br>Matching    |                   | R <sub>LOAD</sub> = °       | ×                                                       |                    |       |      | 0.2  |      | %        |

### **Electrical Characteristics (continued)**

 $(PV_{DD} = V_{DD} = +20V, PGND = GND = 0V, C_{SS} = 0.47\mu F, C_{REG} = 0.01\mu F, C1 = 0.1\mu F, C2 = 1\mu F, R_{LOAD} = \infty$ , MONO = low (stereo mode),  $\overline{SHDN} = \overline{MUTE}$  = high, G1 = low, G2 = high (A<sub>V</sub> = 22dB), FS1 = FS2 = high (SSM), SYNCIN = low. All load resistors (R<sub>L</sub>) are connected between OUT\_+ and OUT\_-, unless otherwise stated.  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 1)

| PARAMETER                                 | SYMBOL            | CONDITIO                                           | ONS                                         | MIN | TYP  | MAX | UNITS |  |
|-------------------------------------------|-------------------|----------------------------------------------------|---------------------------------------------|-----|------|-----|-------|--|
| Output Short-Circuit Current<br>Threshold | I <sub>SC</sub>   | R <sub>LOAD</sub> = 0Ω                             |                                             |     | 3    |     | А     |  |
| 0                                         | .,                | Peak voltage, 32                                   | Into shutdown                               |     | -63  |     | ID) ( |  |
| Click-and-Pop Level                       | K <sub>CP</sub>   | samples/second,<br>A-weighted (Notes 2, 5)         | Out of shutdown                             |     | -55  |     | dBV   |  |
| MONO MODE ( $R_{LOAD} = 4\Omega$ , MOI    | NO = HIGH) (      | Note 6)                                            |                                             |     |      |     | l.    |  |
| 0: 10 1                                   |                   | MUTE = 1, R <sub>LOAD</sub> = ∞                    | TUTE = 1, R <sub>LOAD</sub> = ∞             |     |      |     |       |  |
| Quiescent Current                         |                   | MUTE = 0                                           |                                             |     | 6.5  |     | mA    |  |
| Output Power                              | В                 | f = 1kHz, THD = 10%                                | $R_{LOAD} = 8\Omega$                        |     | 25   |     | W     |  |
| Output Power                              | Роит              | 1 - 1KHZ, 1HD - 10%                                | $R_{LOAD} = 4\Omega$                        |     | 50   |     | VV    |  |
| Total Harmonic Distortion Plus<br>Noise   | THD+N             | f = 1kHz, BW = 22Hz to 2<br>P <sub>OUT</sub> = 22W | f = 1kHz, BW = 22Hz to 22kHz,<br>POUT = 22W |     | 0.09 |     | %     |  |
| Signal to Naine Datio                     | SNR               | D = 10W                                            | 20Hz to 20kHz                               |     | 91   |     | - dB  |  |
| Signal-to-Noise Ratio                     | SINK              | P <sub>OUT</sub> = 10W                             | A-weighted                                  |     | 95   |     | uБ    |  |
| Efficiency                                | η                 | P <sub>OUT</sub> = 54W, f = 1kHz                   |                                             |     | 86   |     | %     |  |
| Output Short-Circuit Current<br>Threshold | I <sub>SC</sub>   | $R_{LOAD} = 0\Omega$                               |                                             |     | 6    |     | Α     |  |
| Olish and Day Lavel                       | 14                | Peak voltage, 32                                   | Into shutdown                               |     | -60  |     | - dBV |  |
| Click-and-Pop Level                       | K <sub>CP</sub>   | samples/second,<br>A-weighted (Notes 2, 5)         | Out of shutdown                             |     | -63  |     | аву   |  |
| DIGITAL INPUTS (SHDN, MUTE,               | G1, G2, FS1       | , FS2, TH0, TH1, TH2, SYI                          | NCIN, MONO)                                 |     |      |     |       |  |
| Logic-Input Current                       | I <sub>IN</sub>   | 0 to 12V                                           |                                             |     |      | 1   | μA    |  |
| Logic-Input High Voltage                  | V <sub>IH</sub>   |                                                    |                                             | 2.5 |      |     | V     |  |
| Logic-Input Low Voltage                   | V <sub>IL</sub>   |                                                    |                                             |     |      | 0.8 | V     |  |
| OPEN-DRAIN OUTPUTS (TEMP,                 | SYNCOUT)          |                                                    |                                             |     |      |     |       |  |
| Open-Drain Output Low Voltage             | V <sub>OL</sub>   | I <sub>SINK</sub> = 3mA                            |                                             |     |      | 0.4 | V     |  |
| Leakage Current                           | I <sub>LEAK</sub> | V <sub>PULLUP</sub> = 5.5V                         |                                             |     | 0.2  |     | μA    |  |

- Note 1: All devices are 100% production tested at +25°C. All temperature limits are guaranteed by design.
- Note 2: Inputs AC-coupled to GND.
- Note 3: Testing performed with an  $8\Omega$  resistive load in series with a  $68\mu H$  inductive load across the BTL outputs.
- Note 4: Minimum output power is guaranteed by pulse testing.
- Note 5: Testing performed with an 8Ω resistive load in series with a 68μH inductive load connected across BTL outputs. Mode transitions are controlled by \$\overline{SHDN}\$.
- Note 6: Testing performed with a  $4\Omega$  resistive load in series with a  $33\mu H$  inductive load across the BTL outputs.

### **Typical Operating Characteristics**

 $(PV_{DD} = V_{DD} = +20V, PGND = GND = 0V, C_{SS} = 0.47\mu F, C_{REG} = 0.01\mu F, C1 = 0.1\mu F, C2 = 1\mu F, R_{LOAD} = 8Ω, \overline{SHDN} = high, MONO = low, \overline{MUTE} = high, G1 = low, G2 = high, FS1 = FS2 = high (SSM), SYNCIN = low. All load resistors (R<sub>L</sub>) are between OUT_+ and OUT_-, T<sub>A</sub> = +25°C, unless otherwise stated.)$ 



## **Typical Operating Characteristics (continued)**

 $(PV_{DD} = V_{DD} = +20V, PGND = GND = 0V, C_{SS} = 0.47\mu\text{F}, C_{REG} = 0.01\mu\text{F}, C1 = 0.1\mu\text{F}, C2 = 1\mu\text{F}, R_{LOAD} = 8\Omega, \overline{SHDN} = \text{high, MONO} = \text{low, } \overline{MUTE} = \text{high, } G1 = \text{low, } G2 = \text{high, } FS1 = FS2 = \text{high (SSM), SYNCIN} = \text{low. All load resistors (R}_L) \text{ are between OUT}_+ \text{ and OUT}_-, T_A = +25^{\circ}\text{C}, \text{ unless otherwise stated.)}$ 



## **Typical Operating Characteristics (continued)**

 $(PV_{DD} = V_{DD} = +20V, PGND = GND = 0V, C_{SS} = 0.47 \mu F, C_{REG} = 0.01 \mu F, C1 = 0.1 \mu F, C2 = 1 \mu F, R_{LOAD} = 8Ω, \overline{SHDN} = high, MONO = low, \overline{MUTE} = high, G1 = low, G2 = high, FS1 = FS2 = high (SSM), SYNCIN = low. All load resistors (R<sub>L</sub>) are between OUT_+ and OUT_-, T<sub>A</sub> = +25°C, unless otherwise stated.)$ 



## **Typical Operating Characteristics (continued)**

 $(PV_{DD} = V_{DD} = +20V, PGND = GND = 0V, C_{SS} = 0.47\mu\text{F}, C_{REG} = 0.01\mu\text{F}, C1 = 0.1\mu\text{F}, C2 = 1\mu\text{F}, R_{LOAD} = 8\Omega, \overline{SHDN} = \text{high, MONO} = \text{low, } \overline{MUTE} = \text{high, } G1 = \text{low, } G2 = \text{high, } FS1 = FS2 = \text{high (SSM), SYNCIN} = \text{low. All load resistors (R}_L) \text{ are between OUT}_+ \text{ and OUT}_-, T_A = +25^{\circ}\text{C}, \text{ unless otherwise stated.)}$ 







## MAXIMUM STEADY-STATE OUTPUT POWER vs. TEMPERATURE (STEREO MODE)



## MAXIMUM STEADY-STATE OUTPUT POWER vs. TEMPERATURE (MONO MODE)\*



\*MEASURED WITH THE MAX9709EVKIT, JUNCTION TEMPERATURE MAINTAINED AT +110°C.

### **Pin Description**

| PIN                            | NAME             | FUNCTION                                                                                                                                 |
|--------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 12, 42, 43, 44,<br>55, 56   | N.C.             | No Connection. Not internally connected.                                                                                                 |
| 2, 3, 4, 39, 40,<br>41, 49, 50 | PGND             | Power Ground                                                                                                                             |
| 5, 6, 7,<br>36, 37, 38         | PV <sub>DD</sub> | Positive Power Supply. Bypass to PGND with a 0.1µF and a 47µF capacitor with the smallest capacitor placed as close to pins as possible. |

## **Pin Description (continued)**

| PIN        | NAME              | FUNCTION                                                                                                                                                                                                                                               |
|------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8          | C1N               | Charge-Pump Flying Capacitor C1, Negative Terminal                                                                                                                                                                                                     |
| 9          | C1P               | Charge-Pump Flying Capacitor C1, Positive Terminal                                                                                                                                                                                                     |
| 10         | CPV <sub>DD</sub> | Charge-Pump Power Supply. Bypass to PV <sub>DD</sub> with a 1µF capacitor as close to pin as possible.                                                                                                                                                 |
| 11         | SYNCOUT           | Open-Drain Slew-Rate-Limited Clock Output. Pullup with a 10kΩ to resistor to REG.                                                                                                                                                                      |
| 13         | SYNCIN            | Clock Synchronization Input. Allows for synchronization of the internal oscillator with an external clock.                                                                                                                                             |
| 14         | FS2               | Frequency Select 2                                                                                                                                                                                                                                     |
| 15         | FS1               | Frequency Select 1                                                                                                                                                                                                                                     |
| 16         | INL-              | Left-Channel Negative Input (Stereo Mode Only)                                                                                                                                                                                                         |
| 17         | INL+              | Left-Channel Positive Input (Stereo Mode Only)                                                                                                                                                                                                         |
| 18         | MONO              | Mono/Stereo Mode Input. Drive logic high for mono mode. Drive logic low for stereo mode.                                                                                                                                                               |
| 19, 20, 21 | REG               | Internal Regulator Output Voltage (6V). Bypass with a 0.01µF capacitor to GND.                                                                                                                                                                         |
| 22, 23     | GND               | Analog Ground                                                                                                                                                                                                                                          |
| 24         | SS                | Soft-Start. Connect a 0.47µF capacitor to GND to utilize soft-start power-up sequence.                                                                                                                                                                 |
| 25         | V <sub>DD</sub>   | Analog Power Supply. Bypass to GND with a 0.1µF capacitor as close to pin as possible.                                                                                                                                                                 |
| 26         | INR-              | Right-Channel Negative Input. In mono mode, INR- is the negative input.                                                                                                                                                                                |
| 27         | INR+              | Right-Channel Positive Input. In mono mode, INR+ is the positive input.                                                                                                                                                                                |
| 28         | G1                | Gain Select input 1                                                                                                                                                                                                                                    |
| 29         | G2                | Gain Select input 2                                                                                                                                                                                                                                    |
| 30         | SHDN              | Active-Low Shutdown Input. Drive SHDN high for normal operation. Drive SHDN low to place the device in shutdown mode.                                                                                                                                  |
| 31         | MUTE              | Active-Low Mute Input. Drive logic low to place the device in mute. In mute mode, Class D output stage is no longer switching. Drive high for normal operation. $\overline{\text{MUTE}}$ is internally pulled up to VREG with a100k $\Omega$ resistor. |
| 32         | TEMP              | Thermal Flag Output, Open Drain. Pullup with a 10kΩ resistor to REG.                                                                                                                                                                                   |
| 33         | TH2               | Temperature Flag Threshold Select Input 2                                                                                                                                                                                                              |
| 34         | TH1               | Temperature Flag Threshold Select Input 1                                                                                                                                                                                                              |
| 35         | TH0               | Temperature Flag Threshold Select Input 0                                                                                                                                                                                                              |
| 45, 46     | OUTR-             | Right-Channel Negative Output                                                                                                                                                                                                                          |
| 47, 48     | OUTR+             | Right-Channel Positive Output                                                                                                                                                                                                                          |
| 51, 52     | OUTL-             | Left-Channel Negative Output                                                                                                                                                                                                                           |
| 53, 54     | OUTL+             | Left-Channel Positive Output                                                                                                                                                                                                                           |
| EP         | GND               | Exposed Paddle. Connect to GND with multiple vias for best heat dissipation.                                                                                                                                                                           |

## **Typical Application Circuits/Functional Diagrams**



Figure 1. Typical Application and Functional Diagram in Stereo Mode

## **Typical Application Circuits/Functional Diagrams (continued)**



Figure 2. Typical Application and Functional Diagram in Mono Mode

#### **Detailed Description**

The MAX9709 filterless, Class D audio power amplifier features several improvements to switch mode amplifier technology. The MAX9709 is a two-channel, stereo amplifier with 25W output power on each channel. The amplifier can be configured to output 50W output power in mono mode. The device offers Class AB performance with Class D efficiency, while occupying minimal board space. A unique filterless modulation scheme and spread-spectrum switching mode create a compact, flexible, low-noise, efficient audio power amplifier. The differential input architecture reduces common-mode noise pickup, and can be used without input-coupling capacitors. The device can also be configured as a single-ended input amplifier.

#### **Mono/Stereo Configuration**

The MAX9709 features a mono mode that allows the right and left channels to operate in parallel, achieving up to 50W of output power. The mono mode is enabled by applying logic high to MONO. In this mode, audio signal applied to the right channel (INR+/INR-) is routed to the H-bridge of both channels, while signal applied to the left channel (INL+/INL-) is ignored. OUTL+ must be connected to OUTR+ and OUTL- must be connected to OUTR- using heavy PC board traces as close to the device as possible (see Figure 2).

When the device is placed in mono mode on a PC board with outputs wired together, ensure that the MONO pin can never be driven low when the device is enabled. Driving the MONO pin low (stereo mode) while the outputs are wired together in mono mode may trigger the short-circuit or thermal protection or both, and may even damage the device.

#### **Efficiency**

Efficiency of a Class D amplifier is attributed to the region of operation of the output stage transistors. In a Class D amplifier, the output transistors act as current-steering switches and consume negligible additional power. Any power loss associated with the Class D output stage is mostly due to the I<sup>2</sup>R loss of the MOSFET on-resistance and quiescent current overhead. The theoretical best efficiency of a linear amplifier is 78%; however, that effi-

ciency is only exhibited at peak output powers. Under normal operating levels (typical music reproduction levels), efficiency falls below 30%, whereas the MAX9709 still exhibits 87% efficiency under the same conditions.

#### **Shutdown**

The MAX9709 features a shutdown mode that reduces power consumption and extends battery life. Driving  $\overline{SHDN}$  low places the device in low-power (0.1µA) shutdown mode. Connect  $\overline{SHDN}$  to digital high for normal operation.

#### **Mute Function**

The MAX9709 features a clickless/popless mute mode. When the device is muted, the outputs stop switching, muting the speaker. Mute only affects the output stage and does not shut down the device. To mute the MAX9709, drive  $\overline{\text{MUTE}}$  to logic low. Driving  $\overline{\text{MUTE}}$  low during the power-up/down or shutdown/turn-on cycle optimizes click-and-pop suppression.

#### **Click-and-Pop Suppression**

The MAX9709 features comprehensive click-and-pop suppression that eliminates audible transients on startup and shutdown. While in shutdown, the H-bridge is pulled to GND through a 330k $\Omega$  resistor. During startup or power-up, the input amplifiers are muted and an internal loop sets the modulator bias voltages to the correct levels, preventing clicks and pops when the H-bridge is subsequently enabled. Following startup, a soft-start function gradually unmutes the input amplifiers. The value of the soft-start capacitor has an impact on the click-and-pop levels, as well as startup time.

#### **Thermal Sensor**

The MAX9709 features an on-chip temperature sensor that monitors the die temperature. When the junction temperature exceeds a programmed level, TEMP is pulled low. This flags the user to reduce power or shut down the device. TEMP may be connected to SS or MUTE for automatic shutdown during overheating. If TEMP is connected to MUTE, during thermal protection mode, the audio is muted and the device is in mute mode. If TEMP is connected to SS, during thermal protection mode, the device is shut down but the thermal sensor is still active.

 $\overline{\text{TEMP}}$  returns high once the junction temperature cools below the set threshold minus the thermal hysteresis. If  $\overline{\text{TEMP}}$  is connected to either  $\overline{\text{MUTE}}$  or SS, the audio output resumes. The temperature threshold is set by the TH0, TH1, and TH2 inputs as shown in Table 1. An RC filter may be used to eliminate any transient at the  $\overline{\text{TEMP}}$  output as shown in Figure 3.

If TH2 = TH1 = TH0 = HIGH, it is likely that the MAX9709 enters thermal shutdown without tripping the thermal flag.

#### **Gain Selection**

The MAX9709 features four pin-selectable gain settings; see Table 2.



Figure 3. An RC Filter Eliminates Transient During Switching

## **Table 1. MAX9709 Junction Temperature Threshold Setting**

| JUNCTION<br>TEMPERATURE<br>(°C) | TH2  | TH1  | тно  |
|---------------------------------|------|------|------|
| 80                              | Low  | Low  | Low  |
| 90                              | Low  | Low  | High |
| 100                             | Low  | High | Low  |
| 110                             | Low  | High | High |
| 120                             | High | Low  | Low  |
| 129                             | High | Low  | High |
| 139                             | High | High | Low  |
| 158                             | High | High | High |

#### Table 2. MAX9709 Gain Setting

| G1   | G2   | GAIN (dB) |
|------|------|-----------|
| Low  | High | 22        |
| High | High | 25        |
| High | Low  | 29.5      |
| Low  | Low  | 36        |

#### **Operating Modes**

#### Fixed-Frequency Modulation (FFM) Mode

The MAX9709 features three switching frequencies in the FFM mode (Table 3). In this mode, the frequency spectrum of the Class D output consists of the fundamental switching frequency and its associated harmonics (see the Wideband Output Spectrum graph in the *Typical Operating Characteristics*). Select one of the three fixed switching frequencies such that the harmonics do not fall in a sensitive band. The switching frequency can be changed any time without affecting audio reproduction.

#### Spread-Spectrum Modulation (SSM) Mode

The MAX9709 features a unique spread-spectrum (SSM) mode that flattens the wideband spectral components, improving EMI emissions that may be radiated by the speaker and cables. This mode is enabled by setting FS1 = FS2 = high. In SSM mode, the switching frequency varies randomly by ±4% around the center frequency (200kHz). The modulation scheme remains the same, but the period of the triangle waveform changes from cycle to cycle. Instead of a large amount of spectral energy present at multiples of the switching frequency, the energy is now spread over a bandwidth that increases with frequency. Above a few megahertz, the wideband spectrum looks like white noise for EMI purposes. SSM mode reduces EMI compared to fixed-frequency mode. This can also help to randomize visual artifacts caused by radiated or supply borne interference in displays.

#### **Synchronous Switching Mode**

The MAX9709 SYNCIN input allows the Class D amplifier to switch at a frequency defined by an external clock frequency. Synchronizing the amplifier with an external clock source may confine the switching frequency to a less sensitive band. The external clock frequency range is from 600kHz to 1.2MHz and can have any duty cycle, but the minimum pulse must be greater than 100ns.

SYNCOUT is an open-drain clock output for synchronizing external circuitry. Its frequency is four times the amplifier's switching frequency and it is active in either internal or external oscillator mode.

**Table 3. Switching Frequencies** 

| FS1 | FS2 | SYNCOUT<br>FREQUENCY (kHz) | MODULATION      |
|-----|-----|----------------------------|-----------------|
| 0   | 0   | 200                        | Fixed-frequency |
| 0   | 1   | 250                        | Fixed-frequency |
| 1   | 0   | 160                        | Fixed-frequency |
| 1   | 1   | 200 ±4                     | Spread-spectrum |

#### **Linear Regulator (REG)**

The supply voltage range for the MAX9709 is from 10V to 22V to achieve high-output power. An internal linear regulator reduces this voltage to 6.3V for use with small-signal and digital circuitry that does not require high-voltage supply. Bypass a 0.01µF capacitor from REG to GND.

### **Applications Information**

#### **Logic Inputs**

All of the digital logic inputs and output have an absolute maximum rating of +12V. If the MAX9709 is operating with a supply voltage between 10V and 12V, digital inputs can be connected to  $PV_{DD}$  or  $V_{DD}$ . If  $PV_{DD}$  and  $V_{DD}$  are greater than 12V, digital inputs and outputs must be connected to a digital system supply lower than 12V.

#### **Input Amplifier**

#### **Differential Input**

The MAX9709 features a differential input structure, making them compatible with many CODECs, and offering improved noise immunity over a single-ended input amplifier. In devices such as flat-panel displays, noisy digital signals can be picked up by the amplifier's inputs. These signals appear at the amplifiers' inputs as common-mode noise. A differential input amplifier amplifies only the difference of the two inputs, while any signal common to both inputs is attenuated.

#### Single-Ended Input

The MAX9709 can be configured as a single-ended input amplifier by capacitively coupling either input to GND and driving the other input (Figure 4).

#### **Component Selection**

#### Input Filter

An input capacitor,  $C_{IN}$ , in conjunction with the input impedance of the MAX9709, forms a highpass filter that removes the DC bias from an incoming signal. The AC-coupling capacitor allows the amplifier to bias the signal to an optimum DC level. Assuming zero-source impedance, the -3dB point of the highpass filter is given by:

$$f_{-3dB} = \frac{1}{2\pi R_{IN} C_{IN}}$$



Figure 4. Single-Ended Input Connections

Choose  $C_{\text{IN}}$  so that  $f_{\text{-3dB}}$  is well below the lowest frequency of interest. Setting  $f_{\text{-3dB}}$  too high affects the low-frequency response of the amplifier. Use capacitors with dielectrics that have low-voltage coefficients, such as tantalum or aluminum electrolytic. Capacitors with high-voltage coefficients, such as ceramics, may result in increased distortion at low frequencies.

#### **Output Filter**

The MAX9709 does not require an output filter. However, output filtering can be used if a design is failing radiated emissions due to board layout or cable length, or the circuit is near EMI-sensitive devices. See the MAX9709 evaluation kit for suggested filter topologies. The tuning and component selection of the filter should be optimized for the load. A purely resistive load (8 $\Omega$ ) used for lab testing requires different components than a real, complex load-speaker load.

#### **Charge-Pump Capacitor Selection**

The MAX9709 has an internal charge-pump converter that produces a voltage level for internal circuitry. It requires a flying capacitor (C1) and a holding capacitor (C2). Use capacitors with an ESR less than  $100m\Omega$  for optimum performance. Low-ESR ceramic capacitors minimize the output resistance of the charge pump. For best performance over the extended temperature range, select capacitors with an X7R dielectric. The capacitors' voltage rating must be greater than 36V.

#### **Sharing Input Sources**

In certain systems, a single audio source can be shared by multiple devices (speaker and headphone amplifiers). When sharing inputs, it is common to mute the unused device, rather than completely shutting it down. This prevents the unused device inputs from distorting the input signal. Mute the MAX9709 by driving MUTE low. Driving MUTE low turns off the Class D output stage, but does not affect the input bias levels of the MAX9709.

#### **Frequency Synchronization**

The MAX9709 outputs up to 27W on each channel in stereo mode. If higher output power or a 2.1 solution is needed, two MAX9709s can be used. Each MAX9709 is synchronized by connecting SYNCOUT from the first MAX9709 to SYNCIN of the second MAX9709 (see Figure 5).

#### Supply Bypassing/Layout

Proper power-supply bypassing ensures low distortion operation. For optimum performance, bypass PVDD to PGND with a 0.1µF capacitor as close to each PVDD pin as possible. A low-impedance, high-current powersupply connection to PVDD is assumed. Additional bulk capacitance should be added, as required, depending on the application and power-supply characteristics. GND and PGND should be star-connected to system ground. For the TQFN package, solder the exposed paddle (EP) to the ground plane using multiple-plated through-hole vias. The exposed paddle must be soldered to the ground plane for rated power dissipation and good ground return. Use wider PC board traces to lower the parasitic resistance for the high-power output pins (OUTR+, OUTR-, OUTL+, OUTL-). Refer to the MAX9709 evaluation kit for layout guidance.

#### **Thermal Considerations**

Class D amplifiers provide much better efficiency and thermal performance than a comparable Class AB amplifier. However, the system's thermal performance must be considered with realistic expectations along with its many parameters.

#### **Continuous Sine Wave vs. Music**

When a Class D amplifier is evaluated in the lab, often a continuous sine wave is used as the signal source. While this is convenient for measurement purposes, it represents a worst-case scenario for thermal loading on the amplifier. It is not uncommon for a Class D amplifier to enter thermal shutdown if driven near maximum output power with a continuous sine wave. The PC board must be optimized for best dissipation (see the *PC Board Thermal Considerations* section).

Audio content, both music and voice, has a much lower RMS value relative to its peak output power. Therefore, while an audio signal may reach similar peaks as a continuous sine wave, the actual thermal impact on the Class D amplifier is highly reduced. If the thermal performance of a system is being evaluated, it is important to use actual audio signals instead of sine waves for testing. If sine waves must be used, the thermal performance is less than the system's actual capability for real music or voice.

#### **PC Board Thermal Considerations**

The exposed pad is the primary route for conducting heat away from the IC. With a bottom-side exposed pad, the PC board and its copper becomes the primary heatsink for the Class D amplifier. Solder the exposed pad to a copper polygon. Add as much copper as possible from this polygon to any adjacent pin on the Class D amplifier as well as to any adjacent components, provided these connections are at the same potential. These copper paths must be as wide as possible. Each of these paths contributes to the overall thermal capabilities of the system.

The copper polygon to which the exposed pad is attached should have multiple vias to the opposite side of the PC board, where they connect to another copper polygon. Make this polygon as large as possible within the system's constraints for signal routing.

Additional improvements are possible if all the traces from the device are made as wide as possible. Although the IC pins are not the primary thermal path out of the package, they do provide a small amount. The total improvement would not exceed about 10%, but it could make the difference between acceptable performance and thermal problems.

#### **Auxiliary Heatsinking**

If operating in higher ambient temperatures, it is possible to improve the thermal performance of a PC board with the addition of an external heatsink. The thermal resistance to this heatsink must be kept as low as possible to maximize its performance. With a bottom-side exposed pad, the lowest resistance thermal path is on the bottom of the PC board. The topside of the IC is not a significant thermal path for the device, and therefore is not a cost-effective location for a heatsink. If an LC filter is used in the design, placing the inductor in close proximity to the IC can help draw heat away from the MAX9709.

#### **Thermal Calculations**

The die temperature of a Class D amplifier can be estimated with some basic calculations. For example, the die temperature is calculated for the below conditions:

- T<sub>A</sub> = +40°C
- P<sub>OUT</sub> = 16W
- Efficiency  $(\eta) = 87\%$
- θ<sub>.IA</sub> = 21°C/W

First, the Class D amplifier's power dissipation must be calculated:

$$P_{DISS} = \frac{P_{OUT}}{\eta} - P_{OUT} = \frac{16W}{0.87} - 16W = 2.4W$$

Then the power dissipation is used to calculate the die temperature,  $T_C$ , as follows:

$$T_C = T_A + P_{DISS} \times \theta_{JA} = 40^{\circ}C + 24W \times 21^{\circ}C / W = 90.4^{\circ}C$$

#### **Load Impedance**

The on-resistance of the MOSFET output stage in Class D amplifiers affects both the efficiency and the peak-current capability. Reducing the peak current into the load reduces the I<sup>2</sup>R losses in the MOSFETs, which increases efficiency. To keep the peak currents lower, choose the highest impedance speaker which can still deliver the desired output power within the voltage swing limits of the Class D amplifier and its supply voltage.

Another consideration is the load impedance across the audio frequency band. A loudspeaker is a complex electromechanical system with a variety of resonance. In other words, an  $8\Omega$  speaker usually has  $8\Omega$  impedance within a very narrow range. This often extends well below  $8\Omega,$  reducing the thermal efficiency below what is expected. This lower-than-expected impedance can be further reduced when a crossover network is used in a multidriver audio system.

#### **Systems Application Circuit**

The MAX9709 can be configured into multiple amplifier systems. One concept is a 2.1 audio system (Figure 5) where a stereo audio source is split into three channels. The left- and right-channel inputs are highpass filtered to remove the bass content, and then amplified by the MAX9709 in stereo mode. Also, the left- and right-channel inputs are summed together and lowpass filtered to remove the high-frequency content, then amplified by a second MAX9709 in mono mode.

The conceptual drawing of Figure 5 can be applied to either single-ended or differential systems. Figure 6 illustrates the circuitry required to implement a fully differential filtering system. By maintaining a fully differential path, the signal-to-noise ratio remains uncompromised and noise pickup is kept very low. However, keeping a fully differential signal path results in almost twice the component count, and therefore performance must be weighed against cost and size.

The highpass and lowpass filters should have different cutoff frequencies to ensure an equal power response at the crossover frequency. The filters should be at -6dB amplitude at the crossover frequency, which is known as a Linkwitz-Riley alignment. In the example circuit of Figure 6, the -3dB cutoff frequency for the highpass filters is 250Hz, and the -3dB cutoff frequency for the lowpass filter is 160Hz. Both the highpass filters and the lowpass filters are at a -6dB amplitude at approximately 200Hz. If the filters were to have the same -3dB cutoff frequency, a measurement of sound pressure level (SPL) vs. frequency would have a peak at the crossover frequency.

#### MAX9709

# 25W/50W, Filterless, Spread-Spectrum, Stereo/Mono, Class D Amplifier

The circuit in Figure 6 uses inverting amplifiers for their ease in biasing. Note the phase labeling at the outputs has been reversed. The resistors should be 1% or better in tolerance and the capacitors 5% tolerance or better. Mismatch in the components can cause discrepancies between the nominal transfer function and actual performance. Also, the mismatch of the input resistors (R15, R17, R19, and R21 in Figure 6) of the summing amplifier and lowpass filter causes some high-frequency sound to be sent to the subwoofer.

The circuit in Figure 6 drives a pair of MAX9709 devices similar to the circuit in Figure 5. The inputs to the MAX9709 still require AC-coupling to prevent compromising the click-and-pop performance of the MAX9709.

The left and right drivers should be at an  $8\Omega$  to  $12\Omega$  impedance, whereas the subwoofer can be  $4\Omega$  to  $8\Omega$  depending on the desired output power, the available power-supply voltage, and the sensitivity of the individual speakers in the system. The four gain settings of the MAX9709 allow gain adjustments to match the sensitivity of the speakers.



Figure 5. Multiple Amplifiers Implement a 2.1 Audio System



Figure 6. Fully Differential Crossover Filters

## **Pin Configurations**



### **Package Information**

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE NO. | LAND<br>PATTERN<br>NO. |
|-----------------|-----------------|-------------|------------------------|
| 56 TQFN-EP      | T5688-3         | 21-0135     | 90-0047                |

## **Chip Information**

PROCESS: BiCMOS

### MAX9709

## 25W/50W, Filterless, Spread-Spectrum, Stereo/Mono, Class D Amplifier

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                            | PAGES<br>CHANGED |
|--------------------|------------------|--------------------------------------------------------|------------------|
| 0                  | 9/05             | Initial release                                        | _                |
| 1                  | 5/08             | Removed TQFP package                                   | 1, 2, 8–11, 20   |
| 2                  | 5/14             | Removed automotive reference from Applications section | 1                |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.