SLAS584C - OCTOBER 2008 - REVISED JULY 2010

- Low Supply-Voltage Range, 1.8 V to 3.6 V
- Ultra-Low Power Consumption:
  - Active Mode: 270 μA at 1 MHz, 2.2 V
  - Standby Mode (VLO): 0.3 μA
  - Off Mode (RAM Retention): 0.1 μA
- Ultra-Fast Wake-Up From Standby Mode in Less Than 1 μs
- 16-Bit RISC Architecture, 62.5-ns Instruction Cycle Time
- Basic Clock Module Configurations:
  - Internal Frequencies up to 16 MHz
  - Internal Very Low Power LF Oscillator
  - 32-kHz Crystal (–40°C to 105°C only)
  - Internal Frequencies up to 16 MHz With Four Calibrated Frequencies to ±1%
  - Resonator
  - External Digital Clock Source
  - External Resistor
- 12-Bit Analog-to-Digital (A/D) Converter With Internal Reference, Sample-and-Hold, and Autoscan Feature
- 16-Bit Timer\_A With Three Capture/Compare Registers
- 16-Bit Timer\_B With Seven Capture/Compare-With-Shadow Registers

<sup>†</sup> The MSP430F24x1 devices are identical to the MSP430F24x devices, with the exception that the ADC12 module is not implemented.

### description

The Texas Instruments MSP430 family of ultra-low power microcontrollers consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The calibrated digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 µs.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

I<sup>2</sup>C is a registered trademark of NXP Semiconductors.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2008, Texas Instruments Incorporated

- Four Universal Serial Communication Interfaces (USCI)
  - USCI\_A0 and USCI\_A1
    - Enhanced UART Supporting
    - Auto-Baudrate Detection
    - IrDA Encoder and Decoder
    - Synchronous SPI
  - USCI\_B0 and USCI\_B1
    - I<sup>2</sup>C™
    - Synchronous SPI
- On-Chip Comparator
- Supply Voltage Supervisor/Monitor With Programmable Level Detection
- Brownout Detector
- Bootstrap Loader
- Serial Onboard Programming, No External Programming Voltage Needed, Programmable Code Protection by Security Fuse
- Family Members Include:
  MSP430F249
  60KB+256B Flash Memory, 2KB RAM
- Available in 64-Pin QFP Package (See Available Options)
- For Complete Module Descriptions, See *MSP430x2xx Family User's Guide*, Literature Number SLAU144

#### 2008

### description (continued)

The MSP430F249 series are microcontroller configurations with two built-in 16-bit timers, a fast 12-bit A/D converter, a comparator, four universal serial communication interface (USCI) modules, and up to 48 I/O pins. Typical applications include sensor systems, industrial control applications, hand-held meters, etc.

#### **AVAILABLE OPTIONS**

|                | PACKAGE                    |
|----------------|----------------------------|
| T <sub>A</sub> | PLASTIC 64-PIN QFP<br>(PM) |
|                | (1)                        |
| –55°C to 125°C | MSP430F249MPMEP            |









2008

### functional block diagram





### **Terminal Functions**

| TERMINAL                   |     |     |                                                                                                                            |  |  |
|----------------------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                       | NO. | I/O | DESCRIPTION                                                                                                                |  |  |
| AV <sub>CC</sub>           | 64  |     | Analog supply voltage, positive terminal. Supplies only the analog portion of ADC12.                                       |  |  |
| AV <sub>SS</sub>           | 62  |     | Analog supply voltage, negative terminal. Supplies only the analog portion of ADC12.                                       |  |  |
| DV <sub>CC</sub>           | 1   |     | Digital supply voltage, positive terminal. Supplies all digital parts.                                                     |  |  |
| DV <sub>SS</sub>           | 63  |     | Digital supply voltage, negative terminal. Supplies all digital parts.                                                     |  |  |
| P1.0/TACLK/<br>CAOUT       | 12  | I/O | General-purpose digital I/O / Timer_A, clock signal TACLK input/Comparator_A output                                        |  |  |
| P1.1/TA0                   | 13  | I/O | General-purpose digital I/O / Timer_A, capture: CCI0A input, compare: Out0 output/BSL transmit                             |  |  |
| P1.2/TA1                   | 14  | I/O | General-purpose digital I/O / Timer_A, capture: CCI1A input, compare: Out1 output                                          |  |  |
| P1.3/TA2                   | 15  | I/O | General-purpose digital I/O / Timer_A, capture: CCI2A input, compare: Out2 output                                          |  |  |
| P1.4/SMCLK                 | 16  | I/O | General-purpose digital I/O / SMCLK signal output                                                                          |  |  |
| P1.5/TA0                   | 17  | I/O | General-purpose digital I/O / Timer_A, compare: Out0 output                                                                |  |  |
| P1.6/TA1                   | 18  | I/O | General-purpose digital I/O / Timer_A, compare: Out1 output                                                                |  |  |
| P1.7/TA2                   | 19  | I/O | General-purpose digital I/O / Timer_A, compare: Out2 output                                                                |  |  |
| P2.0/ACLK/CA2              | 20  | I/O | General-purpose digital I/O / ACLK output/Comparator_A input                                                               |  |  |
| P2.1/TAINCLK/<br>CA3       | 21  | I/O | General-purpose digital I/O / Timer_A, clock signal at INCLK                                                               |  |  |
| P2.2/CAOUT/TA0<br>/CA4     | 22  | I/O | General-purpose digital I/O / Timer_A, capture: CCI0B input / Comparator_A output/BSL receive/Comparator_A input           |  |  |
| P2.3/CA0/TA1               | 23  | I/O | General-purpose digital I/O / Timer_A, compare: Out1 output / Comparator_A input                                           |  |  |
| P2.4/CA1/TA2               | 24  | I/O | General-purpose digital I/O / Timer_A, compare: Out2 output / Comparator_A input                                           |  |  |
| P2.5/R <sub>OSC</sub> /CA5 | 25  | I/O | ieneral-purpose digital I/O / Input for external resistor defining the DCO nominal frequency / Compar<br>iput              |  |  |
| P2.6/<br>ADC12CLK/CA6      | 26  | I/O | General-purpose digital I/O / Conversion clock – 12-bit ADC / Comparator_A input                                           |  |  |
| P2.7/TA0/CA7               | 27  | I/O | General-purpose digital I/O / Timer_A, compare: Out0 output / Comparator_A input                                           |  |  |
| P3.0/UCB0STE/<br>UCA0CLK   | 28  | I/O | General-purpose digital I/O / USCI B0 slave transmit enable / USCI A0 clock input/output                                   |  |  |
| P3.1/UCB0SIMO/<br>UCB0SDA  | 29  | I/O | General-purpose digital I/O / USCI B0 slave in/master out in SPI mode, SDA I <sup>2</sup> C data in I <sup>2</sup> C mode  |  |  |
| P3.2/UCB0SOMI/<br>UCB0SCL  | 30  | I/O | General-purpose digital I/O / USCI B0 slave out/master in in SPI mode, SCL I <sup>2</sup> C clock in I <sup>2</sup> C mode |  |  |
| P3.3/UCB0CLK/<br>UCA0STE   | 31  | I/O | General-purpose digital I/O / USCI B0 clock input/output, USCI A0 slave transmit enable                                    |  |  |
| P3.4/UCA0TXD/<br>UCA0SIMO  | 32  | I/O | General-purpose digital I/O / USCIA transmit data output in UART mode, slave data in/master out in SPI mode                |  |  |
| P3.5/UCA0RXD/<br>UCA0SOMI  | 33  | I/O | General-purpose digital I/O / USCI A0 receive data input in UART mode, slave data out/master in in SPI mode                |  |  |
| P3.6/UCA1TXD/<br>UCA1SIMO  | 34  | I/O | General-purpose digital I/O / USCI A1 transmit data output in UART mode, slave data in/master out in SPI mode              |  |  |
| P3.7/UCA1RXD/<br>UCA1SOMI  | 35  | I/O | General-purpose digital I/O / USCIA1 receive data input in UART mode, slave data out/master in in SPI mode                 |  |  |
| P4.0/TB0                   | 36  | I/O | General-purpose digital I/O / Timer_B, capture: CCI0A/B input, compare: Out0 output                                        |  |  |
| P4.1/TB1                   | 37  | I/O | General-purpose digital I/O / Timer B, capture: CCI1A/B input, compare: Out1 output                                        |  |  |



2008

### **Terminal Functions (Continued)**

| TERMINAL                              |     |          |                                                                                                                              |  |             |  |  |
|---------------------------------------|-----|----------|------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|
| NAME                                  | I/C |          | NO. I/O                                                                                                                      |  | DESCRIPTION |  |  |
| P4.2/TB2                              | 38  | I/O      | General-purpose digital I/O / Timer_B, capture: CCI2A/B input, compare: Out2 output                                          |  |             |  |  |
| P4.3/TB3                              | 39  | I/O      | General-purpose digital I/O / Timer B, capture: CCI3A/B input, compare: Out3 output                                          |  |             |  |  |
| P4.4/TB4                              | 40  | I/O      | General-purpose digital I/O / Timer_B, capture: CCI4A/B input, compare: Out4 output                                          |  |             |  |  |
| P4.5/TB5                              | 41  | I/O      | General-purpose digital I/O / Timer B, capture: CCI5A/B input, compare: Out5 output                                          |  |             |  |  |
| P4.6/TB6                              | 42  | ,<br>I/O | General-purpose digital I/O / Timer_B, capture: CCI6A input, compare: Out6 output                                            |  |             |  |  |
| P4.7/TBCLK                            | 43  | I/O      | General-purpose digital I/O / Timer B, clock signal TBCLK input                                                              |  |             |  |  |
| P5.0/UCB1STE/<br>UCA1CLK              | 44  | I/O      | General-purpose digital I/O / USCI B1 slave transmit enable / USCI A1 clock input/output                                     |  |             |  |  |
| P5.1/UCB1SIMO/<br>UCB1SDA             | 45  | I/O      | General-purpose digital I/O / USCI B1slave in/master out in SPI mode, SDA I <sup>2</sup> C data in I <sup>2</sup> C mode     |  |             |  |  |
| P5.2/UCB1SOMI/<br>UCB1SCL             | 46  | I/O      | General-purpose digital I/O / USCI B1slave out/master in in SPI mode, SCL I <sup>2</sup> C clock in I <sup>2</sup> C mode    |  |             |  |  |
| P5.3/UCB1CLK/<br>UCA1STE              | 47  | I/O      | General-purpose digital I/O / USCI B1 clock input/output, USCI A1 slave transmit enable                                      |  |             |  |  |
| P5.4/MCLK                             | 48  | I/O      | General-purpose digital I/O / main system clock MCLK output                                                                  |  |             |  |  |
| P5.5/SMCLK                            | 49  | I/O      | General-purpose digital I/O / submain system clock SMCLK output                                                              |  |             |  |  |
| P5.6/ACLK                             | 50  | I/O      | General-purpose digital I/O / auxiliary clock ACLK output                                                                    |  |             |  |  |
| P5.7/TBOUTH/<br>SVSOUT                | 51  | I/O      | eneral-purpose digital I/O / switch all PWM digital output ports to high impedance – Timer_B TB0<br>36/SVS comparator output |  |             |  |  |
| P6.0/A0                               | 59  | I/O      | General-purpose digital I/O / analog input A0 – 12-bit ADC                                                                   |  |             |  |  |
| P6.1/A1                               | 60  | I/O      | General-purpose digital I/O / analog input A1 – 12-bit ADC                                                                   |  |             |  |  |
| P6.2/A2                               | 61  | I/O      | General-purpose digital I/O / analog input A2 – 12-bit ADC                                                                   |  |             |  |  |
| P6.3/A3                               | 2   | I/O      | General-purpose digital I/O / analog input A3 – 12-bit ADC                                                                   |  |             |  |  |
| P6.4/A4                               | 3   | I/O      | General-purpose digital I/O / analog input A4 – 12-bit ADC                                                                   |  |             |  |  |
| P6.5/A5                               | 4   | I/O      | General-purpose digital I/O / analog input A5 – 12-bit ADC                                                                   |  |             |  |  |
| P6.6/A6                               | 5   | I/O      | General-purpose digital I/O / analog input A6 – 12-bit ADC                                                                   |  |             |  |  |
| P6.7/A7/SVSIN                         | 6   | I/O      | General-purpose digital I/O / analog input A7 – 12-bit ADC/SVS input                                                         |  |             |  |  |
| XT2OUT                                | 52  | 0        | Output of crystal oscillator XT2                                                                                             |  |             |  |  |
| XT2IN                                 | 53  | -        | Input for crystal oscillator XT2                                                                                             |  |             |  |  |
| RST/NMI                               | 58  | Ι        | Reset input, nonmaskable interrupt input port, or bootstrap loader start (in flash devices).                                 |  |             |  |  |
| ТСК                                   | 57  | I        | Test clock (JTAG). TCK is the clock input port for device programming test and bootstrap loader start                        |  |             |  |  |
| TDI/TCLK                              | 55  | Ι        | Test data input or test clock input. The device protection fuse is connected to TDI/TCLK.                                    |  |             |  |  |
| TDO/TDI                               | 54  | I/O      | Test data output. TDO/TDI data output or programming data input terminal                                                     |  |             |  |  |
| TMS                                   | 56  | I        | Test mode select. TMS is used as an input port for device programming and test.                                              |  |             |  |  |
| Ve <sub>REF+</sub>                    | 10  | I        | Input for an external reference voltage                                                                                      |  |             |  |  |
| V <sub>REF+</sub>                     | 7   | 0        | Output of positive of the reference voltage in the ADC12                                                                     |  |             |  |  |
| V <sub>REF-</sub> /Ve <sub>REF-</sub> | 11  | I        | Negativefor the reference voltage for both sources, the internal reference voltage, or an external applied reference voltage |  |             |  |  |
| XIN                                   | 8   | I        | Input for crystal oscillator XT1. Standard or watch crystals can be connected.                                               |  |             |  |  |
| XOUT                                  | 9   | 0        | Output for crystal oscillator XT1. Standard or watch crystals can be connected.                                              |  |             |  |  |
| QFN Pad                               | NA  | NA       | QFN package pad connection to DV <sub>SS</sub> recommended (RTD package only)                                                |  |             |  |  |



### short-form description

#### CPU

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

#### instruction set

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 1 shows examples of the three types of instruction formats; the address modes are listed in Table 2.

| Program Counter          | PC/R0     |
|--------------------------|-----------|
| Stack Pointer            | SP/R1     |
| Status Register          | SR/CG1/R2 |
| Constant Generator       | CG2/R3    |
| General-Purpose Register | R4        |
| General-Purpose Register | R5        |
| General-Purpose Register | R6        |
| General-Purpose Register | R7        |
| General-Purpose Register | R8        |
| General-Purpose Register | R9        |
| General-Purpose Register | R10       |
| General-Purpose Register | R11       |
| General-Purpose Register | R12       |
| General-Purpose Register | R13       |
| General-Purpose Register | R14       |
| General-Purpose Register | R15       |
|                          | I         |

#### **Table 1. Instruction Word Formats**

| Dual operands, source-destination | e.g., ADD R4,R5 | R4 + R5> R5           |
|-----------------------------------|-----------------|-----------------------|
| Single operands, destination only | e.g., CALL R8   | PC>(TOS), R8> PC      |
| Relative jump, un/conditional     | e.g., JNE       | Jump-on-equal bit = 0 |

| ADDRESS MODE              | S | D | SYNTAX          | EXAMPLE          | OPERATION                   |
|---------------------------|---|---|-----------------|------------------|-----------------------------|
| Register                  | • | • | MOV Rs,Rd       | MOV R10,R11      | R10> R11                    |
| Indexed                   | • | ٠ | MOV X(Rn),Y(Rm) | MOV 2(R5),6(R6)  | M(2+R5)> M(6+R6)            |
| Symbolic (PC relative)    | • | • | MOV EDE, TONI   |                  | M(EDE)> M(TONI)             |
| Absolute                  | • | • | MOV &MEM,&TCDAT |                  | M(MEM)> M(TCDAT)            |
| Indirect                  | • |   | MOV @Rn,Y(Rm)   | MOV @R10,Tab(R6) | M(R10)> M(Tab+R6)           |
| Indirect<br>autoincrement | • |   | MOV @Rn+,Rm     | MOV @R10+,R11    | M(R10)> R11<br>R10 + 2> R10 |
| Immediate                 | • |   | MOV #X,TONI     | MOV #45,TONI     | #45> M(TONI)                |

Table 2. Address Mode Descriptions

NOTE: S = source, D = destination



#### 2008

#### operating modes

The MSP430 has one active mode and five software-selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled ACLK and SMCLK remain active, MCLK is disabled
- Low-power mode 1 (LPM1)
  - CPU is disabled ACLK and SMCLK remain active, MCLK is disabled DCO's dc-generator is disabled if DCO not used in active mode
- Low-power mode 2 (LPM2)
  - CPU is disabled MCLK and SMCLK are disabled DCO's dc-generator remains enabled ACLK remains active
- Low-power mode 3 (LPM3)
  - CPU is disabled MCLK and SMCLK are disabled DCO's dc-generator is disabled ACLK remains active
- Low-power mode 4 (LPM4)
  - CPU is disabled ACLK is disabled MCLK and SMCLK are disabled DCO's dc-generator is disabled Crystal oscillator is stopped



### interrupt vector addresses

The interrupt vectors and the power-up starting address are located in the address range 0xFFFF to 0xFFC0. The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence. If the reset vector (0xFFFE) contains 0xFFFF (e.g., flash is not programmed) the CPU enters LPM4 after power-up.

| INTERRUPT SOURCE                                                                              | INTERRUPT FLAG                                           | SYSTEM INTERRUPT                                | WORD ADDRESS     | PRIORITY        |  |
|-----------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------|------------------|-----------------|--|
| Power-up<br>External reset<br>Watchdog<br>Flash key violation<br>PC out of range (see Note 1) | PORIFG Reset<br>WDTIFG<br>RSTIFG<br>KEYV<br>(see Note 2) |                                                 | 0xFFFE           | 31, highest     |  |
| NMI<br>Oscillator fault<br>Flash memory access violation                                      | NMIIFG<br>OFIFG<br>ACCVIFG (see Notes 2 and 7)           | (Non)maskable<br>(Non)maskable<br>(Non)maskable | 0xFFFC           | 30              |  |
| Timer_B7 (see Note 3)                                                                         | TBCCR0 CCIFG<br>(see Note 4)                             | Maskable                                        | 0xFFFA           | 29              |  |
| Timer_B7 (see Note 3)                                                                         | TBCCR1 to TBCCR6 CCIFGs,<br>TBIFG (see Notes 2 and 4)    | Maskable                                        | 0xFFF8           | 28              |  |
| Comparator_A+                                                                                 | CAIFG                                                    | Maskable                                        | 0xFFF6           | 27              |  |
| Watchdog timer+                                                                               | WDTIFG                                                   | Maskable                                        | 0xFFF4           | 26              |  |
| Timer_A3                                                                                      | TACCR0 CCIFG (see Note 4)                                | Maskable                                        | 0xFFF2           | 25              |  |
| Timer_A3                                                                                      | TACCR1 CCIFG<br>TACCR2 CCIFG<br>TAIFG (see Note 2 and 4) | Maskable                                        | 0xFFF0           | 24              |  |
| USCI_A0/USCI_B0 receive<br>USCI_B0 I2C status                                                 | UCA0RXIFG, UCB0RXIFG<br>(see Note 2 and 5)               | Maskable                                        | 0xFFEE           | 23              |  |
| USCI_A0/USCI_B0 transmit<br>USCI_B0 I2C receive / transmit                                    | UCA0TXIFG, UCB0TXIFG<br>(see Note 2 and 6)               | Maskable                                        | 0xFFEC           | 22              |  |
| ADC12 (see Note 8)                                                                            | ADC12IFG<br>(see Notes 2 and 4)                          | Maskable                                        | 0xFFEA           | 21              |  |
|                                                                                               |                                                          |                                                 | 0xFFE8           | 20              |  |
| I/O port P2 (eight flags)                                                                     | P2IFG.0 to P2IFG.7<br>(see Notes 2 and 4)                | Maskable                                        | 0xFFE6           | 19              |  |
| I/O port P1 (eight flags)                                                                     | P1IFG.0 to P1IFG.7<br>(see Notes 2 and 4)                | Maskable                                        | 0xFFE4           | 18              |  |
| USCI A1/B1 receive                                                                            | UCA1RXIFG, UCB1RXIFG<br>(see Note 2)                     | Maskable                                        | 0xFFE2           | 17              |  |
| USCI A1/B1 transmit                                                                           | UCA1TXIFG, UCB1TXIFG<br>(see Note 2)                     | Maskable                                        | 0xFFE0           | 16              |  |
| Reserved (see Notes 9 and 10)                                                                 | Reserved                                                 |                                                 | 0xFFDE to 0xFFC0 | 15 to 0, lowest |  |

NOTES: 1. A reset is executed if the CPU tries to fetch instructions from within the module register memory address range (0x0000 –0x01FF) or from within unused address ranges.

2. Multiple source flags.

3. Timer\_B7 in MSP430F24x(1), MSP430F2410 family has 7 CCRs, Timer\_B3 in MSP430F23x family has three CCRs. In Timer\_B3, there are only interrupt flags TBCCR0, 1, and 2 CCIFGs, and the interrupt enable bits TBCCTL0, 1, and 2 CCIE.

- 4. Interrupt flags are located in the module.
- 5. In SPI mode: UCB0RXIFG. In I2C mode: UCALIFG, UCNACKIFG, ICSTTIFG, UCSTPIFG.
- 6. In UART/SPI mode: UCB0TXIFG. In I2C mode: UCB0RXIFG, UCB0TXIFG.
- 7. (Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable cannot.
- 8. ADC12 is not implemented in the MSP430F24x1 family.
- The address 0xFFDE is used as bootstrap loader security key (BSLSKEY). A 0xAA55 at this location disables the BSL completely.
- A zero disables the erasure of the flash if an invalid password is supplied.
- 10. The interrupt vectors at addresses 0xFFDE to 0xFFC0 are not used in this device and can be used for regular program code if necessary.



#### 2008

### special function registers

Most interrupt enable bits are collected in the lowest address space. Special-function register bits not allocated to a functional purpose are not physically present in the device. This arrangement provides simple software access.

### interrupt enable 1 and 2



Interrupt Enable register 2

| UCAORXIE USCI_A | 0 receive-interrupt enable |
|-----------------|----------------------------|
|-----------------|----------------------------|

UCA0TXIE USCI\_A0 transmit-interrupt enable

- UCB0RXIE USCI\_B0 receive-interrupt enable
- UCB0TXIE USCI\_B0 transmit-interrupt enable

### interrupt flag register 1 and 2

| Addre 🗤 🔄 | 7                                                                                                                                                                                                                | 6                                       | 5              | 4                        | 3           | 2                       | 1              | 0             |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------|--------------------------|-------------|-------------------------|----------------|---------------|
| 0 x2 h    |                                                                                                                                                                                                                  |                                         |                | N MILFG                  | RSTIFG      | PORIFG                  | OFIFG          | WDTIFG        |
|           |                                                                                                                                                                                                                  |                                         |                | rw-0                     | rw-(0)      | rw-(1)                  | rw-1           | rw-(0)        |
|           |                                                                                                                                                                                                                  |                                         |                | Interrupt Fla            | ag register | 1                       |                |               |
| WDTIFO    | à                                                                                                                                                                                                                | Set on watch<br>Reset on V <sub>C</sub> |                |                          |             |                         | /II pin in res | set mode.     |
| OFIFG     |                                                                                                                                                                                                                  | Flag set on c                           | scillator faul | t                        |             |                         |                |               |
| PORIFO    | à                                                                                                                                                                                                                | Power-on int                            | errupt flag. S | Set on V <sub>CC</sub> ( | oower-up.   |                         |                |               |
| RSTIFG    | i                                                                                                                                                                                                                | External reset on $V_{CC}$ power        |                | ag. Set on a             | a reset con | dition at <del>RS</del> | T/NMI pin ir   | n reset mode. |
| NMIIFG    |                                                                                                                                                                                                                  | Set via RST/                            | NMI pin        |                          |             |                         |                |               |
|           |                                                                                                                                                                                                                  |                                         |                |                          |             |                         |                |               |
| Addrein   | 7                                                                                                                                                                                                                | 6                                       | 5              | 4                        | 3           | 2                       | 1              | 0             |
| 0 \$311   |                                                                                                                                                                                                                  |                                         |                |                          | UCB0TXIFG   | UCE0 R X IFG            | UCA0TXIFG      | UCAORXIFG     |
| _         |                                                                                                                                                                                                                  |                                         |                |                          | rw-1        | FW-0                    | rv-1           | гw-0          |
|           |                                                                                                                                                                                                                  | Interrupt Flag register 2               |                |                          |             |                         |                |               |
| UCA0R     | XIFG                                                                                                                                                                                                             | USCI_A0 rec                             | eive-interru   | ot flag                  |             |                         |                |               |
| UCA0T>    | KIFG                                                                                                                                                                                                             | USCI_A0 tra                             | nsmit-interru  | pt flag                  |             |                         |                |               |
| UCB0R     | XIFG                                                                                                                                                                                                             | USCI_B0 receive-interrupt flag          |                |                          |             |                         |                |               |
| UCB0T>    | KIFG                                                                                                                                                                                                             | USCI_B0 transmit-interrupt flag         |                |                          |             |                         |                |               |
|           |                                                                                                                                                                                                                  |                                         |                |                          |             |                         |                |               |
| Legen d   | Legend rw: Bitoan be read and written.<br>rw-0,1: Bitoan be read and written. It is Reset or Set by PUC.<br>rw-(0,1) Bitoan be read and written. It is Reset or Set by POR.<br>SFR bit is not present in device. |                                         |                |                          |             |                         |                |               |



### memory organization

| Memory<br>Main: interrupt vector | Size<br>Flash          | 60KB<br>0xFFFF to 0xFFC0                                 |
|----------------------------------|------------------------|----------------------------------------------------------|
| Main: code memory<br>RAM (total) | Flash<br>Size          | 0xFFFF to 0x1100<br>2KB<br>0x09FF to 0x0200              |
| Information memory               | Size<br>Flash          | 256 Byte<br>0x10FF to 0x1000                             |
| Boot memory                      | Size<br>ROM            | 1KB<br>0x0FFF to 0x0C00                                  |
| RAM                              | Size                   | 2KB<br>0x09FF to 0x0200                                  |
| Peripherals                      | 16-bit<br>8-bit<br>SFR | 0x01FF to 0x0100<br>0x00FF to 0x0010<br>0x000F to 0x0000 |

### bootstrap loader (BSL)

The MSP430 BSL enables users to program the flash memory or RAM using a UART serial interface. Access to the MSP430 memory via the BSL is protected by user-defined password. For complete description of the features of the BSL and its implementation, see the application report *Features of the MSP430 Bootstrap Loader* (literature number SLAA089).

| BSL FUNCTION  | PM, RTD PACKAGE PINS |
|---------------|----------------------|
| Data Transmit | 13 - P1.1            |
| Data Receive  | 22 - P2.2            |



### flash memory

The flash memory can be programmed via the JTAG port, the BSL, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (A to D) of 64 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A to D can be erased individually, or as a group with segments 0–n. Segments A to D are also called information memory.
- Segment A contains calibration data. After reset segment A is protected against programming or erasing. It can be unlocked but care should be taken not to erase this segment if the calibration data is required.
- Flash content integrity check with marginal read modes.

### peripherals

Peripherals are connected to the CPU through data, address, and control busses and can be handled using all instructions. For complete module descriptions, see the *MSP430x2xx Family User's Guide*, literature number SLAU144.

### oscillator and system clock

The clock system in the MSP43F249 family of devices is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power, low-frequency oscillator, an internal digitally-controlled oscillator (DCO), and a high-frequency crystal oscillator. The basic clock module is designed to meet the requirements of both low system cost and low power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1  $\mu$ s. The basic clock module provides the following clock signals:

- Auxillary clock (ACLK), sourced from a 32768–Hz watch crystal, high frequency crystal, or a very low power LF oscillator for -40°C to 105°C operation. For >105°C, use external clock source.
- Main clock (MCLK), the system clock used by the CPU
- Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules



2008

### calibration data stored in information memory segment A

Calibration data is stored for the DCO and for the ADC12. It is organized in a tag-length-value (TLV) structure.

|             | TAGS USED BY THE ADC CALIBRATION TAGS |       |                                                                               |  |  |  |  |
|-------------|---------------------------------------|-------|-------------------------------------------------------------------------------|--|--|--|--|
| NAME        | ADDRESS                               | VALUE | DESCRIPTION                                                                   |  |  |  |  |
| TAG_DCO_30  | 0x10F6                                | 0x01  | DCO frequency calibration at VCC = 3 V and $T_A = 25^{\circ}C$ at calibration |  |  |  |  |
| TAG_ADC12_1 | 0x10DA                                | 0x10  | ADC12_1 calibration tag                                                       |  |  |  |  |
| TAG_EMPTY   | _                                     | 0xFE  | Identifier for empty memory areas                                             |  |  |  |  |

| LABELS USED BY THE ADC CALIBRATION TAGS |                                                                |      |                |  |  |
|-----------------------------------------|----------------------------------------------------------------|------|----------------|--|--|
| LABEL                                   | <b>CONDITION AT CALIBRATION / DESCRIPTION</b>                  | SIZE | ADDRESS OFFSET |  |  |
| CAL_ADC_25T85                           | INCHx = 0x1010; REF2_5 = 1, T <sub>A</sub> = 125°C             | word | 0x000E         |  |  |
| CAL_ADC_25T30                           | INCHx = 0x1010; REF2_5 = 1, T <sub>A</sub> = 30°C              | word | 0x000C         |  |  |
| CAL_ADC_25VREF_FACTOR                   | REF2_5 = 1, T <sub>A</sub> = 30°C, I <sub>VREF+</sub> = 1.0 mA | word | 0x000A         |  |  |
| CAL_ADC_15T85                           | INCHx = 0x1010; REF2_5 = 0, T <sub>A</sub> = 125°C             | word | 0x0008         |  |  |
| CAL_ADC_15T30                           | INCHx = 0x1010; REF2_5 = 0, T <sub>A</sub> = 30°C              | word | 0x0006         |  |  |
| CAL_ADC_15VREF_FACTOR                   | REF2_5 = 0, $T_A$ = 30°C, $I_{VREF+}$ = 0.5 mA                 | word | 0x0004         |  |  |
| CAL_ADC_OFFSET                          | External Vref = 1.5 V, f <sub>ADC12CLK</sub> = 5 MHz           | word | 0x0002         |  |  |
| CAL_ADC_GAIN_FACTOR                     | External Vref = 1.5 V, f <sub>ADC12CLK</sub> = 5 MHz           | word | 0x0000         |  |  |
| CAL_BC1_1MHz                            | -                                                              | byte | 0x0007         |  |  |
| CAL_DCO_1MHz                            | -                                                              | byte | 0x0006         |  |  |
| CAL_BC1_8MHz                            | -                                                              | byte | 0x0005         |  |  |
| CAL_DCO_8MHz                            | -                                                              | byte | 0x0004         |  |  |
| CAL_BC1_12MHz                           | -                                                              | byte | 0x0003         |  |  |
| CAL_DCO_12MHz                           | -                                                              | byte | 0x0002         |  |  |
| CAL_BC1_16MHz                           | -                                                              | byte | 0x0001         |  |  |
| CAL_DCO_16MHz                           | -                                                              | byte | 0x0000         |  |  |

#### brownout, supply voltage supervisor

The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off. The supply voltage supervisor (SVS) circuitry detects if the supply voltage drops below a user-selectable level and supports both supply voltage supervision (the device is automatically reset) and supply voltage monitoring (SVM, the device is not automatically reset).

The CPU begins code execution after the brownout circuit releases the device reset. However,  $V_{CC}$  may not have ramped to  $V_{CC(min)}$  at that time. The user must ensure that the default DCO settings are not changed until  $V_{CC}$  reaches  $V_{CC(min)}$ . If desired, the SVS circuit can be used to determine when  $V_{CC}$  reaches  $V_{CC(min)}$ .



### digital I/O

There are up to six 8-bit I/O ports implemented—ports P1 through P6.

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Edge-selectable interrupt input capability for all eight bits of ports P1 and P2.
- Read/write access to port-control registers is supported by all instructions.
- Each I/O has an individually programmable pullup/pulldown resistor.

### watchdog timer + (WDT+)

The primary function of the WDT+ module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals.

#### hardware multiplier

The multiplication operation is supported by a dedicated peripheral module. The module performs  $16 \times 16$ ,  $16 \times 8$ ,  $8 \times 16$ , and  $8 \times 8$  bit operations. The module is capable of supporting signed and unsigned multiplication as well as signed and unsigned multiply and accumulate operations. The result of an operation can be accessed immediately after the operands have been loaded into the peripheral registers. No additional clock cycles are required.

### timer\_A3

Timer\_A3 is a 16-bit timer/counter with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

|                     |                        | TIMER_A3 SIG         | NAL CONNECTION  | IS                      |                   |
|---------------------|------------------------|----------------------|-----------------|-------------------------|-------------------|
| INPUT PIN<br>NUMBER | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>NAME | MODULE<br>BLOCK | MODULE OUTPUT<br>SIGNAL | OUTPUT PIN NUMBER |
| 12 - P1.0           | TACLK                  | TACLK                |                 |                         |                   |
|                     | ACLK                   | ACLK                 | 1 _             |                         |                   |
|                     | SMCLK                  | SMCLK                | Timer           | NA                      |                   |
| 21 - P2.1           | TAINCLK                | INCLK                |                 |                         |                   |
| 13 - P1.1           | TA0                    | CCI0A                |                 |                         | 13 - P1.1         |
| 22 - P2.2           | TA0                    | CCI0B                | 0000            | 740                     | 17 - P1.5         |
|                     | DV <sub>SS</sub>       | GND                  | CCR0            | TAO                     | 27 - P2.7         |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      |                 |                         |                   |
| 14 - P1.2           | TA1                    | CCI1A                |                 |                         | 14 - P1.2         |
|                     | CAOUT (internal)       | CCI1B                | 0001            |                         | 18 - P1.6         |
|                     | DV <sub>SS</sub>       | GND                  | CCR1            | TA1                     | 23 - P2.3         |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      |                 |                         | ADC12† (internal) |
| 15 - P1.3           | TA2                    | CCI2A                |                 |                         | 15 - P1.3         |
|                     | ACLK (internal)        | CCI2B                | 0000            |                         | 19 - P1.7         |
|                     | DV <sub>SS</sub>       | GND                  | CCR2            | TA2                     | 24 - P2.4         |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      | ]               |                         |                   |

<sup>†</sup> Not available in the MSP430F24x1 devices



#### 2008

### timer\_B7

Timer\_B7 is a 16-bit timer/counter with seven capture/compare registers. Timer\_B7 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_B7 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

|                     |                        | -                    |                 |                         |                   |
|---------------------|------------------------|----------------------|-----------------|-------------------------|-------------------|
| INPUT PIN<br>NUMBER | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>NAME | MODULE<br>BLOCK | MODULE OUTPUT<br>SIGNAL | OUTPUT PIN NUMBE  |
| 43 - P4.7           | TBCLK                  | TBCLK                |                 |                         |                   |
|                     | ACLK                   | ACLK                 | -               |                         |                   |
|                     | SMCLK                  | SMCLK                | Timer           | NA                      |                   |
| 43 - P4.7           | TBCLK                  | INCLK                |                 |                         |                   |
| 36 - P4.0           | TB0                    | CCI0A                |                 |                         | 36 - P4.0         |
| 36 - P4.0           | TB0                    | CCI0B                | 0000            | TDO                     | ADC12† (internal) |
|                     | DV <sub>SS</sub>       | GND                  | CCR0            | TB0                     |                   |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      |                 |                         |                   |
| 37 - P4.1           | TB1                    | CCI1A                |                 |                         | 37 - P4.1         |
| 37 - P4.1           | TB1                    | CCI1B                | 0.05            |                         | ADC12† (internal) |
|                     | DV <sub>SS</sub>       | GND                  | CCR1            | TB1                     |                   |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      |                 |                         |                   |
| 38 - P4.2           | TB2                    | CCI2A                |                 |                         | 38 - P4.2         |
| 38 - P4.2           | TB2                    | CCI2B                |                 |                         |                   |
|                     | DV <sub>SS</sub>       | GND                  | CCR2            | TB2                     |                   |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      |                 |                         |                   |
| 39 - P4.3           | TB3                    | CCI3A                |                 |                         | 39 - P4.3         |
| 39 - P4.3           | TB3                    | CCI3B                | 0.055           |                         |                   |
|                     | DV <sub>SS</sub>       | GND                  | CCR3            | TB3                     |                   |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      |                 |                         |                   |
| 40 - P4.4           | TB4                    | CCI4A                |                 |                         | 40 - P4.4         |
| 40 - P4.4           | TB4                    | CCI4B                |                 |                         |                   |
|                     | DV <sub>SS</sub>       | GND                  | CCR4            | TB4                     |                   |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      |                 |                         |                   |
| 41 - P4.5           | TB5                    | CCI5A                |                 |                         | 41 - P4.5         |
| 41 - P4.5           | TB5                    | CCI5B                | 0000-           | <b>T</b> D-             |                   |
|                     | DV <sub>SS</sub>       | GND                  | CCR5            | TB5                     |                   |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      |                 |                         |                   |
| 42 - P4.6           | TB6                    | CCI6A                |                 |                         | 42 - P4.6         |
|                     | ACLK (internal)        | CCI6B                | 0000            |                         |                   |
|                     | DV <sub>SS</sub>       | GND                  | CCR6            | TB6                     |                   |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      |                 |                         |                   |

<sup>†</sup> Not available in the MSP430F24x1 devices



### timer\_B3 (MSP430F23x devices)

Timer\_B3 is a 16-bit timer/counter with seven capture/compare registers. Timer\_B3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_B3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

|                     |                        | TIMER_B3 SIGN        | VAL CONNECTION  | IS                      |                   |
|---------------------|------------------------|----------------------|-----------------|-------------------------|-------------------|
| INPUT PIN<br>NUMBER | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>NAME | MODULE<br>BLOCK | MODULE OUTPUT<br>SIGNAL | OUTPUT PIN NUMBER |
| 43 - P4.7           | TBCLK                  | TBCLK                |                 |                         |                   |
|                     | ACLK                   | ACLK                 | ]               |                         |                   |
|                     | SMCLK                  | SMCLK                | Timer           | NA                      |                   |
| 43 - P4.7           | TBCLK                  | INCLK                |                 |                         |                   |
| 36 - P4.0           | TB0                    | CCI0A                |                 |                         | 36 - P4.0         |
| 36 - P4.0           | TB0                    | CCI0B                | 0.000           | TDo                     | ADC12 (internal)  |
|                     | DV <sub>SS</sub>       | GND                  | CCR0            | ТВО                     |                   |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      |                 |                         |                   |
| 37 - P4.1           | TB1                    | CCI1A                |                 |                         | 37 - P4.1         |
| 37 - P4.1           | TB1                    | CCI1B                |                 | TD                      | ADC12 (internal)  |
|                     | DV <sub>SS</sub>       | GND                  | CCR1            | TB1                     |                   |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      |                 |                         |                   |
| 38 - P4.2           | TB2                    | CCI2A                |                 |                         | 38 - P4.2         |
| 38 - P4.2           | TB2                    | CCI2B                |                 | TB2                     |                   |
|                     | DV <sub>SS</sub>       | GND                  | CCR2            |                         |                   |
|                     | DV <sub>CC</sub>       | V <sub>CC</sub>      | 1               |                         |                   |

### universal serial communications interface (USCI)

The USCI modules are used for serial data communication. The USCI module supports synchronous communication protocols such as SPI (3 or 4 pin) or I<sup>2</sup>C and asynchronous combination protocols such UART, enhanced UART with automatic baudrate detection (LIN), and IrDA.

The USCI A module provides support for SPI (3 or 4 pin), UART, enhanced UART, and IrDA.

The USCI B module provides support for SPI (3 or 4 pin) and I<sup>2</sup>C.

#### comparator\_A+

The primary function of the comparator\_A+ module is to support precision slope analog-to-digital conversions, battery-voltage supervision, and monitoring of external analog signals.

#### ADC12

The ADC12 module supports fast, 12-bit analog-to-digital conversions. The module implements a 12-bit SAR core, sample select control, reference generator, and a 16-word conversion-and-control buffer. The conversion-and-control buffer allows up to 16 independent ADC samples to be converted and stored without any CPU intervention.



2008

### peripheral file map

|       | PERIPHERAL FILE MAP            |             | т      |
|-------|--------------------------------|-------------|--------|
| ADC12 | Interrupt-vector-word register | ADC12IV     | 0x01A8 |
|       | Inerrupt-enable register       | ADC12IE     | 0x01A6 |
|       | Inerrupt-flag register         | ADC12IFG    | 0x01A4 |
|       | Control register 1             | ADC12CTL1   | 0x01A2 |
|       | Control register 0             | ADC12CTL0   | 0x01A0 |
|       | Conversion memory 15           | ADC12MEM15  | 0x015E |
|       | Conversion memory 14           | ADC12MEM14  | 0x015C |
|       | Conversion memory 13           | ADC12MEM13  | 0x015A |
|       | Conversion memory 12           | ADC12MEM12  | 0x0158 |
|       | Conversion memory 11           | ADC12MEM11  | 0x0156 |
|       | Conversion memory 10           | ADC12MEM10  | 0x0154 |
|       | Conversion memory 9            | ADC12MEM9   | 0x0152 |
|       | Conversion memory 8            | ADC12MEM8   | 0x0150 |
|       | Conversion memory 7            | ADC12MEM7   | 0x014E |
|       | Conversion memory 6            | ADC12MEM6   | 0x014C |
|       | Conversion memory 5            | ADC12MEM5   | 0x014A |
|       | Conversion memory 4            | ADC12MEM4   | 0x0148 |
|       | Conversion memory 3            | ADC12MEM3   | 0x0146 |
|       | Conversion memory 2            | ADC12MEM2   | 0x0144 |
|       | Conversion memory 1            | ADC12MEM1   | 0x0142 |
|       | Conversion memory 0            | ADC12MEM0   | 0x0140 |
|       | ADC memory-control register15  | ADC12MCTL15 | 0x008F |
|       | ADC memory-control register14  | ADC12MCTL14 | 0x008E |
|       | ADC memory-control register13  | ADC12MCTL13 | 0x008D |
|       | ADC memory-control register12  | ADC12MCTL12 | 0x008C |
|       | ADC memory-control register11  | ADC12MCTL11 | 0x008B |
|       | ADC memory-control register10  | ADC12MCTL10 | 0x008A |
|       | ADC memory-control register9   | ADC12MCTL9  | 0x0089 |
|       | ADC memory-control register8   | ADC12MCTL8  | 0x0088 |
|       | ADC memory-control register7   | ADC12MCTL7  | 0x0087 |
|       | ADC memory-control register6   | ADC12MCTL6  | 0x0086 |
|       | ADC memory-control register5   | ADC12MCTL5  | 0x0085 |
|       | ADC memory-control register4   | ADC12MCTL4  | 0x0084 |
|       | ADC memory-control register3   | ADC12MCTL3  | 0x0083 |
|       | ADC memory-control register2   | ADC12MCTL2  | 0x0082 |
|       | ADC memory-control register1   | ADC12MCTL1  | 0x0081 |
|       | ADC memory-control register0   | ADC12MCTL0  | 0x0080 |



|          | PERIPHERAL FILE MAP (CON   | ITINUED) |        |
|----------|----------------------------|----------|--------|
| Timer_B7 | Capture/compare register 6 | TBCCR6   | 0x019E |
|          | Capture/compare register 5 | TBCCR5   | 0x0190 |
|          | Capture/compare register 4 | TBCCR4   | 0x019A |
|          | Capture/compare register 3 | TBCCR3   | 0x0198 |
|          | Capture/compare register 2 | TBCCR2   | 0x0196 |
|          | Capture/compare register 1 | TBCCR1   | 0x0194 |
|          | Capture/compare register 0 | TBCCR0   | 0x0192 |
|          | Timer_B register           | TBR      | 0x0190 |
|          | Capture/compare control 6  | TBCCTL6  | 0x018E |
|          | Capture/compare control 5  | TBCCTL5  | 0x0180 |
|          | Capture/compare control 4  | TBCCTL4  | 0x018A |
|          | Capture/compare control 3  | TBCCTL3  | 0x0188 |
|          | Capture/compare control 2  | TBCCTL2  | 0x0186 |
|          | Capture/compare control 1  | TBCCTL1  | 0x0184 |
|          | Capture/compare control 0  | TBCCTL0  | 0x0182 |
|          | Timer_B control            | TBCTL    | 0x0180 |
|          | Timer_B interrupt vector   | TBIV     | 0x011E |
| Timer_A3 | Capture/compare register 2 | TACCR2   | 0x0176 |
|          | Capture/compare register 1 | TACCR1   | 0x0174 |
|          | Capture/compare register 0 | TACCR0   | 0x0172 |
|          | Timer_A register           | TAR      | 0x0170 |
|          | Reserved                   |          | 0x016E |
|          | Reserved                   |          | 0x0160 |
|          | Reserved                   |          | 0x016A |
|          | Reserved                   |          | 0x0168 |
|          | Capture/compare control 2  | TACCTL2  | 0x0166 |
|          | Capture/compare control 1  | TACCTL1  | 0x0164 |
|          | Capture/compare control 0  | TACCTL0  | 0x0162 |
|          | Timer_A control            | TACTL    | 0x0160 |
|          | Timer_A interrupt vector   | TAIV     | 0x012E |



|            | PERIPHERAL FILE MAP (CONTINU         | JED)             |        |
|------------|--------------------------------------|------------------|--------|
| Hardware   | Sum extend                           | SUMEXT           | 0x013E |
| Multiplier | Result high word                     | RESHI            | 0x013C |
|            | Result low word                      | RESLO            | 0x013A |
|            | Second operand                       | OP2              | 0x0138 |
|            | Multiply signed +accumulate/operand1 | MACS             | 0x0136 |
|            | Multiply+accumulate/operand1         | MAC              | 0x0134 |
|            | Multiply signed/operand1             | MPYS             | 0x0132 |
|            | Multiply unsigned/operand1           | MPY              | 0x0130 |
| Flash      | Flash control 4                      | FCTL4            | 0x01BE |
|            | Flash control 3                      | FCTL3            | 0x012C |
|            | Flash control 2                      | FCTL2            | 0x012A |
|            | Flash control 1                      | FCTL1            | 0x0128 |
| Watchdog   | Watchdog Timer control               | WDTCTL           | 0x0120 |
| USCI A0/B0 | USCI A0 auto baud rate control       | UCA0ABCTL        | 0x005D |
|            | USCI A0 transmit buffer              | UCA0TXBUF        | 0x0067 |
|            | USCI A0 receive buffer               | <b>UCA0RXBUF</b> | 0x0066 |
|            | USCI A0 status                       | UCA0STAT         | 0x0065 |
|            | USCI A0 modulation control           | <b>UCA0MCTL</b>  | 0x0064 |
|            | USCI A0 baud rate control 1          | UCA0BR1          | 0x0063 |
|            | USCI A0 baud rate control 0          | UCA0BR0          | 0x0062 |
|            | USCI A0 control 1                    | UCA0CTL1         | 0x0061 |
|            | USCI A0 control 0                    | UCA0CTL0         | 0x0060 |
|            | USCI A0 IrDA receive control         | UCA0IRRCTL       | 0x005F |
|            | USCI A0 IrDA transmit control        | UCA0IRTCLT       | 0x005E |
|            | USCI B0 transmit buffer              | UCB0TXBUF        | 0x006F |
|            | USCI B0 receive buffer               | <b>UCB0RXBUF</b> | 0x006E |
|            | USCI B0 status                       | <b>UCB0STAT</b>  | 0x006D |
|            | USCI B0 I2C Interrupt enable         | UCB0CIE          | 0x006C |
|            | USCI B0 baud rate control 1          | UCB0BR1          | 0x006B |
|            | USCI B0 baud rate control 0          | UCB0BR0          | 0x006A |
|            | USCI B0 control 1                    | UCB0CTL1         | 0x0069 |
|            | USCI B0 control 0                    | UCB0CTL0         | 0x0068 |
|            | USCI B0 I2C slave address            | <b>UCB0SA</b>    | 0x011A |
|            | USCI B0 I2C own address              | UCB0OA           | 0x0118 |



|               | PERIPHERAL FILE MAP (CONTINUED)                 |            |        |
|---------------|-------------------------------------------------|------------|--------|
| USCI A1/B1    | USCI A1 auto baud rate control                  | UCA1ABCTL  | 0x00CD |
|               | USCI A1 transmit buffer                         | UCA1TXBUF  | 0x00D7 |
|               | USCI A1 receive buffer                          | UCA1RXBUF  | 0x00D6 |
|               | USCI A1 status                                  | UCA1STAT   | 0x00D5 |
|               | USCI A1 modulation control                      | UCA1MCTL   | 0x00D4 |
|               | USCI A1 baud rate control 1                     | UCA1BR1    | 0x00D3 |
|               | USCI A1 baud rate control 0                     | UCA1BR0    | 0x00D2 |
|               | USCI A1 control 1                               | UCA1CTL1   | 0x00D1 |
|               | USCI A1 control 0                               | UCA1CTL0   | 0x00D0 |
|               | USCI A1 IrDA receive control                    | UCA1IRRCTL | 0x00CF |
|               | USCI A1 IrDA transmit control                   | UCA1IRTCLT | 0x00CE |
|               | USCI B1 transmit buffer                         | UCB1TXBUF  | 0x00DF |
|               | USCI B1 receive buffer                          | UCB1RXBUF  | 0x00DE |
|               | USCI B1 status                                  | UCB1STAT   | 0x00DE |
|               | USCI B1 I2C Interrupt enable                    | UCB1CIE    | 0x00D0 |
|               | USCI B1 baud rate control 1                     | UCB1BR1    | 0x00DE |
|               | USCI B1 baud rate control 0                     | UCB1BR0    | 0x00DA |
|               | USCI B1 control 1                               | UCB1CTL1   | 0x00D9 |
|               | USCI B1 control 0                               | UCB1CTL0   | 0x00D8 |
|               | USCI B1 I2C slave address                       | UCB1SA     | 0x017E |
|               | USCI B1 I2C own address                         | UCB1OA     | 0x017C |
|               | USCI A1/B1 interrupt enable                     | UC1IE      | 0x0006 |
|               | USCI A1/B1 interrupt flag                       | UC1IFG     | 0x0007 |
| Comparator_A+ | Comparator_A port disable                       | CAPD       | 0x005B |
|               | Comparator_A control2                           | CACTL2     | 0x005A |
|               | Comparator_A control1                           | CACTL1     | 0x0059 |
| Basic Clock   | Basic clock system control3                     | BCSCTL3    | 0x0053 |
|               | Basic clock system control2                     | BCSCTL2    | 0x0058 |
|               | Basic clock system control1                     | BCSCTL1    | 0x0057 |
|               | DCO clock frequency control                     | DCOCTL     | 0x0056 |
| Brownout, SVS | SVS control register (reset by brownout signal) | SVSCTL     | 0x0055 |
| Port P6       | Port P6 resistor enable                         | P6REN      | 0x0013 |
|               | Port P6 selection                               | P6SEL      | 0x0037 |
|               | Port P6 direction                               | P6DIR      | 0x0036 |
|               | Port P6 output                                  | P6OUT      | 0x0035 |
|               | Port P6 input                                   | P6IN       | 0x0034 |
| Port P5       | Port P5 resistor enable                         | P5REN      | 0x0012 |
|               | Port P5 selection                               | P5SEL      | 0x0033 |
|               | Port P5 direction                               | P5DIR      | 0x0032 |
|               | Port P5 output                                  | P5OUT      | 0x0031 |
|               | Port P5 input                                   | P5IN       | 0x0030 |
| Port P4       | Port P4 resistor enable                         | P4REN      | 0x0011 |
|               | Port P4 selection                               | P4SEL      | 0x001F |
|               | Port P4 direction                               | P4DIR      | 0x001E |
|               | Port P4 output                                  | P4OUT      | 0x001D |
|               | Port P4 input                                   | P4IN       | 0x001C |



|                  | PERIPHERAL FILE MAP (CON      | TINUED)      |        |
|------------------|-------------------------------|--------------|--------|
| Port P3          | Port P3 resistor enable       | P3REN        | 0x0010 |
|                  | Port P3 selection             | P3SEL        | 0x001B |
|                  | Port P3 direction             | P3DIR        | 0x001A |
|                  | Port P3 output                | <b>P3OUT</b> | 0x0019 |
|                  | Port P3 input                 | P3IN         | 0x0018 |
| Port P2          | Port P2 resistor enable       | P2REN        | 0x002F |
|                  | Port P2 selection             | P2SEL        | 0x002E |
|                  | Port P2 interrupt enable      | P2IE         | 0x002D |
|                  | Port P2 interrupt-edge select | P2IES        | 0x002C |
|                  | Port P2 interrupt flag        | P2IFG        | 0x002B |
|                  | Port P2 direction             | P2DIR        | 0x002A |
|                  | Port P2 output                | P2OUT        | 0x0029 |
|                  | Port P2 input                 | P2IN         | 0x0028 |
| Port P1          | Port P1 resistor enable       | P1REN        | 0x0027 |
|                  | Port P1 selection             | P1SEL        | 0x0026 |
|                  | Port P1 interrupt enable      | P1IE         | 0x0025 |
|                  | Port P1 interrupt-edge select | P1IES        | 0x0024 |
|                  | Port P1 interrupt flag        | P1IFG        | 0x0023 |
|                  | Port P1 direction             | P1DIR        | 0x0022 |
|                  | Port P1 output                | P1OUT        | 0x0021 |
|                  | Port P1 input                 | P1IN         | 0x0020 |
| Special Function | ns SFR interrupt flag2        | IFG2         | 0x0003 |
|                  | SFR interrupt flag1           | IFG1         | 0x0002 |
|                  | SFR interrupt enable2         | IE2          | 0x0001 |
|                  | SFR interrupt enable1         | IE1          | 0x0000 |



### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Voltage applied at V <sub>CC</sub> to V <sub>SS</sub>                    | –0.3 V to 4.1 V                                       |
|--------------------------------------------------------------------------|-------------------------------------------------------|
| Voltage applied to any pin <sup>‡</sup>                                  | $\dots \dots \dots -0.3$ V to V <sub>CC</sub> + 0.3 V |
| Diode current at any device terminal .                                   | ±2 mA                                                 |
| Storage temperature <sup>§</sup> , T <sub>sta</sub> :Unprogrammed device | –55°C to 150°C                                        |
| Programmed device                                                        |                                                       |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>‡</sup> All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TDI/TCLK pin when blowing the JTAG fuse.

<sup>§</sup> Higher temperature may be applied during board soldering process according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

#### recommended operating conditions

| PARAMETER                                                                                          |                                                                                                             | MIN | MAX                                                                     | UNITS |
|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------|-------|
| Supply voltage during program execution, $V_{CC}$                                                  | $AV_{CC} = DV_{CC} = V_{CC}$ (see Note 1)                                                                   | 1.8 | 3.6                                                                     | V     |
| Supply voltage during flash memory programming, $V_{CC}$                                           | $AV_{CC} = DV_{CC} = V_{CC}$ (see Note 1)                                                                   | 2.2 | 3.6                                                                     | V     |
| Supply voltage, V <sub>SS</sub>                                                                    | $AV_{SS} = DV_{SS} = V_{SS}$                                                                                | 0.0 | 0.0                                                                     | V     |
| Operating free-air temperature range, TA                                                           |                                                                                                             | -55 | 125                                                                     | °C    |
| Elash temperature range                                                                            | Read                                                                                                        | -55 | 125                                                                     | °C    |
| Flash temperature range                                                                            | Write                                                                                                       | -55 | 125                                                                     | °C    |
|                                                                                                    | $\label{eq:VCC} \begin{array}{l} V_{CC} = 1.8 \ \text{V}, \\ \text{Duty cycle} = 50\% \pm 10\% \end{array}$ | dc  | 4.15                                                                    |       |
| Processor frequency f <sub>SYSYTEM</sub> (maximum MCLK frequency) (see Notes 2 and 3 and Figure 1) | $V_{CC}$ = 2.7 V,<br>Duty cycle = 50% $\pm$ 10%                                                             | dc  | 2.2 3.6<br>0.0 0.0<br>-55 125<br>-55 125<br>-55 125<br>dc 4.15<br>dc 12 | MHz   |
|                                                                                                    | $V_{CC} \geq 3.3$ V,<br>Duty cycle = 50% $\pm$ 10%                                                          | dc  | 16                                                                      |       |

NOTES: 1. It is recommended to power AV<sub>CC</sub> and DV<sub>CC</sub> from the same source. A maximum difference of 0.3 V between AV<sub>CC</sub> and DV<sub>CC</sub> can be tolerated during power-up.

2. The MSP430 CPU is clocked directly with MCLK.

Both the high and low phase of MCLK must not exceed the pulse width of the specified maximum frequency. 3. Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet.



NOTE: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.2 V.

Figure 1. Operating Area



2008

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| P/                        | ARAMETER                                                                                             | TEST CONDITIONS                                                                                                  | T <sub>A</sub>                   | VCC     | MIN TYP | MAX  | UNIT |
|---------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------|---------|---------|------|------|
|                           |                                                                                                      | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 MHz,$<br>$f_{ACLK} = 32,768 Hz,$                                             | $-55^{\circ}C$ to $105^{\circ}C$ | 2.2 V   | 275     |      |      |
|                           | Active mode (AM)                                                                                     | Program executes from flash,                                                                                     | 125°C                            | 2.2 V   | 295     | 318  |      |
| I <sub>AM, 1MHz</sub>     | current (1 MHz)                                                                                      | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,                                                                  | –55°C to 105°C                   | <u></u> | 386     |      | μA   |
|                           |                                                                                                      | CPUOFF = 0, SCG0 = 0, SCG1 = 0,<br>OSCOFF = 0                                                                    | 125°C                            | 3 V     | 417     | 449  |      |
|                           |                                                                                                      | f <sub>ACLK</sub> = 32,768Hz,<br>Program executes in RAM,                                                        | –55°C to 105°C                   | 2.2 V   | 230     |      |      |
|                           | Active mode (AM)                                                                                     |                                                                                                                  | 125°C                            | 2.2 V   | 248     | 267  |      |
| IAM, 1MHz current (1 MHz) | $BCSCTL1 = CALBC1_1MHZ,$<br>$DCOCTL = CALDCO_1MHZ,$<br>CPUOFF = 0, SCG0 = 0, SCG1 = 0,<br>OSCOFF = 0 | $-55^{\circ}C$ to $105^{\circ}C$                                                                                 | 3 V                              | 321     |         | μA   |      |
|                           |                                                                                                      | 125°C                                                                                                            | 3 V                              | 344     | 370     |      |      |
|                           |                                                                                                      | $f_{MCLK} = f_{SMCLK} =$<br>$f_{ACLK} = 32,768Hz/8 = 4,096Hz,$<br>$f_{DCO} = 0Hz,$<br>Program executes in flash, | –55°C to 105°C                   | 2.2 V   | 1.5     |      |      |
|                           | Active mode (AM)                                                                                     |                                                                                                                  | 125°C                            | 2.2 V   | 6       | 10.5 |      |
| IAM, 4kHz                 | current (4 kHz)                                                                                      | SELMx = 11, SELS = 1,<br>DIVMx = DIVSx = DIVAx = 11,                                                             | –55°C to 105°C                   | <u></u> | 2       |      | μA   |
|                           |                                                                                                      | CPUOFF = 0, SCG0 = 1, SCG1 = 0,<br>OSCOFF = 0                                                                    | 125°C                            | 3 V     | 7       | 12.2 |      |
|                           | $f_{MCLK} = f_{SMCLK} = f_{DCO(0, 0)} \approx 100 \text{kHz},$                                       | –55°C to 105°C                                                                                                   | 2.2 V                            | 55      |         |      |      |
| IAM.100kH                 | Active mode (AM)                                                                                     | f <sub>ACLK</sub> = 0Hz,<br>Program executes in flash,                                                           | 125°C                            | 2.2 V   | 70      | 81   |      |
| z                         | eurrent (100 kl l=)                                                                                  | ,                                                                                                                | $-55^{\circ}C$ to $105^{\circ}C$ | 3 V     | 67      |      | μA   |
|                           |                                                                                                      | OSCOFF = 1                                                                                                       | 125°C                            | 3 V     | 84      | 100  |      |

### active mode supply current into V<sub>CC</sub> excluding external current (see Notes 1 and 2)

NOTES: 1. All inputs are tied to 0 V or  $V_{CC}$ . Outputs do not source or sink any current.

 For < 105°C, the currents are characterized with a micro crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF. For > 105°C, the currents are characterized using a 32 kHz external clock source for ACLK.



electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)



typical characteristics – active mode supply current (into  $DV_{CC} + AV_{CC}$ )





Figure 3. Active Mode Current vs DCO Frequency



2008

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PA                       | RAMETER                            | TEST CONDITIONS                                                                                                    | T <sub>A</sub> | VCC        | ΜΙΝ Τ΄ | ΥP  | MAX | UNIT |
|--------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------|------------|--------|-----|-----|------|
|                          |                                    | f <sub>MCLK</sub> = 0 MHz,                                                                                         | –55°C to 105°C |            |        | 60  |     | μA   |
| 1                        | Low-power mode 0<br>(LPM0) current | $      f_{SMCLK} = f_{DCO} = 1 \text{ MHz}, \\       f_{ACLK} = 32,768\text{Hz}, \\       BCSCTL1 = CALBC1_1MHZ, $ | 125°C          | 2.2 V      |        | 63  | 88  | μA   |
| I <sub>LPM0</sub> , 1MHz | (see Note 3)                       | $DCOCTL = CALDCO_1MHZ,$                                                                                            | –55°C to 105°C |            |        | 75  |     | μA   |
|                          |                                    | CPUOFF = 1, SCG0 = 0, SCG1 = 0,<br>OSCOFF = 0                                                                      | 125°C          | 3 V        |        | 80  | 98  | μA   |
|                          |                                    | f <sub>MCLK</sub> = 0MHz,                                                                                          | –55°C to 105°C |            |        | 33  |     | μA   |
| I <sub>LPM0,</sub>       | Low-power mode 0                   | $f_{SMCLK} = f_{DCO(0, 0)} \approx 100 \text{kHz},$<br>$f_{ACLK} = 0 \text{Hz},$                                   | 125°C          | 2.2 V      |        | 36  | 45  | μA   |
| 100kHz                   | (LPM0) current<br>(see Note 3)     | RSELx = 0, DCOx = 0,                                                                                               | –55°C to 105°C |            |        | 36  |     | μA   |
|                          | (300 11010 0)                      | CPUOFF = 1, SCG0 = 0, SCG1 = 0,<br>OSCOFF = 1                                                                      | 125°C          | 3 V        |        | 40  | 50  | μΑ   |
|                          |                                    | $f_{MCLK} = f_{SMCLK} = 0MHz$ , $f_{DCO} = 1$ MHz,                                                                 | –55°C to 105°C |            |        | 20  |     | μA   |
|                          | Low-power mode 2                   | f <sub>ACLK</sub> = 32,768Hz,<br>BCSCTL1 = CALBC1_1MHZ,                                                            | 125°C          | 2.2 V      |        | 25  | 42  | μA   |
| I <sub>LPM2</sub>        | (LPM2) current<br>(see Note 4)     | DCOCTL = CALDCO_1MHZ,                                                                                              | –55°C to 105°C |            |        | 23  |     | μA   |
|                          |                                    | CPUOFF = 1, SCG0 = 0, SCG1 = 1,<br>OSCOFF = 0                                                                      | 125°C          | 3 V        |        |     | 48  | μΑ   |
|                          |                                    |                                                                                                                    | –55°C          |            | (      | ).8 |     |      |
|                          |                                    |                                                                                                                    | 25°C           |            | (      | ).9 | 1.3 |      |
|                          | Low-power mode 3                   | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 MHz,$<br>$f_{ACLK} = 32,768Hz,$                                                | 105°C          | 2.2 V      |        |     | 15  | μΑ   |
|                          |                                    |                                                                                                                    | 125°C          |            |        |     | 22  |      |
| LPM3,LFXT1               | (LPM3) current<br>(see Note 4)     | CPUOFF = 1, SCG0 = 1, SCG1 = 1,                                                                                    | –55°C          |            | (      | ).9 |     |      |
|                          |                                    | OSCOFF = 0                                                                                                         | 25°C           |            |        | 1   | 1.4 |      |
|                          | 105°C                              | 3 V                                                                                                                |                |            | 17     | μA  |     |      |
|                          |                                    |                                                                                                                    | 125°C          |            |        |     | 27  |      |
|                          |                                    |                                                                                                                    | –55°C          |            | (      | ).3 |     |      |
|                          |                                    |                                                                                                                    | 25°C           |            | (      | ).3 | 0.9 |      |
|                          |                                    |                                                                                                                    | 105°C          | 2.2 V      | 2      | 2.5 | 4.5 | μA   |
|                          | Low-power mode 3                   | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 MHz,$<br>$f_{ACLK}$ from internal LF oscillator (VLO),                         | 125°C          |            |        | 8   | 15  |      |
| LPM3,VLO                 | current, (LPM3)                    | CPUOFF = 1, SCG0 = 1, SCG1 = 1,                                                                                    | –55°C          |            | (      | ).4 |     |      |
|                          | (see Note 4)                       | OSCOFF = 0                                                                                                         | 25°C           |            | (      | ).4 | 1   |      |
|                          |                                    |                                                                                                                    | 105°C          | 3 V        | (      | 3.1 | 5.5 | μA   |
|                          |                                    |                                                                                                                    | 125°C          |            |        | 9   | 16  |      |
|                          | 1                                  |                                                                                                                    | –55°C          |            | (      | ).1 |     |      |
|                          | Low-power mode 4<br>(LPM4) current | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0MHz,$<br>$f_{ACLK} = 0Hz,$                                                      | 25°C           | 2.2 V      | (      | ).1 | 0.5 | _    |
| I <sub>LPM4</sub>        | (see Note 5)                       | CPUOFF = 1, SCG0 = 1, SCG1 = 1,                                                                                    | 105°C          | and<br>3 V |        |     | 13  | μA   |
|                          |                                    | OSCOFF = 1                                                                                                         | 125°C          |            |        |     | 22  |      |

### low-power mode supply current into V<sub>CC</sub> excluding external current (see Notes 1 and 2)

NOTES: 1. All inputs are tied to 0 V or V<sub>CC</sub>. Outputs do not source or sink any current.

 For < 105°C, the currents are characterized with a micro crystal CC4V–T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF. For T<sub>a</sub> > 105°C, ACLK was sourced from an external clock source.

3. Current for Brownout and WDT+ is included. The WDT+ is clocked by SMCLK.

4. Current for Brownout and WDT+ is included. The WDT+ is clocked by ACLK.

5. Current for Brownout included.



2008

typical characteristics - LPM4 current



Figure 4. I<sub>LPM4</sub> – LPM4 Current vs Temperature



#### 2008

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

### Schmitt-trigger inputs – ports P1, P2, P3, P4, P5, P6, RST/NMI, JTAG, XIN, and XT2IN (see Note 6)

|                   | PARAMETER                                                       | TEST CONDITIONS                                                                            | VCC   | MIN                  | ТҮР | МАХ            | UNIT |
|-------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------|----------------------|-----|----------------|------|
|                   |                                                                 |                                                                                            |       | 0.45 V <sub>CC</sub> |     | $0.75V_{CC}$   |      |
| V <sub>IT+</sub>  | Positive-going input threshold voltage                          |                                                                                            | 2.2 V | 1                    |     | 1.65           | V    |
|                   |                                                                 |                                                                                            | 3 V   | 1.35                 |     | 2.25           |      |
|                   |                                                                 |                                                                                            |       | 0.25 V <sub>CC</sub> |     | $0.55  V_{CC}$ |      |
| V <sub>IT-</sub>  | Negative-going input threshold voltage                          |                                                                                            | 2.2 V | 0.55                 |     | 1.2            | V    |
|                   |                                                                 |                                                                                            | 3 V   | 0.75                 |     | 1.65           |      |
| V.                | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                                                            | 2.2 V | 0.2                  |     | 1              | v    |
| V <sub>hys</sub>  | input voltage hystelesis (v T+ - v T_)                          |                                                                                            | 3 V   | 0.3                  |     | 1              | v    |
| R <sub>Pull</sub> | Pullup/pulldown resistor                                        | Pullup: V <sub>IN</sub> = V <sub>SS</sub> ,<br>Pulldown: V <sub>IN</sub> = V <sub>CC</sub> |       | 20                   | 35  | 50             | kΩ   |
| CI                | Input Capacitance                                               | $V_{IN} = V_{SS}$ or $V_{CC}$                                                              |       |                      | 5   |                | pF   |

NOTE 6: XIN and XT2IN only in bypass mode

#### inputs – ports P1 and P2

|                    | PARAMETER                                   | TEST CONDITIONS                                                                                | VCC       | MIN | MAX | UNIT    |
|--------------------|---------------------------------------------|------------------------------------------------------------------------------------------------|-----------|-----|-----|---------|
| t <sub>int</sub>   | External interrupt timing                   | Port P1, P2: P1.x to P2.x, external trigger pulse width to set the interrupt flag (see Note 1) | 2.2 V/3 V | 20  |     | ns      |
|                    |                                             | TA0, TA1, TA2                                                                                  | 2.2 V     | 62  |     |         |
| t <sub>cap</sub>   | Timer_A, Timer_B capture timing             | TB0, TB1, TB2, TB3, TB4, TB5, TB6                                                              | 3 V       | 50  |     | ns      |
| f <sub>TAext</sub> | Timer_A, Timer_B clock frequency externally |                                                                                                | 2.2 V     |     | 8   | MHz     |
| f <sub>TBext</sub> | applied to pin                              | TACLK, TBCLK, INCLK: $t_{(H)} = t_{(L)}$                                                       | 3 V       |     | 10  | IVITIZ  |
| f <sub>TAint</sub> |                                             |                                                                                                | 2.2 V     |     | 8   | N 41 1- |
| f <sub>TBint</sub> | Timer_A, Timer_B clock frequency            | SMCLK or ACLK signal selected                                                                  | 3 V       |     | 10  | MHz     |

NOTE 1: The external signal sets the interrupt flag every time the minimum t<sub>(int)</sub> parameters are met. It may be set even with trigger signals shorter than t<sub>(int)</sub>.

#### leakage current - ports P1, P2, P3, P4, P5, and P6 (see Note 1 and 2)

| PARAMETER                                         | TEST CONDITIONS        | VCC       | MIN M | AX | UNIT |
|---------------------------------------------------|------------------------|-----------|-------|----|------|
| I <sub>lkg(Px,x)</sub> High impedance leakage cur | rent See Notes 1 and 2 | 2.2 V/3 V | -     | 50 | nA   |

NOTES: 1. The leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pin(s), unless otherwise noted.

2. The leakage of digital port pins is measured individually. The port pin is selected for input and the pullup/pull-down resistor is disabled..

#### standard inputs – RST/NMI

|                 | PARAMETER                | TEST CONDITIONS | VCC       | MIN                | MAX             | UNIT |
|-----------------|--------------------------|-----------------|-----------|--------------------|-----------------|------|
| $V_{\text{IL}}$ | Low-level input voltage  |                 | 2.2 V/3 V | $V_{SS}$           | $V_{SS + 0.6}$  | V    |
| $V_{\text{IH}}$ | High-level input voltage |                 | 2.2 V/3 V | 0.8V <sub>CC</sub> | V <sub>CC</sub> | V    |



# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

|                 | PARAMETER                 | TEST CONDITIONS                                | VCC   | MIN                    | MAX                    | UNIT |
|-----------------|---------------------------|------------------------------------------------|-------|------------------------|------------------------|------|
|                 |                           | $I_{OH(max)} = -1.5 \text{ mA}$ , (see Note 1) | 2.2 V | V <sub>CC</sub> – 0.25 | V <sub>CC</sub>        |      |
|                 |                           | I <sub>OH(max)</sub> = -6 mA, (see Note 2)     | 2.2 V | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        |      |
| V <sub>OH</sub> | High-level output voltage | $I_{OH(max)} = -1.5 \text{ mA}$ , (see Note 1) | 3 V   | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        | V    |
|                 |                           | I <sub>OH(max)</sub> = -6 mA, (see Note 2)     | 3 V   | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        |      |
|                 |                           | I <sub>OL(max)</sub> = 1.5 mA, (see Note 1)    | 2.2 V | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 |      |
| V               | Low-level output voltage  | I <sub>OL(max)</sub> = 6 mA, (see Note 2)      | 2.2 V | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 | v    |
| V <sub>OL</sub> | Low-level output voltage  | I <sub>OL(max)</sub> = 1.5 mA, (see Note 1)    | 3 V   | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | v    |
|                 |                           | I <sub>OL(max)</sub> = 6 mA, (see Note 2)      | 3 V   | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |      |

#### outputs - ports P1, P2, P3, P4, P5, and P6

NOTES: 1. The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±12 mA to satisfy the maximum voltage drop specified.

2. The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±48 mA to satisfy the maximum voltage drop specified.

### output frequency - ports P1, P2, P3, P4, P5, and P6

|                    | PARAMETER              | TEST CONDITIONS                                                   | VCC   | MIN         | TYP | MAX         | UNIT |
|--------------------|------------------------|-------------------------------------------------------------------|-------|-------------|-----|-------------|------|
| ,                  | Port output frequency  | P1.4/SMCLK, C <sub>L</sub> = 20 pF, R <sub>L</sub> = 1 k $\Omega$ | 2.2 V | DC          |     | 10          |      |
| f <sub>Px.y</sub>  | with load              | (see Notes 1 and 2)                                               | 3 V   | DC          |     | 12          | MHz  |
| ,                  |                        | P2.0/ACLK/CA2, P1.4/SMCLK, C <sub>L</sub> = 20 pF,                | 2.2 V | DC          |     | 12          |      |
| fPort_CLK          | Clock output frequency | $R_L = 1 \ k\Omega$ (see Note 2)                                  | 3.3 V | DC          |     | 16          | MHz  |
|                    |                        | P1.0/TACLK/CAOUT, C <sub>L</sub> = 20 pF, LF mode                 |       | 30          | 50  | 70          |      |
|                    |                        | P1.0/TACLK/CAOUT, C <sub>L</sub> = 20 pF, XT1 mode                |       | 40          | 50  | 60          | %    |
|                    | Duty cycle of output   | P1.1/TA0, C <sub>L</sub> = 20 pF, XT1 mode                        |       | 40          |     | 60          |      |
| t <sub>(Xdc)</sub> | frequency              | P1.1/TA0, C <sub>L</sub> = 20 pF, DCO                             |       | 50% – 15 ns | 50  | 50% + 15 ns |      |
|                    |                        | P1.4/SMCLK, C <sub>L</sub> = 20 pF, XT2 mode                      |       | 40          |     | 60          | %    |
|                    |                        | P1.4/SMCLK, $C_L$ = 20 pF, DCO                                    |       | 50% – 15 ns |     | 50% + 15 ns |      |

NOTES: 1. A resistive divider with 2 times  $0.5 \text{ k}\Omega$  between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider. 2. The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.



2008

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

#### typical characteristics - outputs





2008

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

#### POR/brownout reset (BOR) (see Notes 3 and 4)

|                         | PARAMETER                                       | TEST CONDITIONS                | VCC         | MIN | ТҮР         | MAX     | UNIT |
|-------------------------|-------------------------------------------------|--------------------------------|-------------|-----|-------------|---------|------|
| V <sub>CC(start)</sub>  | Operating voltage                               | $\rm dV_{CC}/\rm dt \le 3~V/s$ |             |     | 0.7 	imes V | (B_IT-) | V    |
| V <sub>(B_IT-)</sub>    | Negative going $V_{CC}$ reset threshold voltage | dV_{CC}/dt $\leq$ 3 V/s        |             |     |             | 1.71    | V    |
| V <sub>hys(B_IT-)</sub> | V <sub>CC</sub> reset threshold hysteresis      | dV_{CC}/dt $\leq$ 3 V/s        |             | 70  | 130         | 210     | mV   |
| t <sub>d(BOR)</sub>     | BOR reset release delay time                    |                                |             |     |             | 2000    | μs   |
| t <sub>reset</sub>      | Pulse length at RST/NMI pin to accept a reset   |                                | 2.2 V / 3 V | 2   |             |         | μs   |

NOTES: 3. The current consumption of the brownout module is included in the I<sub>CC</sub> current consumption data. The voltage level  $V_{(B_{IT-})} + V_{hys(B_{IT-})}$  is  $\leq 1.8$  V.

4. During power-up, the CPU begins code execution following a period of  $t_{d(BOR)}$  after  $V_{CC} = V_{(B\_IT-)} + V_{hys(B\_IT-)}$ . The default DCO settings must not be changed until  $V_{CC} \ge V_{CC(MIN)}$ , where  $V_{CC(min)}$  is the minimum supply voltage for the desired operating frequency.



Figure 9. POR/Brownout Reset (BOR) vs Supply Voltage



2008

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

### typical characteristics - POR/brownout reset (BOR)







Figure 11. V<sub>CC(drop)</sub> Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal



# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

| PARAMETER                             | TEST CONDITIONS                                                                      |               | MIN                                                    | TYP  | MAX                                                                                                                                                                                                                                                 | UNIT |
|---------------------------------------|--------------------------------------------------------------------------------------|---------------|--------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                                       | dV <sub>CC</sub> /dt > 30 V/ms (see Figure 12)                                       |               | 5                                                      |      | 150                                                                                                                                                                                                                                                 |      |
| t <sub>(SVSR)</sub>                   | $dV_{CC}/dt \le 30 \text{ V/ms}$                                                     |               |                                                        |      | 2000                                                                                                                                                                                                                                                | μs   |
| t <sub>d(SVSon)</sub>                 | SVSON, switch from VLD = 0 to VLD $\neq$ 0, V <sub>CC</sub> = 3 V                    |               | 20                                                     |      | 150                                                                                                                                                                                                                                                 | μs   |
| t <sub>settle</sub>                   | $VLD \neq 0^{\ddagger}$                                                              |               |                                                        |      | 12                                                                                                                                                                                                                                                  | μs   |
| V <sub>(SVSstart)</sub>               | VLD $\neq$ 0, V <sub>CC</sub> /dt $\leq$ 3 V/s (see Figure 12)                       |               |                                                        | 1.55 | 1.7                                                                                                                                                                                                                                                 | V    |
| , , , , , , , , , , , , , , , , , , , |                                                                                      | VLD = 1       | 70                                                     | 120  | 210                                                                                                                                                                                                                                                 | mV   |
| V <sub>hys(SVS_IT-)</sub>             | $V_{CC}/dt \le 3 \text{ V/s}$ (see Figure 12)                                        | VLD = 2 to 14 | 0.001 x<br>V(s)/s_it_)                                 |      | 0.016 x<br>V(s)(s_IT_)                                                                                                                                                                                                                              |      |
| • nys(5v5_11-)                        | $V_{CC}/dt \leq 3$ V/s (see Figure 12), External voltage applied on A7               | VLD = 15      | 4.4                                                    |      | 20                                                                                                                                                                                                                                                  | mV   |
|                                       |                                                                                      | VLD = 1       | 1.8                                                    | 1.9  | 2.05                                                                                                                                                                                                                                                |      |
|                                       |                                                                                      | VLD = 2       | 1.94                                                   | 2.1  | 2.25                                                                                                                                                                                                                                                |      |
|                                       |                                                                                      | VLD = 3       | 2.05                                                   | 2.2  | 2.37                                                                                                                                                                                                                                                |      |
|                                       |                                                                                      | VLD = 4       | 2.14                                                   | 2.3  | 2.48                                                                                                                                                                                                                                                |      |
|                                       |                                                                                      | VLD = 5       | 2.24                                                   | 2.4  | 150<br>2000<br>150<br>12<br>1.7<br>210<br>0.016 x<br>V <sub>(SVS_IT-)</sub><br>20<br>2.05<br>2.25<br>2.37<br>2.48<br>2.6<br>2.71<br>2.86<br>3<br>3.13<br>3.13<br>3.29<br>3.42<br>3.61 <sup>†</sup><br>3.76 <sup>†</sup><br>3.99 <sup>†</sup><br>1.3 |      |
|                                       |                                                                                      | VLD = 6       | 2.33                                                   | 2.5  |                                                                                                                                                                                                                                                     |      |
|                                       | $V_{\rm c}$ /dt < 0 V/a (and Figure 10 and Figure 10)                                | VLD = 7       | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |      |                                                                                                                                                                                                                                                     |      |
|                                       | $V_{CC}/dt \leq 3$ V/s (see Figure 12 and Figure 13)                                 | VLD = 8       | 2.58                                                   | 2.8  | 3                                                                                                                                                                                                                                                   | v    |
| V <sub>(SVS_IT-)</sub>                |                                                                                      | VLD = 9       | 2.69                                                   | 2.9  | 3.13                                                                                                                                                                                                                                                | v    |
|                                       |                                                                                      | VLD = 10      | 2.83                                                   | 3.05 | 3.29                                                                                                                                                                                                                                                |      |
|                                       |                                                                                      | VLD = 11      | 2.94                                                   | 3.2  | 3.42                                                                                                                                                                                                                                                |      |
|                                       |                                                                                      | VLD = 12      | 3.11                                                   | 3.35 | 3.61†                                                                                                                                                                                                                                               |      |
|                                       |                                                                                      | VLD = 13      | 3.24                                                   | 3.5  | 3.76†                                                                                                                                                                                                                                               |      |
|                                       |                                                                                      | VLD = 14      | 3.43                                                   | 3.7† | 3.99†                                                                                                                                                                                                                                               |      |
|                                       | $V_{CC}/dt \leq$ 3 V/s (see Figure 12 and Figure 13), External voltage applied on A7 | VLD = 15      | 1.1                                                    | 1.2  | 1.3                                                                                                                                                                                                                                                 |      |
| CC(SVS) <sup>§</sup>                  | $VLD \neq 0, V_{CC} = 2.2 V/3 V$                                                     | -             |                                                        | 10   | 15                                                                                                                                                                                                                                                  | μA   |

### SVS (supply voltage supervisor/monitor)

<sup>†</sup> The recommended operating voltage range is limited to 3.6 V.

<sup>+</sup> t<sub>settle</sub> is the settling time that the comparator output must have a stable level after VLD is switched VLD ≠ 0 to a different VLD value somewhere between 2 and 15. The overdrive is assumed to be >50 mV.

§ The current consumption of the SVS module is not included in the I<sub>CC</sub> current consumption data.



2008

### typical characteristics







# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

### main DCO characteristics

- All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14 overlaps RSELx = 15.
- DCO control bits DCOx have a step size as defined by parameter S<sub>DCO</sub>.
- Modulation control bits MODx select how often f<sub>DCO(RSEL,DCO+1)</sub> is used within the period of 32 DCOCLK cycles. The frequency f<sub>DCO(RSEL,DCO)</sub> is used for the remaining cycles. The frequency is an average equal to:

$$f_{average} = \frac{32 \times f_{DCO(RSEL,DCO)} \times f_{DCO(RSEL,DCO+1)}}{MOD \times f_{DCO(RSEL,DCO)} + (32 - MOD) \times f_{DCO(RSEL,DCO+1)}}$$

#### **DCO frequency**

|                        | PARAMETER                                    | TEST CONDITIONS                                     | VCC       | MIN  | TYP  | MAX   | UNIT  |
|------------------------|----------------------------------------------|-----------------------------------------------------|-----------|------|------|-------|-------|
|                        |                                              | RSELx < 14                                          |           | 1.8  |      | 3.60  |       |
| Vcc                    | Supply voltage range                         | RSELx = 14                                          |           | 2.2  |      | 3.60  | V     |
|                        |                                              | RSELx = 15                                          |           | 3    |      | 3.60  |       |
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0)                         | RSELx = 0, $DCOx = 0$ , $MODx = 0$                  | 2.2 V/3 V | 0.06 |      | 0.14  | MHz   |
| f <sub>DCO(0,3)</sub>  | DCO frequency (0, 3)                         | RSELx = 0, $DCOx = 3$ , $MODx = 0$                  | 2.2 V/3 V | 0.07 |      | 0.17  | MHz   |
| f <sub>DCO(1,3)</sub>  | DCO frequency (1, 3)                         | RSELx = 1, DCOx = 3, MODx = 0                       | 2.2 V/3 V | 0.10 |      | 0.20  | MHz   |
| f <sub>DCO(2,3)</sub>  | DCO frequency (2, 3)                         | RSELx = 2, $DCOx = 3$ , $MODx = 0$                  | 2.2 V/3 V | 0.14 |      | 0.28  | MHz   |
| f <sub>DCO(3,3)</sub>  | DCO frequency (3, 3)                         | RSELx = 3, $DCOx = 3$ , $MODx = 0$                  | 2.2 V/3 V | 0.20 |      | 0.40  | MHz   |
| f <sub>DCO(4,3)</sub>  | DCO frequency (4, 3)                         | RSELx = 4, $DCOx = 3$ , $MODx = 0$                  | 2.2 V/3 V | 0.28 |      | 0.54  | MHz   |
| f <sub>DCO(5,3)</sub>  | DCO frequency (5, 3)                         | RSELx = 5, DCOx = 3, $MODx = 0$                     | 2.2 V/3 V | 0.39 |      | 0.77  | MHz   |
| f <sub>DCO(6,3)</sub>  | DCO frequency (6, 3)                         | RSELx = 6, $DCOx = 3$ , $MODx = 0$                  | 2.2 V/3 V | 0.54 |      | 1.06  | MHz   |
| f <sub>DCO(7,3)</sub>  | DCO frequency (7, 3)                         | RSELx = 7, $DCOx = 3$ , $MODx = 0$                  | 2.2 V/3 V | 0.80 |      | 1.50  | MHz   |
| f <sub>DCO(8,3)</sub>  | DCO frequency (8, 3)                         | RSELx = 8, $DCOx = 3$ , $MODx = 0$                  | 2.2 V/3 V | 1.10 |      | 2.10  | MHz   |
| f <sub>DCO(9,3)</sub>  | DCO frequency (9, 3)                         | RSELx = 9, $DCOx = 3$ , $MODx = 0$                  | 2.2 V/3 V | 1.60 |      | 3     | MHz   |
| f <sub>DCO(10,3)</sub> | DCO frequency (10, 3)                        | RSELx = 10, DCOx = 3, MODx = 0                      | 2.2 V/3 V | 2.50 |      | 4.30  | MHz   |
| f <sub>DCO(11,3)</sub> | DCO frequency (11, 3)                        | RSELx = 11, DCOx = 3, MODx = 0                      | 2.2 V/3 V | 3    |      | 5.50  | MHz   |
| f <sub>DCO(12,3)</sub> | DCO frequency (12, 3)                        | RSELx = 12, DCOx = 3, MODx = 0                      | 2.2 V/3 V | 4.30 |      | 7.30  | MHz   |
| f <sub>DCO(13,3)</sub> | DCO frequency (13, 3)                        | RSELx = 13, DCOx = 3, MODx = 0                      | 2.2 V/3 V | 6    |      | 9.60  | MHz   |
| f <sub>DCO(14,3)</sub> | DCO frequency (14, 3)                        | RSELx = 14, DCOx = 3, MODx = 0                      | 2.2 V/3 V | 8.60 |      | 13.90 | MHz   |
| f <sub>DCO(15,3)</sub> | DCO frequency (15, 3)                        | RSELx = 15, DCOx = 3, MODx = 0                      | 3 V       | 12   |      | 18.50 | MHz   |
| f <sub>DCO(15,7)</sub> | DCO frequency (15, 7)                        | RSELx = 15, DCOx = 7, MODx = 0                      | 3 V       | 16   |      | 26    | MHz   |
| S <sub>RSEL</sub>      | Frequency step between range RSEL and RSEL+1 | $S_{RSEL} = f_{DCO(RSEL+1,DCO)}/f_{DCO(RSEL,DCO)}$  | 2.2 V/3 V | 1.35 | 1.55 | 2     | ratio |
| S <sub>DCO</sub>       | Frequency step between tap DCO and DCO+1     | $S_{DCO} = f_{DCO(RSEL, DCO+1)}/f_{DCO(RSEL, DCO)}$ | 2.2 V/3 V | 1.07 | 1.08 | 1.16  | ratio |
| Duty cycle             |                                              | Measured at P1.4/SMCLK                              | 2.2 V/3 V | 40   | 50   | 60    | %     |



#### 2008

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

### calibrated DCO frequencies – tolerance at calibration

|                         | PARAMETER                | TEST CONDITIONS                                                       | T <sub>A</sub> | VCC | MIN   | TYP  | MAX   | UNIT |
|-------------------------|--------------------------|-----------------------------------------------------------------------|----------------|-----|-------|------|-------|------|
| Frequency to            | olerance at calibration  |                                                                       | 25°C           | 3 V | -1    | ±0.2 | +1    | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value  | BCSCTL1= CALBC1_1MHz,<br>DCOCTL = CALDCO_1MHz,<br>Gating time: 5 ms   | 25°C           | 3 V | 0.990 | 1    | 1.010 | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value  | BCSCTL1= CALBC1_8MHz,<br>DCOCTL = CALDCO_8MHz,<br>Gating time: 5 ms   | 25°C           | 3 V | 7.920 | 8    | 8.080 | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value | BCSCTL1= CALBC1_12MHz,<br>DCOCTL = CALDCO_12MHz,<br>Gating time: 5 ms | 25°C           | 3 V | 11.88 | 12   | 12.12 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value | BCSCTL1= CALBC1_16MHz,<br>DCOCTL = CALDCO_16MHz,<br>Gating time: 2 ms | 25°C           | 3 V | 15.84 | 16   | 16.16 | MHz  |

### calibrated DCO frequencies – tolerance over temperature –55°C to 125°C

|                         | PARAMETER                | TEST CONDITIONS                                  | T <sub>A</sub> | VCC   | MIN   | TYP  | MAX   | UNIT   |
|-------------------------|--------------------------|--------------------------------------------------|----------------|-------|-------|------|-------|--------|
| 1-MHz tolera            | nce over temperature     |                                                  | –55°C to 125°C | 3 V   | -2.5  | ±0.5 | +2.5  | %      |
| 8-MHz tolera            | nce over temperature     |                                                  | –55°C to 125°C | 3 V   | -2.5  | ±1.0 | +2.5  | %      |
| 12-MHz toler            | ance over temperature    |                                                  | –55°C to 125°C | 3 V   | -2.5  | ±1.0 | +2.5  | %      |
| 16-MHz toler            | ance over temperature    |                                                  | –55°C to 125°C | 3 V   | -3.0  | ±2.0 | +3.0  | %      |
|                         |                          | BCSCTL1= CALBC1 1MHz,                            |                | 2.2 V | 0.970 | 1    | 1.030 |        |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value  | DCOCTL = CALDCO_1MHz,                            | –55°C to 125°C | 3 V   | 0.975 | 1    | 1.025 | MHz    |
| . ,                     |                          | Gating time: 5 ms                                |                | 3.6 V | 0.970 | 1    | 1.030 |        |
|                         |                          | BCSCTL1= CALBC1 8MHz,                            |                | 2.2 V | 7.760 | 8    | 8.400 |        |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value  | DCOCTL = CALDCO_8MHz,                            | –55°C to 125°C | 3 V   | 7.800 | 8    | 8.200 | MHz    |
|                         |                          | Gating time: 5 ms                                |                | 3.6 V | 7.600 | 8    | 8.240 |        |
|                         |                          | BCSCTL1= CALBC1 12MHz,                           |                | 2.2 V | 11.64 | 12   | 12.36 |        |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value | DCOCTL = CALDCO_12MHz,                           | –55°C to 125°C | 3 V   | 11.64 | 12   | 12.36 | MHz    |
| . ,                     |                          | Gating time: 5 ms                                |                | 3.6 V | 11.64 | 12   | 12.36 |        |
| f                       | 16 MHz polibrotion volve | BCSCTL1= CALBC1_16MHz,<br>DCOCTL = CALDCO_16MHz, | EE%C to 105%C  | 3 V   | 15.52 | 16   | 16.48 | MHz    |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value | Gating time: 2 ms                                | –55°C to 125°C | 3.6 V | 15.00 | 16   | 16.48 | IVIFIZ |



# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

| PARAMETE                              | R                           | TEST CONDITIONS                                                       | TA   | VCC            | MIN   | TYP     | MAX   | UNIT |
|---------------------------------------|-----------------------------|-----------------------------------------------------------------------|------|----------------|-------|---------|-------|------|
| 1-MHz tolera                          | ance over V <sub>CC</sub>   |                                                                       | 25°C | 1.8 V to 3.6 V | -3    | ±2      | +3    | %    |
| 8-MHz tolera                          | ance over V <sub>CC</sub>   |                                                                       | 25°C | 1.8 V to 3.6 V | -3    | ±2      | +3    | %    |
| 12-MHz tolerance over V <sub>CC</sub> |                             |                                                                       | 25°C | 2.2 V to 3.6 V | -3    | ±2      | +3    | %    |
| 16-MHz tole                           | erance over V <sub>CC</sub> |                                                                       | 25°C | 3 V to 3.6 V   | -6    | 6 ±2 +3 |       | %    |
| f <sub>CAL(1MHz)</sub>                | 1-MHz calibration value     | BCSCTL1= CALBC1_1MHz,<br>DCOCTL = CALDCO_1MHz,<br>Gating time: 5 ms   | 25°C | 1.8 V to 3.6 V | 0.970 | 1       | 1.030 | MHz  |
| f <sub>CAL(8MHz)</sub>                | 8-MHz calibration value     | BCSCTL1= CALBC1_8MHz,<br>DCOCTL = CALDCO_8MHz,<br>Gating time: 5 ms   | 25°C | 1.8 V to 3.6 V | 7.760 | 8       | 8.240 | MHz  |
| f <sub>CAL(12MHz)</sub>               | 12-MHz calibration value    | BCSCTL1= CALBC1_12MHz,<br>DCOCTL = CALDCO_12MHz,<br>Gating time: 5 ms | 25°C | 2.2 V to 3.6 V | 11.64 | 12      | 12.36 | MHz  |
| f <sub>CAL(16MHz)</sub>               | 16-MHz calibration value    | BCSCTL1= CALBC1_16MHz,<br>DCOCTL = CALDCO_16MHz,<br>Gating time: 2 ms | 25°C | 3 V to 3.6 V   | 15.00 | 16      | 16.48 | MHz  |

### calibrated DCO frequencies – tolerance over supply voltage V<sub>CC</sub>

#### calibrated DCO frequencies - overall tolerance

| PARAMETE                | R                        | TEST CONDITIONS                                                       | T <sub>A</sub> | VCC            | MIN     | TYP | MAX  | UNIT |
|-------------------------|--------------------------|-----------------------------------------------------------------------|----------------|----------------|---------|-----|------|------|
| 1-MHz tolera            | ance overall             |                                                                       | –55°C to 125°C | 1.8 V to 3.6 V | -5      | ±2  | 5    | %    |
| 8-MHz tolerance overall |                          |                                                                       | –55°C to 125°C | 1.8 V to 3.6 V | -5      | ±2  | 5    | %    |
| 12-MHz tole             | rance overall            |                                                                       | –55°C to 125°C | 2.2 V to 3.6 V | -5      | ±2  | 5    | %    |
| 16-MHz tole             | rance overall            |                                                                       | –55°C to 125°C | 3 V to 3.6 V   | -6 ±3 6 |     | %    |      |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value  | BCSCTL1= CALBC1_1MHz,<br>DCOCTL = CALDCO_1MHz,<br>Gating time: 5 ms   | –55°C to 125°C | 1.8 V to 3.6 V | 0.950   | 1   | 1.05 | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value  | BCSCTL1= CALBC1_8MHz,<br>DCOCTL = CALDCO_8MHz,<br>Gating time: 5 ms   | –55°C to 125°C | 1.8 V to 3.6 V | 7.6     | 8   | 8.4  | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value | BCSCTL1= CALBC1_12MHz,<br>DCOCTL = CALDCO_12MHz,<br>Gating time: 5 ms | –55°C to 125°C | 2.2 V to 3.6 V | 11.40   | 12  | 12.6 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value | BCSCTL1= CALBC1_16MHz,<br>DCOCTL = CALDCO_16MHz,<br>Gating time: 2 ms | –55°C to 125°C | 3 V to 3.6 V   | 15      | 16  | 17   | MHz  |



#### 2008

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

typical characteristics - calibrated 1-MHz DCO frequency



typical characteristics - calibrated 8-MHz DCO frequency





2008

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

typical characteristics - calibrated 12-MHz DCO frequency



typical characteristics - calibrated 16-MHz DCO frequency





#### 2008

## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

#### wake-up from lower power modes (LPM3/4)

|                         | PARAMETER                                             | TEST CONDITIONS                                 | VCC       | MIN TYP N                                          | IAX | UNIT |
|-------------------------|-------------------------------------------------------|-------------------------------------------------|-----------|----------------------------------------------------|-----|------|
| t <sub>DCO,LPM3/4</sub> |                                                       | BCSCTL1= CALBC1_1MHz,<br>DCOCTL = CALDCO_1MHz   | 2.2 V/3 V | 2.2 V/3 V                                          |     |      |
|                         | DCO clock wake-up time from<br>LPM3/4<br>(see Note 1) | BCSCTL1= CALBC1_8MHz,<br>DCOCTL = CALDCO_8MHz   | 2.2 V/3 V |                                                    |     |      |
|                         |                                                       | BCSCTL1= CALBC1_12MHz,<br>DCOCTL = CALDCO_12MHz | 2.2 V/3 V |                                                    | μs  |      |
|                         |                                                       | BCSCTL1= CALBC1_16MHz,<br>DCOCTL = CALDCO_16MHz | 3 V       |                                                    |     |      |
| t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3/4<br>(see Note 2)          |                                                 |           | 1/f <sub>MCLK</sub> +<br>t <sub>Clock,LPM3/4</sub> |     |      |

NOTES: 1. The DCO clock wake-up time is measured from the edge of an external wake-up signal (e.g., port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK).

2. Parameter applicable only if DCOCLK is used for MCLK.

#### typical characteristics - DCO clock wake-up time from LPM3/4



Figure 18. Clock Wake-Up Time From LPM3 vs DCO Frequency



2008

## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

|                       | PARAMETER                      | TEST CONDITIONS                             | VCC       | TYP  | UNIT |
|-----------------------|--------------------------------|---------------------------------------------|-----------|------|------|
| f <sub>DCO,ROSC</sub> | DCO output frequency with ROSC | DCOR = 1,<br>RSELx = 4, DCOx = 3, MODx = 0, | 2.2 V     | 1.8  | MHz  |
|                       | DCO output requercy with ROSC  | $T_A = 25^{\circ}C$                         | 3 V       | 1.95 |      |
| D <sub>t</sub>        | Temperature drift              | DCOR = 1,<br>RSELx = 4, DCOx = 3, MODx = 0  | 2.2 V/3 V | ±0.1 | %/°C |
| D <sub>V</sub>        | Drift with $V_{CC}$            | DCOR = 1,<br>RSELx = 4, DCOx = 3, MODx = 0  | 2.2 V/3 V | 10   | %/V  |

#### DCO with external resistor R<sub>OSC</sub> (see Note 1)

NOTE 1:  $R_{OSC} = 100 \text{ k}\Omega$ , metal film resistor, type 0257. 0.6 W with 1% tolerance, and  $T_{K} = \pm 50 \text{ ppm/}^{\circ}C$ .

#### typical characteristics – DCO with external resistor R<sub>OSC</sub>



#### 2008

## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

|                             | PARAMETER                                                               | TEST CONDITIONS                                                                                                               | VCC            | MIN    | TYP    | MAX    | UNIT |
|-----------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------|--------|--------|--------|------|
| f <sub>LFXT1,LF</sub>       | LFXT1 oscillator crystal<br>frequency, LF mode 0, 1                     | XTS = 0, LFXT1Sx = 0 or 1                                                                                                     | 1.8 V to 3.6 V |        | 32,768 |        | Hz   |
| f <sub>LFXT1,LF,logic</sub> | LFXT1 oscillator logic level<br>square wave input frequency,<br>LF mode | XTS = 0, LFXT1Sx = 3,<br>XCAPx = 0                                                                                            | 1.8 V to 3.6 V | 10,000 | 32,768 | 50,000 | Hz   |
|                             | Oscillation allowance for                                               | $\begin{array}{l} XTS = 0, \ LFXT1Sx = 0, \\ f_{LFXT1, LF} = 32,768 \ \text{kHz}, \\ C_{L, eff} = 6 \ \text{pF} \end{array}$  |                |        | 500    |        | kΩ   |
| OA <sub>LF</sub>            | LF crystals                                                             | $\begin{array}{l} XTS = 0, \ LFXT1Sx = 0, \\ f_{LFXT1, LF} = 32,768 \ \text{kHz}, \\ C_{L, eff} = 12 \ \text{pF} \end{array}$ |                |        | 200    |        | kΩ   |
|                             |                                                                         | XTS = 0, XCAPx = 0                                                                                                            |                |        | 1      |        | pF   |
| <u> </u>                    | Integrated effective load                                               | XTS = 0, XCAPx = 1                                                                                                            |                |        | 5.5    |        | pF   |
| C <sub>L,eff</sub>          | capacitance, LF mode<br>(see Note 1)                                    | XTS = 0, XCAPx = 2                                                                                                            |                |        | 8.5    |        | pF   |
|                             | ()                                                                      | XTS = 0, XCAPx = 3                                                                                                            |                |        | 11     |        | pF   |
| Duty cycle                  | LF mode                                                                 | XTS = 0, Measured at P1.4/ACLK,<br>$f_{LFXT1,LF} = 32,768$ Hz                                                                 | 2.2 V/3 V      | 30     | 50     | 70     | %    |
| f <sub>Fault,LF</sub>       | Oscillator fault frequency,<br>LF mode (see Note 3)                     | XTS = 0, LFXT1Sx = 3,<br>XCAPx = 0 (see Notes 2)                                                                              | 2.2 V/3 V      | 10     |        | 10,000 | Hz   |

#### crystal oscillator, LFXT1, low frequency modes (see Note 4 and 5)

NOTES: 1. Includes parasitic bond and package capacitance (approximately 2 pF per pin).

Since the PCB adds additional capacitance it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup the effective load capacitance should always match the specification of the used crystal.

2. Measured with logic level input frequency but also applies to operation with crystals.

3. Frequencies below the MIN specification will set the fault flag, frequencies above the MAX specification will not set the fault flag. Frequencies in between might set the flag.

4. To improve EMI on the LFXT1 oscillator the following guidelines should be observed.

- Keep the trace between the device and the crystal as short as possible.
- Design a good ground plane around the oscillator pins.
- Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
- Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
- Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
- If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
- Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- 5. For T<sub>a</sub> > 105°C: Applies only if using an external logic-level clock source. Not applicable when using a crystal or resonator.

#### internal very low power, low frequency oscillator (VLO)

|                            | PARAMETER                          | TEST CONDITIONS | VCC            | MIN | TYP | MAX | UNIT |
|----------------------------|------------------------------------|-----------------|----------------|-----|-----|-----|------|
| f <sub>VLO</sub>           | VLO frequency                      |                 | 2.2 V/3 V      | 4   | 12  | 22  | kHz  |
| df <sub>VLO</sub> /dT      | VLO frequency temperature drift    | See Note 6      | 2.2 V/3 V      |     | 0.5 |     | %/°C |
| $\rm df_{VLO}/\rm dV_{CC}$ | VLO frequency supply voltage drift | See Note 7      | 1.8 V to 3.6 V |     | 4   |     | %/V  |

NOTES: 6. Calculated using the box method:

I version: (MAX(-40 to 85°C) - MIN(-40 to 85°C))/MIN(-40 to 85°C)/(85°C - (-40°C))

T version: (MAX(-40 to 105\_C) - MIN(-40 to 105\_C))/MIN(-40 to 105\_C)/(105\_C - (-40\_C))

7. Calculated using the box method: (MAX(1.8 to 3.6 V) - MIN(1.8 to 3.6 V))/MIN(1.8 to 3.6 V)/(3.6 V - 1.8 V)



## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

|                        | PARAMETER                                                                      | TEST CONDITIONS                                                                                                                                                                               | VCC            | MIN | TYP  | MAX | UNIT |
|------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|------|-----|------|
| f <sub>LFXT1,HF0</sub> | LFXT1 oscillator crystal frequency,<br>HF mode 0                               | XTS = 1, LFXT1Sx = 0, XCAPx = 0                                                                                                                                                               | 1.8 V to 3.6 V | 0.4 |      | 1   | MHz  |
| fLFXT1,HF1             | LFXT1 oscillator crystal frequency,<br>HF mode 1                               | XTS = 1, LFXT1Sx = 1, XCAPx = 0                                                                                                                                                               | 1.8 V to 3.6 V | 1   |      | 4   | MHz  |
|                        |                                                                                |                                                                                                                                                                                               | 1.8 V to 3.6 V | 2   |      | 10  |      |
| f <sub>LFXT1,HF2</sub> | LFXT1 oscillator crystal frequency,<br>HF mode 2                               | XTS = 1, LFXT1Sx = 2, XCAPx = 0                                                                                                                                                               | 2.2 V to 3.6 V | 2   |      | 12  | MHz  |
|                        |                                                                                |                                                                                                                                                                                               | 3 V to 3.6 V   | 2   |      | 16  |      |
|                        |                                                                                |                                                                                                                                                                                               | 1.8 V to 3.6 V | 0.4 |      | 10  |      |
| fLFXT1,HF,logic        | LFXT1 oscillator logic level square<br>wave input frequency, HF mode           | XTS = 1, LFXT1Sx = 3, XCAPx = 0                                                                                                                                                               | 2.2 V to 3.6 V | 0.4 |      | 12  | MHz  |
| -                      |                                                                                |                                                                                                                                                                                               | 3 V to 3.6 V   | 0.4 |      | 16  |      |
|                        |                                                                                | $\label{eq:XTS} \begin{array}{l} XTS = 1,  XCAPx = 0,  LFXT1Sx = 0, \\ f_{LFXT1,HF} = 1  MHz, \\ C_{L,eff} = 15  pF \end{array}$                                                              |                |     | 2700 |     |      |
| OA <sub>HF</sub>       | Oscillation Allowance for HF<br>crystals<br>(refer to Figure 23 and Figure 24) | $\label{eq:XTS} \begin{array}{l} XTS = 1, \ XCAPx = 0, \ LFXT1Sx = 1 \\ f_{LFXT1,HF} = 4 \ MHz, \\ C_{L,eff} = 15 \ pF \end{array}$                                                           |                |     | 800  |     | Ω    |
|                        |                                                                                | $\label{eq:XTS} \begin{array}{l} \text{XTS} = 1, \text{XCAPx} = 0, \text{LFXT1Sx} = 2 \\ \text{f}_{\text{LFXT1,HF}} = 16 \text{ MHz}, \\ \text{C}_{\text{L,eff}} = 15 \text{ pF} \end{array}$ |                |     | 300  |     |      |
| C <sub>L,eff</sub>     | Integrated effective load<br>capacitance, HF mode                              | XTS = 1, XCAPx = 0 (see Note 2)                                                                                                                                                               |                |     | 1    |     | pF   |
| Dutu avala             |                                                                                | XTS = 1, XCAPx = 0, Measured at<br>P1.4/SMCLK, f <sub>LFXT1,HF</sub> = 10 MHz                                                                                                                 | 0.01//01/      | 40  | 50   | 60  | 0/   |
| Duty cycle             | HF mode                                                                        | XTS = 1, XCAPx = 0, Measured at<br>P1.4/SMCLK, f <sub>LFXT1,HF</sub> = 16 MHz                                                                                                                 | 2.2 V/3 V      | 40  | 50   | 60  | %    |
| f <sub>Fault,HF</sub>  | Oscillator fault frequency, HF<br>mode (see Note 4)                            | XTS = 1, LFXT1Sx = 3, XCAPx = 0<br>(see Notes 3)                                                                                                                                              | 2.2 V/3 V      | 30  |      | 300 | kHz  |

#### crystal oscillator, LFXT1, high frequency modes (see Note 5 and 6)

NOTES: 1. Includes parasitic bond and package capacitance (approximately 2 pF per pin).

Since the PCB adds additional capacitance it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup the effective load capacitance should always match the specification of the used crystal.

- 2. Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- 3. Measured with logic level input frequency but also applies to operation with crystals.

4. Frequencies below the MIN specification will set the fault flag, frequencies above the MAX specification will not set the fault flag. Frequencies in between might set the flag.

- 5. To improve EMI on the LFXT1 oscillator the following guidelines should be observed.
  - Keep the trace between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
  - If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
  - Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- 6. For T<sub>a</sub> > 105°C: Applies only if an external logic-lvel clock source is used. Not applicable when using a crystal or a resonator.



#### 2008

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

typical characteristics – LFXT1 oscillator in HF mode (XTS = 1)



Figure 23. Oscillation Allowance vs Crystal Frequency, C<sub>L.eff</sub> = 15 pF, T<sub>A</sub> = 25°C



Figure 24. XT Oscillator Supply Current vs Crystal Frequency,  $C_{L,eff}$  = 15 pF,  $T_A$  = 25°C



# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

|                    | PARAMETER                                                         | TEST CONDITIONS                                                                                                | V <sub>CC</sub> | MIN | TYP  | MAX | UNIT |
|--------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------|
| f <sub>XT2</sub>   | XT2 oscillator crystal frequency,<br>mode 0                       | XT2Sx = 0                                                                                                      | 1.8 V to 3.6 V  | 0.4 |      | 1   | MHz  |
| f <sub>XT2</sub>   | XT2 oscillator crystal frequency,<br>mode 1                       | XT2Sx = 1                                                                                                      | 1.8 V to 3.6 V  | 1   |      | 4   | MHz  |
|                    |                                                                   | XT2Sx = 2                                                                                                      | 1.8 V to 3.6 V  | 2   |      | 10  |      |
| f <sub>XT2</sub>   | XT2 oscillator crystal frequency,<br>mode 2                       |                                                                                                                | 2.2 V to 3.6 V  | 2   |      | 12  | MHz  |
|                    | mode 2                                                            |                                                                                                                | 3 V to 3.6 V    | 2   |      | 16  |      |
|                    |                                                                   |                                                                                                                | 1.8 V to 3.6 V  | 0.4 |      | 10  |      |
| f <sub>XT2</sub>   | XT2 oscillator logic level square<br>wave input frequency         | XT2Sx = 3                                                                                                      | 2.2 V to 3.6 V  | 0.4 |      | 12  | MHz  |
|                    | wave input inequency                                              |                                                                                                                | 3 V to 3.6 V    | 0.4 |      | 16  |      |
|                    |                                                                   | $\begin{array}{l} XT2Sx = 0, \ f_{XT2} = 1 \ MHz, \\ C_{L,eff} = 15 \ pF \end{array}$                          |                 |     | 2700 |     |      |
| OA                 | Oscillation allowance<br>(see Figure 23 and Figure 24)            | $\begin{array}{l} XT2Sx = 1,  f_{XT2} = 4 \mbox{ MHz}, \\ C_{L,eff} = 15 \mbox{ pF} \end{array}$               |                 |     | 800  |     | Ω    |
|                    |                                                                   | $\begin{array}{l} XT2Sx = 2, \ f_{XT1,HF} = 16 \ \text{MHz}, \\ C_{\text{L,eff}} = 15 \ \text{pF} \end{array}$ |                 |     | 300  |     |      |
| C <sub>L,eff</sub> | Integrated effective load<br>capacitance, HF mode<br>(see Note 1) | See Note 2                                                                                                     |                 |     | 1    |     | pF   |
| Dutu avala         |                                                                   | Measured at P1.4/SMCLK,<br>f <sub>XT2</sub> = 10 MHz                                                           | 0.0.1/0.1/      | 40  | 50   | 60  | 0    |
| Duty cycle         |                                                                   | Measured at P1.4/SMCLK,<br>f <sub>XT2</sub> = 16 MHz                                                           | 2.2 V/3 V       | 40  | 50   | 60  | %    |
| f <sub>Fault</sub> | Oscillator fault frequency, HF mode (see Note 4)                  | XT2Sx = 3 (see Note 3)                                                                                         | 2.2 V/3 V       | 30  |      | 300 | kHz  |

#### crystal oscillator, XT2 (see Note 5)

NOTES: 1. Includes parasitic bond and package capacitance (approximately 2 pF per pin). Since the PCB adds additional capacitance it is recommended to verify the correct load by measuring the ACLK frequency. For a

correct setup the effective load capacitance should always match the specification of the used crystal. 2. Requires external capacitors at both terminals. Values are specified by crystal manufacturers.

Measured with logic level input frequency but also applies to operation with crystals.

Frequencies below the MIN specification will set the fault flag, frequencies above the MAX specification will not set the fault flag.
 Frequencies in between might set the flag.

5. To improve EMI on the LFXT1 oscillator the following guidelines should be observed.

- Keep the trace between the device and the crystal as short as possible.

- Design a good ground plane around the oscillator pins.

- Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
- Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
- Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
- If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
- Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.



#### 2008

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

#### typical characteristics – XT2 oscillator



Figure 25. Oscillation Allowance vs Crystal Frequency,  $C_{L,eff}$  = 15 pF,  $T_A$  = 25°C



Figure 26. XT2 Oscillator Supply Current vs Crystal Frequency,  $C_{L,eff}$  = 15 pF,  $T_A$  = 25°C



2008

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

### Timer\_A

|                               | PARAMETER               | TEST CONDITIONS                                      | VCC       | MIN MAX | UNIT |
|-------------------------------|-------------------------|------------------------------------------------------|-----------|---------|------|
| f <sub>TA</sub> Timer_A clock |                         | Internal: SMCLK, ACLK,                               | 2.2 V     | 7.5     | MHz  |
|                               | Timer_A clock frequency | External: TACLK, INCLK, Duty cycle = $50\% \pm 10\%$ | 3.3 V     | 16      | MHZ  |
| t <sub>TA,cap</sub>           | Timer_A, capture timing | TA0, TA1, TA2                                        | 2.2 V/3 V | 20      | ns   |

### Timer\_B

|                     | PARAMETER               | TEST CONDITIONS                            | VCC       | MIN MAX | UNIT  |
|---------------------|-------------------------|--------------------------------------------|-----------|---------|-------|
| f <sub>тв</sub> т   | Timer B clock frequency | Internal: SMCLK, ACLK,<br>External: TBCLK, | 2.2 V     | 7.5     | – MHz |
|                     |                         | Duty cycle = $50\% \pm 10\%$               | 3.3 V     | 16      |       |
| t <sub>TB,cap</sub> | Timer_B, capture timing | ТВх                                        | 2.2 V/3 V | 20      | ns    |



2008

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

### USCI (UART mode)

|                     | PARAMETER                                            | TEST CONDITIONS                                                   | VCC       | MIN | TYP | MAX    | UNIT |
|---------------------|------------------------------------------------------|-------------------------------------------------------------------|-----------|-----|-----|--------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                           | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |           |     | fg  | SYSTEM | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency<br>(equals Baudrate in MBaud) |                                                                   | 2.2 V/3 V |     |     | 1      | MHz  |
|                     | UART receive deglitch time                           |                                                                   | 2.2 V     | 50  | 150 | 600    |      |
| t <sub>t</sub>      | (see Note 1)                                         |                                                                   | 3 V       | 50  | 100 | 600    | ns   |

NOTE 1: Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized their width should exceed the maximum specification of the deglitch time.

#### USCI (SPI master mode) (see Figure 27 and Figure 28)

|                       | PARAMETER                   | TEST CONDITIONS                       | VCC   | MIN | MAX             | UNIT |
|-----------------------|-----------------------------|---------------------------------------|-------|-----|-----------------|------|
| f <sub>USCI</sub>     | USCI input clock frequency  | SMCLK, ACLK<br>Duty cycle = 50% ± 10% |       |     | <b>f</b> SYSTEM | MHz  |
|                       |                             |                                       | 2.2 V | 110 |                 |      |
| t <sub>SU,MI</sub>    | SOMI input data setup time  |                                       | 3 V   | 75  |                 | ns   |
|                       |                             |                                       | 2.2 V |     |                 |      |
| t <sub>HD,MI</sub>    | SOMI input data hold time   |                                       | 3 V   |     |                 | ns   |
|                       |                             | UCLK edge to SIMO valid;              | 2.2 V |     | 30              |      |
| <sup>t</sup> VALID,MO | SIMO output data valid time | $C_L = 20 \text{ pF}$                 | 3 V   |     | 20              | ns   |

 $\text{NOTE:} \quad f_{\text{UCxCLK}} = \frac{1}{2t_{\text{LO}/\text{HI}}} \text{ with } t_{\text{LO}/\text{HI}} \geq \text{max}(t_{\text{VALID},\text{MO}(\text{USCI})} + t_{\text{SU},\text{SI}(\text{Slave})}, t_{\text{SU},\text{MI}(\text{USCI})} + t_{\text{VALID},\text{SO}(\text{Slave})}).$ 

For the slave's parameters  $t_{SU,SI(Slave)}$  and  $t_{VALID,SO(Slave)}$ , see the SPI parameters of the attached slave.

### USCI (SPI slave mode) (see Figure 29 and Figure 30)

|                       | PARAMETER                                           | TEST CONDITIONS          | VCC       | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------------------------------------------|--------------------------|-----------|-----|-----|-----|------|
| t <sub>STE,LEAD</sub> | STE lead time<br>STE low to clock                   |                          | 2.2 V/3 V |     | 50  |     | ns   |
| t <sub>STE,LAG</sub>  | STE lag time<br>Last clock to STE high              |                          | 2.2 V/3 V | 10  |     |     | ns   |
| t <sub>STE,ACC</sub>  | STE access time<br>STE low to SOMI data out         |                          | 2.2 V/3 V |     | 50  |     | ns   |
| t <sub>STE,DIS</sub>  | STE disable time<br>STE high to SOMI high impedance |                          | 2.2 V/3 V |     | 50  |     | ns   |
|                       |                                                     |                          | 2.2 V     | 20  |     |     |      |
| t <sub>SU,SI</sub>    | SIMO input data setup time                          |                          | 3 V       | 15  |     |     | ns   |
|                       |                                                     |                          | 2.2 V     | 10  |     |     |      |
| t <sub>HD,SI</sub>    | SIMO input data hold time                           |                          | 3 V       | 10  |     |     | ns   |
|                       |                                                     | UCLK edge to SOMI valid; | 2.2 V     |     | 75  | 110 |      |
| t <sub>VALID,SO</sub> | SOMI output data valid time                         | C <sub>L</sub> = 20 pF   | 3 V       |     | 50  | 75  | ns   |

NOTE:  $f_{UCxCLK} = \frac{1}{2t_{LO/HI}}$  with  $t_{LO/HI} \ge max(t_{VALID,MO(Master)} + t_{SU,SI(USCI)}, t_{SU,MI(Master)} + t_{VALID,SO(USCI)})$ .

For the master's parameters t<sub>SU,MI(Master)</sub> and t<sub>VALID,MO(Master)</sub> refer to the SPI parameters of the attached master.







Figure 28. SPI Master Mode, CKPH = 1



electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)



Figure 30. SPI Slave Mode, CKPH = 1



# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

## USCI (I<sup>2</sup>C mode) (see Figure 31)

|                     | PARAMETER                           | TEST CONDITIONS                                                   | VCC       | MIN      | TYP | MAX                 | UNIT |  |
|---------------------|-------------------------------------|-------------------------------------------------------------------|-----------|----------|-----|---------------------|------|--|
| f <sub>USCI</sub>   | USCI input clock frequency          | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |           |          |     | f <sub>SYSTEM</sub> | MHz  |  |
| f <sub>SCL</sub>    | SCL clock frequency                 |                                                                   | 2.2 V/3 V | 0        |     | 400                 | kHz  |  |
|                     |                                     | $f_{SCL} \le 100 kHz$                                             | 0.01//01/ | 4.0      |     |                     | _    |  |
| t <sub>HD,STA</sub> | Hold time (repeated) START          | f <sub>SCL</sub> > 100kHz                                         | 2.2 V/3 V | 0.6      |     |                     | μs   |  |
|                     |                                     | $f_{SCL} \leq 100 kHz$                                            |           | 0.01/01/ | 4.7 |                     |      |  |
| t <sub>SU,STA</sub> | Setup time for a repeated START     | f <sub>SCL</sub> > 100kHz                                         | 2.2 V/3 V | 0.6      |     |                     | μs   |  |
| t <sub>HD,DAT</sub> | Data hold time                      |                                                                   | 2.2 V/3 V | 0        |     |                     | ns   |  |
| t <sub>SU,DAT</sub> | Data setup time                     |                                                                   | 2.2 V/3 V | 250      |     |                     | ns   |  |
| t <sub>SU,STO</sub> | Setup time for STOP                 |                                                                   | 2.2 V/3 V | 4.0      |     |                     | μs   |  |
|                     | Pulse width of spikes suppressed by |                                                                   | 2.2 V     | 50       | 150 | 600                 |      |  |
| t <sub>SP</sub>     | input filter                        |                                                                   | 3 V       | 50       | 100 | 600                 | ns   |  |



Figure 31. I<sup>2</sup>C Mode Timing



2008

## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

#### Comparator\_A+ (see Note 1)

|                         | PARAMETER                                              | TEST CONDITIONS                                                                 | VCC       | MIN  | TYP  | MAX                | UNIT |
|-------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------|-----------|------|------|--------------------|------|
|                         |                                                        | CAON = 1, CARSEL = 0, CAREF = 0                                                 | 2.2 V     |      | 25   | 40                 | ۸    |
| I <sub>(DD)</sub>       |                                                        | CAON = 1, CANSEL = 0, CANEF = 0                                                 | 3 V       |      | 45   | 60                 | μA   |
|                         |                                                        | CAON = 1, CARSEL = 0,                                                           | 2.2 V     |      | 30   | 50                 |      |
| I(Refladder/R           | efdiode)                                               | CAREF = 1/2/3, no load at<br>P2.3/CA0/TA1 and P2.4/CA1/TA2                      | 3 V       |      | 45   | 71                 | μA   |
| V <sub>(IC)</sub>       | Common-mode input<br>voltage                           | CAON = 1                                                                        | 2.2 V/3 V | 0    |      | V <sub>CC</sub> -1 | V    |
| V <sub>(Ref025)</sub>   | Voltage @ 0.25 V <sub>CC</sub> node<br>V <sub>CC</sub> | PCA0 = 1, CARSEL = 1, CAREF = 1,<br>no load at P2.3/CA0/TA1 and<br>P2.4/CA1/TA2 | 2.2 V/3 V | 0.23 | 0.24 | 0.25               |      |
| V <sub>(Ref050)</sub>   | Voltage @ 0.5V <sub>CC</sub> node<br>V <sub>CC</sub>   | PCA0 = 1, CARSEL = 1, CAREF = 2,<br>no load at P2.3/CA0/TA1 and<br>P2.4/CA1/TA2 | 2.2 V/3 V | .47  | 0.48 | 0.5                |      |
|                         |                                                        | PCA0 = 1, CARSEL = 1, CAREF = 3,                                                | 2.2 V     | 390  | 480  | 540                |      |
| V <sub>(RefVT)</sub>    | (see Figure 35 and Figure 36)                          | no load at P2.3/CA0/TA1 and P2.4/CA1/TA2 $T_A = 85^{\circ}C$                    | 3 V       | 400  | 490  | 550                | mV   |
| V <sub>(offset)</sub>   | Offset voltage                                         | See Note 2                                                                      | 2.2 V/3 V | -30  |      | 30                 | mV   |
| V <sub>hys</sub>        | Input hysteresis                                       | CAON = 1                                                                        | 2.2 V/3 V | 0    | 0.7  | 1.4                | mV   |
|                         |                                                        | T <sub>A</sub> = 25°C, Overdrive 10 mV,                                         | 2.2 V     | 80   | 165  | 300                |      |
|                         | Low to high and high to low                            | Without filter: CAF=0                                                           | 3 V       | 70   | 120  | 270                | ns   |
| t <sub>(response)</sub> | (see Note 3)                                           | T <sub>A</sub> = 25°C, Overdrive 10 mV,                                         | 2.2 V     | 1.4  | 1.9  | 2.8                |      |
|                         |                                                        | With filter: CAF = 1                                                            | 3 V       | 0.9  | 1.5  | 2.2                | μs   |

NOTES: 1. The leakage current for the Comparator\_A terminals is identical to  $I_{lkg(Px.x)}$  specification.

2. The input offset voltage can be cancelled by using the CAEX bit to invert the Comparator\_A inputs on successive measurements. The two successive measurements are then summed together.

3. The response time is measured at P2.2/CAOUT/TA0/CA4 with an input voltage step, with Comparator\_A+ already enabled (CAON = 1). If CAON is set at the same time, a settling time of up to 300 ns is added to the response time.



electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)



Figure 32. Block Diagram of Comparator\_A Module



Figure 33. Overdrive Definition



Figure 34. Comparator\_A+ Short Resistance Test Condition



2008

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)



Figure 35. V<sub>(RefVT)</sub> vs Temperature, V<sub>CC</sub> = 3 V

Figure 36.  $V_{(RefVT)}$  vs Temperature,  $V_{CC}$  = 2.2 V





## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

| PARAMETER              |                                                                                                                                                                                                                                                                                                               | TEST CONDITIONS                                                                                                                                                                                   | VCC   | MIN | TYP  | MAX   | UNIT |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|-------|------|
| AV <sub>CC</sub>       | Analog supply voltage                                                                                                                                                                                                                                                                                         | $AV_{CC}$ and $DV_{CC}$ are connected together<br>$AV_{SS}$ and $DV_{SS}$ are connected together<br>$V_{(AVSS)} = V_{(DVSS)} = 0 V$                                                               |       | 2.2 |      | 3.6   | V    |
| V <sub>(P6.x/Ax)</sub> | Analog input voltage range (see Note 2)                                                                                                                                                                                                                                                                       | All P6.0/A0 to P6.7/A7 terminals. Analog<br>inputs selected in ADC12MCTLx register,<br>P6Sel.x = 1, $0 \le x \le 7$ ,<br>V <sub>(AVSS)</sub> $\le$ V <sub>P6.x/Ax</sub> $\le$ V <sub>(AVCC)</sub> |       | 0   |      | VAVCC | V    |
|                        | $ \begin{array}{c} \text{Operating supply current} \\ \text{into AV}_{\text{CC}} \text{ terminal} \\ (see Note 3) \end{array} \begin{array}{c} \text{f}_{\text{ADC12CLK}} = 5 \text{ MHz}, \text{ ADC12ON} = 1, \\ \text{REFON} = 0, \text{ SHT0} = 0, \text{ SHT1} = 0, \\ \text{ADC12DIV} = 0 \end{array} $ |                                                                                                                                                                                                   | 2.2 V |     | 0.65 | 0.8   |      |
| I <sub>ADC12</sub>     |                                                                                                                                                                                                                                                                                                               | 3 V                                                                                                                                                                                               |       | 0.8 | 1    | mA    |      |
| _                      | Operating supply current                                                                                                                                                                                                                                                                                      | $f_{ADC12CLK} = 5 \text{ MHz}, \text{ ADC12ON} = 0,$<br>REFON = 1, REF2_5V = 1                                                                                                                    | 3 V   |     | 0.5  | 0.7   | mA   |
| I <sub>REF+</sub>      | into AV <sub>CC</sub> terminal<br>(see Note 4)                                                                                                                                                                                                                                                                | f <sub>ADC12CLK</sub> = 5 MHz, ADC12ON = 0,                                                                                                                                                       | 2.2 V |     | 0.5  | 0.7   |      |
|                        | (See Note 4)                                                                                                                                                                                                                                                                                                  | $REFON = 1, REF2_5V = 0$                                                                                                                                                                          | 3 V   |     | 0.5  | 0.7   | mA   |
| C <sub>I</sub> †       | Input capacitance                                                                                                                                                                                                                                                                                             | Only one terminal can be selected at one time, P6.x/Ax                                                                                                                                            | 2.2 V |     |      | 40    | pF   |
| R <sub>I</sub> †       | Input MUX ON resistance                                                                                                                                                                                                                                                                                       | $0V \le V_{Ax} \le V_{AVCC}$                                                                                                                                                                      | 3 V   |     |      | 2000  | Ω    |

#### 12-bit ADC, power supply and input range conditions

<sup>†</sup> Not production tested, limits verified by design

NOTES: 1. The leakage current is defined in the leakage current table with P6.x/Ax parameter.

2. The analog input voltage range must be within the selected reference voltage range V<sub>R+</sub> to V<sub>R-</sub> for valid conversion results.

3. The internal reference supply current is not included in current consumption parameter I<sub>ADC12</sub>.

4. The internal reference current is supplied via terminal AV<sub>CC</sub>. Consumption is independent of the ADC12ON control bit, unless a conversion is active. The REFON bit enables to settle the built-in reference before starting an A/D conversion.

#### 12-bit ADC, external reference (see Note 1)

| PA                                                               | ARAMETER                                         | TEST CONDITIONS                                                         | VCC       | MIN | MAX               | UNIT |
|------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------|-----------|-----|-------------------|------|
| V <sub>eREF+</sub>                                               | Positive external<br>reference voltage input     | V <sub>eREF+</sub> > V <sub>REF-</sub> /V <sub>eREF-</sub> (see Note 2) |           | 1.4 | V <sub>AVCC</sub> | V    |
| V <sub>REF-</sub> /V <sub>eREF-</sub>                            | Negative external<br>reference voltage input     | V <sub>eREF+</sub> > V <sub>REF-</sub> /V <sub>eREF-</sub> (see Note 3) |           | 0   | 1.2               | V    |
| (V <sub>eREF+</sub> –<br>V <sub>REF-/</sub> V <sub>eREF-</sub> ) | Differential external<br>reference voltage input | V <sub>eREF+</sub> > V <sub>REF-</sub> /V <sub>eREF-</sub> (see Note 4) |           | 1.4 | V <sub>AVCC</sub> | V    |
| I <sub>VeREF+</sub>                                              | Static input current                             | $0V \le V_{eREF+} \le V_{AVCC}$                                         | 2.2 V/3 V |     | ±1                | μA   |
| I <sub>VREF-/VeREF-</sub>                                        | Static input current                             | $0V \le V_{eREF-} \le V_{AVCC}$                                         | 2.2 V/3 V |     | ±1                | μA   |

NOTES: 1. The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C<sub>i</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 12-bit accuracy.

2. The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.

3. The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.

4. The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.



2008

## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

#### 12-bit ADC, built-in reference

| PA                                                                          | RAMETER                                                                          | TEST CONDITIONS                                                                                                                                                                                                       | TA             | VCC       | MIN  | ТҮР | MAX  | UNIT   |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|------|-----|------|--------|
|                                                                             |                                                                                  | REF2_5V = 1 (2.5 V),                                                                                                                                                                                                  | –55°C to 105°C | 3 V       | 2.4  | 2.5 | 2.6  |        |
|                                                                             | Positive built-in                                                                | $I_{VREF+}$ max $\leq I_{VREF+} \leq I_{VREF+}$ min                                                                                                                                                                   | 125°C          | 3 V       | 2.37 | 2.5 | 2.64 |        |
| V <sub>REF+</sub>                                                           | reference voltage<br>output                                                      | REF2_5V = 0 (1.5 V),                                                                                                                                                                                                  | –55°C to 105°C | 2.2 V/3 V | 1.44 | 1.5 | 1.56 | V      |
|                                                                             |                                                                                  | $I_{VREF+}$ max $\leq I_{VREF+} \leq I_{VREF+}$ min                                                                                                                                                                   | 125°C          | 2.2V/3V   | 1.42 | 1.5 | 1.57 |        |
|                                                                             | AV <sub>CC</sub> minimum                                                         | $\begin{array}{l} REF2\_5V = 0, \\ I_{VREF+}max \leq I_{VREF+} \leq I_{VREF+}min \end{array}$                                                                                                                         |                |           | 2.2  |     |      |        |
| AV <sub>CC(min)</sub>                                                       | voltage, Positive<br>built-in reference                                          | $\begin{array}{l} \text{REF2\_5V = 1,} \\ -0.5\text{mA} \leq I_{\text{VREF+}} \leq I_{\text{VREF+}}\text{min} \end{array}$                                                                                            |                |           | 2.8  |     |      | V      |
|                                                                             | active                                                                           | $\begin{array}{l} \text{REF2\_5V = 1,} \\ -1\text{mA} \leq I_{\text{VREF+}} \leq I_{\text{VREF+}}\text{min} \end{array}$                                                                                              |                |           | 2.9  |     |      |        |
| ,                                                                           | Load current out of                                                              |                                                                                                                                                                                                                       |                | 2.2 V     | 0.01 |     | -0.5 | mA     |
| I <sub>VREF+</sub>                                                          | V <sub>REF+</sub> terminal                                                       |                                                                                                                                                                                                                       |                | 3 V       | 0.01 |     | -1   | ША     |
|                                                                             |                                                                                  | I <sub>VREF+</sub> = 500 μA ± 100 μA<br>Analog input voltage ~0.75 V;                                                                                                                                                 |                | 2.2 V     |      |     | ±2   |        |
| . +                                                                         | Load-current                                                                     | Load-current REF2 5V = 0                                                                                                                                                                                              |                | 3 V       |      |     | ±2   | LSB    |
| I <sub>L(VREF)+</sub> <sup>†</sup> regulation V <sub>REF+</sub><br>terminal |                                                                                  | $I_{VREF+} = 500 \ \mu A \pm 100 \ \mu A$ ,<br>Analog input voltage ~1.25 V,<br>REF2_5V = 1                                                                                                                           |                | 3 V       |      |     | ±2   | LSD    |
| I <sub>DL(VREF)</sub> + <sup>‡</sup>                                        | Load current<br>regulation V <sub>REF+</sub><br>terminal                         | $\label{eq:VREF+} \begin{split} &I_{VREF+} = 100 \; \mu A \rightarrow 900 \; \mu A, \\ &C_{VREF+} = 5 \; \mu F, \; ax \; {\sim} 0.5 \times V_{REF+} \\ & \text{Error of conversion result} \leq 1 \; LSB \end{split}$ |                | 3 V       |      |     | 20   | ns     |
| C <sub>VREF+</sub>                                                          | Capacitance at pin<br>V <sub>REF+</sub> (see Note 1)                             | $\begin{array}{l} \text{REFON =1,} \\ \text{0 mA} \leq I_{\text{VREF+}} \leq I_{\text{VREF+}} \text{max} \end{array}$                                                                                                 |                | 2.2 V/3 V | 5    | 10  |      | μF     |
| T <sub>REF+</sub> †                                                         | Temperature<br>coefficient of built-in<br>reference                              | $I_{VREF+}$ is a constant in the range of 0 mA $\leq I_{VREF+} \leq 1$ mA                                                                                                                                             |                | 2.2 V/3 V |      |     | ±100 | ppm/°C |
| <sup>t</sup> refon <sup>†</sup>                                             | Settle time of<br>internal reference<br>voltage (see<br>Figure 38 and Note<br>2) | $I_{VREF+} = 0.5 \text{ mA}, C_{VREF+} = 10 \ \mu\text{F},$<br>$V_{REF+} = 1.5 \text{ V}, V_{AVCC} = 2.2 \text{ V}$                                                                                                   |                |           |      |     | 17   | ms     |

<sup>†</sup> Not production tested, limits characterized

<sup>‡</sup> Not production tested, limits verified by design

NOTES: 1. The internal buffer operational amplifier and the accuracy specifications require an external capacitor. All INL and DNL tests uses two capacitors between pins V<sub>REF+</sub> and AV<sub>SS</sub> and V<sub>REF-</sub>/V<sub>eREF-</sub> and AV<sub>SS</sub>: 10-µF tantalum and 100-nF ceramic.

2. The condition is that the error in a conversion started after  $t_{REFON}$  is less than ±0.5 LSB. The settling time depends on the external capacitive load.



electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)



Figure 38. Typical Settling Time of Internal Reference t<sub>REFON</sub> vs External Capacitor on V<sub>REF</sub>+



electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)



Figure 39. Supply Voltage and Reference Voltage Design  $V_{REF-}/V_{eREF-}$  External Supply



Figure 40. Supply Voltage and Reference Voltage Design V<sub>REF-</sub>/V<sub>eREF-</sub> = AV<sub>SS</sub>, Internally Connected



## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

| PA                     | RAMETER                          | TEST CONDITIONS                                                                          | VCC        | MIN  | ТҮР                                                     | MAX  | UNIT |
|------------------------|----------------------------------|------------------------------------------------------------------------------------------|------------|------|---------------------------------------------------------|------|------|
| f <sub>ADC12CLK</sub>  |                                  | For specified performance of ADC12 linearity parameters                                  | 2.2V/3 V   | 0.45 | 5                                                       | 6.3  | MHz  |
| f <sub>ADC12OSC</sub>  | Internal ADC12<br>oscillator     | ADC12DIV=0, f <sub>ADC12CLK</sub> =f <sub>ADC12OSC</sub>                                 | 2.2 V/ 3 V | 3.7  | 5                                                       | 6.3  | MHz  |
|                        |                                  | $C_{VREF+} \ge 5 \ \mu$ F, Internal oscillator,<br>$f_{ADC12OSC} = 3.7 \ MHz$ to 6.3 MHz | 2.2 V/ 3 V | 2.06 |                                                         | 3.51 |      |
| <sup>t</sup> CONVERT   | Conversion time                  | External $f_{ADC12CLK}$ from ACLK, MCLK, or<br>SMCLK: ADC12SSEL $\neq 0$                 |            |      | $13 \times ADC12DIV \times 1$<br>/f <sub>ADC12CLK</sub> |      | μs   |
| t <sub>ADC12ON</sub> † | Turn-on settling time of the ADC | See Note 1                                                                               |            |      |                                                         | 100  | ns   |
| + +                    | Someling time                    | R <sub>S</sub> = 400 Ω, R <sub>I</sub> = 1000 Ω, C <sub>I</sub> = 30 pF                  | 3 V        | 1220 |                                                         |      |      |
| t <sub>Sample</sub> T  | Sampling time                    | $\tau = [R_S + R_I] \times C_{I;} (\text{see Note 2})$                                   | 2.2 V      | 1400 |                                                         |      | ns   |

#### 12-bit ADC, timing parameters

<sup>†</sup> Limits verified by design

NOTES: 1. The condition is that the error in a conversion started after t<sub>ADC12ON</sub> is less than ±0.5 LSB. The reference and input signal are already settled.

2. Approximately ten Tau ( $\tau$ ) are needed to get an error of less than ±0.5 LSB:

 $t_{Sample} = ln(2^{n+1}) \times (R_S + R_I) \times C_I + 800 \text{ ns}$  where n = ADC resolution = 12, R<sub>S</sub> = external source resistance.

#### 12-bit ADC, linearity parameters

|                | PARAMETER                       | TEST CONDITIONS                                                                                                                                                                                                                                                                      | VCC       | MIN | TYP  | MAX  | UNIT |
|----------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|------|------|------|
| _              | Internal linearity array        | 1.4 V $\leq$ (V <sub>eREF+</sub> – V <sub>REF-</sub> /V <sub>eREF-</sub> ) min $\leq$ 1.6 V                                                                                                                                                                                          | 0.01/01/  |     |      | ±1.7 |      |
| El             | Integral linearity error        | 1.6 V < (V <sub>eREF+</sub> – V <sub>REF-</sub> /V <sub>eREF-</sub> ) min $\leq [V_{AVCC}]$                                                                                                                                                                                          | 2.2 V/3 V |     |      | ±1.7 | LSB  |
| ED             | Differential linearity<br>error | $ \begin{array}{l} (V_{eREF+} - V_{REF-}/V_{eREF-})_{min} \leq (V_{eREF+} - V_{REF-}/V_{eREF-}), \\ C_{VREF+} = 10 \ \mu F \ (tantalum) \ and \ 100 \ nF \ (ceramic) \end{array} $                                                                                                   | 2.2 V/3 V |     |      | ±1   | LSB  |
| EO             | Offset error                    | $ \begin{array}{l} (V_{eREF+} - V_{REF-} / V_{eREF-})_{min} \leq (V_{eREF+} - V_{REF-} / V_{eREF-}), \\ \text{Internal impedance of source } R_S < 100 \ \Omega, \\ C_{VREF+} = 10 \ \mu\text{F} \ (\text{tantalum}) \ \text{and} \ 100 \ n\text{F} \ (\text{ceramic}) \end{array} $ | 2.2 V/3 V |     | ±2   | ±4   | LSB  |
| E <sub>G</sub> | Gain error                      | $ \begin{array}{l} (V_{eREF+} - V_{REF-}/V_{eREF-})_{min} \leq (V_{eREF+} - V_{REF-}/V_{eREF-}), \\ C_{VREF+} = 10 \ \mu F \ (tantalum) \ and \ 100 \ nF \ (ceramic) \end{array} $                                                                                                   | 2.2 V/3 V |     | ±1.1 | ±2   | LSB  |
| E <sub>T</sub> | Total unadjusted<br>error       | $ \begin{array}{l} (V_{eREF+} - V_{REF-} \! / \! V_{eREF-})_{min} \leq (V_{eREF+} - V_{REF-} \! / \! V_{eREF-}), \\ C_{VREF+} = 10 \ \mu F \ (tantalum) \ and \ 100 \ nF \ (ceramic) \end{array} $                                                                                   | 2.2 V/3 V |     | ±2   | ±5   | LSB  |



2008

# electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### 12-bit ADC, temperature sensor and built-in V<sub>MID</sub>

|                               | PARAMETER                              | TEST CONDITIONS                                  | VCC   | MIN  | TYP  | MAX          | UNIT  |  |
|-------------------------------|----------------------------------------|--------------------------------------------------|-------|------|------|--------------|-------|--|
|                               | Operating supply current into          | REFON = 0, INCH = 0Ah,                           | 2.2 V |      | 40   | 120          |       |  |
| ISENSOR                       | AV <sub>CC</sub> terminal (see Note 1) | ADC12ON = 1, $T_A = 25^{\circ}C$                 | 3 V   |      | 60   | 160          | μA    |  |
| v +                           | One Nate O                             | ADC12ON = 1, INCH = 0Ah,                         | 2.2 V |      | 986  |              |       |  |
| V <sub>SENSOR</sub> †         | See Note 2                             | $T_A = 0^{\circ}C$                               | 3 V   |      | 986  |              | mV    |  |
| TO †                          |                                        |                                                  | 2.2 V |      | 3.55 | $3.55\pm3\%$ |       |  |
| TC <sub>SENSOR</sub> †        |                                        | ADC12ON = 1, INCH = 0Ah 3 V                      |       |      | 3.55 | $3.55\pm3\%$ | mV/°C |  |
| . +                           | Sample time required if channel        | ADC12ON = 1, INCH = 0Ah, 2.2                     |       | 30   |      |              | _     |  |
| t <sub>SENSOR(sample)</sub> † | 10 is selected (see Note 3)            | Error of conversion result $\leq$ 1 LSB          | 3 V   | 30   |      |              | μs    |  |
|                               | Current into divider at channel 11     |                                                  | 2.2 V |      |      | NA           | •     |  |
| IVMID                         | (see Note 4)                           | ADC12ON = 1, INCH = 0Bh,                         | 3 V   |      |      | NA           | μA    |  |
|                               |                                        | ADC12ON = 1, INCH = 0Bh,                         | 2.2 V |      | 1.1  | $1.1\pm0.04$ |       |  |
| V <sub>MID</sub>              | AV <sub>CC</sub> divider at channel 11 | V <sub>MID</sub> is ~0.5 × V <sub>AVCC</sub> 3 V |       |      | 1.5  | $1.5\pm0.04$ | V     |  |
| +                             | Sample time required if channel        | ADC12ON = 1, INCH = 0Bh,                         | 2.2 V | 1400 |      |              |       |  |
| t∨MID(sample)                 | 11 is selected (see Note 5)            | Error of conversion result $\leq$ 1 LSB 3 V      |       | 1220 |      |              | ns    |  |

<sup>†</sup> Limits characterized

NOTES: 1. The sensor current I<sub>SENSOR</sub> is consumed if (ADC12ON = 1 and REFON=1) or (ADC12ON=1 and INCH = 0Ah and sample signal is high). When REFON = 1, I<sub>SENSOR</sub> is already included in I<sub>REF+</sub>.

2. The temperature sensor offset can be as much as ±20°C. A single-point calibration is recommended in order to minimize the offset error of the built-in temperature sensor.

3. The typical equivalent impedance of the sensor is 51 kΩ. The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>.

4. No additional current is needed. The V<sub>MID</sub> is used during sampling.

5. The on-time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>; no additional on time is needed.



# electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### flash memory

|                                | PARAMETER                                           | TEST<br>CONDITIONS  | vcc          | MIN             | ТҮР             | МАХ | UNIT             |
|--------------------------------|-----------------------------------------------------|---------------------|--------------|-----------------|-----------------|-----|------------------|
| V <sub>CC(PGM/</sub><br>ERASE) | Program and erase supply voltage                    |                     |              | 2.2             |                 | 3.6 | V                |
| f <sub>FTG</sub>               | Flash timing generator frequency                    |                     |              | 257             |                 | 476 | kHz              |
| I <sub>PGM</sub>               | Supply current from DV <sub>CC</sub> during program |                     | 2.7 V/ 3.6 V |                 | 3               | 5   | mA               |
| I <sub>ERASE</sub>             | Supply current from DV <sub>CC</sub> during erase   |                     | 2.7 V/ 3.6 V |                 | 3               | 7   | mA               |
| t <sub>CPT</sub>               | Cumulative program time                             | See Note 1          | 2.7 V/ 3.6 V |                 |                 | 4   | ms               |
| t <sub>CMErase</sub>           | Cumulative mass erase time                          | See Note 2          | 2.7 V/ 3.6 V | 200             |                 |     | ms               |
|                                | Program/erase endurance                             |                     |              | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles           |
| t <sub>Retention</sub>         | Data retention duration                             | $T_J = 25^{\circ}C$ |              | 100             |                 |     | years            |
| t <sub>Word</sub>              | Word or byte program time                           |                     |              |                 | 35              |     |                  |
| t <sub>Block, 0</sub>          | Block program time for first byte or word           | 1                   |              |                 | 30              |     |                  |
| t <sub>Block, 1-63</sub>       | Block program time for each additional byte or word |                     |              |                 | 21              |     |                  |
| t <sub>Block, End</sub>        | Block program end-sequence wait time                | See Note 3          |              |                 | 6               |     | t <sub>FTG</sub> |
| t <sub>Mass Erase</sub>        | Mass erase time (see Note 4)                        | ]                   |              |                 | 10593           |     |                  |
| t <sub>Seg Erase</sub>         | Segment erase time                                  |                     |              |                 | 4819            |     |                  |

NOTES: 1. The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes.

The mass erase duration generated by the flash timing generator is at least 11.1ms (= 5297×1/f<sub>FTG</sub>,max = 5297×1/476kHz). To achieve the required cumulative mass erase time the Flash Controller's mass erase operation can be repeated until this time is met. (A worst case minimum of 19 cycles are required).

3. These values are hardwired into the Flash Controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ).

4. To erase the complete code area the mass erase has to be performed once with a dummy address in the range of the lower 64kB Flash addresses and once with the dummy address in the upper 64kB Flash addresses.

5. Additional Flash retention documentation located in application report (SLAA392)



#### 2008

# electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### RAM

| PARAMETER        | TEST CONDITIONS | MIN MAX | UNIT |
|------------------|-----------------|---------|------|
| VRAMh See Note 1 | CPU halted      | 1.6     | V    |

NOTE 1: This parameter defines the minimum supply voltage when the data in program memory RAM remain unchanged. No program execution should take place during this supply voltage condition.

#### **JTAG interface**

| PARAMETER                                        |                     | VCC                                             | MIN                                                                         | ТҮР                                                                     | MAX                                                                               | UNIT                                                                      |
|--------------------------------------------------|---------------------|-------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| TCK input frequency                              | See Note 1          | 2.2 V                                           | 0                                                                           |                                                                         | 5                                                                                 |                                                                           |
|                                                  |                     | 3 V                                             | 0                                                                           |                                                                         | 10                                                                                | MHz                                                                       |
| Internal pullup resistance on TMS, TCK, TDI/TCLK | See Note 2          | 2.2 V/ 3 V                                      | 25                                                                          | 60                                                                      | 90                                                                                | kΩ                                                                        |
|                                                  | TCK input frequency | CONDITIONS    TCK input frequency    See Note 1 | PARAMETER  CONDITIONS  VCC    TCK input frequency  See Note 1  2.2 V    3 V | PARAMETERCONDITIONSVCCMINTCK input frequencySee Note 1 $2.2 \lor$ 03 ∨0 | PARAMETER  CONDITIONS  VCC  MIN  TYP    TCK input frequency  See Note 1  2.2 V  0 | PARAMETERCONDITIONSVCCMINTYPMAXTCK input frequencySee Note 12.2 V053 V010 |

NOTES: 1. f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.

2. TMS, TDI/TCLK, and TCK pullup resistors are implemented in all versions.

#### JTAG fuse (see Note 1)

|                     | PARAMETER                                           | TEST CONDITIONS     | MIN | MAX | UNIT |
|---------------------|-----------------------------------------------------|---------------------|-----|-----|------|
| V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition           | $T_A = 25^{\circ}C$ | 2.5 |     | V    |
| $V_{\text{FB}}$     | Voltage level on TDI/TCLK for fuse blow: F versions |                     | 6   | 7   | V    |
| I <sub>FB</sub>     | Supply current into TDI/TCLK during fuse blow       |                     |     | 100 | mA   |
| t <sub>FB</sub>     | Time to blow fuse                                   |                     |     | 1   | ms   |

NOTE 1: Once the fuse is blown, no further access to the MSP430 JTAG/Test and emulation features is possible. The JTAG block is switched to bypass mode.



2008

### **APPLICATION INFORMATION**

Port P1 pin schematic: P1.0 to P1.7, input/output with Schmitt trigger





2008

### Port P1.0 to P1.7 pin functions

|                 |                                     | TUNCTION       | CONTROL BIT                                                                       | CONTROL BITS / SIGNALS                                                                                                                                                                                                                   |  |  |  |
|-----------------|-------------------------------------|----------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIN NAME (P1.X) | PIN NAME (P1.X) X FUNCTION          |                | P1DIR.x                                                                           | P1SEL.x                                                                                                                                                                                                                                  |  |  |  |
| P1.0/TACLK      | 0                                   | P1.0 (I/O)     | l: 0; 0: 1                                                                        | 0                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.TACLK | 0                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | CAOUT          | 1                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
| P1.1/TA0        | 1                                   | P1.1 (I/O)     | l: 0; O: 1                                                                        | 0                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.CCI0A | 0                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.TA0   | 1                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
| P1.2/TA1        | 2                                   | P1.2 (I/O)     | l: 0; O: 1                                                                        | 0                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.CCI0A | 0                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.TA0   | 0      1        1      1        1: 0; 0: 1      0        0      1        1      1 |                                                                                                                                                                                                                                          |  |  |  |
| P1.3/TA2        | 3                                   | P1.3 (I/O)     | l: 0; O: 1                                                                        | 0                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.CCI0A | 0                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.TA0   | 1                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
| P1.4/SMCLK      | 4                                   | P1.4 (I/O)     | l: 0; O: 1                                                                        | 0                                                                                                                                                                                                                                        |  |  |  |
|                 | 1 2<br>2 3<br>ACLK 4<br>0 5<br>.1 6 | SMCLK          | 1                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
| P1.5/TA0        | 5                                   | P1.5 (I/O)     | l: 0; O: 1                                                                        | 0                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.CCI0A | 0                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.TA0   | 1                                                                                 | 1      1      0      1      0      1      0      1      0      1      0      1      0      1      0      1      0      1      0      1      0      1      0      1      0      1      0      1      0      1      0      1      0      1 |  |  |  |
| P1.6/TA1        | 6                                   | P1.6 (I/O)     | l: 0; O: 1                                                                        | 0                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.CCI0A | 0                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.TA1   | 1                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
| P1.7/TA2        | 7                                   | P1.7 (I/O)     | l: 0; 0: 1                                                                        | 0                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer_A3.CCI0A | 0                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |
|                 |                                     | Timer A3.TA2   | 1                                                                                 | 1                                                                                                                                                                                                                                        |  |  |  |



2008







2008

### Port P2.0 to P2.4, P2.6, and P2.7 pin functions

| PIN NAME (P2.X)                                                                                      |     | FUNCTION         | CON                                                                                                                                                                                                                                                                                                                                | <b>CONTROL BITS / SIGNALS</b> |                                                                                                                                                                                                                                                                                                                              |  |  |  |
|------------------------------------------------------------------------------------------------------|-----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIN NAME (P2.X)                                                                                      |     |                  | CAPD.x                                                                                                                                                                                                                                                                                                                             | P2DIR.x                       | P2SEL.x                                                                                                                                                                                                                                                                                                                      |  |  |  |
| P2.0/ACLK/CA2                                                                                        | 0   | P2.0 (I/O)       | 0                                                                                                                                                                                                                                                                                                                                  | l: 0; O: 1                    | 0                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      |     | ACLK             | 0                                                                                                                                                                                                                                                                                                                                  | 1                             | 1                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      |     | CA2              | 1                                                                                                                                                                                                                                                                                                                                  | Х                             | Х                                                                                                                                                                                                                                                                                                                            |  |  |  |
| P2.1/TAINCLK/CA3                                                                                     | 1   | P2.1 (I/O)       | 0                                                                                                                                                                                                                                                                                                                                  | l: 0; O: 1                    | 0                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      |     | Timer_A3.INCLK   | 0                                                                                                                                                                                                                                                                                                                                  | 0                             | 1                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      |     | DV <sub>SS</sub> | 0                                                                                                                                                                                                                                                                                                                                  | 1                             | 1                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      | САЗ | CA3              | 1                                                                                                                                                                                                                                                                                                                                  | Х                             | Х                                                                                                                                                                                                                                                                                                                            |  |  |  |
| P2.2/CAOUT/TA0/                                                                                      | 2   | P2.2 (I/O)       | 0                                                                                                                                                                                                                                                                                                                                  | l: 0; O: 1                    | 0                                                                                                                                                                                                                                                                                                                            |  |  |  |
| CA4                                                                                                  |     | CAOUT            | 0                                                                                                                                                                                                                                                                                                                                  | 1                             | 1                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      |     | TA0              | 0                                                                                                                                                                                                                                                                                                                                  | 0                             | 1                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      |     | CA4              | 1                                                                                                                                                                                                                                                                                                                                  | Х                             | Х                                                                                                                                                                                                                                                                                                                            |  |  |  |
| P2.3/CA0/TA1                                                                                         | 3   | P2.3 (I/O)       | 0                                                                                                                                                                                                                                                                                                                                  | l: 0; O: 1                    | 0                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      |     | Timer_A3.TA1     | 0                                                                                                                                                                                                                                                                                                                                  | 1                             | 1                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      |     | CA0              | 0      I: 0; 0: 1      0        0      1      1        0      0      1        1      X      X        0      1: 0; 0: 1      0        0      1: 0; 0: 1      0        1      X      X        0      1: 0; 0: 1      0        1      X      X        0      1: 0; 0: 1      0        0      1: 0; 0: 1      0        1      X      1 | Х                             |                                                                                                                                                                                                                                                                                                                              |  |  |  |
| P2.4/CA1/TA2                                                                                         | 4   | P2.4 (I/O)       | 0                                                                                                                                                                                                                                                                                                                                  | l: 0; O: 1                    | 0                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 22.1/TAINCLK/CA3<br>22.2/CAOUT/TA0/<br>CA4<br>22.3/CA0/TA1<br>22.4/CA1/TA2<br>22.6/ADC12CLK†/<br>CA6 |     | Timer_A3.TA2     | 0                                                                                                                                                                                                                                                                                                                                  | 1                             | Х                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      |     | CA1              | 1                                                                                                                                                                                                                                                                                                                                  | Х                             | X<br>0<br>1<br>1<br>X<br>0<br>1<br>1<br>X<br>0<br>1<br>X<br>0<br>X<br>1<br>0<br>X<br>1<br>0<br>1<br>X<br>0<br>1<br>1<br>X<br>0<br>1<br>1<br>X<br>0<br>1<br>1<br>1<br>X<br>0<br>1<br>1<br>1<br>X<br>0<br>1<br>1<br>1<br>X<br>0<br>1<br>1<br>1<br>X<br>0<br>1<br>1<br>1<br>X<br>0<br>1<br>1<br>1<br>X<br>0<br>1<br>1<br>1<br>1 |  |  |  |
| P2.6/ADC12CLK†/                                                                                      | 6   | P2.6 (I/O)       | 0                                                                                                                                                                                                                                                                                                                                  | l: 0; O: 1                    | 0                                                                                                                                                                                                                                                                                                                            |  |  |  |
| CA6                                                                                                  | 1   | ADC12CLK†        | 0                                                                                                                                                                                                                                                                                                                                  | 1                             | 1                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      |     | CA6              | 1                                                                                                                                                                                                                                                                                                                                  | Х                             | Х                                                                                                                                                                                                                                                                                                                            |  |  |  |
| P2.7/TA0/CA7                                                                                         | 7   | P2.7 (I/O)       | 0                                                                                                                                                                                                                                                                                                                                  | l: 0; O: 1                    | 0                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      | 1   | Timer_A3.TA0     | 0                                                                                                                                                                                                                                                                                                                                  | 1                             | 1                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                      | 1   | CA7              | 1                                                                                                                                                                                                                                                                                                                                  | Х                             | Х                                                                                                                                                                                                                                                                                                                            |  |  |  |

<sup>†</sup> MSP430F24x and MSP430F23x devices only NOTE: X: Don't care.



2008



### Port P2 pin schematic: P2.5, input/output with Schmitt trigger

#### Port P2.5 pin functions

| PIN NAME (P2.X)            | v | FUNCTION         | <b>CONTROL BITS / SIGNALS</b> |      |            |         |  |  |
|----------------------------|---|------------------|-------------------------------|------|------------|---------|--|--|
| FIN INAWIE (F2.A)          | X | FUNCTION         | CAPD                          | DCOR | P2DIR.5    | P2SEL.5 |  |  |
| P2.5/R <sub>OSC</sub> /CA5 | 5 | P2.5 (I/O)       | 0                             | 0    | l: 0; 0: 1 | 0       |  |  |
|                            |   | R <sub>OSC</sub> | 0                             | 1    | Х          | Х       |  |  |
|                            |   | DV <sub>SS</sub> | 0                             | 0    | 1          | 1       |  |  |
|                            |   | CA5              | 1 or selected                 | 0    | Х          | Х       |  |  |

NOTE: X: Don't care.



#### 2008





### Port P3.0 to P3.7 pin functions

|                                                                                                                                                                                                                                                  |   |                                                          | CONTROL BIT | S / SIGNALS |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------------------------------------------|-------------|-------------|
| PIN NAME (P3.X)                                                                                                                                                                                                                                  | X | FUNCTION                                                 | P3DIR.x     | P3SEL.x     |
| P3.0/UCB0STE/                                                                                                                                                                                                                                    | 0 | P3.0 (I/O)                                               | l: 0; O: 1  | 0           |
| UCA0CLK                                                                                                                                                                                                                                          |   | UCB0STE/UCA0CLK (see Notes 2 and 4)                      | Х           | 1           |
| P3.1/UCB0SIMO/                                                                                                                                                                                                                                   | 1 | P3.1 (I/O)                                               | l: 0; O: 1  | 0           |
| UCB0SDA                                                                                                                                                                                                                                          |   | UCB0SIMO/UCB0SDA (see Notes 2 and 3)                     | Х           | 1           |
| P3.2/UCB0SOMI/                                                                                                                                                                                                                                   | 2 | P3.2 (I/O)                                               | l: 0; O: 1  | 0           |
| UCB0SCL                                                                                                                                                                                                                                          |   | UCB0SOMI/UCB0SCL (see Notes 2 and 3)                     | Х           | 1           |
| 3.3/UCB0CLK/                                                                                                                                                                                                                                     | 3 | P3.3 (I/O)                                               | l: 0; O: 1  | 0           |
| UCA0STE                                                                                                                                                                                                                                          |   | UCB0CLK/UCA0STE (see Note 2)                             | Х           | 1           |
| P3.4/UCA0TXD/                                                                                                                                                                                                                                    | 4 | P3.4 (I/O)                                               | l: 0; O: 1  | 0           |
| UCA0SIMO                                                                                                                                                                                                                                         |   | UCA0TXD/UCA0SIMO (see Note 2)                            | Х           | 1           |
| P3.5/UCA0RXD/                                                                                                                                                                                                                                    | 5 | P3.5 (I/O)                                               | l: 0; O: 1  | 0           |
| UCA0SOMI                                                                                                                                                                                                                                         |   | UCA0RXD/UCA0SOMI (see Note 2)                            | Х           | 1           |
| 3.0/UCB0STE/<br>CA0CLK<br>3.1/UCB0SIMO/<br>CB0SDA<br>3.2/UCB0SOMI/<br>CB0SCL<br>3.3/UCB0CLK/<br>CA0STE<br>3.4/UCA0TXD/<br>CA0SIMO<br>3.5/UCA0RXD/<br>CA0SOMI<br>3.6/UCA1TXD <sup>†</sup> /<br>CA1SIMO <sup>†</sup><br>3.7/UCA1RXD <sup>†</sup> / | 6 | P3.6 (I/O)                                               | l: 0; O: 1  | 0           |
| UCA1SIMO <sup>†</sup>                                                                                                                                                                                                                            |   | UCA1TXD <sup>†</sup> /UCA1SIMO <sup>†</sup> (see Note 2) | Х           | 1           |
| P3.7/UCA1RXD <sup>†</sup> /                                                                                                                                                                                                                      | 7 | P3.7 (I/O)                                               | l: 0; O: 1  | 0           |
| UCA1SOMI <sup>†</sup>                                                                                                                                                                                                                            |   | UCA1RXD <sup>†</sup> /UCA1SOMI <sup>†</sup> (see Note 2) | Х           | 1           |

<sup>†</sup> MSP430F24x and MSP430F24x1 devices only

NOTES: 1. X: Don't care.

2. The pin direction is controlled by the USCI module.

3. In case the I2C functionality is selected the output drives only the logical 0 to V<sub>SS</sub> level.

4. UCA0CLK function takes precedence over UCB0STE function. If the pin is required as UCA0CLK input or output USCI A/B0 will be forced to 3-wire SPI mode if 4-wire SPI mode is selected.







### Port P4.0 to P4.7 pin functions

|                       |   |                                                | CONTROL BI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | rs / Signals |
|-----------------------|---|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| PIN NAME (P4.X)       |   |                                                | P4DIR.x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | P4SEL.x      |
| P4.0/TB0              | 0 | P4.0 (I/O)                                     | l: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0            |
|                       |   | Timer_B7.CCI0A and Timer_B7.CCI0B              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
|                       |   | Timer_B7.TB0                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
| P4.1/TB1              | 1 | P4.1 (I/O)                                     | l: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0            |
|                       |   | Timer_B7.CCI1A and Timer_B7.CCI1B              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
|                       |   | Timer_B7.TB1                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
| P4.2/TB2              | 2 | P4.2 (I/O)                                     | I: 0; O: 1      0        B7.CCI0B      0      1        1      1      1        I: 0; O: 1      0      1        B7.CCI1B      0      1        D      1      1        B7.CCI1B      0      1        D      1      1        B7.CCI2B      0      1        B7.CCI2B      0      1        B7.CCI3B <sup>†</sup> 0      1        I: 0; O: 1      0      1        B7.CCI3B <sup>†</sup> 0      1        I: 0; O: 1      0      1        B7.CCI3B <sup>†</sup> 0      1        I: 0; O: 1      0      1        B7.CCI3B <sup>†</sup> 0      1        I: 0; O: 1      0      1        B7.CCI4B <sup>†</sup> 0      1        I: 0; O: 1      0      1        B7.CCI5B <sup>†</sup> 0      1        I: 0; O: 1      0      1 | 0            |
|                       |   | Timer_B7.CCI2A and Timer_B7.CCI2B              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
|                       |   | Timer_B7.TB2                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
| P4.3/TB3 <sup>†</sup> | 3 | P4.3 (I/O)                                     | l: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0            |
|                       |   | Timer_B7.CCI3A and Timer_B7.CCI3B <sup>†</sup> | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
|                       |   | Timer_B7.TB3 <sup>†</sup>                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
| P4.4/TB4 <sup>†</sup> | 4 | P4.4 (I/O)                                     | l: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0            |
|                       |   | Timer_B7.CCI4A and Timer_B7.CCI4B <sup>†</sup> | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
|                       |   | Timer_B7.TB4 <sup>†</sup>                      | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1            |
| P4.5/TB5 <sup>†</sup> | 5 | P4.5 (I/O)                                     | l: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0            |
|                       |   | Timer_B7.CCI5A and Timer_B7.CCI5B <sup>†</sup> | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
|                       |   | Timer_B7.TB5 <sup>†</sup>                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
| P4.6/TB6 <sup>†</sup> | 6 | P4.6 (I/O)                                     | l: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0            |
|                       |   | Timer_B7.CCI6A and Timer_B7.CCI6B <sup>†</sup> | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
|                       |   | Timer_B7.TB6 <sup>†</sup>                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |
| P4.7/TBCLK            | 7 | P4.7 (I/O)                                     | l: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0            |
|                       |   | Timer_B7.TBCLK                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1            |

<sup>†</sup> MSP430F24x and MSP430F24x1 devices only



#### 2008





### Port P5.0 to P5.3 pin functions

|                              |   |                                                                 | CONTROL BI | CONTROL BITS / SIGNALS |  |  |
|------------------------------|---|-----------------------------------------------------------------|------------|------------------------|--|--|
| PIN NAME (P5.X)              | X | FUNCTION                                                        | P5DIR.x    | P5SEL.x                |  |  |
| P5.0/UCB1STE <sup>†</sup> /  | 0 | P5.0 (I/O)                                                      | l: 0; O: 1 | 0                      |  |  |
| UCA1CLK <sup>†</sup>         |   | UCB1STE <sup>†</sup> /UCA1CLK <sup>†</sup> (see Notes 2 and 4)  | Х          | 1                      |  |  |
| P5.1/UCB1SIMO <sup>†</sup> / | 1 | P5.1 (I/O)                                                      | I: 0; O: 1 | 0                      |  |  |
| UCB1SDA <sup>†</sup>         |   | UCB1SIMO <sup>†</sup> /UCB1SDA <sup>†</sup> (see Notes 2 and 3) | Х          | 1                      |  |  |
| P5.2/UCB1SOMI <sup>†</sup> / | 2 | P5.2 (I/O)                                                      | l: 0; O: 1 | 0                      |  |  |
| UCB1SCL <sup>†</sup>         |   | UCB1SOMI <sup>†</sup> /UCB1SCL <sup>†</sup> (see Notes 2 and 3) | Х          | 1                      |  |  |
| P5.3/UCB1CLK <sup>†</sup> /  | 3 | P5.3 (I/O)                                                      | l: 0; O: 1 | 0                      |  |  |
| UCA1STE <sup>†</sup>         |   | UCB1CLK <sup>†</sup> /UCA1STE <sup>†</sup> (see Note 2)         | Х          | 1                      |  |  |

<sup>†</sup> <sup>†</sup> MSP430F24x and MSP430F24x1 devices only

NOTES: 1. X: Don't care.

- 2. The pin direction is controlled by the USCI module.
- 3. In case the I2C functionality is selected the output drives only the logical 0 to  $V_{SS}$  level.

4. UCA01CLK function takes precedence over UCB1STE function. If the pin is required as UCA1CLK input or output USCI A/B1 will be forced to 3-wire SPI mode if 4-wire SPI mode is selected.







## Port P5.4 to P5.7 pin functions

|                 |   |                 | CONTROL BITS / SIG |         |  |
|-----------------|---|-----------------|--------------------|---------|--|
| PIN NAME (P5.X) | X | FUNCTION        | P5DIR.x            | P5SEL.x |  |
| P5.4/MCLK       | 4 | P5.4 (I/O)      | l: 0; 0: 1         | 0       |  |
|                 |   | MCLK            | 1                  | 1       |  |
| P5.5/SMCLK      | 5 | P5.5 (I/O)      | l: 0; 0: 1         | 0       |  |
|                 |   | SMCLK           | 1                  | 1       |  |
| P5.6/ACLK       | 6 | P5.6 (I/O)      | l: 0; 0: 1         | 0       |  |
|                 |   | ACLK            | 1                  | 1       |  |
| P5.7/TBOUTH/    | 7 | P5.7 (I/O)      | l: 0; 0: 1         | 0       |  |
| SVSOUT          |   | Timer_B7.TBOUTH | 0                  | 1       |  |
|                 |   | SVSOUT          | 1                  | 1       |  |



2008



### Port P6 pin schematic: P6.0 to P6.6, input/output with Schmitt trigger

### Port P6.0 to P6.6 pin functions

|                      |   |                 | CONT       | ROL BITS / SIG | NALS        |
|----------------------|---|-----------------|------------|----------------|-------------|
| PIN NAME (P6.X)      | x | FUNCTION        | P6DIR.x    | P6SEL.x        | CAPD.x      |
| P6.0/A0 <sup>†</sup> | 0 | P5.0 (I/O)      | l: 0; 0: 1 | 0              | 0           |
|                      |   | A0 <sup>†</sup> | Х          | Х              | 1           |
| P6.1/A1 <sup>†</sup> | 1 | P5.1 (I/O)      | l: 0; 0: 1 | 0              | 0           |
|                      |   | A1 <sup>†</sup> | Х          | Х              | 1           |
| P6.2/A2 <sup>†</sup> | 2 | P5.2 (I/O)      | l: 0; 0: 1 | 0              | 0           |
|                      |   | A2 <sup>†</sup> | Х          | Х              | 1           |
| P6.3/A3 <sup>†</sup> | 3 | P5.3 (I/O)      | l: 0; 0: 1 | 0              | 0           |
|                      |   | A3 <sup>†</sup> | Х          | Х              | 1           |
| P6.4/A4 <sup>†</sup> | 4 | P5.4 (I/O)      | l: 0; 0: 1 | 0              | 0           |
|                      |   | A4 <sup>†</sup> | Х          | Х              | 1<br>0<br>1 |
| P6.5/A5 <sup>†</sup> | 5 | P5.5 (I/O)      | l: 0; 0: 1 | 0              | 0           |
|                      |   | A5 <sup>†</sup> | Х          | Х              | 1           |
| P6.6/A6 <sup>†</sup> | 6 | P6.6 (I/O)      | l: 0; 0: 1 | 0              | 0           |
|                      |   | A6 <sup>†</sup> | Х          | Х              | 1           |

<sup>†</sup> MSP430F24x and MSP430F23x devices only





Port P6 pin schematic: P6.7, input/output with Schmitt trigger

## Port P6.7 pin functions

|                 | v | FUNCTION         | <b>CONTROL BITS / SIGNALS</b> |   |        |  |  |  |
|-----------------|---|------------------|-------------------------------|---|--------|--|--|--|
| PIN NAME (P6.X) | x | FUNCTION         | P6DIR.x P6SEL.x C             |   | CAPD.x |  |  |  |
| P6.7/A7/SVSIN   | 7 | P6.7 (I/O)       | l: 0; O: 1                    | 0 | 0      |  |  |  |
|                 |   | DV <sub>SS</sub> | 1                             | 1 | 0      |  |  |  |
|                 |   | A7               | х                             | Х | 1      |  |  |  |
|                 |   | SVSIN (VLD = 15) | Х                             | Х | 1      |  |  |  |



2008

### **APPLICATION INFORMATION**

### JTAG pins (TMS, TCK, TDI/TCLK, TDO/TDI), input/output with Schmitt trigger



During Programming Activity and During Blowing of the Fuse, Pin TDO/TDI Is Used to Apply the Test Input Data for JTAG Circuitry



### **APPLICATION INFORMATION**

#### JTAG fuse check mode

MSP430 devices that have the fuse on the TDI/TCLK terminal have a fuse check mode that tests the continuity of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check current,  $I_{TF}$ , of 1 mA at 3 V, 2.5 mA at 5 V can flow from the TDI/TCLK pin to ground if the fuse is not burned. Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power consumption.

Activation of the fuse check mode occurs with the first negative edge on the TMS pin after power up or if the TMS is being held low during power up. The second positive edge on the TMS pin deactivates the fuse check mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the fuse check mode has the potential to be activated.

The fuse check current will only flow when the fuse check mode is active and the TMS pin is in a low state (see Figure 41). Therefore, the additional current flow can be prevented by holding the TMS pin high (default condition).



Figure 41. Fuse Check Mode Current



2008

### **Data Sheet Revision History**

| LITERATURE<br>NUMBER | SUMMARY                 |
|----------------------|-------------------------|
| SLAS584              | Product Preview release |





10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| MSP430F249MPMEP  | ACTIVE        | LQFP         | PM                 | 64   | 160            | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -55 to 125   | M430F249M<br>PMEP       | Samples |
| V62/09601-01XE   | ACTIVE        | LQFP         | PM                 | 64   | 160            | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -55 to 125   | M430F249M<br>PMEP       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF MSP430F249-EP :

• Catalog: MSP430F249

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

5-Jan-2022

www.ti.com

Texas

**INSTRUMENTS** 

### TRAY



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device          | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|-----------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| MSP430F249MPMEP | PM              | LQFP            | 64   | 160 | 8 X 20               | 150                        | 315    | 135.9     | 7620       | 15.2       | 13.1       | 13         |
| V62/09601-01XE  | PM              | LQFP            | 64   | 160 | 8 X 20               | 150                        | 315    | 135.9     | 7620       | 15.2       | 13.1       | 13         |

## PM0064A



## **PACKAGE OUTLINE**

## LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MS-026.



## **PM0064A**

## **EXAMPLE BOARD LAYOUT**

## LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



5. Publication IPC-7351 may have alternate designs.

Solder mask tolerances between and around signal pads can vary based on board fabrication site.
 For more information, see Texas Instruments literature number SLMA004 (www.ti.com/lit/slma004).



## PM0064A

## **EXAMPLE STENCIL DESIGN**

## LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated