

## <span id="page-0-0"></span>**Description**

The SCM1200MF series are high voltage 3-phase motor driver ICs in which transistors, pre-driver ICs (MICs), and bootstrap circuits (diodes and resistors) are highly integrated.

These products can run on a 3-shunt current detection system and optimally control the inverter systems of medium-capacity motors that require universal input standards.

### **Features**

- Each Half-bridge Circuit Consists of a Pre-driver IC
- In Case of Abnormal Operation, All Outputs Shut Down via Three FO Pins Connected Together
- Built-in Bootstrap Diodes with Current Limiting Resistors (22  $\Omega$ )
- CMOS-compatible Input (3.3 V or 5 V)
- Bare Lead Frame: Pb-free (RoHS Compliant)
- Isolation Voltage: 2500 V (for 1 min),
- UL-recognized Component (File No.: E118037)
- Fault Signal Output at Protection Activation
- Protections Include:
- Undervoltage Lockout for Power Supply High-side (UVLO\_VB): Auto-restart Low-side (UVLO\_VCC): Auto-restart Overcurrent Protection (OCP): Auto-restart Simultaneous On-state Prevention: Auto-restart Thermal Shutdown (TSD): Auto-restart

# **Typical Application**



# **Package**

### DIP33

Pin Pitch: 1.27 mm Mold Dimensions:  $47 \text{ mm} \times 19 \text{ mm} \times 4.4 \text{ mm}$ 



Not to scale

# **Selection Guide**

• Power Device:  $IGBT + \text{FRD}$  (600 V)



\* Uses a shorter blanking time for OCP activation.

# **Applications**

For motor drives such as:

- Refrigerator Compressor Motor
- Air Conditioner Compressor Motor
- Washing Machine Main Motor
- Fan Motor
- Pump Motor

## **Contents**

<span id="page-1-0"></span>



## <span id="page-3-0"></span>**1. Absolute Maximum Ratings**

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current  $(-)$ .



Unless specifically noted,  $\widetilde{T}_A = 25^{\circ}C$ .

 $<sup>(1)</sup>$  Should be derated depending on an actual case temperature. See Section 15.4.</sup>

<span id="page-3-2"></span><span id="page-3-1"></span><sup>(2)</sup> Refers to a case temperature measured during IC operation.

<span id="page-3-3"></span><sup>(3)</sup> Refers to the junction temperature of each chip built in the IC, including the monolithic ICs (MICs), transistors, and

<span id="page-3-4"></span>freewheeling diodes.<br>
<sup>(4)</sup> Refers to voltage conditions to be applied between the case and all pins. All pins have to be shorted.



## <span id="page-4-0"></span>**2. Recommended Operating Conditions**

### <span id="page-5-0"></span>**3. Electrical Characteristics**

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current  $(-)$ .

<span id="page-5-1"></span>Unless specifically noted,  $T_A = 25 \degree C$ ,  $V_{CC} = 15 V$ .

## <span id="page-5-9"></span><span id="page-5-8"></span><span id="page-5-4"></span><span id="page-5-3"></span>**3.1. Characteristics of Control Parts**

<span id="page-5-5"></span>

<span id="page-5-13"></span><span id="page-5-12"></span><span id="page-5-11"></span><span id="page-5-10"></span><span id="page-5-7"></span><span id="page-5-6"></span><span id="page-5-2"></span>-\* Refers to the junction temperature of the built-in monolithic ICs (MICs).



## <span id="page-6-0"></span>**3.2. Bootstrap Diode Characteristics**

# **3.3. Thermal Resistance Characteristics**



- $<sup>(1)</sup>$  Refers to a case temperature at the measurement point described in Figure 3-1, below.</sup>

<span id="page-6-4"></span><span id="page-6-3"></span><sup>(2)</sup> Refers to steady-state thermal resistance between the junction of the built-in transistors and the case. For transient thermal characteristics, see Section 15.1.

<span id="page-6-5"></span><sup>(3)</sup> Refers to steady-state thermal resistance between the junction of the built-in freewheeling diodes and the case.

<span id="page-6-1"></span>

<span id="page-6-2"></span>Figure 3-1. Case Temperature Measurement Point

### <span id="page-7-0"></span>**3.4. Transistor Characteristics**

[Figure 3-2 p](#page-7-2)rovides the definitions of switching characteristics described in this and the following sections.



Figure 3-2. Switching Characteristics Definitions

<span id="page-7-2"></span><span id="page-7-1"></span>



## <span id="page-8-0"></span>**3.4.2. SCM1242MF**



## <span id="page-8-1"></span>**3.4.3. SCM1263MF**



## <span id="page-9-0"></span>**3.4.4. SCM1243MF**



## <span id="page-9-1"></span>**3.4.5. SCM1265MF**



## <span id="page-10-0"></span>**3.4.6. SCM1245MF**



## <span id="page-10-1"></span>**3.4.7. SCM1256MF**



## <span id="page-11-0"></span>**3.4.8. SCM1246MF**



### <span id="page-12-0"></span>**4. Mechanical Characteristics**



When mounting a heatsink, it is recommended to use a metric screw of M3 and a plain washer of 7 mm ( $\varphi$ ) together at each end of it. For more details about screw tightening, see Section 13.2.





## <span id="page-12-2"></span><span id="page-12-1"></span>**5. Insulation Distance**



\* Refers to when a heatsink to be mounted is flat. If your application requires a clearance exceeding the maximum distance given above, use an alternative (e.g., a convex heatsink) that will meet the target requirement.

<span id="page-12-3"></span>

Figure 5-1. Insulation Distance Definitions

### <span id="page-13-0"></span>**6. Truth Table**

[Table 6-1 i](#page-13-1)s a truth table that provides the logic level definitions of operation modes.

In the case where HIxN and LINx signals in each phase are high at the same time, the simultaneous on-state prevention sets both the high- and low-side transistors off.

After the IC recovers from a UVLO\_VCC condition, the high- and low-side transistors resume switching, according to the input logic levels of the HINx and LINx signals (level-triggered).

After the IC recovers from a UVLO\_VB condition, the high-side transistors resume switching at the next rising edge of an HINx signal (edge-triggered).

<span id="page-13-1"></span>

| Table 6-1. Truth Table for Operation Modes                      |                           |                       |                      |                     |
|-----------------------------------------------------------------|---------------------------|-----------------------|----------------------|---------------------|
| Mode                                                            | <b>HIN</b> x              | <b>LINx</b>           | High-side Transistor | Low-side Transistor |
| Normal Operation                                                | L                         | $\mathbf L$           | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | H                         | $\mathbf L$           | <b>ON</b>            | <b>OFF</b>          |
|                                                                 | $\mathbf{L}$              | H                     | <b>OFF</b>           | <b>ON</b>           |
|                                                                 | H                         | H                     | <b>OFF</b>           | <b>OFF</b>          |
| External Shutdown Signal Input<br>$FO = L$                      | $\mathbf L$               | $\mathbf L$           | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | H                         | $\mathbf{L}$          | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | L                         | $\, {\rm H}$          | OFF                  | <b>OFF</b>          |
|                                                                 | $\boldsymbol{\mathrm{H}}$ | H                     | OFF                  | <b>OFF</b>          |
| Undervoltage Lockout for<br>High-side Power Supply<br>(UVLO_VB) | $\mathbf L$               | $\Gamma$              | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | H                         | L                     | OFF                  | <b>OFF</b>          |
|                                                                 | L                         | H                     | OFF                  | <b>ON</b>           |
|                                                                 | H.                        | H                     | <b>OFF</b>           | <b>OFF</b>          |
| Undervoltage Lockout for<br>Low-side Power Supply<br>(UVLO_VCC) | L                         | $\overline{\text{L}}$ | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | H                         | $\mathbf L$           | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | $\overline{\mathbf{L}}$   | $\overline{H}$        | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | È                         | $\mathbf{H}^{\prime}$ | <b>OFF</b>           | <b>OFF</b>          |
| <b>Overcurrent Protection (OCP)</b>                             | L                         | $\mathbf L$           | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | H                         | $\mathbf L$           | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | L                         | H                     | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | H                         | H                     | <b>OFF</b>           | <b>OFF</b>          |
| Thermal Shutdown (TSD)                                          | $\mathbf L$               | $\mathbf L$           | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | $\, {\rm H}$              | L                     | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | L                         | H                     | <b>OFF</b>           | <b>OFF</b>          |
|                                                                 | H                         | H                     | <b>OFF</b>           | <b>OFF</b>          |

Table 6-1. Truth Table for Operation Modes

# <span id="page-14-0"></span>**7. Block Diagram**



# <span id="page-15-0"></span>**8. Pin Configuration Definitions**







# <span id="page-16-0"></span>**9. Typical Applications**

CR filters and Zener diodes should be added to your application as needed. This is to protect each pin against surge voltages causing malfunctions, and to avoid the IC being used under the conditions exceeding the absolute maximum ratings where critical damage is inevitable. Then, check all the pins thoroughly under actual operating conditions to ensure that your application works flawlessly.



Figure 9-1. Typical Application Using Three Shunt Resistors



Figure 9-2. Typical Application Using a Single Shunt Resistor

# <span id="page-18-0"></span>**10. Physical Dimensions**

# <span id="page-18-1"></span>**10.1. Leadform 2552**



# <span id="page-19-0"></span>**10.2. Leadform 2557 (Long Lead Type)**



# <span id="page-20-0"></span>**10.3. Reference PCB Hole Sizes**

<span id="page-20-1"></span>

#### <span id="page-21-0"></span>**12. Functional Descriptions**

All the characteristic values given in this section are typical values, unless they are specified as minimum or maximum.

For pin descriptions, this section employs a notation system that denotes a pin name with the arbitrary letter "x", depending on context. The U-, V-, and W-phases are represented as the pin numbers 1, 2, and 3, respectively. Thus, "the VBx pin" is used when referring to any or all of the VB1, VB2, or VB3 pin. Also, when different pin names are mentioned as a pair (e.g., "the VBx and HSx pins"), they are meant to be the pins in the same phase.

#### <span id="page-21-1"></span>**12.1. Turning On and Off the IC**

The procedures listed below provide recommended startup and shutdown sequences.

To turn on the IC properly, do not apply any voltage on the VBB, HINx, and LINx pins until the VCCx pin voltage has reached a stable state ( $V_{CC(ON)} \ge 12.5$  V). It is required to fully charge bootstrap capacitors,  $C_{\text{BOOTx}}$ , at startup (see Section 12.2.2).

To turn off the IC, set the HINx and LINx pins to logic low (or "L"), and then decrease the VCCx pin voltage.

### <span id="page-21-3"></span><span id="page-21-2"></span>**12.2. Pin Descriptions**

#### **12.2.1. U, V, and W**

These pins are the outputs of the three phases, and serve as the connection terminals to the 3-phase motor.

<span id="page-21-4"></span>The U, V, and W pins are internally connected to the HS1, HS2, and HS3 pins, respectively.

# **12.2.2. VBB**

This is the input pin for the main supply voltage, i.e., the positive DC bus. All of the IGBT collectors of the high-side are connected to this pin.

Voltages between the VBB and COMx pins should be set within the recommended range of the main supply voltage,  $V_{DC}$ , given in Section [2.](#page-4-0)

To suppress surge voltages, put a 0.01  $\mu$ F to 0.1  $\mu$ F bypass capacitor,  $C_S$ , near the VBB pin and an electrolytic capacitor,  $C_{DC}$ , with a minimal length of PCB traces to the VBB pin.

#### <span id="page-21-5"></span>**12.2.3. VB1, VB2, and VB3**

These are the inputs of the high-side floating power supplies for the individual phases.

Voltages across the VBx and HSx pins should be maintained within the recommended range (i.e., the Logic Supply Voltage,  $V_{BS}$ ) given in Section [2.](#page-4-0)

In each phase, a bootstrap capacitor,  $C_{\text{BOOTx}}$ , should be connected between the VBx and HSx pins.

For proper startup, turn on the low-side transistor first, then fully charge the bootstrap capacitor,  $C_{\text{BOOTx}}$ .

For capacitance of the bootstrap capacitors,  $C_{\text{BOOTx}}$ , choose the values that satisfy Equations [\(1\)](#page-21-6) and [\(2\).](#page-21-7) Note that capacitance tolerance and DC bias characteristics must be taken into account when you choose appropriate values for  $C_{\text{BOOTx}}$ .

<span id="page-21-6"></span>
$$
C_{\text{B00Tx}} \left(\mu \text{F}\right) > 800 \times t_{L(OFF)} \left(\text{s}\right) \tag{1}
$$

<span id="page-21-7"></span>
$$
10 \ \mu \text{F} \leq C_{\text{BOOTx}} \leq 220 \ \mu \text{F} \tag{2}
$$

In Equation (1), let t<sub>L(OFF)</sub> be the maximum off-time of the low-side transistor (i.e., the non-charging time of  $C_{\text{BOOTx}}$ ), measured in seconds.

Even while the high-side transistor is off, voltage across the bootstrap capacitor keeps decreasing due to power dissipation in the IC. When the VBx pin voltage decreases to  $V_{BS(OFF)}$  or less, the high-side undervoltage lockout (UVLO\_VB) starts operating (see Section 12.3.3.1). Therefore, actual board checking should be done thoroughly to validate that voltage across the VBx pin maintains over 12.0 V ( $V_{BS} > V_{BS(OFF)}$ ) during a low-frequency operation such as a startup period. And the VB1, VH<sub>2</sub>, or VH3 pin, Moo, when<br>
the contract is a pair (e.g., "the characteristics must be taken into ancient point of the NB1, VH<sub>2</sub>, or VH3 pin, Not, when<br>
the characteristics must be the time ancient of the **SCALE THE SCRIPT CONSTRANGE IN A SURFANGE CONSTRANGE TO A SURFANGE CONSTRANGE TO A SURFANGE CONSTRANGE TO A SURFANGE CONSTRANGE TO A SURFANGE THE SCALE OF CONSTRANGE THE SCALE OF CONSTRANGE THE SCALE OF CONSTRANGE THE SC** CCx pin lockout (UVLO\_VB) s<br>
12.3.3.1). Therefore, act<br>
done thoroughly to validate pin maintains over 12.0<br>
low-frequency operation<br>
As Figure 12-1 shows,<br>
a current-limiting resisto<br>
in series between the VCC<br>
Time cons

As Figure 12-1 shows, a bootstrap diode,  $D_{\text{BOOTx}}$ , and a current-limiting resistor,  $R_{\text{BOOTx}}$ , are internally placed in series between the VCCx and VBx pins.

Time constant for the charging time of  $C_{\text{BOOTx}}$ ,  $\tau$ , can be computed by Equation (3):

<span id="page-21-9"></span>
$$
\tau = C_{\text{BOOTx}} \times R_{\text{BOOTx}} \,, \tag{3}
$$

where  $C_{\text{BOOTx}}$  is the optimized capacitance of the bootstrap capacitor, and  $R_{\text{BOOTx}}$  is the resistance of the current-limiting resistor (22  $\Omega \pm 20\%$ ).



Figure 12-1. Bootstrap Circuit

<span id="page-21-8"></span>[Figure](#page-22-3) 12-2 shows an internal level-shifting circuit. A

SCM1200MF-DSE Rev.1.8 **SANKEN ELECTRIC CO., LTD.** 22 Sep. 25, 2018 <https://www.sanken-ele.co.jp/en> © SANKEN ELECTRIC CO., LTD. 2015

high-side output signal, HOx, is generated accroding to an input signal, on the HINx pin. When an input signal on the HINx pin transits from low to high (rising edge), a "Set" signal is generated. When the HINx input singnal transits from high to low (falling edge), a "Reset" signal is generated. These two signals are then transmitted to the high-side by the level-shifting circuit and are input to the SR flip-flop circuit. Finally, the SR flip-flop circuit feeds an output signal, Q (i.e., HOx).

Figure 12-3 is a timing diagram describing how noise or other detrimental effects will improperly influence the level-shifting process. When a noise-induced rapid voltage drop between the VBx and HSx pins ("VBx–HSx") occurs after the Set signal generation, the next Reset signal cannot be sent to the SR flip-flop circuit. And the state of an HOx signal stays logic high (or "H") because the SR flip-flop does not respond. With the HOx state being held high (i.e., the high-side transistor is in an on-state), the next LINx signal turns on the low-side transistor and causes a simultaneously-on condition which may result in critical damage to the IC. To protect the VBx pin against such a noise effect, add a bootstrap capacitor,  $C_{\text{BOOTx}}$ , in each phase.  $C_{\text{BOOTx}}$  must be placed near the IC, and be connected between the VBx and HSx pins with a minimal length of traces. To use an electrolytic capacitor, add a 0.01  $\mu$ F to 0.1  $\mu$ F bypass capacitor, C<sub>Px</sub>, in parallel near these pins used for the same phase. **Plate Level shifting** process. When a noise-indeed rapid designs are chosen as a temperature of the simulation o



<span id="page-22-4"></span><span id="page-22-3"></span>Figure 12-3. Waveforms at VBx–HSx Voltage Drop

### <span id="page-22-0"></span>**12.2.4. HS1, HS2, and HS3**

These pins are the grounds of the high-side floating power supplies for each phase, and are connected to the negative nodes of bootstrap capacitors,  $C_{\text{BOOTx}}$ .

<span id="page-22-1"></span>The HS1, HS2, and HS3 pins are internally connected to the U, V, and W pins, respectively.

### **12.2.5. VCC1, VCC2, and VCC3**

These are the logic supply pins for the built-in pre-driver ICs. The VCC1, VCC2, and VCC3 pins must be externally connected on a PCB because they are not internally connected. To prevent malfunction induced by supply ripples or other factors, put a 0.01  $\mu$ F to 0.1  $\mu$ F ceramic capacitor,  $C_{\text{VCC}x}$ , near these pins. To prevent damage caused by surge voltages, put an 18 V to 20 V Zener diode, DZ, between the VCC<sub>x</sub> and COM<sub>x</sub> pins.

Voltages to be applied between the VCCx and COMx pins should be regulated within the recommended operational range of  $V_{CC}$ , given in Section 2.

## <span id="page-22-2"></span>**12.2.6. COM1, COM2, and COM3**

These are the logic ground pins for the built-in pre-driver ICs. For proper control, the control parts in each phase must be connected to the corresponding ground pin. The COM1, COM2, and COM3 pins should be connected externally on a PCB because they are not internally connected. Varying electric potential of the logic ground can be a cause of improper operations. Therefore, connect the logic ground as close and short as possible to shunt resistors,  $R_{Sx}$ , at a single-point ground (or star ground) which is separated from the power ground (see Figure 12-4). capacitor,<br>
These are the logic<br>
pre-driver ICs. For prop<br>
each phase must be co<br>
ground pin. The COM1,<br>
be connected externally<br>
internally connected. Va<br>
logic ground can be a<br>
Therefore, connect the log<br>
possible to shu

Moreover, extreme care should be taken when wiring so that currents from the power ground do not affect the COMx pin.



<span id="page-22-5"></span>Figure 12-4. Connections to Logic Ground

## <span id="page-23-0"></span>**12.2.7. HIN1, HIN2, and HIN3; LIN1, LIN2, and LIN3**

These are the input pins of the internal motor drivers for each phase. The HINx pin acts as a high-side controller; the LINx pin acts as a low-side controller.

[Figure](#page-23-2) 12-5 shows an internal circuit diagram of the HINx or LINx pin. This is a CMOS Schmitt trigger circuit with a built-in 22 k $\Omega$  pull-down resistor, and its input logic is active high. Input signals applied across the HINx–COMx and the LINx–COMx pins in each phase should be set within the ranges provided in Table [12-1,](#page-23-3) below. Note that dead time setting must be done for HINx and LINx signals because the IC does not have a dead time generator.

The higher PWM carrier frequency rises, the more switching loss increases. Hence, the PWM carrier frequency must be set so that operational case temperatures and junction temperatures have sufficient margins against the absolute maximum ranges, specified in Section 1.

If the signals from the microcontroller become unstable, the IC may result in malfunctions. To avoid this event, the outputs from the microcontroller output line should not be high impedance.

Also, if the traces from the microcontroller to the HINx or LINx pin (or both) are too long, the traces may be interfered by noise. Therefore, it is recommended to add an additional filter or a pull-down resistor near the HINx or LINx pin as needed (see Figure 12-6).

Here are filter circuit constants for reference:

- R<sub>IN1x</sub>: 33 Ω to 100 Ω
- $R<sub>IN2x</sub>: 1 kΩ to 10 kΩ$
- $C_{\text{INx}}$ : 100 pF to 1000 pF

Care should be taken when adding  $R_{IN1x}$  and  $R_{IN2x}$  to the traces. When they are connected each other, the input voltage of the HINx and LINx pins becomes slightly lower than the output voltage of the microcontroller.

<span id="page-23-3"></span>





<span id="page-23-2"></span>



<span id="page-23-4"></span>Figure 12-6. Filter Circuit for HINx or LINx Pin

# <span id="page-23-1"></span>**12.2.8. LS1, LS2, and LS3**

These are the emitter pins of the low-side IGBTs. For current detection, the LS1, LS2, and LS3 pins should be connected externally on a PCB via shunt resistors,  $R_{S_x}$ , to the COMx pins.

When connecting a shunt resistor, place it as near as possible to the IC with a minimum length of traces to the LSx and COMx pins. Otherwise, malfunction may occur because a longer circuit trace increases its inductance and thus increases its susceptibility to improper operations. In applications where long PCB traces are required, add a fast recovery diode,  $D_{\text{RS}x}$ , between the LSx and COMx pins in order to prevent the IC from malfunctioning. Transaction, the PWM carrier<br>
method of the operational case<br>
set so that operator and controller the microcontroller become<br>
and absolute maximum ranges, specified<br>
from the microcontroller other applications. To avoid<br> Fraces may<br>
ended to<br>
near the<br> **SCM124.2.8. LS1, LS2, an**<br>
ended to<br>
the These are the emitter p<br>
current detection, the LS<br>
connected externally on<br>
to the COMx pins.<br>
When connecting a sh<br>
possible to the IC with a<br>
LSx



Figure 12-7. Connections to LSx Pin

### <span id="page-24-0"></span>**12.2.9. OCP1, OCP2, and OCP3**

These pins serve as the inputs of the overcurrent protection (OCP) for monitoring the currents going through the output transistors.

<span id="page-24-1"></span>Section [12.3.4](#page-26-0) provides further information about the OCP circuit configuration and its mechanism.

### **12.2.10. FO1, FO2, and FO3**

These pins operate as the fault signal outputs and shutdown signal inputs for each phase. Sections 12.3.1 and 0 explain the two functions in detail, respectively.

Figure 12-8 illustrates an internal circuit diagram of the FOx pin and its peripheral circuit. Because of its open-drain nature, each of the FOx pins should be tied by a pull-up resistor,  $R_{FO}$ , to the external power supply. The external power supply voltage (i.e., the FO Pin Pull-up Voltage,  $V_{FO}$ ) should range from 3.0 V to 5.5 V.

Figure 12-10 shows a relation between the FOx pin voltage and the pull-up resistor,  $R_{FO}$ . When the pull-up resistor,  $R_{FO}$ , has a too small resistance, the FOx pin voltage at fault signal output becomes high due to the on-resistance of a built-in MOSFET,  $Q_{FO}$  (Figure 12-8). Therefore, it is recommended to use a 1 kΩ to 22 kΩ pull-up resistor when the Low Level Input Threshold Voltage of the microcontroller,  $V_{IL}$ , is set to 1.0 V.

To suppress noise, add a filter capacitor,  $C_{\text{FO}}$ , near the IC with minimizing a trace length between the FOx and COMx pins. Note that, however, this additional filtering allows a delay time,  $t_{D(FO)}$ , to occur, as seen in Figure [12-9.](#page-24-4) The delay time,  $t_{D(FO)}$ , is a period of time which starts when the IC receives a fault flag turning on the internal MOSFET, Q<sub>FO</sub>, and continues until when the FOx pin reaches its threshold voltage  $(V_{II})$  of 1.0 V or below (put simply, until the time when the IC detects a logic low state, "L").

Figure 12-11 shows how the delay time,  $t_{D(FO)}$ , and the noise filter capacitor,  $C_{FO}$ , are related.

To avoid the repetition of OCP activations, the external microcontroller must shut off any input signals to the IC within an OCP hold time,  $t<sub>P</sub>$ , which occurs after the internal MOSFET  $(Q_{FO})$  turn-on. t<sub>p</sub> is 15 μs where minimum values of thermal characteristics are taken into account. (For more details, see Section [12.3.4.](#page-26-0))

When  $V_{IL}$  is set to [1.0](#page-5-5) V, it is recommended to use a 0.001 μF to 0.01 μF noise filter capacitor,  $C_{FO}$ , allowing a sufficient margin to deal with variations in characteristics.



<span id="page-24-2"></span>Figure 12-8. Internal Circuit Diagram of FOx Pin and Its Peripheral Circuit



<span id="page-24-4"></span>



<span id="page-24-3"></span>Figure 12-10. Fault Signal Voltage vs. Pull-up Resistor, R<sub>FO</sub>



<span id="page-24-5"></span>Figure 12-11. Delay Time,  $t_{D(FO)}$  vs. Filter Capacitor,  $C_{FO}$ 

### <span id="page-25-0"></span>**12.3. Protection Functions**

This section describes the various protection circuits provided in the SCM1200MF series. The protection circuits include the undervoltage lockout for power supplies (UVLO), the simultaneous on-state prevention, the overcurrent protection (OCP), and the thermal shutdown (TSD). In case one or more of these protection circuits are activated, the FOx pin outputs a fault signal; as a result, the external microcontroller can stop the operations of the three phases by receiving the fault signal. The external microcontroller can also shut down the IC operations by inputting a fault signal to the FOx pin. In the following functional descriptions, "HOx" denotes a gate input signal on the high-side transistor, whereas "LOx" denotes a gate input signal on the low-side transistor (see also the diagrams in Section 7). "VBx–HSx" refers to the voltages between the VBx and HSx pins. **Note that the community and the community of the CM** ( $\mathbf{W}$ ) and the external method on the communication of the

### <span id="page-25-1"></span>**12.3.1. Fault Signal Output**

In case one or more of the following protections are actuated, an internal MOSFET,  $Q_{FO}$ , turns on, then the FOx pin becomes logic low  $(\leq 0.5 V)$ .

- 1) Low-side undervoltage lockout (UVLO\_VCC)
- 2) Overcurrent protection (OCP)
- 3) Simultaneous on-state prevention
- 4) Thermal shutdown (TSD)

While the FOx pin is in the low state, the high- and low-side transistors of each phase turn off. In normal operation, the FOx pin outputs a high signal of 5 V.

The fault signal output time of the FOx pin at OCP activation is the OCP hold time  $(t_P)$  of 26 μs (typ.), fixed by a built-in feature of the IC itself (see Section 12.3.4). The external microcontroller receives the fault signals with its interrupt pin (INT), and must be programmed to put the HINx and LINx pins to logic low within the predetermined OCP hold time, t<sub>P</sub>.

## <span id="page-25-2"></span>**12.3.2. Shutdown Signal Input**

The FOx pin also acts as the input pin of shutdown signals. When the FOx pin becomes logic low, the highand low-side transistors of each phase turn off. The voltages and pulse widths of the shutdown signals to be applied between the FOx and COMx pins are listed in [Table](#page-25-5) 12-2.

<span id="page-25-5"></span>Table 12-2. Shutdown Signals



In [Figure](#page-25-6) 12-12, FO1, FO2 and FO3 are all connected. If an abnormal condition is detected by any one of the monolithic ICs (MICx), the high- and low-side transistors of all phases turn off at once.



<span id="page-25-6"></span>Figure 12-12. All-phase Shutdown Circuit

### <span id="page-25-3"></span>**12.3.3. Undervoltage Lockout for Power Supply (UVLO)**

In case the gate-driving voltages of the output transistors decrease, their steady-state power dissipations increase. This overheating condition may cause permanent damage to the IC in the worst case. To prevent this event, the SCM1200MF series has the undervoltage lockout (UVLO) circuits for both of the high- and low-side power supplies in each monolithic IC (MICx). See also the diagrams in Section 7).<br>
See also the diagrams in Section 7).<br>
School are voltages between the VBx and<br>
The View Correction (OCP)<br>
Crookhout (UVLO\_VCC)<br>
Correction (OCP)<br>
Supply (UVLO)<br>
Supply (UVLO)<br>
Supply ( C)<br> **12.3.3. Undervoltage**<br> **Supply (UVL**<br>
In case the gate-driving<br>
In case the gate-driving<br>
In case the gate-driving<br>
In case the gate-driving<br>
increase. This overheasing to the<br>
v.<br>
at OCP prevent this event, the<br>
p.),

### <span id="page-25-4"></span>**12.3.3.1. Undervoltage Lockout for High-side Power Supply (UVLO\_VB)**

Figure 12-13 shows operational waveforms of the undervoltage lockout operation for high-side power supply (i.e., UVLO\_VB).

When the voltage between the VBx and HSx pins (VBx–HSx) decreases to the Logic Operation Stop Voltage ( $V_{BS(OFF)}$ , [11.0](#page-5-8) V) or less, the UVLO\_VB circuit in the corresponding phase gets activated and sets only an HOx signal to logic low. When the voltage between the VBx and HSx pins increases to the Logic Operation Start Voltage ( $V_{BS(ON)}$ , [11.5](#page-5-9) V) or more, the IC releases the UVLO\_VB operation. Then, the HOx signal becomes logic high at the rising edge of the first input command after the UVLO\_VB release.

Any fault signals are not output from the FOx pin during the UVLO\_VB operation. In addition, the VBx pin has an internal UVLO\_VB filter of about 3 μs, in order to prevent noise-induced malfunctions.



<span id="page-26-1"></span>Figure 12-13. UVLO\_VB Operational Waveforms

## **12.3.3.2. Undervoltage Lockout for Low-side Power Supply (UVLO\_VCC)**

Figure 12-14 shows operational waveforms of the undervoltage lockout operation for low-side power supply (i.e., UVLO\_VCC).

When the VCCx pin voltage decreases to the Logic Operation Stop Voltage ( $V_{CC(OFF)}$ , 11.0 V) or less, the UVLO VCC circuit in the corresponding phase gets activated and sets both of HOx and LOx signals to logic low. When the VCCx pin voltage increases to the Logic Operation Start Voltage ( $V_{CC(ON)}$ , 11.5 V) or more, the IC releases the UVLO\_VCC operation. Then it resumes transmitting the HOx and LOx signals according to input commands on the HINx and LINx pins.

During the UVLO\_VCC operation, the FOx pin becomes logic low and sends fault signals. In addition, the VCCx pin has an internal UVLO\_VCC filter of about 3 μs, in order to prevent noise-induced malfunctions.



<span id="page-26-2"></span>Figure 12-14. UVLO VCC Operational Waveforms

# <span id="page-26-0"></span>**12.3.4. Overcurrent Protection (OCP)**

Figure 12-15 is an internal circuit diagram describing the OCPx pin and its peripheral circuit.

The OCP<sub>x</sub> pin detects overcurrents with voltage across external shunt resistors,  $R_{S_x}$ . Becuase the OCPx pin is internally pulled down, the OCPx pin voltage increases proportionally to a rise in the currents running through the shunt resistors,  $R_{S_x}$ .

Figure 12-16 is a timing chart that represents operation waveforms during OCP operation. When the OCPx pin voltage increases to the OCP Threshold Voltage ( $V_{TRIP}$ , 0.50 V) or more, and remains in this condition for a period of the OCP Blanking Time  $(t_{BK}$ , 1.65 μs) or longer, the OCPx circuit is activated. The enabled OCPx circuit shuts off the output transistors and puts the FOx pin into a low state. Then, output current decreases as a result of the output transistors turn-off. Even if the OCPx pin voltage falls below  $V_{TRIP}$ , the IC holds the FOx pin in the low state for a fixed OCP hold time (t<sub>P</sub>) of [26](#page-5-7) μs (typ.). Then, the output transistors operate according to input signals. **Example 19**<br>
SCRN CONGINIBUTE: THE CORECT AND CONGINEERT PROPORTION (Figure 12-15 is an i Figure 12-15 is an interestigate 12-15 is an interestigate 12-15 is an interestigate 12-15 is an interestigate of the OCPx pin detector of the increases proportionally to the increases proportionally to the exponent of the

> The OCP is used for detecting abnormal conditions, such as an output transistor shorted. In case short-circuit conditions occur repeatedly, the output transistors can be destroyed. To prevent such event, motor operation must be controlled by the external microcontroller so that it can immediately stop the motor when fault signals are detected.

> Care should also be taken when using a 3-shunt resistor system in your application. The IC running on the 3-shunt resistor system only shuts off the output transistor in the phase where an overcurrent condition

exists. And a fault signal is transmitted from the FOx pin of the phase being under the overcurrent condition.

As already shown in [Figure](#page-25-6) 12-12, if all of the FOx pins being used makes a short circuit, a fault signal sent from the corresponding phase can turn off the output transistors of all phases (see Section 0).

For proper shunt resistor setting, your application must meet the following:

- Use the shunt resistor that has a recommended resistance,  $R_{Sx}$  (see Section 2).
- Set the OCPx pin input voltage to vary within the rated OCP pin voltages,  $V_{OCP}$  (see Section 1).
- Keep the current through the output transistors below the rated output current (pulse),  $I_{OP}$  (see Section 1).

It is required to use a resistor with low internal inductance because high-frequency switching current will flow through the shunt resistors,  $R_{S_x}$ . In addition, choose a resistor with allowable power dissipation according to your application.

When you connect a CR filter (i.e., a pair of a filter resistor,  $R_0$ , and a filter capacitor,  $C_0$ ) to the OCPx pin, care should be taken in setting the time constants of  $R<sub>O</sub>$ and  $C<sub>0</sub>$ . The larger the time constant, the longer the time that the OCPx pin voltage rises to  $V_{TRIP}$ . And this may cause permanent damage to the transistors. Consequently, a propagation delay of the IC must be taken into account when you determine the time constants. For  $R_0$  and  $C_0$ , their time constants must be set to the values listed in Table 12-3. Use the shart resistance but has a recommended for the state of Ps pin input voltage to vary within the state of CP pin voltages. V<sub>SCF</sub> (see Section 1).<br>
Records the current through the output transitions below the state b use a resistor with low internal<br>
he shunt resistors, R<sub>Sty</sub>. In addition,<br>
which allowable power dissipation<br>
et a CR filter (i.e., a pair of a filter<br>
cita CR filter (i.e., a pair of a filter<br>
liter capacitor, C<sub>0</sub>) t

The filter capacitor,  $C_0$ , should also be placed near the IC, between the OCPx and COMx pins with a minimal length of traces.

Note that overcurrents are undetectable when one or more of the U, V, and W pins or their traces are shorted to ground (ground fault). In case any of these pins falls into a state of ground fault, the output transistors may be destroyed.



<span id="page-27-0"></span>Figure 12-15. Internal Circuit Diagram of OCPx Pin and Its Peripheral Circuit



<span id="page-27-1"></span>Figure 12-16. OCP Operational Waveforms

<span id="page-27-2"></span>Table 12-3. Reference Time Constants for CR Filter

| this may<br>unsistors.                                                 | Part Number            | Time Constant<br>$(\mu s)$ |
|------------------------------------------------------------------------|------------------------|----------------------------|
| must be<br>he time                                                     | SCM124xMF<br>SCM125xMF | $\leq 0.22$                |
| must be                                                                | SCM126xMF              | $\leq$ 1                   |
| near the<br>minimal<br>n one or<br>e shorted<br>oins falls<br>s may be |                        |                            |

#### <span id="page-28-0"></span>**12.3.5. Simultaneous On-state Prevention**

In case both of the HINx and LINx pins receive logic high signals at once, the high- and low-side transistors turn on at the same time, causing overcurrents to pass through. As a result, the switching transistors will be destroyed. To prevent this event, the simultaneous on-state prevention circuit is built into each of the monolithic ICs (MICx). Note that incorrect command input and noise interference are also largely responsible for such a simultaneous-on condition.

When logic high signals are asserted on the HINx and LINx pins at once, as in Figure 12-17, this function gets activated and turns the high- and low-side transistors off. Then, while the function is being enabled, the FOx pin becomes logic low and sends fault signals. After the IC comes out of the simultaneous on-state condition, "HOx" and "LOx" start responding in accordance with HINx and LINx input commands again.

To prevent noise-induced malfunctions, the simultaneous on-state prevention circuit has a filter of about 0.8 μs.

Note that the function does not have any of dead-time programming circuits. Therefore, input signals to the HINx and LIN pins must have proper dead times as defined in Section 12.2.7.



<span id="page-28-2"></span>Figure 12-17. Operational Waveforms of Simultaneous On-state Prevention

### <span id="page-28-1"></span>**12.3.6. Thermal Shutdown (TSD)**

The SCM1200MF series incorporates a thermal shutdown (TSD) circuit in each phase. [Figure](#page-28-3) 12-18 shows TSD operational waveforms.

In case of overheating (e.g., increased power dissipation due to overload, a rise in ambient temperature rise at the device, etc.), the IC shuts down the high- and low-side output transistors.

The TSD circuit in each monolithic IC (MICx)

monitors temperatures (see Section [7\)](#page-14-0).

When the temperature of the monolithic IC (MICx) exceeds the TSD Operating Temperature ( $T<sub>DH</sub>$ , [150](#page-5-12) °C), the corresponding TSD circuit is activated. When the temperature of the monolithic IC (MICx) decreases to the TSD Releasing Temperature ( $T_{DL}$ , [120](#page-5-13) °C) or less, the shutdown condition is released. The transistors then resume operating according to input signals.

During the TSD operation, the FOx pin becomes logic low and transmits fault signals.

Note that junction temperatures of the output transistors themselves are not monitored; Therefore, do not use the TSD function as an overtemperature prevention for the output transistors.



<span id="page-28-3"></span>

### <span id="page-29-0"></span>**13. Design Notes**

<span id="page-29-1"></span>This section also employs the notation system described in the beginning of the previous section.

### **13.1. PCB Pattern Layout**

[Figure](#page-29-4) 13-1 shows a schematic diagram of a motor driver circuit. The motor driver circuit consists of current paths having high frequencies and high voltages, which also bring about negative influences on IC operation, noise interference, and power dissipation.

Therefore, PCB trace layouts and component placements play an important role in circuit designing.

Current loops, which have high frequencies and high voltages, should be as small and wide as possible, in order to maintain a low-impedance state.

In addition, ground traces should be as wide and short as possible so that radiated EMI levels can be reduced.



#### <span id="page-29-4"></span><span id="page-29-2"></span>**13.2. Considerations in Heatsink Mounting**

The following are the key considerations and guidelines for mounting a heatsink:

● It is recommended to use a pair of a metric screw of M3 and a plain washer of 7 mm  $(\varphi)$ .

To tighten the screws, use a torque screwdriver. Tighten the two screws firstly up to about 30% of the maximum screw torque, then finally up to 100% of the prescribed maximum screw torque. Perform appropriate tightening within the range of screw torque defined in Section [4.](#page-12-0)

- When mounting a heatsink, it is recommended to use silicone greases. If a thermally conductive sheet or an electrically insulating sheet is used, package cracks may be occurred due to creases at screw tightening. Therefore, you should conduct thorough evaluations before using these materials.
- When applying a silicone grease, make sure that there must be no foreign substances between the IC and a heatsink. Extreme care should be taken not to apply a silicone grease onto any device pins as much as possible. The following requirements must be met for proper grease application:
	- − Grease thickness: 100 µm
	- − Heatsink flatness: ±100 µm
	- − Apply a silicone grease within the area indicated in Figure 13-2, below.



<span id="page-29-5"></span>Figure 13-2. Reference Application Area for Thermal Silicone Grease

## <span id="page-29-3"></span>**13.3. Considerations in IC Characteristics Measurement**

When measuring the breakdown voltage or leakage current of the transistors incorporated in the IC, note that the gate and emitter of each transistor should have the same potential.

Moreover, care should be taken when performing the measurements, because the collectors of the high-side transistors are all internally connected to the VBB pin.

The output (U, V, and W) pins are connected to the emitters of the corresponding high-side transistors, whereas the LSx pins are connected to the emitters of the low-side transistors. The gates of the high-side transistors are pulled down to the corresponding output (U, V, and W) pins; similarly, the gates of the low-side transistors are pulled down to the COMx pins.

Note that the output, LSx, and COMx pins must be connected appropriately before measuring breakdown voltage or leak current. Otherwise the switching transistors may result in permanent damage.

The following are circuit diagrams representing typical measurement circuits for breakdown voltage: [Figure](#page-30-2) 13-3 shows the high-side transistor  $(O<sub>1H</sub>)$  in the U-phase; [Figure](#page-30-3) 13-4 shows the low-side transistor  $(O_{1L})$ in the U-phase. And all the pins that are not represented in these figures are open.

Before conducting a measurement, be sure to isolate the ground of the to-be-measured phase from those of other two phases not to be measured. Then, in each of the two phases, which are separated not to be measured, connect the LSx and COMx pins each other at the same potential, and leave them unused and floated.



<span id="page-30-2"></span>Figure 13-3. Typical Measurement Circuit for High-side Transistor  $(Q_{1H})$  in U-phase



<span id="page-30-3"></span>

## <span id="page-30-0"></span>**14. Calculating Power Losses and Estimating Junction Temperature**

This section describes the procedures to calculate power losses in a switching transistor, and to estimate a junction temperature. Note that the descriptions listed here are applicable to the SCM1200MF series, which is controlled by a 3-phase sine-wave PWM driving strategy. Total power loss in an IGBT can be obtained by taking the sum of steady-state loss,  $P_{ON}$ , and switching loss,  $P_{SW}$ . The following subsections contain the mathematical procedures to calculate the power losses in an IGBT and its junction temperature.

For quick and easy references, we offer calculation support tools online. Please visit our website to find out more.

● DT0025: SCM1200MF Series Calculation Tool [http://www.semicon.sanken-ele.co.jp/en/calc-tool/scm](http://www.semicon.sanken-ele.co.jp/en/calc-tool/scm12xxmf_caltool_en.html) 12xxmf caltool en.html

## <span id="page-30-1"></span>14.1. **IGBT Steady-state Loss, P**ON

Steady-state loss in an IGBT can be computed by using the  $V_{CE(SAT)}$  vs. I<sub>C</sub> curves, listed in Section [15.3.1.](#page-39-1)

As expressed by the curves in Figure 14-1, linear approximations at a range the  $I_c$  is actually used are obtained by:  $V_{CE(SAT)} = \alpha \times I_C + \beta$ .

The values gained by the above calculation are then applied as parameters in Equation (4), below. Hence, the equation to obtain the IGBT steady-state loss,  $P_{ON}$ , is:

As expressed by the curves in Figure 14-1, linear  
\napproximations at a range the I<sub>C</sub> is actually used are  
\nobtained by: 
$$
V_{CE(SAT)} = \alpha \times I_C + \beta
$$
.  
\nThe values gained by the above calculation are then  
\napplied as parameters in Equation (4), below. Hence, the  
\nequation to obtain the IGBT steady-state loss, P<sub>ON</sub>, is:  
\n
$$
P_{ON} = \frac{1}{2\pi} \int_0^{\pi} V_{CE(SAT)}(\phi) \times I_C(\phi) \times DT \times d\phi
$$
\n
$$
= \frac{1}{2} \alpha \left( \frac{1}{2} + \frac{4}{3\pi} M \times \cos \theta \right) I_M^2 + \frac{\sqrt{2}}{\pi} \beta \left( \frac{1}{2} + \frac{\pi}{8} M \times \cos \theta \right) I_M.
$$
\n(4)

Where:

<span id="page-30-4"></span> $V_{CE(SAT)}$  is the collector-to-emitter saturation voltage of the IGBT (V),

 $I_c$  is the collector current of the IGBT  $(A)$ , DT is the duty cycle, which is given by

$$
DT = \frac{1 + M \times \sin(\varphi + \theta)}{2},
$$

M is the modulation index (0 to 1),

 $\cos\theta$  is the motor power factor (0 to 1),

 $I_M$  is the effective motor current  $(A)$ ,

- $\alpha$  is the slope of the linear approximation in the  $V_{CE(SAT)}$  vs.  $I_C$  curve, and
- $β$  is the intercept of the linear approximation in the  $V_{CE(SAT)}$  vs.  $I_C$  curve.



Figure 14-1. Linear Approximate Equation of  $V_{CE(SAT)}$  vs.  $I_C$  Curve

### <span id="page-31-0"></span>**14.2. IGBT Switching Loss, P<sub>SW</sub>**

<span id="page-31-2"></span>Switching loss in an IGBT can be calculated by Equation (5), letting  $I_M$  be the effective current value of the motor: CE(SAT) VS. I<sub>C</sub> Curve<br> **SCM245** Curve<br>
In an IGBT can be calculated by<br>  $\alpha_E \times I_M \times \frac{V_{DC}}{300}$ .<br>
(S)<br>  $\alpha_E \times I_M \times \frac{V_{DC}}{300}$ .<br>
(S)<br>
(S)<br>
Therefore in the switching loss curve (see Section<br>
oldage, and<br>
the switching lo

<span id="page-31-4"></span><span id="page-31-3"></span>(5)

$$
P_{SW} = \frac{\sqrt{2}}{\pi} \times f_C \times \alpha_E \times I_M \times \frac{V_{DC}}{300}.
$$

Where:

 $f_C$  is the PWM carrier frequency (Hz),

 $V_{DC}$  is the main power supply voltage (V), i.e., the

VBB pin input voltage, and

 $\alpha_E$  is the slope of the switching loss curve (see Section 15.3.2). **SCRIPT OF CONTRACTION** 

### <span id="page-31-1"></span>**14.3. Estimating Junction Temperature of IGBT**

The junction temperature of an IGBT,  $T_j$ , can be estimated with Equation (6):

$$
T_{j} = R_{(j-C)Q} \times (P_{ON} + P_{SW}) + T_{C}.
$$
 (6)

Where:

- $R_{(j-c)Q}$  is the junction-to-case thermal resistance
- per IGBT (°C/W), and  $T<sub>C</sub>$  is the case temperature ( $°C$ ), measured at the point
- defined i[n Figure 3-1.](#page-6-2)

### <span id="page-32-1"></span><span id="page-32-0"></span>**15. Performance Curves**

### **15.1. Transient Thermal Resistance Curves**

<span id="page-32-2"></span>The following graphs represent transient thermal resistance (the ratios of transient thermal resistance), with steady-state thermal resistance = 1.

### **15.1.1. SCM1261MF**



<span id="page-32-3"></span>



# <span id="page-33-0"></span>**15.1.3. SCM1265MF, SCM1245MF**

<span id="page-33-1"></span>

# <span id="page-34-0"></span>**15.2. Performance Curves of Control Parts**

[Figure](#page-35-0) 15-2 to [Figure](#page-39-2) 15-27 provide performance curves of the control parts integrated in the SCM1200MF series, including variety-dependent characteristics and thermal characteristics.  $T_i$  represents the junction temperature of the control parts.

| Figure Number       | <b>Figure Caption</b>                                                                                                  |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------|--|
| Figure 15-2         | Logic Supply Current in 3-phase Operation, $I_{CC}$ vs. $T_{C}$                                                        |  |
| Figure 15-3         | Logic Supply Current in 3-phase Operation, I <sub>CC</sub> vs. VCCx Pin Voltage, V <sub>CC</sub><br>$\bullet$          |  |
| Figure 15-4         | Logic Supply Current in 1-phase Operation (HINx = $0$ V), I <sub>BS</sub> vs. T <sub>C</sub>                           |  |
| Figure 15-5         | Logic Supply Current in 1-phase Operation (HINx = 5 V), $I_{BS}$ vs. $T_{C}$                                           |  |
| Figure 15-6         | Figure 15-1. Logic Supply Current in 1-phase Operation (HINx = 0 V), $I_{BS}$ vs. VBx Pin                              |  |
|                     | Voltage, V <sub>B</sub>                                                                                                |  |
| Figure 15-7         | Logic Operation Start Voltage, VBS(ON) VS. Tc                                                                          |  |
| Figure 15-8         | Logic Operation Stop Voltage, $V_{BS(OFF)}$ vs. T <sub>C</sub>                                                         |  |
| Figure 15-9         | Logic Operation Start Voltage, V <sub>CC(ON)</sub> vs. T <sub>C</sub>                                                  |  |
| Figure $15-10$      | Logic Operation Stop Voltage, $V_{CC(OFF)}$ vs. T <sub>C</sub>                                                         |  |
| Figure 15-11        | UVLO_VB Filtering Time vs. $T_C$                                                                                       |  |
| Figure 15-12        | UVLO_VCC Filtering Time vs. $T_c$                                                                                      |  |
| Figure 15-13        | Input Current at High Level (HINx or LINx), $I_{IN}$ vs. $T_C$                                                         |  |
| Figure 15-14        | High Level Input Signal Threshold Voltage, $\bar{V}_{IH}$ vs. $T_C$                                                    |  |
| Figure $15-15$      | Low Level Input Signal Threshold Voltage, V <sub>IL</sub> vs. T <sub>C</sub>                                           |  |
| Figure 15-16        | High-side Turn-on Propagation Delay vs. $T_C$ (from HINx to HOx)                                                       |  |
| Figure 15-17        | High-side Turn-off Propagation Delay vs. $T_C$ (from HINx to HOx)                                                      |  |
| Figure 15-18        | Low-side Turn-on Propagation Delay vs. $T_c$ (from LINx to LOx)                                                        |  |
| <b>Figure 15-19</b> | Low-side Turn-off Propagation Delay vs. $T_c$ (from LINx to LOx)                                                       |  |
| Figure 15-20        | Minimum Transmittable Pulse Width for High-side Switching, $t_{\text{HIN(MIN)}}$ vs. T <sub>C</sub>                    |  |
| Figure 15-21        | Minimum Transmittable Pulse Width for Low-side Switching, $t_{LN(MIN)}$ vs. T <sub>C</sub>                             |  |
| Figure 15-22        | Typical Output Pulse Widths, t <sub>HO</sub> t <sub>LO</sub> vs. Input Pulse Widths, t <sub>HIN</sub> t <sub>LIN</sub> |  |
| Figure 15-23        | FOx Pin Voltage in Normal Operation, $V_{FOL}$ vs. $T_C$                                                               |  |
| Figure 15-24        | OCP Threshold Voltage, V <sub>TRIP</sub> vs. T <sub>C</sub>                                                            |  |
| Figure 15-25        | Blanking Time, $t_{BK}$ + Propagation Delay, $t_D$ vs. T <sub>C</sub>                                                  |  |
| Figure 15-26        | OCP Hold Time, $t_P$ vs. $T_C$                                                                                         |  |
| Figure 15-27        | Filtering Time of Simultaneous On-state Prevention vs. T <sub>C</sub>                                                  |  |
| AFC                 |                                                                                                                        |  |

Table 15-1. Typical Characteristics of Control Parts



<span id="page-35-0"></span>

<span id="page-35-3"></span><span id="page-35-1"></span> $I_{CC}$  vs. VCCx Pin Voltage,  $V_{CC}$ 



<span id="page-35-2"></span>Figure 15-4. Logic Supply Current in 1-phase Operation  $(HINx = 0 V), I_{BS} vs. T_C$ Figure 15-5. Logic Supply Current in 1-phase Operation (HINX = 5 V),  $I_{BS}$  vs.  $T_C$ 



<span id="page-35-4"></span>Figure 15-6. Logic Supply Current in 1-phase Operation (HINx =  $0$  V), I<sub>BS</sub> vs. VBx Pin Voltage, V<sub>B</sub>

<span id="page-35-5"></span>Figure 15-7. Logic Operation Start Voltage,  $V_{BS(ON)}$  vs.  $T_{C}$ 



<span id="page-36-0"></span>

<span id="page-36-1"></span>



<span id="page-36-2"></span>Figure 15-10. Logic Operation Stop Voltage,  $V_{\text{CC(OFF)}}$ vs.  $T_c$ 

<span id="page-36-5"></span><span id="page-36-3"></span>



<span id="page-36-4"></span>

Figure 15-12. UVLO\_VCC Filtering Time vs.  $T_c$  Figure 15-13. Input Current at High Level (HINx or LINx),  $I_{IN}$  vs.  $T_C$ 

<span id="page-37-1"></span><span id="page-37-0"></span>

<span id="page-37-2"></span>

<span id="page-37-4"></span>Figure 15-18. Low-side Turn-on Propagation Delay vs.  $T_C$  (from LINx to LOx)

<span id="page-37-5"></span><span id="page-37-3"></span>Figure 15-19. Low-side Turn-off Propagation Delay vs.  $T_C$  (from LINx to LOx)

Max. Typ. Min.



<span id="page-38-0"></span>Figure 15-20. Minimum Transmittable Pulse Width for High-side Switching,  $t_{\text{HIN(MIN)}}$  vs.  $T_{\text{C}}$ 

<span id="page-38-1"></span>



<span id="page-38-2"></span>

<span id="page-38-5"></span><span id="page-38-3"></span>

<span id="page-38-4"></span>Figure 15-24. OCP Threshold Voltage,  $V_{TRIP}$  vs. T<sub>C</sub> Figure 15-25. Blanking Time, t<sub>BK</sub> + Propagation Delay,  $t_D$  vs.  $T_C$ 



<span id="page-39-2"></span>

# <span id="page-39-0"></span>**15.3. Performance Curves of Output Parts**

# <span id="page-39-1"></span>**15.3.1. Output Transistor Performance Curves**

# **15.3.1.1. SCM1261M**

<span id="page-39-3"></span>

Figure 15-28. IGBT  $V_{CE(SAT)}$  vs. I<sub>C</sub> Figure 15-29. Freewheeling Diode  $V_F$  vs. I<sub>F</sub>

#### **15.3.1.2. SCM1242MF, SCM1263MF, SCM1243MF**  Figure 15-30. IGBT  $V_{CE(SAT)}$  vs. I<sub>C</sub> Figure 15-31. Freewheeling Diode  $V_F$  vs. I<sub>F</sub> **15.3.1.3. SCM1265MF, SCM1245MF**  Figure 15-32. IGBT  $V_{CE(SAT)}$  vs. I<sub>C</sub> Figure 15-33. Freewheeling Diode V<sub>F</sub> vs. I<sub>F</sub> 0.0 0.5 1.0 1.5 2.0 2.5 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15  $V_{\text{CE(SAT)}}(V)$  $I_{\rm C}$  (A)  $125 \text{ °C}$ 25 °C 75 °C  $VCCx = 15 V$ 0.0 0.5 1.0 1.5 2.0 2.5 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15  $V_{F}(V)$  $I_F(A)$ م17 25 °C 125 °C 0.0 0.5 1.0  $\sum_{\substack{f \in \mathcal{S} \\ \text{of } 1.0}} 1.5$ 2.0 2.5 0 2 4 6 8 10 12 14 16 18 20  $I_{\mathcal{C}}(A)$  $125 °C$  $25\,$  $VCCx = 15 V$ 75 °C 0.0 0.5 1.0 1.5 2.0 2.5 0 2 4 6 8 10 12 14 16 18 20  $V_{\rm F}$ (V)  $I_F(A)$  $75$  $25°C$ 125 °C **1.3**<br> **Note:**<br> **Note: SCM1243MF, SCM1245MF,**  2.0<br>
1.5<br>  $\sum_{\mu=1.0}^{2.0} \sum_{\mu=1.0}^{25 \text{ °C}}$ <br>
0.5<br>
18<br>
20<br>
0.0<br>
0.2<br>
4<br>
6<br>
Figure 15-33. Free



SCM1200MF-DSE Rev.1.8 **SANKEN ELECTRIC CO., LTD.** 41 Sep. 25, 2018 <https://www.sanken-ele.co.jp/en> © SANKEN ELECTRIC CO., LTD. 2015

### <span id="page-41-0"></span>**15.3.2. Switching Losses**

Conditions: VBB = 300 V, half-bridge circuit with inductive load.

### **15.3.2.1. SCM1261MF**







Figure 15-38. High-side Switching Loss (T<sub>j</sub> = 125 °C) Figure 15-39. Low-side Switching Loss (T<sub>j</sub> = 125 °C)

### **15.3.2.2. SCM1242MF**







Northern



### **15.3.2.3. SCM1263MF**









### **15.3.2.4. SCM1243MF**







Northern



### **15.3.2.5. SCM1265MF**



Figure 15-52 High-side Switching Loss (T<sub>i</sub> = 25 °C) Figure 15-53. Low-side Switching Loss (T<sub>i</sub> = 25 °C)







### **15.3.2.6. SCM1245MF**







Northern



### **15.3.2.7. SCM1256MF**







Figure 15-62. High-side Switching Loss (T<sub>j</sub> = 125 °C) Figure 15-63. Low-side Switching Loss (T<sub>j</sub> = 125 °C)

### **15.3.2.8. SCM1246MF**







Figure 15-66. High-side Switching Loss (T<sub>j</sub> = 125 °C) Figure 15-66.

Noted



### <span id="page-49-0"></span>**15.4. Allowable Effective Current Curves**

The following curves represent allowable effective currents in 3-phase sine-wave PWM driving with parameters such as typical  $V_{CE(SAT)}$  and typical switching losses.

<span id="page-49-1"></span>Operating conditions: VBB pin input voltage,  $V_{DC}$  = 300 V; VCCx pin input voltage,  $V_{CC}$  = 15 V; modulation index,  $M = 0.9$ ; motor power factor,  $\cos\theta = 0.8$ ; junction temperature,  $T_i = 150$  °C.

## **15.4.1. SCM1261MF**



Figure 15-69. Allowable Effective Current  $(f_C = 16 \text{ kHz})$ : 10 A Device

SCM1200MF-DSE Rev.1.8 **SANKEN ELECTRIC CO., LTD.** 50 Sep. 25, 2018 <https://www.sanken-ele.co.jp/en> © SANKEN ELECTRIC CO., LTD. 2015

<span id="page-50-0"></span>



Figure 15-71. Allowable Effective Current ( $f_C = 16$  kHz): 15 A Devices

<span id="page-51-0"></span>



Figure 15-73. Allowable Effective Current ( $f_C = 16$  kHz): 20 A Devices

<span id="page-52-0"></span>



Figure 15-75. Allowable Effective Current ( $f_C = 16$  kHz): 30 A Devices

## <span id="page-53-0"></span>**15.5. Short Circuit SOAs (Safe Operating Areas)**

<span id="page-53-1"></span>Conditions:  $V_{DC} \le 400 \text{ V}$ , 13.5  $V \le V_{CC} \le 16.5 \text{ V}$ ,  $T_j = 125 \text{ °C}$ , 1 pulse.

## **15.5.1. SCM1261MF**

<span id="page-53-2"></span>

Pulse Width  $(\mu s)$ 

<span id="page-54-0"></span>

<span id="page-54-1"></span>

# <span id="page-55-0"></span>**16. Pattern Layout Example**

This section contains the schematic diagrams of a PCB pattern layout example using an SCM1200MF series device. For reference terminal hole sizes, see Section [10.3.](#page-20-0)



Figure 16-2. Bottom View

SCM1200MF-DSE Rev.1.8 **SANKEN ELECTRIC CO., LTD.** 56 Sep. 25, 2018 <https://www.sanken-ele.co.jp/en> © SANKEN ELECTRIC CO., LTD. 2015



<span id="page-56-0"></span>Figure 16-3. Circuit Diagram of PCB Pattern Layout Example

# <span id="page-57-0"></span>**17. Typical Motor Driver Application**

This section contains the information on the typical motor driver application listed in the previous section, including a circuit diagram, specifications, and the bill of the materials used.

● Motor Driver Specifications



● Circuit Diagram

See Figure 16-3.

● Bill of Materials



\* Refers to a part that requires adjustment based on operation performance in an actual application.

### **Important Notes**

- <span id="page-58-0"></span>● All data, illustrations, graphs, tables and any other information included in this document (the "Information") as to Sanken's products listed herein (the "Sanken Products") are current as of the date this document is issued. The Information is subject to any change without notice due to improvement of the Sanken Products, etc. Please make sure to confirm with a Sanken sales representative that the contents set forth in this document reflect the latest revisions before use.
- The Sanken Products are intended for use as components of general purpose electronic equipment or apparatus (such as home appliances, office equipment, telecommunication equipment, measuring equipment, etc.). Prior to use of the Sanken Products, please put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken. When considering use of the Sanken Products for any applications that require higher reliability (such as transportation equipment and its control systems, traffic signal control systems or equipment, disaster/crime alarm systems, various safety devices, etc.), you must contact a Sanken sales representative to discuss the suitability of such use and put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken, prior to the use of the Sanken Products. The Sanken Products are not intended for use in any applications that require extremely high reliability such as: aerospace equipment; nuclear power control systems; and medical equipment or systems, whose failure or malfunction may result in death or serious injury to people, i.e., medical devices in Class III or a higher class as defined by relevant laws of Japan (collectively, the "Specific Applications"). Sanken assumes no liability or responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, resulting from the use of the Sanken Products in the Specific Applications or in manner not in compliance with the instructions set forth herein. equation and solution systems. but we say that we have a simple and the systems of equation and systems of the system
- In the event of using the Sanken Products by either (i) combining other products or materials or both therewith or (ii) physically, chemically or otherwise processing or treating or both the same, you must duly consider all possible risks that may result from all such uses in advance and proceed therewith at your own responsibility.
- Although Sanken is making efforts to enhance the quality and reliability of its products, it is impossible to completely avoid the occurrence of any failure or defect or both in semiconductor products at a certain rate. You must take, at your own responsibility, preventative measures including using a sufficient safety design and confirming safety of any equipment or systems in/for which the Sanken Products are used, upon due consideration of a failure occurrence rate and derating, etc., in order not to cause any human injury or death, fire accident or social harm which may result from any failure or malfunction of the Sanken Products. Please refer to the relevant specification documents and Sanken's official website in relation to derating. state of or you, asses or any time pair, reasurate not in the base of the Sake or and properties memer not in complisince with the instructions set forth herein.<br>
namer not in complisince with the instructions ext forth he
- No anti-radioactive ray design has been adopted for the Sanken Products.
- The circuit constant, operation examples, circuit examples, pattern layout examples, design examples, recommended examples, all information and evaluation results based thereon, etc., described in this document are presented for the sole purpose of reference of use of the Sanken Products.
- Sanken assumes no responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, or any possible infringement of any and all property rights including intellectual property rights and any other rights of you, users or any third party, resulting from the Information.
- No information in this document can be transcribed or copied or both without Sanken's prior written consent.
- Regarding the Information, no license, express, implied or otherwise, is granted hereby under any intellectual property rights and any other rights of Sanken.
- Unless otherwise agreed in writing between Sanken and you, Sanken makes no warranty of any kind, whether express or implied, including, without limitation, any warranty (i) as to the quality or performance of the Sanken Products (such as implied warranty of merchantability, and implied warranty of fitness for a particular purpose or special environment), (ii) that any Sanken Product is delivered free of claims of third parties by way of infringement or the like, (iii) that may arise from course of performance, course of dealing or usage of trade, and (iv) as to the Information (including its accuracy, usefulness, and reliability). r the Sanken Products.<br>
stamples, pattern layout examples, design examples, pattern layout examples, design examples, and the second the state of the state of the property rights including intellectual property ion.<br>
I or
- In the event of using the Sanken Products, you must use the same after carefully examining all applicable environmental laws and regulations that regulate the inclusion or use or both of any particular controlled substances, including, but not limited to, the EU RoHS Directive, so as to be in strict compliance with such applicable laws and regulations.
- You must not use the Sanken Products or the Information for the purpose of any military applications or use, including but not limited to the development of weapons of mass destruction. In the event of exporting the Sanken Products or the Information, or providing them for non-residents, you must comply with all applicable export control laws and regulations in each country including the U.S. Export Administration Regulations (EAR) and the Foreign Exchange and Foreign Trade Act of Japan, and follow the procedures required by such applicable laws and regulations.
- Sanken assumes no responsibility for any troubles, which may occur during the transportation of the Sanken Products including the falling thereof, out of Sanken's distribution network.
- Although Sanken has prepared this document with its due care to pursue the accuracy thereof, Sanken does not warrant that it is error free and Sanken assumes no liability whatsoever for any and all damages and losses which may be suffered by you resulting from any possible errors or omissions in connection with the Information.
- Please refer to our official website in relation to general instructions and directions for using the Sanken Products, and refer to the relevant specification documents in relation to particular precautions when using the Sanken Products.
- All rights and title in and to any specific trademark or tradename belong to Sanken and such original right holder(s).