

# Synchronous Buck Controller

## GENERAL DESCRIPTION

The ML4894 synchronous buck controller has been designed to provide high efficiency DC/DC conversion for portable products. The ML4894 can deliver a fixed 5V output from input voltages of 5.9V to 15V.

The ML4894 drives external P- and N-channel MOSFETs in a synchronous buck topology, allowing an overall conversion efficiency of greater than 90% over an output current range exceeding three decades, with an output current capability of up to 5A.

The regulator can be disabled via the  $\overline{SHDN}$  pin. While disabled, the output of the regulator is completely isolated from the circuit's input supply, and the supply current is reduced to less than  $5\mu A$  to help extend battery life.

### **FEATURES**

- Regulation to ±3% maximum
- Fixed 5V output synchronous buck
- Wide input voltage range (5.9V to 15V)
- Power conversion efficiencies of >90% over 3 decades of output current
- Integrated antishoot-through logic
- Shutdown control provides load isolation and minimum sleep mode power consumption

## **BLOCK DIAGRAM**



# PIN CONFIGURATION

## M L4894 8-Pin SOIC (S08)



## PIN DESCRIPTION

| PIN | NAME               | FUNCTION                                                                                                       | PIN | NAME     | FUNCTION              |
|-----|--------------------|----------------------------------------------------------------------------------------------------------------|-----|----------|-----------------------|
| 1   | $V_{REG}$          | Connection point for internal linear regulator bypass capacitor                                                | 5   | GND      | Analog signal ground  |
|     |                    | regulator sypass capacitor                                                                                     | 6   | N DRV    | NMOS driver output    |
| 2   | $V_{FB}$           | Voltage feedback pin for regulating the 5V output                                                              | 7   | P DRV    | PMOS driver output    |
| 3   | I <sub>SENSE</sub> | Current sense input                                                                                            | 8   | $V_{IN}$ | Battery input voltage |
| 4   | SHDN               | a logic low on this pin shuts down the regulator and all internal bias circuitry for minimum power consumption |     |          |                       |

## ABSOLUTE MAXIMUM RATINGS

#### Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>IN</sub>                      | 16.5V |
|--------------------------------------|-------|
| Peak Driver Output Current           |       |
| V <sub>FB</sub> VoltageGND –         |       |
| I <sub>SENSE</sub> Voltage           |       |
| All Other Inputs                     |       |
| SHDN Input Current                   | 100µA |
| Junction Temperature                 |       |
| Storage Temperature Range–65°        |       |
| Lead Temperature (Soldering, 10 sec) |       |
| Thermal Resistance $(\theta_{IA})$   |       |

## **OPERATING CONDITIONS**

| V <sub>IN</sub> Range | 5.9V to 15V  |
|-----------------------|--------------|
| Temperature Range     | 20°C to 70°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN} = 10V$ ,  $T_A = Operating Temperature Range (Note 1)$ 

| SYMBOL          | PARAM ETER                           | CONDITIONS                                  | MIN  | TYP  | MAX  | UNITS |
|-----------------|--------------------------------------|---------------------------------------------|------|------|------|-------|
| LINEARRE        | GULATOR                              |                                             |      | •    | •    |       |
|                 | Output Voltage                       | T <sub>A</sub> = 25°C                       | 3.29 | 3.33 | 3.37 | V     |
|                 | Line Regulation                      | 5.9V < V <sub>IN</sub> < 15V                |      | 1.7  | 4    | mV/V  |
|                 | Total Variation                      | Line, Temp                                  | 3.24 |      | 3.42 | V     |
| SHUTDOV         | VN                                   |                                             |      |      |      |       |
|                 | Input Low Voltage                    |                                             |      |      | 1.0  | V     |
|                 | Input High Voltage                   |                                             | 3.0  |      |      | V     |
|                 | Input Low Current                    | $V_{IL} = 0V$                               |      |      | 100  | nA    |
|                 | Input High Current                   | $V_{IH} = V_{IN}$                           |      |      | 50   | μΑ    |
| BUCKREG         | ULATOR                               |                                             |      | •    | •    |       |
|                 | Duty Cycle Ratio                     | $V_{IN} = 5.9V$ , $I_{SENSE} = V_{FB} = 0V$ | 90   |      | 95   | %     |
|                 | V <sub>FB</sub> Threshold Voltage    | 5.9V < V <sub>IN</sub> < 15V                | 4.85 | 5    | 5.15 | V     |
|                 | I <sub>SENSE</sub> Threshold Voltage |                                             | -60  | -80  | -100 | mV    |
|                 | Transition Time                      | $C_L = 1000 \text{ pF, GND to V}_{IN}$      |      | 50   | 100  | ns    |
| SU PPLY         |                                      |                                             |      |      |      |       |
| I <sub>IN</sub> | V <sub>IN</sub> Current              | SHDN = 0V                                   |      | 2    | 5    | μΑ    |
|                 |                                      | SHDN = 5V                                   |      | 300  | 750  | μΑ    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

REV. 1.0 10/12/2000 3

## FUNCTIONAL DESCRIPTION

The ML4894 converts a 5.9V to 15V input to a fixed 5V output using a unique current mode PFM synchronous buck control architecture. The output current is set by external components, and can exceed 2A. Even at light loads, the PFM architecture maintains high conversion efficiencies over a wide range of input voltages. If it is necessary to further extend battery life, the user can shutdown and fully disconnect the load from the input when the supply is not in use.

#### **BIASCIRCUITS**

The bias circuits are comprised of a linear regulator and a precision 2.5V reference. The  $V_{REG}$  pin should be bypassed to GND with a  $1\mu F$  capacitor. The 2.5V reference is used by the feedback circuit of the controller to maintain an accurate output voltage.

#### SHUTDOWNLOGIC

The controller has a shutdown function which prevents switching from occurring and disconnects the load from the input. The ML4894 is shut down by applying a logic low to the  $\overline{SHDN}$  pin. The supply current in shutdown ranges from 0.5µA at  $V_{IN}=5.9V$  to 3µA at  $V_{IN}=15V$ 

#### **BUCK CONTROLLER**

A block diagram of the buck controller is shown in Figure 1. The circuit utilizes a constant ON-time PFM control architecture. The circuit determines the OFF-time by waiting for the inductor current to drop to a level set by the feedback voltage ( $V_{FB}$ ).

The oscillator/one shot block generates a constant ON-time and a minimum OFF-time. The OFF-time is extended for as long as the output of the current comparator stays low. Note that the inductor current flows in the current sense resistor during the OFF-time. Therefore, a minimum OFF-time is required to allow for the finite circuit delays in sensing the inductor current. The ON-time is triggered when the current comparator's output goes high. However, unlike conventional fixed ON-time controllers, this one shot has an inverse relationship with the input voltage as shown in Figure 2. Figure 3 plots the inductor voltage-ON-time product. Note that the volt-second product is nearly constant over the entire input voltage range. The inductor current is given by:

$$\Delta I_{L} = \frac{t_{ON} \times (V_{IN} - V_{OUT})}{L} \tag{1}$$

This means that the ripple current also remains nearly constant over the entire input voltage range.

The transconductance amplifier generates a current from the voltage difference between the reference and the feedback voltage,  $V_{FB}$ . This current produces a voltage across  $R_{gm}$  that adds to the negative voltage that is developed across the current sense resistor. When the current level in the inductor drops low enough (a less

negative sense voltage) to cause the voltage at the noninverting input of the current comparator to go positive, the comparator trips and starts a new ON cycle. In other words, the current programming comparator controls the length of the OFF-time by waiting until the inductor current decreases to a value determined by the transconductance amplifier.

This technique allows the feedback transconductance amplifier's output current to steer the current level in the inductor. The higher the transconductance amplifier's output current, the higher the inductor current. For example, when the output voltage drops due to a load increase, the transconductance amplifier will increase its output current and generate a larger voltage across R<sub>gm</sub>, which in turn raises the inductor current trip level, shortening the OFF-time. At some level of increasing the output load, the transconductance amplifier can no longer continue to increase its output current. When this occurs, the voltage across R<sub>gm</sub> reaches a maximum and the inductor current cannot increase. If the inductor current tries to increase, the voltage developed across the current sense resistor would become more negative, causing the non-inverting input of the current comparator to be negative, which extends the OFF-time and reduces the inductor current.

If the output voltage is too high, the transconductance amplifier's output current will eventually become negative. However, since the inductor current flows in only one direction (assuming no shoot-through current) the non-inverting input of the current comparator will also stay negative. This extends the OFF-time allowing the inductor current to decrease to zero, causing the converter to stop operation until the output voltage drops enough to increase the output current of the transconductance amp above zero.

In summary, the three operation modes can be defined by the voltage at the  $I_{SENSE}$  pin at the end of the OFF-time:

 $V_{SENSE} \ge 0V$ : Discontinuous current mode

0V > V<sub>SENSE</sub> > -60mV: Continuous current mode

-60mV > V<sub>SENSE</sub> > -100mV: Current limit

The synchronous rectifier comparator, flip-flop, and NOR gate make up the synchronous rectifier control circuit. The synchronous control does not influence the operation of the main control loop, and operation with a Schottky diode in place of the synchronous rectifier is possible, but at a lower conversion efficiency. The synchronous rectifier (N DRV) is turned on during the minimum OFF-time. N DRV will remain on until a new ON-time is started or until the I<sub>SENSE</sub> pin goes above -7mV. When the I<sub>SENSE</sub> pin goes above -7mV, the current in the inductor has gone to zero or the buck regulator is operating in discontinuous current mode (DCM). Therefore, the synchronous rectifier comparator is used only for DCM operation. A timing diagram is shown in Figure 4.



Figure 1. ML4894 Functional Block Diagram



Figure 2. ON-Time vs. Input Voltage



Figure 3. Volt-seconds vs. Input Voltage

REV. 1.0 10/12/2000 5



Figure 4. One Shot and Synchronous Rectifier Timing

#### DESIGN CONSIDERATIONS

A typical design can be implemented by using the following design procedure. Note that this procedure is not intended to give final values, but to give a good starting point, and provide the relationships necessary to make trade-off decisions. Some experimentation will be necessary to optimize values and to verify that the design operates over worst case conditions.

#### DESIGN SPECIFICATIONS

It is important to start with a clear definition of the design specifications. Make sure the specifications reflect worst case conditions. Key specifications include the minimum and maximum input voltage and the output voltage and load current.

#### INDUCTOR AND SENSE RESISTOR SELECTION

Figure 5 shows the inductor current of the buck regulator. The inductor current is made up of two components: the DC current level set by the transconductance amplifier,  $I_{SENSE}$ , and the inductor ripple current,  $\Delta I_L$ . The figure also shows that  $I_{OUT}$  is the summation of  $I_{SENSE}$  and  $\frac{1}{2}\Delta I_1$ :

$$I_{OUT} = I_{SENSE} + \frac{1}{2}I_{L} = \frac{V_{SENSE}}{R_{SENSE}} + \frac{t_{ON} \times (V_{IN} - 5V)}{2 \times L}$$
 (2)

Therefore, the selection of the inductance value determines how much of the output current is made up of the ripple current. Higher inductor ripple current allows smaller inductor values, but results in higher peak currents, lower efficiency, and higher output voltage ripple.

Inductor ripple currents in the range of 30% to 70% of the maximum output current are typical. As a good starting point, set the inductor ripple current to 50% of the maximum output current:

$$\Delta I_{L} = \frac{t_{ON} \times (V_{IN} - 5V)}{I} = F_{IRC} \times I_{OUT(MAX)}$$
 (3)

where  $F_{IRC}$  = ratio of inductor ripple current to the maximum output current, or:

$$L = \frac{t_{ON} \times (V_{IN} - 5V)}{0.5 \times I_{OUT(MAX)}}$$
(4)

Calculate the inductance using the volt-seconds value given in Figure 3 at the maximum input voltage. Choose the nearest standard value, realizing the trade-offs mentioned before. Then, using the inductance value chosen, determine the actual inductor ripple current at the maximum and minimum input voltage using Equation 3 and Figure 3.

The sense resistor value can be determined using the inductor ripple current value calculated above and Equation 2 rearranged as follows:

$$R_{SENSE} = \frac{V_{SENSE(MIN)}}{I_{OUT(MAX)} - \frac{1}{2}\Delta I_{L(MIN)}}$$
(5)

Having determined the values for the inductor and sense resistor, the inductor peak current rating can be specified. This value is calculated at current limit and at the maximum input voltage, and is given by:

$$\begin{split} I_{L(PEAK(MAX))} &= I_{SENSE(MAX)} + \Delta I_{L(MAX)} \\ I_{L(PEAK(MAX))} &= \frac{V_{SENSE(MAX)}}{R_{SENSE}} + \Delta I_{L(MAX)} \\ I_{L(PEAK(MAX))} &= \frac{0.1V}{R_{SENSE}} + \Delta I_{L(MAX)} \end{split}$$



Figure 5. Buck Regulator Inductor Current

#### DESIGN CONSIDERATIONS (Continued)

For reliable operation, the inductor current rating should exceed the value calculated by 10%-20%.

For future reference, determine the peak inductor current at the minimum input voltage:

$$\begin{split} I_{L(PEAK(MIN))} &= I_{SENSE(MIN)} + \Delta I_{L(MIN)} \\ I_{L(PEAK(MIN))} &= \frac{V_{SENSE(MIN)}}{R_{SENSE}} + \Delta I_{L(MIN)} \\ I_{L(PEAK(MIN))} &= \frac{0.06V}{R_{SENSF}} + \Delta I_{L(MIN)} \end{split}$$

Next, the power rating of the sense resistor can be determined. The sense resistor must be able to carry the peak current in the inductor during the OFF-time:

$$P_{R_{SENSE}} = I_{RMS(OFF)}^{2} \times R_{SENSE}$$
 (8)

where:

$$I_{\text{RMS(OFF)}}^{}^{2} = \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN(MAX)}}}\right) \times \frac{I_{\text{SENSE(MAX)}}^{}^{2} + I_{\text{SENSE(MAX)}} \times I_{\text{L(PEAK(MAX))}}^{} + I_{\text{L(PEAK(MAX))}}^{}^{2}}{3}$$

The final parameter that should be specified is the winding resistance of the inductor. In general, the winding resistance should be as low as possible, preferably in the low  $m\Omega$  range. Since the inductor is in series with the load at all times, the copper losses can be approximated by:

$$P_{CII} = I_{OLIT}^2 \times R_I \tag{9}$$

A good rule of thumb is to allow  $2m\Omega$  of winding resistance per  $\mu H$  of inductance.

#### MOSFET SELECTION

The switching MOSFETs must be logic level types with the ON resistance specified at  $V_{GS} = 4.5V$ . In general, the ON resistance - gate charge product provides a good figure of merit by which to compare various MOSFETs, the lower the figure the better. The internal gate drivers of the ML4894 can drive over 100nC of total gate charge, but 60nC to 70nC is a more practical limit to ensure good switching times.

The drain-source breakdown voltage rating is determined by the input voltage. For input voltages up to 10V, a drain to source rating of 20V is acceptable. For input voltages up to 15V, a drain to source rating of 30V is recommended. For a more reliable design, look for MOSFETs that are avalanche rated.

In high current applications, the MOSFET's power dissipation often becomes a major design factor. The I<sup>2</sup>R losses generate the largest portion of heat in the MOSFET package. Make sure that the MOSFETs are within their rated junction temperature at the maximum ambient temperature by calculating the temperature rise using the thermal resistance specifications.

The worst case power dissipation for the P-MOS switch occurs at the minimum input voltage and is determined as follows:

$$P_{P-MOS} = I_{RMS(ON)}^{2} \times R_{DS(ON)}$$
 (10)

where:

$$I_{\text{RMS(ON)}}^{2} = \left(\frac{5V}{V_{\text{IN(MAX)}}}\right) \times \frac{I_{\text{SENSE(MAX)}}^{2} + I_{\text{SENSE(MAX)}} \times I_{\text{L(PEAK(MAX))}} + I_{\text{L(PEAK(MAX))}}^{2}}{3}$$

REV. 1.0 10/12/2000 **7** 

## **DESIGN CONSIDERATIONS** (Continued)

The worst case power dissipation for the N-MOS switch occurs at the maximum input voltage and is determined using:

$$P_{N-MOS} = I_{RMS(OFF)}^{2} \times R_{DS(ON)}$$
(11)

#### IN PUT CAPACITOR SELECTION

The choice of the input capacitor is based on its ripple current and voltage ratings rather than its capacitance value. The input capacitor should be a low ESR type and located as close to the source of the P-MOS switch as possible. The input capacitor's ripple current is determined by the load current and input voltage, with the worst case condition occurring at  $V_{\text{IN}} = 2 \text{ x } V_{\text{OUT}}$ :

$$I_{RMS(C_{IN})} \approx (I_{SENSE(MAX)} + \frac{1}{2}\Delta I_{L(MAX)}) \times \frac{\sqrt{5V \times \left(V_{IN} - 5V\right)}}{V_{IN}} (12)$$

The capacitor's voltage rating is based on the maximum input voltage,  $V_{\rm IN(MAX)}$ . Capacitor manufacturers typically recommend derating the capacitor voltage rating by 20% to 50% for aluminum electrolytic types and 50% to 70% for tantalum types.

In high current applications, it may necessary to add a small 100nF ceramic capacitor to bypass the  $V_{\text{IN}}$  pin of the ML4894.

#### **OUTPUT CAPACITOR SELECTION**

The output capacitors determine the loop stability and the output ripple voltage. Use only low ESR capacitors intended for switching power supply applications, such as AVX TPS, Sprague 593D, Sanyo OS-CON, or Nichicon PL series. To ensure stability, the minimum capacitance value is given by:

$$C_{OUT} \ge \frac{4.3}{V_{OUT}} \times \frac{t_{ON(MAX)}}{R_{SENSE}}$$
 (13)

The maximum ESR value can be estimated using:

$$ESR \le \frac{\Delta V_{OUT}}{\Delta I_{I(MAX)}}$$
 (14)

The selected capacitor must meet both the capacitance and ESR requirements. As a final check, make sure the output capacitor can handle the ripple current, I<sub>RMS</sub>:

$$I_{RMS} \approx \frac{\Delta I_{L(MAX)}}{\sqrt{12}} \tag{15}$$

#### LAYOUT

A typical application circuit is shown in Figure 6. Proximity of passive devices and adequate power and ground planes are critical for reliable operation of the circuit. In general, use the top layer for the high current connections and the bottom layer for the quiet connections such as GND, feedback and current sense. Some more specific guidelines follow.

- The connection from the current sense resistor to the I<sub>SENSE</sub> pin should be made by a separate trace and located as close to the lead of the resistor as possible. The trace length from the sense resistor to the ML4894 should be kept as short as possible and away from switching components and their traces.
- 2. The trace lengths from the buck regulator's input capacitor to the switching MOSFET, from the MOSFETs to the inductor, from the synchronous rectifier MOSFET to the sense resistor, and from the inductor to the output capacitor should all be as short as possible.
- 3. The high current ground paths need to be kept separate from the signal ground paths. The GND connection should be made at a single-point star ground. It is very important that the ground for the ML4894 GND pin be made using a separate trace.
- 4. Concentrating on keeping the current sense and high current connections short as well as keeping the switching components and traces away from the sensitive analog components and traces during layout will eliminate the majority of problems created by a poor layout.
- The V<sub>REG</sub> and bypass capacitor needs to be located close to the ML4894 for adequate filtering of the IC's internal bias voltage.
- Remote sensing the output for improved load regulation can be implemented with the ML4894. The output can be remote sensed by using the top of the external resistor divider as the remote sense point.



Figure 6. 5V, 3A DC/DC Converter Circuit

## PHYSICAL DIMENSIONS inches (millimeters)



#### ORDERING INFORMATION

| PART NUMBER | TEM PERATURE RANGE | PACKAGE          |  |  |
|-------------|--------------------|------------------|--|--|
| ML4894ES    | –20°C to 70°C      | 8-Pin SOIC (S08) |  |  |

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

© 2000 Fairchild Semiconductor Corporation