

# **VIPER26K**

## **1050 V high voltage converter for ultra-wide input**





## **Features**

- 1050 V avalanche-rugged power MOSFET
- allowing ultra-wide VAC input range to be covered
- Embedded HV startup and sense-FET
- Current mode PWM controller
- Drain current limit protection:
- -500 mA (VIPER265K)
- -700 mA (VIPER267K)
- Jittered switching frequency reduces the EMI filter cost:  $60$  kHz  $\pm$  4kHz
- Standby power < 30 mW at 230 VAC
- Embedded E/A with 3.3 V reference
- Safe auto-restart after a fault condition
- Hysteretic thermal shutdown
- Built-in soft-start for improved system reliability

## **Applications**

- SMPS for energy metering
- Auxiliary power supplies for 3-phase input industrial systems
- LED lighting
- Air conditioning

### **Description**

The device is a high voltage converter smartly integrating a 1050 V avalanche-rugged power section, with a PWM current mode control. The 1050 V-BV power MOSFET allows to extend input voltage range, and reduce the size of the DRAIN snubber circuit. This IC meets the most stringent energy-saving standards as it has very low consumption and operates in burst mode under light load.

The integrated HV startup, sense-FET, error amplifier and oscillator with jitter allow a complete application to be designed with the minimum number of components.

The VIPer26K supports the most common SMPS topologies such as: isolated flyback with optocoupler, primary-side regulation, non-isolated flyback with resistive feedback, buck, and buck boost.

This is information on a product in full production.





# **Contents**





# <span id="page-3-0"></span>**1 Pin setting**





#### **Table 1. Pin description**



# <span id="page-4-0"></span>**2 Electrical and thermal ratings**



#### **Table 2. Absolute maximum ratings**

1. Stresses beyond those listed absolute maximum ratings may cause permanent damage to the device.

2. Exposure to absolute-maximum-rated conditions for extended periods may affect the device reliability.

3. When mounted on a standard single side FR4 board with 100 mm² (0.1552 inch) of Cu (35 μm thick).



<span id="page-4-1"></span>

1. When mounted on a standard, single side FR4 board with minimum copper area.

2. When mounted on a standard, single side FR4 board with 100 mm2 of Cu (35 μm thick).





#### **Table 4. Avalanche characteristics**





# **3 Electrical characteristics**

(T $_{\textrm{J}}$  = -40 to 125°C, VDD = 14V; unless otherwise specified.)





### **Table 6. Supply section**





| Symbol              | <b>Parameter</b>                                                       | <b>Test conditions</b>                              | Min. | Typ. | Max.           | Unit   |
|---------------------|------------------------------------------------------------------------|-----------------------------------------------------|------|------|----------------|--------|
| V <sub>DDCSon</sub> | V <sub>DDon</sub> internal high voltage<br>current generator threshold |                                                     | 9.5  | 10.5 | 11.5           | $\vee$ |
| $V_{DDoff}$         | $V_{DD}$ under voltage shutdown<br>threshold                           |                                                     | 7    | 8    | 9              | $\vee$ |
| $I_{DD0}$           | Operating supply current,<br>not switching                             | $F_{\text{OSC}}$ = 0 kHz,<br>$V_{COMP} = GND$       |      |      | 0.6            | mA     |
| I <sub>DD1</sub>    | Operating supply current,<br>switching                                 | $V_{DRAIN}$ = 120 V,<br>$F_{\text{OSC}}$ = 60 kHz   |      |      | $\mathfrak{p}$ | mA     |
| <b>I</b> DDoff      | Operating supply current<br>with VDD < VDDoff                          | $V_{DD} < V_{DDoff}$                                |      |      | 0.35           | mA     |
| <b>DDol</b>         | Open loop failure current<br>threshold                                 | $V_{DD} = V_{DDclamp}$<br>$V_{\text{COMP}} = 3.3 V$ | 4    |      |                | mA     |

**Table 6. Supply section (continued)**

### **Table 7. Controller section**







### **Table 7. Controller section (continued)**



## <span id="page-9-0"></span>**3.1 Typical electrical characteristics**

<span id="page-9-1"></span>

























## **4 General description**

### <span id="page-12-0"></span>**4.1 Block diagram**



## <span id="page-12-1"></span>**4.2 Typical power capability**

### **Table 8. Typical power**



<span id="page-12-3"></span>1. Typical continuous power in non-ventilated enclosed adapter measured at 50 °C ambient.

<span id="page-12-4"></span>2. Maximum practical continuous power in an open frame design at 50 °C ambient, with adequate heatsinking.

## <span id="page-12-2"></span>**4.3 Primary MOSFET**

The power section is implemented with an N-channel power MOSFET with a breakdown voltage of 1050 V min. and a maximum  $R_{DS(ON)}$  of 7 Ω. It includes a sense-FET structure to allow a virtually lossless current sensing and the thermal sensor.

The gate driver of the power MOSFET is designed to supply a controlled gate current during both turn-ON and turn-OFF in order to minimize common mode EMI. During UVLO conditions, an internal pull-down circuit holds the gate low in order to ensure that the power MOSFET cannot be turned ON accidentally.



DS12978 Rev 1 13/28

### <span id="page-13-0"></span>**4.4 High voltage startup**

The high voltage current generator is supplied by the DRAIN pin. At the first startup of the converter, it is enabled when the voltage across the input bulk capacitor reaches the  $V_{DRAIN START}$  threshold, sourcing the  $I_{DDch1}$  current; as the  $V_{DD}$  voltage reaches the  $V_{DDon}$ start-up threshold, the power section starts switching and the high voltage current generator is turned OFF. The VIPer26K is powered by the external source. After the startup, the auxiliary winding or the diode connected to the output voltage have to power the  $V_{DD}$ capacitor with voltage higher than the  $V_{DDCSon}$  threshold. During the switching, the internal current source is disabled and the consumptions are minimized.

In case of fault, the switching is stopped and the device is self-biased by the internal high voltage current source; it is activated between the levels  $V_{DDCSon}$  and  $V_{DDon}$ , delivering the current  $I<sub>DDeb2</sub>$  to the VDD capacitor during the MOSFET OFF time.

If a very low main input voltage is applied to the converter, it is strongly recommended to choose the  $V_{DD}$  capacitor value by the following formula:

#### **Equation 1**

$$
C_{VDD} = \frac{I_{DDCH1} \cdot t_{OVL}}{V_{DD} \cdot V_{DDoff}}
$$

At converter power-down, the  $V_{DD}$  voltage drops and the converter activity stops as it falls below the  $V_{DDoff}$  threshold.



**Figure 20. Timing diagram: normal power-up and power-down sequences**



### <span id="page-14-0"></span>**4.5 Oscillator**

The switching frequency is internally fixed at 60 kHz.

The switching frequency is modulated by approximately  $±4$  kHz at 230 Hz (typical) rate, so that the resulting spread spectrum action distributes the energy of each harmonic of the switching frequency over a number of sideband harmonics having the same energy on the whole but smaller amplitudes.

### <span id="page-14-1"></span>**4.6 Soft-start**

During the converters' start-up phase, the soft-start function progressively increases the cycle-by-cycle drain current limit, up to the default value  $I_{\text{DLIM}}$ . In this way, the drain current is further limited and the output voltage is progressively increased reducing the stress on the secondary diode. The soft-start time is internally fixed to  $t_{SS}$ , and the function is activated for any attempt of converter startup and after a fault event.

This function helps prevent transformer saturation during startup and short-circuit.

## <span id="page-14-2"></span>**4.7 Current limit set point**

The VIPer26K includes a current mode PWM controller: cycle by cycle the drain current is sensed through the integrated resistor  $R_{\text{SFNSF}}$  and the voltage is applied to the noninverting input of the PWM comparator. As soon as the sensed voltage is equal to the voltage derived from the COMP pin, the power MOSFET is switched OFF.

In parallel with the PWM operations, the comparator OCP checks the level of the drain current and switches OFF the power MOSFET in case the current is higher than the threshold  $I<sub>Dim</sub>$ .

The IC is available with two different drain current limitations: the VIPer267K has a 700 mA (typical value), whereas the VIPer265K is available with 500 mA current limitation.

Both values are ensured with tolerance reported in *[Table 3](#page-4-1)*.

## <span id="page-14-3"></span>**4.8 FB pin and COMP pin**

The device can be used both in non-isolated and in isolated topology. In the case of nonisolated topology, the feedback signal from the output voltage is applied directly to the FB pin as inverting input of the internal error amplifier having the reference voltage,  $V_{RFF-FB}$ .

The output of the error amplifier sources and sinks the current,  $I_{\text{COMP}}$  respectively to and from the compensation network connected on the COMP pin. This signal is then compared, in the PWM comparator, with the signal coming from the sense-FET; the power MOSFET is switched off when the two values are the same on a cycle-by-cycle basis.

When the power supply output voltage is equal to the error amplifier reference voltage,  $V_{RFFFB}$ , a single resistor has to be connected from the output to the FB pin. For higher output voltages the external resistor divider is needed. If the voltage on the FB pin is accidentally left floating, an internal pull-up protects the controller.

The output of the error amplifier is externally accessible through the COMP pin and it's used for the loop compensation: usually an RC network.



In the case of isolated power supply, the internal error amplifier has to be disabled (FB pin shorted to GND). In this case an internal resistor is connected between an internal reference voltage and the COMP pin.

The current loop has to be closed on the COMP pin through the optocoupler in parallel with the compensation network. The  $V_{\text{COMP}}$  dynamics range is between  $V_{\text{COMPL}}$  and  $V_{\text{COMPH}}$ .

When the voltage  $V_{\text{COMP}}$  drops below the voltage threshold  $V_{\text{COMPL}}$ , the converter enters burst mode.

When the voltage V $_{\mathsf{COMP}}$  rises above the V $_{\mathsf{COMPH}}$  threshold, the peak drain current will reach its limit, as well as the deliverable output power.



**Figure 21. Feedback circuit**

**Figure 22. COMP pin vs. IDLIM** 





### <span id="page-16-0"></span>**4.9 Burst mode**

When the voltage  $V_{\text{COMP}}$  drops below the threshold,  $V_{\text{COMPI}}$ , the power MOSFET is kept in the OFF state and the consumption is reduced to  $I<sub>DDO</sub>$  current. As a reaction at the energy delivery stop, the  $V_{\text{COMP}}$  voltage increases and as soon as it exceeds the threshold  $V_{\text{COMPL}}$ + V<sub>COMPL</sub> <sub>HYS</sub>, the converter starts switching again with consumption level equal to  $I_{DD1}$ current. This ON-OFF operation mode, referred to as "burst mode" and reported in *[Figure 4](#page-9-1)*, reduces the average frequency, which can go down even to a few hundred hertz, thus minimizing all frequency-related losses and making it easier to comply with energy saving regulations. During burst mode, the drain current limit is reduced to the value  $I_{\text{DIIM-bm}}$  in order to avoid the audible noise issue.





### <span id="page-16-1"></span>**4.10 Automatic auto restart after overload or short-circuit**

The overload protection is implemented in an automatic way using the integrated up-down counter. Every cycle, it is incremented or decremented depending on whether the current logic detects the limit condition or not. The limit condition is the peak drain current,  $I_{\text{DIIM}}$ .

After the reset of the counter, if the peak drain current is continuously equal to the level  $I_{\text{Dlim}}$ , the counter will be incremented till the fixed time,  $t_{\rm OVI}$ , after that the power MOSFET switch ON is disabled. It is activated again, through the soft-start, after the  $t_{RFSTART}$  time.

In the case of overload or a short-circuit event, the power MOSFET switching is stopped after a time that depends from the counter and that can be as maximum equal to  $t_{OM}$ . The protection occurs in the same way until the overload condition is removed.

This protection ensures restart attempts of the converter with low repetition rate, so that it works safely with extremely low power throughput and avoiding the IC overheating in case of repeated overload events.

If the overload is removed before the protection tripping, the counter is decremented cycleby-cycle down to zero and the IC is not stopped.







### <span id="page-17-0"></span>**4.11 Open loop failure protection**

In case the power supply is built in flyback topology and the VIPer26K is supplied by an auxiliary winding, the converter is protected against feedback loop failure or accidental disconnections of the winding.

If  ${\sf R}_{\sf H}$  is opened or  ${\sf R}_{\sf L}$  is shorted, the VIPer26K works at its drain current limitation. The output voltage,  $V_{\text{OUT}}$ , increases and also the auxiliary voltage,  $V_{\text{AUX}}$ , which is coupled with the output through the secondary-to-auxiliary turns ratio.

As the auxiliary voltage increases up to the internal  $V_{DD}$  active clamp,  $V_{DDclamo}$  and the clamp current injected on the  $V_{DD}$  pin exceeds the latch threshold,  $I_{DDol}$ , a fault signal is internally generated.

In order to distinguish an actual malfunction from a bad auxiliary winding design, both the above conditions (drain current equal to the drain current limitation and current higher than  $I_{DDol}$  through  $V_{DD}$  clamp) have to be verified to reveal the fault.

If R<sub>L</sub> is opened or R<sub>H</sub> is shorted, the output voltage, V<sub>OUT</sub>, is clamped to the reference voltage  $V_{RFF-FB}$  (in case of non-isolated flyback) or to the external TL voltage reference (in case of isolated flyback).

### <span id="page-17-1"></span>**4.12 Thermal shutdown**

When the controller temperature exceeds the shutdown threshold,  $T_{SD}$ , the device is shut down to prevent any dangerous overheating for the system and the VDD pin is continuously recycled between  $V_{DDon}$  and  $V_{DDoff}$  to keep the controller alive.

Once the  $t_{RESTART}$  time is elapsed, when temperature falls  $T_{HYST}$  below the OTP threshold, the IC starts once it has reached again the  $V_{DDon}$ .

The OTP timing diagram is shown in *[Figure 25](#page-18-0)*.



<span id="page-18-0"></span>



# <span id="page-19-0"></span>**5 Application information**



**Figure 26. Typical isolated flyback configuration with secondary regulation**

### **Figure 27. Typical isolated flyback configuration with primary regulation**







**Figure 28. Typical non isolated flyback configuration**







### <span id="page-21-0"></span>**5.1 Layout guidelines and design recommendations**

A proper printed circuit board layout ensures the correct operation of any switch-mode converter and this is also true for the VIPer. The main reasons to have a proper PCB layout are:

- Provides clean signals to the IC, ensuring good immunity against external and switching noises.
- Reduces the electromagnetic interferences, both radiated and conducted, to pass the EMC tests more easily.

If the VIPer is used to design an SMPS, the following basic rules should be considered:

- **Separate signal from power tracks**. Generally, traces carrying signal currents should run far from others carrying pulsed currents or with fast swinging voltages. Signal ground traces should be connected to the IC signal ground, GND, using a single "star point", placed close to the IC. Power ground traces should be connected to the IC power ground, GND. The compensation network should be connected to the COMP, maintaining the trace to GND as short as possible. In the case of two-layer PCB, it is good practice to route signal traces on one PCB side and power traces on the other side.
- **Filter sensitive pins**. Some crucial points of the circuit need or may need filtering. A small high-frequency bypass capacitor to GND might be useful to get a clean bias voltage for the signal part of the IC and protect the IC itself during EFT/ESD tests. A low ESL ceramic capacitor (a few hundreds pF up to 0.1 μF) should be connected across VCC and GND, placed as close as possible to the IC. With flyback topologies, when the auxiliary winding is used, it is suggested to connect the VCC capacitor on the auxiliary return and then to the main GND using a single track.
- **Keep power loops as confined as possible**. The area circumscribed by current loops where high pulsed current flow should be minimized to reduce its parasitic self-inductance and the radiated electromagnetic field. As a consequence, the electromagnetic interferences produced by the power supply during the switching are highly reduced. In a flyback converter the most critical loops are: the one including the input bulk capacitor, the power switch, the power transformer, the one including the snubber, the one including the secondary winding, the output rectifier and the output capacitor. In a buck converter the most critical loop is the one including the input bulk capacitor, the power switch, the power inductor, the output capacitor and the freewheeling diode.
- **Reduce line lengths**. Any wire acts as an antenna. With the very short rise times exhibited by EFT pulses, any antenna can receive high voltage spikes. By reducing line lengths, the level of received radiated energy is reduced, and the resulting spikes from electrostatic discharges are lower. This also keeps both resistive and inductive effects to a minimum. In particular, all traces carrying high currents, especially if pulsed (tracks of the power loops) should be as short and wide as possible.
- **Optimize track routing**. As levels of pickup from static discharges are likely greater near the edges of the board, it is wise to keep any sensitive lines away from these areas. Input and output lines often need to reach the PCB edge at some stage, but they can be routed away from the edge as soon as possible where applicable. Since vias are to be considered inductive elements, it is recommended to minimize their number in the signal path and avoid them in the power path.
- **Improve thermal dissipation**. An adequate copper area has to be provided under the DRAIN pins as heatsink, while it is not recommended to place large copper areas on the GND.





### **Figure 31. Recommended routing for Buck converter**





## <span id="page-23-0"></span>**6 Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: *[www.st.com](http://www.st.com)*.

ECOPACK® is an ST trademark.

### <span id="page-23-1"></span>**6.1 SO16N package information**



#### **Figure 32. SO16N package outline**





|                           | mm        |         |                |  |  |  |  |  |
|---------------------------|-----------|---------|----------------|--|--|--|--|--|
| Dim.                      | Min.      | Typ.    | Max.           |  |  |  |  |  |
| $\mathsf{A}$              |           |         | 1.75           |  |  |  |  |  |
| A1                        | 0.1       |         | 0.25           |  |  |  |  |  |
| A2                        | 1.25      |         |                |  |  |  |  |  |
| $\sf b$                   | .31       |         | 0.51           |  |  |  |  |  |
| $\mathbf{C}$              | 0.17      |         | 0.25           |  |  |  |  |  |
| D                         | $9.8\,$   | 9.9     | $10\,$         |  |  |  |  |  |
| E                         | $5.8\,$   | $\,6\,$ | $6.2\,$        |  |  |  |  |  |
| E1                        | $3.8\,$   | 3.9     | $\overline{4}$ |  |  |  |  |  |
| $\mathbf e$               |           | 1.27    |                |  |  |  |  |  |
| $\boldsymbol{\mathsf{h}}$ | 0.25      |         | $0.5\,$        |  |  |  |  |  |
| L                         | 0.4       |         | 1.27           |  |  |  |  |  |
| $\sf k$                   | $\pmb{0}$ |         | $\bf 8$        |  |  |  |  |  |
| ccc                       |           |         | 1.1            |  |  |  |  |  |

**Table 9. SO16N mechanical data**



# **7 Order code**







# <span id="page-26-0"></span>**8 Revision history**







#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2019 STMicroelectronics – All rights reserved

28/28 DS12978 Rev 1

