

#### < DIPIPM >

## PSS50SA2FT

TRANSFER MOLDING TYPE **INSULATED TYPE** 

#### **OUTLINE**



#### MAIN FEATURES AND RATINGS

- 3 phase DC/AC inverter
- 1200V / 50A
- Built-in LPT-CSTBT (6th generation IGBT)
- Built-in bootstrap diodes with current limiting resistor
- Insulated transfer molding package
- N-side IGBT open emitter

#### **APPLICATION**

• AC 400V class motor control

#### INTEGRATED DRIVE, PROTECTION AND SYSTEM CONTROL FUNCTIONS

• For P-side : Drive circuit, High voltage high-speed level shifting, Control supply under-voltage (UV) protection

: Drive circuit, Control supply under-voltage protection (UV), Short circuit protection (SC) • For N-side

• Fault signaling : Corresponding to SC fault (N-side IGBT), UV fault (N-side supply)

• Temperature output : Outputting LVIC temperature by analog signal Input interface : 5V line, Schmitt trigger receiver circuit (High Active)
UL Recognized : UL1557 File E80276

#### **INTERNAL CIRCUIT**



Publication Date: January 2021

### PSS50SA2FT

# TRANSFER MOLDING TYPE INSULATED TYPE

#### **MAXIMUM RATINGS** ( $T_j = 25$ °C, unless otherwise noted)

#### **INVERTER PART**

| Symbol                 | Parameter                          | Condition                         |          | Ratings  | Unit |
|------------------------|------------------------------------|-----------------------------------|----------|----------|------|
| V <sub>CC</sub>        | Supply voltage                     | Applied between P-NU,NV,NW        |          | 900      | V    |
| V <sub>CC(surge)</sub> | Supply voltage (surge)             | Applied between P-NU,NV,NW        |          | 1000     | V    |
| $V_{CES}$              | Collector-emitter voltage          |                                   |          | 1200     | V    |
| ±I <sub>C</sub>        | Each IGBT collector current        | T <sub>C</sub> = 25°C             | (Note 1) | 50       | Α    |
| ±I <sub>CP</sub>       | Each IGBT collector current (peak) | T <sub>C</sub> = 25°C, up to 1ms  |          | 100      | Α    |
| Pc                     | Collector dissipation              | T <sub>C</sub> = 25°C, per 1 chip |          | 123.4    | W    |
| Tj                     | Junction temperature               |                                   |          | -30~+150 | °C   |

Note 1: Pulse width and period are limited due to junction temperature.

#### **CONTROL (PROTECTION) PART**

| ••••••          | - (1.110.1-011011) 171111     |                                                                                                                                                       |                          |      |
|-----------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|
| Symbol          | Parameter                     | Condition                                                                                                                                             | Ratings                  | Unit |
| V <sub>D</sub>  | Control supply voltage        | Applied between V <sub>P1</sub> -V <sub>PC</sub> , V <sub>N1</sub> -V <sub>NC</sub>                                                                   | 20                       | V    |
| $V_{DB}$        | Control supply voltage        | Applied between V <sub>UFB</sub> -V <sub>UFS</sub> , V <sub>VFB</sub> -V <sub>VFS</sub> , V <sub>WFB</sub> -V <sub>WFS</sub>                          | 20                       | V    |
| V <sub>IN</sub> | Input voltage                 | Applied between U <sub>P</sub> , V <sub>P</sub> , W <sub>P</sub> -V <sub>PC</sub> , U <sub>N</sub> , V <sub>N</sub> , W <sub>N</sub> -V <sub>NC</sub> | -0.5~V <sub>D</sub> +0.5 | V    |
| $V_{FO}$        | Fault output supply voltage   | Applied between F <sub>O</sub> -V <sub>NC</sub>                                                                                                       | -0.5~V <sub>D</sub> +0.5 | V    |
| I <sub>FO</sub> | Fault output current          | Sink current at Fo terminal                                                                                                                           | 5                        | mA   |
| V <sub>SC</sub> | Current sensing input voltage | Applied between CIN-V <sub>NC</sub>                                                                                                                   | -0.5~V <sub>D</sub> +0.5 | V    |

#### **TOTAL SYSTEM**

| Symbol                | Parameter                                                                  | Condition                                                                                       | Ratings  | Unit             |
|-----------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------|------------------|
| V <sub>CC(PROT)</sub> | Self protection supply voltage limit (Short circuit protection capability) | V <sub>D</sub> = 13.5~16.5V, Inverter Part<br>T <sub>i</sub> = 125°C, non-repetitive, up to 2μs | 800      | ٧                |
| T <sub>C</sub>        | Module case operation temperature                                          | Tc measurement point is defined in Fig.1.                                                       | -30~+100 | °C               |
| T <sub>stg</sub>      | Storage temperature                                                        |                                                                                                 | -40~+125 | °C               |
| V <sub>iso</sub>      | Isolation voltage                                                          | 60Hz, Sinusoidal, AC 1min, between connected all pins and heat sink plate                       | 2500     | V <sub>rms</sub> |





#### THERMAL RESISTANCE

| Symbol                | Parameter                | Condition                           |   | Limits |      |      |
|-----------------------|--------------------------|-------------------------------------|---|--------|------|------|
| Symbol Parameter      |                          | Condition                           |   | Тур.   | Max. | Unit |
| R <sub>th(j-c)Q</sub> | Junction to case thermal | Inverter IGBT part (per 1/6 module) | - | -      | 0.81 | K/W  |
| $R_{th(j-c)F}$        | resistance (Note 2)      | Inverter FWDi part (per 1/6 module) | - | -      | 1.25 | K/W  |

Note 2: Grease with good thermal conductivity and long-term endurance should be applied evenly with about +100µm~+200µm on the contacting surface of DIPIPM and heat sink. The contacting thermal resistance between DIPIPM case and heat sink Rth(c-f) is determined by the thickness and the thermal conductivity of the applied grease. For reference, Rth(c-f) is about 0.2K/W (per 1/6 module, grease thickness: 20µm, thermal conductivity: 1.0W/m•k).

## **ELECTRICAL CHARACTERISTICS** (T<sub>j</sub> = 25°C, unless otherwise noted)

| Symbol             | Parameter                    | Condition                                                                                                           |                                                       |      | Limits |      |      |
|--------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------|--------|------|------|
| Syllibol           | Farameter                    | Condi                                                                                                               | Condition                                             |      | Тур.   | Max. | Unit |
| V                  | Collector-emitter saturation | $V_{D} = V_{DB} = 15V, V_{IN} = 5V, I_{C} = 50A$                                                                    | T <sub>j</sub> = 25°C                                 | -    | 1.70   | 2.40 | V    |
| $V_{CE(sat)}$      | voltage                      | $\mathbf{v}_{D} = \mathbf{v}_{DB} = 13\mathbf{v}, \ \mathbf{v}_{IN} = 3\mathbf{v}, \ \mathbf{I}_{C} = 30\mathbf{A}$ | T <sub>j</sub> = 125°C                                | -    | 2.00   | 2.50 | V    |
| $V_{EC}$           | FWDi forward voltage         | $V_{IN}=0V, -I_{C}=50A$                                                                                             |                                                       | -    | 2.50   | 3.20 | V    |
| t <sub>on</sub>    |                              |                                                                                                                     |                                                       | 0.70 | 1.80   | 2.50 | μs   |
| t <sub>C(on)</sub> |                              | $V_{CC} = 600V, V_{D} = V_{DB} = 15V$                                                                               |                                                       | -    | 0.50   | 0.80 | μs   |
| t <sub>off</sub>   | Switching times              | I <sub>C</sub> = 50A, T <sub>j</sub> = 125°C, V <sub>IN</sub> = 0↔5V                                                | = 50A, T <sub>j</sub> = 125°C, V <sub>IN</sub> = 0↔5V | -    | 2.60   | 3.80 | μs   |
| $t_{C(off)}$       |                              | Inductive Load (upper-lower arm)                                                                                    |                                                       | -    | 0.50   | 0.90 | μs   |
| t <sub>rr</sub>    |                              |                                                                                                                     |                                                       | -    | 0.50   | -    | μs   |
| 1                  | Collector-emitter cut-off    | V V                                                                                                                 | T <sub>j</sub> = 25°C                                 | -    | - 1    | 1    | mA   |
| I <sub>CES</sub>   | current                      | $V_{CE}=V_{CES}$                                                                                                    | T <sub>j</sub> = 125°C                                | -    | 1      | 10   | IIIA |

**CONTROL (PROTECTION) PART** 

| Cumbal           | Daramatar                       | Condition                                                                                            |                            | Limits   |      |      | Unit |       |
|------------------|---------------------------------|------------------------------------------------------------------------------------------------------|----------------------------|----------|------|------|------|-------|
| Symbol           | Parameter                       |                                                                                                      | Condition                  |          | Min. | Тур. | Max. | Offic |
|                  |                                 | $V_D=15V, V_{IN}=0V$                                                                                 |                            |          | -    | -    | 5.60 |       |
| I <sub>D</sub>   | Cimavit average                 | Total of $V_{P1}$ - $V_{PC}$ , $V_{N1}$ - $V_{NC}$                                                   | $V_D=15V$ , $V_{IN}=5V$    |          | -    | -    | 5.60 | mA    |
| 1                | Circuit current                 | Each part of V <sub>UFB</sub> -V <sub>UFS</sub> ,                                                    | $V_{DB}=15V$ , $V_{IN}=0V$ |          | -    | -    | 1.10 | IIIA  |
| I <sub>DB</sub>  |                                 | $V_{VFB}$ - $V_{VFS}$ , $V_{WFB}$ - $V_{WFS}$                                                        | $V_{DB}=15V$ , $V_{IN}=5V$ |          | -    | -    | 1.10 |       |
| I <sub>SC</sub>  | Short circuit trip level        | -30°C≤Tj≤125°C, Rs=34.0Ω (±1%), Not connecting outer shunt resistors to NU,NV,NW terminals  (Note 3) |                            | 85       | -    | -    | Α    |       |
| $UV_DBt$         | P-side Control supply           | T <10500                                                                                             | Trip level                 |          | 10.0 | -    | 12.0 | V     |
| $UV_DBr$         | under-voltage<br>protection(UV) | T <sub>j</sub> ≤125°C                                                                                | Reset level                |          | 10.5 | -    | 12.5 | V     |
| UV <sub>Dt</sub> | N-side Control supply           | T <sub>i</sub> ≤125°C                                                                                | Trip level                 |          | 10.3 | -    | 12.5 | ٧     |
| $UV_Dr$          | under-voltage<br>protection(UV) | 1 <sub>j</sub> ≤125 C                                                                                | Reset level                |          | 10.8 | -    | 13.0 | V     |
| $V_{FOH}$        | Fault output voltage            | V <sub>SC</sub> = 0V, F <sub>O</sub> terminal pulled                                                 | l up to 5V by 10kΩ         |          | 4.9  | -    | -    | V     |
| $V_{FOL}$        | i adit odtput voltage           | $V_{SC} = 1V$ , $I_{FO} = 1mA$                                                                       |                            |          | -    | -    | 0.95 | V     |
| $t_{\text{FO}}$  | Fault output pulse width        | C <sub>FO</sub> =22nF                                                                                |                            | (Note 4) | 1.6  | 2.4  | -    | ms    |
| I <sub>IN</sub>  | Input current                   | $V_{IN} = 5V$                                                                                        |                            |          | 0.70 | 1.00 | 1.50 | mA    |
| $V_{th(on)}$     | ON threshold voltage            | Applied between U <sub>P</sub> , V <sub>P</sub> , W                                                  | - 11. V. WV                |          | -    | -    | 3.5  | V     |
| $V_{th(off)}$    | OFF threshold voltage           | Applied between Up, Vp, VV                                                                           | P, ON, VN, VVN-VNC         |          | 0.8  | -    | -    | v     |
| $V_{OT}$         | Temperature output              | LVIC temperature = 75°C (Note 5)                                                                     |                            | 2.26     | 2.38 | 2.51 | V    |       |
| $V_{F}$          | Bootstrap Di forward voltage    | I <sub>F</sub> =10mA including voltage dro                                                           | p by limiting resistor     | (Note 6) | 0.5  | 0.9  | 1.3  | V     |
| R                | Built-in limiting resistance    | Included in bootstrap Di                                                                             |                            |          | 16   | 20   | 24   | Ω     |

Note 3: Short circuit protection detects sense current divided from main current at N-side IGBT and works for N-side IGBT only. In the case that outer shunt resistor is inserted into main current path, protection current level I<sub>SC</sub> changes. For details, please refer the application note for this DIPIPM.

- 4: Fault signal is output when short circuit or N-side control supply under-voltage protection works. The fault output pulse-width t<sub>FO</sub> depends on the capacitance of C<sub>FO</sub>. (C<sub>FO</sub> (typ.) = t<sub>FO</sub> x 9.1 x 10<sup>-6</sup>) [F])
- 5: DIPIPM doesn't shut down IGBTs and output fault signal automatically when temperature rises excessively. When temperature exceeds the protective level that user defined, controller (MCU) should stop immediately. Temperature of LVIC vs. VoT output characteristics is described in Fig.3

6: The characteristics of bootstrap Di is described in Fig.2.

Fig. 2 Characteristics of bootstrap Di V<sub>F</sub>-I<sub>F</sub> curve (@Ta=25°C) including voltage drop by limiting resistor (Right chart is enlarged chart.)





Fig. 3 Temperature of LVIC vs. VoT Output Characteristics





- (1) It is recommended to insert  $5.1k\Omega$  pull down resistor for getting linear output characteristics at low temperature below room temperature. When the pull down resistor is inserted between  $V_{\text{OT}}$  and  $V_{\text{NC}}$ (control GND), the extra circuit current, which is calculated approximately by  $V_{\text{OT}}$  output voltage divided by pull down resistance, flows as LVIC circuit current continuously. In the case of using  $V_{\text{OT}}$  for detecting high temperature over room temperature only, it is unnecessary to insert the pull down resistor.
- (2) In the case of not using  $V_{OT}$ , leave  $V_{OT}$  output NC (No Connection).

Refer the application note for this product about the usage of  $V_{\text{OT}}$ .

#### **MECHANICAL CHARACTERISTICS AND RATINGS**

| Parameter                 | Condition                    |                     | Limits |      |      | Unit  |  |
|---------------------------|------------------------------|---------------------|--------|------|------|-------|--|
| Falametei                 | Conc                         | illion              | Min.   | Тур. | Max. | Offic |  |
| Mounting torque           | Mounting screw : M4 (Note 7) | Recommended 1.18N·m | 0.98   | 1.18 | 1.47 | N⋅m   |  |
| Terminal pulling strength | Load 19.6N                   | JEITA-ED-4701       | 10     | -    | -    | S     |  |
| Terminal bending strength | Load 9.8N, 90deg. bend       | JEITA-ED-4701       | 2      | -    | -    | times |  |
| Weight                    |                              |                     | -      | 46   | -    | g     |  |
| Heat-sink flatness        | (Note 8)                     |                     | -50    | -    | 100  | μm    |  |

Note 7: Plain washers (ISO 7089~7094) are recommended.

Note 8: Measurement point of heat-sink flatness



#### RECOMMENDED OPERATION CONDITIONS

| Cymbal                         | Daramatar                       | Condition                                                                                                                          |                                  |      | Limits |      | Unit   |
|--------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|--------|------|--------|
| Symbol                         | Parameter                       | Condition                                                                                                                          |                                  | Min. | Тур.   | Max. | Offic  |
| V <sub>CC</sub>                | Supply voltage                  | Applied between P-NU, NV, NW                                                                                                       |                                  | 350  | 600    | 800  | V      |
| $V_D$                          | Control supply voltage          | Applied between V <sub>P1</sub> -V <sub>PC</sub> , V <sub>N1</sub> -V <sub>NC</sub>                                                |                                  | 13.5 | 15.0   | 16.5 | V      |
| $V_{DB}$                       | Control supply voltage          | Applied between V <sub>UFB</sub> -V <sub>UFS</sub> , V <sub>VFB</sub> -V <sub>VFS</sub> , V <sub>V</sub>                           | <sub>VFB</sub> -V <sub>WFS</sub> | 13.0 | 15.0   | 18.5 | ٧      |
| $\Delta V_D$ , $\Delta V_{DB}$ | Control supply variation        |                                                                                                                                    |                                  | -1   | -      | +1   | V/µs   |
| t <sub>dead</sub>              | Arm shoot-through blocking time | For each input signal                                                                                                              |                                  | 3.0  | -      | -    | μs     |
| f <sub>PWM</sub>               | PWM input frequency             | $T_{\rm C} \le 100^{\circ}{\rm C}, T_{\rm j} \le 125^{\circ}{\rm C}$                                                               |                                  | -    | -      | 20   | kHz    |
| 1                              | Allowable r.m.s. current        | $V_{CC}$ = 600V, $V_D$ = 15V, P.F = 0.8,<br>Sinusoidal PWM                                                                         | f <sub>PWM</sub> = 5kHz          | -    | -      | 25   | Arms   |
| I <sub>O</sub>                 | Allowable I.III.S. current      | $T_C \le 100^{\circ}\text{C}, T_j \le 125^{\circ}\text{C}$ (Note 9)                                                                | f <sub>PWM</sub> = 15kHz         | -    | -      | 13   | AIIIIS |
| PWIN(on)                       |                                 |                                                                                                                                    | (Note 10)                        | 1.5  | -      | -    |        |
| PWIN(off)                      | Minimum input pulse width       | $350 \le V_{CC} \le 800V$ , $13.5 \le V_{D} \le 16.5V$ , $13.0 \le V_{DB} \le 18.5V$ , $-20^{\circ}C \le T_{C} \le 100^{\circ}C$ , | I <sub>C</sub> ≤50A              | 3.0  | -      | -    | μs     |
| F VVIIV(OII)                   |                                 | N line wiring inductance less than 10nH (Note11)                                                                                   | 50 <i<sub>C≤85A</i<sub>          | 3.5  | -      |      |        |
| V <sub>NC</sub>                | V <sub>NC</sub> variation       | Between V <sub>NC</sub> -NU, NV, NW (including surge)                                                                              |                                  | -5.0 | -      | +5.0 | V      |
| T <sub>i</sub>                 | Junction temperature            |                                                                                                                                    |                                  | -20  | -      | +125 | °C     |

Fig. 4 About Delayed Response Against Shorter Input Off Signal Than PWIN(off) (P-side only)



<sup>9:</sup> The allowable r.m.s. current value depends on the actual application conditions.
10: DIPIPM might not make response to the input on signal with pulse width less than PWIN (on).
11: IPM might make no response or delayed response (P-side IGBT only) for the input signal with off pulse width less than PWIN(off). Please refer below figure about delayed response.

#### < DIPIPM >

### PSS50SA2FT

# TRANSFER MOLDING TYPE INSULATED TYPE

#### Fig. 5 Timing Charts of DIPIPM Protective Functions

[A] Short-Circuit Protection (N-side only with the external sense resistor and RC filter)

- a1. Normal operation: IGBT ON and outputs current.
- a2. Short circuit current detection (SC trigger)

(It is recommended to set RC time constant 1.5~2.0µs so that IGBT shut down within 2.0µs when SC occurs.)

- a3. All N-side IGBT's gates are hard interrupted.
- a4. All N-side IGBTs turn OFF.
- a5.  $F_{\text{O}}$  outputs with a fixed pulse width determined by the external capacitor  $C_{\text{FO}}$ .
- a6. Input = "L": IGBT OFF
- a7. Fo finishes output, but IGBTs don't turn on until inputting next ON signal (L→H). (IGBT of each phase can return to normal state by inputting ON signal to each phase.)
- a8. Normal operation: IGBT ON and outputs current.



#### [B] Under-Voltage Protection (N-side, UVD)

- b1. Control supply voltage  $V_D$  exceeds under voltage reset level ( $UV_{Dr}$ ), but IGBT turns ON by next ON signal ( $L\rightarrow H$ ). (IGBT of each phase can return to normal state by inputting ON signal to each phase.)
- b2. Normal operation: IGBT ON and outputs current.
- b3.  $V_D$  level drops to under voltage trip level. (UV<sub>Dt</sub>).
- b4. All N-side IGBTs turn OFF in spite of control input condition.
- b5. Fo outputs for the period determined by the capacitance  $C_{FO_i}$  but output is extended during  $V_D$  keeps below  $UV_{Dr}$ .
- b6. V<sub>D</sub> level reaches UV<sub>Dr</sub>.
- b7. Normal operation: IGBT ON and outputs current by next ON signal (L→H).



### PSS50SA2FT

# TRANSFER MOLDING TYPE INSULATED TYPE

- [C] Under-Voltage Protection (P-side, UVDB)
- c1. Control supply voltage V<sub>DB</sub> rises. After the voltage reaches under voltage reset level UV<sub>DBr</sub>, IGBT turns on by next ON signal (L→H).
- c2. Normal operation: IGBT ON and outputs current.
- c3. V<sub>DB</sub> level drops to under voltage trip level (UV<sub>DBt</sub>).
- c4. IGBT of corresponding phase only turns OFF in spite of control input signal level, but there is no Fo signal output.
- c5. V<sub>DB</sub> level reaches UV<sub>DBr</sub>.
- c6. Normal operation: IGBT ON and outputs current by next ON signal (L→H).



Fig. 6 MCU I/O Interface Circuit



#### Note)

Design for input RC filter depends on the PWM control scheme used in the application and the wiring impedance of the printed circuit board.

But because noisier in the application for 1200V, it is strongly recommended to insert RC filter. (Time constant: over 100ns. e.g.  $100\Omega$ , 1000pF)

The DIPIPM input signal interface integrates a min.  $3.3k\Omega$  pull-down resistor. Therefore, when using RC filter, be careful to satisfy turn-on threshold voltage requirement.

Fo output is open drain type. It should be pulled up to the positive side of 5V or 15V power supply with the resistor that limits Fo sink current  $I_{Fo}$  under 1mA. In the case of pulling up to 5V supply, over  $5.1k\Omega$  is needed. ( $10k\Omega$  is recommended.)

Fig. 7 Wiring Pattern around the Shunt Resistor in the Case of Inserting into Main Current Path



Low inductance shunt resistor like surface mounted (SMD) type is recommended. Protection current level  $I_{SC}$  changes by inserting shunt resistor.

### PSS50SA2FT

# TRANSFER MOLDING TYPE INSULATED TYPE

Fig. 8 Example of Application Circuit



#### Note

- 1:If control GND and power GND are patterned by common wiring, it may cause malfunction by fluctuation of power GND level. It is recommended to connect control GND and power GND at only a N1 point at which NU, NV, NW are connected to power GND line.
- 2: It is recommended to insert a Zener diode D1 (24V/1W) between each pair of control supply terminals to prevent surge destruction.
- 3 :To prevent surge destruction, the wiring between the smoothing capacitor and the P, N1 terminals should be as short as possible. Generally inserting a 0.1µ~0.22µF snubber capacitor C3 between the P-N1 terminals is recommended.
- 4 :R1, C4 of RC filter for preventing protection circuit malfunction is recommended to select tight tolerance, temp-compensated type. The time constant R1C4 should be set so that SC current is shut down within 2µs. (1.5µs~2µs is general value.) SC interrupting time might vary with the wiring pattern, so the enough evaluation on the real system is recommended. If R1 is too small, it may leads to delay of protection. So R1 should be min. 10 times larger resistance than Rs. (100 times is recommended.)
- 5 :To prevent erroneous operation, the wiring of A, B, C should be as short as possible.
- 6 :For sense resistor, the variation within 1%(including temperature characteristics), low inductance type is recommended. And the over 0.03W is recommended, but it is necessary to evaluate in your real system finally.
- 7 :To prevent erroneous SC protection, the wiring from V<sub>SC</sub> terminal to CIN filter should be divided at the point D that is close to the terminal of sense resistor. And the wiring should be patterned as short as possible.
- 8 :All capacitors should be mounted as close to the terminals of the DIPIPM as possible. (C1: good temperature, frequency characteristic electrolytic type, and C2: 0.01µ~2.0µF, good temperature, frequency and DC bias characteristic ceramic type are recommended.)
- 9 :Input drive is High-active type. There is a min. 3.3kΩ pull-down resistor in the input circuit of IC. To prevent malfunction, the wiring of each input should be as short as possible. And it is recommended to insert RC filter (e.g. R3=100Ω and C5=1000pF) and confirm the input signal level to meet the turn-on and turn-off threshold voltage. Thanks to HVIC inside the module, direct coupling to MCU without any opto-coupler or transformer isolation is possible.
- 10 :Fo output is open drain type. Fo output will be max 0.95V(@I<sub>FO</sub>=1mA,25°C), so it should be pulled up to MCU or control power supply (e.g. 5V,15V) by a resistor that makes I<sub>FO</sub> up to 1mA. (In the case of pulled up to 5V, 10kΩ is recommended.)
- 11 :Error signal output width ( $t_{F0}$ ) can be set by the capacitor connected to  $C_{F0}$  terminal.  $C_{F0}(typ.) = t_{F0} \times 9.1 \times 10^{-6} (F)$
- 12 :If high frequency noise superimposed to the control supply line, IC malfunction might happen and cause erroneous operation. To avoid such problem, voltage ripple of control supply line should meet dV/dt ≤+/-1V/μs, Vripple≤2Vp-p.
- 13 :For DIPIPM, it isn't recommended to drive same load by parallel connection with other phase IGBT or other DIPIPM.

Fig. 9 Package Outlines

Dimensions in mm



## **Important Notice**

The information contained in this datasheet shall in no event be regarded as a guarantee of conditions or characteristics. This product has to be used within its specified maximum ratings, and is subject to customer's compliance with any applicable legal requirement, norms and standards.

Except as otherwise explicitly approved by Mitsubishi Electric Corporation in a written document signed by authorized representatives of Mitsubishi Electric Corporation, our products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

In usage of power semiconductor, there is always the possibility that trouble may occur with them by the reliability lifetime such as Power Cycle, Thermal Cycle or others, or when used under special circumstances (e.g. condensation, high humidity, dusty, salty, highlands, environment with lots of organic matter / corrosive gas / explosive gas, or situations which terminals of semiconductor products receive strong mechanical stress). Therefore, please pay sufficient attention to such circumstances. Further, depending on the technical requirements, our semiconductor products may contain environmental regulation substances, etc. If there is necessity of detailed confirmation, please contact our nearest sales branch or distributor.

The contents or data contained in this datasheet are exclusively intended for technically trained staff. Customer's technical departments should take responsibility to evaluate the suitability of Mitsubishi Electric Corporation product for the intended application and the completeness of the product data with respect to such application. In the customer's research and development, please evaluate it not only with a single semiconductor product but also in the entire system, and judge whether it's applicable. As required, pay close attention to the safety design by installing appropriate fuse or circuit breaker between a power supply and semiconductor products to prevent secondary damage. Please also pay attention to the application note and the related technical information.

Publication Date: January 2021

## Keep safety first in your circuit designs!

Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- •These materials are intended as a reference to assist our customers in the selection of the Mitsubishi Electric Semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.
- •Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- •All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Electric Semiconductor product distributor for the latest product information before purchasing a product listed herein.
- The information described here may contain technical inaccuracies or typographical errors. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
- Please also pay attention to information published by Mitsubishi Electric Corporation by various means, including the Mitsubishi Electric Semiconductor home page (http://www.MitsubishiElectric.com/semiconductors/).
- •When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- •Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Electric Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- •The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials.
- •If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
- Any diversion or re-export contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- •Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Electric Semiconductor product distributor for further details on these materials or the products contained therein.

© MITSUBISHI ELECTRIC CORPORATION. ALL RIGHTS RESERVED. DIPIPM and CSTBT are trademarks of MITSUBISHI ELECTRIC CORPORATION.