

# *MP2935 4-Phase PWM*

**Controller for VR12.5 Applications** 

# The Future of Analog IC Technology.

# **DESCRIPTION**

MP2935 is a high-efficiency, 4-phase, synchronous, buck-switching PWM controller with an SVID interface for high-performance Intel processors. The multi-phase PWM output signals can be configured for up to 4-phase operation with interleaved switching.

MP2935 adopts three-logic-level PWM outputs for enhanced noise immunity and flexible fault management. Depending on the power states set by SVID command, the multi-phase channel can switch between multiphase and singlephase operation. In addition, MP2935 supports programmable load-line resistance. As a result, the output voltage is always optimally positioned for a load transient.

The chip also provides accurate and reliable short-circuit protection with adjustable current limit threshold and a delayed VR\_RDY output that is masked during on-the-fly output voltage changes to eliminate false triggering. MP2935 performance is specified over the junction temperature range of -10°C to 125°C. The chip is available in 40-lead QFN package.

## *END OF LIFE, REFER TO MP2965*

# **FEATURES**

- VR12.5 compliant
- Multi-Phase Operation at up to 2MHz per Phase
- Tri-State PWM Outputs for Driving MPS Intelli-Phase TM Devices
- Power-Saving Modes Maximize Efficiency During Light Load and Deeper-Sleep **Operation**
- Active Current Balancing between Output Phases
- Independent Current Limit and Load Line Setting Inputs for Additional Design Flexibility
- 8-bit Digitally Programmable 0V to 3.04V Output through Serial VID Interface
- Overload and Short-Circuit Protection with Latch-Off Delay
- Output Current Monitor
- Fault Latch Output
- Regulator Temperature Monitor
- Available in a 6mmx6mm 40-lead QFN package

# **APPLICATIONS**

 Power supplies for next-generation Intel® processors

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance.

<sup>&</sup>quot;MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.



# **TYPICAL APPLICATION CIRCUIT**



MP2935 Rev. 1.02 www.MonolithicPower.com **2** 4/10/2019 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2021 MPS. All Rights Reserved.



# **ORDERING INFORMATION**



\* For Tape & Reel, add suffix –Z (e.g. MP2935DQK–Z). For RoHS compliant packaging, add suffix –LF (e.g. MP2935DQK–LF–Z)



# **PACKAGE REFERENCE**

# **ABSOLUTE MAXIMUM RATINGS (1)**



# *Recommended Operating Conditions*  **(3)**



#### *Thermal Resistance*  **(4)** *θJA θJC*

# 6x6 QFN40 ............................ 32 ....... 8 °C/W

Notes:

- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J(MAX)$ , the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D(MAX)$  =  $(T_J(MAX)-T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

<sup>1)</sup> Exceeding these ratings may damage the device.



# **ELECTRICAL CHARACTERISTICS**

# **VCC = 5 V, GNDSEN = GND, EN = VCC, VID = 0.50 V to 3.04 V, Current going into pin is positive.**

**TA = -10°C to +100°C, unless otherwise noted.** 





# **ELECTRICAL CHARACTERISTICS** *(continued)*

**VCC = 5 V, GNDSEN = GND, EN = VCC, VID = 0.50 V to 3.04 V, Current going into pin is positive. TA = -10°C to +100°C, unless otherwise noted.** 





# **ELECTRICAL CHARACTERISTICS** *(continued)*

**VCC = 5 V, GNDSEN = GND, EN = VCC, VID = 0.50 V to 3.04 V, Current going into pin is positive. TA = -10°C to +100°C, unless otherwise noted.**





# **ELECTRICAL CHARACTERISTICS** *(continued)*

**VCC = 5 V, GNDSEN = GND, EN = VCC, VID = 0.50 V to 3.04 V, Current going into pin is positive. TA = -10°C to +100°C, unless otherwise noted.**



**Notes**:

5) Guaranteed by design or characterization data, not tested in production.



# **PIN DEFINITION**



# **PIN DEFINITION** *(continued)*





# **TYPICAL PERFORMANCE CHARACTERISTICS**

**Performance waveforms are tested on the evaluation board of the Design Example section.**   $V_{IN}$  = 12V,  $V_{CC}$  = 5V,  $V_{OUT}$  = 1.85V,  $I_{OUT}$  = 0A, 600kHz, unless otherwise noted.



**Power State 2/3** 

**Phase Shift** 



1µs/div.









MP2935 Rev. 1.02 www.MonolithicPower.com **10** 4/10/2019 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2021 MPS. All Rights Reserved.



# **FUNCTIONAL BLOCK DIAGRAM**





# **OPERATION**

MP2935 is a 4-phase VR12.5-compliant controller for Intel microprocessors. It is a multiphase controller for up to 4-phase operation and is capable for multi-mode PWM/advanced asynchronous mode (AAM) operation to maximize the efficiency over the load range. It includes blocks for a precision DAC, remote voltage-sense amplifiers, an error amplifier, a ramp generator with input voltage feed-forward, a PWM comparator, AAM control, load-line set, a VR-ready (VRRDY) monitor, a temperature monitor and serial VID (SVID) registers. It also includes dynamic-phase current balancing and phase shedding. Protection features include under-voltage lockout (UVLO), over-current protection (OCP), over-voltage protection (OVP), under-voltage protection (UVP) and reverse voltage protection (RVP).

## **PWM Operation**

MP2935 uses constant-switching–frequency current mode control and trailing-edge PWM operation with injected valley current signals. The PWM ramp of each phase combines with the sensed valley current to determine phase-current balance. Figure 1 shows the operation principles. The phase clock turns the PWM on. When the combined ramp voltage hits  $V_{\text{COMP}}$  voltage the

PWM turns off. The phase shift is applied between operating phases to minimize the input and output current ripple.

In general, the controller needs to wait for the next clock during a load step transient to turn on the PWM to support the load current. The waiting time causes the extra output voltage to drop. To maximize the current support to reduce the output voltage drop during the transient load, MP2935 employs FAST-PWMTM mode to respond immediately. During the load-step transient, the output voltage drop causes  $V_{\text{COMP}}$ to rise. When  $V_{\text{COMP}}$  rise fast enough to trigger the FAST-PWM threshold, the controller overrides the phase clock and turns on all PWMs without phase shifts. The PWM OFF of each phase is the same as for normal operation when the combined ramp hits  $V_{\text{COMP}}$  voltage. This FAST-PWM mode maximizes the regulator's di/dt slew rate to support the output load transient step and minimize the  $V_{\text{OUT}}$  drop.

When the power state is not PS0, the chip operates in single phase with AAM mode to maximize the efficiency in light load condition. A detailed description of AAM mode operation is described in "AAM Control Operation and Diode Emulation."



**Figure 1: Block Diagram of PWM Operation** 



## **PWM Operation and Power States**

The user can select the total number of operating phases for MP2935, as described in "Switching Frequency and the Number of Operating Phases." Based on the power states, the actual operating phase dynamically switches between full phases or single phase to optimize the power conversion efficiency at heavy and light CPU loads.

In PS0, MP2935 runs in full-phase PWM mode. While in light-load mode, PS1 to PS3, only Phase 1 is in operation to maximize power conversion efficiency. During the dynamic VID transition issued by SVID commands of either SetVID\_Fast or SetVID\_Slow, the power state changes to PS0 by default and runs in full-phase PWM mode.

In addition to changing the number of phases, the operation mode can change dynamically. In PS0 mode, MP2935 runs in multiphase PWM mode with switching frequency controlled by the master clock. In other power states, MP2935 switches to AAM mode where the switching frequency is no longer controlled by the master clock, but by the ripple voltage on the COMP pin. Thus, the switch frequency varies with the load current, resulting in maximum power conversion efficiency in low power states.

In PS2 and PS3, diode emulation mode is enabled to maximize the efficiency at light load condition.

The VR will switch back to AAM mode if the over current alarm is clear before latch-off.

Table 1 summarizes the dynamically changes to phase number and operation modes based on the power state register set through SVID commands.

The power states are listed in order of power savings:

- PS0 represents full power or Active mode
- PS1 is used in Active Mode or Idle Mode and represents a low current state, similar to PSI# definition in VR11.1 or IMVP6.5; it typically has a load < 20A. MP2935 runs in single phase (PWM1 only) AAM/continuous current modulation (CCM) mode.
- PS2 is used in Sleep Mode and it represents a lower current state than PS1; it typically has a load < 5A. MP2935 runs in single phase (PWM1 only) AAM with diode emulation enabled.
- PS3 (Mode[1,0]= "11") is ultra-low current mode, lower than PS2; it typically has a load < 1A. MP2935 runs in single phase (PWM1 only) AAM with diode emulation enabled.





## **AAM Control Operation and Diode Emulation**

With the exception of PS0, all other power states enable AAM mode and run in single phase operation. Figure 2 shows typical AAM mode operation where switching frequency is no longer controlled by the master clock, but by the ripple voltage on the COMP pin.

PWM1 is set high when  $V_{\text{COMP}}$  reaches the AAM threshold voltage which is set by two resistors, from AAM pin to GND and from AAMB pin to GND.

> $\frac{\mathsf{OUT}}{\mathsf{M}} + \mathsf{I}_{\mathsf{MON}} \times \mathsf{R}_{\mathsf{AAMB}} + \mathsf{V}_{\mathsf{COMMON}}$ AAM AAM Threshold Voltage  $\frac{15400\times V_{\text{OUT}}}{\text{1000}} + \text{hour} \times \text{R}_{\text{AMR}} + \text{V}$ R  $=\frac{15400\times V_{\text{OUT}}}{V_{\text{OUT}}}$  +  $I_{\text{MOM}}$   $\times$  R  $_{\text{AMM}}$  +  $\frac{10 \times 11}{S}$  $R_{\text{max}} = \frac{16 \times R}{1}$ N  $=\frac{16\times}{1}$

$$
R_{\text{AAM}} = \frac{15400 \times V_{\text{OUT}}}{V_{\text{AAM\_Fraction}}}
$$

 $V_{AAM}$  Fraction  $=$ 

$$
\frac{V_{\text{OUT}}}{F_{\text{SW}} \times 3.424 \times 10^{-6}} - 0.5 \times I_{L\_PK-PK} \times R_{\text{CS}} \times 10 \times 10^{-6}
$$

 $V_{\text{COMMON}}$  is about 1V.  $V_{\text{AAM Fraction}}$  is part of the AAM threshold voltage. N is the number of



active phase during PS0. IL PK-PK is the peak to peak inductor current.

$$
I_{L\_PK-PK} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times L \times F_{SW}}
$$

Whenever PWM is high, V<sub>RAMP</sub> ramps up from 1V with a slew rate programmed by the current flowing into the SLOPE pin. When  $V_{RAMP}$  reaches  $V_{COMP}$ , PWM resets to low.

The CCM pin is tied to the SYNC pin of the Intelli-Phase TM. When the CCM pin is low, it enables diode emulation mode. In diode

emulation mode the low side MOSFET turns OFF once the inductor current reverses to keep the inductor current at 0A until the next PWM ON pulse.

In both PS0 and PS1, the CCM pin is high so the controller operates in CCM mode, which allows for negative inductor current.

In PS2 and PS3, the CCM pin is low to enable diode emulation mode on the Intelli-Phase™, allowing Diode Emulation mode operation.



![](_page_13_Figure_11.jpeg)

![](_page_14_Picture_0.jpeg)

## **Switching Frequency and the Number of Operating Phases**

In normal operation in the PS0 power state, an external resistor connected from the FSET pin to ground determines the clock frequency. To determine the switching frequency per phase, divide the clock by N, the number of phases, in use. If phase 4 is disabled by pulling up PWM4 to VCC, then divide the master clock by 3 for the frequency of the remaining phases. If both PWM3 and PWM4 are pulled up to VCC, then divide the master clock by 2 for the frequency of the remaining phases. If PWM2, PWM3 and PWM4 are pulled up to VCC, then the switching frequency of phase 1 equals the master clock frequency. If all phases are in use, then divide the master clock by 4.

$$
R_{\text{FSET}} = 340000 \times (F_{\text{SW}} \times N)^{-1.106}
$$

In single-phase AAM mode, the switching frequency is almost constant, until it enters DCM mode then the frequency decrease proportionally with load current.

# **Current Sensing and IMON**

MP2935's works seamlessly with the Intelli-Phase TM family to accurately sense output current to monitor the total output current to support Adaptive Voltage Positioning (AVP) and current limit detection. Simply direct the total sensed phase current from all of the Intelli-Phases's™ CS pins to VCM pin. When utilizing the Intelli-Phase's TM accurate current sense output, it eliminates sensing error due to inductor DCR variation and removes design effort on DCR thermal compensation. This simple configuration is shown in Figure 3.

![](_page_14_Figure_8.jpeg)

**Figure 3: Intelli-Phase TM Current Sensing Circuit** 

![](_page_15_Picture_0.jpeg)

The IMON current is a current proportional to VCM pin current,  $I_{MON} = \frac{VCM}{10}$  $I_{\text{MON}} = \frac{I_{\text{VCM}}}{16}$ . A resistor, R<sub>IMON</sub>, from IMON pin to GND sets the gain from average sensed inductor current to IMON voltage. A 1nF capacitor added in parallel with R<sub>IMON</sub> filters the voltage ripple reflected from the inductor ripple current.

$$
R_{\text{IMON}} = \frac{2048000}{\text{ICCMAX}}
$$

If the desire ICCMAX is 100A, then select 20.5K $Ω$  for  $R<sub>IMON</sub>$ .

The voltage on the IMON pin is clamped to prevent it from going above 1.3V. An 8-bit ADC converts the IMON voltage to the  $I<sub>OUT</sub>$  register. An IMON voltage of 1.28V indicates the current has reached the value represented in the ICC\_MAX register.

![](_page_15_Figure_7.jpeg)

from VDD voltage. VDD is a 3.3V output voltage from the controller. Using a smaller resistance for  $R_{\text{BOTTOM}}$  will reduce variation. Let's say we choose  $R_{\text{BOTTOM}}$  to be 499 $\Omega$  and the desired maximum current is 100A (ICCMAX=100A), then  $R<sub>TOP</sub>$  is calculated to be 2851Ω. To get the best possible accuracy, use two resistors to match the calculated resistance.

## **Phase Current Sensing**

MP2935 has individual inputs to monitor the current in each phase. The phase current information is combined with an internal ramp to create a current-balancing feedback system that is optimized for initial current accuracy and dynamic thermal balance. The current balance information is independent of the total inductor current information used for voltage positioning. The magnitude of the internal ramp can be programmed to optimize the transient response of the system. MP2935 also monitors the supply voltage to achieve feed-forward control whenever the supply voltage changes. A resistor connected from the power input voltage rail to

SLOPE pin determines the slope of the internal PWM ramp.

Slope = 
$$
\frac{1}{8} \times \frac{V_{IN}}{R_{SLOPE} + 7000\Omega} \times \frac{1}{C_{SLOPE}}
$$
 (V/s)  
 $C_{SLOPE} = 4pF$ 

Figure 4 shows the block diagram of the phase current sense and the ramp generator, and the idealized waveforms.

![](_page_16_Picture_0.jpeg)

![](_page_16_Figure_3.jpeg)

**Figure 4: Block Diagram of Phase Current Sense and Ramp Generator** 

![](_page_17_Picture_0.jpeg)

External resistors, R, from the CSx pin to the VCM reference pin can convert the  $I_{CS}$  current to a related voltage. To increase the current in any given phase, reduce the R for that phase. Upon reaching the current limit, MP2935 switches to full phase PWM mode regardless of power state status to avoid inrush current stress to the phase 1 power stage.

## **Voltage Regulation**

Output voltage remote sensing is available. Remote sensing allows the voltage regulator to compensate for various resistive drops in the power path and ensure that the voltage seen at the CPU die is the correct level independent of the load current. The VOSEN and GNDSEN pins connect to the Kelvin sense leads at the die of the processor through the processor socket as the signals VCC\_SENSE and VSS\_SENSE, respectively. This allows the voltage regulator to tightly control the processor voltage at the die, independent of layout inconsistencies and drops. This Kelvin sense technique provides extremely tight load line regulation. Treat these traces as noise-sensitive. For optimal load-line regulation performance, lay out the traces connecting these

two pins to the Kelvin sense leads of the processor in parallel and away from rapidly-rising voltage nodes (switching nodes) and other noisy traces. To achieve optimal performance, place common mode and differential mode RC filters to analog ground on VOSEN and GNDSEN. Keep the filter resistors on the order of 10Ω so that they do not interact with the 50kΩ input resistance of the differential amplifier.

The voltage-mode control loop consists of a highgain–bandwidth error amplifier. The 8-bit VID DAC sets the non-inverting input voltage. The VID codes are listed in Table 2. The output of the error amplifier goes to the COMP pin, which sets the termination voltage for the internal PWM ramps. The inverting input, FB, connects to the output of the remote sense amplifier through a resistor,  $R_{FB}$ , to sense and control the output voltage at the remote sense point.  $R_{FB}$  generates the droop voltage as a function of the load current—commonly known as active voltage positioning  $-$ by injecting the droop current,  $I_{\text{DRP}}$ , into the FB pin. The main loop compensation is incorporated into the feedback network connected between the FB and COMP pins.

![](_page_18_Picture_0.jpeg)

![](_page_18_Picture_1184.jpeg)

## **Table 2: SVID Code Table**

![](_page_19_Picture_0.jpeg)

![](_page_19_Picture_1156.jpeg)

![](_page_20_Picture_0.jpeg)

![](_page_20_Picture_1156.jpeg)

![](_page_21_Picture_0.jpeg)

# mpc

![](_page_21_Picture_1157.jpeg)

![](_page_22_Picture_0.jpeg)

![](_page_22_Picture_1157.jpeg)

![](_page_23_Picture_0.jpeg)

![](_page_23_Picture_507.jpeg)

## **Load-line Regulation**

The droop, known as Adaptive Voltage Positioning (AVP), on MP2935 can be generated by injecting the  $I_{DRP}$  current to the feedback resistor.

The current output on the IDROOP pin is  $\frac{1}{16}$  $\frac{1}{\epsilon}$  of the  $I_{VCM}$  current, which is proportional to the

total output current. Selecting the proper  $R_{FB1}$ value can achieve the desired load-line. In the case of zero droop, floats the IDROOP pin. Figure 5 shows the block diagram of droop generation.

$$
R_{\text{FB1}} = 16 \times 10^5 \times \text{Drop}
$$

For 1mΩ droop,  $R_{FB1} = 1.6KΩ$ .

![](_page_23_Figure_10.jpeg)

![](_page_23_Figure_11.jpeg)

![](_page_24_Picture_0.jpeg)

## **Output Voltage Offset Programming**

After receiving the SVID command for setting the offset (33h), the SVID controller compares the VID plus the proposed offset with the maximum VID of FFh (3.04V), and rejects the SVID command if this value exceeds FFh. If the VID plus proposed offset is less than FFh, the SVID updates the register 33h and the DAC ramps up/down to the new value of VID+Offset with slow slew rate defined in register 25h. During ramp up/down to the new DAC value, the SVID rejects all SVID commands, which is the same behavior as SetVID Fast/Slow.

## **Dynamic VID**

The SVID bus sends out new target voltage and slew rate commands to the PWM IC. The VR responds by slewing to the new voltage in a controlled manner without falsely tripping VRRDY, over-voltage, or over-current protection circuits. To meet all market segment requirements, there are three different slew rates: fast, slow, and decay. During fast and slow VID transitions, the SVID controller ramps up/down the VID code step-by-step. There is a 4MHz ID clock for VID change, with defined VID step of 10mV, the maximum slew rate is up to 20mV/us.

During VID decay, the VR output voltage converges to the new VID target, but does not control the slew rate; the output voltage decays at a rate proportional to the load current.

The VID change triggers a VR\_RDY masking timer to prevent a VR RDY failure. Each VID change resets and restarts the internal VR\_RDY masking timer. During the VID transition except VID decay, MP2935 forces a full-phase PWM operation and reset the power state to PS0 by default.

#### **SetVID\_Fast/Slow**

If the VR is in a low-power state and receives a new SetVID\_Fast/Slow command, then the VR exits the low-power state to normal mode (PS0), operating in full-phase PWM mode to move the voltage by the preset slew rate. The VR remains in PS0, until it receives a new power state command.

#### **SetVID\_Decay**

In the case of a SetVID\_Decay command, the VR automatically goes to PS2 or remain at PS3. SetVID Decay command steps up the VID DAC to the target VID at 10mV/step, with each step triggered by VR\_SETTLE assert. In the event of a SetPS command during the  $V_{\text{OUT}}$  decay, MP2935 will enter into the requested power state after  $V_{\text{OUT}}$  reaches the requested VID value. Whenever the VR exits decay mode whenever it receives a SetVID\_Fast/Slow, enters PS0 power state, and ramps up/down to the new VID from its current VID.

Figure 6 shows the detailed diagram of the operation modes with the VID Transition taken into consideration.

Figure 7(a) to 7(d) show the detailed signals of Decay mode operation for different cases.

![](_page_25_Picture_0.jpeg)

![](_page_25_Figure_3.jpeg)

**Figure 6: Detailed Diagram of the Operation Modes** 

![](_page_26_Picture_0.jpeg)

![](_page_26_Figure_2.jpeg)

![](_page_26_Figure_3.jpeg)

Case 1. CPU commands VID 1.8V decay to 1.0V. (SetVID\_Decay 1.0V) At the time of VOUT reaches 1.0V target, SetVID\_Fast/Slow to either 1.8V or 0.8V.

![](_page_26_Figure_5.jpeg)

![](_page_26_Figure_6.jpeg)

Case 2. CPU commands VID 1.8V decay to 1.0V.<br>Before the VOUT reaches 1.0V target, the new command of SetVID\_Fast/Slow<br>sets new target of either 1.8V or 0.8V.

**Figure 7(b)**

![](_page_27_Picture_0.jpeg)

![](_page_27_Figure_2.jpeg)

![](_page_27_Figure_3.jpeg)

Case 4. CPU commands VID 1.8V decay to 1.0V. Before VOUT reaches 1.0V target, Set the Power Stage to PS0, SetPS(0) command.

![](_page_27_Figure_5.jpeg)

![](_page_28_Picture_0.jpeg)

#### **Enable and Disable**

To enable MP2935, the VCC supply voltage must exceed the UVLO upper threshold and the EN pin must exceed its logic-high threshold. After start-up, VDD (3.3V) supplies the SVID controller and interface. Whenever the VCC voltage is less than the UVLO threshold or the EN pin is logic low, MP2935 shuts down, and the controller sets all PWM outputs to a high-impedance (Hi-Z) state.

## **Soft-start and Start-up into Pre-biased Output**

After enabling MP2935, the VR can start-up. The DAC ramps up to the  $V_{\text{BOOT}}$  voltage with the slew rate set in SR\_Slow register. During soft-start, the PWM is in Hi-Z state until the DAC reaches FB voltage preventing the pre-biased output from discharging. Upon completion of soft-start, VR\_RDY asserts if there are no faults during a typical 2ms delay.

Set VBOOT voltage by using two resistors to form a resistor divider from VDD to set the VBOOT pin voltage. VDD pin is the internal 3.3V LDO output. Table 3 shows the resistor pairs for different VBOOT voltages.

![](_page_28_Picture_395.jpeg)

#### **Table 3: VBOOT** Setting Resistance

#### **VR\_Settle Monitoring**

VR SETTLE signal indicates whether the dynamic VID (DVID) transition has completed.

*END OF LIFE, REFER TO MP2965* 

VR SETTLE is de-asserted when the VR controller receives a new VID code different from the previous one; VR\_SETTLE is asserted again when the output voltage is within 10 mV or one VID step of the target voltage.

The falling edge of DVID indicates that the VID ramping will complete soon. When the SVID controller receives a new VID target from the SVID master, it asserts the DVID signal; then the SVID controller ramps up/down the VID code step-wise to the target VID. The SVID controller de-asserts DVID when the current VID code is within 10mV or one VID step of targeted voltage. Then the sensed output voltage is compared to the DAC output to determine VRSETTLE signal when the DVID is asserted. Once DVID is asserted, it lasts for at least 250ns.

The only condition that asserts and de-asserts VR SETTLE is the VID transition. VRSETTLE remains unchanged even if the output voltage exits the ±10mV window when operating under a stable VID code.

When the VID change is within 1 step, the SVID controller de-asserts the DVID signal for a minimum of 500ns and VRSETTLE resets. VR\_SETTLE sets if the output is within ±10mV after DVID is asserted. The SVID responds with ALERT# after the ACK signal from the CPU if VR SETTLE is asserted.

# **Fault Monitoring and Protections**

The fault monitoring and protections provided by MP2935 are listed below.

- 1) VR\_RDY signals
- 2) Under-voltage monitor and protection
- 3) Over-voltage monitor and protection
- 4) Reverse-voltage monitor and protection
- 5) Over-current monitor and protection
- 6) Thermal monitors and over-temperature indicator (VR\_HOT#, active low)
- 7) FAULT# (active low) signal

![](_page_29_Picture_0.jpeg)

## **VR\_Rdy Signal**

VRRDY pin is an active-high (open drain) output that indicates that the start-up sequence has completed and that the output voltage has moved to the  $V_{\text{BOOT}}$  value or the SVID programmed VID value. This signal is part of the start-up sequence for other voltage regulators, the clock, microprocessor reset, etc. VRRDY comparator monitors the operation of VR through the fault latch logic. The signal remains asserted during normal operation and de-asserts whenever a fault (OCP, OVP, etc.) or shutdown conditions occurred. This signal does not represent DC output accuracy through its VID value and does not track VID during dynamic VID events. VRRDY indicates that the VR is operating properly, not falsely trigger during dynamic VID transitions.

## *END OF LIFE, REFER TO MP2965*

VRReady\_0V flat is under register 34h configures multiple slaves (VRs) on the same bus on the server platforms. It is also used in notebook and desktop systems to program VRRDY operation when the VID command is set to 0V or off condition.

If "VR RDY  $0V$ " =0 (default, normal mode), then VR\_RDY de-asserts if the VR is given a SetVID (0.0V) command, i.e., the VR is off.

If "VR\_RDY\_0V"=1, then VRRDY does not deassert when a SetVID (0.0V) command is issued. This means that the 0V output is a valid voltage setting and the VR is ready to accept the next command. Under this definition, VR\_RDY only de-asserts at power-down or under fault conditions.

See Figure 8 for more details.

![](_page_29_Figure_9.jpeg)

**Figure 8: VR\_RDY\_0V Operation Waveforms** 

![](_page_30_Picture_0.jpeg)

## **Under-voltage Detection**

Under-voltage protection is independent of the over-current limit. A fault triggers if the output voltage is less than the VID value by 300mV or more for at least 1ms. Then the VR shuts off and latches and VR\_RDY goes low. Note that most practical voltage regulators will trigger overcurrent before dropping below the -300mV undervoltage limit. Refer to Figure 9.

![](_page_30_Figure_5.jpeg)

**Figure 9: Under-Voltage Protection** 

#### **Over-voltage Protection**

OVP circuit monitors the output for an overvoltage condition.

There are two levels of over-voltage protection: OVP1 is the first level of over-voltage protection, and is defined as VID+400mV; OVP 2 is set at 3.40V. Once the output voltage exceeds either of these two OVP levels, an over-voltage (OV) fault will trigger immediately.

The first level OV detector (VID+400mV) is blanked until the first falling edge of the DVID signal after the part is enabled. This prevents the false latch with start-up with pre-biased output voltage.

OVP1 monitor is also disabled during the VID decay transition. It re-activates after finishing VR SETTLE re-assertion transition.

During fast or slow VID transitions, the OVP1 is blanked for 100μs. Figure 10 summarizes the blanking conditions for the OVP1 monitor.

The OVP2 monitor is active at all times when the controller is enabled regardless of fault conditions. This ensures that the load is protected against high-side MOSFET leakage while the MOSFETs turn off.

In the event of an OVP condition, the PWMs are latched low with CCM=1 to turn off the high-side MOSFETs and turn on low-side MOSFETs to crowbar the output, while VRRDY de-asserts. The OVP latch can only reset when toggled enable, toggles the VCC, or when reversevoltage protection (RVP) occurs.

Figure 10 shows the OVP fault latch for the two levels.

![](_page_31_Picture_0.jpeg)

![](_page_31_Figure_3.jpeg)

**Figure 10: OVP Protection Blanking Conditions** 

![](_page_32_Picture_0.jpeg)

![](_page_32_Figure_2.jpeg)

**Figure 11: OVP and RVP Fault Protection** 

![](_page_33_Picture_0.jpeg)

#### **Reverse-voltage Detection**

Very large reverse inductor currents cause negative output voltages that harm the CPU and other output components. MP2935 provides RVP without additional system cost. The VOSEN pin monitors the output voltage: Any time the VOSEN pin voltage falls below -300 mV, MP2935 triggers RVP by latching all PWM outputs to a high-Z state. The reverse inductor current can quickly reset to 0A by dissipating the energy in the inductor through the input DC voltage source through the forward-biased body diode of the high-side MOSFETs.

Occasionally, OVP results in negative output voltage because turning on all low-side MOSFETs leads to very large reverse inductor current. The VR controller's RVP monitoring function remains active even after OVP latch-off to prevent damage to the load by negative voltage.

The RVP latch can only be reset by toggling enable, power cycling the VCC or when OVP occurs. See Figure 11.

#### **Over-current Protection**

MP2935 uses VCM current,  $I_{VCM}$ , to detect an over-current condition. VCM current is continually compared to an internal reference current. Ivew is provided by Intelli-Phase's<sup>™</sup> CS pin, see "Current Sensing and IMON" section for details.

In N-phase configuration—where all phases are switching—the current limit occurs when the VCM current exceeds the OC threshold. The threshold is programmable via a resistor from OCPSET pin to ground. For most designs, select OC threshold about 130% of the rated current.

In power states PSn (where  $n = 1$  through 3) running in single phase mode, the OC threshold is divided by N, i.e. 1/N. N is the number of operating phases for Power state 0 (PS0). See Table 4.

![](_page_33_Picture_366.jpeg)

![](_page_33_Picture_367.jpeg)

#### *END OF LIFE, REFER TO MP2965*

Whenever VCM current exceeds the OC threshold, an internal current limit amplifier controls the internal COMP voltage cycle-bycycle to turn off the PWM to maintain peak current below the OC limit level.

If an OC event occurs for 1ms, an OC fault triggers and MP2935 shuts down with all PWM latched to high-Z output, as shown in Figure 12. The latch-off can only reset by either toggling VCC or toggling the EN pin. Program the OC level with the following equation:

$$
R_{\text{OCPSET}} = \frac{1.024 \times 10^7}{I_{\text{OC}}}
$$

MP2935 also has a per-phase current limit to limit each phase's duty cycle, so that each phase will not exceed a current level set by the user. This per-phase current limit can be programmed by setting a resistor from VCLAMP pin to ground.

$$
R_{\text{VCLAMP}} = \frac{V_{\text{COMP\_PEAK}}}{I_{\text{VCLAMP}}}
$$

 $V_{\text{COMP\_PEAK}} = R_{\text{CS}} \times (I_{\text{Per\_Phase\_Limit}} - I_{\text{L\_PK-PK}}) \times 10 \times 10^{-6} +$  $V_{\text{OUT}}$ 1  $^{+}$ 

![](_page_33_Figure_19.jpeg)

**Figure 12: OCP Fault Protection** 

![](_page_34_Picture_0.jpeg)

# **Table 5: Summary of Fault Protection**

![](_page_34_Picture_111.jpeg)

![](_page_35_Picture_0.jpeg)

# **Monitoring (VR\_HOT#) and Temperature Zone**

MP2935 provides a temperature sense pin TEMP and VR\_HOT# signal to indicate an overtemperature event. VR\_HOT# can be routed to various system thermal management controllers. VRHOT# pin is an open-drain output, active low and can be used to drive the CPU's force thermal throttle input.

The ADC converts the  $V_{\text{TEMP}}$  voltage to update the temperature zone register and compare this value with VRHOT# trip threshold programmed in the SVID register 22h.

For the ADC conversion,  $V_{\text{TEMP}} = 0.9V$  equates to 64h stored in the register 17h.

MP2935 utilize Intelli-Phase's<sup>™</sup> TM on-die temperature sensing output to monitor the hottest phase's junction temperature. Simply connects every Intelli-Phase's™ VTEMP pin to MP2935's TEMP. Connect a 1KΩ resistor from TEMP pin to ground to sink the voltage when temperature is going down.

VR HOT# trip point is programmable by TMAX pin. The hysteresis of VR\_HOT# is around 3% of the maximum temperature stored in the register 22h. The tolerance on VR HOT# should be  $± 4\%$ or approximately ±4°C at 100°C setting.

$$
R_{\text{TMAX}} = 250 \times \text{TMAX}
$$

If the desire TMAX is 100 $\degree$ C, then select 25K $\Omega$ for  $R_{TMAX}$ .

#### **Start up Sequence**

MP2935 must strictly follow the start-up sequence shown in Figure 13.

Figure 13 shows the diagrams of the start-up sequence described below:

- (1) VCC ramps up to 5V.
- (2) VR controllers receive hardware enable, i.e. EN is high. It takes 35µs (T1) from EN high to VDD ramped to 3.3V.
- (3) SVID bus exits Reset State when the VDD is higher than its UVLO threshold. The part is ready to accept SVID command 1.6ms (T2) after VDD reached 3.3V.
- (4) Soft-start begins (DAC output starts to ramp up) 1.6ms (T2) after VDD reached 3.3V. VR ramps to the  $V_{\text{BOOT}}$  voltage with slow slew rate. Once VR reached the  $V_{\text{BOOT}}$  voltage, it asserts VR SETTLE, ALERT# and VR\_RDY.<sup>(6)</sup>
- (5) Start up sequence finished.

**Notes:** 

6) CPU determines when the ALERT# signal is cleared. It may clear ALERT# after the rail is up.

![](_page_36_Picture_0.jpeg)

![](_page_36_Figure_3.jpeg)

![](_page_37_Picture_0.jpeg)

#### **SVID Operation and Registers**

The SVID operation and registers follow the VR12/IMVP7 SVID protocol, rev. 1.5, issued by Intel.

SVID is a three-wire (clock, data and alert) synchronous serial interface that transfers power management information between a master (the CPU) and slaves (MP2935). The clock is sourcesynchronous from the CPU. The master drives the SCLK signal with a low-voltage open drain driver, and may shut down the SCLK signal to save power in the absence of data to transfer. SDIO is a low-voltage, open-drain data signal that the master and slaves use to send information to each other. The pull-ups for SDIO

are a nominal 55Ω impedance bus. The reference voltage for SDIO and SCLK is the processor's I/O voltage (typically  $V_{TT}=1.0-1.1V$ ). The bus operates up to a maximum frequency of 26.25MHz. The alert line, ALERT#, is an activelow signal driven asynchronously from the slave device, prompting the master to read the status register. All signals are routed between the master and the slave or multiple slaves on a common bus—the master CPU and the VR slaves are the only devices allowed on the bus.

Figure 14 shows the block diagram of the SVID controller.

![](_page_37_Figure_8.jpeg)

![](_page_37_Figure_9.jpeg)

The VID slew rate control block digitally ramps up/down the 8-bit VIDs to the final VID codes set by master at a given slew rate. For example, if the VID chip gets a SetVID\_Fast command from the CPU with a new set of VIDs as the master payload contents, an internal register latches the new VIDs immediately. Meanwhile, an 8-bit counter starts to count up/down from the previous VIDs to the new codes. The internal clock determines the counting speed: The

MP2935 has a 4MHz internal ID clock and supports a slew rate of up to 20mV/μs.

When MP2935 receives 8-bit VID codes, it automatically converts the VIDs into an internal reference voltage. The FINAL\_VID signal, DVID, indicates that the SVID controller will finish VID ramping soon. DVID signal de-asserts once the VID controller gets a new VID command from CPU, then the SVID controller ramps up/down the VID code to the target VID step-by-step. DVID signal asserts again when the current

![](_page_38_Picture_0.jpeg)

VID code is within 10mV or 1 VID step from the target voltage. DVID is the enable signal of VRSETTLE comparator. The sensed output voltage is compared to the DAC output to determine VRSETTLE signal when the DVID is asserted.

## **SVID Address**

To support multiple MP2935 used on the same SVID bus, use the ADDR pin to program the SVID address for each MP2935. There is a 10μA current on the ADDR pin; connect a resistor from ADDR pin to ground to set the ADDR voltage. The internal ADC converts the pin voltage to set the SVID address. Table 6 shows the SVID address for different resistor values from ADDR pin to ground.

Address 0xE and 0xF are reserved as an "All Call" address used for the CPU to communicate with all slave devices on the bus.

# **Table 6: SVID Address vs ADDR Resistor**

![](_page_38_Picture_143.jpeg)

![](_page_39_Picture_0.jpeg)

# **SVID COMMANDS**

![](_page_39_Picture_334.jpeg)

![](_page_39_Picture_335.jpeg)

![](_page_40_Picture_0.jpeg)

# **SVID DATA AND CONFIGURATION REGISTERS**

**Table 8 shows the supported registers.** 

![](_page_40_Picture_253.jpeg)

![](_page_41_Picture_0.jpeg)

# **PACKAGE INFORMATION**

![](_page_41_Figure_3.jpeg)

**6x6mm QFN40** 

![](_page_41_Figure_5.jpeg)

![](_page_41_Figure_6.jpeg)

![](_page_41_Figure_7.jpeg)

![](_page_41_Figure_8.jpeg)

**NOTE:**

- **1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.**
- 3) LEAD COPLANARITY SHALL BE0.10 MILLIMETER MAX.  **4) DRAWING CONFORMS TO JEDEC MO-220, VARIATION VJJD-5.**
- **5) DRAWING IS NOT TO SCALE.**

![](_page_41_Figure_14.jpeg)

**RECOMMENDED LAND PATTERN**

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.