## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

#### **General Description**

The MAX5214/MAX5216 are pin-compatible, 14-bit and 16-bit digital-to-analog converters (DACs). The MAX5214/ MAX5216 are single-channel, low-power, buffered voltage-output DACs. The devices use a precision external reference applied through the high resistance input for rail-to-rail operation and low system power consumption. The MAX5214/MAX5216 accept a wide 2.7V to 5.5V supply voltage range. Power consumption is extremely low to accommodate most low-power and low-voltage applications. These devices feature a 3-wire SPI-/QSPI™-/ MICROWIRE-/DSP-compatible serial interface to save board space and to reduce the complexity in isolated applications. The MAX5214/MAX5216 minimize the digital noise feedthrough from input to output with SCLK and DIN input buffers powered down after completion of each serial input frame. On power-up, the MAX5214/MAX5216 reset the DAC output to zero, providing additional safety for applications that drive valves or other transducers that need to be off on power-up. The DAC output is buffered resulting in a low supply current of 80µA (max) and a low offset error of ±0.25mV. A zero level applied to the CLR pin asynchronously clears the contents of the input and DAC registers and sets the DAC output to zero independent of the serial interface. The MAX5214/MAX5216 are available in an ultra-small (3mm x 5mm), 8-pin µMAX® package and are specified over the -40°C to +105°C extended industrial temperature range.

#### **Applications**

- 2-Wire Sensors
- Communication Systems
- Automatic Tuning
- Gain and Offset Adjustment
- Power Amplifier Control
- Process Control and Servo Loops
- Portable Instrumentation
- Programmable Voltage and Current Sources
- Automatic Test Equipment

#### Ordering Information appears at end of data sheet.

QSPI is a trademark of Motorola, Inc.  $\mu$ MAX is a registered trademark of Maxim Integrated Products, Inc.

#### **Benefits and Features**

- Low Power Consumption (80µA max)
- 14-/16-Bit Resolution in a 3mm x 5mm, 8-Pin µMAX Package
- Relative Accuracy
  - ±0.40 LSB INL (MAX5214, 14-Bit typ, ±1 LSB max)
  - ±1.2 LSB INL (MAX5216, 16-Bit typ, ±4 LSB max)
- Guaranteed Monotonic Over All Operating Ranges
- Low Gain and Offset Error
- Wide 2.7V to 5.5V Supply Range
- Rail-to-Rail Buffered Output Operation
- Safe Power-On Reset (POR) to Zero DAC Output
- Fast 50MHz, 3-Wire, SPI/QSPI/MICROWIRE Compatible Serial Interface
- Schmitt-Trigger Inputs for Direct Optocoupler Interface
- Asynchronous CLR Clears DAC Output to Code 0
- High Reference Input Resistance for Power Reduction
- Buffered Voltage Output Directly Drives 10kΩ Loads

### **Functional Diagram**





## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Absolute Maximum Ratings**

| V <sub>DD</sub> to GND0.3V to +6V<br>REF, OUT, CLR to GND0.3V to the lower of                       | Maximum Current into Any Input or Output40°C to +105°C |
|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| (V <sub>DD</sub> + 0.3V) and +6V                                                                    | Storage Temperature Range65°C to +150°C                |
| SCLK, DIN, $\overline{\text{CS}}$ to GND0.3V to +6V                                                 | Lead Temperature (soldering, 10s)+300°C                |
| Continuous Power Dissipation (T <sub>A</sub> = +70°C)<br>µMAX (derate at 4.8mW/°C above +70°C)387mW | Soldering Temperature (reflow)+260°C                   |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### Package Thermal Characteristics (Note 1)

μΜΑΧ

Junction-to-Ambient Thermal Resistance ( $\theta$ JA)......206°C/W Junction-to-Case Thermal Resistance ( $\theta$ JC)......42°C/W

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maximintegrated.com/thermal-tutorial</u>.

### **Electrical Characteristics**

 $(V_{DD} = 2.7V \text{ to } 5.5V, V_{REF} = 2.5V \text{ to } V_{DD}, C_L = 60pF, R_L = 10k\Omega, T_A = -40^{\circ}C \text{ to } +105^{\circ}C, \text{ unless otherwise noted}$ . Typical values are at T<sub>A</sub> = +25^{\circ}C.) (Note 2)

| PARAMETER                     | SYMBOL           | CONDITIONS                 | MIN   | TYP   | MAX             | UNITS        |  |
|-------------------------------|------------------|----------------------------|-------|-------|-----------------|--------------|--|
| STATIC ACCURACY (Note 3)      |                  |                            |       |       |                 |              |  |
| Desclution                    | N                | MAX5214                    | 14    |       |                 | Dito         |  |
| Resolution                    | N                | MAX5216                    | 16    |       |                 | Bits         |  |
|                               |                  | MAX5214 (14-bit) (Note 4)  | -1    | ±0.4  | +1              |              |  |
| Integral Nonlinearity         | INL              | MAX5216 (16-bit) (Note 4)  | -4    | ±1.2  | +4              | LSB          |  |
|                               |                  | MAX5216B (16-bit) (Note 4) | -8    | ±3    | +8              | ]            |  |
| Differential Manlinearity     | DNL              | MAX5214 (14-bit) (Note 4)  | -1    | ±0.1  | +1              | LSB          |  |
| Differential Nonlinearity     | DINL             | MAX5216 (16-bit) (Note 4)  | -1    | ±0.25 | +1              | LSB          |  |
| Offset Error                  | OE               | (Note 5)                   | -1.25 | ±0.25 | +1.25           | mV           |  |
| Offset-Error Drift            |                  |                            |       | ±1.6  |                 | µV/°C        |  |
| Gain Error                    | GE               | (Note 5)                   | -0.06 | -0.04 | 0               | %FS          |  |
| Gain Temperature Coefficient  |                  |                            |       | ±2    |                 | ppmFS/<br>°C |  |
| REFERENCE INPUT               |                  | 1                          | I     |       |                 | 1            |  |
| Reference-Input Voltage Range | V <sub>REF</sub> |                            | 2     |       | V <sub>DD</sub> | V            |  |
| Reference-Input Impedance     | R <sub>REF</sub> |                            | 200   | 256   |                 | kΩ           |  |
| DAC OUTPUT                    | •                |                            |       |       |                 |              |  |
|                               |                  | No load (typical)          |       |       | VDD             |              |  |
| Output Voltage Range (Note 6) |                  | 10kΩ load to GND           | 0     |       | VDD -<br>0.2    | V            |  |
|                               |                  | 10kΩ load to VDD           | 0.2   |       | VDD -<br>0.2    |              |  |
| DC Output Impedance           |                  |                            |       | 0.1   |                 | Ω            |  |
| Capacitive Load (No Sustained | 0                | Series resistance = 0Ω     |       | 0.1   |                 | nF           |  |
| Oscillations)                 | CL               | Series resistance = 1kΩ    |       | 15    |                 | μF           |  |

# 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Electrical Characteristics (continued)**

 $(V_{DD} = 2.7V \text{ to } 5.5V, V_{REF} = 2.5V \text{ to } V_{DD}, C_L = 60pF, R_L = 10k\Omega, T_A = -40^{\circ}C \text{ to } +105^{\circ}C, \text{ unless otherwise noted}$ . Typical values are at T<sub>A</sub> = +25°C.) (Note 2)

| PARAMETER                       | SYMBOL            | CONDITIONS                                                                                                                   | MIN                      | TYP  | MAX                      | UNITS  |
|---------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|--------------------------|--------|
| Resistive Load (Note 6)         | RL                |                                                                                                                              | 5                        |      |                          | kΩ     |
| Short-Circuit Current           |                   | V <sub>DD</sub> = 5.5V                                                                                                       | -25                      | ±6   | +25                      | mA     |
| Power-Up Time                   |                   | From power-down mode                                                                                                         |                          | 25   |                          | μs     |
| DIGITAL INPUTS (SCLK, DIN, CS   | , CLR)            |                                                                                                                              |                          |      |                          |        |
| Input High Voltage              | V <sub>IH</sub>   |                                                                                                                              | 0.7 x<br>V <sub>DD</sub> |      |                          | V      |
| Input Low Voltage               | VIL               |                                                                                                                              |                          |      | 0.3 x<br>V <sub>DD</sub> | V      |
| Input Leakage Current           | I <sub>IN</sub>   | $V_{IN} = 0V \text{ or } V_{DD}$                                                                                             |                          | ±0.1 | ±1                       | μA     |
| Input Capacitance               | CIN               |                                                                                                                              |                          |      | 10                       | pF     |
| Hysteresis Voltage              | V <sub>HYS</sub>  |                                                                                                                              |                          | 0.15 |                          | V      |
| DYNAMIC PERFORMANCE (Not        |                   |                                                                                                                              |                          |      |                          |        |
| Voltage-Output Slew Rate        | SR                | Positive and negative                                                                                                        |                          | 0.5  |                          | V/µs   |
| Voltage-Output Settling Time    |                   | 1/4 scale to 3/4 scale, to P 0.5 LSB, 14-bit                                                                                 |                          | 18   |                          | μs     |
| Reference -3dB Bandwidth        | BW                | Hex code = 2000 (MAX5214),<br>Hex code = 8000 (MAX5216)                                                                      |                          | 100  |                          | kHz    |
| Digital Feedthrough             |                   | Code = 0, all digital inputs from 0V to V <sub>DD</sub> ,<br>SCLK < 50MHz                                                    |                          | 0.5  |                          | nV·s   |
| DAC Glitch Impulse              |                   | Major code transition                                                                                                        |                          | 2    |                          | nV⋅s   |
|                                 |                   | 1kHz                                                                                                                         |                          | 73   |                          |        |
| Output Noise                    |                   | 10kHz                                                                                                                        |                          | 70   |                          | nV/√Hz |
| Integrated Output Noise         |                   | 0.1Hz to 10Hz                                                                                                                |                          | 3.5  |                          | µVP-P  |
| POWER REQUIREMENTS              |                   |                                                                                                                              | 1                        |      |                          | I P    |
| Supply Voltage                  | V <sub>DD</sub>   |                                                                                                                              | 2.7                      |      | 5.5                      | V      |
| Supply Current                  | IDD               | No load; all digital inputs at 0V or V <sub>DD</sub> ,<br>supply current only; excludes reference<br>input current, midscale |                          | 70   | 80                       | μΑ     |
| Power-Down Supply Current       | PDIDD             | No load, all digital inputs at 0V or V <sub>DD</sub>                                                                         |                          | 0.4  | 2                        | μA     |
| TIMING CHARACTERISTICS (No      | tes 7 and 8)      | (Figures 1 and 2)                                                                                                            |                          |      |                          |        |
| Serial Clock Frequency          | fSCLK             |                                                                                                                              | 0                        |      | 50                       | MHz    |
| SCLK Pulse-Width High           | t <sub>CH</sub>   |                                                                                                                              | 8                        |      |                          | ns     |
| SCLK Pulse-Width Low            | t <sub>CL</sub>   |                                                                                                                              | 8                        |      |                          | ns     |
| CS Fall to SCLK Fall Setup Time | tcsso             |                                                                                                                              | 8                        |      |                          | ns     |
| CS Fall to SCLK Fall Hold Time  | t <sub>CSH0</sub> |                                                                                                                              | 0                        | -    |                          | ns     |
| CS Rise to SCLK Fall Hold Time  | t <sub>CSH1</sub> |                                                                                                                              | 0                        |      |                          | ns     |
| CS Rise to SCLK Fall            | t <sub>CSA</sub>  |                                                                                                                              |                          |      | 12                       | ns     |
| SCLK Fall to CS Fall            | t <sub>CSF</sub>  |                                                                                                                              | 100                      |      |                          | ns     |
| DIN to SCLK Fall Setup Time     | t <sub>DS</sub>   |                                                                                                                              | 5                        |      |                          | ns     |
| DIN to SCLK Fall Hold Time      | t <sub>DH</sub>   |                                                                                                                              | 4.5                      |      |                          | ns     |
| CS Pulse-Width High             | tCSPW             |                                                                                                                              | 20                       |      |                          | ns     |

## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Electrical Characteristics (continued)**

 $(V_{DD} = 2.7V \text{ to } 5.5V, V_{REF} = 2.5V \text{ to } V_{DD}, C_L = 60pF, R_L = 10k\Omega, T_A = -40^{\circ}C \text{ to } +105^{\circ}C, \text{ unless otherwise noted. Typical values are at T_A = +25^{\circ}C.) (Note 2)$ 

| PARAMETER           | SYMBOL            | CONDITIONS | MIN | TYP | MAX | UNITS |
|---------------------|-------------------|------------|-----|-----|-----|-------|
| CLR Pulse-Width Low | t <sub>CLPW</sub> |            | 20  |     |     | ns    |
| CLR Rise to CS Fall | tcsc              |            | 20  |     |     | ns    |

**Note 2:** Electrical specifications are production tested at T<sub>A</sub> = +25°C and T<sub>A</sub> = +105°C. Specifications over the entire operating temperature range are guaranteed by design and characterization. Typical specifications are at T<sub>A</sub> = +25°C and are not guaranteed.

Note 3: Static accuracy tested without load.

Note 4: Linearity is tested within 20mV of GND and  $V_{DD}$ .

Note 5: Gain and offset is tested within 100mV of GND and  $V_{DD}$ .

Note 6: Subject to offset and gain error limits and  $V_{\mbox{\scriptsize REF}}$  settings.

Note 7: Guaranteed by design; not production tested.

Note 8: All timing specifications measured with  $V_{IL} = V_{GND}$ ,  $V_{IH} = V_{DD}$ .



Figure 1. 16-Bit Serial-Interface Timing Diagram (MAX5214)



Figure 2. 24-Bit Serial-Interface Timing Diagram (MAX5216)

## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Typical Operating Characteristics**

(TA = +25°C, unless otherwise noted.)



## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C, unless otherwise noted.)$ 





**DIFFERENTIAL NONLINEARITY** 

vs. DIGITAL INPUT CODE

32768

DIGITAL INPUT CODE (LSB)

**DIFFERENTIAL NONLINEARITY** 

vs. SUPPLY VOLTAGE

MAX

MIN

3.9 4.3 4.7

SUPPLY VOLTAGE (V)

3.5

49152

65536

MAX5214

5.1 5.5

MAX5216

 $V_{REF} = 5V$ 

16384

3.1

2.7

#### DIFFERENTIAL NONLINEARITY vs. Digital input code



DIFFERENTIAL NONLINEARITY vs. DIGITAL INPUT CODE



DIFFERENTIAL NONLINEARITY vs. SUPPLY VOLTAGE



3 5 7 9 11 13 15 17 19

DEVICE NUMBER

1

## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C, unless otherwise noted.)$ 



DIFFERENTIAL NONLINEARITY vs. temperature



**OFFSET ERROR vs. TEMPERATURE** 



**GAIN ERROR vs. SUPPLY** 



## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C, unless otherwise noted.)$ 



GAIN ERROR DRIFT vs. TEMPERATURE DISTRIBUTION



FULL-SCALE OUTPUT vs. TEMPERATURE



**SUPPLY CURRENT vs. TEMPERATURE** 



# 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Typical Operating Characteristics (continued)**

(TA = +25°C, unless otherwise noted.)



SUPPLY CURRENT vs. Supply voltage



**SUPPLY CURRENT vs. DAC CODE** 80 NO LOAD MAX5214 VDD = VREF 75 SUPPLY CURRENT (µA) 70 65  $V_{REF} = 5.0V$  $V_{REF} = 2.5V$ 60 55 50 45 2500 5000 7500 10,000 12,500 15,000 0 CODE





10µs/div

0V

## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C, unless otherwise noted.)$ 



4µs/div

## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Typical Operating Characteristics (continued)**

(TA = +25°C, unless otherwise noted.)





SUPPLY CURRENT vs. DIGITAL INPUT VOLTAGE









FREQUENCY (Hz)

## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Pin Configuration**



### **Pin Description**

| PIN | NAME            | FUNCTION                                                                                                                                        |
|-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | REF             | Reference Voltage Input. Bypass REF with a 0.1µF capacitor to GND.                                                                              |
| 2   | CS              | Active-Low Chip-Select Input                                                                                                                    |
| 3   | SCLK            | Serial-Clock Input                                                                                                                              |
| 4   | DIN             | Data In                                                                                                                                         |
| 5   | CLR             | Active-Low Asynchronous Digital-Clear Input. Drive CLR low to clear the contents of the input and DAC registers and set the DAC output to zero. |
| 6   | OUT             | Buffered DAC Voltage Output                                                                                                                     |
| 7   | V <sub>DD</sub> | Supply Voltage. Bypass V <sub>DD</sub> with a 0.1µF capacitor to GND.                                                                           |
| 8   | GND             | Ground                                                                                                                                          |

#### **Detailed Description**

The MAX5214/MAX5216 are pin-compatible and software-compatible 14-bit and 16-bit DACs. The MAX5214/ MAX5216 are single-channel, low-power, high-reference input resistance, and buffered voltage-output DACs. The MAX5214/MAX5216 minimize the digital noise feedthrough from their inputs to their outputs by powering down the SCLK and DIN input buffers after completion of each data frame. The data frames are 16-bit for the MAX5214 and 24-bit for the MAX5216. On power-up, the MAX5214/MAX5216 reset the DAC output to zero, providing additional safety for applications that drive valves or other transducers which need to be off on power-up. The MAX5214/MAX5216 contain a segmented resistor string-type DAC, a serial-in/parallel-out shift register, a DAC register, power-on-reset (POR) circuit, CLR to asynchronously clear the device independent of the serial interface, and control logic. On the falling edge of the clock (SCLK) pulse, the serial input (DIN) data is shifted into the device, MSB first.

### **Output Amplifier (OUT)**

The MAX5214/MAX5216 include an internal buffer on the DAC output. The internal buffer provides improved load regulation and transition glitch suppression for the DAC output. The output buffer slews at 0.5V/µs and drives up to 10k $\Omega$  in parallel with 100pF. The analog supply voltage (VDD) determines the maximum output voltage range of the device as VDD powers the output buffer.

#### **DAC Reference (REF)**

The external reference input features a typical input impedance of  $256k\Omega$  and accepts an input voltage from +2V to VDD. Connect an external voltage supply between REF and GND to apply an external reference.

Visit **www.maximintegrated.com/products/references** for a list of available voltage-reference devices.

## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

#### **Serial Interface**

The MAX5214/MAX5216 3-wire serial interface is compatible with MICROWIRE, SPI, QSPI, and DSP. The interface provides three inputs: SCLK,  $\overline{CS}$ , and DIN. The chip-select input ( $\overline{CS}$ ) frames the serial data loading at DIN. Following a chip-select input high-to-low transition, the data is shifted synchronously and latched into the input register on each falling edge of the serial-clock input (SCLK). Each serial word is 16-bit for the MAX5214 and 24-bit for the MAX5216. The first 2 bits are the control bits followed by 14 data bits (MSB first) for the MAX5214 and 22 data bits (MSB first) for the MAX5216 as shown in Table 1 and Table 2. The serial input register transfers its contents to the input registers after loading 16/24 bits of data and updates the DAC output immediately after the data is received on the 16-/24-bit falling edge of the clock. To initiate a new data transfer, drive CS high and keep CS high for a minimum of 20ns before the next write sequence. The SCLK can be either high or low between CS write pulses. Figure 1 and Figure 2 show the timing diagram for the complete 3-wire serial interface transmission. The MAX5216 DAC code is unipolar binary with V<sub>OUT</sub> = (code/65,535) x V<sub>REF</sub>. The MAX5214 DAC code is unipolar binary with V<sub>OUT</sub> = (code/16,383) x V<sub>REF</sub>. See Table 1 and Table 2.

#### Table 1. Operating Mode Truth Table (MAX5214)

|                   | 16-BIT WORD              |     |     |     |     |    |    |    |    |          |    |    |    |    |    |                             |
|-------------------|--------------------------|-----|-----|-----|-----|----|----|----|----|----------|----|----|----|----|----|-----------------------------|
| CONTROL DATA BITS |                          |     |     |     |     |    |    |    |    | FUNCTION |    |    |    |    |    |                             |
| MSB LSB           |                          |     |     |     |     |    |    |    |    |          |    |    |    |    |    |                             |
| D15               | D14                      | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5       | D4 | D3 | D2 | D1 | D0 |                             |
| 0                 | 0                        | Х   | Х   | Х   | Х   | Х  | Х  | Х  | Х  | Х        | Х  | Х  | Х  | Х  | Х  | No operation                |
| 1                 | 0                        | 0   | X   | A1  | A0  | Х  | Х  | Х  | X  | X        | Х  | Х  | Х  | X  | ×  | Power-down<br>(see Table 3) |
| 0                 | 1                        | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5       | B4 | B3 | B2 | B1 | B0 | Write through               |
| 1                 | 1 1 Reserved, Do Not Use |     |     |     |     |    |    |    |    |          |    |    |    |    |    |                             |

### Table 2. Operating Mode Truth Table (MAX5216)

|                          | 24-BIT WORD |     |     |     |     |     |     |     |          |     |          |     |     |    |    |    |    |           |                             |
|--------------------------|-------------|-----|-----|-----|-----|-----|-----|-----|----------|-----|----------|-----|-----|----|----|----|----|-----------|-----------------------------|
| CONTROL DATA BITS        |             |     |     |     |     |     |     |     | FUNCTION |     |          |     |     |    |    |    |    |           |                             |
| MSB LSB                  |             |     |     |     |     |     |     |     |          |     | FUNCTION |     |     |    |    |    |    |           |                             |
| D23                      | D22         | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14      | D13 | D12      | D11 | D10 | D9 | D8 | D7 | D6 | D5–<br>D0 |                             |
| 0                        | 0           | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х        | Х   | Х        | Х   | Х   | Х  | Х  | Х  | Х  | Х         | No operation                |
| 1                        | 0           | 0   | х   | A1  | A0  | Х   | Х   | Х   | Х        | Х   | Х        | Х   | Х   | Х  | Х  | х  | x  | х         | Power-down<br>(see Table 3) |
| 0                        | 1           | B15 | B14 | B13 | B12 | B11 | B10 | B9  | B8       | B7  | B6       | B5  | B4  | B3 | B2 | B1 | B0 | Х         | Write through               |
| 1 1 Reserved, Do Not Use |             |     |     |     |     |     |     |     |          |     |          |     |     |    |    |    |    |           |                             |

#### Writing to the Devices

- 1) Drive  $\overline{\text{CS}}$  low, enabling the shift register.
- 2) Clock 16/24 bits of data into DIN (MSB first and LSB last), observing the specified setup and hold times.
- 3) After clocking in the last data bit, drive  $\overline{CS}$  high.  $\overline{CS}$  must remain high for 20ns before the next transmission is started.

Figure 1 shows a write operation for the transmission of 16 bits. If  $\overline{CS}$  is driven high at any point prior to receiving 16 bits, the transmission is discarded.

Figure 2 shows a write operation for the transmission of 24 bits. If  $\overline{CS}$  is driven high at any point prior to receiving 24 bits, the transmission is discarded.

#### Clear (CLR)

The MAX5214/MAX5216 feature an asynchronous activelow  $\overline{\text{CLR}}$  logic input that sets the DAC output to zero. Driving  $\overline{\text{CLR}}$  low clears the contents of both the input and DAC registers and also aborts the on-going SPI command. To allow a new SPI command, drive  $\overline{\text{CLR}}$  high.

## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

#### **Power-Down Mode**

The MAX5214/MAX5216 feature a software-controlled power-down mode. In power-down, the output disconnects from the buffer and is grounded with one of the three selectable internal resistors. See Table 3 for the selectable internal resistor values in power-down mode. The selected mode takes effect on the 16th SCLK falling edge of the MAX5214 and 24th SCLK falling edge of the MAX5216. The serial interface remains active in powerdown mode. In order to abort the power-down mode selection, pull  $\overline{CS}$  high prior to the 16th (MAX5214) or 24th (MAX5216) SCLK falling edge. The contents of the DAC register remain valid while in power-down mode, allowing for the DAC to return to previous code by writing 0x8000 for the MAX5214 or 0x800000 for the MAX5216 (Table 3). A write to the write-through register causes the device to immediately exit power-down mode and transition to the requested code (see Table 1 and Table 2).

#### **Table 3. Power-Down Modes**

| A1 | <b>A</b> 0 | DAC OPERATION<br>CONDITION                                                          |                  |
|----|------------|-------------------------------------------------------------------------------------|------------------|
| 0  | 0          | DAC powers up and returns to its previous code setting.                             | Normal operation |
| 0  | 1          | DAC powers down; OUT is high impedance.                                             |                  |
| 1  | 0          | DAC powers down; OUT connects to ground through an internal 100k $\Omega$ resistor. | Power-down       |
| 1  | 1          | DAC powers down; OUT connects to ground through an internal 1k $\Omega$ resistor.   |                  |

### Table 4. MAX5216 Input Code vs. Output Voltage

| DAC LATCH CONTENTS    | ANALOG OUTPUT (VOUT)              |  |  |  |
|-----------------------|-----------------------------------|--|--|--|
| $MSB \rightarrow LSB$ |                                   |  |  |  |
| 1111 1111 1111        | VREF x (65,535/65,535)            |  |  |  |
| 1000 0000 0000 0000   | VREF x (32,768/65,535) = 1/2 VREF |  |  |  |
| 0000 0000 0000 0001   | VREF x (1/65,535)                 |  |  |  |
| 0000 0000 0000 0000   | OV                                |  |  |  |

### Table 5. MAX5214 Input Code vs. Output Voltage

| DAC LATCH CONTENTS  | ANALOG OUTPUT (Vout)             |
|---------------------|----------------------------------|
| MSB → LSB           |                                  |
| 1111 1111 1111 11XX | VREF x (16,383/16,383)           |
| 1000 0000 0000 00XX | VREF x (8,192/16,383) = 1/2 VREF |
| 0000 0000 0000 01XX | VREF x (1/16,383)                |
| 0000 0000 00XX      | OV                               |

### **Applications Information**

#### **Power-On Reset (POR)**

When first power is applied to V<sub>DD</sub>, the input registers are set to zero so the DAC output is set to code zero. To optimize DAC linearity, wait until the supplies have settled. The MAX5214/MAX5216 output voltage range is 0 to VREF.

#### Power Supplies and Bypassing Considerations

Bypass V<sub>DD</sub> with high-quality 0.1µF ceramic capacitors to a low-impedance ground as close as possible to the device.

Minimize lead lengths to reduce lead inductance. Connect the GND to the analog ground plane.

#### **Layout Considerations**

Digital and AC transient signals on GND can create noise at the output. Connect GND to the star ground for the DAC system. Refer the remote DAC loads to this system ground for the best possible performance. Use proper grounding techniques, such as a multilayer board with a low-inductance ground plane, or star connect all ground return paths back to the MAX5214/MAX5216 GND. Carefully lay out the traces between channels to reduce AC cross-coupling. Do not use wire-wrapped boards and sockets. Use shielding to improve noise immunity. Do not run analog and digital signals parallel to one another, especially clock signals. Avoid routing digital lines underneath the MAX5214/MAX5216 package.

#### **Definitions**

#### Integral Nonlinearity (INL)

INL is the deviation of the measured transfer function from a straight line drawn between two codes once offset and gain errors have been nullified.

#### **Differential Nonlinearity (DNL)**

DNL is the difference between an actual step height and the ideal value of 1 LSB. If the magnitude of the DNL is greater than -1 LSB, the DAC guarantees no missing codes and is monotonic.

## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

#### **Offset Error**

Offset error indicates how well the actual transfer function matches the ideal transfer function at a single point.

Typically, the point at which the offset error is specified is at or near the zero-scale point of the transfer function.

#### Gain Error

Gain error is the difference between the ideal and the actual full-scale output voltage on the transfer curve, after nullifying the offset error. This error alters the slope of the transfer function and corresponds to the same percentage error in each step.

#### **Settling Time**

The settling time is the amount of time required from the start of a transition, until the DAC output settles to the new output value within the converter's specified accuracy.

#### **Digital Feedthrough**

Digital feedthrough is the amount of noise that appears on the DAC output when the DAC digital control lines are toggled.

#### **Digital-to-Analog Glitch Impulse**

A major carry transition occurs at the midscale point where the MSB changes from low to high and all other bits change from high to low, or where the MSB changes from high to low and all other bits change from low to high. The duration of the magnitude of the switching glitch during a major carry transition is referred to as the digital-to-analog glitch impulse.

#### Digital-to-Analog Power-Up Glitch Impulse

The digital-to-analog power-up glitch is the duration of the magnitude of the switching glitch that occurs as the device exits power-down mode.

## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Typical Operating Circuit**



### **Chip Information**

PROCESS: BICMOS

### **Ordering Information**

| PART         | PIN-<br>PACKAGE | RESOLUTION<br>(BITS) | INL MAX<br>(LSB) |
|--------------|-----------------|----------------------|------------------|
| MAX5214GUA+  | 8 µMAX          | 14                   | ±1               |
| MAX5216GUA+  | 8 µMAX          | 16                   | ±4               |
| MAX5216BGUA+ | 8 µMAX          | 16                   | ±8               |

**Note:** All devices are specified over the -40°C to +105°C operating temperature range.

+Denotes a lead(Pb)-free/RoHS-compliant package.

### **Package Information**

For the latest package outline information and land patterns, go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE | PACKAGE | OUTLINE        | LAND           |
|---------|---------|----------------|----------------|
| TYPE    | CODE    | NO.            | PATTERN NO.    |
| 8 µMAX  | U8+3    | <u>21-0036</u> | <u>90-0092</u> |

## 14-/16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                           | PAGES<br>CHANGED |
|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 12/10            | Initial release                                                                                                                       | —                |
| 1                  | 6/13             | Added an additional electrical grade for MAX5216. Made multiple text edits and updated the <i>Typical Operating Characteristics</i> . | 1–17             |
| 2                  | 7/13             | Updated General Description, Features, and the Electrical Characteristics.                                                            | 1, 3             |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.