



#### DESCRIPTION

The MP2181 is a monolithic, step-down, switch-mode converter with built-in internal power MOSFETs. It achieves 1A continuous output current from a 2.5V to 5.5V input voltage with excellent load and line regulation. The output voltage can be regulated to as low as 0.6V.

The constant-on-time (COT) control scheme provides fast transient response and eases loop stabilization. Fault protections include cycle-by-cycle current limiting and thermal shutdown.

The MP2181 is available in an ultra-small SOT583 package, and requires a minimal number of readily available, standard external components.

The MP2181 is ideal for a wide range of applications including high-performance DSPs, wireless power, portable and mobile devices, and other low-power systems.

### **FEATURES**

- Low I<sub>Q</sub>: 21µA
- 1.2MHz Switching Frequency
- EN for Power Sequencing
- 1% FB Accuracy
- Wide 2.5V to 5.5V Operating Input Range
- Output Adjustable from 0.6V
- Up to 1A Output Current
- $90m\Omega$  and  $50m\Omega$  Internal Power MOSFET Switches
- 100% Duty On
- Output Discharge
- V<sub>O</sub> OVP
- External Soft-Start Control
- Short-Circuit Protection with Hiccup Mode
- Power Good
- Available in a SOT583 Package

### **APPLICATIONS**

- Wireless/Networking Cards
- Portable Instruments
- Battery Powered Devices
- Low-Voltage I/O System Power
- Multi-Function Printer

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

## TYPICAL APPLICATION



#### **Efficiency vs. Output Current** $L = 1\mu H (DCR = 27m\Omega)$ 100 95 EFFICIENCY(%) 90 85 80 Vin=2.5V, Vo=1.2V 75 Vin=3.6V Vo=1.2V Vin=5V,Vo=1.2V 70 0.001 0.01 0.1 OUTPUT CURRENT(A)



## **ORDERING INFORMATION**

| Part Number* | Package | Top Marking |
|--------------|---------|-------------|
| MP2181GTL    | SOT583  | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MP2181GTL–Z).

## **TOP MARKING**

### BEVY

LLL

BEV: Product code of MP2181GTL

Y: Year code LLL: Lot number

## **PACKAGE REFERENCE**



# **PIN FUNCTIONS**

| Pin # | Name | Description                                                                                                                                                                       |
|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | PG   | Power good indicator. The output of this pin is an open drain.                                                                                                                    |
| 2     | VIN  | <b>Supply voltage.</b> The MP2181 operates from a +2.5V to +5.5V unregulated input. A decoupling capacitor is needed to prevent large voltage spikes from appearing at the input. |
| 3     | SW   | <b>Output switching node.</b> SW is the drain of the internal high-side P-Channel MOSFET. Connect the inductor to SW to complete the converter.                                   |
| 4     | GND  | Ground.                                                                                                                                                                           |
| 5     | EN   | On/off control.                                                                                                                                                                   |
| 6     | SS   | <b>Soft start.</b> Connect a capacitor across SS and GND to set the soft-start time, and to avoid start-up inrush current.                                                        |
| 7     | OUT  | Output voltage power rail and input sense pin for output voltage. Connect load to this pin. An output capacitor is needed to decrease the output voltage ripple.                  |
| 8     | FB   | <b>Feedback pin.</b> An external resistor divider from the output to GND, tapped to the FB pin, sets the output voltage.                                                          |





| ABSOLUTE MAXIMUM RATINGS (1)                            |
|---------------------------------------------------------|
| Supply voltage (V <sub>IN</sub> ) 6.5V                  |
| V <sub>SW</sub>                                         |
| -0.3V (-5V for <10ns) to 6.5V (8V for <10ns)            |
| All other pins0.3V to 6.5 V                             |
| Junction temperature150°C                               |
| Lead temperature260°C                                   |
| Continuous power dissipation ( $T_A = +25$ °C) (2) (4)  |
| 2.3W                                                    |
| Storage temperature65°C to +150°C                       |
| Recommended Operating Conditions (3)                    |
| Supply voltage (V <sub>IN</sub> )2.5V to 5.5V           |
| Operating junction temp (T <sub>J</sub> )40°C to +125°C |

| Thermal Resistance      | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |
|-------------------------|-------------------------|-------------------------|
| SOT583                  |                         |                         |
| EV2181-TL-00A (4)       | 58                      | 13 °C/W                 |
| JESD51-7 <sup>(5)</sup> | 120                     | 55 °C/W                 |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on EV2181-TL-00A, 2-layer PCB.
- 5) Measured on JESD51-7, 4-layer PCB. note 5) The value of θ<sub>JA</sub> given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values are calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 3.6V$ ,  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$   $^{(6)}$ , typical value is tested at  $T_J = 25^{\circ}C$ . The limit over temperature is guaranteed by characterization, unless otherwise noted.

| Parameter                                  | Symbol               | Condition                                                                                        | Min | Тур  | Max  | Units |
|--------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------|-----|------|------|-------|
| V <sub>IN</sub> range                      |                      |                                                                                                  | 2.5 |      | 5.5  | V     |
| Under-voltage lockout threshold rising     |                      |                                                                                                  |     | 2.3  | 2.45 | V     |
| Under-voltage lockout threshold hysteresis |                      |                                                                                                  |     | 200  |      | mV    |
| Supply current (shutdown)                  |                      | $V_{EN} = 0V, T_J = +25^{\circ}C$                                                                |     | 0    | 1    | μΑ    |
| Supply current (quiescent)                 |                      | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 0.63V,<br>V <sub>IN</sub> = 3.6V, T <sub>J</sub> = +25°C |     | 21   | 26   | μΑ    |
| Feedback voltage                           | $V_{FB}$             | $T_J = +25^{\circ}C$                                                                             | 594 | 600  | 606  | \/    |
| reedback voltage                           | <b>V</b> ⊦B          | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                           | 591 | 600  | 609  | mV    |
| Feedback current                           | I <sub>FB</sub>      | $V_{FB} = 0.63V$                                                                                 |     | 50   | 100  | nA    |
| PFET switch on resistance                  | $R_{DSON\_P}$        | $V_{IN} = 5V$                                                                                    |     | 90   |      | mΩ    |
| NFET switch on resistance                  | $R_{DSON\_N}$        | $V_{IN} = 5V$                                                                                    |     | 50   |      | mΩ    |
| Switch leakage                             |                      | V <sub>EN</sub> = 0V, V <sub>IN</sub> = 6V<br>V <sub>SW</sub> = 0V or 6V, T <sub>J</sub> = +25°C |     | 0    | 1    | μΑ    |
| Switching frequency                        | fsw                  | $V_{IN} = 5V$ , $V_{OUT} = 1.2V$ , operating under CCM                                           |     | 1200 |      | kHz   |
| Minimum on time (7)                        |                      | V <sub>IN</sub> = 3.6V                                                                           |     | 70   |      | ns    |
| Minimum on time (*)                        | tmin-on              | V <sub>IN</sub> = 2.5V                                                                           |     | 80   |      | ns    |
| Minimum off time (7)                       | +                    | $V_{IN} = 3.6V$                                                                                  |     | 80   |      | ns    |
| Nimimum on time (*)                        | t <sub>MIN-OFF</sub> | V <sub>IN</sub> = 2.5V                                                                           |     | 90   |      | ns    |
| PFET peak current limit                    |                      |                                                                                                  |     | 2.5  |      | Α     |
| NFET valley current limit                  |                      |                                                                                                  |     | 1    |      | Α     |
| ZCD                                        |                      |                                                                                                  |     | 50   |      | mA    |
| Soft-start current                         | Iss_on               |                                                                                                  | 1.5 | 3    | 4.5  | μΑ    |
| Maximum duty cycle                         |                      |                                                                                                  | 100 |      |      | %     |
| Power good rising threshold UV             |                      | FB rising edge                                                                                   | 87  | 90   | 93   | %     |
| Power good falling threshold UV            |                      | FB falling edge                                                                                  | 82  | 85   | 88   | %     |
| Power good delay                           | PG₀                  | PG rising/falling edge                                                                           |     | 80   |      | μs    |
| Power good sink current capability         | V <sub>PG-L</sub>    | Sink 1mA                                                                                         |     |      | 0.4  | V     |
| Power good logic high voltage              | $V_{PG-H}$           | V <sub>IN</sub> = 5V, V <sub>FB</sub> = 0.6V                                                     | 4.9 |      |      | ٧     |
| Self-bias PG                               |                      | When VIN & EN are not available, PG pull-up voltage = 3.6V, pull-up resistor = 300kΩ             |     |      | 0.7  | V     |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN} = 3.6V$ ,  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$   $^{(6)}$ , typical value is tested at  $T_J = 25^{\circ}C$ . The limit over temperature is guaranteed by characterization, unless otherwise noted.

| Parameter                             | Symbol               | Condition                                     | Min  | Тур  | Max  | Units    |
|---------------------------------------|----------------------|-----------------------------------------------|------|------|------|----------|
| Power good leakage current/logic high |                      | 5V logic high                                 |      |      | 100  | nA       |
| EN turn-on delay                      |                      | EN on to SW active                            |      | 100  |      | μs       |
| EN turn-off delay                     |                      | EN off to stop switching                      |      | 30   |      | μs       |
| EN input logic low voltage            |                      |                                               |      |      | 0.4  | V        |
| EN input logic high voltage           |                      |                                               | 1.2  |      |      | ٧        |
| EN pull-down resistor                 |                      |                                               |      | 2    |      | МΩ       |
| Output discharge resistor             | Rois                 | V <sub>EN</sub> = 0V, V <sub>OUT</sub> = 1.2V |      | 150  |      | Ω        |
| EN input current                      |                      | $V_{EN} = 2V$                                 |      | 1    |      | μΑ       |
| EN input current                      |                      | $V_{EN} = 0V$                                 |      | 0    |      | μΑ       |
| Output over-voltage threshold         | $V_{OVP}$            |                                               | 110% | 115% | 120% | $V_{FB}$ |
| Vo OVP hysteresis                     | V <sub>OVP_HYS</sub> |                                               |      | 10%  |      | $V_{FB}$ |
| OVP delay                             |                      |                                               |      | 6    |      | μs       |
| Low-side current limit                |                      | Current flow from SW to GND                   |      | 1.5  |      | Α        |
| Absolute VIN OVP                      |                      | After Vo OVP enable                           |      | 6.1  |      | V        |
| Absolute VIN OVP hysteresis           |                      |                                               |      | 160  |      | mV       |
| Thermal shutdown (7)                  |                      |                                               |      | 160  |      | °C       |
| Thermal hysteresis (7)                |                      |                                               |      | 30   |      | °C       |

#### Notes:

<sup>6)</sup> Not tested in production. Guaranteed by over-temperature correlation.

<sup>7)</sup> Guaranteed by engineer sample characterization.



## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $L = 1\mu H$ ,  $C_{OUT} = 44\mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.





Quiescent Current vs. VIN



Load Regulation vs. Output Current



SS Time vs. SS Capacitor



**Shutdown Current vs. Input Voltage** 



**Efficiency vs. Output Current** 





 $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $L = 1\mu H$ ,  $C_{OUT} = 44\mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.

## **Peak Current Limit vs. Input Voltage**



# Efficiency vs. Output Current



# Efficiency vs. Output Current $L = 1\mu H \; (DCR = 27m\Omega)$



© 2019 MPS. All Rights Reserved.



 $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $L = 1\mu H$ ,  $C_{OUT} = 44\mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.





 $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $L = 1\mu H$ ,  $C_{OUT} = 44\mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.





 $V_{IN}$  = 5V,  $V_{OUT}$  = 1.2V, L = 1 $\mu$ H,  $C_{OUT}$  = 44 $\mu$ F,  $T_A$  = 25°C, unless otherwise noted.







#### **Short State**



## **Short Recovery**





# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

The MP2181 uses constant-on-time control with input voltage feed forward to stabilize the switching frequency over the full input range. It achieves 1A continuous output current from a 2.5V to 5.5V input voltage with excellent load and line regulation. The output voltage can be regulated to as low as 0.6V.

#### **Constant-On-Time Control**

Constant-on-time control offers a simpler control loop and a faster transient response than fixed frequency PWM control. By using input-voltage feed forward, the MP2181 maintains a nearly constant switching frequency across the input and output voltage ranges. The switching pulse on time can be estimated with Equation (1):

$$t_{ON} = \frac{V_{OUT}}{V_{IN}} \cdot 0.83 \mu s \tag{1}$$

To prevent inductor current runaway during load transient, the MP2181 has a fixed minimum off time of 90ns.

#### **Sleep Mode Operation**

The MP2181 features sleep mode to get high efficiency in extreme light-load conditions. In sleep mode, most of the circuit blocks' input currents are decreased, including the error amplifier and PWM comparator.

As the load gets lighter, the MP2181 slows down the frequency. If the off time is longer than  $3.5\mu s$ , the MP2181 enters sleep mode. When a high-side pulse occurs, the MP2181 exits sleep mode.

#### **AAM Operation at Light-Load Operation**

The MP2181 has AAM (advanced asynchronous modulation) power-save mode together with ZCD (zero-current cross-detection) circuit for light load.

The MP2181 has AAM power-save mode for light load. Figure 2 shows the simplified AAM control theory. The AAM current ( $I_{AAM}$ ) is set internally. The SW on pulse time is decided by the on-timer generator and AAM comparator.



Figure 2: Simplified AAM Control Logic

In a light-load condition, the SW on pulse time is longer than the AAM comparator pulse. Figure 3 shows the operation mode if the AAM comparator pulse is longer than the on-timer generator.



Figure 3: AAM Comparator Control ton

Figure 4 shows the operation mode if the AAM comparator pulse is shorter than the on-timer generator. Using very small inductance may cause this to occur.



Figure 4: On-Timer Control ton

Except when using the upper on-timer method, the AAM circuit has another 150ns AAM blank time in sleep mode. This means if the on-timer is less than 150ns, the high-side MOSFET may turn off after the on-timer generator pulse without AAM control. The on-time pulse in sleep mode is about 40% larger than during DCM or CCM mode. In this condition,  $I_L$  may not reach the AAM threshold (see Figure 5).





Figure 5: AAM Blank Time in Sleep Mode

Figure 6 shows how the AAM threshold decreases as  $t_{\text{ON}}$  increases gradually. For CCM,  $l_{\text{O}}$  must reach or exceed half of the AAM threshold.



Figure 6: AAM Threshold Decreases as ton Increases

The MP2181 has a zero-current cross-detection (ZCD) circuit to judge if the inductor current starts to reverse. When the inductor current reaches the ZCD threshold, the low-side switch turns off.

Together, AAM mode and the ZCD circuit make the MP2181 always work in DCM mode at light load, even if  $V_{\rm O}$  is close to  $V_{\rm IN}$ .

#### **Enable**

When the input voltage is greater than the under-voltage lockout (UVLO) threshold (typically 2V), the MP2181 can be enabled by pulling EN above 1.2V. Leave EN floating or pull down to ground to disable the MP2181. There is an internal  $2M\Omega$  resistor from EN to ground.

When the device is disabled, the part goes into output discharge mode automatically, and its internal discharge MOSFET provides a resistive discharge path for the output capacitor.

#### **Soft Start**

The MP2181 has an external soft-start pin that ramps up the output voltage at a controlled slew rate to avoid overshoot at start-up. The soft

start pin charge current is typically 3µA. The soft-start time is decided by its SS capacitor.

#### **Current Limit**

The MP2181 typically has a 2.5A high-side switch current limit. When the high-side switch hits its current limit, the MP2181 remains in hiccup mode until the current drops. This prevents the inductor current from continuing to rise and damaging components.

#### **Short Circuit and Recovery**

The MP2181 also enters short-circuit protection mode when it hits the current limit, and tries to recover with hiccup mode. The MP2181 disables the output power stage, discharges the soft-start capacitor, then automatically retries soft start. If the short-circuit condition remains after soft start ends, the MP2181 repeats this cycle until the short circuit disappears and the output rises back to regulation level.

#### Over-Voltage Protection (Vo OVP)

The MP2181 monitors a resistor-divided feedback voltage to detect over-voltage. When the feedback voltage exceeds 115% of the target voltage, the controller enters dynamic regulation. During this period, the LS stays on until the LS current goes to -1.5A. This discharges the output and tries to keep it within the normal range. If OV still exists, the LS turns on again after an 800ns delay. The part exits this regulation period when the feedback voltage falls below 105% of the reference voltage. If the dynamic regulation cannot limit  $V_{OUT}$  increasing, once the input detects the 6.1V input OVP, the MP2181 stops switching until the input voltage drops below 6V. At this point, the MP2181 resumes operation.

#### **Power Good Indicator**

The MP2181 has an open-drain output and requires an external pull-up resistor (about  $100k\Omega$  to  $500k\Omega$ ) for the power good indicator. When  $V_{FB}$  is higher than 90% of the regulation voltage,  $V_{PG}$  is pulled up to  $V_{OUT}/V_{IN}$  by the external resistor. If  $V_{FB}$  exceeds this window, the internal MOSFET pulls PG to ground. The MOSFET has a maximum  $R_{DS(ON)}$  of less than  $400\Omega$ . When VIN and EN are not available, and if PG has an external power supply pulled up, the PG self-bias voltage is smaller than 0.7V.



## APPLICATION INFORMATION

#### COMPONENT SELECTION

#### **Setting the Output Voltage**

The external resistor divider sets the output voltage (see Figure 9). Select the feedback resistor (R1) that reduces the VOUT leakage current, typically between  $100k\Omega$  to  $200k\Omega$ . There is no strict requirement on the feedback resistor. Select R1 to be greater than  $10k\Omega$ . R2 can then be calculated with Equation (2):

$$R2 = \frac{R1}{\frac{V_{OUT}}{0.6} - 1}$$
 (2)

Figure 7 shows the feedback circuit.



Figure 7: Feedback Network

Table 1 lists the recommended resistor values for common output voltages.

**Table 1: Resistor Values for Common Output Voltages** 

| <b>V</b> оит <b>(V)</b> | R1 (kΩ)  | R2 (kΩ)   |
|-------------------------|----------|-----------|
| 1.0                     | 200 (1%) | 300 (1%)  |
| 1.2                     | 200 (1%) | 200 (1%)  |
| 1.8                     | 200 (1%) | 100 (1%)  |
| 2.5                     | 200 (1%) | 63.2 (1%) |
| 3.3                     | 200 (1%) | 44.2 (1%) |

#### Selecting the Inductor

Most applications work best with a 0.47µH to 1.5µH inductor. Select an inductor with a DC resistance less than  $25m\Omega$  to optimize efficiency.

A high-frequency, switch-mode power supply with a magnetic device creates strong electronic magnetic inference in a system. Any un-shielded power inductor should be avoided, as they provide poor magnetic shielding. Shielded inductors, such as metal alloy or multiplayer chip powers, are the

candidates for application and can decrease the influence effectively. Table 2 lists suggested inductors.

**Table 2: Suggested Inductor List** 

| Manufacturer P/N     | Inductance<br>(µH) | Manufacturer       |
|----------------------|--------------------|--------------------|
| PIFE25201B-<br>1R0MS | 1.0                | CYNTEC CO.<br>LTD. |
| 1239AS-H-<br>1R0M    | 1.0                | Tokyo              |
| 74438322010          | 1.0                | Wurth              |

For most designs, estimate the inductance value with Equation (3):

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{I} \times f_{OSC}}$$
(3)

Where  $\Delta I_{L}$  is the inductor ripple current.

Choose an inductor current to be approximately 30% of the maximum load current. The maximum inductor peak current is calculated with Equation (4):

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$
 (4)

### Selecting the Input Capacitor

The step-down converter has a discontinuous input current, and requires a capacitor to supply the AC current to the converter while maintaining the DC input voltage. Use low-ESR capacitors for the best performance. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a 10µF capacitor is sufficient. Higher output voltages may require a 22µF capacitor to increase system stability.

The input capacitor requires an adequate ripple current rating because it absorbs the input switching current. Estimate the RMS current in the input capacitor with Equation (5):

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (5)



The worst-case scenario occurs at  $V_{IN} = 2V_{OUT}$ , calculated with Equation (6):

$$I_{C1} = \frac{I_{LOAD}}{2} \tag{6}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic 0.1µF capacitor as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple caused by the capacitance can be estimated with Equation (7):

$$\Delta V_{IN} = \frac{I_{LOAD}}{I_{SW} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (7)

#### **Selecting the Output Capacitor**

The output capacitor (C2) stabilizes the DC output voltage. Ceramic capacitors are recommended, and low-ESR capacitors are preferred to limit the output voltage ripple. Estimate the output voltage ripple using Equation (8):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C2}\right)$$
(8)

Where  $L_1$  is the inductor value, and  $R_{\text{ESR}}$  is the equivalent series resistance (ESR) value of the output capacitor.

When using ceramic capacitors, the capacitance dominates the impedance at the switching frequency, and causes most of the output voltage ripple. For simplification, the output voltage ripple can be estimated with Equation (9):

$$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_{SW}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) (9)$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_1} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$
 (10)

The characteristics of the output capacitor also affect the stability of the regulation system.



#### **PCB Layout** Guidelines

Efficient layout is important for proper function of the MP2181. Poor layout design can result in poor line or load regulation and stability issues. For best results, refer to Figure 8 and follow the guidelines below:

- 1. Place the high-current paths (GND, IN, and SW) very close to the device with short, direct, and wide traces.
- 2. Place the input capacitor as close as possible to the IN and GND pins.
- 3. Place the output capacitor GND as close as possible to the chip GND pins.
- 4. Place the external feedback resistors next to the FB pin.
- 5. Keep the switching node (SW) short and away from the feedback network.
- 6. Keep the  $V_{\text{OUT}}$  sense line as short as possible and away from power inductor, especially from surrounding the inductor.



Figure 8: Recommended PCB Layout



# TYPICAL APPLICATION CIRCUITS



**Figure 9: Typical Application Circuit** 

Note: V<sub>IN</sub> < 3.3V may require a greater input capacitor.



## **PACKAGE INFORMATION**

## **SOT583**





#### **TOP VIEW**

**BOTTOM VIEW** 



**FRONT VIEW** 



**SIDE VIEW** 



## **NOTE:**

1) ALL DIMENSIONS ARE IN MILLIMETERS.
2) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
3) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
4) DRAWING IS NOT TO SCALE.

**RECOMMENDED LAND PATTERN** 

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.