# RENESAS

# DATASHEET

## ISL8115

High Voltage Synchronous Buck PWM Controller with Integrated Gate Driver and Current Sharing Capability

FN8272 Rev 1.00 September 23, 2013

The ISL8115 is a synchronous buck PWM controller with current sharing capability. The current sharing function allows multiple modules to be connected in parallel to achieve higher output current and to reduce input and output ripple current, resulting in fewer components and reduced output dissipation.

Utilizing voltage-mode control with input voltage feed-forward compensation, the ISL8115 maintains a constant loop gain for optimal transient response, especially for applications with a wide input voltage range.

The ISL8115 protects against overcurrent conditions by inhibiting the PWM operation while monitoring the current with DCR of the output inductor, or a precision resistor. It also has a pre-POR overvoltage protection option, which provides some protection to the load if the upper MOSFET(s) is shorted.

The ISL8115 features remote ground sensing, programmable input voltage UVLO, output under/overvoltage protection, power-good indication, and fault Hand Shake capability.

## Applications

- Power supply for datacom/telecom and POL
- Wide input voltage range buck regulators
- High current density power supplies RF power amplifier bias compensation

## Features

- Wide V<sub>IN</sub> range operation: 2.97V to 36V; up to 5.5V output and 30A load current per phase
- Fast transient response
	- Voltage-mode PWM leading-edge modulation with non-linear control
	- Input voltage feed-forward
- Integrated 5V high speed 4A MOSFET gate drivers
	- Internal bootstrap diode
- **Excellent output voltage regulation** 
	- $0.6V \pm 1.0\%$  internal reference (-40 $^{\circ}$ C ~ 125 $^{\circ}$ C)
	- 0.6V  $\pm$ 0.7% internal reference (-40 $^{\circ}$ C ~ 105 $^{\circ}$ C)
- Differential voltage sensing
- Excellent current balancing and overcurrent protection
	- Peak and average overcurrent protection
	- Output current monitor on the ISET pin
- Oscillator programmable from 150kHz to 1.5MHz
	- Frequency synchronization to external clock signal
- Diode emulation mode for light load efficiency improvement
- Power-good open drain output
- Pre-bias start-up function
- Output OVP, UVP; OTP
- Adjustable Soft-Start



<span id="page-0-0"></span>FIGURE 1. TYPICAL APPLICATION CIRCUIT, 10V-15V INPUT, 1.5V/30A OUTPUT



## **Table of Contents**





## Application Diagrams



FIGURE 2. TYPICAL APPLICATION CIRCUIT, 24V-36V INPUT, 5V/20A OUTPUT



## **Application Diagrams (Continued)**



FIGURE 3. 2-PHASE, 10V-15V INPUT, 1.5V/60A OUTPUT



## Block Diagram





## Pin Configuration



## Functional Pin Descriptions





## **Functional Pin Descriptions (Continued)**



## Ordering Information



NOTES:

<span id="page-6-0"></span>1. Add "-T\*" suffix for tape and reel. Please refer to **[TB347](http://www.intersil.com/data/tb/tb347.pdf)** for details on reel specifications.

- <span id="page-6-1"></span>2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pbfree products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- <span id="page-6-2"></span>3. For Moisture Sensitivity Level (MSL), please see device information page for [ISL8115.](http://www.intersil.com/products/ISL8115#packaging) For more information on MSL please see techbrief [TB363.](http://www.intersil.com/data/tb/tb363.pdf)



## Absolute Maximum Ratings Thermal Information





## Recommended Operating Conditions



*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

### NOTES:

- 4. Unless otherwise specified, voltages are from the indicated pins to GND
- <span id="page-7-1"></span>5.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief [TB379](http://www.intersil.com/data/tb/tb379.pdf) for details.
- 6. For  $\theta_{\text{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

<span id="page-7-0"></span>Electrical Specifications **Recommended Operating Conditions (VIN = 12V; VCC = PVCC = 5.15V; FSW = 500kHz; EN = High), Unless Otherwise Noted**. Boldface limits apply over the operating temperature range, -40°C to +125°C.





### **Electrical Specifications** Recommended Operating Conditions (V<sub>IN</sub> = 12V; V<sub>CC</sub> = PVCC = 5.15V; F<sub>SW</sub> = 500kHz; **EN = High), Unless Otherwise Noted**. Boldface limits apply over the operating temperature range, -40°C to +125°C. (Continued)

<span id="page-8-0"></span>

<span id="page-9-1"></span>

**Electrical Specifications** Recommended Operating Conditions (V<sub>IN</sub> = 12V; V<sub>CC</sub> = PVCC = 5.15V; F<sub>SW</sub> = 500kHz; **EN = High), Unless Otherwise Noted**. Boldface limits apply over the operating temperature range, -40°C to +125°C. (Continued)

NOTE:

<span id="page-9-0"></span>7. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested



## Typical Performance Curves

Unless otherwise stated, all curves were tested with example circuit in Figure [1.](#page-0-0)



## Typical Performance Curves

Unless otherwise stated, all curves were tested with example circuit in Figure 1. (Continued)



FIGURE 10. FULL LOAD START-UP FIGURE 11. PRE-BIAS START-UP









FIGURE 12. HICCUP OCP FIGURE 13. TRANSIENT RESPONSE 2A/µs





September 23, 2013



## Typical Performance Curves

Unless otherwise stated, all curves were tested with example circuit in Figure 1. (Continued)



<span id="page-12-0"></span>

## Functional Description

## Functional Overview

The ISL8115 is a synchronous buck PWM controller with current sharing capability. The current sharing function allows multiple modules to be connected in parallel to achieve higher output current. The controller also features multi-phase operation to reduce input and output ripple current, resulting in fewer components and reduced output dissipation.

Utilizing voltage-mode control with input voltage feed-forward compensation, the ISL8115 maintains a constant loop gain for optimal transient response, especially for applications with a wide input voltage range.

## Initialization

The ISL8115 requires  $V_{CC}$  and PVCC biased by a single supply. The Power-On Reset (POR) function continually monitors the input supply voltages (PVCC and  $V_{CC}$ ) and the voltage at EN pin.

With PVCC,  $V_{CC}$  and EN above their POR thresholds, the IC will initialize a process to read the resistor value on the CONF and SS pins. This process can take up to 2ms. Failure to read the resistor values will stop the soft-start process.

After successfully reading the resistor values on the CONF and SS pins, there is another 1ms delay for the PLL.

If the system voltage drops below the falling POR threshold, then UGATE and LGATE are forced off. Also ISHARE is pulled low.

## Enable and Input Voltage UVLO

When the voltage on EN pin is greater than the 1.22V threshold, the controller is enabled. If the EN voltage is less than 1.22V minus the hysteresis (typical 65mV), the controller is disabled.

The EN pin can be used as a voltage monitor for the input undervoltage lock-out by connecting the EN pin to the input rail through a resistor divider.

## Pre-bias Startup

A pre-bias voltage may exist at the output before the controller is enabled. The ISL8115 can support a pre-bias startup condition by keeping UGATE and LGATE off until the internal soft-start voltage exceeds the feedback voltage. This feature prevents the output voltage from discharging through the lower MOSFET during the soft-start.

## Setting CONF Pin

A resistor connected from the CONF pin to ground is used to:

- Enable or disable diode emulation mode (DEM) after soft-start.
- Set the phase delay of CLKOUT with respect to an external clock signal applied to the FSET pin.

Use a resistor with 1% tolerance on the CONF pin.

### TABLE 1. RESISTOR VALUES TO SET CONF PIN

<span id="page-13-0"></span>

## Setting SS pin

A resistor connected from the SS pin to ground is used to set the length of the output soft-start time. The internal soft-start DAC operates with and internal 2MHz clock. The value of the resistor on this pin set number on steps for the soft-start. The resistor value and the corresponding soft-start duration is shown in Table [2.](#page-13-1) Use a resistor with 1% tolerance on the SS pin.

### TABLE 2. RESISTOR VALUES TO SET SOFT-START TIME

<span id="page-13-1"></span>

When using multiple ISL8115s in parallel module configuration, all soft-start times must be set to the same value.



## Frequency Setting

The switching frequency is set by the  $R_{FSET}$  connected between the FSET pin and ground. Figure [21](#page-12-0) shows the typical  $R_{FSFT}$  vs Frequency variation curve. Equation [1](#page-14-2) illustrates the relationship between R<sub>FSET</sub> and switching frequency.

To synchronize with an external clock, apply a clock signal in the programmable oscillator range of 150kHz to 1.5MHz to the FSET pin. A duty cycle in the range of 10% to 90% is required.

$$
R_{\text{FSET}} = 25 \times 10^{9} \cdot \left(\frac{1}{\text{Fsw}} - 85 \times 10^{-9}\right)
$$
 (EQ. 1)

## Voltage Feed-forward

The voltage applied to the VFF pin can adjust the amplitude of the internal sawtooth ramp. It is recommended to set the amplitude equal to  $V_{FF}$ . This helps to maintain a constant gain contributed by the modulator and the input voltage to achieve optimum loop response over a wide input voltage range. Figure [22](#page-14-5) shows the feed-forward circuits.



FIGURE 22. FEED-FORWARD CIRCUITRY

<span id="page-14-5"></span> $V_{FF}$  voltage is clamped between 0.5V (typical) and  $V_{CC}$ -2.2V (typical). To make the feed forward work for all input voltage, the voltage on VFF pin should be designed within this range.

The peak-to-peak amplitude of the sawtooth yields as:

<span id="page-14-4"></span>
$$
V_{ramp-pk-pk} = I_{discharge} \times \frac{T_s - 275 \text{ns}}{10 \text{pF}}
$$
 (EQ. 2)

where:

<span id="page-14-3"></span>
$$
I_{discharge} = \frac{V_{FF}}{3R_{ramp}}
$$
 (EQ. 3)  

$$
T_s = \frac{1}{F_{sw}}
$$

<span id="page-14-2"></span>According to the Equations [2](#page-14-4) and [3,](#page-14-3) design the resistor at the RAMP pin to make the amplitude of sawtooth equal to  $V_{FF}$ .

$$
R_{ramp} = \frac{T_s - 275ns}{3 \times 10pF}
$$
 (EQ. 4)

For example, select 113kΩ for R<sub>FSET</sub> to achieve 220kHz switching frequency and  $140kΩ$  for R<sub>ramp</sub> to make the  $V_{ramp\_pk\_pk}$  =  $V_{FF}$ . The sawtooth ramp offset voltage is 1V and the peak of the sawtooth is to  $V_{FF}$  +1V.

## Non Linear Control

In order to respond faster to a load step, non-linear control has been introduced in ISL8115. If the feedback voltage at VMON is greater than the voltage of the previous cycle plus 20mV (typical), the LG turns on immediately without waiting for the next clock signal. This function helps to improve the transient response especially for a controller with leading-edge modulator.



FIGURE 23. NON-LINEAR CONTROL CIRCUIT

### <span id="page-14-0"></span>Power-Good

The Power-Good comparator monitors the voltage on the VMON pin. The trip points are shown in Figure [24](#page-14-1). Power-Good will not be asserted until the completion of the soft-start cycle. The Power-Good pulls low when EN is low or VMON is out of the threshold window. PGOOD stays high until the fault exists for three consecutive clock cycles.



<span id="page-14-1"></span>FIGURE 24. PGOOD CIRCUIT



## Undervoltage and Overvoltage Protection

The Undervoltage (UV) and Overvoltage (OV) protection circuitry monitors the voltage on the VMON pin.

The UV functionality is not enabled until the end of soft-start. If the VMON drops below 50% of the 0.6V internal reference, the controller goes into hiccup mode and recovers until VMON rises up to 0.332V.

ISL8115 has 2 level OV thresholds: 115% (non-latch), and 120% (Latch). In an OV event with VMON between 115% and 120%, the high-side MOSFET is turned off, while the low-side MOSFET turns on. At the same time PGOOD is also pulled down. When the VMON voltage drops to 85% of reference voltage, the LGATE is turned off, then hiccup restart occurs.

An OV event ( $V_{\text{OUT}}$  > 120%) causes the high-side MOSFET to latch off permanently, while the low-side MOSFET turns on and then turns off after the output voltage drops below 85%. At the same time, the PGOOD and ISHARE are also latched low. The latch condition can be reset only by re-cycling  $V_{CC}$  or EN.

## POR Overvoltage Protection (POR-OVP)

When both the VCC and PVCC are below the POR thresholds, the UGATE is low and LGATE is floating (high impedance). EN has no control over LGATE when below POR. When above POR, the LGATE will toggle with its PWM pulses. An external 10kΩ resistor can be placed between the PHASE and LGATE node to implement a PRE-POR-OVP circuit. The output of the converter is equal to the phase node voltage via output inductor and then is effectively clamped to the low-side MOSFET's gate threshold voltage, which provides some protection to the load if the upper MOSFET(s) is shorted during start-up, shutdown, or normal operations. For complete protection, the low-side MOSFET should have a gate threshold that is much smaller than the maximum voltage rating of the load.

The PRE-POR-OVP works against pre-biased start-up when pre-charged output voltage is higher than the threshold of the low-side MOSFET.

## Over-Temperature Protection (OTP)

When the junction temperature of the IC is greater than +160°C (typically), the Ugate and Lgate are forced off. The ISHARE and PGOOD pins are forced low indicating a fault. In a multi-phase configuration, this pulls the ISHARE bus low and informs other channels to turn off. All connected ISHARE pins stay low, but release after the IC's junction temperature drops below the +15°C hysteresis (typical). The device now starts the initialization process of reading the CONFIG and SS resistors, PLL locking, and soft-start.

### Inductor Current Sensing

The ISL8115 supports inductor DCR sensing techniques up to 5.5V output voltage, as shown in Figure [25.](#page-15-0)



<span id="page-15-1"></span>FIGURE 25. DCR SENSING CONFIGURATION

<span id="page-15-0"></span>An inductor's winding is characteristic of a distributed resistance as measured by the DCR (Direct Current Resistance) parameter. Consider the inductor DCR as a separate lumped quantity, as shown in Figure [25](#page-15-0). The inductor current, I<sub>L</sub>, will also pass through the DCR. Equation [5](#page-15-1) shows the S-domain equivalent voltage across the inductor V<sub>L</sub>.

$$
V_{L} = I_{L} \cdot (s \cdot L + DCR) \tag{Eq. 5}
$$

A simple R-C network across the inductor extracts the DCR voltage, as shown in Figure [25.](#page-15-0) The voltage on the capacitor  $V_C$ , can be shown to be proportional to the inductor current  $I_L$ , see Equation [6.](#page-15-2)

<span id="page-15-2"></span>
$$
V_C = \frac{\left(s \cdot \frac{L}{DCR} + 1\right) \cdot (DCR \cdot I_L)}{(s \cdot RC + 1)}
$$
(EQ. 6)

If the R-C network components are selected such that the RC time constant  $(= R * C)$  matches the inductor time constant (= L/DCR), the voltage across the capacitor  $V_C$  is equal to the voltage drop across the DCR, i.e., proportional to the inductor current. The value of R should be as small as feasible for best signal-to-noise ratio. Make sure the resistor package size is appropriate for the power dissipated and include this loss in efficiency calculations.



In calculating the minimum value of R, the average voltage across C (average of *ILDCR* product) is small and can be neglected. Therefore, the minimum value of R may be approximated Equation [7](#page-16-0):,

$$
R_{\min} = \frac{D \cdot (V_{\text{IN}-\max} - V_{\text{OUT}})^{2} + (1 - D) \cdot V_{\text{OUT}}^{2}}{k \cdot P_{\text{R}-\text{pkg}} \cdot \delta_{\text{P}}}
$$
(EQ. 7)

where *PR-pkg* is the maximum power dissipation specification for the resistor package and  $\delta_{\rm p}$  is the derating factor for the same parameter (e.g.,  $P_{\pmb{R}\text{-} \pmb{p} \pmb{k} \pmb{g}}$  = 0.063W for 0402 package,  $\delta_{\mathsf{P}}$  = 80% @ +85°C). k is the margin factor, also to limit temperature raise in the resistor package, recommend using 0.4. Once *R*min has been calculated, solve for the maximum value of C from Equation [8](#page-16-1):

$$
C_{\text{max}} = \frac{L}{R_{\text{min}} \cdot \text{DCR}}
$$
 (EQ. 8)

Next, choose the next-lowest readily available value. Then substitute the chosen value into the same equation and re-calculate the value of R. Choose a 1% resistor standard value closest to this re-calculated value of R. For example, when  $V_{IN}$  $Max = 14.4V, V<sub>OUT</sub> = 2.5V, L = 1mH and DCR = 1.5mΩ, with 0402$ package Equation [7](#page-16-0) yields R<sub>min</sub> of 1476 $\Omega$  and Equation [8](#page-16-1) yields  $C_{\text{max}}$  of 0.45µF. Choose 0.39µF and re-calculate, the resistor yields  $1.69k\Omega$ .

With the internal low-offset current amplifier, the capacitor voltage Vc is replicated across the sense resistor R<sub>ISEN</sub>. Therefore, the current out of ISENB pin, I<sub>SEN</sub>, is proportional to the inductor current.

### <span id="page-16-0"></span>Peak Current Limit

The ISL8115 contains a peak current limit circuit to protect the converter.

When a peak current limit occurs, the UG is turned off immediately. An internal counter begins to record the number of OC events detected. Two consecutive clock cycles without a current limit will reset the counter. If 8 consecutive clock cycles of overcurrent is detected, the ISL8115 enters into a hiccup mode. The ISL8115 operation during the peak current limit event is illustrated in Figure [26](#page-16-2).

<span id="page-16-1"></span>The sensed current signal and peak current signal in Figure [25](#page-15-0)  can be derived by the following equations:

$$
I_{\text{SEN}} = \frac{I_{\text{L}} \cdot \text{DCR}}{R_{\text{ISEN}}} \tag{EQ. 9}
$$

$$
I_{\text{SEN-PK}} = \frac{\left(I_{L} + \frac{V_{\text{out}}}{L} \cdot \frac{1 - D}{2F_{\text{sw}}}\right) \cdot \text{DCR}}{R_{\text{ISBN}}}
$$
\n(EQ. 10)



<span id="page-16-2"></span>FIGURE 26. CURRENT LIMIT TIMING

### <span id="page-17-0"></span>Average Overcurrent Protection

The ISL8115 provides an average overcurrent protection circuit to protect the converter during an overcurrent fault.

The voltage on pin ISET represents the average inductor current signal which compares with an internal reference of 1.4V to implement positive overcurrent protection and 0.25V for negative current protection. If the overcurrent event is detected, the ISL8115 will enter hiccup mode. This consists of a 10ms shut down and then a restart. The voltage on pin ISET can be obtained from Equation [11.](#page-17-1) The circuit of average OCP is shown in Figure [27](#page-17-4).

$$
V_{\text{ISET}} = (5I_{\text{SEN}} + 50\,\mu\text{A}) \cdot R_{\text{ISET}} \tag{EQ. 11}
$$



FIGURE 27. AVERAGE OCP CIRCUIT

<span id="page-17-4"></span>Select a suitable  $R_{\text{ISET}}$  for setting the OCP trigger point. Also, a filer capacitor  $C_{\text{ISET}}$  is required in parallel with  $R_{\text{ISET}}$  to get the average inductor current signal.

Generally, set the average OCP trigger point lower than the peak current limit.

For example, L = 2.5µH; DCR = 1.6m $\Omega$ ;  $I_{\text{OUT}}$  = 20A; di = 8A;  $F_{SW}$  = 220kHz. To set 24A as the output peak current limit. R<sub>SEN</sub> can be derived by:

$$
R_{SEN} = \frac{\left(I_{OC} + \frac{1}{2}di\right) \cdot DCR}{20uA} = \frac{(24A + 4A) \times 1.6m\Omega}{20uA} = 2.24k\Omega
$$
 (EQ. 12)

Considering DCR increases as the temperature rises. Select 3kΩ  $(2.24k\Omega \times 1.34)$  for R<sub>SEN</sub>.

To set 22A for the average OCP, the value of  $R_{\text{ISET}}$  can be yield as:

$$
R_{\text{ISET}} = \frac{1.4 \text{V}}{\frac{22 \text{A} \times 1.34 \text{DCR}}{3 \text{k}\Omega} \times 5 + 50 \text{uA}} = 10.7 \text{k}\Omega
$$
 (EQ. 13)

To filter the inductor ripple current and achieve the average inductor current signal from ISET, the roll off frequency of the low pass filter should be much lower than the switching frequency. Capacitor at ISET  $C_{\text{ISET}}$  is obtained by Equation [14](#page-17-5):

$$
\frac{1}{2\pi R_{\text{ISET}} \cdot C_{\text{ISET}}} < \frac{1}{10} \cdot F_{\text{SW}}
$$
\n
$$
C_{\text{ISET}} > \frac{10}{F_{\text{SW}}} \cdot \frac{1}{2\pi R_{\text{ISET}}} = 0.68 \text{ nF}
$$
\n(EQ. 14)

### DEM

Diode emulation allows for higher converter efficiency under light load situations. With diode emulation active, the ISL8115 will detect the zero current crossing of the output inductor and turn off LGATE. This ensures that discontinuous conduction mode (DCM) is achieved. This prevents the low side MOSFET from sinking current and discharging of the output during pre-biased startup. DEM can only be disabled after soft-start. Please refer to the "Electrical Specifications" table on [page 10](#page-9-1) for the threshold of DEM.

### Current Sharing

<span id="page-17-1"></span>The ISL8115 can support up to 6 phase operation. Connecting the ISHARE pins together allows for communication between the phases. In a single phase application, the voltage on the ISHARE pin follows the ISET voltage and the ISHARE pin can be floated. However, in multi-phase applications, the voltage on the ISHARE bus represents the highest ISET voltage of all phases. This voltage becomes the current reference of each phase. Figure [28](#page-17-2) illustrates the relation between ISHARE and ISET.



FIGURE 28. CURRENT SENSING BLOCK DIAGRAM

<span id="page-17-2"></span>The voltage difference between ISHARE and ISET will create two correction currents (See Figure [29\)](#page-17-3). One is Ish corr1 which makes the COMP voltage increase and the other is Ish\_corr2 which makes the RGND voltage increase. A resistor (typically 100Ω) connected between RGND and the output capacitor ground is required. The correction currents make the duty cycle increase thereby making the voltage at ISET track the voltage at ISHARE within 10mV of offset.



<span id="page-17-5"></span><span id="page-17-3"></span>FIGURE 29. CURRENT SHARING BLOCK DIAGRAM

Select a 1nF Capacitor for C<sub>ISFT</sub>.

FN8272 Rev 1.00 Page 18 of 24 September 23, 2013



<span id="page-18-0"></span>FIGURE 30. SIMPLIFIED MULTI-PHASE DIAGRAM

Figure [30](#page-18-0) shows 3-phase operation. Device 1 is the master and the remaining devices are synchronized and phase shifted. The phase shift can be set using the CONF pin.

The ISHARE bus remains low until the PLL of all phases are locked. This assures that all phases start up at the same time, thereby preventing an overcurrent condition. A 40kΩ resistor is required between the ISHARE bus and ground.

### Feedback Compensation

Figure [31](#page-18-1) highlights the voltage-mode control loop for a synchronous-rectified buck converter. The output voltage  $(V_{\text{OUT}})$ is regulated to the reference voltage level. The error amplifier output  $(V_{FA})$  is compared with the oscillator (OSC) sawtooth waveform to provide a pulse-width modulated (PWM) signal with an amplitude of VIN at the PHASE node. The PWM signal is smoothed by the output filter  $(L_0$  and  $C_0$ ).

This function is dominated by a DC Gain and the output filter  $(L_0)$ and  $C_0$ ), with a double pole break frequency at  $F_{LC}$  and a zero at F<sub>ESR</sub>. The DC Gain of the modulator is simply the input voltage  $(V_{1N})$  divided by the peak-to-peak oscillator voltage  $\Delta V_{\text{OSC}}$ .



<span id="page-18-1"></span>FIGURE 31. VOLTAGE- MODE BUCK CONVERTER COMPENSATION DESIGN



### Modulator Break Frequency Equations

$$
F_{LC} = \frac{1}{2\pi \cdot \sqrt{L_O \cdot C_O}}
$$
 (EQ. 15)

$$
F_{ESR} = \frac{1}{2\pi \cdot (ESR \cdot C_O)} \tag{Eq. 16}
$$

The compensation network consists of the error amplifier (internal to the ISL8115) and the impedance networks  $Z_{IN}$  and  $Z_{FB}$ . The goal of the compensation network is to provide a closed loop transfer function with the highest 0dB crossing frequency  $(f<sub>OdB</sub>)$  and adequate phase margin. Phase margin is the difference between the closed loop phase at  $f_{OdB}$  and 180 $^{\circ}$ . The following equations relate to the compensation network's poles, zeros and gain to the components  $(R_1, R_2, R_3, C_1, C_2,$  and  $C_3)$  in Figure [31](#page-18-1). Use the following guidelines for locating the poles and zeros of the compensation network.

### Compensation Break Frequency Equations

$$
F_{Z1} = \frac{1}{2\pi \cdot R2 \cdot C1}
$$
 (EQ. 17)

$$
F_{P1} = \frac{1}{2\pi \cdot R2 \cdot \left(\frac{C1 \cdot C2}{C1 + C2}\right)}
$$
(EQ. 18)

$$
F_{Z2} = \frac{1}{2\pi \cdot (R1 + R3) \cdot C3}
$$
 (EQ. 19)

$$
F_{P2} = \frac{1}{2\pi \cdot R3 \cdot C3}
$$
 (EQ. 20)

- 1. Pick Gain (R2/R1) for desired converter bandwidth
- 2. Place  $1^{ST}$  Zero Below Filter's Double Pole (~75%  $F_{LC}$ )
- 3. Place 2<sup>ND</sup> Zero at Filter's Double Pole
- 4. Place  $1^{ST}$  Pole at the ESR Zero
- 5. Place 2ND Pole at Half the Switching Frequency
- 6. Check Gain against Error Amplifierís Open-Loop Gain
- 7. Estimate Phase Margin Repeat if Necessary

Figure [32](#page-19-1) shows an asymptotic plot of the DC/DC converter's gain vs frequency. The actual Modulator Gain has a high gain peak due to the high Q factor of the output filter and is not shown in Figure [32.](#page-19-1) Using the previously mentioned guidelines should give a compensation gain similar to the curve plotted. The open loop error amplifier gain bounds the compensation gain. Check the compensation gain at  $F_{P2}$  with the capabilities of the error amplifier. The Loop Gain is constructed on the log-log graph of Figure [32](#page-19-1) by adding the Modulator Gain (in dB) to the Compensation Gain (in dB). This is equivalent to multiplying the modulator transfer function to the compensation transfer function and plotting the gain.



FIGURE 32. ASYMPTOTIC BODE PLOT OF CONVERTER GAIN

<span id="page-19-1"></span>The compensation gain uses external impedance networks  $Z_{FB}$ and  $Z_{IN}$  to provide a stable, high bandwidth (BW) overall loop. A stable control loop has a gain crossing with -20dB/decade slope and a phase margin greater than 45°. Include worst case component variations when determining phase margin.

Component Selection Guidelines

### OUTPUT CAPACITOR SELECTION

The output capacitors should be selected to meet the dynamic regulation requirements including ripple voltage and load transients. Selection of output capacitors is also dependent on the output inductor, thus some inductor analysis is required to select the output capacitors.

One of the parameters limiting the converter's response to a load transient is the time required for the inductor current to slew to its new level. The response time is the time interval required to slew the inductor current from an initial current value to the load current level. During this interval the difference between the inductor current and the transient current level must be supplied by the output capacitor(s). Minimizing the response time can minimize the output capacitance required. Also, if the load transient rise time is slower than the inductor response time, as in a hard drive or CD drive, it reduces the requirement on the output capacitor.

The maximum capacitor value required to provide the full, rising step, transient load current during the response time of the inductor is shown in Equation [21](#page-19-0):

<span id="page-19-0"></span>
$$
C_{OUT} = \frac{(L_{O})(I_{TRAN})^{2}}{2(V_{IN} - V_{O})(DV_{OUT})}
$$
(EQ. 21)

where C<sub>OUT</sub> is the output capacitor(s) required, L<sub>O</sub> is the output inductor,  $I_{TRAN}$  is the transient load current step,  $V_{IN}$  is the input voltage,  $V_{\Omega}$  is output voltage, and DV $_{\Omega I}$  is the drop in output voltage allowed during the load transient.

High frequency capacitors initially supply the transient current and slow the load rate-of-change seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (Equivalent Series Resistance) and voltage rating requirements as well as actual capacitance requirements.

The output voltage ripple is due to the inductor ripple current and the ESR of the output capacitors as defined by Equation [22](#page-20-0):

$$
V_{RIPPLE} = \Delta I_L(ESR)
$$
 (EQ. 22)

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load circuitry for specific decoupling requirements.

Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. In most cases, multiple small-case electrolytic capacitors perform better than a single large-case capacitor.

### OUTPUT INDUCTOR SELECTION

The output inductor is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current and output capacitor(s) ESR. The ripple current is approximated by Equation [23](#page-20-2):

$$
\Delta I_{L} = \frac{(V_{IN} - V_{OUT})(V_{OUT})}{(f_{S})(L_{O})(V_{IN})}
$$
 (Eq. 23)

Increasing the value of inductance reduces the ripple current and voltage. However, the large inductance values reduce the converterís response time to a load transient. Also, it always means more expensive and large size.

### INPUT CAPACITOR SELECTION

The important parameters for the bulk input capacitor(s) are the voltage rating and the RMS current rating. For reliable operation, select bulk input capacitors with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25x greater than the maximum input voltage and 1.5x is a conservative guideline. The AC RMS Input current varies with the load. The total RMS current supplied by the input capacitance is given by Equation [24:](#page-20-1)

$$
I_{RMSx} = \sqrt{I_0^2 (D - D^2) + \frac{\Delta I_L^2}{12} D}
$$
 (EQ. 24)

where, D is duty cycle of the buck converter.

Use a mix of input bypass capacitors to control the voltage ripple across the MOSFETs. Use ceramic capacitors for the high frequency decoupling and bulk capacitors to supply the RMS current. Small ceramic capacitors can be placed very close to the upper MOSFET to suppress the voltage induced in the parasitic circuit impedances.

### MOSFET SELECTION

The logic level MOSFETs are chosen for optimum efficiency given the potentially wide input voltage range and output power requirements, two N-Channel MOSFETs for the Buck converter. These MOSFETs should be selected based upon  $r_{DS(ON)}$ , gate supply requirements, and thermal management considerations.

<span id="page-20-0"></span>Compared with other components, MOSFETs contribute significant power loss to the converter. Power loss of high side FET includes switching losses, conduction losses and gate charge losses. Low side FET contributes conduction losses and gate charge losses too, also reverse recovery loss and loss of the body diode during dead time should be considered.

Power loss of high side MOSFET can be expressed as:

$$
P_{H} = \left( I_{0}^{2} + \frac{\Delta I_{L}^{2}}{12} \right) \cdot D \cdot R_{DS(on)} + V_{IN} I_{0} t_{sw} F_{sw} + V_{IN} Q_{H} F_{sw}
$$
 (EQ. 25)

where  $t_{sw}$  is switching interval includes on and off intervals.  $Q_H$  is gate charge of the high side MOSFET.

Power loss of low side MOSFET derived as:

PL

$$
L = \left( I_0^2 + \frac{\Delta I_L^2}{12} \right) \cdot (1 - D) \cdot R_{DS(on)} + V_{IN} Q_{rr} F_{sw} + V_{IN} Q_L F_{sw}
$$
\n(EQ. 26)

where  $Q_{rr}$  is the total reverse recovery charge.  $Q_L$  is gate charge of the low side MOSFET.

## <span id="page-20-2"></span>Layout Considerations

As in any high frequency switching converter, layout is very important. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located as close together as possible using ground plane construction or single point grounding.

<span id="page-20-1"></span>Figure [33](#page-21-0) shows the critical power components of the buck converter. To minimize the voltage overshoot the interconnecting wires indicated by heavy lines should be part of ground or power plane in a printed circuit board. The components shown in Figure [33](#page-21-0) should be located as close together as possible. Please note that the capacitors  $C_{1N}$  and  $C_{O}$  each represent numerous physical capacitors. Locate the ISL8115 within 3 inches of the MOSFETs,  $Q_1$  and  $Q_2$ . The circuit traces for the MOSFETs' gate and source connections from the ISL8115 must be sized to handle up to 4A peak current.





FIGURE 33. CRITICAL POWER TRAIN LOOP

<span id="page-21-0"></span>Figure [34](#page-21-1) shows the current sensing loop of the ISL8115 which is a sensitive analog loop needs "quiet and clean environment". To minimize the coupling from switching nodes, using differential pair as the sensing route. R should be located close to the inductor; C and RISEN should be close to the IC.



<span id="page-21-1"></span>FIGURE 34. CURRENT SENSING LOOP

## General PowerPAD Design Considerations

Figure [35](#page-21-2) is an example of how to use vias to remove heat from the IC.



FIGURE 35. PCB VIA PATTERN

<span id="page-21-2"></span>We recommend you fill the thermal pad area with vias. A typical via array would be to fill the thermal pad footprint with space, such that they are center on center 3x the radius apart from each other. Keep the Vias small but not so small that their inside diameter prevents solder wicking through the holes during reflow.

Connect all vias to the ground plane. It is important the vias have a low thermal resistance for efficient heat transfer. It is important to have a complete connection of the plated through-hole to each plane.



## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.



## About Intersil

Intersil Corporation is a leader in the design and manufacture of high-performance analog, mixed-signal and power management semiconductors. The company's products address some of the largest markets within the industrial and infrastructure, personal computing and high-end consumer markets. For more information about Intersil, visit our website at [www.intersil.com.](www.intersil.com)

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at **www.intersil.com**. You may report errors or suggestions for improving this datasheet by visiting [www.intersil.com/en/support/ask-an-expert.html.](www.intersil.com/en/support/ask-an-expert.html) Reliability reports are also available from our website at <http://www.intersil.com/en/support/qualandreliability.html#reliability>

> © Copyright Intersil Americas LLC 2013. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

> > For additional products, see [www.intersil.com/en/products.html](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

[Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer) in the quality certifications found at [www.intersil.com/en/support/qualandreliability.html](http://www.intersil.com/en/support/qualandreliability.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

*Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see [www.intersil.com](http://www.intersil.com?utm_source=intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)



# Package Outline Drawing

L24.4X4F

24 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE

Rev 2, 1/11









**24**

**PIN #1** 

**INDEX AREA**

**6**

**EXP. DAP**

**2.50 ±0.05 SQ.**

**20X 0.50**



**NOTES:**

- **Dimensions in ( ) for Reference Only. 1. Dimensions are in millimeters.**
- **Dimensioning and tolerancing conform to ASME Y14.5m-1994. 2.**
- **Unless otherwise specified, tolerance : Decimal ± 0.05 3.**
- **between 0.15mm and 0.30mm from the terminal tip. Dimension applies to the metallized terminal and is measured 4.**

**Tiebar shown (if present) is a non-functional feature. 5.**

- **located within the zone indicated. The pin #1 identifier may be The configuration of the pin #1 identifier is optional, but must be 6. either a mold or mark feature.**
- **7. Compliant to JEDEC MO-220 VGGD-8.**

