

## **DESCRIPTION**

The MPM54504 is a 16V input, quad-output step-down power module. The device can provide up to 5A of continuous output current per output, with excellent load and line regulation across a wide input range.

The MPM54504 has internal autocompensation, which means that external compensation components are not required. The output voltage is adjustable from 0.6V to 5.5V, and can be set via a single resistor.

Constant-on-time (COT) control provides ultrafast transient response and eases loop stabilization. Full protection features include over-current protection (OCP), short-circuit protection (SCP), under-voltage lockout (UVLO), over-voltage protection (OVP), and thermal shutdown.

The MPM54504 integrates a monolithic power stage, inductors, and supports passive components for high efficiency. It is available in a BGA (9mmx15mmx5mm) package.

## **FEATURES**

- Quad-Output Step-Down Power Module with 5A per Output
- Wide 3V to 16V Input Voltage Range
- 0.6 to 5.5V Output Voltage
- 5A Output Current per Channel
- Fixed 1MHz Switching Frequency
- Constant-On-Time (COT) Control for Fast Transient, No External Compensation Required
- External Configurable Soft Start-Up Time
- EN and Power Good for Power Sequencing
- OVP, UVP, OCP, SCP, and OTP
- Available in a BGA (9mmx15mmx5mm) Package

## **APPLICATIONS**

- FPGAs, DSPs and ASIC Applications
- Multi-Rail Point-of-Loads (PoLs)

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



#### **Figure 1: 3V to 16V Input, Quad Output (5A Applications)**





## **ORDERING INFORMATION**



\* For Tray, add suffix –T (e.g. MPM54504GBS–T).

## **TOP MARKING**

## **MPSYYWW** MP54504 **LLLLLLLLL**

М

MPS: MPS prefix YY: Year code WW: Week code MP54504: Part number LLLLLLLLL: Lot number M: Module

#### **TOP VIEW** 1 2 3 4 5 6 7 A B C D E F G H J K L  $GND$ PG2 PG1 VCC1 VOUT2 GND VIN2 VOUT3 GND VIN3 VOUT4 GND PG4 VCC3 VIN1 VIN4 FB1 NC EN4 VCC4 SS4 FB4 EN3 NC FB3 SS3 EN2 NC FB2 SS2 NC EN1 NC PG3 VCC2 SS1 GND **BGA Package (9mmx15mmx5mm)**

## **PACKAGE REFERENCE**



## PIN ASSIGNMENT



#### **Table 1: Pins A1–F7**



#### **Table 2: Pins G1–L7**



## **PIN FUNCTIONS**





## **ABSOLUTE MAXIMUM RATINGS**  (1)



#### **Recommended Operating Conditions (3)**



#### *Thermal Resistance θJA θJC*

BGA (9mmx15mmx5mm) EVM54504-BS-00A (4) ……..10.6……2.8…°C/W

#### **Notes:**

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J$  (MAX), the junction-toambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = (T<sub>J</sub> (MAX) -  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside its operation conditions.
- 4) Measured on EVM54504-BS-00A, 4-layer PCB.



## **ELECTRICAL CHARACTERISTICS**

#### **VIN = 12V, TJ = -40°C to +125°C**  (5) **, typical value is tested at TJ = 25°C, unless otherwise noted.**





## **ELECTRICAL CHARACTERISTICS**

#### **VIN = 12V, TJ = -40°C to +125°C**  (5) **, typical value is tested at TJ = 25°C, unless otherwise noted.**



**Notes:** 

5) Not tested in production. Guaranteed by over-temperature correlation.

6) Guaranteed by design and characterization tests.



## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{IN}$  = 12V,  $V_{OUT1/2/3/4}$  = 1.5V,  $f_{SW}$  = 1000kHz,  $T_A$  = 25°C, unless otherwise noted.



MPM54504 Rev. 1.0 MonolithicPower.com **8** 3/19/2021 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2021 MPS. All Rights Reserved.



## **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

5.00A/ 100.0mg/

 $0.0s$ 

**VIN = 12V, VOUT1/2/3/4 = 1.5V, fSW = 1000kHz, TA = 25°C, unless otherwise noted.**



10.0y

\$00y

**EN On**   $I_{OUT} = 5A$ 

**CH1: V**<sup>OUT</sup> **1V/div. CH2: VEN 10V/div. CH3: PG 5V/div. CH4: IOUT 5A/div.** 















## **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

 $V_{IN}$  = 12V,  $V_{OUT1/2/3/4}$  = 1.5V,  $f_{SW}$  = 1000kHz,  $T_A$  = 25°C, unless otherwise noted.





## **Load Transient**



# **Load Transient**

 $V_{\text{OUT}} = 2.5V$ ,  $C_{\text{FF}} = 100pF$ ,  $C_{\text{OUT}} = 47\mu F$ , slew rate =  $1A/us$ 





## **FUNCTIONAL BLOCK DIAGRAM**



**Figure 2: Functional Block Diagram** 



## **OPERATION**

The MPM54504 is a quad-output, fully integrated, synchronous, rectified step-down converter. Constant-on-time (COT) control is employed to provide fast transient response and easy loop stabilization. Figure 3 shows the simplified ramp compensation block.



**Figure 3: Simplified Ramp Compensation** 

The high-side MOSFET (HS-FET) turns on at the beginning of each cycle when the feedback voltage  $(V_{FB})$  is below the reference voltage  $(V_{REF})$ . The on time is determined by the input voltage and output voltage to make the switching frequency nearly constant across the entire input voltage range.

After the on time elapses, the HS-FET turns off. It turns on again when  $V_{FB}$  drops below  $V_{BFE}$ . The output voltage is regulated by repeating this operation. To minimize conduction loss, the integrated low-side MOSFET (LS-FET) turns on when the HS-FET is off. There is a dead short between the input and GND if both the HS-FET and LS-FET turn on at the same time. This is called a shoot-through. To avoid shoot-through, a dead time (DT) is internally generated between the HS-FET off time and LS-FET on time, or vice versa.

Internal compensation is applied for COT control to keep the loop stable, even when ceramic capacitors are used as output capacitors. Internal compensation improves the stability without affecting line or load regulation.

#### **Output Voltage**

The feedback reference voltage is 0.6V. A 60.4kΩ resistor is integrated inside the module as the upper feedback resistor. Connect a single resistor between the feedback pin and ground to set the output voltage.

#### **Forced Continuous Conduction Mode (FCCM)**

The MPM54504 works in forced continuous conduction mode (FCCM) (see Figure 4). When  $V_{FB}$  drops below  $V_{EAO}$ , the HS-FET turns on for a fixed interval that is determined by the one-shot on-timer. When the HS-FET turns off, the LS-FET turns on until the next period.

In FCCM, the switching frequency is fairly constant.



**Figure 4: FCCM Operation** 

#### **VCC Regulator**

The 3.4V internal regulator powers most of the internal circuits. This regulator takes the VIN input and can operate in the full  $V_{IN}$  range. When  $V_{\text{IN}}$  exceeds 3.4V, the output of the regulator is in full regulation; when  $V_{\text{IN}}$  falls below 3.4V, the output decreases following  $V_{\text{IN}}$ . An internal 1µF decoupling ceramic capacitor is integrated inside the module.

#### **Enable (EN)**

EN is a digital control pin that turns the regulator on or off. Drive EN above 1.25V to turn the regulator on; drive EN below 1V to turn it off. Do not leave this pin floating. Connect EN to GND to disable the regulator. EN can be directly connected to VIN. It supports an input voltage up to 16V.

#### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MPM54504 UVLO comparator monitors the output voltage of the internal regulator (VCC). The VCC UVLO rising threshold is about 2.8V, and its falling threshold is 2.5V.



When the input voltage exceeds the UVLO rising threshold voltage, the MPM54504 powers up. The device shuts down when the input voltage drops below the UVLO falling threshold voltage. This is non-latch protection.

#### **Soft Start**

The MPM54504 employs a soft start (SS) mechanism to ensure the output ramps smoothly during start-up. When the EN pin goes high, an internal current source (6µA) charges the SS capacitor. During soft start, the soft start voltage works instead of  $V_{FB}$ . The output voltage smoothly ramps up with the SS voltage. Once the SS voltage  $(V_{SS})$  rises above  $V_{REF}$ ,  $V_{REF}$  takes over. At this point, soft start is completed, and the device enters steady state operation.

The SS capacitor value  $(C_{SS})$  can be calculated with Equation (1):

$$
C_{\rm SS}(nF)\!\!=\!\!0.83\!\times\!\frac{t_{\rm SS}(ms)\!\times\!I_{\rm SS}(\mu A)}{V_{\rm REF}(V)}\quad (1)
$$

Ensure that the SS time is not too short if the output capacitance is large. A large capacitance can prevent the current limit from being reached during soft start.

#### **Power Good (PG) Indicator**

The PG pin is the open drain of a MOSFET that is connected to VCC (or another voltage source) through a resistor (e.g. 100k $\Omega$ ). The MOSFET turns on when an input voltage is applied, so that the PG pin is pulled to GND before SS is ready. After the FB voltage ( $V_{FB}$ ) reaches 90% of  $V_{REF}$ , the PG pin is pulled high after a 50µs delay. When  $V_{FB}$  drops to 80% of  $V_{REF}$ , the PG pin is pulled low.

If under-voltage lockout (UVLO) or overtemperature protection (OTP) occurs, the PG pin is pulled low immediately. If an over-current (OC) condition occurs, the PG pin is pulled low when  $V_{FB}$  drops below 80% of  $V_{REF}$  after a 50 µs delay.

If an over-voltage (OV) condition occurs, the PG pin is pulled low when  $V_{FB}$  rises above 120% of  $V_{REF}$  after a 50 µs delay. If  $V_{FB}$  drops below 110% of  $V_{REF}$ , the PG pin is pulled high after a 50 $\mu$ s delay.

If the input supply fails to power the MPM54504, PG is clamped low, even if PG is tied to an external DC source through a pull-up resistor. Figure 4 shows the relationship between the PG voltage and the pull-up current.



**Figure 5: PG Clamped Voltage vs. Pull-Up Current** 

#### **Over-Current Protection (OCP) and Short-Circuit Protection (SCP)**

The MPM54504 has valley current limit control. The LS-FET monitors the current flowing through the LS-FET. The HS-FET does not turn on until the valley current limit disappears. An undervoltage (UV) condition is triggered if  $V_{FB}$  drops below the UV threshold (typically below 50% of  $V_{REF}$ ). Once UVP is triggered, the MPM54504 enters hiccup mode to periodically restart the part.

During over-current protection (OCP), the device tries to recover from the OC fault with hiccup mode. This means that the chip disables the output power stage and soft-start capacitor, then automatically tries to initiate a soft start. If the OC condition remains after soft start ends, the device repeats this operation until the OC condition is removed. Then the output rises back to the regulated voltage. OCP is a non-latch protection.

#### **Pre-Biased Start-Up**

The MPM54504 has been designed for monotonic start-up into pre-biased loads. If the output is pre-biased to a certain voltage during start-up, the BST voltage is refreshed and charged, and the voltage on the soft-start capacitor is also charged. If the BST voltage exceeds its rising threshold voltage and the softstart capacitor voltage exceeds the sensed output voltage at the FB pin, the part starts to work normally.



#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. If the silicon die temperature exceeds 150°C, the chip shuts down. The chip is enabled again when the temperature falls below its lower threshold (typically 130°C).

#### **Start-Up and Shutdown Circuit**

If both VIN and EN exceed their respective thresholds, the chip starts. The reference block starts first, generating a stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuits.

Three events can shut down the chip: EN going low, VIN going low, and thermal shutdown. The shutdown procedure starts by initially blocking the signaling path to avoid any fault triggering. The internal supply rail is then pulled down.



## **APPLICATION INFORMATION**

## **COMPONENT SELECTION**

#### **Setting the Output Voltage**

The external resistor divider sets the output voltage. There is an internal 60.4kΩ resistor connected between the FB and VOUT pins. Choose R2 to set the output voltage. A 100pF capacitor  $(C_F)$  guarantees good performance and a load transient with a 1A/us step. R2 can be calculated with Equation (2):

$$
R2 = \frac{60.4 \times V_{REF}}{V_{OUT} - V_{REF}}
$$
 (2)

Figure 6 shows the feedback circuit.



#### **Figure 6: Feedback Network**

Table 1 lists the recommended resistor values for common output voltages.

#### **Table 1: Resistor Selection for Common Output Voltages**



## **Selecting the Input Capacitor**

The step-down converter has a discontinuous input current, and requires a capacitor to supply AC current to the converter while maintaining the DC input voltage. Ceramic capacitors are recommended for the best performance, and should be placed as close to the VIN pin as possible. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable amid temperature fluctuations.

The capacitors must have a ripple current rating that exceeds the converter's maximum input ripple current. The input ripple current can be estimated with Equation (3):

$$
I_{\text{CIN}} = I_{\text{OUT}} \times \sqrt{\frac{V_{\text{OUT}}}{V_{\text{IN}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})}
$$
(3)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , calculated with Equation (4):

$$
I_{\text{CIN}} = \frac{I_{\text{OUT}}}{2} \tag{4}
$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitance determines the converter's input voltage ripple. If there is an input voltage ripple requirement in the system, choose an input capacitor that meets the relevant specifications.

The input voltage ripple can be estimated with Equation (5):

$$
\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})
$$
(5)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , calculated with Equation (6):

$$
\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{f_{SW} \times C_{IN}}
$$
 (6)

#### **Selecting the Output Capacitor**

The output capacitor is required to maintain the DC output voltage. It is recommended to use ceramic or POSCAP capacitors. The output voltage ripple can be calculated with Equation (7):

$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C_{\text{OUT}}}) \tag{7}
$$

If using ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes most of the output voltage ripple. For simplification, the output voltage ripple can be calculated with Equation (8):



$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})
$$
(8) If

using POSCAP capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be estimated with Equation (9):

$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \tag{9}
$$

In addition to considering the output ripple, a larger-value output capacitor improves the load transient response. However, the maximum output capacitor limit should be also considered in design applications. If the output capacitor value is too high, the output voltage cannot reach the design value during the soft-start time, and the device fails to regulate. The maximum output capacitor value  $(C_{\text{O MAX}})$  can be calculated using Equation (10):

$$
\mathbf{C}_{\text{O\_MAX}} = (I_{\text{LIM}\_\text{AVG}} - I_{\text{OUT}}) \times t_{\text{ss}} / V_{\text{OUT}} \tag{10}
$$

Where I<sub>LIM\_AVG</sub> is the average start-up current during soft start, and  $t_{SS}$  is the soft-start time.

#### **PCB Layout Guidelines**

The PCB layout is critical for stable operation. A 6-layer layout is recommended to improve thermal performance. For the best results, refer to Figure 7 and follow the guidelines below:

1. Keep the power loop as small as possible.

- 2. Use a large ground plane to connect directly to PGND. Add as many vias as possible on the PGND plane, and near the device to improve thermal performance.
- 3. Ensure that the high-current paths at GND and VIN have short, direct, and wide traces.
- 4. Place the ceramic input capacitor, especially capacitors with a small package size (0402), as close to the VIN and PGND pins as possible to minimize high-frequency noise. Keep the input capacitor and VIN pin traces as short and wide as possible.
- 5. Place the VCC capacitor as close to the VCC pin and GND as possible.
- 6. Do not place the GND plane under the device.



**Figure 7: Recommended PCB Layout** 



## **TYPICAL APPLICATION CIRCUITS**



**Figure 8: 3V to 16V Input, Quad (1.2V, 1.5V, 0.9V, and 1.0V) Outputs** 



## **PACKAGE INFORMATION**

**BGA (9mmx15mmx5mm)** 





## **CARRIER INFORMATION**







## **REVISION HISTORY**



**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.