











SN74LVC1G80

SCES221S - APRIL 1999 - REVISED NOVEMBER 2016

# SN74LVC1G80 Single Positive-Edge-Triggered D-Type Flip-Flop

#### **Features**

- Available in the Texas Instruments NanoFree™ Package
- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- Supports Down Translation to V<sub>CC</sub>
- Maximum t<sub>pd</sub> of 4.2 ns at 3.3 V
- Low Power Consumption, 10-µA Maximum I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

## **Applications**

- Test and Measurement
- **Enterprise Switching**
- Telecom Infrastructure
- Motor Drives

## 3 Description

This single positive-edge-triggered D-type flip-flop is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation.

When data at the data (D) input meets the setup time requirement, the data is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the level at the output.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE    | BODY SIZE (NOM)   |
|----------------|------------|-------------------|
| SN74LVC1G80DBV | SOT-23 (5) | 2.90 mm × 1.60 mm |
| SN74LVC1G80DCK | SC70 (5)   | 2.00 mm × 1.25 mm |
| SN74LVC1G80YZP | DSBGA (5)  | 1.41 mm × 0.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Logic Diagram (Positive Logic)



(1) TG - Transmission Gate



## **Table of Contents**

| 1 | Features 1                                                                                   | 8  | Detailed Description                                 | 11   |
|---|----------------------------------------------------------------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                                                                               |    | 8.1 Overview                                         | 11   |
| 3 | Description 1                                                                                |    | 8.2 Functional Block Diagram                         | . 11 |
| 4 | Revision History2                                                                            |    | 8.3 Feature Description                              | 11   |
| 5 | Pin Configuration and Functions                                                              |    | 8.4 Device Functional Modes                          | . 11 |
| 6 | Specifications4                                                                              | 9  | Application and Implementation                       | 12   |
| • | 6.1 Absolute Maximum Ratings                                                                 |    | 9.1 Application Information                          | . 12 |
|   | 6.2 ESD Ratings                                                                              |    | 9.2 Typical Application                              | 12   |
|   | 6.3 Recommended Operating Conditions                                                         | 10 | Power Supply Recommendations                         | 14   |
|   | 6.4 Thermal Information                                                                      | 11 | Layout                                               | 14   |
|   | 6.5 Electrical Characteristics                                                               |    | 11.1 Layout Guidelines                               |      |
|   | 6.6 Timing Requirements: T <sub>A</sub> = -40°C to +85°C                                     |    | 11.2 Layout Example                                  | . 14 |
|   | 6.7 Timing Requirements: $T_{\Delta} = -40^{\circ}\text{C to} + 125^{\circ}\text{C} \dots 6$ | 12 | Device and Documentation Support                     | 15   |
|   | 6.8 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +85°C, $C_L =$                 |    | 12.1 Documentation Support                           |      |
|   | 15 pF 7                                                                                      |    | 12.2 Receiving Notification of Documentation Updates | 15   |
|   | 6.9 Switching Characteristics: $T_A = -40$ °C to +85°C, $C_L =$                              |    | 12.3 Community Resources                             | . 15 |
|   | 30 pF or 50 pF 7                                                                             |    | 12.4 Trademarks                                      | 15   |
|   | 6.10 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +125°C,                       |    | 12.5 Electrostatic Discharge Caution                 | . 15 |
|   | C <sub>L</sub> = 30 pF or 50 pF                                                              |    | 12.6 Glossary                                        | 15   |
|   | 6.11 Operating Characteristics                                                               | 13 | Mechanical, Packaging, and Orderable                 |      |
| _ | 6.12 Typical Characteristics                                                                 |    | Information                                          | 15   |
| 1 | Parameter Measurement Information 9                                                          |    |                                                      |      |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision R (December 2013) to Revision S

**Page** 

| • | Added Applications section, Device Information table, ESD Ratings table, Thermal Information table, Typical Characteristics section, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | . 1 |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Added max junction temperature to the Recommended Operating Conditions table                                                                                                                                                                                                                                                                                                                     | . 5 |
| • | Added operating free-air temperature for YZP package to the Recommended Operating Conditions table                                                                                                                                                                                                                                                                                               | . 5 |
| • | Changed R <sub>0JA</sub> value for DBV package from: 206°C/W to: 243.4°C/W                                                                                                                                                                                                                                                                                                                       | . 5 |
| • | Changed R <sub>0JA</sub> value for DCK package from: 252°C/W to: 278.9°C/W                                                                                                                                                                                                                                                                                                                       | . 5 |
| • | Changed R <sub>B,JA</sub> value for YZP package from: 132°C/W to: 136.9°C/W                                                                                                                                                                                                                                                                                                                      | . 5 |

#### Changes from Revision Q (January 2007) to Revision R

Page

| • | Updated document to new TI data sheet format  | . 1 |
|---|-----------------------------------------------|-----|
| • | Removed Ordering Information table.           | . 1 |
| • | Updated I <sub>off</sub> in <i>Features</i> . | . 1 |
| • | Updated operating temperature range.          | . 4 |
| • | Added ESD warning                             | 15  |

Submit Documentation Feedback

Copyright © 1999–2016, Texas Instruments Incorporated



# 5 Pin Configuration and Functions







Pin Functions<sup>(1)</sup>

| PIN |                 | 1/0 | DECORIDATION     |  |
|-----|-----------------|-----|------------------|--|
| NO. | NAME            | I/O | DESCRIPTION      |  |
| 1   | D               | I   | Data input       |  |
| 2   | CLK             | I   | Clocking input   |  |
| 3   | GND             | _   | Ground pin       |  |
| 4   | ā               | 0   | Flip-flop output |  |
| 5   | V <sub>CC</sub> | _   | Power pin        |  |

(1) See Mechanical, Packaging, and Orderable Information for dimensions

Copyright © 1999–2016, Texas Instruments Incorporated

Product Folder Links: SN74LVC1G80



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                        |                          | MIN  | MAX                   | UNIT |
|------------------|--------------------------------------------------------|--------------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage                                         |                          | -0.5 | 6.5                   | V    |
| VI               | Input voltage <sup>(2)</sup>                           |                          | -0.5 | 6.5                   | V    |
| Vo               | Voltage applied to any output in the high-impedance    | e or power-off state (2) | -0.5 | 6.5                   | V    |
| Vo               | Voltage applied to any output in the high or low state | e <sup>(2)(3)</sup>      | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                    | V <sub>I</sub> < 0       |      | <b>-</b> 50           | mA   |
| I <sub>OK</sub>  | Output clamp current                                   | V <sub>O</sub> < 0       |      | <b>–</b> 50           | mA   |
| Io               | Continuous output current                              |                          |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND      |                          |      | ±100                  | mA   |
| TJ               | Junction temperature                                   |                          |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                                    |                          | -65  | 150                   | ōC   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|             |                         |                                                                     | VALUE | UNIT |
|-------------|-------------------------|---------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |
|             | diconargo               | Machine model (MM)                                                  | ±200  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted) (1)

|                 |                           |                                              | MIN                    | MAX                  | UNIT |  |
|-----------------|---------------------------|----------------------------------------------|------------------------|----------------------|------|--|
| V               | Complement                | Operating                                    | 1.65                   | 5.5                  | V    |  |
| V <sub>CC</sub> | Supply voltage            | Data retention only                          | 1.5                    |                      | V    |  |
|                 |                           | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | 0.65 × V <sub>CC</sub> |                      |      |  |
| V               | High level input valtage  | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   | 1.7                    |                      | V    |  |
| V <sub>IH</sub> | High-level input voltage  | V <sub>CC</sub> = 3 V to 3.6 V               | 2                      |                      | V    |  |
|                 |                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$   | 0.7 × V <sub>CC</sub>  |                      |      |  |
|                 | Low-level input voltage   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                        | $0.35 \times V_{CC}$ |      |  |
| V               |                           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |                        | 0.7                  | V    |  |
| V <sub>IL</sub> |                           | V <sub>CC</sub> = 3 V to 3.6 V               |                        | 0.8                  |      |  |
|                 |                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$   |                        | $0.3 \times V_{CC}$  |      |  |
| $V_{I}$         | Input voltage             | •                                            | 0                      | 5.5                  | V    |  |
| Vo              | Output voltage            |                                              | 0                      | V <sub>CC</sub>      | V    |  |
|                 |                           | V <sub>CC</sub> = 1.65 V                     |                        | -4                   |      |  |
|                 |                           | V <sub>CC</sub> = 2.3 V                      |                        | -8                   |      |  |
| I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 3 V                        |                        | -16                  | mA   |  |
|                 |                           | V <sub>CC</sub> = 3 V                        |                        | -24                  |      |  |
|                 |                           | V <sub>CC</sub> = 4.5 V                      |                        | -32                  |      |  |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

Product Folder Links: SN74LVC1G80

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in *Recommended Operating Conditions*.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## **Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)(1)

|                              |                                    |                                                                              | MIN | MAX | UNIT |  |
|------------------------------|------------------------------------|------------------------------------------------------------------------------|-----|-----|------|--|
|                              |                                    | V <sub>CC</sub> = 1.65 V                                                     |     | 4   |      |  |
| l <sub>OL</sub>              | Low-level output current           | V <sub>CC</sub> = 2.3 V                                                      |     | 8   |      |  |
|                              |                                    | V 2.V                                                                        |     | 16  | mA   |  |
|                              |                                    | V <sub>CC</sub> = 3 V                                                        |     | 24  |      |  |
|                              |                                    | V <sub>CC</sub> = 4.5 V                                                      |     | 32  |      |  |
|                              |                                    | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ |     | 20  | 20   |  |
| $\Delta t/\Delta v$          | Input transition rise or fall rate | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                   |     | 10  | ns/V |  |
|                              |                                    | $V_{CC} = 5 V \pm 0.5 V$                                                     |     | 5   |      |  |
| TJ                           | Junction temperature               |                                                                              |     | 150 | °C   |  |
| Δt/Δv lr<br>T <sub>J</sub> J | Operating free six temperature     | DBV and DCK packages                                                         | -40 | 125 | °C   |  |
| IΑ                           | Operating free-air temperature     | YZP package                                                                  | -40 | 85  | -0   |  |

#### 6.4 Thermal Information

|                      |                                              | SN74LVC1G80  |            |             |      |
|----------------------|----------------------------------------------|--------------|------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | DCK (SC70) | YZP (DSBGA) | UNIT |
|                      |                                              | 5 PINS       | 5 PINS     | 5 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 243.4        | 278.9      | 136.9       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 179          | 121.3      | 1.3         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 77.6         | 65.6       | 32.6        | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 58.4         | 7.5        | 6.3         | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 77           | 64.9       | 32.6        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                      | TEST CONDIT                                                                     | IONS                   | V <sub>cc</sub> | MIN                   | TYP <sup>(1)</sup> MA | X UNIT     |
|--------------------------------|---------------------------------------------------------------------------------|------------------------|-----------------|-----------------------|-----------------------|------------|
|                                | I <sub>OH</sub> = -100 μA                                                       |                        | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 |                       |            |
|                                | I <sub>OH</sub> = -4 mA                                                         |                        | 1.65 V          | 1.2                   |                       |            |
| V                              | $I_{OH} = -8 \text{ mA}$                                                        |                        | 2.3 V           | 1.9                   |                       | V          |
| V <sub>OH</sub>                | I <sub>OH</sub> = -16 mA                                                        |                        | 3 V             | 2.4                   |                       | V          |
|                                | $I_{OH} = -24 \text{ mA}$                                                       |                        | 3 V             | 2.3                   |                       |            |
|                                | $I_{OH} = -32 \text{ mA}$                                                       |                        | 4.5 V           | 3.8                   |                       |            |
|                                | I <sub>OL</sub> = 100 μA                                                        |                        | 1.65 V to 5.5 V |                       | C                     | .1         |
|                                | I <sub>OL</sub> = 4 mA                                                          |                        | 1.65 V          |                       | 0.                    | <b>1</b> 5 |
| V                              | $I_{OL} = 8 \text{ mA}$                                                         |                        | 2.3 V           |                       | C                     | .3 V       |
| V <sub>OL</sub>                | I <sub>OL</sub> = 16 mA                                                         |                        | 3 V             |                       | C                     | .4 V       |
|                                | I <sub>OL</sub> = 24 mA                                                         |                        | 3 V             |                       | 0.                    | 55         |
|                                | I <sub>OL</sub> = 32 mA                                                         |                        | 4.5 V           |                       | 0.                    | 55         |
| I <sub>I</sub> CLK or D inputs | $V_I = 5.5 \text{ V or GND}$                                                    |                        | 0 to 5.5 V      |                       | ±                     | 0 μΑ       |
| I <sub>off</sub>               | $V_I$ or $V_O = 5.5 \text{ V}$                                                  |                        | 0               |                       | ±                     | 0 μΑ       |
| I <sub>cc</sub>                | $V_I = 5.5 \text{ V or GND},$                                                   | I <sub>O</sub> = 0     | 1.65 V to 5.5 V |                       |                       | 0 μΑ       |
| ΔI <sub>CC</sub>               | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND |                        | 3 V to 5.5 V    |                       | 5                     | 00 μΑ      |
| C <sub>i</sub>                 | V <sub>I</sub> = V <sub>CC</sub> or GND                                         | $T_A = -40$ °C to 85°C | 3.3 V           |                       | 3.5                   | pF         |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

Submit Documentation Feedback



# 6.6 Timing Requirements: $T_A = -40$ °C to +85°C

over recommended operating free-air temperature range,  $T_A = -40$ °C to +85°C (unless otherwise noted) (see Figure 2)

|                    |                                 |                                            | V <sub>cc</sub>                             | MIN M | AX UNIT |
|--------------------|---------------------------------|--------------------------------------------|---------------------------------------------|-------|---------|
|                    |                                 |                                            | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |       |         |
|                    | Clask fraguancy                 |                                            | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  |       | 60 MHz  |
| f <sub>clock</sub> | Clock frequency                 | Clock frequency                            | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | ı     | 60 MHz  |
|                    |                                 |                                            | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$  |       |         |
|                    |                                 |                                            | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |       |         |
| t <sub>w</sub>     | Dulas duration CLIV high an     |                                            | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 0.5   |         |
|                    | Pulse duration, CLK high or low | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 2.5                                         | ns    |         |
|                    |                                 |                                            | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$  |       |         |
|                    |                                 |                                            | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2.3   |         |
|                    |                                 | Data high                                  | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5   |         |
|                    |                                 | Data high                                  | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.3   |         |
|                    | Catus time before CLIVA         |                                            | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$  | 1.1   |         |
| t <sub>su</sub>    | Setup time before CLK↑          |                                            | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2.5   | ns      |
|                    |                                 | Data law                                   | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5   |         |
|                    |                                 | Data low                                   | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.3   |         |
|                    |                                 |                                            | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$  | 1.1   |         |
|                    |                                 |                                            | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 0     |         |
|                    | Hold time data after CLIVA      |                                            | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 0.2   |         |
| t <sub>h</sub>     | noid time, data after GLK       | Hold time, data after CLK↑                 | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 0.9   | ns      |
|                    |                                 |                                            | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$  | 0.4   |         |

# 6.7 Timing Requirements: $T_A = -40^{\circ}C$ to $+125^{\circ}C$

over recommended operating free-air temperature range,  $T_A = -40$ °C to +125°C (unless otherwise noted) (see Figure 2)

|                                         |                                 |                                            | V <sub>CC</sub>                            | MIN | MAX | UNIT  |
|-----------------------------------------|---------------------------------|--------------------------------------------|--------------------------------------------|-----|-----|-------|
|                                         |                                 |                                            | V <sub>CC</sub> = 1.8 V ± 0.15 V           |     |     |       |
|                                         | Clask fraguency                 |                                            | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ |     | 100 | MHz   |
| f <sub>clock</sub>                      | Clock frequency                 |                                            | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |     | 160 | IVIHZ |
|                                         |                                 |                                            | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ |     |     |       |
|                                         |                                 |                                            | V <sub>CC</sub> = 1.8 V ± 0.15 V           |     |     |       |
| $t_{w}$ Pulse duration, CLK high or low |                                 | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 0.5                                        |     |     |       |
|                                         | Pulse duration, CLK high or low |                                            | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 2.5 |     | ns    |
|                                         |                                 |                                            | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ |     | İ   |       |
|                                         |                                 |                                            | V <sub>CC</sub> = 1.8 V ± 0.15 V           | 2.3 |     |       |
|                                         |                                 | Data biah                                  | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1.5 |     |       |
|                                         |                                 | Data high                                  | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1.3 |     |       |
|                                         | O-time time - b-f Ol KA         |                                            | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ | 1.1 |     |       |
| t <sub>su</sub>                         | Setup time before CLK↑          |                                            | V <sub>CC</sub> = 1.8 V ± 0.15 V           | 2.5 |     | ns    |
|                                         |                                 | Data law                                   | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1.5 |     |       |
|                                         |                                 | Data low                                   | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1.3 |     |       |
|                                         |                                 |                                            | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ | 1.1 |     |       |
|                                         |                                 |                                            | V <sub>CC</sub> = 1.8 V ± 0.15 V           | 0   |     |       |
|                                         | Hold time data after OLICA      |                                            | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 0.2 |     |       |
| t <sub>h</sub>                          | ποια time, data after CLK↑      | Hold time, data after CLK↑                 |                                            | 0.9 |     | ns    |
|                                         |                                 |                                            |                                            | 0.4 |     |       |

Product Folder Links: SN74LVC1G80

Submit Documentation Feedback



# 6.8 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +85°C, $C_L = 15 \text{ pF}$

over recommended operating free-air temperature range,  $T_A = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ ,  $C_L = 15 \text{ pF}$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub>                             | MIN | MAX | UNIT  |
|------------------|-----------------|----------------|---------------------------------------------|-----|-----|-------|
|                  |                 |                | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |     |     |       |
| f <sub>max</sub> |                 |                | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 160 |     | MHz   |
|                  |                 |                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 160 |     | IVITZ |
|                  |                 |                | $V_{CC} = 5 V \pm 0.5 V$                    |     |     |       |
|                  |                 |                | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 3   | 9.1 |       |
| t <sub>pd</sub>  | OLK             | Q              | V <sub>CC</sub> = 2.5 V ± 0.2 V             | 1.5 | 6   |       |
|                  | CLK             | Q              | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.3 | 4.2 | ns    |
|                  |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V               | 1.1 | 3.8 |       |

# 6.9 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +85°C, $C_L = 30$ pF or 50 pF

over recommended operating free-air temperature range,  $T_A = -40$ °C to +85°C,  $C_L = 30$  pF or 50 pF (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                                                     | V <sub>cc</sub>                             | MIN | MAX | UNIT  |
|------------------|-----------------|--------------------------------------------------------------------|---------------------------------------------|-----|-----|-------|
|                  |                 |                                                                    | V <sub>CC</sub> = 1.8 V ± 0.15 V            |     |     |       |
| f <sub>max</sub> |                 |                                                                    | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 160 |     | MHz   |
|                  |                 |                                                                    | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 160 |     | IVITZ |
|                  |                 |                                                                    | $V_{CC} = 5 V \pm 0.5 V$                    |     |     |       |
|                  |                 |                                                                    | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 4.4 | 9.9 |       |
| t <sub>pd</sub>  | CLK             | CLK $\overline{Q}$ $V_{CC} = 2.5 \text{ V} \pm 1.0 \text{ V}_{CC}$ | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 2.3 | 7   |       |
|                  | CLK             | Q                                                                  | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 2   | 5.2 | ns    |
|                  |                 |                                                                    | V <sub>CC</sub> = 5 V ± 0.5 V               | 1.3 | 4.5 |       |

# 6.10 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +125°C, $C_L = 30$ pF or 50 pF

over recommended operating free-air temperature range,  $T_A = -40$ °C to +125°C,  $C_L = 30$  pF or 50 pF (unless otherwise noted) (see Figure 3)

| PARAMETER        | ARAMETER FROM TO (OUTPUT) |   | V <sub>cc</sub>                             | MIN | MAX  | UNIT   |
|------------------|---------------------------|---|---------------------------------------------|-----|------|--------|
|                  |                           |   | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |     |      |        |
| f <sub>max</sub> |                           |   | $V_{CC} = 2.5 V \pm 0.2 V$                  | 160 |      | MHz    |
|                  |                           |   | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 100 |      | IVITIZ |
|                  |                           |   | $V_{CC} = 5 V \pm 0.5 V$                    |     |      |        |
|                  |                           |   | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 4.4 | 12.5 |        |
|                  | CLK                       | ā | $V_{CC} = 2.5 V \pm 0.2 V$                  | 2.3 | 8.5  |        |
| t <sub>pd</sub>  | CLK                       | Q | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 2 6 | 6    | ns     |
|                  |                           |   | $V_{CC} = 5 V \pm 0.5 V$                    | 1.3 | 5.5  |        |

## 6.11 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                     | TEST CONDITIONS | V <sub>cc</sub>          | TYP | UNIT |    |
|-----------------|-------------------------------|-----------------|--------------------------|-----|------|----|
|                 |                               |                 | V <sub>CC</sub> = 1.8 V  | 24  |      |    |
|                 | Davis dia dia dia dia dia dia | f 10 MU-        | V <sub>CC</sub> = 2.5 V  | 24  |      |    |
| C <sub>pd</sub> | Power dissipation capacitance | f = 10 MHz      | $V_{CC} = 3.3 \text{ V}$ |     |      | pF |
|                 |                               |                 | V <sub>CC</sub> = 5 V    | 27  |      |    |

Product Folder Links: SN74LVC1G80



# 6.12 Typical Characteristics

This plot shows the different  $I_{CC}$  values for various voltages on the data input (D). Voltage sweep on the input is from 0 V to 7 V.  $V_{CC} = 5$  V.



Figure 1.  $I_{CC}$  vs  $V_{IN}$ 

Submit Documentation Feedback

Copyright © 1999–2016, Texas Instruments Incorporated



## 7 Parameter Measurement Information



| TEST                               | S1                       |
|------------------------------------|--------------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open                     |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | <b>V</b> <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND                      |

**LOAD CIRCUIT** 

| V <sub>cc</sub> | INF             | PUTS    |                    | .,                  |                | -                          | .,             |
|-----------------|-----------------|---------|--------------------|---------------------|----------------|----------------------------|----------------|
|                 | V <sub>i</sub>  | t,/t,   | V <sub>M</sub>     | V <sub>LOAD</sub>   | C <sub>L</sub> | $R_{\scriptscriptstyle L}$ | V <sub>A</sub> |
| 1.8 V ± 0.15 V  | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF          | <b>1 M</b> Ω               | 0.15 V         |
| 2.5 V ± 0.2 V   | $V_{cc}$        | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF          | 1 M $\Omega$               | 0.15 V         |
| 3.3 V ± 0.3 V   | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                 | 15 pF          | 1 M $\Omega$               | 0.3 V          |
| 5 V ± 0.5 V     | $V_{cc}$        | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF          | <b>1 M</b> Ω               | 0.3 V          |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{\circ}$  = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\mbox{\tiny PLZ}}$  and  $t_{\mbox{\tiny PHZ}}$  are the same as  $t_{\mbox{\tiny dis}}.$
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms

Submit Documentation Feedback



#### **Parameter Measurement Information (continued)**



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

| LC | DAD | CIR | CL | JIT |
|----|-----|-----|----|-----|
|    |     |     |    |     |

| .,                                  | INI             | PUTS    |                    | V                        |                | -              | .,             |
|-------------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------|
| V <sub>cc</sub>                     | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | R <sub>⊾</sub> | V <sub>Δ</sub> |
| 1.8 V ± 0.15 V                      | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | <b>1 k</b> Ω   | 0.15 V         |
| $2.5~\textrm{V}~\pm~0.2~\textrm{V}$ | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | 500 Ω          | 0.15 V         |
| $3.3~V~\pm~0.3~V$                   | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 50 pF          | 500 Ω          | 0.3 V          |
| 5 V ± 0.5 V                         | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 50 pF          | 500 Ω          | 0.3 V          |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \,\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $\dot{t}_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  are the same as  $t_{\text{pd}}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms

Submit Documentation Feedback

Copyright © 1999–2016, Texas Instruments Incorporated



## 8 Detailed Description

#### 8.1 Overview

The SN74LVC1G80 is a single positive-edge-trigger D-type flip-flop. Data at the input (D) is transferred to the output  $(\overline{Q})$  on the positive-going edge of the clock pulse when the setup time requirement is met. Because the clock triggering occurs at a voltage level, it is not directly related to the rise time of the clock pulse. This allows for data at the input to be changed without affecting the level at the output, following the hold-time interval.

#### 8.2 Functional Block Diagram



Figure 4. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

This device has a wide operating VCC range of 1.65 V to 5.5 V. The wide operating range allows for a broad range of systems the device can be used in. The output can handle This device is full specified for partial-power-down applications. When  $V_{CC} = 0$ , the  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the SN74LVC1G80.

**Table 1. Function Table** 

| INP | OU <u>T</u> PUT |       |
|-----|-----------------|-------|
| CLK | D               | Q     |
| 1   | Н               | L     |
| 1   | L               | Н     |
| L   | Х               | $Q_0$ |

Product Folder Links: SN74LVC1G80



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

A useful application for the SN74LVC1G80 is using it as a frequency divider. By feeding back the output  $(\overline{Q})$  to the input (D), the output will toggle on every rising edge of the clock waveform. In other words, the output goes HIGH once every two clock cycles so essentially the frequency of the clock signal is divided by a factor of two. The SN74LVC1G80 does not have preset or clear functions so the initial state of the output is unknown. This application implements the use of a microcontroller GPIO pin to initially set the input HIGH, so the output LOW. Initialization is not needed, but should be kept in mind. Post initialization, the GPIO pin is set to a high impedance mode. Depending on the microcontroller, the GPIO pin could be set to an input and used to monitor the clock division.

#### 9.2 Typical Application



Figure 5. Clock Frequency Division

#### 9.2.1 Design Requirements

For this application a resistor needs to be placed on the feedback line in order for the initialization voltage from the microcontroller to overpower the signal coming from the output  $(\overline{Q})$ . Without it the state at the input would be challenged by the GPIO from the microcontroller and from the output of the SN74LVC1G80.

The SN74LVC1G80 device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended input conditions:
  - For rise time and fall time specifications, see Δt/Δv in Recommended Operating Conditions.
  - For specified high and low levels, see  $V_{IH}$  and  $V_{IL}$  in *Recommended Operating Conditions*.
  - Input voltages are recommended to not go below 0 V and not exceed 5.5 V for any V<sub>CC</sub>. See Recommended Operating Conditions.
- 2. Recommended output conditions:
  - Load currents should not exceed ±50 mA. See Absolute Maximum Ratings.
  - Output voltages are recommended to not go below 0 V and not exceed the V<sub>CC</sub> voltage. See Recommended Operating Conditions.

Submit Documentation Feedback

Copyright © 1999–2016, Texas Instruments Incorporated



### **Typical Application (continued)**

#### 3. Feedback resistor:

– A 10-kΩ resistor is chosen here to bias the input so the microcontroller GPIO output can initialize the input and output. The resistor value is important because a resistance too high, say at 1 MΩ, would cause too much of a voltage drop, causing the output to no longer be able to drive the input. On the other hand, a resistor too low, such as a 1  $\Omega$ , would not bias enough and might cause current to flow into the microcontroller, possibly damaging the device.

### 9.2.3 Application Curve



Figure 6. Frequency Division

Product Folder Links: SN74LVC1G80



## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating listed in *Absolute Maximum Ratings*. Each VCC terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If multiple pins are labeled VCC, then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each VCC because the VCC pins are tied together internally. For devices with dual-supply pins operating at different voltages, for example VCC and VDD, a 0.1- $\mu$ F bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close to the power terminal as possible for best results.

## 11 Layout

## 11.1 Layout Guidelines

Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 7 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

#### 11.2 Layout Example



Figure 7. Trace Example

Submit Documentation Feedback



## 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

Implications of Slow or Floating CMOS Inputs (SCBA004).

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

NanoFree, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN74LVC1G80

www.ti.com 14-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)          | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------------|---------|
|                   |        |              |                    |      |                |              | (6)                           |                    |              |                               |         |
| SN74LVC1G80DBVR   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (C805, C80F, C80J,<br>C80R)   | Samples |
| SN74LVC1G80DBVRE4 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | C80F                          | Samples |
| SN74LVC1G80DBVRG4 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | C80F                          | Samples |
| SN74LVC1G80DBVT   | ACTIVE | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (C805, C80F, C80J,<br>C80R)   | Samples |
| SN74LVC1G80DBVTG4 | ACTIVE | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | C80F                          | Samples |
| SN74LVC1G80DCKR   | ACTIVE | SC70         | DCK                | 5    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (CX5, CXF, CXJ, CX<br>K, CXR) | Samples |
| SN74LVC1G80DCKRG4 | ACTIVE | SC70         | DCK                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | CX5                           | Samples |
| SN74LVC1G80DCKT   | ACTIVE | SC70         | DCK                | 5    | 250            | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (CX5, CXF, CXJ, CX<br>K, CXR) | Samples |
| SN74LVC1G80YZPR   | ACTIVE | DSBGA        | YZP                | 5    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | (CX7, CXN)                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

## PACKAGE OPTION ADDENDUM

www.ti.com 14-Oct-2022

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC1G80:

Automotive: SN74LVC1G80-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 4-May-2023

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC1G80DBVR   | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN74LVC1G80DBVRG4 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G80DBVT   | SOT-23          | DBV                | 5 | 250  | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN74LVC1G80DBVTG4 | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G80DCKR   | SC70            | DCK                | 5 | 3000 | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |
| SN74LVC1G80DCKR   | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G80DCKR   | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G80DCKRG4 | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G80DCKT   | SC70            | DCK                | 5 | 250  | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G80DCKT   | SC70            | DCK                | 5 | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G80YZPR   | DSBGA           | YZP                | 5 | 3000 | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |



www.ti.com 4-May-2023



\*All dimensions are nominal

| 7 il difficiliono de fiornina |              |                 |      |      |             |            |             |  |  |  |
|-------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|
| Device                        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
| SN74LVC1G80DBVR               | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |  |  |  |
| SN74LVC1G80DBVRG4             | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |  |  |
| SN74LVC1G80DBVT               | SOT-23       | DBV             | 5    | 250  | 210.0       | 185.0      | 35.0        |  |  |  |
| SN74LVC1G80DBVTG4             | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |  |  |  |
| SN74LVC1G80DCKR               | SC70         | DCK             | 5    | 3000 | 202.0       | 201.0      | 28.0        |  |  |  |
| SN74LVC1G80DCKR               | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |  |  |
| SN74LVC1G80DCKR               | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |  |  |
| SN74LVC1G80DCKRG4             | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |  |  |
| SN74LVC1G80DCKT               | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |  |  |  |
| SN74LVC1G80DCKT               | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |  |  |  |
| SN74LVC1G80YZPR               | DSBGA        | YZP             | 5    | 3000 | 220.0       | 220.0      | 35.0        |  |  |  |



DIE SIZE BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-203.
   Support pin may differ or may not be present.





NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated