

TOSHIBA Bi-CD Integrated Circuit Silicon Monolithic

# TB67B008FTG, TB67B008FNG TB67B008AFTG, TB67B008AFNG TB67B008BFTG, TB67B008BFNG TB67B008CFTG, TB67B008CFNG

# Sensorless PWM Driver for 3-Phase Brushless Motors

The TB67B008 series is a three-phase PWM chopper control driver for sensorless brushless motor. It controls motor rotation speed by changing the PWM duty cycle, based on the speed control input.

TB67B008FTG/TB67B008FNG: Rotation speed detecting signal (FG\_OUT) is assigned to 8pin and 23pin. It is 1ppr (1 pulse/1 electrical angle).

TB67B008AFTG/TB67B008AFNG: Lock detecting signal (LD\_OUT) is assigned to 8 pin and 23 pin. It is high level in normal state and low level in abnormal state.

TB67B008BFTG/TB67B008BFNG: Rotation speed detecting signal (FG\_OUT) is assigned to 8pin and 23pin. It is 3ppr (3 pulses/1 electrical angle).

 $TB67B008CFTG/TB67B008CFNG: Lock \ detecting \ signal \ (LD\_OUT) \ is \ assigned \ to \ 8 \ pin \ and \ 23 \ pin. \ It \ is \ low \ level \ in \ normal \ state \ and \ high \ level \ in \ abnormal \ state.$ 

The TB67B008FTG, TB67B008AFTG, TB67B008BFTG, and TB67B008CFTG is a product of WQFN24 package.

The TB67B008FNG, TB67B008AFNG, TB67B008BFNG, and TB67B008CFNG is a product of SSOP24 package.

Products can be selected as usage.

### **Features**

- Sensorless drive in three-phase full-wave
- PWM chopper control
- Control based on the pulse duty input
- Output current: Absolute maximum rating: 3 A
- Power supply: Absolute maximum rating: 25 V
- Adjustable output PWM duty cycle
- Selectable lead angle control function
- Soft switching is available in overlapping commutation (150°)
- Rotation speed detecting signal (FG\_OUT): 1 ppr: TB67B008FTG (8 pin)/TB67B008FNG (23 pin)
- Lock detecting signal (LD\_OUT): High in normal: Low in abnormal: TB67B008AFTG (8 pin) / TB67B008AFNG (23 pin)
- Rotation speed detecting signal (FG\_OUT): 3 ppr: TB67B008BFTG (8pin)/TB67B008BFNG (23 pin)
- Lock detecting signal (LD\_OUT): Low in normal: High in abnormal: TB67B008CFTG (8 pin) / TB67B008CFNG (23 pin)
- Adjustable startup settings
- Selectable forced commutation frequency control function
- Selectable PWM frequency
- Restart function
- Over current detection circuit (ISD)
- Thermal shutdown circuit (TSD)
- Under voltage lock circuit (UVLO)
- Current limiter circuit



Weight: 0.04 g (typ.)



Weight: 0.13 g (typ.)



### **Pin Assignment**

• TB67B008FTG/TB67B008AFTG/TB67B008BFTG/TB67B008CFTG  $\mbox{\ensuremath{\mathsf{TOp}}}\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspace\xspa$ 



Note: Design the pattern in consideration of the heat design because the back side (E-PAD (2.6 mm×2.6 mm)) has the role of heat radiation. (A metal on the back side of a package (E-PAD) should be connected to GND because it is connected to the back of the chip in the package electrically.)

• TB67B008FNG/TB67B008AFNG/TB67B008BFNG/TB67B008CFNG <Top View>



2



# **Pin Description**

• TB67B008FTG/TB67B008AFTG/TB67B008BFTG/TB67B008CFTG (WQFN24)

| Pin No. | Symbol  | I/O | Description                                                                      |
|---------|---------|-----|----------------------------------------------------------------------------------|
| 1       | COM     | I   | Connection pin for the center tap of the motor pin                               |
| 2       | U       | 0   | U-phase output pin                                                               |
| 3       | RS      | _   | Connection pin for output current detecting resistance                           |
| 4       | V       | 0   | V-phase output pin                                                               |
| 5       | W       | 0   | W-phase output pin                                                               |
| 6       | TEST    | _   | Test pin (Connect to ground)                                                     |
| 7       | VM      | _   | Motor power supply pin                                                           |
| 0       | FG_OUT  | 0   | TB67B008FTG/TB67B008BFTG Rotation speed detection signal output pin (open-drain) |
| 8       | LD_OUT  | 0   | TB67B008AFTG/TB67B008CFTG Lock detecting signal output pin (open-drain)          |
| 9       | FPWM    | I   | Output PWM frequency select input pin                                            |
| 10      | LA      | I   | Lead angle setting input pin                                                     |
| 11      | TSP     | I   | Speed command input pin (PWM duty cycle control) in sensorless drive mode        |
| 12      | ADJ0    | I   | Adjusting pin for characteristics of speed command input                         |
| 13      | ADJ1    | 1   | Adjusting pin 1 for characteristics of output PWM duty cycle                     |
| 14      | ADJ2    | ı   | Adjusting pin 2 for characteristics of output PWM duty cycle                     |
| 15      | VREG    | _   | Reference voltage output                                                         |
| 16      | OSCCR   | _   | Internal OSC setting pin                                                         |
| 17      | GND     | _   | Ground connection pin                                                            |
| 18      | VST     | 1   | Output PWM duty cycle setting pin in DC excitation and forced commutation modes  |
| 19      | SEL_ADJ | I   | Output PWM duty cycle function setting input pin                                 |
| 20      | FST     | I   | Forced commutation frequency select input pin                                    |
| 21      | TSTEP   | _   | Connection pin for a capacitor to set the Output PWM duty cycle increasing time  |
| 22      | TIP     | _   | Connection pin for a capacitor to set the DC excitation time                     |
| 23      | TRE     | _   | Connection pin for a capacitor to set the restart time                           |
| 24      | GND     | _   | Ground connection pin                                                            |



• TB67B008FNG/TB67B008AFNG/TB67B008BFNG/TB67B008CFNG (SSOP24)

| Pin No. | Symbol  | I/O | Description                                                                      |
|---------|---------|-----|----------------------------------------------------------------------------------|
| 1       | LA      | I   | Lead angle setting input pin                                                     |
| 2       | TSP     | I   | Speed command input pin (PWM duty cycle control) in sensorless drive mode        |
| 3       | ADJ0    | I   | Adjusting pin for characteristics of speed command input                         |
| 4       | ADJ1    | I   | Adjusting pin 1 for characteristics of output PWM duty cycle                     |
| 5       | ADJ2    | I   | Adjusting pin 2 for characteristics of output PWM duty cycle                     |
| 6       | VREG    | _   | Reference voltage output pin                                                     |
| 7       | OSCCR   | _   | Internal OSC setting pin                                                         |
| 8       | GND     | _   | Ground connection pin                                                            |
| 9       | VST     | I   | Output PWM duty cycle setting pin in DC excitation and forced commutation modes  |
| 10      | SEL_ADJ | ı   | Output PWM duty cycle function setting input pin                                 |
| 11      | FST     | ı   | Forced commutation frequency select input pin                                    |
| 12      | TSTEP   | _   | Connection pin for a capacitor to set the Output PWM duty cycle increasing time  |
| 13      | TIP     | _   | Connection pin for a capacitor to set the DC excitation time                     |
| 14      | TRE     | _   | Connection pin for a capacitor to set the restart time                           |
| 15      | GND     | _   | Ground connection pin                                                            |
| 16      | СОМ     | ı   | Connection pin for the center tap of the motor pin                               |
| 17      | U       | 0   | U-phase output pin                                                               |
| 18      | RS      | _   | Connection pin for output current detecting resistance                           |
| 19      | V       | 0   | V-phase output pin                                                               |
| 20      | W       | 0   | W-phase output pin                                                               |
| 21      | TEST    | _   | Test pin (Connect to ground)                                                     |
| 22      | VM      | _   | Motor power supply pin                                                           |
| 22      | FG_OUT  | 0   | TB67B008FNG/TB67B008BFNG Rotation speed detection signal output pin (open-drain) |
| 23      | LD_OUT  | 0   | TB67B008AFNG/TB67B008CFNG Lock detecting signal output pin (open-drain)          |
| 24      | FPWM    | ı   | Output PWM frequency select input pin                                            |

4



### **Functional Description**

In this chapter, the equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

Timing charts may be simplified for explanatory purposes.

#### 1. Sensorless Drive Mode

Based on the TSP input for a startup operation, the rotor is aligned to a known position in DC excitation mode.

Then, the forced commutation signal is generated to start the motor rotation. As the motor rotates, the induced voltage occurs in each phase of the coil.

When a signal indicating the polarity of each phase voltage which includes the induced voltage is detected as a position signal, the motor driving signal is automatically switched from the forced commutation signal to the normal commutation signal that is based on the position signal (induced voltage). Then, a brushless motor starts running in sensorless commutation mode.

1)Timing chart when the motor driving signals in each phase of the coil turns on in a rotation of forward direction. The motor driving signals in each phase of the coil turns on in the figure shown as bellows, and a brushless motor rotates in forward direction.

· Timing Chart of the Motor Driving signals in rotation of forward direction



2)Rotation speed detection signal output pin: FG\_OUT pin

In case of the TB67B008FTG/TB67B008FNG, the signal of 1 ppr (1 pulse/electrical angle) is outputted according to the motor induced voltage.

Note: In case of 4-polar motor, 2 pulses are outputted per 1 motor rotation.

In case of the TB67B008BFTG/TB67B008BFNG, the signal of 3 ppr (3 pulse/electrical angle) is outputted according to the motor induced voltage.

5

Note: In case of 4-polar motor, 6 pulses are outputted per 1 motor rotation.



#### 2. Startup Operation

At startup, no induced voltage is generated due to the stationary motor, and the rotor position cannot be detected for sensorless drive.

Therefore, first, this IC fixes a rotor position of motor in DC excitation mode for an appropriate period of time. And then it has a motor make starting up in forced commutation mode.

The DC excitation time is determined by the TIP pin.

The forced commutation frequency is determined by the FST pin.

The output PWM duty cycles in DC excitation and forced commutation modes are determined by the voltage of VST pin.

For sensorless drive mode, the output PWM duty cycle is determined by the speed command input to TSP pin to start and stop the motor operation, and to control the motor speed.

Since the time and startup torques (output PWM duty cycle) in DC excitation and forced commutation vary depending on the motor type and load, they should be adjusted experimentally.

#### 1)DC Excitation Mode

The DC excitation time is determined by the value of capacitor (C2) connected to the TIP pin.

DC excitation time: Tip =  $0.313 \times 31.5$  times  $\times$  C<sub>2</sub>  $\times$  10<sup>6</sup> When C<sub>2</sub> =  $0.01 \mu$ F, Tip = 0.0986 s

#### 2)Forced Commutation Mode

The forced commutation frequency is determined by the level of the FST pin.

 $\begin{array}{lll} \mbox{FST = High:} & \mbox{Forced commutation frequency fST} \simeq 6.4 \mbox{ Hz} \\ \mbox{FST = Middle or Open:} & \mbox{Forced commutation frequency fST} \simeq 3.2 \mbox{ Hz} \\ \mbox{FST = Low:} & \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced commutation frequency fST} \simeq 1.6 \mbox{ Hz} \\ \mbox{Forced comm$ 





#### 3) Timing Diagram of the Startup Operation



Output PWM duty cycle determined speed command of TSP pin

Output PWM duty cycle determined by voltage of VST pin

OFF (High impedance)

7

Note 1: TB67B008A means the TB67B008AFTG and the TB67B008AFNG.

Note 2: TB67B008C means the TB67B008CFTG and the TB67B008CFNG.

Note 3: TB67B008 means the TB67B008FTG and the TB67B008FNG.



#### 3. Operation in Abnormality Detection

When the following events are detected, the operation in abnormality detection is done.

- 1. The forced commutation time exceeds four electrical-degree period.
- 2. The over current detection circuit (ISD) is activated.
- 3. The thermal shutdown circuit (TSD) is activated.
- 4. The rotation frequency in sensorless drive mode is the forced commutation frequency or less.
- The rotation frequency (commutation frequency) is the maximum rotation frequency (FMAX) or more.

FMAX depend on the state of FST pin is shown below.

 $FST = High: FMAX = 1.5 \text{ kHz} / 1 \text{ electrical angle frequency} \\ FST = Middle \text{ or Open:} FMAX = 1.5 \text{ kHz} / 1 \text{ electrical angle frequency} \\ FST = Low: FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ Hz} / 1 \text{ electrical angle frequency} \\ FMAX = 750 \text{ electrical$ 

When any abnormality is detected, output pins are turned off (high impedance) during the operation restart time (Tre). The restart time is determined by the value of a capacitor (C<sub>3</sub>) connected to TRE pin.

Restart time: Tre =  $0.313 \times 31.5$  times  $\times C_3 \times 10^6$ 

When  $C_3 = 1 \mu F$ , Tre = 9.86 s

#### 1) Timing chart of abnormality detection





Output PWM duty cycle determined by voltage of VST pin

OFF (High impedance)

Note 1: TB67B008 means the TB67B008FTG and the TB67B008FNG.

Note 2: TB67B008B means the TB67B008BFTG and the TB67B008BFNG.

Note 3: TB67B008A means the TB67B008AFTG and the TB67B008AFNG.

Note 4: TB67B008C means the TB67B008CFTG and the TB67B008CFNG.

8 2019-03-18



#### 2) Operation in lock detection

When the operation does not move from the forced commutation mode to the senseless drive mode by lock of the motor operation and so on, LD\_OUT pin outputs the abnormality detection state from the restart. Then, the following operations are repeated until the sensorless drive mode starts normally.

Restart time  $\rightarrow$  DC excitation time  $\rightarrow$  forced commutation time (4-electrical angles)  $\rightarrow$  Restart time  $\rightarrow$  DC excitation time...

When the inputting speed command to TSP pin is stopped in the lock detection, the LD\_OUT pin continues to output the abnormality detection state until the inputting speed command to TSP pin restarts and the mode of operation moves to the sensorless drive.

#### 3) Timing chart of lock detection



Output PWM duty cycle determined by speed command of TSP pin

Output PWM duty cycle determined by voltage of VST pin

OFF (High impedance)

Note 1: TB67B008 means the TB67B008FTG and the TB67B008FNG.

Note 2: TB67B008B means the TB67B008BFTG and the TB67B008BFNG.

Note 3: TB67B008A means the TB67B008AFTG and the TB67B008AFNG.

Note 4: TB67B008C means the TB67B008CFTG and the TB67B008CFNG.

9 2019-03-18



#### 4) Timing chart of stopping speed command of TSP pin during lock detection



Output PWM duty cycle determined by speed command of TSP pin

Output PWM duty cycle determined by voltage of VST pin

OFF (High impedance)

Note 1: TB67B008 means the TB67B008FTG and the TB67B008FNG.

Note 2: TB67B008B means the TB67B008BFTG and the TB67B008BFNG.

Note 3: TB67B008A means the TB67B008AFTG and the TB67B008AFNG.



## 4. PWM Frequency

Output PWM frequency is determined by the input voltage of FPWM pin.

Depending on the set value, the PWM frequency changes according to the rotation speed.

The PWM frequency must be sufficiently high relative to the electrical frequency of the motor and within the range permitted by the switching characteristics of the driver circuit.

| Number                 | Input                         | Rotation speed (Electrical angle) |               |               |               |                 |              |
|------------------------|-------------------------------|-----------------------------------|---------------|---------------|---------------|-----------------|--------------|
| of<br>setting<br>steps | voltage of<br>FPWM pin<br>(V) | 0 to 200 Hz                       | 200 to 400 Hz | 400 to 600 Hz | 600 to 800 Hz | 800 Hz to 1 kHz | 1 to 1.5 kHz |
| 8                      | 2.5                           | 23.8 kHz                          | 47.7 kHz      | 95.3 kHz      | 95.3 kHz      | 190.6 kHz       | 190.6 kHz    |
| 7                      | 2.1875                        | 23.8 kHz                          | 23.8 kHz      | 47.7 kHz      | 47.7 kHz      | 95.3 kHz        | 95.3 kHz     |
| 6                      | 1.875                         | 23.8 kHz                          | 47.7 kHz      | 95.3 kHz      | 95.3 kHz      | 95.3 kHz        | 95.3 kHz     |
| 5                      | 1.5625                        | 47.7 kHz                          | 47.7 kHz      | 95.3 kHz      | 95.3 kHz      | 95.3 kHz        | 190.6 kHz    |
| 4                      | 1.25                          | 47.7 kHz                          | 95.3 kHz      | 95.3 kHz      | 95.3 kHz      | 95.3 kHz        | 190.6 kHz    |
| 3                      | 0.9375                        |                                   |               | 19            | 0.6 kHz       |                 |              |
| 2                      | 0.625                         | 95.3 kHz                          |               |               |               |                 |              |
| 1                      | 0.3125                        | 47.7 kHz                          |               |               |               |                 |              |
| 0                      | 0                             | 23.8 kHz                          |               |               |               |                 |              |







### 5. Motor Speed Control

Control signal to TSP pin can make on/off the motor and control the output PWM duty cycle to control the rotation speed of the motor.

As other functions, the control signal to TSP pin can adjust the variation of the output PWM duty cycle by the voltage level of ADJ0 pin, ADJ1 pin, and ADJ2 pin.

# 5.1 Relation between the Voltage of a VST Pin and Output PWM Duty Cycle in DC Excitation and the Forced Commutation Modes.

Output PWM duty cycle in the DC excitation and the forced commutation modes are determined by the voltage of VST pin.

 $0 \le Voltage of VST pin \le VAD(L)$ : 0.625 V (typ.)

 $\rightarrow$  Output PWM duty cycle = 0% (0/128)

 $V_{AD(L)} \le V_{Oltage}$  of VST pin  $\le V_{AD(H)}$ : 3.125 V (typ.)

 $\rightarrow$  Output PWM duty cycle = 0% to 100% (0/128 to 128/128)

 $V_{AD(H)} \le Voltage of VST pin \le VREG$ 

 $\rightarrow$  Output PWM duty cycle = 100% (128/128)



12



# 5.2 Relation between PWM Duty Cycle of TSP Pin and Output PWM Duty Cycle in Sensorless Drive Mode

The startup operation begins when the PWM signal is inputted to TSP pin.

The ON time of the PWM signal may not be detected when it is  $0.2~\mu s$  or less. Also, the PWM signal is judged as no signal when the OFF time of the PWM signal is 2.5~m s or more.

The frequency of the PWM signal to TSP pin should be in the range from  $400~\mathrm{Hz}$  to  $100~\mathrm{kHz}$ .

In changing Duty, it should be changed within 510 ms because Duty is kept for 510 ms. When it exceeds 510 ms, the operation is judged stop. When signal of stop is inputted, the operation stops after 510 ms passes because Duty is kept for 510 ms.



Note: The relation when ADJ1 pin and ADJ2 pin are connect to ground is shown above. For details of ADJ1 pin and ADJ2 pin, refer to 5.3



# 5.3 Adjustment of the Relation between the Control Signal to TSP Pin and Output PWM Duty Cycle

Two points of output PWM duty cycles can be adjusted by the voltages of ADJ1 pin and ADJ2 pin.

| Voltage input pin for adjustment | Adjusted output PWM duty cycle |
|----------------------------------|--------------------------------|
| ADJ1 pin                         | DOUT1                          |
| ADJ2 pin                         | DOUT2                          |

The DOUT2 is the output PWM duty cycle when the percent value of the control signal of TSP pin is 50% (typ.).

The DOUT1's percent of the control signal can be adjusted by the voltage of ADJ0  $\,$ 

| Percent value of the control signal of TSP pin    | Output PWM duty cycle |  |
|---------------------------------------------------|-----------------------|--|
| Value specified by the voltage of ADJ0 pin (DIN1) | DOUT1                 |  |
| 50% (typ.) (DIN2)                                 | DOUT2                 |  |

- 1) Relation between the voltages of ADJ1 and ADJ2 pins and the output PWM duty cycles (DOUT1, DOUT2)
  - $0 \le Voltages of ADJ1 and ADJ2 pins \le V_{AD(L)}$ : 0.625 V (typ.)
  - $\rightarrow$  The output PWM duty cycle (DOUT1, DOUT2) = 0% (0/128)

 $V_{AD(L)} \le Voltages of ADJ1 and ADJ2 pins \le V_{AD(H)}$ : 3.125 V (typ.)

 $\rightarrow$  The output PWM duty cycle (DOUT1, DOUT2) = 0% to 100% (0/128 to 128/128)

 $V_{AD(H)} \le Voltages of ADJ1 and ADJ2 pins \le VREG$ 

 $\rightarrow$  The output PWM duty cycle (DOUT1, DOUT2) = 100% (128/128)



Note: Voltage setting of ADJ1 pin and ADJ2 pin should be set as follows; voltage of ADJ1 pin ≤ voltage of ADJ2 pin. If it is set as follows; voltage of ADJ1 pin > voltage of ADJ2 pin, this function may not operate correctly.

14



2) Relation between a voltage of ADJ0 pin and the DIN1 which makes the output PWM duty cycle as the DOUT1 is shown bellows;

 $\begin{array}{ll} 0 \leq & Voltages \ of \ ADJ0 \ pin \leq V_{AD(L)} \colon 0.625 \ V \ (typ.) \\ \rightarrow The \ percent \ of \ the \ control \ signal \ (DIN1) = 0\% \ (0/128) \\ V_{AD(L)} \leq Voltages \ of \ ADJ0 \ pin \leq V_{AD(H)} \colon 3.125 \ V \ (typ.) \\ \rightarrow The \ percent \ of \ the \ control \ signal \ (DIN1) = 0\% \ to \ 50\% \ (0/128 \ to \ 128/128) \\ V_{AD(H)} \leq Voltages \ of \ ADJ0 \ pin \leq VREG \end{array}$ 

 $\rightarrow$  The percent of the control signal (DIN1) = 50% (128/128)



When the percent value of the control signal is equal or less than the duty cycle (DIN1) specified by a voltage of ADJ0 pin, the relation between the percent value of the control signal and output PWM duty cycle according to the state of SEL\_ADJ pin is shown in the below table.

| SEL_ADJ | Operation state                                                                                                                                         |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| High    | When the percent value of the control signal is DIN1 or less, the output PWM duty cycle is kept as DOUT1.                                               |
| Middle  | When the percent value of the control signal is DIN1 or less, the output PWM duty cycle changes in linier from the output PWM duty cycle of DIN1 to 0%. |
| Low     | When the percent value of the control signal is DIN1 or less, the output PWM duty cycle is fixed to 0%.                                                 |



15 2019-03-18



#### 4) Setting example

| Percent of control signal of TSP pin | Output PWM duty cycle    |  |
|--------------------------------------|--------------------------|--|
| Up to 20%                            | From 0% to 30% in linier |  |
| 20% (DIN1)                           | 30% (DOUT1)              |  |
| 50% (typ.) (DIN2)                    | 40% (DOUT2)              |  |



To set the above relation between the percent of control signal of TSP pin and the output PWM duty cycle, set the level of SEL\_ADJ pin and the voltage of ADJ0 pin, ADJ1 pin and ADJ2 pin shown below.

- SEL\_ADJ pin = Middle
- Voltage of ADJ0 pin:  $20\% \div 50\% \times 3.125 \text{ V} = 1.25 \text{ V}$
- Voltage of ADJ1 pin: 30% ÷ 100% × 3.125 V = 0.9375 V

16

• Voltage of ADJ2 pin: 40% ÷ 100% × 3.125 V = 1.25 V



### 6. Commutation Control Description

In forced commutation mode at startup, this IC is configured for  $120^{\circ}$  commutation with a lead angle of  $0^{\circ}$ , and without soft switching.

Then, when the operation mode enters sensorless driving mode, its commutation waveform automatically changes to the one specified by the LA pin.

The lead angle depending on the rotation speed is determined by the voltage via LA pin.

When FST pin = Low, the lead angle changes whenever the rotation speed increases 100 Hz. When FST pin = Middle or open, and High, the lead angle changes whenever it increases 200 Hz.

Soft switching function is that the output PWM duty in output commutation switching changes in stages.

#### 1) Setting lead angle

| Number of setting | Input             | Rotation speed (electrical angle) In FST pin = Low, upper (0 to 750 Hz) / In FST pin = High or Middle, lower (0 to 1.5 kHz) |                               |                               |                               |                               |                     |
|-------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|---------------------|
|                   | voltage of LA pin | 0 Hz to less than<br>100 Hz                                                                                                 | 100 Hz to less<br>than 200 Hz | 200 Hz to less<br>than 300 Hz | 300 Hz to less<br>than 400 Hz | 400 Hz to less<br>than 500 Hz | 500 Hz to<br>750 Hz |
| steps             | (V)               | 0 Hz to less than<br>200 Hz                                                                                                 | 200 Hz to less<br>than 400 Hz | 400 Hz to less<br>than 600 Hz | 600 Hz to less<br>than 800 Hz | 800 Hz to less<br>than 1 kHz  | 1 kHz to 1.5 kHz    |
| 8                 | 2.5               | 11.25°                                                                                                                      | 15°                           | 15°                           | 15°                           | 15°                           | 15°                 |
| 7                 | 2.1875            | 7.5°                                                                                                                        | 11.25°                        | 15°                           | 15°                           | 15°                           | 15°                 |
| 6                 | 1.875             | 3.75°                                                                                                                       | 7.5°                          | 11.25°                        | 15°                           | 15°                           | 15°                 |
| 5                 | 1.5625            | 0°                                                                                                                          | 3.75°                         | 7.5°                          | 11.25°                        | 15°                           | 15°                 |
| 4                 | 1.25              | 7.5°                                                                                                                        | 15°                           | 15°                           | 15°                           | 15°                           | 15°                 |
| 3                 | 0.9375            | 0°                                                                                                                          | 7.5°                          | 15°                           | 15°                           | 15°                           | 15°                 |
| 2                 | 0.625             | 15°                                                                                                                         |                               |                               |                               |                               |                     |
| 1                 | 0.3125            | 7.5°                                                                                                                        |                               |                               |                               |                               |                     |
| 0                 | 0                 |                                                                                                                             | 0°                            |                               |                               |                               |                     |





## 2) Waveform of commutation timing

Example for 150° commutation with a lead angle of 0°  $\,$ 





#### 7. Current Limiter Circuit

The current limiter circuit limits the current by turning the high-side transistors off. These transistors are turned back on again when the PWM signal is turned on.

The output current is monitored as a voltage across  $R_1$  by a comparator. If it exceeds the rated VRS voltage (0.25 V typ.), the current limiter is activated.

A masking time of current limit detection (TRS) of 3 µs (typ.) is provided to avoid an incorrect operation by an external noise, etc.

Example: When  $R_1$  = 0.3  $\Omega$ , the current IOUT which actives the current limiter circuit is shown as bellow;  $I_{OUT}$  = 0.25 V (typ.) / 0.3  $\Omega$   $\simeq$  0.83 A



< Current Limiter Circuit Operation>





### 8. Over Current Detection Circuit (ISD)

This IC incorporates the detection circuit for each six output transistors that monitors the current flowing. The six outputs of detection circuits are inputted to over current detection circuit (ISD). The threshold current of over current detection circuit is from  $3\,\mathrm{A}$  to  $6\,\mathrm{A}$ .

And if the current at any one of six transistors is the equal or more than the threshold current for 3 µs (Masking time of over current detection circuit: TISD) (typ.) or longer, ISD makes all output transistors turning off (high impedance).

If the current at all transistors is less than the threshold current, this IC begins normal operation after the restart time (Tre) that is specified by the value of a capacitor(C<sub>3</sub>) connected to TRE pin has elapsed.

Example: Restart time: Tre (s) =  $0.313 \times 31.5$  times  $\times$  C<sub>3</sub> (F)  $\times$  10<sup>6</sup> When C<sub>3</sub> = 1  $\mu$ F, Tre = 9.86 s.



Note: When the ISD circuit is activated, the output current is more than the absolute maximum current rating. This circuit is provided as an auxiliary only and does not necessarily provide the IC with a perfect protection from damages due to over current caused by power fault, ground fault, load-short and the like.

Note 1: TB67B008 means the TB67B008FTG and the TB67B008FNG.

Note 2: TB67B008B means the TB67B008BFTG and the TB67B008BFNG.

Note 3: TB67B008A means the TB67B008AFTG and the TB67B008AFNG.



## 9. PWM Duty Cycle Increasing Time Control Circuit

When input duty cycle of the signal to TSP pin is increasing, it reflects output duty cycle. By the PWM duty increasing time control circuit, the output PWM duty cycle can be gradually increased in a startup operation.

The PWM duty cycle increasing time is specified by a value of a capacitor (C) connected to TSTEP pin

Example: PWM duty cycle increasing time: Tsoft (S) =  $0.313 \times 31.5$  times  $\times$  C  $\times$   $10^6$  When C =  $0.01~\mu$ F, Tsoft = 0.0986~s.





#### 10. Thermal Shutdown Circuit (TSD)

This IC has the thermal shutdown circuit (TSD). When the junction temperature (Tj) exceeds 165°C (typ.), a thermal shutdown circuit makes all output transistors turning off (high impedance: Hi-Z). The hysteresis width of a threshold temperature of thermal shutdown circuit is 15°C (typ.).

When the junction temperature is lowered less than 150°C (typ.), this IC begins normal operation after the restart time (Tre) that is specified by the value of a capacitor (C<sub>3</sub>) connected to TRE pin has elapsed.

Restart time: 
$$T$$
 (s) =  $0.313 \times 31.5$  times  $\times$   $C_3$  (F)  $\times$   $10^6$  When  $C_3$  = 1  $\mu$ F,  $T$  =  $9.86$  s.



Note: The TSD circuit is activated if the absolute maximum junction temperature rating  $(T_j)$  of 150°C is violated. Note that the circuit is provided as an auxiliary only and does not necessarily provide the IC with a perfect protection from any kind of damages.

Note 1: TB67B008 means the TB67B008FTG and the TB67B008FNG.

Note 2: TB67B008B means the TB67B008BFTG and the TB67B008BFNG.

Note 3: TB67B008A means the TB67B008AFTG and the TB67B008AFNG.



#### 11. Under Voltage Lock Circuit (UVLO)

This IC includes an under voltage lockout circuit.

It resets the internal logic and makes all output transistors turning off (high-impedance: Hi-Z) when VM decreases to 3.4 V (typ.) or less. The hysteresis width of under voltage lockout is 0.3 V (typ.). The releasing voltage is 3.7 V (typ.).

This IC resets the internal logic and makes all output transistors turning off (high-impedance: Hi-Z) when VREG decreases to 3.0 V (typ.) or less. The hysteresis width of under voltage lockout is 0.2 V (typ.). The releasing voltage is 3.2 V (typ.).

Note: Wait time for returning the startup operation depends on the state of the motor; stopping and the rotation number in futile state, etc. It is approximately from 0.1 s to 0.3 s.



Note 1: TB67B008 means the TB67B008FTG and the TB67B008FNG.

Note 2: TB67B008B means the TB67B008BFTG and the TB67B008BFNG.

Note 3: TB67B008A means the TB67B008AFTG and the TB67B008AFNG.





Note 1: TB67B008 means the TB67B008FTG and the TB67B008FNG.

Note 2: TB67B008B means the TB67B008BFTG and the TB67B008BFNG.

Note 3: TB67B008A means the TB67B008AFTG and the TB67B008AFNG.



# I/O Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

| Pin Name                           | I/O Signal                                                                                                                                                                                                                                            | I/O Internal Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FST<br>SEL_ADJ                     | Forced commutation frequency select input pin Output PWM duty cycle function setting pin                                                                                                                                                              | VREG VREG 50 kΩ (typ.)  FST 50 kΩ (typ.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ADJ0<br>ADJ1<br>ADJ2<br>LA<br>FPWM | Adjusting pin for characteristics of speed command input Adjusting pin 1 for characteristics of output PWM duty cycle Adjusting pin 2 for characteristics of output PWM duty cycle Lead angle setting input pin Output PWM frequency select input pin | ADJO ADJ1 ADJ2 O W |
| VST                                | Output PWM duty cycle setting pin in DC excitation and forced commutation modes                                                                                                                                                                       | VREG V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| TSP                                | Speed command input pin (PWM duty cycle control in sensorless drive mode                                                                                                                                                                              | TSP \$ 50 kΩ (typ.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Pin Name            | I/O Signal                                                                                                                                                             | I/O Internal Circuit          |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| VREG                | Reference voltage output                                                                                                                                               | VM VM VM VREG                 |
| FG_OUT<br>LD_OUT    | Rotation speed detection signal output pin (open-drain) Lock detecting signal output pin (open-drain) An externally attached pull-up resistor enables the High output. | FG_OUT<br>LD_OUT              |
| TEST                | Test pin<br>Connect to ground.                                                                                                                                         | TEST O                        |
| TIP<br>TRE<br>TSTEP | Connection pin for a capacitor to set the DC excitation time Connection pin for a capacitor to set the restart time Pin for the Output PWM duty cycle function         | VREG VREG VREG  TIP TRE TSTEP |
| OSCCR               | Internal OSC setting pin                                                                                                                                               | OSCCR O                       |



| Pin Name                 | I/O Signal                                                                                                                                                                      | I/O Internal Circuit |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| U<br>V<br>W<br>VM<br>COM | U-phase output V-phase output W-phase output Motor power supply pin Connection pin for the center tap of the motor pin Connection pin for output current detecting resistor pin | VRB = 0.25 V (typ.)  |



## Absolute Maximum Ratings (Note) (Ta = 25 °C)

| Characteristics       | Symbol                    | Rating                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Unit |
|-----------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Power supply voltage  | VM                        | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ٧    |
|                       | V <sub>IN1</sub> (Note1)  | -0.3 to 6.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ٧    |
| Input voltage         | V <sub>IN2</sub> (Note2)  | -0.3 to 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ٧    |
|                       | V <sub>IN3</sub> (Note3)  | VM 25  IN1 (Note1) -0.3 to 6.0  IN2 (Note2) -0.3 to 25  IN3 (Note3) -0.3 to VREG+0.3  JT1 (Note4) 25  JT2 (Note5) 25  JT1 (Note6) 3 (Note9)  JT2 (Note7) 10                                                                                                                                                                                                                                                                                                                                                                                                  | ٧    |
| Output voltage        | V <sub>OUT1</sub> (Note4) | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ٧    |
| Output voltage        | V <sub>OUT2</sub> (Note5) | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ٧    |
|                       | I <sub>OUT1</sub> (Note6) | 3 (Note9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Α    |
| Output current        | I <sub>OUT2</sub> (Note7) | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | mA   |
|                       | I <sub>OUT3</sub> (Note8) | VM         25           V <sub>IN1</sub> (Note1)         -0.3 to 6.0           V <sub>IN2</sub> (Note2)         -0.3 to 25           V <sub>IN3</sub> (Note3)         -0.3 to VREG+0.3           V <sub>OUT1</sub> (Note4)         25           V <sub>OUT2</sub> (Note5)         25           I <sub>OUT1</sub> (Note6)         3 (Note9)           I <sub>OUT2</sub> (Note7)         10           I <sub>OUT3</sub> (Note8)         5           P <sub>D1</sub> 3.37 (Note10)           P <sub>D2</sub> 2.2 (Note11)           T <sub>opr</sub> -40 to 105 | mA   |
| Dower discipation     | P <sub>D1</sub>           | 3.37 (Note10)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | W    |
| Power dissipation     | P <sub>D2</sub>           | 2.2 (Note11)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | W    |
| Operating temperature | T <sub>opr</sub>          | -40 to 105                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | °C   |
| Storage temperature   | T <sub>stg</sub>          | -55 to 150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | °C   |

Note: The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.

Exceeding the rating (s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.

Please use this IC within the specified operating ranges.

Note1: V<sub>IN1</sub> is applicable to the voltage at the following pins:

TSP pin

Note2: V<sub>IN2</sub> is applicable to the voltage at the following pin:

COM pin.

Note3: V<sub>IN3</sub> is applicable to the voltage at the following pins.

SEL\_SP pin, ADJ0 pin, ADJ1 pin, ADJ2 pin, OSCCR pin,

VST pin, FPWM pin, LA pin, SEL ADJ pin, FST pin, TSTEP pin, TIP pin, and TRE pin

Note4: V<sub>OUT1</sub> is applicable to the voltage at the following pins:

U pin, V pin, and W pin

Note5:  $V_{\text{OUT2}}$  is applicable to the voltage at the following pins:

FG OUT/LD OUT pin

Note6: I<sub>OUT1</sub> is the current from the following pins:

U pin, V pin, and W pin

Note7: I<sub>OUT2</sub> is the current from the following pins:

FG\_OUT/LD\_OUT pin

Note8: I<sub>OUT3</sub> is the current from the following pin:

VREG pin.

Note9: Output current may be limited by the ambient temperature or the device implementation. The maximum junction temperature should not exceed 150°C

Note10: WQFN24: When mounted on the board (4 layers: FR4: 74 mm x 74 mm x 1.6 mm)

Note11: SSOP24: When mounted on the board (JEDEC-compatible 4 layers: FR4: 76.2 mm x 114.3 mm x 1.6 mm)



# **Operating Ranges**

| Characteristics                | Symbol             | Min | Тур. | Max | Unit |
|--------------------------------|--------------------|-----|------|-----|------|
| Power supply voltage 1         | VM <sub>opr1</sub> | 5.5 | 12   | 22  | V    |
| Power supply voltage 2 (Note1) | VM <sub>opr2</sub> | 4   | 5    | 5.5 | ٧    |
| Input frequency of TSP pin     | foprTSP            | 0.4 | 25   | 100 | kHz  |

Note 1: When voltage of VM is 5.5 V or less, the characteristics of the ON-resistance of output transistor and VREG output voltage change.

## Package Power Dissipation (Reference data)

#### · WQFN24



#### · SSOP24





# **Electrical Characteristics (Ta = 25°C, VM = 12 V, unless otherwise specified)**

| Characteristics                                       | Symbol              | Test Conditions                                                                      | Min      | Тур.   | Max    | Unit |  |
|-------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------|----------|--------|--------|------|--|
| Static power supply current at VM                     | IM                  | When TSP pin = 0 V                                                                   | _        | 5.5    | 8      | mA   |  |
| Dynamic power supply current at VM                    | IM <sub>(opr)</sub> | When TSP pin = VREG,<br>RS pin = TIP pin = COM pin = 0 V                             | _        | 6      | 8.5    | mA   |  |
| Input current                                         | I <sub>IN1(H)</sub> | When V <sub>IN</sub> = 5 V<br>FST, SEL_ADJ pins                                      | _        | 100    | 150    |      |  |
|                                                       | lin1(L)             | When V <sub>IN</sub> = 0 V,<br>FST, SEL_ADJ pins                                     | -150     | -100   | _      |      |  |
|                                                       | IIN2D(H)            | When V <sub>IN</sub> = VREG, TSP pin                                                 | _        | 100    | 150    | μΑ   |  |
|                                                       | lin2D(L)            | When V <sub>IN</sub> = 0 V, TSP pin                                                  | -1       | _      | 1      |      |  |
|                                                       | lin3                | When V <sub>IN</sub> = 0 V to VREG<br>ADJ0, ADJ1, ADJ2, VST, LA, FPWM pins           | -1       | _      | 1      |      |  |
|                                                       | VIN1(H)             | TSP pin                                                                              | 2.0      |        | _      | V    |  |
|                                                       | VIN1(L)             | 13Ε μπ                                                                               | 0        |        | 8.0    |      |  |
|                                                       | VIN2(H)             |                                                                                      | VREG ×   | _      | VREG + |      |  |
| Input voltage                                         | V 1142(11)          |                                                                                      | 0.8      |        | 0.3    |      |  |
| mpat voltago                                          | VIN2(M)             | FST, SEL ADJ pins                                                                    | VREG ×   | _      | VREG × |      |  |
|                                                       | V IIVZ(IVI)         | - 1 31, 3EL_AD3 pills                                                                | 0.4      |        | 0.6    |      |  |
|                                                       | VIN2(L)             |                                                                                      | 0        | _      | VREG × |      |  |
|                                                       | V IIVZ(L)           |                                                                                      |          |        | 0.2    |      |  |
| Input voltage hysteresis                              | V1hys               | TSP pin (Reference data)                                                             | _        | 0.12   | _      | V    |  |
| Output PWM duty cycle increasing time                 | Tsoft               | When a value of the capacitor connected to TSTEP pin = 0.01 $\mu$ F (Reference data) | _        | 0.0986 | _      | s    |  |
| DC excitation time                                    | Tip                 | When a value of the capacitor connected to TIP pin = $0.1 \mu F$ (Reference data)    |          | 0.986  | _      | Ø    |  |
| Restart time                                          | Tre                 | When a value of the capacitor connected to TRE pin = 1 $\mu$ F (Reference data)      |          | 9.86   | _      | s    |  |
| High-level output voltage at TIP, TRE, and TSTEP pins | VH                  | _                                                                                    | 2.25     | 2.5    | 2.75   | >    |  |
| Low-level output voltage at TIP, TRE, and TSTEP pins  | VL                  | _                                                                                    | 0.45     | 0.5    | 0.55   | ٧    |  |
| COM pin input current                                 | Ісом                | _                                                                                    | -5       | -1.3   | 1      | μA   |  |
| Position detection comparator offset voltage          | Voffset             | (Reference data)                                                                     | -10      | 0      | 10     | mV   |  |
| Low-level output voltage at FG_OUT/LD_OUT pins        | VLFG_OUT            | When IOUT = 5 mA                                                                     | 0        | _      | 0.5    | V    |  |
| Leakage current at FG_OUT/LD_OUT pins                 | ILFG_OUT            | When Vout = 25 V                                                                     | _        | 0      | 2      | μΑ   |  |
|                                                       | Ron1(H)             | When Iout = -0.1 A                                                                   | _        | 0.3    | 0.6    |      |  |
| ON-resistance of Output transistor                    | Ron1(L)             | When IOUT = 0.1 A                                                                    | _        | 0.3    | 0.6    | _    |  |
| at the U, V and W pins                                | Ron2(H)             | When I <sub>OUT</sub> = -0.1 A, VM = 4.0 V                                           | _        | 0.33   | 0.6    | Ω    |  |
| , -                                                   | RON2(L)             | When I <sub>OUT</sub> = 0.1 A, VM = 4.0 V                                            | _        | 0.33   | 0.6    |      |  |
| Output leakage current at the U, V                    | IL(H)               | When Vout = 0 V                                                                      | -10      | 0      | _      | +-+  |  |
| and W pins                                            | IL(L)               | When Vout = 25 V                                                                     | _        | 0      | 10     | μΑ   |  |
| Output diodes' forward voltage at                     | V <sub>F(H)</sub>   | When I <sub>OUT</sub> = 1.5 A                                                        |          |        |        | . V  |  |
|                                                       |                     | (Reference data)                                                                     | _        | 1.0    | 1.4    |      |  |
| the U, V and W pins                                   |                     | When Iout = -1.5 A                                                                   |          |        |        |      |  |
| ano o, v ana vv pino                                  |                     | (Reference data)                                                                     | -        | 1.0    | 1.4    |      |  |
| VST ON resistance in power on                         | RVST                | — (Neierence data)                                                                   | <u> </u> | 600    | 1000   | Ω    |  |
| Masking time of current limit                         | T <sub>RS</sub>     | (Reference data)                                                                     | _        | 3      | _      | μs   |  |
| detection  Voltage of RS pin for current limit        | V <sub>RS</sub>     | _                                                                                    | 0.225    | 0.25   | 0.275  | V    |  |
| detection                                             |                     |                                                                                      |          |        |        |      |  |

30 2019-03-18



| Characteristics                                     | Symbol           | Test Conditions                                        | Min   | Тур.  | Max   | Unit |  |
|-----------------------------------------------------|------------------|--------------------------------------------------------|-------|-------|-------|------|--|
| PWM oscillation frequency                           | FPWM4            | (Reference data)                                       | 171.5 | 190.6 | 209.7 |      |  |
|                                                     | FPWM3            | (Reference data)                                       | 85.7  | 95.3  | 104.9 | kHz  |  |
|                                                     | FPWM2            | (Reference data)                                       | 42.8  | 47.7  | 52.5  |      |  |
|                                                     | FPWM1            | (Reference data)                                       | 21.4  | 23.8  | 26.3  |      |  |
| OSC frequency                                       | osc              | When R = 20 k $\Omega$ and C = 180 pF (Reference data) | 10.98 | 12.2  | 13.42 | MHz  |  |
| Masking time of over current detection circuit      | T <sub>ISD</sub> | (Reference data)                                       | _     | 3     | _     | μs   |  |
| Threshold current of over current detection circuit | lisp             | (Reference data)                                       | 3     | 4.5   | 6     | Α    |  |
| Threshold temperature of thermal                    | TSD              | (Reference data)                                       | _     | 165   | _     |      |  |
| shutdown circuit                                    | TSDhys           | Hysteresis width (Reference data)                      | _     | 15    | _     | °C   |  |
| UVLO detection voltage at the VM pin                | VMUVLO           | _                                                      | 3.1   | 3.4   | 3.7   | ٧    |  |
| UVLO releasing voltage at the VM pin                | VMUVLOR          | _                                                      | 3.4   | 3.7   | 3.98  | ٧    |  |
| UVLO detection voltage at the VREG pin              | VREGUVLO         | _                                                      | 2.7   | 3.0   | 3.3   | ٧    |  |
| UVLO releasing voltage at the VREG pin              | VREGUVLOR        | _                                                      | 2.9   | 3.2   | 3.45  | ٧    |  |
| VREG output voltage                                 | VREG1            | When IVREG = -5 mA                                     | 4.5   | 5     | 5.5   | V    |  |
|                                                     | VREG2            | When IVREG = -5 mA, VM = 4.0 V                         | 3.6   | 3.9   | 4.0   | V    |  |

Note: Reference data means that the data is not implemented testing before shipping.

31 2019-03-18



# **Application Circuit Example**

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

Providing these application circuit examples does not grant a license for industrial property rights.





# **Package Dimensions**

P-WQFN24-0404-0.50-004

Unit: mm



Weight: 0.04 g (typ.)



SSOP24-P-300-0.65A

Unit: mm





8.3 MAX 7.8 ± 0.2 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.500 1.5

Detail figure of pin tip shape



Weight: 0.13 g (typ.)



#### **Notes on Contents**

#### 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

#### 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

#### 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

#### 4. Application Circuits

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

Providing these application circuit examples does not grant a license for industrial property rights.

#### 5. Test Circuits

Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

### **IC Usage Considerations**

#### Notes on handling of ICs

- (1) The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.
  Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- (2) Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- (3) If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition.

  Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- (4) Do not insert devices in the wrong orientation or incorrectly.

  Make sure that the positive and positive terminals of power.
  - Make sure that the positive and negative terminals of power supplies are connected properly. Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
  - In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.



(5) Carefully select external components (such as inputs and negative feedback capacitors) and load components (such as speakers), for example, power amp and regulator.

If there is a large amount of leakage current such as input or negative feedback condenser, the IC output DC voltage will increase. If this output voltage is connected to a speaker with low input withstand voltage, overcurrent or IC failure can cause smoke or ignition. (The over current can cause smoke or ignition from the IC itself.) In particular, please pay attention when using a Bridge Tied Load (BTL) connection type IC that inputs output DC voltage to a speaker directly.

#### Points to remember on handling of ICs

#### (1) Over current detection Circuit

Over current detection circuits (referred to as current limiter circuits) do not necessarily protect ICs under all circumstances. If the Over current detection circuits operate against the over current, clear the over current status immediately.

Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the over current detection circuit to not operate properly or IC breakdown before operation. In addition, depending on the method of use and usage conditions, if over current continues to flow for a long time after operation, the IC may generate heat resulting in breakdown.

#### (2) Thermal Shutdown Circuit

Thermal shutdown circuits do not necessarily protect ICs under all circumstances. If the thermal shutdown circuits operate against the over temperature, clear the heat generation status immediately. Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the thermal shutdown circuit to not operate properly or IC breakdown before operation.

#### (3) Heat Radiation Design

In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature  $(T_j)$  at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

#### (4) Back-EMF

When a motor reverses the rotation direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.



#### RESTRICTIONS ON PRODUCT USE

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
  Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
  OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

https://toshiba.semicon-storage.com/