<span id="page-0-0"></span>

# 30 MHz Dual Programmable Filters and Variable Gain Amplifiers

# ADRF6510

#### **FEATURES**

**Matched pair of programmable filters and VGAs Continuous gain control range: −5 dB to +45 dB 6-pole filter** 

**1 MHz to 30 MHz in 1 MHz steps, 0.5 dB corner frequency SPI programmable 6 dB front-end gain step IMD3: >55 dBc for 1.5 V p-p composite output HD2, HD3: >60 dBc for 1.5 V p-p output Differential input and output Adjustable output common-mode voltage Optional dc output offset correction Power-down feature Single 5 V supply operation** 

#### **APPLICATIONS**

**Baseband I/Q receivers Diversity receivers ADC drivers** 

#### **GENERAL DESCRIPTION**

The ADRF6510 is a matched pair of fully differential low noise and low distortion programmable filters and variable gain amplifiers (VGAs). Each channel is capable of rejecting large out-ofband interferers while reliably boosting the wanted signal, thus reducing the bandwidth and resolution requirements on the analog-to-digital converters (ADCs). The excellent matching between channels and their high spurious-free dynamic range over all gain and bandwidth settings make the ADRF6510 ideal for quadrature-based (IQ) communication systems with dense constellations, multiple carriers, and nearby interferers.

The filters provide a six-pole Butterworth response with 0.5 dB corner frequencies programmable through the SPI port from 1 MHz to 30 MHz in 1 MHz steps. The preamplifier that precedes the filters offers a pin-programmable option of either 6 dB or 12 dB of gain. The preamplifier sets a differential input impedance of 400  $\Omega$  and has a common-mode voltage that defaults to 2.1 V but can be driven from 1.5 V to 2.5 V.

#### **FUNCTIONAL BLOCK DIAGRAM**



The variable gain amplifiers that follow the filters provide 50 dB of continuous gain control with a slope of 30 mV/dB. The output buffers provide a differential output impedance of 20  $\Omega$  that is capable of driving 1.5 V p-p into 1 kΩ loads. The output commonmode voltage defaults to VPS/2, but it can be programmed via the VOCM pin. The built-in dc offset correction loop can be disabled if dc-coupled operation is desired. The high-pass corner frequency is defined by external capacitors on the OFS1 and OFS2 pins.

The ADRF6510 operates from a 4.75 V to 5.25 V supply and consumes a maximum supply current of 258 mA when programmed to the highest bandwidth setting. When disabled, it consumes 2 mA. The ADRF6510 is fabricated in an advanced silicon-germanium BiCMOS process and is available in a 32-lead, exposed paddle LFCSP. Performance is specified over the −40°C to +85°C temperature range.

**Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

# <span id="page-1-0"></span>**TABLE OF CONTENTS**





### **REVISION HISTORY**

4/10-Revision 0: Initial Version

### <span id="page-2-0"></span>**SPECIFICATIONS**

VPS = 5 V, T<sub>A</sub> = 25°C, Z<sub>SOURCE</sub> = 400  $\Omega$ , Z<sub>LOAD</sub> = 1 k $\Omega$ , V<sub>OUT</sub> = 1.5 V p-p, bandwidth setting = 30 MHz, GNSW = 0 V, unless otherwise noted.

#### **Table 1.**





#### <span id="page-4-0"></span>**TIMING DIAGRAMS**

<span id="page-4-1"></span>

<span id="page-4-2"></span>Figure 3. Read Mode Timing Diagram

### <span id="page-5-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 2.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### <span id="page-6-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### **Table 3. Pin Function Descriptions**



### <span id="page-7-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

VPS = 5 V, T<sub>A</sub> = 25°C, Z<sub>SOURCE</sub> = 400 Ω, Z<sub>LOAD</sub> = 1 kΩ, V<sub>OUT</sub> = 1.5 V p-p, GNSW = 0 V, unless otherwise noted.



Figure 5. In-Band Gain vs. V<sub>GAIN</sub> over Supply and Temperature (Bandwidth Setting = 30 MHz)



Figure 6. Gain vs. Frequency by  $V_{GAIN}$  (Bandwidth Setting = 30 MHz)



Figure 7. Gain Matching vs. V<sub>GAIN</sub> (Bandwidth Setting = 30 MHz)



Figure 8. Gain Conformance vs. V<sub>GAIN</sub> over Supply and Temperature (Bandwidth Setting = 30 MHz)



Figure 9. 6 dB Gain Step and Gain Error vs. Frequency (Bandwidth Setting = 30 MHz,  $V_{GAIN} = 0 V$ )



Figure 10. Output P1dB vs. GAIN at 15 MHz (Bandwidth Setting = 30 MHz)

09002-007



Figure 11. Frequency Response vs. Bandwidth Setting (Gain = 30 dB), Log Scale



Figure 12. Frequency Response vs. Bandwidth Setting (Gain = 30 dB), Linear Scale



(Gain = 26 dB, Bandwidth Setting = 30 MHz)





Figure 15. Group Delay Mismatch vs. Frequency (Bandwidth Setting = 30 MHz)











Figure 19. HD2 vs. Gain over Output Common-Mode Voltage (Bandwidth Setting = 30 MHz)



Figure 20. HD3 vs. Gain over Supply and Temperature (Bandwidth Setting = 30 MHz)



Figure 21. HD3 vs. Gain over Output Common-Mode Voltage (Bandwidth Setting = 30 MHz)



Figure 22. In-Band OIP3 vs. Gain (Bandwidth Setting = 30 MHz)









Figure 30. Output Noise Density vs. Gain by Bandwidth Setting, Preamp Gain = 6 dB (Noise at 1/2 Bandwidth)



Figure 31. Output Noise Density vs. Gain by Bandwidth Setting, Preamp Gain = 12 dB (Noise at 1/2 Bandwidth)



Figure 32. Output Noise Density vs. Frequency (Bandwidth Setting = 1 MHz)



Figure 33. Output Noise Density vs. Frequency (Bandwidth Setting = 20 MHz)



(Bandwidth Setting = 30 MHz, Blocker at 150 MHz)



Figure 35. Input Impedance vs. Frequency (Bandwidth Setting = 30 MHz)



Figure 36. Output Impedance vs. Frequency (Bandwidth Setting = 30 MHz)



(Bandwidth Setting = 30 MHz)



Figure 38. Current Consumption vs. Bandwidth Setting (Gain = 20 dB)



Figure 39. Current Consumption vs. Temperature over Supply (Bandwidth Setting = 30 MHz)



(Bandwidth Setting = 30 MHz)

### <span id="page-13-0"></span>THEORY OF OPERATION

The ADRF6510 consists of a matched pair of buffered, programmable filters followed by variable gain amplifiers and output ADC drivers. The block diagram of a single channel is shown in [Figure 41](#page-13-1). The programmability of the bandwidth and of the pre- and post-filtering gain offers great flexibility when coping with signals of varying levels in the presence of noise and large, undesired signals nearby. The entire differential signal chain is dc-coupled with flexible interfaces at the input and output. The bandwidth and gain setting controls for the two channels are shared, ensuring close matching of their magnitude and phase responses. The ADRF6510 can be fully disabled through the ENBL pin.



<span id="page-13-1"></span>Figure 41. Signal Path Block Diagram for a Single Channel of the ADRF6510

Filtering and amplification are fundamental operations in any signal processing system. Filtering is necessary to select the intended signal while rejecting out-of-band noise and interferers. Amplification increases the level of the desired signal to overcome noise added by the system. When used together, filtering and amplification can extract a low level signal of interest in the presence of noise and out-of-band interferers. Such analog signal processing alleviates the requirements on the analog, mixed signal, and digital components that follow.

### <span id="page-13-4"></span>**INPUT BUFFERS**

<span id="page-13-2"></span>The input buffers provide a convenient interface to the sensitive filter sections that follow. They set a differential input impedance of 400 Ω and sit at a nominal common-mode voltage of VPS/2. The inputs can be dc-coupled or ac-coupled. If using direct dc-coupling, the common-mode voltage,  $V_{CM}$ , can range from 1.5 V to 3 V. A current flows into or out of the input pins to accommodate the difference in common-mode voltages. The current into each pin is given by

 $(V_{\rm CM} - (VPS/2))/200 \Omega$ 

The input buffers in both channels can be configured simultaneously to a gain of 6 dB or 12 dB through the GNSW pin. When configured for a 6 dB gain, the buffers support up to a 1 V p-p differential input level with >50 dBc harmonic distortion. For a 12 dB gain setting, the buffers support 0.5 V p-p inputs.

### <span id="page-13-5"></span>**PROGRAMMABLE FILTERS**

<span id="page-13-3"></span>The integrated programmable filter is the key signal processing function in the ADRF6510. The filters follow a six-pole Butterworth prototype response that provides a compromise between band rejection, ripple, and group delay. The 0.5 dB bandwidth is programmed from 1 MHz to 30 MHz in 1 MHz steps via the serial programming interface (SPI) as described in the [Programming](#page-15-1)  [the Filters](#page-15-1) section.

The filters are designed so that the Butterworth prototype filter shape and group delay responses vs. frequency are retained for any bandwidth setting. [Figure 42](#page-13-2) and [Figure 43](#page-13-3) illustrate the ideal six-pole Butterworth gain and group delay responses, respectively. The group delay,  $\tau_{g}$ , is defined as

$$
\tau_g=-\partial\phi/\partial\omega
$$

where:

09002-042

φ is the phase in radians.

 $\omega = 2\pi f$  is the frequency in radians/second.

Note that for a frequency scaled filter prototype, the absolute magnitude of the group delay scales inversely with the bandwidth; however, the shape is retained. For example, the peak group delay for a 28 MHz bandwidth setting is 14× less than for a 2 MHz setting.



Figure 42. Sixth-Order Butterworth Magnitude Response for 0.5 dB Bandwidths; Programmed from 2 MHz to 29 MHz in 1 MHz Steps





<span id="page-14-2"></span><span id="page-14-0"></span>The corner frequency of the filters is defined by RC products, which can vary by  $\pm 30\%$  in a typical process. Therefore, all the parts are factory calibrated for corner frequency, resulting in a residual ±10% corner frequency variation over the −40°C to +85°C temperature range. Although absolute accuracy requires calibration, the matching of RC products between the pair of channels is better than 1% by observing careful design and layout practices. Calibration and excellent matching ensure that the magnitude and group delay responses of both channels track together, a critical requirement for digital IQ-based communication systems.

### **VARIABLE GAIN AMPLIFIERS (VGAs)**

The VGAs are implemented using the Analog Devices, Inc., patented X-AMP® architecture, consisting of a tapped 50 dB attenuator followed by a fixed-gain amplifier. The X-AMP architecture generates a linear-in-dB monotonic gain response with low ripple. The gain is controlled through the high impedance GAIN pin with an accurate slope of 30 mV/dB. The gain response shown in [Figure 44](#page-14-1) shows the GAIN pin voltage range and the absence of gain foldback at high VGAIN.



Showing Consistent Slope and Low Error

#### <span id="page-14-3"></span><span id="page-14-1"></span>**OUTPUT BUFFERS/ADC DRIVERS**

The low impedance (20  $\Omega$ ) output buffers of the ADRF6510 are designed to drive either ADC inputs or subsequent amplifier stages. They are capable of delivering up to 4 V p-p composite two-tone signals into 500  $\Omega$  differential loads with >60 dBc IM3. The output common-mode voltage defaults to VPS/2, but it can be adjusted from 1.5 V to 3.0 V without loss of drive capability by presenting the VOCM pin with the desired common-mode voltage. The high input impedance of VOCM allows the ADC reference output to be connected directly. Even though the signal path is fully dc-coupled and the dc offset compensation loop can remove undesired dc offsets (see the [DC Offset](#page-14-2)  [Compensation Loop](#page-14-2) section), the output buffers can be accoupled to the next stage by properly selecting the coupling capacitors according to the load impedance.

### **DC OFFSET COMPENSATION LOOP**

In many signal processing applications, no information is carried in the dc level. In fact, dc voltages and other low frequency disturbances can often dominate the intended signal and consume precious dynamic range in the analog path and bits in the data converters. These dc voltages can be present with the desired input signal or can be generated inside the signal path by inherent dc offsets or other unintended signaldependent processes such as self-mixing or rectification.

Because the ADRF6510 is fully dc-coupled, it may be necessary to remove these offsets to realize the maximum signal-to-noise ratio (SNR). This can be achieved with ac-coupling capacitors at the input and output pins, but that would require large values because the impedances are fairly low, and high-pass corners may need to be <10 Hz in some cases. To address the issue of dc offsets, the ADRF6510 provides an offset correction loop that nulls the output differential dc level as shown in [Figure 45.](#page-14-3) If the correction loop is not required, it can be disabled through the OFDS pin.



Figure 45. Offset Compensation Loop Operates Around the VGA and Output Buffer

The offset control loop creates a high-pass corner, f<sub>HP</sub>, that is superimposed on the normal Butterworth filter response. Typically, f<sub>HP</sub> is many orders of magnitude lower than the lower programmed filter bandwidth so that there is no interaction between them. Setting f<sub>HP</sub> is accomplished with capacitors, C<sub>OFS</sub>, from the OFS1 and OFS2 pins to ground. Because the correction loop works around the VGA section,  $f_{HP}$  is also dependent on the gain of the VGA. In general, the expression for f<sub>HP</sub> is given by

$$
f_{HP} (Hz) = 1.2 \times (Gain/C_{OPS})
$$

where:

Gain is expressed in linear terms, not in decibels (dB).  $C<sub>OFS</sub>$  is expressed in microfarads ( $\mu$ F).

Note that  $f_{HP}$  increases in proportion to the gain. For this reason, C<sub>OFS</sub> should be chosen at the highest operating gain to guarantee that  $f_{HP}$  is always below the maximum limit required by the system.

### <span id="page-15-1"></span><span id="page-15-0"></span>**PROGRAMMING THE FILTERS**

The 0.5 dB corner frequencies for both filters are programmed simultaneously through the SPI port. A 5-bit register stores the codes for corner frequencies of 1 MHz through 30 MHz (see [Table 4](#page-15-2)). The SPI protocol not only allows frequency codes to be written to the DATA pin but also allows the stored code to be read back from the SDO pin.

The latch enable (LE) pin must first go to a Logic 0 for a read or write cycle to begin. On the next rising edge of the clock (CLK), a Logic 1 on the DATA pin initiates a write cycle, whereas a Logic 0 on the DATA pin initiates a read cycle. In a write cycle, the next five CLK rising edges latch the frequency code, LSB first. When LE goes high, the write cycle is completed and the frequency code is presented to the filter. In a read cycle, the next five CLK falling edges present the stored frequency code, LSB first. When LE goes high, the read cycle is completed. Detailed timing diagrams are shown in [Figure 2](#page-4-1) and [Figure 3.](#page-4-2)



<span id="page-15-2"></span>

**NOISE CHARACTERISTICS** 

The output noise behavior of the ADRF6510 depends on the gain and bandwidth settings. Both the filter sections and the VGAs contribute to the total noise at the output. The filter contributes a noise spectral density profile that is flat at low frequencies, peaks near the corner frequency, and then rolls off as the filter poles roll off the gain. The magnitude of the noise spectral density, expressed in  $\frac{nV}{\sqrt{Hz}}$ , varies inversely with the square root of the bandwidth setting, resulting in a total integrated noise in nV that is nearly constant with bandwidth setting.

The X-AMP type VGAs used in the ADRF6510 contribute a fixed noise spectral density to the output, independent of the gain setting, of  $-130$  dBV/ $\sqrt{Hz}$ , which is equivalent to 316 nV/√Hz. Although the VGA noise contribution to the output is fixed, the gain of the VGA controls the relative contribution of the filter noise.

[Figure 46](#page-15-3) and [Figure 47](#page-16-1) show the total output noise spectral density vs. frequency for different bandwidth settings. At low values of VGA gain, the noise at the output is the flat spectral density contributed by the VGA because the filter noise is suppressed by the VGA attenuation. As the gain increases, more of the filter noise appears at the output. Because the filter noise increases at lower bandwidth settings, it overwhelms the VGA noise floor. In either case, the noise density asymptotically approaches the −130 dBV/√Hz limit set by the VGA at the highest frequencies. For other values of VGA gain and bandwidth setting, the detailed shape of the noise spectral density changes.



Figure 46. Total Output Noise with a 20 MHz Corner Frequency for Three Different Gain Settings

<span id="page-15-3"></span>1 MSB first.

<span id="page-16-0"></span>

<span id="page-16-1"></span>Note that the noise spectral density outside the filter bandwidth is limited by the fixed VGA output noise. It may be necessary to use an external, fixed-frequency, passive filter prior to an analogto-digital conversion to prevent noise aliasing from degrading the signal-to-noise ratio. The higher the sampling rate relative to the maximum ADRF6510 corner frequency setting to be used, the lower the order of the external filter.

### **DISTORTION CHARACTERISTICS**

The distortion performance of the ADRF6510 is similar to its noise performance. The filters and the VGAs contribute to the overall distortion and signal handling capabilities. Furthermore, the front end must also cope with out-of-band signals that can be larger than the in-band signals. These out-of-band signals are filtered before reaching the VGA. It is important to understand the signals presented to the ADRF6510 and to match these signals with the input and output characteristics of the part.

When the gain is low, the distortion is typically limited by the input section because the output is not driven to its maximum capacity. When the gain is high, the distortion is likely limited by the output section because the input is not driven to its maximum capacity. An exception to this is when the input is driven with a small desired signal in combination with a large out-of-band signal. In this case, the out-of-band signal may drive the input to distort. As long as the input is not overdriven, the out-of-band signal is removed by the filter. A high VGA gain is still needed to raise the small desired signal to a higher level at the output. The overall distortion introduced by the part depends on the input drive level, including the out-of-band signals, and the desired output signal level.

As noted in the [Input Buffers](#page-13-4) section, the input section can handle a total signal level of 1 V p-p for a 6 dB preamplifier and 500 mV p-p for a 12 dB preamplifier with >50 dBc harmonic distortion. This includes both in-band and out-of-band signals.

To distinguish and quantify the distortion performance of the input section, two different IP3 specifications are presented. The first is called in-band IP3 and refers to a two-tone test where the signals are inside the filter bandwidth. This is exactly the same figure of merit familiar to communications engineers in which the third-order intermodulation level, IM3, is measured.

To quantify the effect of out-of-band signals, a new out-of-band (OOB) IIP3 figure of merit is introduced. This test also involves a two-tone stimulus; however, the two tones are placed out-ofband so that the lower IM3 product lands in the middle of the filter pass band. At the output, only the IM3 product is visible because the original two tones are filtered out. To calculate the OOB IP3 at the input, the IM3 level is referred to the input by the overall gain. The OOB IIP3 allows the user to predict the impact of out-of-band blockers or interferers at an arbitrary signal level on the in-band performance. The ratio of the desired input signal level to the input-referred IM3 at a given blocker level represents a signal-to-distortion limit imposed by the out-of-band signals.

#### **MAXIMIZING THE DYNAMIC RANGE**

The role of the ADRF6510 is to increase the level of a variable in-band signal while minimizing out-of-band signals. Ideally, this is achieved without degrading the SNR of the incoming signal or introducing distortion to the incoming signal.

The first goal is to maximize the output signal swing, which can be defined by the ADC input range or the input signal capacity of the next analog stage. For the complex waveforms often encountered in communication systems, the peak-to-average ratio, or crest factor, must be considered when choosing the peak-to-peak output. From the chosen output signal and the maximum gain of the ADRF6510, the minimum input level can be defined. Lower signal levels do not yield the maximum output and suffer a greater degradation in SNR.

As the input signal level increases, the VGA gain is reduced from its maximum gain point to maintain the desired fixed output level. The output noise, initially dominated by the filter, follows the gain reduction, yielding a progressively better SNR. At some point, the VGA gain drops sufficiently that the constant VGA noise becomes dominant, resulting in a constant SNR from that point. From the perspective of SNR alone, the maximum input level is reached when the VGA reaches its minimum gain.

Distortion must also be considered when maximizing the dynamic range. At low and moderate signal levels, the output distortion is constant and assumed to be adequate for the selected output level. At some point, the input signal becomes large enough that distortion at the input limits the system. The maximum tolerable input signal depends on whether the input distortion becomes unacceptably large or the minimum gain is reached.

<span id="page-17-0"></span>The most challenging scenario in terms of dynamic range is the presence of a large out-of-band blocker accompanying a weaker in-band wanted signal. In this case, the maximum input level is dictated by the blocker and its inclination to cause distortion. After filtering, the weak wanted signal must be amplified to the desired output level, possibly requiring maximum gain. Both the distortion limits associated with the blocker at the input and the SNR limits created by the weaker signal and higher gains are present simultaneously. Furthermore, not only does the blocker scenario degrade the dynamic range, it also reduces the range of input signals that can be handled because a larger part of the gain range is used to simply extract the weak desired signal from the stronger blocker.

### **KEY PARAMETERS FOR QUADRATURE-BASED RECEIVERS**

The majority of digital communication receivers makes use of quadrature signaling, in which bits of information are encoded onto pairs of baseband signals that then modulate in-phase (I)

and quadrature (Q) sinusoidal carriers. Both the baseband and modulated signals appear quite complex in the time domain with dramatic peaks and valleys. In a typical receiver, the goal is to recover the pair of quadrature baseband signals in the presence of noise and interfering signals after quadrature demodulation. In the process of filtering out-of-band noise and unwanted interferers and restoring the levels of the wanted I and Q baseband signals, it is critical to retain their gain and phase integrity over the bandwidth.

The ADRF6510 delivers flat in-band gain and group delay, consistent with a six-pole Butterworth prototype filter as described in the [Programmable Filters](#page-13-5) section. Furthermore, careful design ensures excellent matching of these parameters between the I and Q channels. Although absolute gain flatness and group delay can be corrected with digital equalization, mismatch introduces quadrature errors and intersymbol interference that degrade bit error rates in digital communication systems.

### <span id="page-18-0"></span>APPLICATIONS INFORMATION **BASIC CONNECTIONS**

[Figure 48](#page-18-1) shows the basic connections for operating the ADRF6510. A voltage from 4.75 V to 5.25 V should be applied to the supply pins. Each supply pin should be decoupled with at least one low inductance, surface-mount ceramic capacitor of 0.1 μF placed as close as possible to the device.

The input buffers provide an interface to the sensitive filter sections that follow. They set a differential input impedance of 400 Ω and sit at a nominal common-mode voltage of VPS/2. The inputs can be dc-coupled or ac-coupled. If using direct dc-coupling, the common-mode voltage,  $V_{CM}$ , can range from 1.5 V to 3 V.

The output buffers of the ADRF6510 are low impedance (~20 Ω) designed to drive either ADC inputs or subsequent amplifier stages. The output common-mode voltage defaults to VPS/2 but can be adjusted from 1.5 V to 3.0 V without loss of drive capability by presenting the VOCM pin with the desired common-mode voltage. The high input impedance of VOCM allows the ADC reference output to be connected directly.

To enable the ADRF6510, the ENBL pin must be pulled high. Taking ENBL low disables the device, reducing current consumption to approximately 2 mA at ambient temperature.

### **ERROR VECTOR MAGNITUDE (EVM) PERFORMANCE**

Error vector magnitude (EVM) is a measure used to quantify the performance of a digital radio transmitter or receiver. A signal received by a receiver has all constellation points at their ideal locations; however, various imperfections in the implementation (such as magnitude imbalance, noise floor, and phase imbalance) cause the actual constellation points to deviate from their ideal locations.

In general, a receiver exhibits three distinct EVM limitations vs. received input signal power.

- At strong signal levels, the distortion components falling in-band due to nonlinearities in the device components cause strong degradation to EVM as signal levels increase.
- At medium signal levels, where the signal chain behaves in a linear manner and the signal is well above any notable noise contributions, EVM has a tendency to reach an optimum level determined dominantly by the quadrature accuracy and the precision of the test equipment. As signal levels decrease such that noise is a major contribution, the EVM performance vs. the signal level exhibits a decibelfor-decibel degradation with decreasing signal level.
- At lower signal levels, where noise proves to be the dominant limitation, the decibel EVM proves to be directly proportional to the SNR.



<span id="page-18-1"></span>Figure 48. Basic Connections

<span id="page-19-0"></span>An overall RF-to-baseband EVM performance was obtained with the [ADL5387](http://www.analog.com/ADL5387) IQ demodulator preceding the ADRF6510. An 840 MHz RF signal with a modulation setting of 64 QAM and a 7 MHz symbol rate was used. The local oscillator (LO) is set at 1680 MHz to obtain 840 MHz at the quadrature core after the divide-by-2 stage. The analog gain of the ADRF6510 was adjusted to maintain 1.5 V p-p into a 1 kΩ load impedance. [Figure 49](#page-19-1) shows EVM vs. input power and the corresponding analog gain voltage.



#### <span id="page-19-1"></span>**LOW IF IMAGE REJECTION**

The image rejection ratio is the ratio of the intermediate frequency (IF) [signal level](http://en.wikipedia.org/wiki/Signal_level) produced by the desired [input](http://en.wikipedia.org/wiki/Input) frequency to that produced by the image frequency. The image rejection ratio is expressed in decibels (dB). Appropriate image rejection is critical because the image power can be much higher than that of the desired signal, thereby plaguing the downconversion process.

<span id="page-19-3"></span>[Figure 51](#page-19-2) illustrates the image problem. If the upper sideband is the desired band, a 90° shift to the Q channel cancels the image at the lower sideband. In the same way, if the lower sideband is the desired band, a 90° shift to the I channel cancels the image at the upper sideband. Phase and gain balance between the I and Q channels are critical for high levels of image rejection.

[Figure 50](#page-19-3) shows the image rejection of the [ADL5387](http://www.analog.com/ADL5387) and the ADRF6510 for various baseband frequencies. The modulation is 64 QAM with a 7 MHz symbol rate. Note the following:

- To the right of the 5 MHz center frequency, the filter is programmed to be 5 MHz greater than the centered baseband frequency. This ensures that the signal edge is well within the pass band of the filter. In such cases, where the filter bandwidth is set to be greater than the signal bandwidth, the image rejection of the [ADL5387](http://www.analog.com/ADL5387) tends to be the limiting factor, and the ADRF6510 has minimal effects.
- To the left of 5 MHz—specifically at a center frequency of 3.5 MHz—the filter corner is lowered to the baseband signal edge, degrading the image rejection. When the centered baseband frequency is 3.5 MHz and the filter is set at 7 MHz (instead of a safer 8 MHz), the filter corner conflicts with the edge of the modulated signal. Channel mismatch in group delay characteristics and variation in absolute group delay (from the normal flat response) tend to degrade image rejection.



Figure 50. Image Rejection of the [ADL5387](http://www.analog.com/ADL5387) and ADRF6510

<span id="page-19-2"></span>

Figure 51. Illustration of the Image Problem

<span id="page-20-0"></span>

#### **EXAMPLE BASEBAND INTERFACE**

The noise spectral density of the ADRF6510 outside the filter bandwidth is limited by the fixed VGA output noise. It may be necessary to use an external, fixed-frequency, passive filter prior to an analog-to-digital conversion to prevent noise aliasing from degrading the signal-to-noise ratio. As shown in [Figure 46](#page-15-3) and [Figure 47,](#page-16-1) the noise density at higher frequencies tends to be flat, and any higher IF noise aliasing into the Nyquist zone has minimal effects. Using the [AD9639,](http://www.analog.com/AD9639) a 12-bit ADC with a 210 MSPS sampling rate, the effects of an antialiasing filter present between the ADRF6510 and the ADC showed a minimal 1.5 dB improvement.

When designing an antialiasing filter, it is necessary to consider the overall source and load impedance presented by the ADRF6510 and the ADC input to design the filter network. The differential baseband output impedance of the [ADRF6510](http://www.analog.com/ADL5380) is 20  $\Omega$  and is designed to drive a high impedance ADC input. It may be desirable to terminate the ADC input to a lower impedance by using a terminating resistor, such as 500 Ω. The terminating resistor helps to better define the input impedance at the ADC input at the cost of a slightly reduced gain.

<span id="page-20-1"></span>The order and type of filter network depend on the desired high frequency rejection required, the pass-band ripple, and the group delay. Filter design tables provide outlines for various filter types and orders, illustrating the normalized inductor and capacitor values for a 1 Hz cutoff frequency and 1  $\Omega$  load. After scaling the normalized prototype element values by the actual desired cutoff frequency and load impedance, the series reactance elements are halved to realize the final balanced filter network component values.

As an example, a second-order Butterworth, low-pass filter design is shown in [Figure 53](#page-20-1) where the differential load impedance is 500 Ω and the source impedance is 50 Ω. The normalized series inductor value for the 10-to-1, load-to-source impedance ratio is 0.074 H, and the normalized shunt capacitor is 14.814 F. For a 10.9 MHz cutoff frequency, the single-ended equivalent circuit consists of a 0.54 μH series inductor followed by a 433 pF shunt capacitor.



The balanced configuration is realized as the 0.54 μH inductor is split in half to achieve the network that is shown in [Figure 53](#page-20-1).



A complete design example is shown in [Figure 54.](#page-21-0) A third-order Chebyshev differential filter with a 31 MHz corner frequency interfaces the output of the ADRF6510 to that of an ADC input. The 20  $\Omega$  source impedance reflects the impedance of the output buffer stage. The 500  $Ω$  load resistor defines the input impedance of the ADC. The filter adheres to a 0.1 dB in-band flatness and offers sufficient out-of-band rejection to act as an antialiasing filter.



Figure 54. Third-Order Chebyshev Differential Filter Design Example

<span id="page-21-2"></span><span id="page-21-1"></span><span id="page-21-0"></span>[Figure 55](#page-21-1) and [Figure 56](#page-21-2) show the measured frequency response and group delay of the third-order Chebyshev differential filter.



Figure 56. Third-Order Baseband Filter Group Delay Response

### <span id="page-22-0"></span>EVALUATION BOARD

The ADRF6510 evaluation board is available with software control to program the filter bandwidth. It is a 4-layer board with split ground plane for analog and digital sections. Special care is taken to place the power decoupling capacitors close to the device pins. The board is designed for easy single-ended (through a Mini-Circuits ADT8-1T+ 8:1 balun) or differential configuration for each channel.

#### **EVALUATION BOARD CONTROL SOFTWARE**

The ADRF6510 evaluation board is configured with a USBfriendly interface to program the filter bandwidth of the ADRF6510. The software GUI (see [Figure 57](#page-22-1)) allows users to select a particular frequency to write to the device and also to read back data from the SDO pin that shows the currently programmed filter setting. The software setup files can be downloaded from the ADRF6510 product page at [www.analog.com](http://www.analog.com/).



Figure 57. Evaluation Control Software



### <span id="page-22-1"></span>**SCHEMATICS AND ARTWORK**

Figure 58. Evaluation Board Schematic





Figure 60. Top Layer Silkscreen



Figure 61. Component Side Layout

### <span id="page-24-0"></span>**EVALUATION BOARD CONFIGURATION OPTIONS**

[Table 5](#page-24-1) lists the components of the main section of the ADRF6510 evaluation board.



<span id="page-24-1"></span>

### **USB Section Configuration Options**

[Table 6](#page-25-0) lists the components of the USB section of the ADRF6510 evaluation board.

#### **Table 6.**

<span id="page-25-0"></span>

### <span id="page-26-0"></span>OUTLINE DIMENSIONS



5 mm × 5 mm Body, Very Thin Quad (CP-32-2) Dimensions shown in millimeters

#### **ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

### **NOTES**

<span id="page-27-0"></span>**©2010 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D09002-0-4/10(0)** 



www.analog.com

Rev. 0 | Page 28 of 28