

## 256-Mbit 3.0V Flash

This product is not recommended for new and current designs. For new and current designs, the S25FL256S supersedes S70FL256P. This is the factory-recommended migration path. Refer to the S25FL256S datasheet for specifications and ordering information, and AN98592 for changes required to migrate from existing designs based on S70FL256P.

### **Distinctive Characteristics**

#### **Architectural Advantages**

- Single Power Supply Operation
  - Full voltage range: 2.7 to 3.6V read and write operations
- Memory Architecture
  - Uniform 64 kB sectors
    - Top or bottom parameter block (Two 64-kB sectors broken down into sixteen 4-kB sub-sectors each) for each Flash die
  - Uniform 256 kB sectors (no 4-kB sub-sectors)
  - 256-byte page size
- Program
  - Page Program (up to 256 bytes) in 1.5 ms (typical)
  - Program operations are on a page by page basis
  - Accelerated programming mode via 9V W#/ACC pin
  - Quad Page Programming
- Erase
  - Bulk erase function for each Flash die
  - Sector erase (SE) command (D8h) for 64 kB and 256 kB sectors
  - Sub-sector erase (P4E) command (20h) for 4 kB sectors (for uniform 64-kB sector device only)
  - Sub-sector erase (P8E) command (40h) for 8 kB sectors (for uniform 64-kB sector device only)
- Cycling Endurance
  - 100,000 cycles per sector typical
- Data Retention
  - 20 years typical
- Device ID
  - JEDEC standard two-byte electronic signature
  - RES command one-byte electronic signature for backward compatibility

- One-time programmable (OTP) area on each Flash die for permanent, secure identification; can be programmed and locked at the factory or by the customer
- CFI (Common Flash Interface) compliant; allows host system to identify and accommodate multiple flash devices
- Process Technology
  - Manufactured on 0.09 μm MirrorBit® process technology
- Package Option
  - Industry Standard Pinouts
  - 16-pin SO package (300 mils)
  - 24-ball BGA (6 x 8 mm) package, 5 x 5 pin configuration

### **Performance Characteristics**

- Speed
  - Normal READ (Serial): 40 MHz clock rate
  - FAST\_READ (Serial): 104 MHz clock rate (maximum)
  - DUAL I/O FAST\_READ: 80 MHz clock rate or
  - 20 MB/s effective data rate
- QUAD I/O FAST\_READ: 80 MHz clock rate or
  - 40 MB/s effective data rate
- Power Saving Standby Mode
  - Standby Mode 160 µA (typical)
  - Deep Power-Down Mode 6 μA (typical)

#### **Memory Protection Features**

- Memory Protection
  - W#/ACC pin works in conjunction with Status Register Bits to protect specified memory areas
  - Status Register Block Protection bits (BP2, BP1, BP0) in status register configure parts of memory as read-only

#### **Software Features**

- SPI Bus Compatible Serial Interface

### **General Description**

This document contains information for the S70FL256P device, which is a dual die stack of two S25FL129P die. For detailed specifications, refer to the discrete die datasheet.

| Document Name                                   | Cypress Document Number |
|-------------------------------------------------|-------------------------|
| S25FL129P, 128-Mbit 3.0V Flash Memory Datasheet | 002-00648               |

Cypress Semiconductor Corporation
Document Number: 002-00647 Rev. \*F



### **Contents**

| 1.                                     | Block Diagram                                                                                                         | 3      | 7.              | DC Characteristics                     |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------|-----------------|----------------------------------------|
| 2.                                     | Connection Diagrams                                                                                                   | 4      | 8.              | Test Conditions                        |
| 3.                                     | Input/Output Description                                                                                              | 5      | 9.              | AC Characteristics                     |
| 4.                                     | Logic Symbol                                                                                                          | 5      | 9.1             | Capacitance                            |
| <b>5.</b><br>5.1                       | Device Operations                                                                                                     |        | <b>10.</b> 10.1 | Ordering InformationValid Combinations |
| 5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7 | Simultaneous Die Operation Sequential Reads Sector/Bulk Erase Status Register Configuration Register Block Protection | 6<br>6 |                 | Physical Dimensions                    |
|                                        | Status Register Configuration Register Block Protection  Read Identification (RDID)                                   | ind    |                 | KorMen                                 |
|                                        |                                                                                                                       |        |                 |                                        |

| 7.   | DC Characteristics                        | 7  |
|------|-------------------------------------------|----|
| 8.   | Test Conditions                           | 8  |
|      | AC Characteristics                        |    |
| 9.1  | Capacitance                               | 10 |
|      | Ordering Information                      |    |
| 10.1 | Valid Combinations                        | 11 |
| 11.  | Physical Dimensions                       | 12 |
| 11.1 | SL3 016 — 16-pin Wide Plastic Small       |    |
|      | Outline Package (300-mil Body Width)      | 12 |
| 11.2 | ZSA024 — 24-ball Ball Grid Array (6 8 mm) |    |
|      | Package                                   | 13 |
| 12.  | Revision History                          | 14 |



## 1. Block Diagram





## **Connection Diagrams**

Figure 2.1 16-pin Plastic Small Outline Package (SO)



Note:

DNC = Do Not Connect (Reserved for future use)

Figure 2.2 6 x 8 mm 24-ball BGA Package, 5 x 5 Pin Configuration





# 3. Input/Output Description

| Signal          | I/O   | Description                                                                                                                                                                                                                                                                                                                                                   |
|-----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SO/IO1          | I/O   | Serial Data Output: Transfers data serially out of the device on the falling edge of SCK. Functions as an I/O pin in Dual and Quad I/O, and Quad Page Program modes.                                                                                                                                                                                          |
| SI/IO0          | I/O   | Serial Data Input: Transfers data serially into the device. Device latches commands, addresses, and program data on SI on the rising edge of SCK. Functions as an I/O pin in Dual and Quad I/O mode.                                                                                                                                                          |
| SCK             | Input | <b>Serial Clock</b> : Provides serial interface timing. Latches commands, addresses, and data on SI on rising edge of SCK. Triggers output on SO after the falling edge of SCK.                                                                                                                                                                               |
| CS1#<br>CS2#    | Input | <b>Chip Selects</b> : Places one of the Flash die in active power mode when driven low. Deselects Flash die and places SO at high impedance when high. After power-up, device requires a falling edge on CS1# and CS2# before any command is written. Device is in standby mode when a program, erase, or Write Status Register operation is not in progress. |
| HOLD#/IO3       | I/O   | <b>Hold</b> : Pauses any serial communication with the device without deselecting it. When driven low, SO is at high impedance, and all input at SI and SCK are ignored. Requires that CS1# or CS2# also be driven low. Functions as an I/O pin in Quad I/O mode.                                                                                             |
| W#/ACC/IO2      | I/O   | <b>Write Protect</b> : Protects the memory area specified by Status Register bits BP2:BP0. When driven low, prevents any program or erase command from altering the data in the protected memory area. Functions as an I/O pin in Quad I/O mode.                                                                                                              |
| V <sub>CC</sub> | Input | Supply Voltage                                                                                                                                                                                                                                                                                                                                                |
| GND             | Input | Ground                                                                                                                                                                                                                                                                                                                                                        |

## 4. Logic Symbol





### 5. Device Operations

### 5.1 Programming

Each Flash die must be programmed independently due to the nature of the dual die stack.

### 5.2 Simultaneous Die Operation

The user may only access one Flash die of the dual die stack at a time via its respective Chip Select.

### 5.3 Sequential Reads

Sequential reads are not supported across the end of the first Flash die to the beginning of the second. If the user desires to sequentially read across the two die, data must be read out of the first die via CS1# and then read out of the second die via CS2#.

#### 5.4 Sector/Bulk Erase

A sector erase command must be issued for sectors in each Flash die separately. Full device Bulk Erase via a single command is not supported due to the nature of the dual die stack. A Bulk Erase command must be issued for each die.

### 5.5 Status Register

Each Flash die of the dual die stack is managed by its own Status Register Reads and updates to the Status Registers must be managed separately. It is recommended that Status Register control bit settings of each die are kept identical to maintain consistency when switching between die.

### 5.6 Configuration Register

Each Flash die of the dual die stack is managed by its own Configuration Register. Updates to the Configuration Register control bits must be managed separately. It is recommended that Configuration Register control bit settings of each die are kept identical to maintain consistency when switching between die.

#### 5.7 Block Protection

Each Flash die of the dual die stack will maintain its own Block Protection. Updates to the TBPROT and BPNV bits of each die must be managed separately. By default, each die is configured to be protected starting at the top (highest address) of each array, but no address range is protected. It is recommended that the Block Protection settings of each die are kept identical to maintain consistency when switching between die.

## 6. Read Identification (RDID)

The Read Identification (RDID) command outputs the one-byte manufacturer identification, followed by the two-byte device identification and the bytes for the Common Flash Interface (CFI) tables. Each die of the FL256P dual die stack will have identical identification data as the FL129P die, with the exception of the CFI data at byte 27h, as shown in Table 6.1.

Table 6.1 Product Group CFI Device Geometry Definition

| Byte | Data | Description                       |
|------|------|-----------------------------------|
| 27h  | 19h  | Device Size = 2 <sup>N</sup> byte |

Document Number: 002-00647 Rev. \*F Page 6 of 16



### **DC Characteristics**

This section summarizes the DC Characteristics of the device. Designers should check that the operating conditions in their circuit match the measurement conditions specified in the Test Specifications in Table 8.1 on page 8, when relying on the quoted parameters.

Table 7.1 DC Characteristics (CMOS Compatible)

| Cumbal           | Dovemeter                                  | Test Conditions                                         |                       | l limit  |                       |      |
|------------------|--------------------------------------------|---------------------------------------------------------|-----------------------|----------|-----------------------|------|
| Symbol           | Parameter                                  | rest Conditions                                         | Min.                  | Typ. (1) | Max.                  | Unit |
| $V_{CC}$         | Supply Voltage                             | -                                                       | 2.7                   | _        | 3.6                   | V    |
| V <sub>HH</sub>  | ACC Program Acceleration Voltage           | V <sub>CC</sub> = 2.7V to 3.6V                          | 8.5                   | - <      | 9.5                   | V    |
| V <sub>IL</sub>  | Input Low Voltage                          | _                                                       | -0.3                  |          | 0.3 x V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | Input High Voltage                         | _                                                       | 0.7 x V <sub>CC</sub> | 6        | V <sub>CC</sub> +0.5  | V    |
| V <sub>OL</sub>  | Output Low Voltage                         | $I_{OL}$ = 1.6 mA, $V_{CC}$ = $V_{CC}$ min.             |                       | 3 –      | 0.4                   | V    |
| V <sub>OH</sub>  | Output High Voltage                        | I <sub>OH</sub> = -0.1 mA                               | V <sub>CC</sub> - 0.6 | _        |                       | V    |
| I <sub>LI</sub>  | Input Leakage Current                      | $V_{CC} = V_{CC} Max$ ,<br>$V_{IN} = V_{CC} or GND$     | 11                    | _        | ±2                    | μΑ   |
| I <sub>LO</sub>  | Output Leakage Current                     | $V_{CC} = V_{CC} Max$ ,<br>$V_{IN} = V_{CC} or GND$     | _                     | _        | ±2                    | μΑ   |
|                  | Active Power Supply Current - READ         | At 80 MHz<br>(Dual or Quad)                             | -                     | _        | 44                    |      |
| I <sub>CC1</sub> | (SO = Open) At 104 MHz (Serial)            |                                                         | -                     | -        | 32                    | mA   |
|                  |                                            | At 40 MHz (Serial)                                      | _                     | _        | 15                    |      |
| I <sub>CC2</sub> | Active Power Supply Current (Page Program) | €S# = V <sub>CC</sub>                                   | _                     | _        | 26                    | mA   |
| I <sub>CC3</sub> | Active Power Supply Current (WRR)          | CS# = V <sub>CC</sub>                                   | _                     | _        | 15                    | mA   |
| I <sub>CC4</sub> | Active Power Supply Current (SE)           | CS# = V <sub>CC</sub>                                   | _                     | _        | 26                    | mA   |
| I <sub>CC5</sub> | Active Power Supply Current (BE) (2)       | CS# = V <sub>CC</sub>                                   | _                     | _        | 26                    | mA   |
| I <sub>SB1</sub> | Standby Current                            | $CS\# = V_{CC};$ $SO + V_{IN} = GND \text{ or } V_{CC}$ | _                     | 160      | 500                   | μΑ   |
| I <sub>PD</sub>  | Deep Power-down Current                    | $CS\# = V_{CC};$ $SO + V_{IN} = GND \text{ or } V_{CC}$ | _                     | 6        | 20                    | μΑ   |

Notes:

1. Typical values are at  $T_{AI}$  = 25°C and  $V_{CC}$  = 3V.

2. Bulk Erase is on a die per die basis, not for the whole device.



### **Test Conditions**

Figure 8.1 AC Measurements I/O Waveform



Table 8.1 Test Specifications

| Symbol                    | Parameter                                        | Min                 | Max                    | Unit |  |  |  |
|---------------------------|--------------------------------------------------|---------------------|------------------------|------|--|--|--|
| $C_L$                     | Load Capacitance                                 | 0                   | 30                     | pF   |  |  |  |
|                           | Input Rise and Fall Times (1)                    | ., \                | 5                      | ns   |  |  |  |
|                           | Input Pulse Voltage 0.2 V <sub>CC</sub> to 0.8 V |                     |                        |      |  |  |  |
|                           | Input Timing Reference Voltage                   | 0.3 V <sub>CC</sub> | to 0.7 V <sub>CC</sub> | V    |  |  |  |
|                           | Output Timing Reference Voltage                  | 0.5                 | V <sub>CC</sub>        | V    |  |  |  |
| 1. Input rise and fall to | Output Timing Reference Voltage  mes are 0-100%. |                     |                        |      |  |  |  |

#### Note:

<sup>1.</sup> Input rise and fall times are 0-100%.



### 9. AC Characteristics

Table 9.1 AC Characteristics

| Symbol (Notes)                        | Parameter (Notes)                                                                                                       | Min.<br>(Notes) | Typ<br>(Notes) | Max (Notes)                                                         | Unit |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|---------------------------------------------------------------------|------|
| f                                     | SCK Clock Frequency for READ command                                                                                    | DC              | _              | 40                                                                  | MHz  |
| $f_{R}$                               | SCK Clock Frequency for RDID command                                                                                    | DC              | _              | 50                                                                  | MHz  |
| f <sub>C</sub>                        | SCK Clock Frequency for all others:<br>FAST_READ, PP, QPP, P4E, P8E, SE, BE, DP,<br>RES, WREN, WRDI, RDSR, WRR, READ_ID | DC              | _              | 104 (serial)<br>80 (dual/quad)                                      | MHz  |
| t <sub>WH</sub> , t <sub>CH</sub> (5) | Clock High Time                                                                                                         | 4.5             | _              |                                                                     | ns   |
| t <sub>WL</sub> , t <sub>CL</sub> (5) | Clock Low Time                                                                                                          | 4.5             | _              | . 41,                                                               | ns   |
| t <sub>CRT</sub> , t <sub>CLCH</sub>  | Clock Rise Time (slew rate)                                                                                             | 0.1             | _              |                                                                     | V/ns |
| t <sub>CFT</sub> , t <sub>CHCL</sub>  | Clock Fall Time (slew rate)                                                                                             | 0.1             | _              | 0.5 -                                                               | V/ns |
| t <sub>CS</sub> (9)                   | CS# High Time (Read Instructions) CS# High Time (Program/Erase)                                                         | 10<br>50        |                | <del>\</del> -                                                      | ns   |
| t <sub>CSS</sub>                      | CS# Active Setup Time (relative to SCK)                                                                                 | 3               | -1             | _                                                                   | ns   |
| t <sub>CSH</sub>                      | CS# Active Hold Time (relative to SCK)                                                                                  | 3               | (2)            | _                                                                   | ns   |
| t <sub>SU:DAT</sub>                   | Data in Setup Time                                                                                                      | 3               | 7-             | _                                                                   | ns   |
| t <sub>HD:DAT</sub>                   | Data in Hold Time                                                                                                       | 2               | _              | _                                                                   | ns   |
| t <sub>V</sub>                        | Clock Low to Output Valid                                                                                               | 40,             | _              | 9 (Serial)∆<br>10.5 (Dual/Quad)∆<br>7.8 (Serial)∞<br>9 (Dual/Quad)∞ | ns   |
| t <sub>HO</sub>                       | Output Hold Time                                                                                                        | 0               | -              | _                                                                   | ns   |
| t <sub>DIS</sub>                      | Output Disable Time                                                                                                     | _               | _              | 8                                                                   | ns   |
| t <sub>HLCH</sub>                     | HOLD# Active Setup Time (relative to SCK)                                                                               | 3               | _              | _                                                                   | ns   |
| t <sub>CHHH</sub>                     | HOLD# Active Hold Time (relative to SCK)                                                                                | 3               | -              | _                                                                   | ns   |
| t <sub>HHCH</sub>                     | HOLD# Non Active Setup Time (relative to SCK)                                                                           | 3               | -              | _                                                                   | ns   |
| t <sub>CHHL</sub>                     | HOLD# Non Active Hold Time (relative to SCK)                                                                            | 3               | -              | _                                                                   | ns   |
| t <sub>HZ</sub>                       | HOLD# enable to Output Invalid                                                                                          | _               | -              | 8                                                                   | ns   |
| t <sub>LZ</sub>                       | HOLD# disable to Output Valid                                                                                           | _               | -              | 8                                                                   | ns   |
| t <sub>WPS</sub>                      | W#/ACC Setup Time (4)                                                                                                   | 20              | -              | _                                                                   | ns   |
| t <sub>WPH</sub>                      | W#/ACC Hold Time (4)                                                                                                    | 100             | -              | _                                                                   | ns   |
| t <sub>W</sub>                        | WRR Cycle Time                                                                                                          | _               | _              | 50                                                                  | ms   |
| t <sub>PP</sub>                       | Page Programming (1)(2)                                                                                                 | _               | 1.5            | 3                                                                   | ms   |
| t <sub>EP</sub>                       | Page Programming (ACC = 9V) (1)(2)(3)                                                                                   | _               | 1.2            | 2.4                                                                 | ms   |
| 4                                     | Sector Erase Time (64 kB) (1)(2)                                                                                        | _               | 0.5            | 2                                                                   | sec  |
| $t_SE$                                | Sector Erase Time (256 kB) (1)(2)                                                                                       | _               | 2              | 8                                                                   | sec  |
| t <sub>BE</sub>                       | Bulk Erase Time (1)(2)(8)                                                                                               | _               | 128            | 256                                                                 | sec  |
| t <sub>PE</sub>                       | Parameter Sector Erase Time (4 kB or 8 kB) (1)(2)                                                                       | _               | 200            | 800                                                                 | ms   |
| t <sub>RES</sub>                      | Deep Power-down to Standby Mode                                                                                         | _               | _              | 30                                                                  | μs   |
| t <sub>DP</sub>                       | Time to enter Deep Power-down Mode                                                                                      | _               | _              | 10                                                                  | μs   |
| t <sub>VHH</sub>                      | ACC Voltage Rise and Fall time                                                                                          | 2.2             | _              | _                                                                   | μs   |
| t <sub>WC</sub>                       | ACC at V <sub>HH</sub> and V <sub>IL</sub> or V <sub>IH</sub> to first command                                          | 5               | _              | _                                                                   | T -  |

#### Notes

<sup>1.</sup> Typical program and erase times assume the following conditions:  $25^{\circ}$ C,  $V_{CC}$  = 3.0V; 10,000 cycles; checkerboard data pattern.

<sup>2.</sup> Under worst-case conditions of 85°C;  $V_{CC}$  = 2.7V; 100,000 cycles.

<sup>3.</sup> Acceleration mode (9V ACC) only in Program mode, not Erase.



- 4. Only applicable as a constraint for WRR instruction when SRWD is set to a '1'.
- 5.  $t_{WH}$  +  $t_{WL}$  must be less than or equal to  $1/f_{\mathbb{C}}$ .
- 6.  $\triangle$  Full Vcc range (2.7 3.6V) and CL = 30 pF.
- 7.  $\infty$  Regulated Vcc range (3.0 3.6V) and CL = 30 pF.
- 8. Bulk Erase is on a die per die basis, not for the whole device.
- 9. When switching between die, a minimum time of t<sub>CS</sub> must be kept between the rising edge of one chip select and the falling edge of the other for operations and data to be valid.

#### 9.1 Capacitance

| Symbol           | Parameter                                                                                                                                                                                                | Test Conditions       | Min | Тур  | Max  | Unit |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|------|------|------|
| C <sub>IN</sub>  | Input Capacitance (applies to CS1#, CS2#, SCK, SI/IO0, SO/IO1, W#/ACC/IO2, HOLD#/IO3)                                                                                                                    | V <sub>OUT</sub> = 0V |     | 10.0 | 16.0 | pF   |
| C <sub>OUT</sub> | Output Capacitance (applies to SI/IO0, SO/IO1, W#/ACC/IO2, HOLD#/IO3)                                                                                                                                    | V <sub>IN</sub> = 0V  | 0   | 22.0 | 30.0 | pF   |
| 2. Test con      | Output Capacitance (applies to SI/IO0, SO/IO1, W#/ACC/IO2, HOLD#/IO3)  In not 100% tested.  Sitions T <sub>A</sub> = 25°C, f = 1.0 MHz.  Information on pin capacitance, please consult the IBIS models. | Hem                   |     |      |      |      |

#### Notes:

- 1. Sampled, not 100% tested.
- 2. Test conditions  $T_A = 25$ °C, f = 1.0 MHz.
- 3. For more information on pin capacitance, please consult the IBIS models.

Document Number: 002-00647 Rev. \*F



### 10. Ordering Information

The ordering part number is formed by a valid combination of the following:



### 10.1 Valid Combinations

Table 10.1 lists the valid combinations configurations planned to be supported in volume for this device.

Table 10.1 S70FL256P Valid Combinations Table

|                              | S70F 256P Valid Combinations |                            |                 |                 |                 |  |
|------------------------------|------------------------------|----------------------------|-----------------|-----------------|-----------------|--|
| Base Ordering<br>Part Number | Speed Option                 | Package and<br>Temperature | Model<br>Number | Packing Type    | Package Marking |  |
|                              | 10                           | MFI                        | 00              | 0, 1, 3         | 70FL256P0XMFI00 |  |
| S70FL256P                    | 0X                           |                            | 01              |                 | 70FL256P0XMFI01 |  |
| 3/UFL250F                    |                              | 20                         | 0.2             | 70FL256P0XBHI20 |                 |  |
|                              |                              | BHI                        | 21              | 0, 3            | 70FL256P0XBHI21 |  |

#### Note:

1. Package Marking omits the leading "S70" and speed, package and model number.



### 11. Physical Dimensions

#### 11.1 SL3 016 — 16-pin Wide Plastic Small Outline Package (300-mil Body Width)



| PACKAGE | SL3016 (inches)   |             | SL30        | 16 (mm) |  |
|---------|-------------------|-------------|-------------|---------|--|
| JEDEC   | MS-01             | MS-013(D)AA |             | 13(D)AA |  |
| SYMBOL  | MIN               | MAX         | MIN         | MAX     |  |
| A       | 0.093             | 0.104       | 2.35        | 2.65    |  |
| A1      | 0.004             | 0.012       | 0.10        | 0.30    |  |
| A2      | 0.081             | 0.104       | 2.05        | 2.55    |  |
| b       | 0.012             | 0.020       | 0.31        | 0.51    |  |
| b1      | 0.011             | 0.019       | 0.27        | 0.48    |  |
| С       | 0.008             | 0.013       | 0.20        | 0.33    |  |
| c1      | 0.008             | 0.012       | 0.20        | 0.30    |  |
| D       | 0.406             | BSC         | 10.30 BSC   |         |  |
| Е       | 0.406             | BSC         | 10.30 BSC   |         |  |
| E1 🚗    | 0.295             | BSC         | 7.50 BSC    |         |  |
| е       | .050              | BSC         | 1.27        | BSC     |  |
| L       | 0.016             | 0.050       | 0.40        | 1.27    |  |
| L1      | .055 REF 1.40 REF |             | REF         |         |  |
| L2      | .010              | BSC         | SC 0.25 BSC |         |  |
| N       | 1                 | 6           | 1           | 6       |  |
| h       | 0.10              | 0.30        | 0.25        | 0.75    |  |
| θ       | 0°                | 8°          | 0°          | 8°      |  |
| θ1      | 5°                | 15°         | 5°          | 15°     |  |
| θ2      | C                 | )°          |             | )°      |  |

ALL DIMENSIONS ARE IN BOTH INCHES AND MILLMETERS.

DIMENSIONING AND TOLERANCING PER ASME Y14.5M - 1994. DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER END. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. D AND E1 DIMENSIONS ARE DETERMINED AT DATUM H.



THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE OUTMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH. BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.



5. DATUMS A AND B TO BE DETERMINED AT DATUM H.

"N" IS THE MAXIMUM NUMBER OF TERMINAL POSITIONS FOR THE SPECIFIED PACKAGE LENGTH.



7. THE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 mm FROM THE LEAD TIP.



8 DIMENSION "b" DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10 mm TOTAL IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL CONDITION. THE DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE LEAD FOOT.



THIS CHAMFER FEATURE IS OPTIONAL. IF IT IS NOT PRESENT, THEN A PIN 1 IDENTIFIER MUST BE LOCATED WITHIN THE INDEX AREA INDICATED.



10. LEAD COPLANARITY SHALL BE WITHIN 0.10 mm AS MEASURED FROM THE SEATING PLANE.



#### 11.2 ZSA024 — 24-ball Ball Grid Array (6 × 8 mm) Package







| PACKAGE |      | 7SA024                    |      |                          |  |           |
|---------|------|---------------------------|------|--------------------------|--|-----------|
| JEDEC   |      | N/A                       |      |                          |  |           |
| JEDEC   |      | N/A                       |      |                          |  |           |
| DxE     | 8.0  | 00 mm x 6.00 i<br>PACKAGE | mm   |                          |  |           |
| SYMBOL  | MIN  | NOM                       | MAX  | NOTE                     |  |           |
| Α       |      |                           | 1.20 | PROFILE                  |  |           |
| A1      | 0.20 |                           |      | BALL HEIGHT              |  |           |
| A2      | 0.70 |                           | 0.90 | BODYTHICKNESS            |  |           |
| D       |      | 8.00 BSC.                 |      | BODY SIZE                |  |           |
| E       |      | 6.00 BSC.                 |      | BODY SIZE                |  |           |
| D1      |      | 4.00 BSC.                 |      | MATRIX FOOTPRINT         |  |           |
| E1      |      | 4.00 BSC.                 |      | MATRIX FOOTPRINT         |  |           |
| MD      |      | 5                         |      | MATRIX SIZE D DIRECTION  |  |           |
| ME      |      | 5                         |      | MATRIX SIZE E DIRECTION  |  |           |
| n       |      | 24                        |      | BALL COUNT               |  |           |
| Øb      | 0.35 | 0.40                      | 0.45 | BALL DIAMETER            |  |           |
| еE      |      | 1.00 BSC.                 |      | 1.00 BSC.                |  | BALLPITCH |
| eD      |      | 1.00 BSC                  |      | BALL PITCH               |  |           |
| SD / SE |      | 0.00                      |      | SOLDER BALL PLACEMENT    |  |           |
|         |      | A1                        |      | DEPOPULATED SOLDER BALLS |  |           |

VSIONING AND TOLERANCING METHODS PER Y14.5M-1994.

NOTES:

MENSIONS ARE IN MILLIMETERS. BALL POSITION DESIGNATION PER JEP95, SECTION

e REPRESENTS THE SOLDER BALL GRID PITCH.

SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.

SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

 $\ensuremath{\mathsf{n}}$  is the number of populated solder ball positions for matrix size MD x Me.

DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.

DATUM C IS THE SEATING PLANE AND IS DEFINED BY THE CROWNS OF THE SOLDER BALLS.

SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = e/2

"+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.

41 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

3645 16-038.86 Rev A \ 02.26.10



## 12. Revision History

## **Document History Page**

| ocument Number: 002-00647 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|---------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Rev.                      | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| **                        | -       | BWHA               | 03/03/2010         | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| *A                        | _       | BWHA               | 03/17/2010         | Valid Combinations: Corrected Package Marking specification from discrete to MCP format Read Identification (RDID): Added section to explain CFI change from FL129P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| *B                        | _       | вина               | 06/17/2010         | General: Changed product description from "256-Mbit CMQS 3.0 Volt Flash Memory v 93-MHz SPI Serial (Serial Peripheral Interface) Multi I/O Bus" to "256-N CMOS 3.0 Volt Flash Memory with 104-MHz SPI Serial (Serial Peripheral Interface) Multi I/O Bus" Changed Multi I/O Bus" Changed data sheet status from Advanced Information to Preliminary Distinctive Characteristics: Changed Normal READ clock rate from 36 to 40 MHz Changed FAST_READ maximum clock rate from 93 to 104 MHz Changed DUAL I/O FAST_READ clock rate from 72 to 80 MHz and effect data rate from 18 to 20 MB/s Ordering Information: Changed description for Speed characters 0X from 93 to 104 MHz DC Characteristics: Changed I <sub>C</sub> (Output Leakage Current) value from ± 4 to ± 2 μA (max) Changed I <sub>C</sub> (Output Leakage Current) value from ± 4 to ± 2 μA (max) Changed I <sub>C</sub> (Active Power Supply Current - READ) test condition frequence from 72/93/36 MHz to 80/104/40 MHz Changed I <sub>C</sub> (Active Power Supply Current - READ) value @ 80 MHz (d quad) from 41.8 to 44 mA (max) Changed I <sub>C</sub> (Active Power Supply Current - READ) value @ 104 MHz (set from 27.5 to 32 mA (max) Changed I <sub>C</sub> (Active Power Supply Current - Page Program) value from 26 mA (max) Changed I <sub>C</sub> (Active Power Supply Current - Page Program) value from 26 max) Changed I <sub>C</sub> (Active Power Supply Current - WRR) value from 16.5 to 15 (max) Changed I <sub>C</sub> (Active Power Supply Current - SE) value from 28.6 to 26 (max) Changed I <sub>C</sub> (Active Power Supply Current - SE) value from 28.6 to 26 (max) Added Note 2, clarifying that Bulk Erase is on a die per die basis, not for |  |  |  |



### **Document History Page (Continued)**

| Document Title: S70FL256P, 256-Mbit 3.0V Flash<br>Document Number: 002-00647 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Rev.                                                                         | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| *B (cont.)                                                                   | _       | BWHA               | 06/17/2010         | AC Characteristics: Changed $f_R$ (SCK Frequency for READ/RDID) values from 36/45 to 40/50 MHz (max) Changed $f_C$ (SCK Frequency for others) values from 93/72 to 104/80 MHz (max) Changed $f_C$ (Clock Low to Output Valid) values from 9.6/11.4/7.8/9.6 to 9/10.5/7.8/9 ns (max) Added $f_R$ (Bulk Erase Time) Added Note 8 clarifying that Bulk Erase is on a die per die basis, not for the whole device Added Note 9 clarifying that a minimum time of $f_R$ must be kept between the rising edge of one chip select and the falling edge of the other when switching between die for proper device functionality. Capacitance: Merged $f_R$ capacitance values into a single line item Merged Single I/O, Dual I/O, and Quad I/O max capacitance values into a single line item Added $f_R$ (Input / Output Capacitance) values of 6/8 pF (max) Added Notes clarifying test conditions |  |  |  |
| *C                                                                           | -       | BWHA               | 06/24/2011         | Global: Promoted data sheet designation from Preliminary to Full Production                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| *D                                                                           | -       | BWHA               | 01/30/2013         | Capacitance: Added "Typical" values column Corrected "Max" values for CIN / COUT (Input / Output Capacitance)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| *E                                                                           | 4925834 | BWHA               | 09/24/2015         | Updated to Cypress template                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| *F                                                                           | 5155743 | BWHA               | 03/10/2016         | Added NRND note in page 1 specifying the suggested replacement parts. Updated General Description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                              |         | Hot                | Seco               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |



### Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

ARM® Cortex® Microcontrollers Automotive

Clocks & Buffers

Interface

Lighting & Power Control

Memory **PSoC** 

Touch Sensing **USB Controllers** 

Wireless/RF

cypress.com/arm

cypress.com/automotive cypress.com/clocks

### PSoC® Solutions

cypress.com/psoc

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

de Train de discontinende disc © Cypress Semiconductor Corporation 2010-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you under its copyright rights in the Software, a personal, non-exclusive, nontransferable license (without the right to sublicense) (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units. Cypress also grants you a personal, non-exclusive, nontransferable, license (without the right to sublicense) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely to the minimum extent that is necessary for you to exercise your rights under the copyright license granted in the previous sentence. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and Company shall and hereby does release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. Company shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners