

[Sample &](#page-25-0)  $\frac{1}{2}$  Buy







SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015

# **SN65HVD26x Turbo CAN Transceivers for CAN FD (Flexible Data Rate) and Redundancy**

- <span id="page-0-3"></span>
- -
	-
	-
- 
- - Bus and Logic Terminals are High Impedance (no load) **Device Information [\(1\)](#page-0-0)**
	- $-$  Power-Up/Down With Glitch Free Operation
- <span id="page-0-0"></span>
	- HBM ESD Protection Exceeds ±12 kV
	- Bus Fault Protection –27 V to 40 V **Functional Block Diagram**
	- Undervoltage Protection on Supply Terminals
	- Driver Dominant Time Out (TXD DTO)
	- SN65HVD267: Receiver Dominant Time Out (RXD DTO)
	- SN65HVD267: FAULT Output Terminal
	- Thermal Shutdown Protection
- Characterized for –40°C to 125°C Operation

# <span id="page-0-2"></span>**2 Applications**

- 2-Mbps Operation in CAN with Flexible Data Rate Networks
- 1-Mbps Operation in Highly Loaded CAN Networks Down to 10-kbps Networks Using TXD DTO
- Industrial Automation, Control, Sensors and Drive
- **Fuilding, Security and Climate Control Automation** level-shifting device on SN65HVI<br>
Fologom Base Station Status and Control **and FAULT** Output on SN65HVD267
- FAULT Output on SN65HVD267<br>CNCELIVEDCZ: Europismal Optotal With Baskup dant of the RXD logic output is driven to 5V V<sub>CC</sub> on
- RXD logic output is driven to 5V V<sub>CC</sub> on<br>
and Multi-topology CAN networks<br>
SN65HVD267) and driven to V<sub>RXD</sub> on<br>
CAN Bus Standards Such as CANopen.<br>
SN65HVD267) and driven to V<sub>RXD</sub> on<br>
output level-shifting device (SN65HV
- **CAN Bus Standards Such as CANopen,** DeviceNet, NMEA2000, ARNIC825, ISO11783, RXD (Receiver) Dominant State Time Out CANaerospace is a device dependent option available only

# <span id="page-0-1"></span>**1 Features 3 Description**

Meets the Requirements of ISO11898-2<br>
11 Speed CAN (Controller Area Network) physical layer Speed CAN (Controller Area Network) physical layer<br>standard. It is designed for data rates in excess of 2<br>Mobs (megabits per second) for CAN FD (CAN with Specified for 2-Mbps CAN FD (CAN with Mpbs (megabits per second) for CAN FD (CAN with Flexible Data Rate). flexible data rate), greater than 1 Mbps for CAN in - Short and Symmetrical Propagation Delay<br>Times and East Leon Times for Enhanced higher data rates in long and highly-loaded networks. Times and Fast Loop Times for Enhanced<br>Timing Margin<br>Timing Margin<br>- Higher Data Rates in CAN Networks<br>- The device provides many protection features to<br>SN65HVD267 adds additional features allowing easy SN65HVD267 adds additional features, allowing easy • I/O Voltage Range Supports 3.3-V and 5-V MCUs design of redundant and multi-topology networks with Ideal Passive Behavior When Unpowered fault indication for higher levels of safety in the CAN • Interval and System.



**Protection Features** (1) For all available packages, see the orderable addendum at<br>  $\overline{ }$  HRM FSD Protection Exceeds +12 kV



Terminal 5 function is device dependent;<br>Systems NC on SN65HVD265, V<sub>RXD</sub> for RXD output<br>Building, Security and Climate Control Automation NC on SN65HVD265, V<sub>RXD</sub> for RXD output

on SN65HVD267.

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

**11 Power Supply Recommendations** ..................... [24](#page-23-0) 7.1 Absolute Maximum Ratings ...................................... [4](#page-3-1) **12 Layout**................................................................... [24](#page-23-1) 7.2 ESD Ratings: AEC .................................................... [4](#page-3-2) 12.1 Layout Guidelines ................................................. [24](#page-23-2) 7.3 ESD Ratings: IEC ..................................................... [4](#page-3-3) 12.2 Layout Example .................................................... [25](#page-24-0) 7.4 Transient Protection.................................................. [4](#page-3-4) **13 Device and Documentation Support** ................. [26](#page-25-1) 7.5 Recommended Operating Conditions....................... [5](#page-4-0) 13.1 Related Links ........................................................ [26](#page-25-0) 7.6 Thermal Information.................................................. [5](#page-4-1) 13.2 Community Resources.......................................... [26](#page-25-2) 7.7 Electrical Characteristics........................................... [5](#page-4-2) 13.3 Trademarks........................................................... [26](#page-25-3) 7.8 Switching Characteristics.......................................... [8](#page-7-0) 13.4 Electrostatic Discharge Caution............................ [26](#page-25-4) 7.9 Typical Characteristics.............................................. [9](#page-8-0) 13.5 Glossary................................................................ [26](#page-25-5) **8 Parameter Measurement Information** .................. [9](#page-8-1)

#### 9.3 Feature Description................................................. [13](#page-12-2) **3 Description** ............................................................. [1](#page-0-1) 9.4 Device Functional Modes........................................ [17](#page-16-0) **4 Revision History**..................................................... [2](#page-1-0) **10 Application and Implementation**........................ [20](#page-19-0) **5 Device Comparison Table**..................................... [3](#page-2-0) 10.1 Application Information.......................................... [20](#page-19-1) **6 Pin Configurations and Functions**....................... [3](#page-2-1) 10.2 Typical Application ................................................ [20](#page-19-2) **7 Specifications**......................................................... [4](#page-3-0)

**Table of Contents**

**1 Features**.................................................................. [1](#page-0-1) 9.1 Overview ................................................................. [13](#page-12-0) **2 Applications** ........................................................... [1](#page-0-2) 9.2 Functional Block Diagram ....................................... [13](#page-12-1)



# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



# **EXAS ISTRUMENTS**

**[www.ti.com](http://www.ti.com)** SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015

# <span id="page-2-0"></span>**5 Device Comparison Table**



# <span id="page-2-1"></span>**6 Pin Configurations and Functions**



#### **Pin Functions**



SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

# <span id="page-3-0"></span>**7 Specifications**

# <span id="page-3-1"></span>**7.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted).<sup>(1)(2)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

# <span id="page-3-2"></span>**7.2 ESD Ratings: AEC**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) Test method based upon JEDEC Standard 22 Test Method A114, CAN bus stressed with respect to GND.

(3) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# <span id="page-3-3"></span>**7.3 ESD Ratings: IEC**



(1) IEC 61400-4-2 is a system level ESD test. Results given here are specific to the GIFT-ICT CAN EMC Test specification conditions. Different system level configurations may lead to different results.

# <span id="page-3-4"></span>**7.4 Transient Protection**



(1) ISO7637 is a system level transient test. Results given here are specific to the GIFT-ICT CAN EMC Test specification conditions. Different system level configurations may lead to different results.

**[www.ti.com](http://www.ti.com)** SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015

# <span id="page-4-0"></span>**7.5 Recommended Operating Conditions**



# <span id="page-4-1"></span>**7.6 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/SPRA953)

# <span id="page-4-2"></span>**7.7 Electrical Characteristics**

Over recommended operating conditions (unless otherwise noted):  $T_A = -40^{\circ}C$  to 125°C, SN65HVD266 device V<sub>RXD</sub> = V<sub>CC</sub>.



(1) All typical values are at 25°C and supply voltages of  $V_{CC} = 5$  V and  $V_{(RXD)} = 5$  V, R<sub>L</sub> = 60  $\Omega$ .

SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

**NSTRUMENTS** 

Texas

# **Electrical Characteristics (continued)**





(2) For the bus output voltage (recessive) will be the same if the device is in normal mode with S terminal LOW or if the device is in silent mode with the S terminal is HIGH.



### **Electrical Characteristics (continued)**

Over recommended operating conditions (unless otherwise noted):  $T_A = -40^{\circ}C$  to 125°C, SN65HVD266 device V<sub>RXD</sub> = V<sub>CC</sub>.



SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

### <span id="page-7-0"></span>**7.8 Switching Characteristics**

Over operating free-air temperature range (unless otherwise noted).



(1) All typical values are at 25°C and supply voltages of V<sub>CC</sub> = 5 V and V<sub>(RXD)</sub> = 5 V, R<sub>L</sub> = 60  $\Omega$ .

(2) Loop delay symmetry for CAN with flexible data rate or "improved CAN" for data rates in excess of 1Mbps. Specified in accordance with working draft 2Mbps specification from physical layer task force within CAN in Automation.

(3) The TXD dominant timeout ( $t_{(TxD_D)D}$ ) disables the driver of the transceiver once the TXD has been dominant longer than  $t_{(TxD_D)D}$ which releases the bus lines to recessive, preventing a local failure from locking the bus dominant. The driver may only transmit dominant again after TXD has been returned HIGH (recessive). While this protects the bus from local faults, locking the bus dominant, it limits the minimum data rate possible. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{(TXD) DTO)}$  minimum, limits the minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 /  $t_{(TXD\ DTO)} = 11$  bits / 1175  $\mu$ s = 9.4 kbps.

<sup>(4)</sup> The RXD timeout ( $t_{\rm (RXD\ DTO)}$ ) disables the driver of the transceiver once the RXD has been dominant longer than  $t_{\rm (RXD\ DTO)}$ , which releases the bus lines to recessive, preventing a local failure from locking the bus dominant. The driver may only transmit dominant again after RXD has been returned HIGH (recessive). While this protects the bus from local faults, locking the bus dominant, it limits the minimum data rate possible. The CAN protocol allows a maximum of eleven successive dominant bits (on RXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the t<sub>(RXD</sub>  $_{DTO}$ ) minimum, limits the minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 / t<sub>(RXD\_DTO)</sub> = 11 bits / 1380 µs = 8 kbps.



# <span id="page-8-0"></span>**7.9 Typical Characteristics**



**Figure 1. Typical Loop Delay With Respect To Bus Load**

# <span id="page-8-1"></span>**8 Parameter Measurement Information**



**Figure 2. RXD Dominant Timeout Test Circuit and Measurement**

<span id="page-8-3"></span>

<span id="page-8-2"></span>**Figure 3. FAULT Test and Measurement**









<span id="page-9-0"></span>

**Figure 5. Receiver Test Circuit and Measurement**

<span id="page-9-1"></span>

<span id="page-9-2"></span>



**[www.ti.com](http://www.ti.com)** SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015

# **Parameter Measurement Information (continued) Table 1. Receiver Differential Input Voltage Threshold Test**

<span id="page-10-0"></span>







<span id="page-10-1"></span>

<span id="page-10-2"></span>Note:  $t_{\text{LOOP}}$  is equivalent to  $t_{\text{PROP(LOOP)}}$  from CAN timing.





SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**



**Figure 9. TXD Dominant Timeout Test Circuit and Measurement**

<span id="page-11-1"></span>

<span id="page-11-0"></span>**Figure 10. Driver Short Circuit Current Test and Measurement**



# <span id="page-12-3"></span>**9 Detailed Description**

# <span id="page-12-0"></span>**9.1 Overview**

This CAN transceiver meets the ISO1189-2 High Speed CAN (Controller Area Network) physical layer standard. It is designed for data rates in excess of 2 Mpbs (megabits per second) for CAN FD (CAN with flexible data rate), greater than 1 Mbps for CAN in short networks, and enhanced timing margin and higher data rates in long and highly-loaded networks. The device provides many protection features to enhance device and CAN-network robustness. The SN65HVD267 adds additional features, allowing easy design of redundant and multi-topology networks with fault indication for higher levels of safety in the CAN system.

# <span id="page-12-1"></span>**9.2 Functional Block Diagram**



## <span id="page-12-2"></span>**9.3 Feature Description**

## **9.3.1 TXD Dominant Timeout (DTO)**

During normal mode (the only mode where the CAN driver is active), the TXD DTO circuit prevents the transceiver from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD DTO}$ . The DTO circuit timer starts on a falling edge on TXD. The DTO circuit disables the CAN bus driver if no rising edge is seen before the timeout period expires. This frees the bus for communication between other nodes on the network. The CAN driver is re-activated when a recessive signal is seen on TXD terminal, thus clearing the TXD DTO condition. The receiver and RXD terminal still reflect the CAN bus, and the bus terminals are biased to recessive level during a TXD dominant timeout.

#### **NOTE**

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{TXD\ DTO}$ minimum, limits the minimum data rate. Calculate the minimum transmitted data rate by: Minimum Data Rate = 11 /  $t_{TXD-DTO}$ .

Copyright © 2013–2015, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLLSEI3A&partnum=SN65HVD265)* 13

SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**



### **Feature Description (continued)**

### <span id="page-13-0"></span>*9.3.1.1 RXD Dominant Timeout (SN65HVD267)*

The SN65HVD267 device has a RXD dominant timeout (RXD DTO) circuit that prevents a bus stuck dominant fault from permanently driving the RXD output dominant (low) when the bus is held dominant longer than the timeout period t<sub>RXD</sub> <sub>DTO</sub>. The RXD DTO timer starts on a falling edge on RXD (bus going dominant). If no rising edge (bus returning recessive) is seen before the timeout constant of the circuit expires (t<sub>RXD</sub> <sub>DTO</sub>), the RXD terminal returns high (recessive). The RXD output is re-activated to mirror the bus receiver output when a recessive signal is seen on the bus, clearing the RXD dominant timeout. The CAN bus terminals are biased to the recessive level during a RXD DTO.

### **NOTE**

**APPLICATION NOTE:** The minimum dominant RXD time allowed by the RXD DTO limits the minimum possible received data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits for the worst case transmission, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{RXD, DTO}$  minimum, limits the minimum data rate. The minimum received data rate may be calculated by: Minimum Data Rate =  $11 / t_{RXD DTO}$ .

### *9.3.1.2 Thermal Shutdown*

If the junction temperature of the device exceeds the thermal shut down threshold the device turns off the CAN driver circuits thus blocking the TXD to bus transmission path. The shutdown condition is cleared when the junction temperature drops below the thermal shutdown temperature of the device.

# **NOTE**

During thermal shutdown the CAN bus drivers turn off; thus no transmission is possible from TXD to the bus. The CAN bus terminals are biased to recessive level during a thermal shutdown, and the receiver to RXD path remains operational.

#### *9.3.1.3 Undervoltage Lockout*

The supply terminals have undervoltage detection that places the device in protected mode. This protects the bus during an undervoltage event on either the  $V_{CC}$  or  $V_{RXD}$  supply terminals.



#### **Table 2. Undervoltage Lockout 5-V Only Devices (SN65HVD265 and SN65HVD267)**

#### Table 3. Undervoltage Lockout 5-V and V<sub>RXD</sub> Device (SN65HVD266)



#### **NOTE**

After an undervoltage condition is cleared and the supplies have returned to valid levels, the device typically resumes normal operation in 300 µs.



#### *9.3.1.4 Fault Terminal (SN65HVD267)*

If one or more of the faults (TXD-Dominant Timeout, RXD dominant Timeout, Thermal Shutdown or Undervoltage Lockout) occurs, the FAULT terminal (open-drain) turns off, resulting in a high level when externally pulled up to  $V_{CC}$  or IO supply.



**Figure 11. FAULT Terminal Function Diagram and Application**



**Figure 12. Example Timing Diagram for TXD DTO and FAULT Terminal**



# **[SN65HVD265,](http://www.ti.com/product/sn65hvd265?qgpn=sn65hvd265) [SN65HVD266,](http://www.ti.com/product/sn65hvd266?qgpn=sn65hvd266) [SN65HVD267](http://www.ti.com/product/sn65hvd267?qgpn=sn65hvd267)**

SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**



#### **Figure 13. Example Timing Diagram for Devices With and Without RXD DTO and FAULT Terminal**

### *9.3.1.5 Unpowered Device*

The device is designed to be an 'ideal passive' or 'no load' to the CAN bus if it is unpowered. The bus terminals (CANH, CANL) have extremely low leakage currents when the device is unpowered so they will not load down the bus. This is critical if some nodes of the network will be unpowered while the rest of the of network remains in operation. The logic terminals also have extremely low leakage currents when the device is unpowered to avoid loading down other circuits that may remain powered.

## *9.3.1.6 Floating Terminals*

The device has internal pull ups and pull downs on critical terminals to place the device into known states if the terminals float. The TXD terminal is pulled up to  $V_{CC}$  to force a recessive input level if the terminal floats. The S terminal is pulled down to GND to force the device into normal mode if the terminal floats.

## *9.3.1.7 CAN Bus Short Circuit Current Limiting*

The device has several protection features that limit the short circuit current when a CAN bus line is shorted. These include driver current limiting (dominant and recessive). The device has TXD dominant state time out to prevent permanent higher short circuit current of the dominant state during a system fault. During CAN communication the bus switches between dominant and recessive states with the data and control fields bits, thus the short circuit current may be viewed either as the instantaneous current during each bus state, or as a DC average current. For system current (power supply) and power considerations in the termination resistors and common-mode choke ratings, use the average short circuit current. Determine the ratio of dominant and recessive bits by the data in the CAN frame plus the following factors of the protocol and PHY that force either recessive or dominant at certain times:

- Control fields with set bits
- **Bit stuffing**
- Interframe space
- TXD dominant time out (fault case limiting)

These ensure a minimum recessive amount of time on the bus even if the data field contains a high percentage of dominant bits.

16 *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLLSEI3A&partnum=SN65HVD265)* Copyright © 2013–2015, Texas Instruments Incorporated



#### **NOTE**

The short circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short circuit currents. The average short circuit current may be calculated with the following formula:

 $I_{\text{OS(AVG)}}$  = %Transmit × [(%REC\_Bits ×  $I_{\text{OS(SS)}}$  REC) + (%DOM\_Bits ×  $I_{\text{OS(SS)}}$  DOM)] + [%Receive ×  $I_{\text{OS(SS)}}$  REC] (1)

Where:

- $I_{OS(AVG)}$  is the average short circuit current
- %Transmit is the percentage the node is transmitting CAN messages
- %Receive is the percentage the node is receiving CAN messages
- %REC\_Bits is the percentage of recessive bits in the transmitted CAN messages
- %DOM\_Bits is the percentage of dominant bits in the transmitted CAN messages
- $I_{OS(SS)BEC}$  is the recessive steady state short circuit current
- $I_{OS(SS)DOM}$  is the dominant steady state short circuit current

#### **NOTE**

Consider the short circuit current and possible fault cases of the network when sizing the power ratings of the termination resistance and other network components.

### <span id="page-16-0"></span>**9.4 Device Functional Modes**

The device has two main operating modes: normal mode and silent mode. Operating mode selection is made via the S input terminal.



**Table 4. Operating Modes**

(1) Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.

#### **9.4.1 Can Bus States**

<span id="page-16-1"></span>The CAN bus has two states during powered operation of the device; *dominant* and *recessive*. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the TXD and RXD terminal. A recessive bus state is when the bus is biased to  $V_{CC}$  / 2 via the high-resistance internal input resistors R<sub>IN</sub> of the receiver, corresponding to a logic high on the TXD and RXD terminals. See [Figure 14](#page-16-1) and [Figure 15.](#page-17-1)





**Figure 15. Bias Unit (Recessive Common Mode Bias) and Receiver**

#### <span id="page-17-1"></span>**9.4.2 Normal Mode**

Select the *normal mode* of device operation by setting S low. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver is translating a digital input on TXD to a differential output on CANH and CANL. The receiver is translating the differential signal from CANH and CANL to a digital output on RXD.

#### **9.4.3 Silent Mode**

Activate *silent mode* (receive only) by setting S high. The CAN driver is turned off while the receiver remains active and RXD outputs the received bus state.

#### **NOTE**

Silent mode may be used to implement *babbling idiot* protection, to ensure that the driver does not disrupt the network during a local fault. Silent mode may also be used in redundant systems to select or de-select the redundant transceiver (driver) when needed.

#### **9.4.4 Driver and Receiver Function Tables**

| <b>DEVICE</b> | <b>INPUTS</b> |                 | <b>OUTPUTS</b> |              | <b>DRIVEN BUS</b> |
|---------------|---------------|-----------------|----------------|--------------|-------------------|
|               | $S(1)$ (2)    | $TXD^{(1)}$ (3) | $CAMH^{(1)}$   | $CANL^{(1)}$ | <b>STATE</b>      |
| All Devices   | L or Open     |                 |                |              | Dominant          |
|               |               | H or Open       |                |              | Recessive         |
|               | н             |                 |                |              | Recessive         |

**Table 5. Driver Function Table**

(1) H = high level, L = low level, X= irrelevant, Z = common mode (recessive) bias to  $V_{CC}$  / 2. See [Figure 14](#page-16-1) and [Figure 15](#page-17-1) for bus state and common mode bias information.

(3) Devices have an internal pull up to  $V_{CC}$  on TXD terminal. If the TXD terminal is open the terminal will be pulled high and the transmitter will remain in recessive (non-driven) state.

#### **Table 6. Receiver Function Table**

<span id="page-17-0"></span>

(1)  $H = high level, L = low level, ? = indeterminate.$ 

(2) RXD output remains dominant (low) as long as the bus is dominant. On SN65HVD267 device with RXD dominant timeout, once the bus has been dominant longer than the dominant timeout,  $t_{RXD DTO}$ , the RXD terminal will return recessive (high). See [RXD Dominant Timeout \(SN65HVD267\)](#page-13-0) for a description of behavior during receiving a bus stuck dominant condition.

<sup>(2)</sup> Devices have an internal pull down to GND on S terminal. If S terminal is open the terminal will be pulled low and the device will be in normal mode.



#### **9.4.5 Digital Inputs and Outputs**

#### *9.4.5.1 5-V VCC Only Devices (SN65HVD265 and SN65HVD267)*

The 5-V V<sub>CC</sub> device is supplied by a single 5-V rail. The digital inputs are 5 V and 3.3 V compatible. This device has a 5-V ( $\check{V}_{CC}$ ) level RXD output. TXD is internally pulled up to  $V_{CC}$  and S is internally pulled down to GND.

#### **NOTE**

TXD is internally pulled up to  $V_{CC}$  and the S terminal is internally pulled down to GND. However, the internal bias may only put the device into a known state if the terminals float. The internal bias may be inadequate for system-level biasing. TXD pullup strength and CAN bit timing require special consideration when the SN65HVD26x devices are used with an open-drain TXD output on the CAN controller. An adequate external pullup resistor must be used to ensure that the CAN controller output of the μP maintains adequate bit timing input to the SN65HVD26x.

#### *9.4.5.2 5-V VCC with VRXD RXD Output Supply Devices (SN65HVD266)*

This device is a 5-V V<sub>CC</sub> CAN transceiver with a separate supply for the RXD output, V<sub>RXD</sub>. The digital inputs are 5 V and 3.3 V compatible. These devices have a  $V_{RXD}$ -level RXD output. TXD remains weakly pulled up to  $V_{CC}$ .

#### **NOTE**

On device versions with a  $V_{RXD}$  supply that shifts the RXD output level, the input terminals of the device remain the same. TXD remains weakly pulled up to  $V_{CC}$  internally. Thus, a small  $I_{\text{H}}$  current flows if the TXD input is used below  $V_{\text{CC}}$  levels.

#### 9.4.5.3 5-V V<sub>CC</sub> with FAULT Open-Drain Output Device (SN65HVD267)

This device has a FAULT output terminal (open-drain). FAULT must be pulled up to  $V_{CC}$  or I/O supply level via an external resistor.

#### **NOTE**

Because the FAULT output terminal is open-drain, it actively pulls down when there is no fault, and becomes high-impedance when a fault condition is detected. An external pullup resistor to the  $V_{CC}$  or I/O supply of the system must be used to pull the terminal high to indicate a fault to the host microprocessor. The open-drain architecture makes the fault terminal compatible with 3.3 V and 5 V I/O-level systems. The pullup current, selected by the pullup resistance value, should be as low as possible while achieving the desired voltage level output in the system with margin against noise.

# <span id="page-19-0"></span>**10 Application and Implementation**

### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# <span id="page-19-1"></span>**10.1 Application Information**

These CAN transceivers are typically used in applications with a host microprocessor or FPGA that includes the link layer portion of the CAN protocol. Below are typical application configurations for both 5 V and 3.3 V microprocessor applications. The bus termination is shown for illustrative purposes.

# <span id="page-19-2"></span>**10.2 Typical Application**



**Figure 16. Typical 5-V Application**

20 *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLLSEI3A&partnum=SN65HVD265)* Copyright © 2013–2015, Texas Instruments Incorporated



#### **[www.ti.com](http://www.ti.com)** SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015

## **Typical Application (continued)**

### **10.2.1 Design Requirements**

#### *10.2.1.1 Bus Loading, Length and Number of Nodes*

The ISO11898 Standard specifies a maximum bus length of 40m and maximum stub length of 0.3m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A large number of nodes requires a transceiver with high input impedance such as the SN65HVD26x family.

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO11898. They have made system level trade offs for data rate, cable length, and parasitic loading of the bus. Examples of some of these specifications are ARINC825, CANopen, DeviceNet and NMEA2000.

A CAN network design is a series of tradeoffs, but these devices operate over wide common-mode range. In ISO11898-2 the driver differential output is specified with a 60Ω load (the two 120Ω termination resistors in parallel) and the differential output must be greater than 1.5V. The SN65HVD26x family is specified to meet the 1.5V requirement with a 45Ω load incorporating the worst case including parallel transceivers. The differential input resistance of the SN65HVD26x is a minimum of 30KΩ. If 167 SN65HVD26x family transceivers are in parallel on a bus, this is equivalent to a 180Ω differential load worst case. That transceiver load of 180Ω in parallel with the 60Ω gives a total 45Ω. Therefore, the SN65HVD26x family theoretically supports over 167 transceivers on a single bus segment with margin to the 1.2V minimum differential input at each node. However for CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, network imbalances, ground offsets and signal integrity thus a practical maximum number of nodes is typically much lower. Bus length may also be extended beyond the original ISO11898 standard of 40m by careful system design and datarate tradeoffs. For example CANopen network design guidelines allow the network to be up to 1km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO11898 CAN standard. In using this flexibility comes the responsibility of good network design and balancing these tradeoffs.

#### **10.2.2 Detailed Design Procedures**

#### *10.2.2.1 CAN Termination*

The ISO11898 standard specifies the interconnect to be a twisted pair cable (shielded or unshielded) with 120  $\Omega$ characteristic impedance  $(Z<sub>O</sub>)$ . Resistors equal to the characteristic impedance of the line should be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop lines (stubs) connecting nodes to the bus should be kept as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus the termination must be carefully placed so that it is not removed from the bus.





**[SN65HVD265,](http://www.ti.com/product/sn65hvd265?qgpn=sn65hvd265) [SN65HVD266,](http://www.ti.com/product/sn65hvd266?qgpn=sn65hvd266) [SN65HVD267](http://www.ti.com/product/sn65hvd267?qgpn=sn65hvd267)**

# **Typical Application (continued)**

Termination may be a single 120  $\Omega$  resistor at the end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common mode voltage of the bus is desired, then split termination may be used. (See [Figure 18\)](#page-21-0). Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common-mode voltages at the start and end of message transmissions.



**Figure 18. CAN Bus Termination Concepts**

#### <span id="page-21-0"></span>*10.2.2.2 Functional Safety Using the SN65HVD267 in a Redundant Physical Layer CAN Network Topology*

CAN is a standard linear bus topology using 120 Ω twisted pair cabling. The SN65HVD267 CAN device includes several features to use the CAN physical layer in nonstandard topologies with only one CAN link layer controller (μP) interface. This allows much greater flexibility in the physical topology of the bus while reducing the digital controller and software costs. The combination of RXD DTO and the FAULT output allows great flexibility, control and monitoring of these applications.

A simple example of this flexibility is to use two SN65HVD267 devices in parallel with an AND gate to achieve redundancy (parallel) of the physical layer (cabling and PHYs) in a CAN network.

For the CAN bit-wise arbitration to work, the RXD outputs of the transceivers must connect via AND gate logic so that a dominant bit (low) from any of the branches is received by the link layer logic (μP), and appears to the link layer and above as a single physical network. The RXD DTO feature prevents a bus stuck dominant fault in a single branch from taking down the entire network by forcing the RXD terminal for the transceivers on the branch with the fault back to the recessive after the  $t_{RXD}$   $_{DTO}$  time. The remaining branch of the network continues to function. The FAULT terminal of the transceivers on the branch with the fault indicates this via the FAULT output to their host processors, which diagnose the failure condition. Adding a logic XOR with a filter adds automatic detection for a fault where one of the 2 networks goes open (recessive) in addition to the faults detected by the SN65HVD267. The S terminal (silent mode terminal) may be used to put a branch in silent mode to check each branch for other faults. Thus it is possible to implement a robust and redundant CAN network topology in a simple and low cost manner.

These concepts can be expanded into more complicated and flexible CAN network topologies to solve various system level challenges with a networked infrastructure.



# **Typical Application (continued)**

<span id="page-22-1"></span>

- A. CAN nodes with termination are PHY 1A, PHY 2A, PHY 1Z and PHY 2Z.
- B. RXD DTO prevents a single branch-stuck-dominant condition from blocking the redundant branch via the AND logic on RXD. The transceivers signal a received bus stuck dominant fault via the FAULT terminal. The system detects which branch is stuck dominant, and issues a system warning. Other network faults on a single branch that appear as recessive (not blocking the redundant network) may be detected through a logic XOR with a filter and diagnostic routines, and using the Silent Mode of the PHYs to use only one branch at a time for transmission during diagnostic mode. This combination allows robust fault detection and recovery within single branches so that they may be repaired and again provide redundancy of the physical layer.

### **Figure 19. Typical Redundant Physical Layer Topology Using the SN65HVD267**

#### <span id="page-22-0"></span>**10.2.3 Application Curve**



**Figure 20. Typical CAN Transceiver Operation Using 3.3V IO Connections**

#### Copyright © 2013–2015, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLLSEI3A&partnum=SN65HVD265)* 23

SLLSEI3A –SEPTEMBER 2013–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**



# <span id="page-23-0"></span>**11 Power Supply Recommendations**

These devices are designed to operate from main  $V_{CC}$  input voltage supply range between 4.5 V and 5.5 V. Some devices have an output level shifting supply input,  $V_{RXD}$ , designed for a range between 2.8 V and 5.5 V. Both supply inputs must be well regulated. A bulk capacitance, typically 4.7 μF, should be placed near the CAN transceiver's main V<sub>CC</sub> supply terminal in addition to bypass capacitors. A bulk capacitance, typically 1  $\mu$ F, should be placed near the CAN transceiver's  $V_{RXD}$  supply terminal in addition to bypass capacitors.

# <span id="page-23-1"></span>**12 Layout**

## <span id="page-23-2"></span>**12.1 Layout Guidelines**

For the PCB design to be successful, start with design of the protection and filtering circuitry. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high frequency layout techniques must be applied during PCB design. On chip IEC ESD protection is good for laboratory and portable equipment but is usually not sufficient for EFT and surge transients occurring in industrial environments. Therefore, robust and reliable bus node design requires the use of external transient protection devices at the bus connectors. Placement at the connector also prevents these noisy events from propagating further into the PCB and system.

- Place the protection and filtering circuitry as close to the bus connector, J1, to prevent transients, ESD and noise from penetrating onto the board. In this layout example for protection a Transient Voltage Suppression (TVS) device, D1, has been used. The production solution can be either bi-directional TVS diode or varistor with ratings matching the application requirements. This example also shows optional bus filter capacitors C8 and C9.
- Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device.
- Use supply  $(V_{CC})$  and ground planes to provide low inductance. Note: high frequency current follows the path of least inductance and not the path of least impedance.
- Use at least two vias for supply ( $V_{\text{CC}}$ ) and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.
- Bypass and bulk capacitors should be placed as close as possible to the supply terminals of transceiver, examples C2, C3 ( $V_{\text{CC}}$ ) and for the dual supply devices additionally C5 and C6 ( $V_{\text{RXD}}$ ).
- Bus termination: this layout example shows split termination. This is where the termination is split into two resistors, R7 and R8, with the center or split tap of the termination connected to ground via capacitor C7. Split termination provides common mode filtering for the bus. When bus termination is placed on the board instead of directly on the bus, additional care must be taken to ensure the terminating node is not removed from the bus thus also removing the termination. See the application section for information on power ratings needed for the termination resistor(s).
- To limit current of digital lines serial resistors may be used. Examples are R2, R3, R4 and R5.
- To filter noise on the digital IO lines a capacitor may be used close to the input side of the IO as shown by C1 and C4.
- Terminal 5: This example is showing a flexible layout covering all three of the devices in this CAN transceiver family on terminal 5. SN65HVD265: this terminal is a no connect so external connections are un-important and the components R4, R5, C5 and C6 do not matter. SN65HVD266: this terminal is the RXD output supply terminal, VRXD. The bypass and bulk capacitor pads of C5 and C6 should be populated and R5 and R6 are not used. SN65HVD267: this terminal is the FAULT output (open drain). The pull resistor R6 is needed. R5 is shown if current limiting is desired to the host processor. If noise filtering is desired C5 should be used.
- 1k to 10kΩ pull-up or down resistors should be used where required to limit noise during transient events.
- Terminal 1: R1 is shown optionally for the TXD input of the device. If an option drain host processor is used this is mandatory to ensure the bit timing into the device is met.
- Terminal 8: is shown assuming the mode terminal, S, will be used. If the device will only be used in normal mode R3 is not needed and the pads of C4 could be used for the pull down resistor to GND.



# <span id="page-24-0"></span>**12.2 Layout Example**



**Figure 21. Layout Example**

# <span id="page-25-1"></span>**13 Device and Documentation Support**

### <span id="page-25-0"></span>**13.1 Related Links**

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.



#### **Table 7. Related Links**

### <span id="page-25-2"></span>**13.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### <span id="page-25-3"></span>**13.3 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## <span id="page-25-4"></span>**13.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## <span id="page-25-5"></span>**13.5 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-25-6"></span>**14 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Aug-2023

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

**TEXAS NSTRUMENTS** 

www.ti.com 5-Jan-2022

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com 5-Jan-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal





www.ti.com 5-Jan-2022

# **TUBE**



#### \*All dimensions are nominal





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated