

#### **General description**

WLC1115 is a highly integrated, programmable wireless power transmitter controller that enables solutions as per latest Qi standard, which ensures higher energy efficiency and faster charging. WLC1115 supports Qi2 charging profile such as magnetic power profile (MPP) protocol, extended power profile (EPP) protocol, and basic power profile (BPP) protocol. In addition to this, WLC1115 also supports proprietary power delivery extensions [1]. WLC1115 comes with integrated USB Type-C Power Delivery (PD) controller and is also compliant with the latest USB Type-C and PD specifications. WLC1115 is a programmable [2] wireless power transmitter controller for 15W charging applications.

WLC1115 has integrated gate drivers for the buck-boost and inverter power supplies that are necessary for Qi2 wireless transmitter applications. WLC1115 supports a wide input voltage range and offers many programmable features for creating distinct wireless transmitter solutions.

WLC1115 is a highly programmable wireless power transmitter and integrated USB-PD sink solution with an on-chip 32-bit Arm® Cortex®-M0 processor, 128KB flash, 16KB RAM, and 32KB ROM that allows for convenient configuration changes for customization and tuning of important parameters such as FOD. It also includes various analog and digital peripherals such as ADC, PWMs, and timers. The inclusion of a fully programmable MCU with analog and digital peripherals enables scalable wireless transmitter solutions.

#### Potential applications

- · Wireless charging pads for MPP, EPP, and BPP
- Smart speakers
- · Portable accessories
- · Furniture and home goods
- · Docking stations
- · High speed charging support

#### **Features**

- Enables Qi2 compliant transmitter<sup>[1]</sup>
- Integrated USB-PD controller
  - Supports USB-PD 3.1 version
  - Programmable power supply (PPS) mode<sup>[2]</sup>
  - Support for USB PD legacy charging protocols like QC 2.0 / 3.0 and AFC
- Integrated buck-boost controller for inverter VBRG
- Integrated gate drivers for buck-boost converter and inverter
- Integrated Q factor detection
- Integrated FSK modulator
- Wide input voltage range: 4.5V-24V

• Communication ports: I<sup>2</sup>C, UART

#### Protection

- Overcurrent protection (OCP), overvoltage protection (OVP)
- Supports over-temperature protection through integrated ADC circuit and internal temperature sensor

#### Temperature range

- -40°C to +105°C extended industrial temperature range

#### Package

- 68 lead QFN 8.0 × 8.0 × 0.65mm LD68B 5.7 × 5.7mm EPAD



#### **Notes**

- 1. Customers might require a license to use the QC2.0/3.0, AFC and Qi protocols. For any other legacy charging protocol support, contact your local Infineon sales representative.
- 2. Factory default controllers include boot-loader only. For code examples, contact your local Infineon sales representative.



Logic block diagram

#### Logic block diagram



#### Note

3. Customers need to acquire their own licensing for Samsung FC.



Table of contents

#### Table of contents

| General description                                                    | 1  |
|------------------------------------------------------------------------|----|
| Potential applications                                                 |    |
| Features                                                               | 1  |
| Logic block diagram                                                    | 2  |
| Table of contents                                                      |    |
| 1 Application diagram for Qi2 15W transmitter solution                 |    |
| 2 Application diagram for 15W transmitter solution with MP-A11 Tx coil | 6  |
| 3 Pin information                                                      |    |
| 4 Electrical specifications                                            |    |
| 4.1 Absolute maximum ratings                                           |    |
| 4.2 Device-level specifications                                        |    |
| 4.3 DC specifications                                                  |    |
| 4.3.1 CPU                                                              |    |
| 4.3.2 GPIO                                                             |    |
| 4.3.3 XRES and POR                                                     |    |
| 4.4 Digital peripherals                                                |    |
| 4.4.1 Inverter pulse-width modulation (PWM) for GPIO pins              |    |
| 4.4.2 I2C, UART, SWD interface                                         |    |
| 4.4.3 Memory                                                           |    |
| 4.5 System resources                                                   |    |
| 4.5.1 Internal main oscillator clock                                   |    |
| 4.5.2 PD                                                               |    |
| 4.5.3 ADC                                                              |    |
| 4.5.4 Current sense amplifier (CSA) / ASK amplifier (ASK_P and ASK_N)  |    |
| 4.5.5 VIN UV/OV4.5.6 Voltage regulation - VBRG                         |    |
| 4.5.7 NFET gate driver specifications                                  |    |
| 4.5.8 Buck-boost PWM controller                                        |    |
| 4.5.9 Thermal                                                          |    |
| 5 Functional overview                                                  |    |
| 5.1 Wireless power transmitter                                         |    |
| 5.2 EPP WPC system control                                             |    |
| 5.2.1 EPP selection phase                                              |    |
| 5.2.2 EPP digital ping phase                                           |    |
| 5.2.3 EPP identification and configuration phase                       |    |
| 5.2.4 EPP negotiation                                                  |    |
| 5.2.5 EPP calibration                                                  |    |
| 5.2.6 EPP authentication                                               |    |
| 5.2.7 EPP renegotiation phase                                          | 26 |
| 5.2.8 EPP power transfer phase                                         |    |
| 5.2.9 Bidirectional in-band communication interface                    | 27 |
| 5.3 Communication from Tx to Rx - FSK                                  | 27 |
| 5.4 Communication from Rx to Tx - ASK                                  | 28 |
| 5.5 Demodulation                                                       | 28 |
| 5.6 Inverter                                                           | 28 |
| 5.7 Rx detection                                                       |    |
| 5.7.1 Foreign object detection (FOD)                                   |    |
| 5.7.2 Q factor FOD and resonance frequency FOD                         |    |
| 5.7.3 Power loss FOD                                                   |    |
| 5.7.4 Over temperature FOD                                             |    |
| 5.7.5 Buck-boost regulator                                             | 31 |

2023-07-28



#### Table of contents

| 5.8 Buck-boost operating modes                      | 32 |
|-----------------------------------------------------|----|
| 5.8.1 Pulse-width modulator (PWM)                   |    |
| 5.8.2 Pulse skipping mode (PSM)                     |    |
| 5.8.3 Forced-continuous-conduction mode (FCCM)      |    |
| 5.8.4 Overvoltage protection (OVP)                  |    |
| 5.8.5 Overcurrent protection (OCP)                  |    |
| 5.8.6 USB-PD controller                             | 32 |
| 5.8.7 MCU                                           |    |
| 5.8.8 ADC                                           | 33 |
| 5.8.9 Serial communications block (SCB)             | 33 |
| 5.8.10 I/O subsystem                                |    |
| 5.8.11 LDOs (VDDD and VCCD)                         |    |
| 6 Programming the WLC1115 device                    |    |
| 6.1 Programming the device Flash over SWD interface | 34 |
| 7 Ordering information                              |    |
| 7.1 Ordering code definitions                       |    |
| 8 Packaging                                         |    |
| 9 Package diagram                                   |    |
| 10 Acronyms                                         |    |
| 11 Document conventions                             |    |
| 11.1 Units of measure                               |    |
| Revision history                                    |    |



Application diagram for Qi2 15W transmitter solution

#### 1 Application diagram for Qi2 15W transmitter solution

Figure 1 illustrates a typical application of WLC1115 for 15W, Qi2 wireless power transmitter solution. The input power to the system is through Type-C PD sink or DC power supply input, powering the buck-boost converter. The buck-boost converter powers the full bridge inverter which in turn drives the MPP transmitter coil. The WLC1115 controls the inverter bridge voltage (VBRG) using the buck-boost converter to regulate the power flow to the transmitter coil powering the receiver. A dual Opamp is used for converting the amplitude shift key (ASK) modulated power signal into binary signal. WLC1115 uses a digital logic for decoding the binary signals. The OPTIGA™ Trust Security IC is interfaced over I2C for authentication requirements as per Qi2.



Figure 1 Application diagram for Qi2 15W transmitter solution



Application diagram for 15W transmitter solution with MP-A11 Tx coil

## 2 Application diagram for 15W transmitter solution with MP-A11 Tx coil

Figure 2 illustrates a typical application of WLC1115 for 15W, Qi v1.3.x wireless power transmitter solution for fixed frequency and voltage control based MP-A11 Qi transmitter coil. The input power to the system is through Type-C PD sink, powering the buck converter. The buck converter powers the full bridge inverter which in turn drives the transmitter coil. The WLC1115 controls the inverter bridge voltage (VBRG) using the buck converter to regulate the power flow to the transmitter coil powering the receiver. A dual Opamp is used for converting the amplitude shift key (ASK) modulated power signal into binary signal. WLC1115 uses a digital logic for decoding the binary signals. The OPTIGA™ Trust Security IC is interfaced over I<sup>2</sup>C for authentication requirements per Qi v1.3.x.



Figure 2 Application diagram for 15W transmitter solution with MP-A11 Tx coil

infineon

Pin information

#### **3** Pin information

#### Table 1 WLC1115 pinouts

| rable 1 | Mrc1112 bino | uts                                                            |                                                                                                                                                                                                                                                       |  |  |  |  |
|---------|--------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin#    | Pin name     | Pin function for 15W<br>MPP, or EPP<br>application<br>firmware | Pin description                                                                                                                                                                                                                                       |  |  |  |  |
| 1       | SW1_         | _0                                                             | Buck-boost converter switching node (DC-DC bank 1) and input to zero current detector for low-side gate driver. Connect this pin to switch node of buck-boost with a short and wide trace.                                                            |  |  |  |  |
| 2       | LG1_         | _0                                                             | Low-side gate driver output for buck-boost converter (DC-DC bank 1). Connect to the buck-boost low-side FET gate. Use a wide trace to minimize inductance of this connection.                                                                         |  |  |  |  |
| 3       | PGND         | 0_0                                                            | Ground for gate driver (DC-DC). Connect all grounds (GND) and PGND pins (PNGD_0 and PGND_1) together. Connect directly PCB ground plane and Exposed pad (E-PAD).                                                                                      |  |  |  |  |
| 4       | PVDD         | _0                                                             | Connect to VDDD and to decoupling capacitors (1 $\mu$ F and 0.1 $\mu$ F), as close to the IC as possible.                                                                                                                                             |  |  |  |  |
| 5       | LG2_         | _0                                                             | Low-side gate driver output for DC-DC bank 2.<br>Float this pin for 15W EPP application.                                                                                                                                                              |  |  |  |  |
| 6       | VBB_         | _0                                                             | Input rail of inverter bridge, connected to output of the buck-boost converter. Connect this to the buck-boost side terminal of current sense resistor for inverter bridge input current sensing. Use a dedicated (Kelvin) trace for this connection. |  |  |  |  |
| 7       | SW2_         | _0                                                             | Switching node (DC-DC bank 2).<br>Connect this pin directly to the E-PAD.                                                                                                                                                                             |  |  |  |  |
| 8       | HG2_         | _0                                                             | High-side gate driver output of DC-DC bank 2.<br>Float this pin for 15W EPP application.                                                                                                                                                              |  |  |  |  |
| 9       | BST2         | _0                                                             | Bootstrap power supply for DC-DC bank 2.<br>Connect this pin to VDDD via a Schottky diode.                                                                                                                                                            |  |  |  |  |
| 10      | СОМ          | Р                                                              | Error amplifier (EA) output for buck-boost controller.<br>Connect the RC compensation network to GND.                                                                                                                                                 |  |  |  |  |
| 11      | CSP          | 0                                                              | Positive input of current sensing amplifier of inverter bridge input current. Connect to positive terminal of the output current sense resistor (VBB_0).                                                                                              |  |  |  |  |
| 12      | CSN          | 0                                                              | Negative input of current sensing amplifier of inverter bridge input current. Connect to negative terminal of the current sense resistor.                                                                                                             |  |  |  |  |
| 13      | VBR          | G                                                              | Feedback pin for buck-boost output voltage. Connect it to buck-boost output before inverter bridge input current sense resistor.                                                                                                                      |  |  |  |  |
| 14      | VBRG_        | DIS                                                            | Inverter input power supply voltage. Connect to buck-boost output before inverter bridge input current sense resistor. Used as weak discharge of VBRG.                                                                                                |  |  |  |  |
| 15      | CC1          | L                                                              | Type-C connector configuration channel 1. Connect directly to the CC1 pin on the port's Type-C connector and to a capacitor (recommended value 390pF) to ground.                                                                                      |  |  |  |  |
| 16      | CC2          | 2                                                              | Type-C connector configuration channel 2. Connect directly to the CC2 pin on the port's Type-C connector and to a capacitor (recommended value 390pF) to ground.                                                                                      |  |  |  |  |
| 17      | NFET_C1      | ΓRL_0                                                          | NFET gate driver output. Float this pin if it is not used.                                                                                                                                                                                            |  |  |  |  |
| 18      | PWM_OUT/#    | ASK_OUT                                                        | MPP: Inverter PWM signal output used for the inverter gate drive inputs. Short this pin to pin 20 (PWM_IN1) and pin 21 (PWN_IN2). EPP: ASK voltage/current sensing path. IC output for ASK signal processing.                                         |  |  |  |  |



Pin information

Table 1WLC1115 pinouts (continued)

| Table 1 | WLC1115 pino           | WLC1115 pinouts (continued)                                    |                                                                                                                                                                                                               |  |  |  |  |  |
|---------|------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin#    | Pin name               | Pin function for 15W<br>MPP, or EPP<br>application<br>firmware | Pin description                                                                                                                                                                                               |  |  |  |  |  |
| 19      | ASK_DE                 | MOD                                                            | Input for ASK signal decoding. Connect external ASK comparator output to this pin. Short this pin to pin-36 (ASK_SEL).                                                                                        |  |  |  |  |  |
| 20      | GD_OVR_HB_1            | PWM_IN1                                                        | Inverter gate driver input signal for inverter bank 1. Short this pin to pin-22. PWM_OUT.                                                                                                                     |  |  |  |  |  |
| 21      | GD_OVR_HB_2            | PWM_IN2                                                        | Inverter gate driver input signal for inverter bank 2. Short this pin to pin-22 PWM_OUT.                                                                                                                      |  |  |  |  |  |
| 22      | ASK_OUT/P <sup>1</sup> | WM_OUT                                                         | MPP: ASK voltage/current sensing path. IC output for ASK signal processing. EPP: Inverter PWM signal output used for the inverter gate drive inputs. Short this pin to pin 20 (PWM_IN1) and pin 21 (PWN_IN2). |  |  |  |  |  |
| 23      | DP/GPIO1               | DP                                                             | Default USB D+ / configurable GPIO. For support of legacy charging AFC and QC. IC does not support USB data transmission on this pin.                                                                         |  |  |  |  |  |
| 24      | DM/GPIO2               | DM                                                             | Default USB D- / configurable GPIO. For support of legacy charging AFC and QC. IC does not support USB data transmission on this pin.                                                                         |  |  |  |  |  |
| 25      | Van                    |                                                                | VDDD 5V LDO output from VIN. Connect a ceramic bypass capacitor (recommended value $1\mu F$ ) from this pin to GND close to the IC. Connect all VDDD pins together.                                           |  |  |  |  |  |
| 63      | VDD                    | ט                                                              | VDDD 5V LDO output from VIN. Connect a ceramic bypass capacitor (recommended value $10\mu F$ ) from this pin to GND close to the IC. Connect all VDDD pins together.                                          |  |  |  |  |  |
| 26      | GPIO3                  | -                                                              | -                                                                                                                                                                                                             |  |  |  |  |  |
| 27      | GPIO4                  | BPP_CAPS/ LED2                                                 | BPP resonance capacitor selection pin for Qi2/LED2 for EPP application/configurable GPIO. Float this pin if it is not used.                                                                                   |  |  |  |  |  |
| 28      | XRE                    | S                                                              | External reset – active low, internally pulled-up (~6k $\Omega$ ). Float this pin if it is not used.                                                                                                          |  |  |  |  |  |
| 29      | GPIO5/SCB0             | SDA_SEC                                                        | Used for interfacing as Master, with OPTIGA™ Trust I <sup>2</sup> C SDA. The pin is configured for open drain connection, connect an external pull-up resistor. Float this pin if it is not used.             |  |  |  |  |  |
| 30      | GPIO6/SCB0             | SCL_SEC                                                        | Used for interfacing with OPTIGA™ Trust I <sup>2</sup> C SCL. The pin is configured for open drain connection, connect an external pull-up resistor. Float this pin if it is not used.                        |  |  |  |  |  |
| 31      | GPIO7/SCB1             | UART/GPIO7                                                     | Default UART Tx for debug/configurable GPIO. Float this pin if it is not used.                                                                                                                                |  |  |  |  |  |
| 32      | QCOM                   | IP2                                                            | Q-factor based foreign object detection (FOD) pre-charge measurement input for frequency counting. Short this pin to pin 37 (QCOMP1).                                                                         |  |  |  |  |  |
| 33      | GPIO8                  | RES_SEC                                                        | RESET for OPTIGA™ Trust IC. Configured for using OPTIGA™ Trust in low power mode/configurable GPIO. Float this pin if it is not used.                                                                         |  |  |  |  |  |
| 34, 64  | GNI                    | )                                                              | Ground. Connect directly to the E-PAD and to ground plane.                                                                                                                                                    |  |  |  |  |  |
| 35      | NFET_C1                | TRL_1                                                          | NFET gate driver output. Float this pin if it is not used.                                                                                                                                                    |  |  |  |  |  |
| 36      | ASK_S                  | SEL                                                            | Input for ASK signal decoding. Short this pin to pin-19 (ASK_DEMOD).                                                                                                                                          |  |  |  |  |  |
| 37      | QCOM                   | IP1                                                            | Q-factor based FOD pre-charge measurement input for peak voltage detect. Short this pin to pin 32 (QCOMP2).                                                                                                   |  |  |  |  |  |
| 38      | BB_I                   | N                                                              | Input voltage to buck-boost (DC-DC) controller. Connect to USB Type-C connector's VBUS pin. If EMI filter/choke is used after Type-C connector then connect it to output of the EMI filter/choke.             |  |  |  |  |  |



Pin information

Table 1WLC1115 pinouts (continued)

| Table: | 1 WLC1115 pino      | uts (continued)                                                                                                                                         |                                                                                                                                                                                                               |  |  |
|--------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin#   | Pin name            | Pin function for 15W<br>MPP, or EPP<br>application<br>firmware                                                                                          | Pin description                                                                                                                                                                                               |  |  |
| 39     | VBUS_               | _IN                                                                                                                                                     | Input voltage feedback of buck-boost (DC-DC). Connect to USB Type-C connector's VBUS pin. If EMI filter/choke is used after Type-C connector then connect it to output of the EMI filter/choke.               |  |  |
| 40     | ASK_                | N                                                                                                                                                       | Negative input of ASK voltage sensing signal input to internal amplifier.                                                                                                                                     |  |  |
| 41     | ASK_                | .P                                                                                                                                                      | Positive input of ASK voltage sensing signal input to internal amplifier.                                                                                                                                     |  |  |
| 42     | ASK_T               | ST                                                                                                                                                      | ASK voltage sensing comparator output. Float this pin if it is not used.                                                                                                                                      |  |  |
| 43     | BST2                | _1                                                                                                                                                      | Bootstrap power supply for (inverter bank 2) inverter high-side gate driver. Connect a capacitor (recommended value 0.1μF) from this pin to SW2_1. Also, connect a Schottky diode from VDDD to BST2_1.        |  |  |
| 44     | HG2_                | 1                                                                                                                                                       | High-side gate driver for inverter FET (inverter bank 2). Connect to the Inverter bank 2, high-side FET gate. Use a wide trace to minimize inductance of this connection.                                     |  |  |
| 45     | SW2_                | _1                                                                                                                                                      | Inverter switching node for inverter bank 2. Connect this pin to the inverter bank 2 switching node with a short and wide trace.                                                                              |  |  |
| 46     | VBB_                | VBB_1 Inverter input voltage sense. Connect to inverter input voltage after the current sense resistor. Use a dedicated (Kelvin) trace this connection. |                                                                                                                                                                                                               |  |  |
| 47     | LG2_                | 1                                                                                                                                                       | Low-side gate driver for inverter FET (inverter bank 2). Connect to the inverter bank 2 low-side FET gate.                                                                                                    |  |  |
| 48     | PVDD_1              |                                                                                                                                                         | Connect to VDDD pin. Connect bypass capacitors (recommended values $1\mu F$ and $0.1\mu F$ ) as close to the IC as possible.                                                                                  |  |  |
| 49     | PGND                | _1                                                                                                                                                      | Ground for inverter gate driver. Connect directly to PCB ground plane and E-PAD. Connect all GND and PGND pins together.                                                                                      |  |  |
| 50     | LG1_                | 1                                                                                                                                                       | Low-side gate driver for inverter FET (inverter bank 1). Connect to the inverter bank 1 low-side FET gate.                                                                                                    |  |  |
| 51     | SW1_                | _1                                                                                                                                                      | Inverter switching node for inverter bank 1. Connect this pin to the Inverter bank 1 switching node with a short and wide trace.                                                                              |  |  |
| 52     | HG1_                | _1                                                                                                                                                      | High-side gate driver for inverter FET (inverter bank 1). Connect to the inverter bank 1 high-side FET gate.                                                                                                  |  |  |
| 53     | BST1                | _1                                                                                                                                                      | Bootstrap power supply for (inverter bank 1) inverter high-side gate driver. Connect a capacitor (recommended values $0.1\mu F$ ) from this pin to SW1_1. Also, connect a Schottky diode from VDDD to BST1_1. |  |  |
| 54     | CSNI_1              | DNU1                                                                                                                                                    | Negative input of input current sense amplifier for inverter.<br>Float this pin if it is not used.                                                                                                            |  |  |
| 55     | CSPI_1              | DNU2                                                                                                                                                    | Positive input of input current sense amplifier for inverter. Float this pin if it is not used.                                                                                                               |  |  |
| 56     | GPIO9/SCB3/SWD_DAT  | SWD_DAT/GPIO9                                                                                                                                           | Used for I <sup>2</sup> C/SWD register access or programming/configurable GPIO.                                                                                                                               |  |  |
| 57     | GPIO10/SCB3/SWD_CLK | SWD_CLK/GPIO10                                                                                                                                          | Used for I <sup>2</sup> C/SCL register access or programming/configurable GPIO.                                                                                                                               |  |  |
| 58     | GPIO11/SCB3         | TEMP_FB                                                                                                                                                 | Tx coil temperature measurement via thermistor monitoring for 15W EPP application/configurable GPIO. Float this pin if it is not used.                                                                        |  |  |
| 59     | GPIO12/SCB3         | MPP_HIGH_K                                                                                                                                              | Configurable GPIO. Float this pin if it is not used. MPP resonance capacitor selection based on coupling for Qi2.                                                                                             |  |  |

infineon

Pin information

Table 1 WLC1115 pinouts (continued)

|      | WECTITS PINO  | ats (continued)                                                                                                                                                            |                                                                                                                                                                                                |  |  |  |
|------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin# | Pin name      | Pin function for 15W<br>MPP, or EPP<br>application<br>firmware                                                                                                             | Pin description                                                                                                                                                                                |  |  |  |
| 60   | GPIO13/CLK_IN | GPIO13/CLK_IN                                                                                                                                                              | Default used as input for external clock/configurable GPIO. Float this pin if it is not used.                                                                                                  |  |  |  |
| 61   | VIN           |                                                                                                                                                                            | 4.5V–24V input supply. Connect a decoupling capacitor (recommended value $0.1\mu F$ ) from this pin to GND close to this pin.                                                                  |  |  |  |
| 62   | VCC           | 1.8V LDO output for Arm®-M0 power and 1.8V references.  Connect a decoupling capacitor (recommended value 0.1μF) from this pin to ground. Not for external use or loading. |                                                                                                                                                                                                |  |  |  |
| 65   | CSPI_0        |                                                                                                                                                                            | Positive input of USB input current sense amplifier (DC-DC). Connect to the positive terminal of the input current sense resistor. Use a dedicated (Kelvin) connection.                        |  |  |  |
| 66   | CSNI          | _0                                                                                                                                                                         | Negative input of USB input current sense amplifier t (DC-DC).<br>Connect to the negative terminal of the input current sense<br>resistor. Use a dedicated (Kelvin) connection.                |  |  |  |
| 67   | BST1_0        |                                                                                                                                                                            | Bootstrap power supply for buck-boost (DC-DC) high-side gate driver. Connect a capacitor (recommended value 0.1μF) from this pin to SW1_0. Also, connect a Schottky diode from VDDD to BST1_0. |  |  |  |
| 68   | HG1_0         |                                                                                                                                                                            | High-side gate driver output of buck-boost converter (DC-DC bank 1). Connect to the buck-boost high-side FET gate. Use a wide trace to minimize inductance of this connection.                 |  |  |  |
|      | EPA           | D                                                                                                                                                                          | Exposed ground pad. Connect directly to ground plane and pin 34 and 64.                                                                                                                        |  |  |  |



Figure 3 WLC1115 key pin mapping with buck-boost and inverter power supplies<sup>[4]</sup>

#### Note

<sup>4.</sup> Refer **Figure 3** for an overview of key WLC1115 pin mapping to power input, current sense and gate drivers of buck and inverter power supplies.



Pin information



Figure 4 WLC1115 68-QFN pinout

infineon

**Electrical specifications** 

#### 4 Electrical specifications

#### 4.1 Absolute maximum ratings

Table 2 Absolute maximum ratings<sup>[5]</sup>

Exceeding maximum ratings may shorten the useful life of the device.

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

| Parameter       | Description                                                             | Min  | Тур | Мах        | Unit | Description                                                        |  |
|-----------------|-------------------------------------------------------------------------|------|-----|------------|------|--------------------------------------------------------------------|--|
| VIN             | Maximum input supply voltage                                            |      |     | 40         |      |                                                                    |  |
| VDDD, PVDD      | Maximum supply voltage relative to VSS                                  |      |     | 6          |      |                                                                    |  |
| VBUS            | Max VBRG_DIS (P0/P1)<br>voltage relative to VSS                         | -    |     | 24         |      | _                                                                  |  |
| CC_0, ASK_SEL   | Max voltage on CC and ASK_SEL pins                                      |      |     | 24         | V    |                                                                    |  |
| QCOMP1          | Max voltage on QCOMP1 pins                                              | -0.7 |     | 24         |      | Current limited to 1mA for -0.7V minimum specification.            |  |
| QCOMP2          | Input to QCOMP2                                                         | -0.7 |     | VDDD + 0.5 |      | minimum specification.                                             |  |
| GPIO            | Inputs to GPIO                                                          | -0.5 |     | VDDD + 0.5 |      |                                                                    |  |
| IGPIO           | Maximum current per<br>GPIO                                             | -25  | _   | 25         |      | -                                                                  |  |
| IGPIO_INJECTION | GPIO injection current,<br>Max for VIH > VDDD, and<br>Min for VIL < VSS | -0.5 |     | 0.5        | mA   | Absolute max, current injected per pin                             |  |
| ESD_HBM         | Electrostatic discharge<br>(ESD) human body model<br>(HBM)              | 2000 |     |            |      | Applicable for all pins except CC1_0, CC2_0, ASK_SEL, QCOMP1 pins. |  |
| ESD_HBM_CC      | ESDHBM for CC1 and CC2 pins for both ports                              | 1100 |     | _          | V    | Only applicable to CC1_0, CC2_0, ASK_SEL, QCOMP1 pins              |  |
| ESD_CDM         | ESD charged device model                                                | 500  |     |            |      | Charged device model ESD                                           |  |
| LU              | Pin current for latch-up                                                | -100 |     | 100        | mA   |                                                                    |  |
| TJ              | Junction temperature                                                    | -40  |     | 125        | °C   | ]-                                                                 |  |

#### Note

<sup>5.</sup> Usage above the absolute maximum conditions listed in **Table 2** may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150°C in compliance with JEDEC Standard JESD22-A103, high temperature storage life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.



**Electrical specifications** 

Table 3 Pin based absolute maximum ratings

| Pin#   | Pin name                   | Pin function for<br>MPP or EPP<br>application firmware | Absolute minimum (V) | Absolute maximum (V) |  |
|--------|----------------------------|--------------------------------------------------------|----------------------|----------------------|--|
| 1      | SW1                        |                                                        | -0.7                 | 35                   |  |
| 2      | LG1_(                      | O <sub>[6]</sub>                                       | -0.5                 | PVDD+0.5             |  |
| 3      | PGND                       |                                                        | -0.3                 | 0.3                  |  |
| 4      | PVDD                       | 0_0                                                    | -0.3                 | VDD                  |  |
| 5      | LG2_0                      | O <sup>[6]</sup>                                       | -0.5                 | PVDD+0.5             |  |
| 6      | VBB                        |                                                        | -0.3                 | 24                   |  |
| 7      | SW2                        | _0                                                     | -0.3                 | 24                   |  |
| 8      | HG2_0 (w.r.t \$            | SW2_0) <sup>[6, 7]</sup>                               | -0.5                 | PVDD+0.5             |  |
| 9      | BST2_0 (w.r.t S            | W2_0) <sup>[6, 7, 8]</sup>                             | 0                    | PVDD+0.5             |  |
| 10     | COMF                       |                                                        | -0.5                 | PVDD+0.5             |  |
| 11     | CSP                        | 0                                                      | -0.3                 | 24                   |  |
| 12     | CSN                        | 0                                                      | -0.3                 | 24                   |  |
| 13     | VBR                        | G                                                      | -0.3                 | 24                   |  |
| 14     | VBRG_                      | DIS                                                    | -0.3                 | 24                   |  |
| 15     | CC                         | 1                                                      | -0.5                 | 24                   |  |
| 16     | CC                         | 2                                                      | -0.5                 | 24                   |  |
| 17     | NFET_C                     | TRL_0                                                  | -0.5                 | 32                   |  |
| 18     | PWM_OUT/A                  | SK_OUT <sup>[6]</sup>                                  | -0.5                 | PVDD+0.5             |  |
| 19     | ASK_DEN                    | MOD <sup>[6]</sup>                                     | -0.5                 | PVDD+0.5             |  |
| 20     | GD_OVR_HB_1 <sup>[6]</sup> | PWM_IN1                                                | -0.5                 | PVDD+0.5             |  |
| 21     | GD_OVR_HB_2 <sup>[6]</sup> | PWM_IN2                                                | -0.5                 | PVDD+0.5             |  |
| 22     | ASK_OUT/PV                 | VM_OUT <sup>[6]</sup>                                  | -0.5                 | PVDD+0.5             |  |
| 23     | DP/GPIO1 <sup>[6]</sup>    | DP                                                     | -0.5                 | PVDD+0.5             |  |
| 24     | DM/GPIO2 <sup>[6]</sup>    | DM                                                     | -0.5                 | PVDD+0.5             |  |
| 25, 63 | VDD                        | D                                                      | -0.3                 | 6                    |  |
| 26     | GPIO3 <sup>[6]</sup>       | LED1                                                   | -0.5                 | PVDD+0.5             |  |
| 27     | GPIO4 <sup>[6]</sup>       | BPP_CAPS/ LED2                                         | -0.5                 | PVDD+0.5             |  |
| 28     | XRES                       | [6]                                                    | -0.5                 | PVDD+0.5             |  |
| 29     | GPIO5/SCB0 <sup>[6]</sup>  | SDA_SEC                                                | -0.5                 | PVDD+0.5             |  |
| 30     | GPIO6/SCB0 <sup>[6]</sup>  | SCL_SEC                                                | -0.5                 | PVDD+0.5             |  |
| 31     |                            | GPIO7/SCB1 <sup>[6]</sup> UART/GPIO7 -0.5              |                      | PVDD+0.5             |  |
| 32     | QCOMP2 <sup>[6, 9]</sup>   |                                                        | -0.7                 | PVDD+0.5             |  |
| 33     | GPIO8 <sup>[6]</sup>       | RES_SEC                                                | -0.5                 | PVDD+0.5             |  |
| 34,64  | GNI                        | 0                                                      | -0.3                 | 0.3                  |  |
| 35     | NFET_C                     | TRL_1                                                  | -0.5                 | 32                   |  |
| 36     | ASK_S                      |                                                        | -0.5                 | 24                   |  |
| 37     | QCOMI                      | P1 <sup>[9]</sup>                                      | -0.7                 | 24                   |  |

- 6. Max voltage cannot exceed 6 V.
- 7. Max absolute voltage w.r.t GND must not exceed 40V.
- 8. Min absolute voltage w.r.t GND must not be lower than -0.3V.9. Current limited to 1mA for -0.7V minimum specification only.



**Electrical specifications** 

Table 3 Pin based absolute maximum ratings (continued)

| Pin# | Pin name                           | Pin function for<br>MPP or EPP<br>application firmware | Absolute minimum (V) | Absolute maximum (V) |
|------|------------------------------------|--------------------------------------------------------|----------------------|----------------------|
| 38   | BB_I                               | N                                                      | -0.3                 | 24                   |
| 39   | VBUS.                              | _IN                                                    | -0.3                 | 24                   |
| 40   | ASK_                               | _N                                                     | -0.3                 | 24                   |
| 41   | ASK_                               | _P                                                     | -0.3                 | 24                   |
| 42   | ASK_TS                             |                                                        | -0.5                 | PVDD+0.5             |
| 43   | BST2_1 (w.r.t S                    | — ·                                                    | 0                    | PVDD+0.5             |
| 44   | HG2_1 (w.r.t S                     | SW2_1) <sup>[6, 7]</sup>                               | -0.5                 | PVDD+0.5             |
| 45   | SW2                                | _1                                                     | -0.7                 | 24                   |
| 46   | VBB_                               | _1                                                     | -0.3                 | 24                   |
| 47   | LG2_1                              | L <sup>[6]</sup>                                       | -0.5                 | PVDD+0.5             |
| 48   | PVDD                               | _1                                                     | -0.3                 | VDDD                 |
| 49   | PGND                               | )_1                                                    | -0.3                 | 0.3                  |
| 50   | LG1_1 <sup>[6]</sup>               |                                                        | -0.5                 | PVDD+0.5             |
| 51   | SW1                                |                                                        | -0.7                 | 35                   |
| 52   | HG1_1 (w.r.t S                     | SW1_1) <sup>[6, 7]</sup>                               | -0.5                 | PVDD+0.5             |
| 53   | BST1_1 (w.r.t S                    | W1_1) <sup>[6, 7, 8]</sup>                             | 0                    | PVDD+0.5             |
| 54   | CSNI_1                             | CSNI_1 DNU1                                            |                      | 40                   |
| 55   | CSPI_1                             | DNU2                                                   | -0.3                 | 40                   |
| 56   | GPIO9/SCB3/SWD_DAT <sup>[6]</sup>  | SWD_DAT/GPIO9                                          | -0.5                 | PVDD+0.5             |
| 57   | GPIO10/SCB3/SWD_CLK <sup>[6]</sup> | SWD_CLK/GPIO10                                         | -0.5                 | PVDD+0.5             |
| 58   | GPIO11/SCB3 <sup>[6]</sup>         | TEMP_FB                                                | -0.5                 | PVDD+0.5             |
| 59   | GPIO12/SCB3 <sup>[6]</sup>         | MPP_HIGH_K                                             | -0.5                 | PVDD+0.5             |
| 60   | GPIO13/CLK_IN <sup>[6]</sup>       | GPIO13/CLK_IN                                          | -0.5                 | PVDD+0.5             |
| 61   | VIN                                |                                                        | -0.3                 | 40                   |
| 62   | VCC                                | CD -0.3                                                |                      | 2                    |
| 65   | CSPI_                              | _0                                                     | -0.3                 | 40                   |
| 66   | CSNI                               |                                                        | -0.3                 | 40                   |
| 67   | BST1_0 (w.r.t S                    |                                                        | 0                    | PVDD+0.5             |
| 68   | HG1_0 (w.r.t S                     | SW1_0) <sup>[6, 7]</sup>                               | -0.5                 | PVDD+0.5             |
|      | EPA                                | D                                                      | -0.3                 | 0.3                  |

- Max voltage cannot exceed 6 V.
   Max absolute voltage w.r.t GND must not exceed 40V.
   Min absolute voltage w.r.t GND must not be lower than -0.3V.
   Current limited to 1mA for -0.7V minimum specification only.



**Electrical specifications** 

#### 4.2 Device-level specifications

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

#### 4.3 DC specifications

#### Table 4 DC specifications (Operating conditions)

| Spec ID    | Parameter  | Description                                                     | Min       | Тур | Max | Unit | Details/conditions                                                                                                                                                                      |
|------------|------------|-----------------------------------------------------------------|-----------|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID.PWR#1  | VIN        | Input supply voltage                                            | 4.5       |     | 24  |      | -                                                                                                                                                                                       |
| SID.PWR#2  | VDDD       | VDDD output voltage range                                       | 4.6       |     | 5.5 |      | 5.5V < VINS < 24V;<br>Max load = 150 mA                                                                                                                                                 |
| SID.PWR#3  | VDDD_MIN   | VDDD dropout voltage                                            | VIN - 0.2 | _   | _   | V    | 4.5V < VIN < 5.5V;<br>Max load = 20 mA                                                                                                                                                  |
| SID.PWR#20 | VBRG       | VBRG_0 output range                                             | 3         | 22  |     |      | VIN > VBRG                                                                                                                                                                              |
| SID.PWR#5  | VCCD       | VCCD output voltage                                             |           | 1.8 |     |      | -                                                                                                                                                                                       |
| SID.PWR#25 | IDD_ACT48M | Operating quiescent<br>current at 0.4MHz<br>switching frequency | _         | 87  | _   | mA   | TA = 25°C, VIN = 12V.<br>CC IO in Transmit or Receive,<br>no I/O sourcing current,<br>No VCONN load current,<br>CPU at 48MHz,<br>buck and inverter ON,<br>3-nF gate driver capacitance. |

#### 4.3.1 CPU

#### Table 5 CPU specifications

| Spec ID    | Parameter | Description                                                     | Min | Тур | Max | Unit | Details/conditions                                   |
|------------|-----------|-----------------------------------------------------------------|-----|-----|-----|------|------------------------------------------------------|
| SID.CLK#4  | FCPU      | CPU input frequency                                             | -   | -   | 48  | MHz  |                                                      |
| SYS.XRES#5 | Txres     | External reset pulse width                                      | 5   | _   | -   | μs   | External 43.935MHz clock is required for MPP mode of |
| SYS.FES#1  | T_PWR_RDY | Power-up to "Ready<br>to accept I <sup>2</sup> C/CC<br>command" | _   | 5   | 25  | ms   | operation.                                           |

infineon

**Electrical specifications** 

#### 4.3.2 **GPIO**

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

Table 6 GPIO specifications

| Spec ID                 | Parameter              | Description                                            | Min        | Тур | Max        | Unit  | Details/<br>conditions                                                          |
|-------------------------|------------------------|--------------------------------------------------------|------------|-----|------------|-------|---------------------------------------------------------------------------------|
| GPIO DC specifica       | tions                  | 1                                                      |            |     |            | ı     | 1                                                                               |
| SID.GIO#9               | V <sub>IH_CMOS</sub>   | Input voltage HIGH threshold                           | 0.7×VDDD   |     | _          |       | CMOS input                                                                      |
| SID.GIO#10              | V <sub>IL_CMOS</sub>   | Input voltage LOW threshold                            | _          |     | 0.3 × VDDD | V     | смоз прис                                                                       |
| SID.GIO#7               | V <sub>OH</sub>        | Output voltage HIGH level                              | VDDD - 0.6 | _   | _          | v     | IOH = -4mA                                                                      |
| SID.GIO#8               | V <sub>OL</sub>        | Output voltage LOW level                               | _          |     | 0.6        |       | IOL = 10mA                                                                      |
| SID.GIO#2               | Rpu                    | Pull-up resistor when enabled                          | 3.5        | 5.6 | 8.5        | kΩ    |                                                                                 |
| SID.GIO#3               | Rpd                    | Pull-down resistor when enabled                        | 3.5        | 5.6 | 8.5        | K\$2  | _                                                                               |
| SID.GIO#4               | I <sub>IL</sub>        | Input leakage current (absolute value)                 |            |     | 2          | nA    | TA = 25°C,<br>VDDD = 3V                                                         |
| SID.GIO#5               | C <sub>PIN_A</sub>     | Max pin capacitance                                    | _          | ı   | 22         |       | Capacitance on DP, DM pins                                                      |
| SID.GIO#6               | C <sub>PIN</sub>       | Max pin capacitance                                    |            | 3   | 7          | pF    | -40°C < TA < +105°C,<br>All VDDD,<br>all other I/Os                             |
| SID.GIO#13              | V <sub>HYSTTL</sub>    | Input hysteresis,<br>LVTTL, VDDD > 2.7V                | 100        |     |            | mV    | VDDD > 2.7V                                                                     |
| SID.GIO#14              | V <sub>HYSCMOS</sub>   | Input hysteresis CMOS                                  | 0.1×VDDD   | _   | _          | 1110  | -                                                                               |
| GPIO AC specifica       | tions                  |                                                        |            |     |            |       |                                                                                 |
| SID.GIO#16              | T <sub>RISEF</sub>     | Rise time in Fast<br>Strong mode                       | 2          |     | 12         |       |                                                                                 |
| SID.GIO#17              | T <sub>FALLF</sub>     | Fall time in Fast<br>Strong mode                       | 2          |     | 12         | ns    |                                                                                 |
| SID.GIO#18              | T <sub>RISES</sub>     | Rise time in Slow<br>Strong mode                       | 10         |     | 60         | - 115 | Cload = 25pF                                                                    |
| SID.GIO#19              | T <sub>FALLS</sub>     | Fall time in Slow<br>Strong mode                       | 10         |     | 60         |       |                                                                                 |
| SID.GIO#20              | F <sub>GPIO_OUT1</sub> | GPIO FOUT;<br>3.0V ≤ VDDD ≤ 5.5V.<br>Fast Strong mode. |            | _   | 16         |       |                                                                                 |
| SID.GIO#21              | F <sub>GPIO_OUT2</sub> | GPIO FOUT;<br>3.0V ≤ VDDD ≤ 5.5V.<br>Slow Strong mode. | _          |     | 7          | MHz   |                                                                                 |
| SID.GIO#22              | F <sub>GPIO_IN</sub>   | GPIO input operating frequency; 3.0 V ≤ VDDD ≤ 5.5 V.  |            |     | 48         |       | -40°C ≤ TA ≤ +105°C                                                             |
| GPIO OVT DC spec        | ifications             | •                                                      |            |     | •          |       |                                                                                 |
| SID.GPIO_20VT_<br>GIO#4 | GPIO_20VT_I_LU         | GPIO_20VT latch up current limits                      | -140       | -   | 140        | mA    | Max / min current<br>in to any input or<br>output, pin-to-pin,<br>pin-to-supply |



**Electrical specifications** 

 Table 6
 GPIO specifications (continued)

| Spec ID                   | Parameter                | Description                                                       | Min        | Тур | Max | Unit | Details/<br>conditions           |
|---------------------------|--------------------------|-------------------------------------------------------------------|------------|-----|-----|------|----------------------------------|
| SID.GPIO_20VT_<br>GIO#5   | GPIO_20VT_RPU            | GPIO_20VT pull-up resistor value                                  | 3.5        |     | 8.5 |      | -40°C ≤ TA ≤<br>+105°C, All VDDD |
| SID.GPIO_20VT_<br>GIO#6   | GPIO_20VT_RPD            | GPIO_20VT<br>pull-down resistor<br>value                          | 3.5        |     | 8.5 | kΩ   | -40°C ≤ TA ≤<br>+105°C, All VDDD |
| SID.GPIO_20VT<br>_GIO#16  | GPIO_20VT_IIL            | GPIO_20VT input<br>leakage current<br>(absolute value)            | _          |     | 2   | nA   | +25°C TA, 3V VDDD                |
| SID.GPIO_20VT<br>_GIO#17  | GPIO_20VT_CPIN           | GPIO_20VT pin capacitance                                         |            |     | 10  | pF   | -40°C ≤ TA ≤<br>+105°C, All VDDD |
| SID.GPIO_20VT<br>_GIO#33  | GPIO_20VT_Voh            | GPIO_20VT output voltage high level                               | VDDD - 0.6 | _   | _   |      | IOH = -4mA                       |
| SID.GPIO_20VT<br>_GIO#36  | GPIO_20VT_Vol            | GPIO_20VT output voltage low level                                | -          |     | 0.6 | V    | IOL = 8mA                        |
| SID.GPIO_20VT<br>_GIO#41  | GPIO_20VT_Vih_<br>LV TTL | GPIO_20VT LVTTL input                                             | 2          |     | -   |      | -40°C ≤ TA ≤<br>+105°C, All VDDD |
| SID.GPIO_20VT<br>_GIO#42  | GPIO_20VT_Vil_<br>LV TTL | GPIO_20VT LVTTL input                                             | -          |     | 0.8 |      | -40°C ≤ TA ≤<br>+105°C, All VDDD |
| SID.GPIO_20VT<br>_GIO#43  | GPIO_20VT_<br>Vhysttl    | GPIO_20VT input<br>hysteresis LVTTL                               | 100        |     | _   | mV   | -40°C ≤ TA ≤<br>+105°C, All VDDD |
| SID.GPIO_20VT<br>_GIO#45  | GPIO_20VT_<br>ITOT_G PIO | GPIO_20VT<br>maximum total sink<br>pin current to ground          | -          |     | 95  | mA   | V (GPIO_20VT Pin)<br>> VDDDs     |
| <b>GPIO OVT AC speci</b>  | fications                |                                                                   |            |     |     |      |                                  |
| SID.GPIO_20VT_70          | GPIO_20VT_TriseF         | GPIO_20VT Rise time in Fast Strong Mode                           | 1          |     | 15  |      |                                  |
| SID.GPIO_20VT_71          | GPIO_20VT_TfallF         | GPIO_20VT Fall time in Fast Strong Mode                           | 1          |     | 15  | nc   |                                  |
| SID.GPIO_20VT_<br>GIO#46  | GPIO_20VT_<br>TriseS     | GPIO_20VT Rise time in Slow Strong Mode                           | 10         |     | 70  | ns   |                                  |
| SID.GPIO_20VT_<br>GIO#47  | GPIO_20VT_TfallS         | GPIO_20VT Fall time in Slow Strong Mode                           | 10         |     | 70  |      | All VDDD,<br>Cload = 25pF        |
| SID.GPIO_20VT_<br>GIO#48  | GPIO_20VT_FGPIO<br>_OUT1 | GPIO_20VT GPIO<br>Fout;<br>3V ≤ VDDD ≤ 5.5V.<br>Fast Strong mode. |            | -   | 33  |      |                                  |
| SID.GPIO_20VT_<br>GIO #50 | GPIO_20VT_FGPIO<br>_OUT3 | GPIO_20VT GPIO Fout;<br>3V ≤ VDDD ≤ 5.5V.<br>Slow Strong mode.    | -          |     |     | 7    | MHz                              |
| SID.GPIO_20VT_<br>GIO #52 | GPIO_20VT_FGPIO<br>_IN   | GPIO_20VT GPIO input<br>operating frequency;<br>3V ≤ VDDD ≤ 5.5V  |            |     | 8   |      | All VDDD                         |



**Electrical specifications** 

#### 4.3.3 XRES and POR

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

#### Table 7 XRES specifications

| Spec ID      | Parameter              | Description                                                     | Min        | Тур       | Max        | Unit | Details/<br>conditions                  |
|--------------|------------------------|-----------------------------------------------------------------|------------|-----------|------------|------|-----------------------------------------|
| XRES DC spec | ifications             |                                                                 |            |           |            |      |                                         |
| SID.XRES#1   | V <sub>IH_XRES</sub>   | Input voltage HIGH threshold on XRES pin                        | 0.7 × VDDD |           | -          | V    | CMOS input                              |
| SID.XRES#2   | V <sub>IL_XRES</sub>   | Input voltage LOW threshold on XRES pin                         |            | -         | 0.3 × VDDD | V    | emos input                              |
| SID.XRES#3   | C <sub>IN_XRES</sub>   | Input capacitance on XRES pin                                   | _          |           | 7          | pF   |                                         |
| SID.XRES#4   | V <sub>HYSXRES</sub>   | Input voltage<br>hysteresis on XRES pin                         |            | 0.05×VDDD | -          | mV   |                                         |
| Imprecise PO | R (IPOR) spec          | ifications                                                      |            |           |            |      |                                         |
| SID185       | V <sub>RISEIPOR</sub>  | POR rising trip voltage                                         | 0.80       |           | 1.50       | V    | -40°C <ta<+105°c,< td=""></ta<+105°c,<> |
| SID186       | V <sub>FALLIPOR</sub>  | POR falling trip voltage                                        | 0.70       | _         | 1.4        | V    | all VDDD                                |
| Precise POR  | (POR) specific         | ations                                                          |            |           |            |      |                                         |
| SID190       | V <sub>FALLPPOR</sub>  | Brown-out detect<br>(BOD) trip voltage in<br>active/sleep modes | 1.48       | _         | 1.62       | V    | -40°C <ta<+105°c,< td=""></ta<+105°c,<> |
| SID192       | V <sub>FALLDPSLP</sub> | BOD trip voltage in<br>Deep Sleep mode                          | 1.1        |           | 1.5        |      | all VDDD                                |



**Electrical specifications** 

#### 4.4 Digital peripherals

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

The following specifications apply to the Timer/counter/PWM peripherals in the Timer mode.

#### 4.4.1 Inverter pulse-width modulation (PWM) for GPIO pins

#### Table 8 PWM AC specifications

| Spec ID     | Parameter           | Description                | Min  | Тур   | Max | Unit | Details/conditions                                                                                               |
|-------------|---------------------|----------------------------|------|-------|-----|------|------------------------------------------------------------------------------------------------------------------|
| SID.TCPWM.1 | PWM_OUT             | Operating frequency        | 85   | 127.7 | 600 | kHz  | PWM_OUT pin                                                                                                      |
| SID.TCPWM.3 | Т <sub>РWМЕХТ</sub> | Output trigger pulse width | 2/Fc | -     | -   | ns   | Minimum possible width of overflow, underflow, and CC (counter equals compare value) outputs. Fc = System clock. |

#### 4.4.2 I<sup>2</sup>C, UART, SWD interface

#### Table 9 Communication interface specifications

|                           |                   | · ·······           |          |     |          |      |                           |
|---------------------------|-------------------|---------------------|----------|-----|----------|------|---------------------------|
| Spec ID                   | Parameter         | Description         | Min      | Тур | Max      | Unit | <b>Details/conditions</b> |
| Fixed I <sup>2</sup> C AC | specifications    |                     | •        | •   | •        | •    |                           |
| SID153                    | F <sub>I2C1</sub> | Bit rate            | -        | -   | 1        | Mbps | _                         |
| Fixed UART A              | C specifications  |                     | •        |     |          |      |                           |
| SID16                     | F <sub>UART</sub> | Bit rate            | _        | -   | 1        | Mbps | _                         |
| SWD interfac              | e specifications  |                     | •        |     |          |      |                           |
| SID.SWD#1                 | F_SWDCLK1         | 3.0V ≤ VDDIO ≤ 5.5V | -        |     | 14       | MHz  | _                         |
| SID.SWD#2                 | T_SWDI_SETUP      |                     | 0.25 × T |     | _        |      |                           |
| SID.SWD#3                 | T_SWDI_HOLD       | T = 1/f CWDCLI/     | 0.25 × T | _   | _        |      |                           |
| SID.SWD#4                 | T_SWDO_VALID      | T = 1/f SWDCLK      | _        |     | 0.50 × T | ns   | _                         |
| SID.SWD#5                 | T_SWDO_HOLD       |                     | 1        |     | _        |      |                           |
|                           |                   |                     |          |     |          |      |                           |

#### 4.4.3 Memory

#### Table 10 Flash AC specifications

| Spec ID   | Parameter              | Description                                                | Min   | Тур | Max  | Unit   | Details/conditions           |
|-----------|------------------------|------------------------------------------------------------|-------|-----|------|--------|------------------------------|
| SID.MEM#2 | FLASH_WRITE            | Row (block) write time (erase and program)                 |       |     | 20   |        |                              |
| SID.MEM#1 | FLASH_ERASE            | Row erase time                                             |       |     | 15.5 | mc     |                              |
| SID.MEM#5 | FLASH_ROW_<br>PGM      | Row program time after erase                               | _     |     | 7    | ms     | -                            |
| SID178    | T <sub>BULKERASE</sub> | Bulk erase time (32KB)                                     | 1   [ | 35  |      |        |                              |
| SID180    | T <sub>DEVPROG</sub>   | Total device program time                                  |       | _   | 7.5  | S      |                              |
| SID.MEM#6 | FLASH <sub>ENPB</sub>  | Flash write endurance                                      | 100k  |     |      | cycles | 25°C < T <sub>A</sub> < 55°C |
| SID182    | F <sub>RET1</sub>      | Flash retention,<br>T <sub>A</sub> < 55°C, 100K P/E cycles | 20    |     | -    | Moore  |                              |
| SID182A   | F <sub>RET2</sub>      | Flash retention,<br>T <sub>A</sub> < 85°C, 10K P/E cycles  | 10    |     |      | years  | _                            |



**Electrical specifications** 

#### 4.5 System resources

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

#### 4.5.1 Internal main oscillator clock

#### Table 11 IMO AC, clock specifications

| Spec ID         | Parameter             | Description                            | Min | Тур | Max | Unit | Details/<br>conditions                                                                                                                                                                                                                                                                               |
|-----------------|-----------------------|----------------------------------------|-----|-----|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IMO AC specific | ations                | •                                      |     | 1   | l.  | l.   | •                                                                                                                                                                                                                                                                                                    |
| SID.CLK#13      | F <sub>IMOTOL</sub>   | Frequency variation at 48MHz (trimmed) | -2  |     | +2  | %    | 3.0V < VDDD < 5.5V                                                                                                                                                                                                                                                                                   |
| SID226          | T <sub>STARTIMO</sub> | IMO start-up time                      | -   | -   | 7   | μs   |                                                                                                                                                                                                                                                                                                      |
| SID.CLK#1       | F <sub>IMO</sub>      | IMO frequency                          | 24  |     | 48  | MHz  | ]_                                                                                                                                                                                                                                                                                                   |
| External clock  | specifications        |                                        |     |     |     |      |                                                                                                                                                                                                                                                                                                      |
| SID.305         | EXTCLKFREQ            | External clock input frequency         | -   | 48  | -   | MHz  | $\begin{array}{l} -40^{\circ}\mathrm{C} < \mathrm{T_A} < 105^{\circ}\mathrm{C}; \\ 3.0~\mathrm{V} < \mathrm{VDDD} < \\ 5.5\mathrm{V}.~\mathrm{Tolerance} \\ \pm 50~\mathrm{ppm}. \\ \\ \mathrm{External~clock} \\ \mathrm{frequency~is} \\ 49.935\mathrm{MHz~for} \\ \mathrm{MPP~mode}. \end{array}$ |

#### 4.5.2 PD

#### Table 12 PD DC specifications

| Spec ID           | Parameter         | Description                                         | Min  | Тур | Max   | Unit | Details/conditions |
|-------------------|-------------------|-----------------------------------------------------|------|-----|-------|------|--------------------|
| SID.DC.cc_shvt.1  | vSwing            | Transmitter output high voltage                     | 1.05 |     | 1.2   | V    |                    |
| SID.DC.cc_shvt.2  | vSwing_low        | Transmitter output low voltage                      | -    |     | 0.075 | V    |                    |
| SID.DC.cc_shvt.3  | zDriver           | Transmitter output impedance                        | 33   |     | 75    | Ω    |                    |
| SID.DC.cc_shvt.4  | zBmcRx            | Receiver input impedance                            | 10   |     | _     | МΩ   |                    |
| SID.DC.cc_shvt.8  | Rd                | Pull down termination resistance when acting as UFP | 4.59 |     | 5.61  | kΩ   |                    |
| SID.DC.cc_shvt.10 | zOPEN             | CC impedance to ground when disabled                | 108  | _   | -     |      | -                  |
| SID.DC.cc_shvt.15 | UFP_default_0 p66 | CC voltages on UFP side-standard USB                | 0.61 |     | 0.7   | V    |                    |
| SID.DC.cc_shvt.16 | UFP_1.5A_1p23     | CC voltages on UFP side-1.5A                        | 1.16 |     | 1.31  | V    |                    |
| SID.DC.cc_shvt.17 | Vattach_ds        | Deep Sleep attach<br>threshold                      | 0.3  |     | 0.6   | %    |                    |
| SID.DC.cc_shvt.18 | Rattach_ds        | Deep Sleep pull-up resistor                         | 10   |     | 50    | kΩ   |                    |
| SID.DC.cc_shvt.19 | VTX_step          | TX drive voltage step size                          | 80   |     | 120   | mV   |                    |



**Electrical specifications** 

#### 4.5.3 ADC

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

#### Table 13 ADC DC specifications

| Spec ID   | Parameter  | Description                   | Min     | Тур | Max     | Unit | Details/<br>conditions                                         |
|-----------|------------|-------------------------------|---------|-----|---------|------|----------------------------------------------------------------|
| SID.ADC.1 | Resolution | ADC resolution                | _       | 8   | -       | Bits | -                                                              |
| SID.ADC.2 | INL        | Integral non-linearity        | -1.5    |     | 1.5     |      | Reference voltage<br>generated from<br>bandgap                 |
| SID.ADC.3 | DNL        | Differential<br>non-linearity | -2.5    |     | 2.5     | LSB  | Reference voltage<br>generated from<br>VDDD                    |
| SID.ADC.4 | Gain Error | Gain error                    | -1.5    | _   | 1.5     |      | Reference voltage<br>generated from<br>bandgap                 |
| SID.ADC.5 | VREF_ADC1  | Reference voltage of ADC      | VDDDmin |     | VDDDmax |      | Reference voltage<br>generated from<br>VDDD                    |
| SID.ADC.6 | VREF_ADC2  | Reference voltage of ADC      | 1.96    | 2.0 | 2.04    | V    | Reference voltage<br>generated from<br>deep sleep<br>reference |

#### 4.5.4 Current sense amplifier (CSA) / ASK amplifier (ASK\_P and ASK\_N)

Table 14 CSA/ASK amplifier specifications

| Spec ID          | Parameter               | Description                                                                  | Min | Тур  | Max | Unit | Details/conditions                                                                     |
|------------------|-------------------------|------------------------------------------------------------------------------|-----|------|-----|------|----------------------------------------------------------------------------------------|
| HS CSA DC speci  | fications               |                                                                              |     |      |     |      |                                                                                        |
| SID.HSCSA.7      | Csa_SCP_Acc1            | CSA short circuit<br>protection (SCP) at 6A with<br>5/10/20mΩ sense resistor | -10 | _    | 10  |      |                                                                                        |
| SID.HSCSA.8      | Csa_SCP_Acc2            | CSA SCP at 10A with $5/10/20$ m $\Omega$ sense resistor                      | -10 |      | 10  |      | Active mode                                                                            |
| SID.HSCSA.9      | Csa_OCP_1A              | CSA OCP at 1A with $5/10/20$ m $\Omega$ sense resistor                       | 104 | 130  | 156 | %    |                                                                                        |
| SID.HSCSA.10     | Csa_OCP_5A              | CSA OCP for 5A with $5/10/20$ m $\Omega$ sense resistor                      | 117 | 130  | 143 |      |                                                                                        |
| SID.HSCSA.13     | Csa_CBL_MON_Acc2        | Vsense > 10mV                                                                | 1   | ±3.5 | -   |      | CSA sense accuracy.<br>Active mode.<br>3.0 V < VDDD < 5.5 V.<br>T <sub>A</sub> = 25°C. |
| CSA AC specifica | tions                   |                                                                              |     |      |     |      |                                                                                        |
| SID.HSCSA.AC.1   | T <sub>SCP_GATE</sub>   | Delay from SCP threshold<br>trip to external NFET<br>power gate turn off     |     | 3.5  |     | 116  | 1 nF NFET gate                                                                         |
| SID.HSCSA.AC.2   | T <sub>SCP_GATE_1</sub> | Delay from SCP threshold<br>trip to external NFET<br>power gate turn off     | _   | 8    | _   | μs   | 3 nF NFET gate                                                                         |



**Electrical specifications** 

#### 4.5.5 VIN UV/OV

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

Table 15 VIN UV/OV specifications

| Spec ID    | Parameter | Description                                 | Min  | Тур | Max | Unit | Details/conditions |
|------------|-----------|---------------------------------------------|------|-----|-----|------|--------------------|
| SID.UVOV.1 | VTHOV1    | Overvoltage threshold accuracy, 4V-11V      | -3   |     | 3   |      |                    |
| SID.UVOV.2 | VTHOV2    | Overvoltage threshold accuracy, 11V-21.5V   | -3.2 |     | 3.2 |      |                    |
| SID.UVOV.3 | VTHUV1    | Undervoltage threshold accuracy, 3V-3.3V    | -4   | _   | 4   | %    | Active mode        |
| SID.UVOV.4 | VTHUV2    | Undervoltage threshold accuracy, 3.3V-4.0V  | -3.5 |     | 3.5 |      |                    |
| SID.UVOV.5 | VTHUV3    | Undervoltage threshold accuracy, 4.0V-21.5V | -3   |     | 3   |      |                    |

#### 4.5.6 Voltage regulation - VBRG

Table 16 VBRG specifications

| Spec ID            | Parameter           | Description                                         | Min   | Тур | Max  | Unit | Details/conditions            |
|--------------------|---------------------|-----------------------------------------------------|-------|-----|------|------|-------------------------------|
| VBRG discharge     | pecifications       |                                                     | •     |     | •    |      |                               |
| SID.VBUS.DISC.1    | R_DIS1              | 20V NMOS ON resistance for DS = 1                   | 500   |     | 2000 |      |                               |
| SID. VBUS.DISC.2   | R_DIS 2             | 20V NMOS ON resistance for DS = 2                   | 250   |     | 1000 |      |                               |
| SID. VBUS.DISC.3   | R_DIS 4             | 20V NMOS ON resistance for DS = 4                   | 125   | _   | 500  | Ω    | Measured at 0.5V              |
| SID. VBUS.DISC.4   | R_DIS 8             | 20V NMOS ON resistance for DS = 8                   | 62.5  |     | 250  |      |                               |
| SID. VBUS DISC.5   | R_DIS 16            | 20V NMOS ON resistance for DS = 16                  | 31.25 |     | 125  |      |                               |
| SID. VBUS.DISC.6   | VBRG_stop_error     | Error percentage of final VBRG value from setting   | -     |     | 10   | %    | When VBRG is discharged to 5V |
| Voltage regulation | on DC specification | s                                                   |       |     |      |      |                               |
| SID.DC.VR.1        | VBB                 | VBB output voltage range                            | 3.0   | -   | 22   | V    |                               |
| SID.DC.VR.2        | VR                  | VBB voltage regulation accuracy                     | -5    | ±3  | +5   | %    | _                             |
| SID.DC.VR.3        | VIN_UVLO            | VIN supply below which chip will get reset          | 1.7   |     | 3.0  | V    |                               |
| SID.VREG.1         | TSTART              | Total startup time for the regulator supply outputs | _     | _   | 200  | μs   | Specification for VDDD LDO    |



**Electrical specifications** 

#### 4.5.7 NFET gate driver specifications

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

#### Table 17 NFET gate driver specifications

| Spec ID                            | Parameter          | Description                                                                  | Min | Тур | Max | Unit | Details/conditions                                       |  |  |
|------------------------------------|--------------------|------------------------------------------------------------------------------|-----|-----|-----|------|----------------------------------------------------------|--|--|
| NFET gate driver DC specifications |                    |                                                                              |     |     |     |      |                                                          |  |  |
| SID.GD.1                           | GD_VGS             | Gate to source overdrive during ON condition                                 | 4.5 | 5   | 10  | V    | NFET driver is ON                                        |  |  |
| SID.GD.2                           | GD_RPD             | Resistance when pull-down enabled                                            | -   | -   | 2   | kΩ   | Applicable on<br>NFET_CTRL to turn<br>off external NFET. |  |  |
| NFET gate drive                    | r AC specification | s                                                                            |     |     |     |      |                                                          |  |  |
| SID.GD.3                           | T <sub>ON</sub>    | NFET_CTRL Low to High<br>(1V to VBUS + 1V) with 3nF<br>external capacitance. | 2   | 5   | 10  | ms   | VBUS = 5V                                                |  |  |
| SID.GD.4                           | T <sub>OFF</sub>   | NFET_CTRL High to Low (90% to 10%) with 3nF external capacitance.            | -   | 7   | -   | μs   | VBUS = 21.5V                                             |  |  |

#### 4.5.8 Buck-boost PWM controller

#### Table 18 PWM controller specifications

| Spec ID                       | Parameter             | Description                                            | Min | Тур   | Max     | Unit | Details/conditions                                     |
|-------------------------------|-----------------------|--------------------------------------------------------|-----|-------|---------|------|--------------------------------------------------------|
| PWM controller specifications |                       |                                                        |     |       |         |      |                                                        |
| PWM.1                         | FSW                   | Buck-boost switching frequency                         | 150 | 150 - |         |      | _                                                      |
| GD1                           | Fsw Gd Ovr            | Inverter switching frequency                           | 85  |       | 600 kHz |      | Pins PWM_IN1 and PWM_IN2 are connected to pin PWM_OUT. |
| PWM.2                         | FSS                   | Spread spectrum frequency dithering span               | -   | 10    | -       | %    | -                                                      |
| Buck-boost                    | gate driver specifica | tions                                                  |     |       |         |      |                                                        |
| DR.1                          | R_HS_PU               | Top-side gate driver on-resistance - gate pull-up      |     | 2     |         | Ω    |                                                        |
| DR.2                          | R_HS_PD               | Top-side gate driver on-resistance - gate pull-down    |     | 1.5   |         |      |                                                        |
| DR.3                          | R_LS_PU               | Bottom-side gate driver on-resistance - gate pull-up   |     | 2     |         |      |                                                        |
| DR.4                          | R_LS_PD               | Bottom-side gate driver on-resistance - gate pull-down | _   | 1.5   | _       |      | -                                                      |
| DR.5                          | Dead_HS               | Dead time before high-side rising edge                 |     | 30    |         |      |                                                        |
| DR.6                          | Dead_LS               | Dead time before low-side rising edge                  |     | 30    |         |      |                                                        |
| DR.7                          | Tr_HS                 | Top-side gate driver rise time                         |     | 25    |         |      |                                                        |
| DR.8                          | Tf_HS                 | Top-side gate driver fall time                         |     | 20    |         |      |                                                        |
| NFET gate d                   | river specifications  |                                                        |     |       |         |      |                                                        |
| DR.9                          | Tr_LS                 | Bottom-side gate driver rise time                      |     | 25    |         | nc   |                                                        |
| DR.10                         | Tf_LS                 | Bottom-side gate driver fall time                      |     | 20    | ] -     | ns   | _                                                      |



**Electrical specifications** 

#### 4.5.9 Thermal

All specifications are valid for -40°C  $\leq$  TA  $\leq$  105°C and TJ  $\leq$  125°C, except where noted.

#### Table 19 Thermal specifications

| Spec ID   | Parameter | Description      | Min | Тур | Max | Unit | Details/conditions |
|-----------|-----------|------------------|-----|-----|-----|------|--------------------|
| SID.OTP.1 | OTP       | Thermal shutdown | 120 | 125 | 130 | ပ္   | -                  |

infineon

**Functional overview** 

#### 5 Functional overview

#### 5.1 Wireless power transmitter

WLC1115 supports wireless power transfer between power transmitter (TX) and power receiver (RX), based on inductive power transfer technology (IPT). The Tx runs an alternating electrical current through the Tx coil(s) to generate an alternating magnetic field in accordance with Faraday's law. This magnetic field is mutually coupled to the Rx coil inside the power receiver and is transformed back into an alternating electrical current that is rectified and stored on a Vrect capacitor bank to power the Rx load.

Before the power transfer begins, the Rx and Tx communicate with each other to establish that a valid Rx device has been placed and they negotiate the level of power to be transferred during the charging cycle. The digital communication used by Tx and Rx is in-band communication. The communication from Tx to Rx is frequency shift key (FSK) modulation and from Rx to Tx is amplitude shift key (ASK) modulation. The WLC1115 enables solutions for Qi2 standard up to 15W. The WLC1115 operates in MPP, EPP or BPP depending on the capabilities of the Rx that gets placed by the user.

WLC1115 offers a highly integrated wireless power transmitter solution with a USB Type-C PD controller following the Qi2 standard<sup>[11]</sup>. The functional overview below covers only EPP and BPP as per Qi1.3.x. However, the WLC1115 supports Qi2 with all the three protocols such as MPP, EPP, and BPP.

#### 5.2 EPP WPC system control

WLC1115 controls the wireless power system in compliance with Qi standard version 1.3.x. The system control covers power transfer, system monitoring, and various phases of operation under BPP or EPP receivers depending on the Rx type placed onto the Tx pad.



Figure 5 WPC system control flow chart (negotiation, calibration and authentication are for EPP only) $^{[10]}$ 

#### Notes

10. The **Functional overview** section only describes the Qi specification. However, IC can support wireless charging proprietary power delivery extensions (PPDE)/Samsung FC.

11. Factory default controllers include boot-loader only. For code examples, contact your local Infineon sales representative.

infineon

**Functional overview** 

#### 5.2.1 EPP selection phase

The Tx monitors the interface surface using low energy signals (analog ping or Q-factor) to detect objects' placement and removal. The Analog Ping energy is limited such that impedance changes above the Tx coil may be detected without powering or waking up the receiver. The WLC1115 sets the Bridge (VBRG) voltage powering the inverter to a low voltage to generate sufficient energy to measure for any interface impedance changes without transferring any power during the selection phase.

#### 5.2.2 EPP digital ping phase

In this phase, the Tx sends a power signal that is sufficient to power the receiver and prompt a response. This signal is called Digital Ping and the magnitude and length of time are predefined by the WPC Tx specifications. The Digital Ping phase ends when no response is detected or the Rx responds with a signal strength packet (SSP). When the Tx receives a valid SSP, the Digital Ping is extended and the system proceeds to the Identification and Configuration phase.

#### **5.2.3 EPP identification and configuration phase**

In this phase, the Tx identifies whether the Rx belongs to BPP or EPP profile. Additionally, in this phase, the Tx obtains configuration information such as the maximum amount of power that the Rx may require at its output. The power transmitter uses this information to create a Power Transfer Contract.

If the receiver is a BPP type then the power transmitter enters into the power transfer phase at the completion of the ID and Config phase as shown in **Figure 9** or with EPP receivers it proceeds to the negotiation phase if requested by the Rx.

#### 5.2.4 EPP negotiation

In this phase, the EPP power receiver negotiates with the power transmitter to fine-tune the power transfer contract. For this purpose, the power receiver sends negotiation requests to the power transmitter, which the power transmitter can grant or deny.

In compliance with Q-factor FOD, the Tx will compare the Q-factor reported by the Rx with its own measurement to determine if the Q-factor of the coil is appropriate for the Rx that has been placed (EPP only). If the Tx Q-factor reading is too low it will flag a QFOD alarm and return to the selection phase.

#### 5.2.5 EPP calibration

When this phase is requested, the Tx will ACK the request and commence with the EPP Rx to enable and enter the calibration phase to calibrate for transmitter power losses at two fixed receiver loads. This system's power loss information will be used by the Tx to detect the presence of foreign objects on the interface surface during the power delivery phase.

#### 5.2.6 EPP authentication

Post successful calibration, Tx enters into power transfer mode limited to 5W. In this mode, Rx can request and challenge Tx for authentication. In case of successful authentication, Tx proceeds with negotiated power delivery. If authentication challenge is not successful then Tx continues to be in power transfer mode, limited to 5W. WLC1115 provides an I<sup>2</sup>C port for interfacing with OPTGA™ Trust Charge IC to enable authentication.

#### **5.2.7 EPP renegotiation phase**

In this phase, the EPP Rx can request to adjust the power transfer contract. This phase may be aborted prematurely without changing the power transfer contract.

infineon

**Functional overview** 

#### 5.2.8 EPP power transfer phase

In this phase, the Tx transfers power to the Rx and the power level is determined by the control error packets (CEP) and limited by the guaranteed power contract. Power loss FOD is also enabled and utilized to prevent excessive power loss which could result in FO heating.

- 1. CEP: These packets are used by the Tx to adjust the amount of power being sent. The CEP may be positive, negative, or 0. The Tx adjusts its operating point based on the value of the CEP. The CEP packet must be received every 1.8s (configurable) or power will be withdrawn along with other constraints that specify when a CEP may be sent by the Rx as defined in the WPC specifications.
- 2. Received power packet (RPP): The packet (8 bits for BPP and 24 bits for EPP) contains power received by receiver. The RPP is used by the Tx to determine if the power loss is safe or excessive based on the FOD thresholds contained in the FW.
- 3. End power transmit (EPT): The Rx may send an EPT packet anytime to inform Tx to withdraw/terminate the power delivery. The Tx will end the power transfer immediately if an EPT packet is received.

The Rx and Tx communicate with each other by modulating the carrier wave used to transfer power. The following sections describe the communication layer used and defined by the WPC.

#### 5.2.9 Bidirectional in-band communication interface

The Qi standard requires bi-directional in-band communication between Tx and Rx. The communication from Tx to Rx is FSK and is implemented by the Tx alternating the carrier wave frequency. The communication from Rx to Tx is ASK and is created by modulating the load on the Rx side causing a reflection to appear on the Tx which is filtered and decoded.

#### 5.3 Communication from Tx to Rx - FSK

The power transmitter communicates to the power receiver using frequency shift keying, in which the power transmitter modulates the operating frequency of the power signal.

In FSK, the Tx changes its operating frequency between the current operating frequency ( $f_{OP}$ ) to an alternate frequency ( $f_{MOD}$ ) in the modulated state. The difference between these two frequencies is characterized by two parameters that are determined during the initial ID and config stage of the wireless power connection:

- Polarity: This parameter determines whether the difference between f<sub>MOD</sub> and f<sub>OP</sub> is positive or negative.
- Depth: This parameter determines the magnitude of the difference between f<sub>OP</sub> and f<sub>MOD</sub> in Hertz (Hz).

The Tx uses a differential bi-phase encoding scheme to modulate data bits to the carrier wave. For this purpose, the Tx aligns each data bit to segments of 512 cycles of the carrier wave frequency.



Figure 6 Example of differential bi-phase encoding - FSK

infineon

**Functional overview** 

#### 5.4 Communication from Rx to Tx - ASK

In the ASK communication scheme, the Rx modulates the amount of power that it draws from the Tx power signal. The Tx detects this through as a modulation of the Tx current and/or voltage and uses a demodulation scheme to convert the modulated signal into a binary signal.

The Rx shall use a differential bi-phase encoding scheme to modulate data bits onto the power signal. For this purpose, the power receiver shall align each data bit to a full period  $t_{CLK}$  of an internal clock signal, such that the start of a data bit coincides with the rising edge of the clock signal. This internal clock (INTCLK) signal shall have a frequency fCLK =  $2kHz \pm 4\%$ . tCLK is time period of the INTCLK clock.



Figure 7 Example of differential bi-phase encoding - ASK

When the Tx receives a modulated signal from the Rx the information is decoded and the Tx will react to the packet according to the type and the WPC specification.

#### 5.5 Demodulation

The WLC1115 ASK demodulating and decoding scheme works by detecting voltage and current variations in the Tx coil caused by the Rx modulation signal. The voltage path for ASK uses an external band pass filter to filter the demod signal out of the carrier wave. The current sense uses the bridge current sense resistor and an integrated differential amplifier to sense the ASK variations. Both ASK sensing paths can be multiplexed to the external Opamp filter and comparator to improve communication in low signal-to-noise environments or conditions.

**Figure 8** shows the demodulation path used for current and voltage sensing of the modulation signal for packet decoding.



Figure 8 WLC1115 voltage and current demodulation path for ASK

#### 5.6 Inverter

The WLC1115 uses the integrated buck controller to generate the bridge voltage used to power the full-bridge inverter that powers the Tx resonance tank to deliver power to the Rx. The inverter supports a wide input operating voltage range (3V to 22V) for power transfer. The integrated gate drivers of the WLC1115 are designed to control a full bridge or half-bridge Inverter depending on the WPC specification type and operating scenario. The inverter is capable of operating at switching frequencies between 85kHz and 600kHz but are typically limited to 110kHz to 148kHz. During the power transfer phase, the inverter responds to Rx CEP packets by adjusting the operating frequency or adjusting the bridge voltage. The power control method (variable voltage or variable frequency) is determined by the WPC specification but may be altered in order to promote better interoperability and user experience.

infineon

**Functional overview** 

#### 5.7 Rx detection

During the selection phase, the Tx will periodically poll the interface to detect impedance changes in order to quickly send a Digital Ping within 0.5s of a user placing an Rx. During this phase, the WLC1115 is able to distinguish between large ferrous objects (such as keys or coins) and regular Rx devices using Q factor, input current, or shifts in resonance frequency to attempt FOD before power transfer. In case of marginally high input current or resonance shifts, the Tx will commence to Digital Ping in order to guarantee a connection with a valid Rx is made in a timely manner. The typical sequence of operations used to scan the interface for Rx placement (or removal if an EPT is received during power transfer) is shown in **Figure 9**.



Figure 9 Typical selection phase Rx detection timing diagram

Figure 10 describes the process used during the selection phase for quick Rx detection and connection.



Figure 10 Typical selection phase flow chart for Rx detection and connection

The Rx detection in **Figure 10** also covers foreign object detection. The foreign object is identified by using Q factor. In case of foreign object detection, the process flow proceeds to analog ping (APNG). Further details about foreign object detection is covered in "**Foreign object detection** (**FOD**)" on page 30.

infineon

**Functional overview** 

#### 5.7.1 Foreign object detection (FOD)

WLC1115 supports enhanced FOD as per Qi v1.3.x standard. This includes FOD based on Q factor, resonance frequency, power loss, and over temperature (if a thermistor is used).

#### 5.7.2 Q factor FOD and resonance frequency FOD

WLC1115 offers integrated Q factor and resonance frequency measurements for QFOD pre-power delivery. The measurements are made using the internal comparators QCOMP1 and QCOMP2 and the simple external components to charge the resonance capacitor and then discharge by shorting the LC tank and observing the resulting oscillation and voltage decay. The measurement of the Q factor is performed directly before every digital ping. The number of cycle count 'N' between two coil voltages V1 and V2 and period between corresponding rising edge pulses are used for Q factor and resonance frequency measurement as shown in Figure 11.



Figure 11 WLC1115 Q factor measurement schematic and signal

#### 5.7.3 Power loss FOD

WLC1115 supports power loss FOD during power transfer. The power loss FOD uses the Tx power measured at the buck output and is the product of the bridge voltage and the bridge current (current is sensed at inputs CSPO\_0 and CSNO\_0). This result for Tx power is further adjusted by tuning FOD coefficients to account for inverter losses and friendly metal losses. After computing the calibrated Tx power the result is compared against the latest RPP value sent by the Rx. If the difference between Tx\_Power\_Calibrated and RPP exceeds the Ploss threshold then an FOD event is logged. To prevent erroneous disconnects and improve user experience the WLC1115 will only disconnect the power for Ploss FOD in the event that three consecutive Ploss threshold breaches occur. The FOD coefficients and the Ploss thresholds are configurable to adapt to the system design.

#### 5.7.4 Over temperature FOD

The WLC1115 is able to monitor interface temperature if an external NTC thermistor is connected and placed in contact with the Tx coil. This can be enabled to disconnect the Tx from the Rx in the event that the Tx coil temperature exceeds a configurable threshold.

infineon

**Functional overview** 

#### 5.7.5 Buck-boost regulator

The buck-boost regulator powers the inverter at the input node VBRG to enable power transfer per Qi. The buck-boost regulator of WLC1115 requires input and output bypass capacitors as well as two FETs and an inductor. The necessary external components and connections are shown in **Figure 12**. The buck-boost also offers current protection using a cycle-by-cycle current sense amplifier connected across resistance CSR1, integrated high and low-side gate drivers, and automatic PWM generation for output voltage control. The effective capacitance and inductor have been deliberately selected to optimize buck-boost performance and any substitutions should be made using equivalent components as those found in the reference schematic and using hardware design guidelines.



Figure 12 WLC1115 typical buck-boost regulator schematic for VBRG generation

The WLC1115's buck-boost controller provides two N-channel MOSFET gate drivers: complete with a floating high-side gate drivers via HG1\_0 and HG2\_0, and a ground-referenced low-side driver via LG1\_0 and LG2\_0 pins. The gate drivers are powered by VDDD and are a nominal voltage of 5 V. The buck-boost regulator switching frequency is programmable and can be set between 150kHz and 600kHz. In order to prevent EMI related issue's gate drivers, have programmable drive strength, dead-time, and can be run in a dithering mode to spread the radiated spectrum energy levels. An external capacitor and Schottky diode from the BST1\_0 and BST2\_0 pins are used for the high-side gate drive power supply. Furthermore, the high and low-side gate driver blocks include zero-crossing detector (ZCD) to implement discontinuous-conduction mode (DCM) mode with diode emulation.

The WLC1115's buck-boost controller uses an integrated error amplifier for output voltage regulation. The error amplifier is a trans-conductance type amplifier with a single compensation pin (COMP\_0) which requires the RC filter shown in the reference schematic to be connected from this pin to GND.

The WLC1115 supports high-voltage (22V) VBRG discharge circuitry and upon detection of device disconnection, faults, or hard resets, the chip may discharge the VBRG node to vSafe5V and/or vSafe0V within the time limits specified in the USB PD specification.

infineon

**Functional overview** 

#### 5.8 Buck-boost operating modes

#### 5.8.1 Pulse-width modulator (PWM)

The WLC1115 has a PWM generator to control the external FETs using the integrated gate drivers in peak current mode control. This is the primary operating mode when the buck-boost is loaded by the inverter and power transfer is in progress.

#### 5.8.2 Pulse skipping mode (PSM)

The WLC1115 buck-boost has two firmware-selectable operating modes to optimize efficiency and reduce losses under light load conditions: Pulse-skipping mode (PSM) and forced-continuous-conduction mode (FCCM). In PSM, the controller reduces the total number of switching pulses without reducing the active switching frequency by working in "bursts" of normal nominal-frequency switching interspersed with intervals without switching. The output voltage thus increases during a switching burst and decreases during a quiet interval. This mode results in minimal losses with a tradeoff of having higher output voltage ripple. When in this mode, WLC1115 devices monitor the voltage across the buck-boost sync FET to detect when the inductor current reaches zero; when this occurs, the WLC1115 devices switch off the buck-boost sync FET to prevent reverse current flow from the output capacitors (i.e. diode emulation mode).

#### **5.8.3** Forced-continuous-conduction mode (FCCM)

In forced-continuous-conduction mode (FCCM), the nominal switching frequency is maintained at all times, with the inductor current going below zero (i.e. "backwards" or from the output to the input) for a portion of the switching cycle as necessary to maintain the output voltage and current. This keeps the output voltage ripple to a minimum at the cost of light-load efficiency.

#### 5.8.4 Overvoltage protection (OVP)

The WLC1115 offers two types of overvoltage protections. The device monitors and limits VIN and VBRG. In case of a USB VIN overvoltage event detected, WLC1115 can be configured to shutdown the Type-C port completely. In case of VBRG over voltage events, the buck-boost regulator is immediately shut down. The IC can be re-enabled after a physical disconnect and reconnect. The over-voltage fault thresholds are configurable.

#### **5.8.5** Overcurrent protection (OCP)

The WLC1115 protects the inverter from over-current and short-circuit faults by monitoring the bridge current and continuously inspecting for over-current events using the internal CSAs that check the voltage on the current sense resistor. Similar to OVP, the OCP and SCP fault thresholds and response times are configurable as well. The IC can be re-enabled after a physical disconnect and reconnect.

#### 5.8.6 USB-PD controller

The WLC1115 interfaces directly to Type-C USB power supplies and travel adaptors (TA). The WLC1115 manages the incoming power supply throughout operation using the D+, D-, and CC lines. The WLC1115 manages the USB-PD physical communication layer, the VCONN switches, as well as monitoring to prevent under-voltage events caused by drawing too much power from the supply. The WLC1115 offers all the necessary electrical controls to be fully compliant with revisions 3.0 and 2.0 of the USB-PD specification and includes SCP.

The USB-PD physical layer consists of the power transmitter and power receiver that communicates BMC encoded data over the CC channel per the PD 3.0 standard. All communication is half-duplex. The physical layer or PHY includes collision avoidance to minimize communication errors on the channel. The WLC1115 uses the RP and RD resistors to implement connection detection and plug orientation detection. The RD resistor establishes the role of the transmitter system as a USB sink. The device supports PPS operation at all valid voltages from 3V to 22V when connected to a power adaptor.

Further, the WLC1115 device supports USB-PD extended messages containing data of up to 260 bytes by implementing a chunking mechanism; messages are limited to revision 2.0 sizes unless both source and sink confirm and negotiate compatibility with longer message lengths. The WLC1115 USB controller also supports battery charger emulation and detection (source and sink) for USB legacy QC 2.0/3.0 & AFC protocols.

infineon

**Functional overview** 

#### 5.8.7 MCU

The Cortex®-M0 in WLC1115 device is a 32-bit MCU, which is optimized for low-power operation with extensive clock gating. The device utilizes an interrupt controller (the NVIC block) with 32 interrupt inputs and a wakeup interrupt controller (WIC), which can wake the processor up from Deep Sleep mode. Additionally, the WLC1115 device has 128-KB Flash and 32-KB ROM for nonvolatile storage. ROM stores libraries for device drivers such as I<sup>2</sup>C, SPI, and so on. The main wireless power firmware is stored in Flash memory to provide the flexibility to store code for all wireless power features, enable the use of configuration tables, and allow firmware upgrades to meet the latest USBPD specifications and application requirements. The device may be reset anytime by toggling the XRES pin to force a full hardware and software reset.

The WLC1115 devices support external clock (EXTCLK) or INTCLK for the MCU and all internal sub-systems that require clocks. To use the internal clock, float the CLK\_IN pin. To use the optional external clock, provide a single ended clock to the CLK\_IN pin oscillating at 48MHz.

The TCPWM block of the WLC1115 device has four timers, counters, or PWM (TCPWM) generators. These timers are used by FW to run the wireless power Tx system as required by WPC and USB compliance directives. The WLC1115 device also has a watchdog timer (WDT) that can be used by FW for various timeout events.

#### 5.8.8 ADC

The WLC1115 device has 8-bit SAR ADCs available for general purpose analog-to-digital conversion applications within the chip and system. The ADCs are accessed from the GPIOs or directly on power supply pins through an on-chip analog mux. See the "Electrical specifications" on page 12 for detailed specifications of the ADCs.

#### 5.8.9 Serial communications block (SCB)

The WLC1115 devices have four SCB blocks that can be configured for I<sup>2</sup>C, SPI, or UART. These blocks implement full multi-master and slave I<sup>2</sup>C interfaces capable of multi-master arbitration. I<sup>2</sup>C is compatible with the standard Philips I2C specification V3.0. These blocks operate at speeds of up to 1Mbps and have flexible buffering options to reduce interrupt overhead and latency for the CPU. The SCB blocks support 8-byte deep FIFOs for Receive and Transmit to decrease the time needed to interface by the MCU also reducing the need for clock stretching caused by the CPU not having read data on time.

#### 5.8.10 I/O subsystem

The WLC1115 devices have 13 GPIOs but many of them have dedicated functions for 15W MPP/EPP applications such as I2C comm, LED and temperature sensing in the wireless power application and cannot be repurposed. The GPIOs output states have integrated controls modes that can be enabled by FW which include: weak pull-up with strong pull-down, strong pull-up with weak pull-down, open drain with strong pull-up, strong pull-up with strong pull-down, disabled, or weak pull-up with weak pull-down and offer selectable slew rates for dV/dt output control. When GPIOs are used as inputs they can be configured to support different input thresholds (CMOS or LVTTL).

During POR, the GPIO blocks are forced to the disable state preventing any excess currents from flowing.

#### 5.8.11 LDOs (VDDD and VCCD)

The WLC1115 has two integrated LDO regulators. The VDDD LDO is powered by VIN and provides 5V for the GPIOs, gate drivers, and other internal blocks. The total load on VDDD LDO must be less than 150mA including internal consumption. VDDD LDO will be externally loaded as shown in the reference schematic. For connecting any additional external load on it, contact Infineon technical support. The VDDD 5V supply is externally routed to various pins and they should all be externally shorted together. The VCCD LDO is a 1.8V LDO regulator and is powered by VDDD. Do not externally load VCCD. Both LDOs must have ceramic bypass capacitors placed from each pin to ground close to the WLC1115 device.

infineon

Programming the WLC1115 device

#### 6 Programming the WLC1115 device

There are two ways to program application firmware into a WLC1115 device:

- 1. Programming the device flash over SWD Interface
- 2. Application firmware update over specific interfaces (CC, I<sup>2</sup>C)

Generally, the WLC1115 devices are programmed over the SWD interface only during development or during the manufacturing process of the end-product. Once the end-product is manufactured, the WLC1115 device application firmware can be updated via the appropriate bootloader interface. Infineon strongly recommends customers to use the configuration utility to turn off the Application FW Update over CC or  $I^2$ C interface in the firmware that is updated into WLC1115's flash before mass production. This prevents unauthorized firmware from being updated over the CC interface in the field. If you desire to retain the application firmware update over  $CC/I^2$ C interfaces features post-production for on-field firmware updates, contact your local Infineon sales representative for further guidelines.

#### 6.1 Programming the device Flash over SWD interface

The WLC1115 family of devices can be programmed using the SWD interface. Infineon provides the MiniProg4 programming kit (CY8CKIT-005 MiniProg4 Kit) which can be used to program the flash and debug firmware. The Flash is programmed by downloading the information from a *hex* file.

As shown in **Figure 13**, the SWD\_DAT and SWD\_CLK pins are connected to the host programmer's SWDIO (data) and SWDCLK (clock) pins respectively. During SWD programming, the device can be powered by the host programmer by connecting its VTARG (power supply to the target device) to the VDDD pins of the WLC1115 device. If the WLC1115 device is powered using an onboard power supply, it can be programmed using the "Reset Programming" option. For more details, refer the WLCXXXX programming specification.



Figure 13 Connecting the programmer to WLC1115



Ordering information

#### 7 Ordering information

**Table 20** lists the WLC1115 ordering part numbers and applications.

Table 20 WLC1115 ordering part numbers

| MPN             | Power | Application                           |
|-----------------|-------|---------------------------------------|
| WLC1115-68LQXQ  | 15W   | Qi2 MPP/EPP Tx                        |
| WLC1115-68LQXQT |       | Qi2 MPP/EPP Tx - Tape and reel option |

#### 7.1 Ordering code definitions





Packaging

#### 8 Packaging

#### Table 21 Package characteristics

| Parameter | Description                    | Test conditions | Min | Тур | Max  | Unit |
|-----------|--------------------------------|-----------------|-----|-----|------|------|
| TJ        | Operating junction temperature |                 | -40 | 25  | 125  | °C   |
| TJA       | Package θJA                    |                 |     |     | 14.8 |      |
| ТЈВ       | Package θJB                    |                 | -   | -   | 4.3  | °C/W |
| TJC       | Package θJC                    |                 |     |     | 12.9 |      |

#### Table 22 Solder reflow peak temperature

| Package    | Maximum peak temperature Maximum time within peak temperature |            |  |
|------------|---------------------------------------------------------------|------------|--|
| 68-pin QFN | 260°C                                                         | 30 seconds |  |

#### Table 23 Package moisture sensitivity level (MSL), IPC/JEDEC J-STD-2

| Package    | MSL   |
|------------|-------|
| 68-pin QFN | MSL 3 |

infineon

Package diagram

#### 9 Package diagram



Figure 14 68LD QFN (8 × 8) device package drawing (PG-VQFN-68)



Acronyms

#### 10 Acronyms

#### Table 24 Acronyms used in this document

| Table 24         | Acronyms used in this document            |
|------------------|-------------------------------------------|
| Acronym          | Description                               |
| ACK              | Acknowledge                               |
| ADC              | Analog-to-digital converter               |
| Arm®             | Advanced RISC machine, a CPU architecture |
| ASK              | Amplitude shift key                       |
| BPP              | Basic power profile                       |
| ВМС              | BiPhase mark code                         |
| CEP              | Control error packet                      |
| CC               | Configuration channel                     |
| CSA              | Current sense amplifier                   |
| DCM              | Discontinuous-conduction mode             |
| EA               | Error amplifier                           |
| EPP              | Extended power profile                    |
| EPT              | End power transfer                        |
| ESD              | Electrostatic discharge                   |
| FET              | Field effect transistor                   |
| FCCM             | Forced-continuous-conduction mode         |
| FOD              | Foreign object detection                  |
| FO               | Foreign object                            |
| FSK              | Frequency shift key                       |
| FW               | Firmware                                  |
| GPIO             | General-purpose I/O                       |
| НВМ              | Human body model                          |
| HS               | High speed                                |
| I <sup>2</sup> C | Inter-integrated circuit                  |
| IC               | Integrated circuit                        |
| IMO              | Internal main oscillator                  |
| IPT              | Inductive power transfer technology       |
| LDO              | Linear drop out                           |
| MCU              | Microcontroller unit                      |
| NTC              | Negative temperature coefficient          |
| NVIC             | Nested vectored interrupt controller      |
| ОСР              | Overcurrent protection                    |
| Opamp            | Operational amplifier                     |
| ОТР              | Over temperature protection               |
| OV               | Overvoltage                               |
| OVP              | Overvoltage protection                    |
| PCB              | Printed circuit board                     |
| PD               | Power delivery                            |
| POR              | Power-on reset                            |
| PPDE             | proprietary power delivery extensions     |
| PPS              | Programmable power supply                 |
|                  | •                                         |



Acronyms

 Table 24
 Acronyms used in this document (continued)

| Acronym | Description                          |  |
|---------|--------------------------------------|--|
| PSM     | Pulse-skipping mode                  |  |
| PWM     | Pulse-width modulator                |  |
| QFOD    | Q factor FOD                         |  |
| RPP     | Received power packet                |  |
| RCP     | Reverse current protection           |  |
| Rx      | Power receiver                       |  |
| SAR     | Successive approximation register    |  |
| SCP     | Short circuit protection             |  |
| SPI     | Serial peripheral interface          |  |
| SSP     | Signal strength packet               |  |
| SWD     | Serial wire debug, a test protocol   |  |
| TCPWM   | Timer/counter pulse-width modulation |  |
| Tx      | Power transmitter                    |  |



**Document conventions** 

#### 11 Document conventions

#### 11.1 Units of measure

#### Table 25 Units of measure

| Table 25 | onits of measure      |
|----------|-----------------------|
| Symbol   | Unit of measure       |
| °C       | degree Celsius        |
| Hz       | hertz                 |
| KB       | 1024 bytes            |
| kHz      | kilohertz             |
| kΩ       | kilo ohm              |
| LSB      | least significant bit |
| MHz      | megahertz             |
| MΩ       | mega-ohm              |
| μΑ       | microampere           |
| μF       | microfarad            |
| μН       | microhenry            |
| μs       | microsecond           |
| μV       | microvolt             |
| μW       | microwatt             |
| mA       | milliampere           |
| mm       | millimeter            |
| ms       | millisecond           |
| mV       | millivolt             |
| nA       | nanoampere            |
| ns       | nanosecond            |
| nV       | nanovolt              |
| Ω        | ohm                   |
| %        | percent               |
| pF       | picofarad             |
| S        | second                |
| V        | volt                  |
| W        | watt                  |
|          |                       |



Revision history

#### **Revision history**

| Document version | Date of release | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *B               | 2022-04-22      | Publish to web.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *C               | 2023-07-28      | Updated general description and feature for Qi2 standard. Update the logic block diagram for Qi2. Added new application diagram for Qi2. Updated pinouts table for Pin# 18, 22, 27, and 59 for Qi2 application. Updated pin function column in the pinouts table for MPP/EPP. Replaced "boost" with "buck-boost" in the DC-DC converter electrical specifications. Added DC-DC converter description to buck-boost. Updated functional overview sub section titles. Updated package diagram. |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2023-07-28
Published by
Infineon Technologies AG
81726 Munich, Germany

© 2023 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.infineon.com/support

Document reference 002-34241 Rev. \*C

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.