

# LTC2942

Battery Gas Gauge with Temperature, Voltage Measurement

### **FEATURES**

- Indicates Accumulated Battery Charge and **Discharge**
- High Accuracy Analog Integration
- ADC Measures Battery Voltage and Temperature
- Integrated Temperature Sensor
- <sup>n</sup> **High Side Sense**
- 1% Voltage and Charge Accuracy
- $\blacksquare$   $\pm$ 50mV Sense Voltage Range
- $\blacksquare$  SMBus/I<sup>2</sup>C Interface
- Configurable Alert Output/Charge Complete Input
- 2.7V to 5.5V Operating Range
- Quiescent Current Less than 100µA
- Small 6-Pin  $2mm \times 3mm$  DFN package

### **APPLICATIONS**

■ Low Power Handheld Products

TYPICAL APPLICATION

- **Cellular Phones**
- **MP3 Players**
- $\blacksquare$  Cameras
- <sup>n</sup> GPS

# **DESCRIPTION**

The LTC® 2942 measures battery charge state, battery voltage and chip temperature in handheld PC and portable product applications. Its operating range is perfectly suited for single-cell Li-Ion batteries. A precision coulomb counter integrates current through a sense resistor between the battery's positive terminal and the load or charger. Battery voltage and on-chip temperature are measured with an internal 14-bit No Latency ∆∑™ ADC. The three measured quantities (charge, voltage and temperature) are stored in internal registers accessible via the onboard SMBus/I2C interface.

The LTC2942 features programmable high and low thresholds for all three measured quantities. If a programmed threshold is exceeded, the device communicates an alert using either the SMBus alert protocol or by setting a flag in the internal status register.

The LTC2942 requires only a single low value sense resistor to set the measured current range.

 $LT$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and No Latency ∆Σ, ThinSOT and Bat-Track are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

#### CHARGER LOAD 0.1µF SENSE<sup>+</sup> LTC2942 **RSENSE** AL/CC 100mΩ I 2 C/SMBus SDA TO HOST SENSE– SCL + 1-CELL GND Li-Ion ╧  $\equiv$  2942 TA01a





2942fa

1

# **ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION**





# ORDER INFORMATION

#### **Lead Free Finish**



TRM = 500 pieces. \*Temperature grades are identified by a label on the shipping container.

Consult LTC Marketing for parts specified with wider operating temperature ranges.

Consult LTC Marketing for information on lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating **temperature range, otherwise specifications are at TA = 25°C. (Note 2)**





### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating **temperature range, otherwise specifications are at TA = 25°C. (Note 2)**





# ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating





**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All currents into pins are positive, all voltages are referenced to GND unless otherwise specified

**Note 3:**  $\text{Isupp}_1Y = \text{Isens}_1 + \text{Isens}_2$ 

**Note 4:** The equivalent charge of an LSB in the accumulated charge register depends on the value of  $R_{\text{SENSE}}$  and the setting of the internal prescaling factor M:

 $q_{LSB} = 0.085$ mAh •  $\frac{50m\Omega}{P}$  $\frac{50 \text{m}\Omega}{\text{R}_{\text{SENSE}}}$  •  $\frac{\text{M}}{128}$ 128

See Choosing R<sub>SENSE</sub> and Choosing Coulomb Counter Prescaler M section for more information. 1mAh = 3.6C (coulombs).

**Note 5:** Deviation of q<sub>LSB</sub> from its nominal value.

**Note 6:** The quantization step of the 14-bit ADC in voltage mode and 10-bit ADC in temperature mode is not to be mistaken with the LSB of the combined 16-bit voltage registers (I, J) and 16-bit temperature registers (M, N).

**Note 7:**  $C_B$  = Capacitance of one bus line in pF (10pF  $\leq C_B \leq 400$ pF). See Voltage and Temperature Registers section for more information. **Note 8:** Guaranteed by design, not subject to test.

# TIMING DIAGRAM



**Figure 1. Definition of Timing on I2C Bus**



### TYPICAL PERFORMANCE CHARACTERISTICS





# PIN FUNCTIONS

**SENSE<sup>+</sup> (Pin 1):** Positive Current Sense Input and Power Supply. Connect to the load/charger side of the sense resistor.  $V_{\text{SFNSF}}$ + operating range is 2.7V to 5.5V.

**GND (Pin 2):** Device Ground. Connect directly to the negative battery terminal.

**SCL (Pin 3):** Serial Bus Clock Input.

**SDA (Pin 4):** Serial Bus Data Input and Output.

**AL/CC (Pin 5):** Alert Output or Charge Complete Input. Configured either as an SMBus alert output or charge complete input by control register bits B[2:1]. At power-up, the pin defaults to alert mode conforming to the SMBus alert response protocol. It behaves as an open-drain logic output that pulls to GND when any threshold register value is exceeded. When configured as a charge complete input, connect to the charge complete output from the battery charger circuit. A high level at CC sets the value of the accumulated charge (registers C, D) to FFFFh.

**SENSE– (Pin 6):** Negative Current Sense Input. Connect SENSE– to the positive battery terminal side of the sense resistor. The voltage between SENSE<sup>-</sup> and SENSE<sup>+</sup> must remain within ±50mV in normal operation. SENSE– is also the input for the ADC in voltage measurement mode.

**Exposed Pad (Pin 7):** Do Not Connect.

### BLOCK DIAGRAM





# **OPERATION**

#### **Overview**

The LTC2942 is a battery gas gauge device designed for use with single Li-Ion cells and other battery types with a terminal voltage at 2.7V to 5.5V. It measures battery charge and discharge, battery voltage and chip temperature.

A precision coulomb counter integrates current through a sense resistor between the battery's positive terminal and the load or charger. Battery voltage and on-chip temperature are measured with an internal 14-bit/10-bit ADC.

#### **Coulomb Counter**

Charge is the time integral of current. The LTC2942 measures battery current by monitoring the voltage developed across a sense resistor and then integrates this information to infer charge. The differential voltage between SENSE<sup>+</sup> and SENSE– is applied to an auto-zeroed differential analog integrator to convert the measured current to charge.

When the integrator output ramps to REFHI or REFLO levels, switches S1, S2, S3 and S4 toggle to reverse the ramp direction. By observing the condition of the switches and the ramp direction, polarity is determined.

A programmable prescaler effectively increases integration time by a factor M programmable from 1 to 128. At each underflow or overflow of the prescaler, the accumulated charge register (ACR) value is incremented or decremented one count. The value of accumulated charge is read via the  $1<sup>2</sup>C$  interface.

#### **Voltage and Temperature ADC**

The LTC2942 includes a 14-bit No Latency ∆Σ analog-todigital converter, with internal clock and voltage reference circuits.

The ADC can either be used to monitor the battery voltage at SENSE– or to convert the output of the on-chip temperature sensor. The sensor generates a voltage proportional to temperature with a slope of 2.5mV/K resulting in a voltage of 750mV at 27°C.

Conversion of either temperature or voltage is triggered by setting the control register via the I2C interface. The LTC2942 features an automatic mode where a voltage and a temperature conversion are executed every two seconds. At the end of each conversion the corresponding registers are updated and the converter goes to sleep to minimize quiescent current.



**Figure 2. Coulomb Counter Section of the LTC2942**

# **OPERATION**

### **Power-Up Sequence**

When SENSE<sup>+</sup> rises above a threshold of approximately 2.5V, the LTC2942 generates an internal power-on reset (POR) signal and sets all registers to their default state. In the default state, the coulomb counter is active while the voltage and temperature ADC is switched off. The

accumulated charge register is set to mid-scale (7FFFh), all low threshold registers are set to 0000h and all high threshold registers are set to FFFFh. The alert mode is enabled and the coulomb counter prescaling factor M is set to 128.

# APPLICATIONS INFORMATION

### **I <sup>2</sup>C/SMBus Interface**

The LTC2942 communicates with a bus master using a 2-wire interface compatible with I<sup>2</sup>C and SMBus. The 7-bit hard-coded **I <sup>2</sup>C address of the LTC2942 is 1100100**.

The LTC2942 is a slave-only device. Therefore the serial clock line (SCL) is an input only while the serial data line (SDA) is bidirectional. The device supports I2C standard and fast mode. For more details refer to the I<sup>2</sup>C Protocol section.

### **Internal Registers**

The LTC2942 integrates current through a sense resistor, measures battery voltage and temperature and stores the results in internal 16-bit registers accessible via <sup>12</sup>C. High and low limits can be programmed for each measurement quantity. The LTC2942 continuously monitors these limits and sets a flag in the onboard status register when a limit is exceeded. If the alert mode is enabled, the  $\overline{AL}/CC$  pin pulls low.

The sixteen internal registers are organized as shown in Table 1.

**Table 1. Register Map**

| <b>ADDRESS</b> | <b>NAME</b> | <b>REGISTER DESCRIPTION</b>     | R/W | <b>DEFAULT</b> |
|----------------|-------------|---------------------------------|-----|----------------|
| 00h            | А           | <b>Status</b>                   | R   | See Below      |
| 01h            | B           | Control                         | R/W | 3Ch            |
| 02h            | C           | <b>Accumulated Charge MSB</b>   | R/W | 7Fh            |
| 03h            | D           | <b>Accumulated Charge LSB</b>   | R/W | <b>FFh</b>     |
| 04h            | E           | Charge Threshold High MSB       | R/W | FFh            |
| 05h            | F           | Charge Threshold High LSB       | R/W | FFh            |
| 06h            | G           | <b>Charge Threshold Low MSB</b> | R/W | 00h            |
| 07h            | Н           | Charge Threshold Low LSB        | R/W | 00h            |
| 08h            |             | <b>Voltage MSB</b>              | R   | XXh            |
| 09h            | J           | Voltage LSB                     | R   | XXh            |
| 0Ah            | Κ           | Voltage Threshold High          | R/W | FFh            |
| 0Bh            | L           | <b>Voltage Threshold Low</b>    | R/W | 00h            |
| 0Ch            | M           | <b>Temperature MSB</b>          | R   | XXh            |
| 0Dh            | N           | <b>Temperature LSB</b>          | R   | XXh            |
| 0Eh            | 0           | Temperature Threshold High      | R/W | FFh            |
| 0Fh            | P           | Temperature Threshold Low       | R/W | 00h            |

 $R = Read$ ,  $W = Write$ ,  $XX = Unknown$ 



### **Status Register (A)**

The status of the charge, voltage and temperature alerts is reported in the status register shown in Table 2.





All status register bits except A[7] are cleared after being read by the host, if the conditions which set these bits have been removed.

As soon as one of the three measured quantities exceeds the programmed limits, the corresponding bit A[4], A[3], A[2] or A[1] in the status register is set.

Bit A[5] is set if the LTC2942's accumulated charge registers (ACR) overflows or underflows. In these cases, the ACR stays at FFFFh or 0000h and does not roll over.

The undervoltage lockout (UVLO) bit of the status register A[0] is set if, during operation, the voltage on SENSE<sup>+</sup> pin drops below 2.7V without reaching the POR level. The analog parts of the coulomb counter are switched off while the digital register values are retained. After recovery of the supply voltage the coulomb counter resumes integrating with the stored value in the accumulated charge registers but it has missed any charge flowing while SENSE<sup>+</sup> < 2.7V.

The hard-coded bit A[7] of the status register enables the host to distinguish the LTC2942 from the pin compatible LTC2941, allowing the same software to be used with both devices.

#### **Control Register (B)**

The operation of the LTC2942 is controlled by programming the control register. Table 3 shows the organization of the 8-bit control register B[7:0].





### **Power Down B[0]**

Setting B[0] to 1 shuts down the analog parts of the LTC2942, reducing the current consumption to less than 1µA. All analog circuits are inoperative while the values in the registers are retained. Note that any charge flowing while B<sub>[0]</sub> is 1 is not measured and the charge information below 1LSB of the accumulated charge register is lost.

### **Alert/Charge Complete Configuration B[2:1]**

The AL/CC pin is a dual function pin configured by the control register. By setting bits B[2:1] to [10] (default) the  $\overline{AL}/CC$  pin is configured as an alert pin following the SMBus protocol. In this configuration the AL/CC pin is a digital output and is pulled low if one of the three measured quantities (charge, voltage, temperature) exceeds its high or low threshold or if the value of the accumulated charge register overflows or underflows. An alert response procedure started by the master resets the alert at the AL/CC pin. For further information see the Alert Response Protocol section.

Setting the control bits B[2:1] to [01] configures the AL/CC pin as a digital input. In this mode, a high input on the AL/CC pin communicates to the LTC2942 that the battery is full and the accumulated charge register is set to its maximum value FFFFh. The AL/CC pin would typically be connected to the "charge complete" output from the battery charger circuitry.

If neither the alert nor the charge complete functionality is desired, bits B[2:1] should be set to [00]. The AL/CC pin is then disabled and should be tied to GND.

Avoid setting B[2:1] to [11] as it enables the alert and the charge complete modes simultaneously.

### **Choosing RSENSE**

To achieve the specified precision of the coulomb counter, the differential voltage between SENSE<sup>+</sup> and SENSE– must stay within  $±50mV$ . For differential input signals up to ±300mV the LTC2942 will remain functional but the precision of the coulomb counter is not guaranteed.

The required value of the external sense resistor, R<sub>SFNSF</sub>, is determined by the maximum input range of  $V_{\text{SENSF}}$  and the maximum current of the application:

$$
\mathsf{R}_{\mathsf{SENSE}} \leq \frac{50 \text{mV}}{\mathsf{I}_{\mathsf{MAX}}}
$$

The choice of the external sense resistor value influences the gain of the coulomb counter. A larger sense resistor gives a larger differential voltage between SENSE<sup>+</sup> and SENSE– for the same current which results in more precise coulomb counting. Thus the amount of charge represented by the least significant bit  $(q<sub>L</sub>,s<sub>B</sub>)$  of the accumulated charge (registers C, D) is equal to:

$$
\text{q}_{\text{LSB}}\!=\!0.085\text{mAh}\bullet\frac{50\text{m}\Omega}{\text{R}_{\text{SENSE}}}\bullet\frac{\text{M}}{128}
$$

or

$$
q_{LSB} = 0.085 \text{mAh} \cdot \frac{50 \text{m}\Omega}{R_{SENSE}}
$$

when the prescaler is set to its default value of  $M = 128$ .

Note that  $1 \text{ mA}h = 3.6 \text{ C}$  (coulomb).

Choosing  $R_{\text{SENSE}} = 50 \text{mV/I}_{\text{MAX}}$  is not sufficient in applications where the battery capacity ( $Q_{BAT}$ ) is very large compared to the maximum current  $(I_{MAX})$ :

 $Q_{\text{BAT}} > I_{\text{MAX}}$  • 5.5 Hours

For such low current applications with a large battery, choosing  $R_{\text{SENSE}}$  according to  $R_{\text{SENSE}} = 50 \text{mV/l}_{\text{MAX}}$  can lead to a  $q_{LSB}$  smaller than  $Q_{BAT}/2^{16}$  and the 16-bit accumulated charge register may underflow before the battery is exhausted or overflow during charge. Choose, in this case, a maximum  $R_{\text{SFRSE}}$  of:

$$
\displaystyle R_{SENSE} \leq \frac{0.085 m A h \bullet 2^{16}}{Q_{BAT}} \bullet 50 m \Omega
$$

In an example application where the maximum current is  $I_{MAX}$  = 100mA, calculating  $R_{SENSE}$  = 50mV/ $I_{MAX}$  would lead to a sense resistor of 500m $\Omega$ . This gives a q<sub>LSB</sub> of 8.5µAh and the accumulated charge register can represent a maximum battery capacity of  $Q_{BAT} = 8.5\mu Ah \cdot 65535 =$ 557mAh. If the battery capacity is larger, RSENSE must be lowered. For example,  $R_{\text{SENSF}}$  must be reduced to 150m $\Omega$ if a battery with a capacity of 1800mAh is used.



#### **Choosing Coulomb Counter Prescaler M B[5:3]**

If the battery capacity ( $Q_{BAT}$ ) is very small compared to the maximum current ( $I_{MAX}$ ) ( $Q_{BAT}$  <  $I_{MAX}$  • 0.1 Hours) the prescaler value M should be changed from its default value (128).

In these applications with a small battery but a high maximum current,  $q_{LSB}$  can get quite large with respect to the battery capacity. For example, if the battery capacity is 100mAh and the maximum current is 1A, the standard equation leads to choosing a sense resistor value of 50m $Ω$ , resulting in:

 $q_{\text{LSB}} = 0.085 \text{ mA} \text{h} = 306 \text{m} \text{C}$ 

The battery capacity then corresponds to only 1176  $q<sub>L</sub>$  ses and less than 2% of the accumulated charge register is utilized.

To preserve digital resolution in this case, the LTC2942 includes a programmable prescaler. Lowering the prescaler factor M allows reducing  $q_{LSB}$  to better match the accumulated charge register to the capacity of the battery. The prescaling factor M can be chosen between 1 and its default value 128. The charge LSB then becomes:

$$
q_{LSB} = 0.085 \text{mAh} \cdot \frac{50 \text{m}\Omega}{R_{SENSE}} \cdot \frac{M}{128}
$$

To use as much of the range of the accumulated charge register as possible the prescaler factor M should be chosen for a given battery capacity  $Q_{BAT}$  and a sense resistor R<sub>SENSE</sub> as:

$$
M\!\geq\! 128\bullet\frac{\text{Q}_{BAT}}{2^{16}\bullet0.085m\text{Ah}}\bullet\frac{\text{R}_{SENSE}}{50m\Omega}
$$

M can be set to 1, 2, 4, 8, … 128 by programming B[5:3] of the control register as M = 2<sup>(4 • B[5] + 2 • B[4] + B[3])</sup>. The default value after power up is M = 128 =  $2^7$  (B[5:3] = 111).

In the above example of a 100mAh battery and an  $R_{\text{SENSE}}$ of 50m $\Omega$ , the prescaler should be programmed to M = 4. The  $q_{\rm LSR}$  then becomes 2.656µAh and the battery capacity corresponds to roughly 37650  $q_{\text{L}}$  sps.

Note that the internal digital resolution of the coulomb counter is higher than indicated by  $q_{LSB}$ . The digitized charge  $q_{\text{INTERNAI}}$  is M  $\bullet$  8 times smaller than  $q_{\text{LSB}}$ .  $q_{\text{INTERNAL}}$ is typically 299µAs for a 50mΩ sense resistor.

### **ADC Mode B[7:6]**

The LTC2942 features an ADC which measures either voltage on SENSE– (battery voltage) or temperature via an internal temperature sensor. The reference voltage and clock for the ADC are generated internally.

The ADC has four different modes of operation, as shown in Table 3. These modes are controlled by bits B[7:6] of the control register. At power-up, bits B[7:6] are set to [00] and the ADC is in sleep mode.

A single voltage conversion is initiated by setting the bits B[7:6] to [10]. A single temperature conversion is started by setting bits B[7:6] to [01]. After a single voltage or temperature conversion, the ADC resets B[7:6] to [00] and goes to sleep.

The LTC2942 also offers an automatic scan mode where the ADC converts voltage, then temperature, then sleeps for approximately two seconds before repeating the voltage and temperature conversions. The LTC2942 is set to this automatic mode by setting B[7:6] to [11] and stays in this mode until B[7:6] are reprogrammed by the host.

Programming B[7:6] to [00] puts the ADC to sleep. If control bits B[7:6] change within a conversion, the ADC will complete the current conversion before entering the newly selected mode.

A conversion of either voltage or temperature requires 10ms conversion time (typical). At the end of each conversion, the corresponding registers are updated. If the converted quantity exceeds the values programmed in the threshold registers, a flag is set in the status register and the  $\overline{AL}/\overline{CC}$ pin is pulled low (if alert mode is enabled).

During a voltage conversion, the SENSE<sup>-</sup> pin is connected through a small resistor to a sampling circuit with an equivalent resistance of  $2M\Omega$ , leading to a mean input current of  $I = V_{\text{SENSE}}$ -/2M $\Omega$ .



### **Accumulated Charge Register (C, D)**

The coulomb counter of the LTC2942 integrates current through the sense resistor. The result of this charge integration is stored in the 16-bit accumulated charge register (registers C, D). As the LTC2942 does not know the actual battery status at power-up, the accumulated charge register (ACR) is set to mid-scale (7FFFh). If the host knows the status of the battery, the accumulated charge (C[7:0]D[7:0]) can be either programmed to the correct value via  $1^2C$  or it can be set after charging to FFFFh (full) by pulling the  $\overline{AL}/CC$  pin high if charge complete mode is enabled via bits B[2:1]. Before writing the accumulated charge registers, the analog section should be shut down by setting B[0] to 1. In order to avoid a change in the accumulated charge registers between reading MSBs C[7:0] and LSBs D[7:0], it is recommended to read them sequentially, as shown in Figure 10.

### **Voltage and Temperature Registers (I, J), (M, N)**

The result of the 14-bit ADC conversion of the voltage at SENSE– is stored in the voltage registers (I, J), whereas the temperature measurement result is stored in the temperature registers (M, N). The voltage and temperature registers are read only.

As the ADC resolution is 14-bit in voltage mode and 10-bit in temperature mode, the lowest two bits of the combined voltage registers (I, J) and the lowest six bits of the combined temperature registers (M, N) are always zero. From the result of the 16-bit voltage registers I[7:0]J[7:0] the measured voltage can be calculated as:

$$
V_{\text{SENSE}} = -6V \cdot \frac{\text{RESULT}_{h}}{\text{FFFF}_{h}} = 6V \cdot \frac{\text{RESULT}_{\text{DEC}}}{65535}
$$

Example: a register value of I[7:0] =  $B0<sub>h</sub>$  and J[7:0] =  $1C<sub>h</sub>$ corresponds to a voltage on SENSE– of:

$$
V_{SENSE} = 6V \cdot \frac{B01C_h}{FFF_h} = 6V \cdot \frac{45084_{DEC}}{65535} \approx 4.1276V
$$

The actual temperature can be obtained from the two byte register C[7:0]D[7:0] by:

$$
T = 600K \bullet \frac{RESULT_{h}}{FFF_{h}} = 600K \bullet \frac{RESULT_{DEC}}{65535}
$$

Example: a register value of C[7:0] =  $80<sub>h</sub>$  D[7:0] =  $00<sub>h</sub>$ corresponds to 300K or 27°C.

### **Threshold Registers (E, F, G, H, K, L, O, P)**

For each of the measured quantities (battery charge, voltage and temperature) the LTC2942 features a high and a low threshold registers. At power-up, the high thresholds are set to FFFFh while the low thresholds are set to 0000h. All thresholds can be programmed to a desired value via  $1<sup>2</sup>C$ . As soon as a measured quantity exceeds the high threshold or falls below the low threshold, the LTC2942 sets the corresponding flag in the status register and pulls the  $\overline{AL}/CC$  pin low if alert mode is enabled via bits B[2:1]. Note that the voltage and temperature threshold registers are single-byte registers and only the 8 MSBs of the corresponding quantity are checked. To set a low level threshold for the battery voltage of 3V, register L should be programmed to 80h; a high temperature limit of 60°C is programmed by setting register O to 8Eh.

### **I <sup>2</sup>C Protocol**

The LTC2942 uses an I<sup>2</sup>C/SMBus compatible 2-wire opendrain interface supporting multiple devices and masters on a single bus. The connected devices can only pull the bus wires LOW and they never drive the bus HIGH. The bus wires must be externally connected to a positive supply voltage via a current source or pull-up resistor. When the bus is idle, both SDA and SCL are HIGH. Data on the 1<sup>2</sup>C bus can be transferred at rates of up to 100kbit/s in standard mode and up to 400kbit/s in fast mode.

Each device on the I<sup>2</sup>C/SMBus is recognized by a unique address stored in that device and can operate as either a transmitter or receiver, depending on the function of the device. In addition to transmitters and receivers, devices can also be classified as masters or slaves when performing data transfers. A master is the device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. At the same time any device ad-



dressed is considered a slave. The LTC2942 always acts as a slave.

Figure 3 shows an overview of the data transmission for fast and standard mode on the  $1^2C$  bus.

#### **START and STOP Conditions**

When the bus is idle, both SCL and SDA must be HIGH. A bus master signals the beginning of a transmission with a START condition by transitioning SDA from HIGH to LOW while SCL is HIGH. When the master has finished communicating with the slave, it issues a STOP condition by transitioning SDA from LOW to HIGH while SCL is HIGH. The bus is then free for another transmission. When the bus is in use, it stays busy if a repeated START (Sr) is generated instead of a STOP condition. The repeated START (Sr) conditions are functionally identical to the START (S).

#### **Data Transmission**

After a START condition, the  $I^2C$  bus is considered busy and data transfer begins between a master and a slave. As data is transferred over  $1^2C$  in groups of nine bits (eight data bits followed by an acknowledge bit), each group takes nine SCL cycles. The transmitter releases the SDA line during the acknowledge clock pulse and the receiver issues an acknowledge (ACK) by pulling SDA LOW or leaves SDA HIGH to indicate a not acknowledge (NACK) condition. Change of data state can only happen while SCL is LOW.

#### **Write Protocol**

The master begins a write operation with a START condition followed by the seven bit slave **address 1100100** and the  $R/\overline{W}$  bit set to zero, as shown in Figure 4. The LTC2942 acknowledges this by pulling SDA LOW and then the master sends a command byte which indicates which internal register the master is to write. The LTC2942 acknowledges and latches the command byte into its internal register address pointer. The master delivers the data byte, the LTC2942 acknowledges once more and latches the data into the desired register. The transmission is ended when the master sends a STOP condition. If the master continues by sending a second data byte instead of a STOP, the LTC2942 acknowledges again, increments its address pointer and latches the second data byte in the following register, as shown in Figure 5.



**Figure 4. Writing FCh to the LTC2942 Control Register (B)**



#### **Read Protocol**

The master begins a read operation with a START condition followed by the seven bit slave **address 1100100** and the R/W bit set to zero, as shown in Figure 6. The LTC2942 acknowledges and then the master sends a command byte which indicates which internal register the master is to read. The LTC2942 acknowledges and then latches the command byte into its internal register address pointer. The master then sends a repeated START condition followed by the same seven bit address with the  $R/\overline{W}$  bit now set to one. The LTC2942 acknowledges and sends the contents of the requested register. The transmission is ended when the master sends a STOP condition. If the master acknowledges the transmitted data byte, the LTC2942 increments its address pointer and sends the contents of the following register as depicted in Figure 7.

#### **Alert Response Protocol**

In a system where several slaves share a common interrupt line, the master can use the alert response address (ARA) to determine which device initiated the interrupt (Figure 8).

2942 F08

2942 F10

| S | ADDRESS | $\overline{\mathsf{W}}$ | REGISTER | $\mathsf{A}$ | ¬ге. | ADDRESS R | $\Delta$ | <b>DATA</b> | D        |
|---|---------|-------------------------|----------|--------------|------|-----------|----------|-------------|----------|
|   | 100100  |                         | 00h      |              |      | 1100100   |          |             |          |
|   |         |                         |          |              |      |           |          |             | 2942 F06 |

**Figure 6. Reading the LTC2942 Status Register (A)**



**Figure 7. Reading the LTC2942 Voltage Register (I, J)**

| ALERT RESPONSE ADDRESS |  | DEVICE ADDRESS<br>AI |                                        |  |
|------------------------|--|----------------------|----------------------------------------|--|
| ገበበ11በበ                |  |                      | $^{\prime\prime\prime\prime}$<br>וווור |  |

**Figure 8. LTC2942 Serial Bus SDA Alert Response Protocol**



**Figure 9. Voltage Conversion Sequence**



**Figure 10. Reading the LTC2942 Accumulated Charge Registers (C, D)**



The master initiates the ARA procedure with a START condition and the special **7-bit ARA bus address (0001100)** followed by the read bit  $(R) = 1$ . If the LTC2942 is asserting the  $\overline{AL}/CC$  pin in alert mode, it acknowledges and responds by sending its **7-bit bus address (1100100)** and a 1. While it is sending its address, it monitors the SDA pin to see if another device is sending an address at the same time using standard <sup>2</sup>C bus arbitration. If the LTC2942 is sending a 1 and reads a 0 on the SDA pin on the rising edge of SCL, it assumes another device with a lower address is sending and the LTC2942 immediately aborts its transfer and waits for the next ARA cycle to try again. If transfer

is successfully completed, the LTC2942 will stop pulling down the AL/CC pin and will not respond to further ARA requests until a new Alert event occurs.

#### **PC Board Layout Suggestions**

Keep all traces as short as possible to minimize noise and inaccuracy. Use a 4-wire Kelvin sense connection for the sense resistor, locating the LTC2942 close to the resistor with short sense traces to the SENSE<sup>+</sup> and SENSE<sup>-</sup> pins. Use wider traces from the resistor to the battery, load and/or charger (see Figure 11). Put the bypass capacitor close to SENSE<sup>+</sup> and GND.



**Figure 11. Kelvin Connection on Sense Resistor**

### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



**DCB Package 6-Lead Plastic DFN (2mm × 3mm)** (Reference LTC DWG # 05-08-1715)

RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS



3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE

- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE

TOP AND BOTTOM OF PACKAGE



### REVISION HISTORY





### TYPICAL APPLICATION

**Single-Cell Lithium-Ion Coulomb Counter with Battery Charger for Charge and Discharge Currents of Up to 500mA**



# RELATED PARTS



