



## **ADS7816**

# 12-Bit High Speed Micro Power Sampling ANALOG-TO-DIGITAL CONVERTER

## **FEATURES**

- 200kHz SAMPLING RATE
- MICRO POWER: 1.9mW at 200kHz 150µW at 12.5kHz
- POWER DOWN: 3μA Max
- 8-PIN MINI-DIP, SOIC, AND MSOP
- DIFFERENTIAL INPUT
- SERIAL INTERFACE

## **APPLICATIONS**

- BATTERY OPERATED SYSTEMS
- REMOTE DATA ACQUISITION
- ISOLATED DATA ACQUISITION

## **DESCRIPTION**

The ADS7816 is a 12-bit, 200kHz sampling analog-to-digital converter. It features low power operation with automatic power down, a synchronous serial interface, and a differential input. The reference voltage can be varied from 100mV to 5V, with a corresponding resolution from  $24\mu V$  to 1.22mV.

Low power, automatic power down, and small size make the ADS7816 ideal for battery operated systems or for systems where a large number of signals must be acquired simultaneously. It is also ideal for remote and/or isolated data acquisition. The ADS7816 is available in an 8-pin plastic mini-DIP, an 8-lead SOIC, or an 8-lead MSOP package.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

## **SPECIFICATIONS**

At  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ ,  $+\text{V}_{\text{CC}} = +5\text{V}$ ,  $\text{V}_{\text{REF}} = +5\text{V}$ ,  $f_{\text{SAMPLE}} = 200\text{kHz}$ ,  $f_{\text{CLK}} = 16 \cdot f_{\text{SAMPLE}}$ , unless otherwise specified.

|                                |                                                                                                    |      | ADS7816    | 3                     |     | ADS78161 | В   | /    | ADS7816 | С      |                |
|--------------------------------|----------------------------------------------------------------------------------------------------|------|------------|-----------------------|-----|----------|-----|------|---------|--------|----------------|
| PARAMETER                      | CONDITIONS                                                                                         | MIN  | TYP        | MAX                   | MIN | TYP      | MAX | MIN  | TYP     | MAX    | UNITS          |
| ANALOG INPUT                   |                                                                                                    |      |            |                       |     |          |     |      |         |        |                |
| Full-Scale Input Span          | +ln – (–ln)                                                                                        | 0    |            | V <sub>RFF</sub>      | *   |          | *   | *    |         | *      | Ιv             |
| Absolute Input Voltage         | +In                                                                                                | -0.2 |            | V <sub>CC</sub> +0.2  | *   |          | *   | *    |         | *      | Ιċ             |
| Absolute input Voltage         | –In                                                                                                | -0.2 |            | +0.2                  | *   |          | *   | *    |         | *      | Ιν̈́           |
| Capacitance                    | "'                                                                                                 | 0.2  | 25         | +0.2                  |     | *        | _ ^ | "    | *       | "      | pF             |
| •                              |                                                                                                    |      | ±1         |                       |     | *        |     |      | *<br>*  |        |                |
| Leakage Current                |                                                                                                    |      | ΞI         |                       |     | *        |     |      | *       |        | μΑ             |
| SYSTEM PERFORMANCE             |                                                                                                    |      |            |                       |     |          |     |      |         |        |                |
| Resolution                     |                                                                                                    |      | 12         |                       |     | *        |     |      | *       |        | Bits           |
| No Missing Codes               |                                                                                                    | 11   |            |                       | 12  |          |     | *    |         |        | Bits           |
| Integral Linearity Error       |                                                                                                    |      | ±0.5       | ±2                    |     | ±0.5     | ±2  |      | ±0.5    | ±1     | LSB(1)         |
| Differential Linearity Error   |                                                                                                    |      | ±0.5       | ±2                    |     | ±0.5     | ±1  |      | ±0.25   | ±0.75  | LSB            |
| Offset Error                   |                                                                                                    |      |            | ±4                    |     |          | *   |      |         | *      | LSB            |
| Gain Error                     |                                                                                                    |      |            | ±4                    |     |          | *   |      |         | *      | LSB            |
| Noise                          |                                                                                                    |      | 33         |                       |     | *        |     |      | *       |        | μVrms          |
| Power Supply Rejection         |                                                                                                    |      | 82         |                       |     | *        |     |      | *       |        | dB             |
| SAMPLING DYNAMICS              |                                                                                                    |      |            |                       |     |          |     |      |         |        | 1              |
|                                |                                                                                                    |      |            | 12                    |     |          | *   |      |         | *      | CII. Cuala     |
| Conversion Time                |                                                                                                    | 4.5  |            | 12                    |     |          | *   | ۱ ,, |         | *      | Clk Cycles     |
| Acquisition Time               |                                                                                                    | 1.5  |            | 000                   | *   |          |     | *    |         |        | Clk Cycles     |
| Throughput Rate                |                                                                                                    |      |            | 200                   |     |          | *   |      |         | *      | kHz            |
| <b>DYNAMIC CHARACTERISTICS</b> |                                                                                                    |      |            |                       |     |          |     |      |         |        |                |
| Total Harmonic Distortion      | V <sub>IN</sub> = 5.0Vp-p at 1kHz                                                                  |      | -84        |                       |     | *        |     |      | *       |        | dB             |
|                                | $V_{IN} = 5.0 \text{Vp-p}$ at 5kHz                                                                 |      | -82        |                       |     | *        |     |      | *       |        | dB             |
| SINAD                          | $V_{IN} = 5.0 \text{Vp-p at } 1 \text{kHz}$                                                        |      | 72         |                       |     | *        |     |      | *       |        | dB             |
| Spurious Free Dynamic Range    | $V_{IN} = 5.0 \text{Vp-p at } 1 \text{kHz}$                                                        |      | 86         |                       |     | *        |     |      | *       |        | dB             |
| REFERENCE INPUT                |                                                                                                    |      |            |                       |     |          |     |      |         |        |                |
| Voltage Range                  |                                                                                                    | 0.1  |            | 5                     | *   |          | *   | *    |         | *      | Ιv             |
| Resistance                     | CS = GND, f <sub>SAMPLE</sub> = 0Hz                                                                | 0.1  | 5          |                       |     | *        | _ ^ | "    | *       | "      | GΩ             |
| nesistance                     | $\overline{\text{CS}} = \overline{\text{GND}},  \overline{\text{ISAMPLE}} = \overline{\text{OHZ}}$ |      | 5          |                       |     | *        |     |      | *<br>*  |        | GΩ             |
| Owner at Busin                 | At Code 710h                                                                                       |      |            | 400                   |     |          |     |      | 1       | .,     |                |
| Current Drain                  |                                                                                                    |      | 38         | 100                   |     | *        | *   |      | *       | *<br>* | μA             |
|                                | f <sub>SAMPLE</sub> = 12.5kHz                                                                      |      | 2.4        | 20                    |     | *        | *   |      |         |        | μA             |
|                                | CS = V <sub>CC</sub>                                                                               |      | 0.001      | 3                     |     | *        | *   |      | *       | *      | μΑ             |
| DIGITAL INPUT/OUTPUT           |                                                                                                    |      |            |                       |     |          |     |      |         |        |                |
| Logic Family                   |                                                                                                    |      | CMOS       |                       |     | *        |     |      | *       |        |                |
| Logic Levels:                  |                                                                                                    |      |            |                       |     |          |     |      |         |        |                |
| V <sub>IH</sub>                | $I_{IH} = +5\mu A$                                                                                 | 3    |            | +V <sub>CC</sub> +0.3 | *   |          | *   | *    |         | *      | V              |
| V <sub>IL</sub>                | $I_{IL} = +5\mu A$                                                                                 | -0.3 |            | 0.8                   | *   |          | *   | *    |         | *      | V              |
| V <sub>OH</sub>                | $I_{OH} = -250 \mu A$                                                                              | 3.5  |            |                       | *   |          |     | *    |         |        | V              |
| V <sub>OL</sub>                | $I_{OL} = 250 \mu A$                                                                               |      |            | 0.4                   |     |          | *   |      |         | *      | l v            |
| Data Format                    | ]                                                                                                  | St   | raight Bin | ary                   |     | *        |     |      | *       |        |                |
| POWER SUPPLY REQUIREMEN        | I NTS                                                                                              |      |            | <u> </u>              |     |          |     |      |         |        | +              |
| V <sub>CC</sub>                | Specified Performance                                                                              | 4.50 |            | 5.25                  | *   |          | *   | *    |         | *      | l <sub>v</sub> |
| Quiescent Current              | opcomed i enomiance                                                                                | 4.50 | 380        | 700                   | -7  | *        | *   | ~    | *       | *      | μA             |
| Quiescent Gunent               | t 10 EVII-(2 3)                                                                                    |      |            | / 00                  |     |          | *   | 1    | *       |        | 1 '            |
|                                | $f_{SAMPLE} = 12.5 \text{kHz}^{(2, 3)}$                                                            |      | 30         | 100                   |     | *        |     |      | 1       |        | μΑ             |
| Dower Down                     | $\frac{f_{SAMPLE}}{CS} = 12.5 \text{kHz}^{(3)}$                                                    |      | 280        | 400                   |     | *        | J.  |      | *       |        | μ <b>Α</b>     |
| Power Down                     | $\overline{\text{CS}} = V_{\text{CC}}, f_{\text{SAMPLE}} = 0 \text{Hz}$                            |      |            | 3                     |     |          | *   |      |         | *      | μΑ             |
| TEMPERATURE RANGE              |                                                                                                    |      |            |                       |     |          |     |      |         |        |                |
| Specified Performance          | 1                                                                                                  | -40  |            | +85                   | *   | 1        | *   | *    | 1       | *      | l ∘c           |

<sup>\*</sup> Specifications same as grade to the left.

NOTE: (1) LSB means Least Significant Bit, with  $V_{REF}$  equal to +5V, one LSB is 1.22mV. (2)  $f_{CLK} = 3.2$ MHz,  $\overline{CS} = V_{CC}$  for 251 clock cycles out of every 256. (3) See the Power Dissipation section for more information regarding lower sample rates.

#### **ABSOLUTE MAXIMUM RATINGS(1)**

| +V <sub>CC</sub>           | +6V                               |
|----------------------------|-----------------------------------|
| Analog Input               | 0.3V to (+V <sub>CC</sub> + 0.3V) |
| Logic Input                | 0.3V to (+V <sub>CC</sub> + 0.3V) |
| Case Temperature           | +100°C                            |
| Junction Temperature       | +150°C                            |
| Storage Temperature        | +125°C                            |
| External Reference Voltage | +5.5V                             |

NOTE: (1) Stresses above these ratings may permanently damage the device.

#### **PIN CONFIGURATION**



## ELECTROSTATIC DISCHARGE SENSITIVITY

Electrostatic discharge can cause damage ranging from performance degradation to complete device failure. Burr-Brown Corporation recommends that all integrated circuits be handled and stored using appropriate ESD protection methods.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications.

#### **PIN ASSIGNMENTS**

| PIN | NAME             | DESCRIPTION                                                                                                                                                                                                                                                                               |
|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | V <sub>REF</sub> | Reference Input.                                                                                                                                                                                                                                                                          |
| 2   | +In              | Non Inverting Input.                                                                                                                                                                                                                                                                      |
| 3   | –In              | Inverting Input. Connect to ground or to remote ground sense point.                                                                                                                                                                                                                       |
| 4   | GND              | Ground.                                                                                                                                                                                                                                                                                   |
| 5   | CS/SHDN          | Chip Select when LOW, Shutdown Mode when HIGH.                                                                                                                                                                                                                                            |
| 6   | D <sub>OUT</sub> | The serial output data word is comprised of 12 bits of data. In operation the data is valid on the falling edge of DCLOCK. The second clock pulse after the falling edge of $\overline{\text{CS}}$ enables the serial output. After one null bit the data is valid for the next 12 edges. |
| 7   | DCLOCK           | Data Clock synchronizes the serial data transfer and determines conversion speed.                                                                                                                                                                                                         |
| 8   | +V <sub>CC</sub> | Power Supply.                                                                                                                                                                                                                                                                             |

#### PACKAGE/ORDERING INFORMATION

| PRODUCT   | MAXIMUM<br>INTEGRAL<br>LINEARITY ERROR<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY ERROR<br>(LSB) | TEMPERATURE<br>RANGE | PACKAGE     | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> |
|-----------|-------------------------------------------------|-----------------------------------------------------|----------------------|-------------|---------------------------------------------|
| ADS7816P  | ±2                                              | <u>+2</u>                                           | -40°C to +85°C       | Plastic DIP | 006                                         |
| ADS7816U  | ±2                                              | <u>±2</u>                                           | -40°C to +85°C       | SOIC        | 182                                         |
| ADS7816E  | ±2                                              | <u>±2</u>                                           | -40°C to +85°C       | MSOP        | 337                                         |
| ADS7816PB | ±2                                              | ±1                                                  | -40°C to +85°C       | Plastic DIP | 006                                         |
| ADS7816UB | ±2                                              | ±1                                                  | -40°C to +85°C       | SOIC        | 182                                         |
| ADS7816EB | ±2                                              | ±1                                                  | -40°C to +85°C       | MSOP        | 337                                         |
| ADS7816PC | ±1                                              | ±0.75                                               | -40°C to +85°C       | Plastic DIP | 006                                         |
| ADS7816UC | ±1                                              | ±0.75                                               | -40°C to +85°C       | SOIC        | 182                                         |
| ADS7816EC | ±1                                              | ±0.75                                               | –40°C to +85°C       | MSOP        | 337                                         |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



## **TYPICAL PERFORMANCE CURVES**

At  $T_A = +25^{\circ}C$ ,  $V_{CC} = +5V$ ,  $V_{REF} = +5V$ ,  $f_{SAMPLE} = 200kHz$ , and  $f_{CLK} = 16 \cdot f_{SAMPLE}$ , unless otherwise specified.















## **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A = +25$ °C,  $V_{CC} = +5V$ ,  $V_{REF} = +5V$ ,  $f_{SAMPLE} = 200$ kHz, and  $f_{CLK} = 16 \cdot f_{SAMPLE}$ , unless otherwise specified.













## **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A = +25^{\circ}C$ ,  $V_{CC} = +5V$ ,  $V_{REF} = +5V$ ,  $f_{SAMPLE} = 200kHz$ , and  $f_{CLK} = 16 \cdot f_{SAMPLE}$ , unless otherwise specified.















## **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A = +25^{\circ}C$ ,  $V_{CC} = +5V$ ,  $V_{REF} = +5V$ ,  $f_{SAMPLE} = 200kHz$ , and  $f_{CLK} = 16 \cdot f_{SAMPLE}$ , unless otherwise specified.







## THEORY OF OPERATION

The ADS7816 is a classic successive approximation register (SAR) analog-to-digital (A/D) converter. The architecture is based on capacitive redistribution which inherently includes a sample/hold function. The converter is fabricated on a  $0.6\mu$  CMOS process. The architecture and process allow the ADS7816 to acquire and convert an analog signal at up to 200,000 conversions per second while consuming very little power.

The ADS7816 requires an external reference, an external clock, and a single +5V power source. The external reference can be any voltage between 100 mV and  $V_{CC}$ . The value of the reference voltage directly sets the range of the analog input. The reference input current depends on the conversion rate of the ADS7816.

The external clock can vary between 10kHz (625Hz throughput) and 3.2MHz (200kHz throughput). The duty cycle of the clock is essentially unimportant as long as the minimum high and low times are at least 150ns. The minimum clock frequency is set by the leakage on the capacitors internal to the ADS7816.

The analog input is provided to two input pins: +In and –In. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both inputs are disconnected from any internal function.

The digital result of the conversion is clocked out by the DCLOCK input and is provided serially, most significant bit first, on the  $D_{OUT}$  pin. The digital data that is provided on the  $D_{OUT}$  pin is for the conversion currently in progress—there is no pipeline delay. It is possible to continue to clock the ADS7816 after the conversion is complete and to obtain the serial data least significant bit first. See the Digital Interface section for more information.

#### **ANALOG INPUT**

The +In and –In input pins allow for a differential input signal. Unlike some converters of this type, the –In input is not resampled later in the conversion cycle. When the converter goes into the hold mode, the voltage difference between +In and –In is captured on the internal capacitor array.

The range of the –In input is limited to ±200mV. Because of this, the differential input can be used to reject only small signals that are common to both inputs. Thus, the –In input is best used to sense a remote signal ground that may move slightly with respect to the local ground potential.

The input current on the analog inputs depends on a number of factors: sample rate, input voltage, source impedance, and power down mode. Essentially, the current into the ADS7816 charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance (25pF)

to a 12-bit settling level within 1.5 clock cycles. When the converter goes into the hold mode or while it is in the power down mode, the input impedance is greater than  $1G\Omega$ .

Care must be taken regarding the absolute analog input voltage. To maintain the linearity of the converter, the –In input should not exceed GND  $\pm 200$ mV. The +In input should always remain within the range of GND –200mV to  $V_{CC}$  +200mV. Outside of these ranges, the converter's linearity may not meet specifications.

#### REFERENCE INPUT

The external reference sets the analog input range. The ADS7816 will operate with a reference in the range of 100 mV to  $V_{CC}$ . There are several important implications of this.

As the reference voltage is reduced, the analog voltage weight of each digital output code is reduced. This is often referred to as the LSB (least significant bit) size and is equal to the reference voltage divided by 4096. This means that any offset or gain error inherent in the A/D converter will appear to increase, in terms of LSB size, as the reference voltage is reduced. The typical performance curves of "Change in Offset vs Reference Voltage" and "Change in Gain vs Reference Voltage" provide more information.

The noise inherent in the converter will also appear to increase with lower LSB size. With a 5V reference, the internal noise of the converter typically contributes only 0.16 LSB peak-to-peak of potential error to the output code. When the external reference is 100mV, the potential error contribution from the internal noise will be 50 times larger—8 LSBs. The errors due to the internal noise are gaussian in nature and can be reduced by averaging consecutive conversion results.

For more information regarding noise, consult the typical performance curves "Effective Number of Bits vs Reference Voltage" and "Peak-to-Peak Noise vs Reference Voltage." The effective number of bits (ENOB) figure is calculated based on the converter's signal-to-(noise + distortion) ratio with a 1kHz, 0dB input signal. SINAD is related to ENOB as follows: SINAD = 6.02 • ENOB +1.76.

With lower reference voltages, extra care should be taken to provide a clean layout including adequate bypassing, a clean power supply, a low-noise reference, and a low-noise input signal. Because the LSB size is lower, the converter will also be more sensitive to external sources of error such as nearby digital signals and electromagnetic interference.

The current that must be provided by the external reference will depend on the conversion result. The current is lowest at full-scale (FFFh) and is typically  $25\mu A$  at a 200kHz conversion rate ( $25^{\circ}C$ ). For the same conditions, the current will increase as the input approaches zero, reaching  $50\mu A$  at an output result of 000h. The current does not increase linearly, but depends, to some degree, on the bit pattern of the digital output.



The reference current diminishes directly with both conversion rate and reference voltage. As the current from the reference is drawn on each bit decision, clocking the converter more quickly during a given conversion period will not reduce the overall current drain from the reference. The reference current changes only slightly with temperature. See the curves, "Reference Current vs Sample Rate" and "Reference Current vs Temperature" in the Typical Performance Curves section for more information.

#### **DIGITAL INTERFACE**

#### **SERIAL INTERFACE**

The ADS7816 communicates with microprocessors and other digital systems via a synchronous 3-wire serial interface as shown in Figure 1 and Table I. The DCLOCK signal synchronizes the data transfer with each bit being transmitted on the falling edge of DCLOCK. Most receiving systems will capture the bitstream on the rising edge of DCLOCK. However, if the minimum hold time for  $D_{OUT}$  is acceptable, the system can use the falling edge of DCLOCK to capture each bit.

A falling  $\overline{\text{CS}}$  signal initiates the conversion and data transfer. The first 1.5 to 2.0 clock periods of the conversion cycle are used to sample the input signal. After the second falling DCLOCK edge,  $D_{\text{OUT}}$  is enabled and will output a LOW

value for one clock period. For the next 12 DCLOCK periods, D<sub>OUT</sub> will output the conversion result, most significant bit first. After the least significant bit (B0) has been output, subsequent clocks will repeat the output data but in a least significant bit first format.

After the most significant bit (B11) has been repeated,  $D_{OUT}$  will tri-state. Subsequent clocks will have no effect on the converter. A new conversion is initiated only when  $\overline{CS}$  has been taken HIGH and returned LOW.

| SYMBOL            | DESCRIPTION                                             | MIN | TYP | MAX | UNITS      |
|-------------------|---------------------------------------------------------|-----|-----|-----|------------|
| t <sub>SMPL</sub> | Analog Input Sample Time                                | 1.5 |     | 2.0 | Clk Cycles |
| t <sub>CONV</sub> | Conversion Time                                         |     | 12  |     | Clk Cycles |
| t <sub>CYC</sub>  | Throughput Rate                                         |     |     | 200 | kHz        |
| t <sub>CSD</sub>  | CS Falling to DCLOCK LOW                                |     |     | 0   | ns         |
| t <sub>SUCS</sub> | CS Falling to DCLOCK Rising                             | 30  |     |     | ns         |
| t <sub>hDO</sub>  | DCLOCK Falling to<br>Current D <sub>OUT</sub> Not Valid | 15  |     |     | ns         |
| $t_{dDO}$         | DCLOCK Falling to Next<br>D <sub>OUT</sub> Valid        |     | 85  | 150 | ns         |
| t <sub>dis</sub>  | CS Rising to D <sub>OUT</sub> Tri-State                 |     | 25  | 50  | ns         |
| t <sub>en</sub>   | DCLOCK Falling to D <sub>OUT</sub><br>Enabled           |     | 50  | 100 | ns         |
| t <sub>f</sub>    | D <sub>OUT</sub> Fall Time                              |     | 70  | 100 | ns         |
| t <sub>r</sub>    | D <sub>OUT</sub> Rise Time                              |     | 60  | 100 | ns         |

TABLE I. Timing Specifications –40°C to +85°C.



FIGURE 1. ADS7816 Basic Timing Diagrams.





FIGURE 2. Timing Diagrams and Test Circuits for the Parameters in Table I.

#### **DATA FORMAT**

The output data from the ADS7816 is in Straight Binary format as shown in Table II. This table represents the ideal output code for the given input voltage and does not include the effects of offset, gain error, or noise.

| DESCRIPTION Full Scale Range   | ANALOG VALUE                | DIGITAL O               | UTPUT:   |
|--------------------------------|-----------------------------|-------------------------|----------|
| Least Significant<br>Bit (LSB) | V <sub>REF</sub> /4096      | STRAIGHT<br>BINARY CODE | HEX CODE |
| Full Scale                     | V <sub>REF</sub> –1 LSB     | 1111 1111 1111          | FFF      |
| Midscale                       | V <sub>REF</sub> /2         | 1000 0000 0000          | 800      |
| Midscale - 1 LSB               | V <sub>REF</sub> /2 - 1 LSB | 0111 1111 1111          | 7FF      |
| Zero                           | 0V                          | 0000 0000 0000          | 000      |

Table II. Ideal Input Voltages and Output Codes.

## POWER DISSIPATION

The architecture of the converter, the semiconductor fabrication process, and a careful design allow the ADS7816 to convert at up to a 200kHz rate while requiring very little power. Still, for the absolute lowest power dissipation, there are several things to keep in mind.

The power dissipation of the ADS7816 scales directly with conversion rate. The first step to achieving the lowest power dissipation is to find the lowest conversion rate that will satisfy the requirements of the system.

In addition, the ADS7816 is in power down mode under two conditions: when the conversion is complete and whenever  $\overline{CS}$  is HIGH (see Figure 1). Ideally, each conversion should occur as quickly as possible, preferably, at a 3.2MHz clock rate. This way, the converter spends the longest possible time in the power down mode. This is very important as the



converter not only uses power on each DCLOCK transition (as is typical for digital CMOS components) but also uses some current for the analog circuitry, such as the comparator. The analog section dissipates power continuously, until the power down mode is entered.

Figure 3 shows the current consumption of the ADS7816 versus sample rate. For this graph, the converter is clocked at 3.2MHz regardless of the sample rate— $\overline{CS}$  is HIGH for the remaining sample period. Figure 4 also shows current consumption versus sample rate. However, in this case, the DCLOCK period is 1/16th of the sample period— $\overline{CS}$  is HIGH for one DCLOCK cycle out of every 16.

There is an important distinction between the power down mode that is entered after a conversion is complete and the full power down mode which is enabled when  $\overline{CS}$  is HIGH. While both power down the analog section, the digital section is powered down only when  $\overline{CS}$  is HIGH. Thus, if  $\overline{CS}$  is left LOW at the end of a conversion and the converter is continually clocked, the power consumption will not be as low as when  $\overline{CS}$  is HIGH. See Figure 5 for more information.

By lowering the reference voltage, the ADS7816 requires less current to completely charge its internal capacitors on both the analog input and the reference input. This reduction in power dissipation should be weighed carefully against the resulting increase in noise, offset, and gain error as outlined in the Reference section. The power dissipation of the ADS7816 is reduced roughly 10% when the reference voltage and input range are changed from 5V to 100mV.

#### **SHORT CYCLING**

Another way of saving power is to utilize the  $\overline{\text{CS}}$  signal to short cycle the conversion. Because the ADS7816 places the latest data bit on the  $D_{\text{OUT}}$  line as it is generated, the converter can easily be short cycled. This term means that the conversion can be terminated at any time. For example, if only 8-bits of the conversion result are needed, then the conversion can be terminated (by pulling  $\overline{\text{CS}}$  HIGH) after the 8th bit has been clocked out.

This technique can be used to lower the power dissipation (or to increase the conversion rate) in those applications where an analog signal is being monitored until some condition becomes true. For example, if the signal is outside a predetermined range, the full 12-bit conversion result may not be needed. If so, the conversion can be terminated after the first n-bits, where n might be as low as 3 or 4. This results in lower power dissipation in both the converter and the rest of the system, as they spend more time in the power down mode.

## **LAYOUT**

For optimum performance, care should be taken with the physical layout of the ADS7816 circuitry. This is particularly true if the reference voltage is low and/or the conversion rate is high. At 200kHz conversion rate, the ADS7816 makes a bit decision every 312ns. That is, for each subsequent bit deci-



FIGURE 3. Maintaining  $f_{CLK}$  at the Highest Possible Rate Allows Supply Current to Drop Directly with Sample Rate.



FIGURE 4. Scaling  $f_{CLK}$  Reduces Supply Current Only Slightly with Sample Rate.



FIGURE 5. Shutdown Current is Considerably Lower with  $\overline{CS}$  HIGH than when  $\overline{CS}$  is LOW.



sion, the digital output must be updated with the results of the last bit decision, the capacitor array appropriately switched and charged, and the input to the comparator settled to a 12-bit level all within one clock cycle.

The basic SAR architecture is sensitive to spikes on the power supply, reference, and ground connections that occur just prior to latching the comparator output. Thus, during any single conversion for an n-bit SAR converter, there are n "windows" in which large external transient voltages can easily affect the conversion result. Such spikes might originate from switching power supplies, digital logic, and high power devices, to name a few. This particular source of error can be very difficult to track down if the glitch is almost synchronous to the converter's DCLOCK signal—as the phase difference between the two changes with time and temperature, causing sporadic misoperation.

With this in mind, power to the ADS7816 should be clean and well bypassed. A  $0.1\mu F$  ceramic bypass capacitor should be placed as close to the ADS7816 package as possible. In addition, a 1 to  $10\mu F$  capacitor and a  $10\Omega$  series resistor may be used to lowpass filter a noisy supply.

The reference should be similarly bypassed with a  $0.1\mu F$  capacitor. Again, a series resistor and large capacitor can be used to lowpass filter the reference voltage. If the reference voltage originates from an op amp, be careful that the opamp can drive the bypass capacitor without oscillation (the series resistor can help in this case). Keep in mind that while the ADS7816 draws very little current from the reference on average, there are higher instantaneous current demands placed on the external reference circuitry.

Also, keep in mind that the ADS7816 offers no inherent rejection of noise or voltage variation in regards to the reference input. This is of particular concern when the reference input is tied to the power supply. Any noise and ripple from the supply will appear directly in the digital results. While high frequency noise can be filtered out as

described in the previous paragraph, voltage variation due to the line frequency (50Hz or 60Hz), can be difficult to remove

The GND pin on the ADS7816 should be placed on a clean ground point. In many cases, this will be the "analog" ground. Avoid connecting the GND pin too close to the grounding point for a microprocessor, microcontroller, or digital signal processor. If needed, run a ground trace directly from the converter to the power supply connection point. The ideal layout will include an analog ground plane for the converter and associated analog circuitry.

The –In input pin should be connected directly to ground. In those cases where the ADS7816 is a large distance from the signal source and/or the circuit environment contains large EMI or RFI sources, the –In input should be connected to the ground nearest the signal source. This should be done with a signal trace that is adjacent to the +In input trace. If appropriate, coax cable or twisted-pair wire can be used.

#### APPLICATION CIRCUITS

Figures 6, 7, and 8 show some typical application circuits for the ADS7816. Figure 6 uses an ADS7816 and a multiplexer to provide for a flexible data acquisition circuit. A resistor string provides for various voltages at the multiplexer input. The selected voltage is buffered and driven into  $V_{\rm REF}$ . As shown in Figure 6, the input range of the ADS7816 is programmable to  $100 \, \rm mV$ ,  $200 \, \rm mV$ ,  $300 \, \rm mV$ , or  $400 \, \rm mV$ . The  $100 \, \rm mV$  range would be useful for sensors such as the thermocouple shown.

Figure 7 is more complex variation of Figure 6 with increased flexibility. In this circuit, a digital signal processor designed for audio applications is put to use in running three ADS7816s and a DAC56. The DAC56 provides a variable voltage for  $V_{REF}$ —enabling the input range of the ADS7816s to be programmed from 100 mV to 3 V.



FIGURE 6. Thermocouple Application Using a MUX to Scale the Input Range of the ADS7816.





FIGURE 7. Flexible Data Acquisition System.



FIGURE 8. Basic Data Acquisition System.

The ADS7816s and the DSP56004 can all be placed into a power down mode. Or, the DSP56004 can run the ADS7816s at a full 3.2MHz clock rate while on-board software enables the ADS7816s as needed. With additional glue logic, the DSP56004 could be used to run multiple DAC56s or provide  $\overline{\text{CS}}$  controls for each of the three ADS7816s.

Figure 8 shows a basic data acquisition system. The ADS7816 input range is 0V to 5V, as the reference input is connected directly to the +5V supply. The  $5\Omega$  to  $10\Omega$  resistor and  $1\mu F$  to  $10\mu F$  capacitor filter the microcontroller "noise" on the supply, as well as any high-frequency noise from the supply itself. The exact values should be picked such that the filter provides adequate rejection of the noise.





6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking    | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| ADS7816E/250     | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | (6)<br>NIPDAUAG  | Level-2-260C-1 YEAR | -40 to 85    | (4/5)<br>A16      | Samples |
| ADS7816E/250G4   | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 85    | A16               | Samples |
| ADS7816E/2K5     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 85    | A16               | Samples |
| ADS7816E/2K5G4   | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 85    | A16               | Samples |
| ADS7816EB/250    | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 85    | A16               | Samples |
| ADS7816EB/2K5    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 85    | A16               | Samples |
| ADS7816EB/2K5G4  | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 85    | A16               | Samples |
| ADS7816EC/250    | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 85    | A16               | Samples |
| ADS7816EC/2K5    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 85    | A16               | Samples |
| ADS7816U         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ADS<br>7816U      | Samples |
| ADS7816U/2K5     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ADS<br>7816U      | Samples |
| ADS7816U/2K5G4   | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ADS<br>7816U      | Samples |
| ADS7816UB        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ADS<br>7816U<br>B | Samples |
| ADS7816UB/2K5    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ADS<br>7816U<br>B | Samples |
| ADS7816UBG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ADS<br>7816U<br>B | Samples |
| ADS7816UC        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ADS<br>7816U      | Samples |



#### PACKAGE OPTION ADDENDUM

6-Feb-2020

| Orderable Device | Status | Package Type |         | Pins |      | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking    | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)             |         |
|                  |        |              |         |      |      |                            |                  |                     |              | С                 |         |
| ADS7816UC/2K5    | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ADS<br>7816U<br>C | Samples |
| ADS7816UC/2K5G4  | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ADS<br>7816U<br>C | Sample  |
| ADS7816UG4       | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ADS<br>7816U      | Sample  |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

|  | n no event shall TI's liability ar | rising out of such information exceed the total | purchase price of the TI part(s) at issue | in this document sold by TI to Customer on an annual basis. |
|--|------------------------------------|-------------------------------------------------|-------------------------------------------|-------------------------------------------------------------|
|--|------------------------------------|-------------------------------------------------|-------------------------------------------|-------------------------------------------------------------|

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Feb-2019

#### **TAPE AND REEL INFORMATION**





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
|    | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS7816E/250  | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS7816E/2K5  | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS7816EB/250 | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS7816EB/2K5 | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS7816EC/250 | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS7816EC/2K5 | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS7816U/2K5  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ADS7816UB/2K5 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ADS7816UC/2K5 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 26-Feb-2019



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS7816E/250  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| ADS7816E/2K5  | VSSOP        | DGK             | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| ADS7816EB/250 | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| ADS7816EB/2K5 | VSSOP        | DGK             | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| ADS7816EC/250 | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| ADS7816EC/2K5 | VSSOP        | DGK             | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| ADS7816U/2K5  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| ADS7816UB/2K5 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| ADS7816UC/2K5 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

### **PACKAGE OUTLINE**

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



## DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated