- $\bullet$  **Available in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V Fixed-Output and Adjustable Versions**
- $\bullet$  **Integrated Precision Supply-Voltage Supervisor Monitoring Regulator Output Voltage**
- $\bullet$  **Active-Low Reset Signal with 200-ms Pulse Width**
- $\bullet$  **Very Low Dropout Voltage ...Maximum of 35 mV at IO = 100 mA (TPS7350)**
- $\bullet$  **Low Quiescent Current – Independent of Load . . . 340** µ**A Typ**
- $\bullet$  **Extremely Low Sleep-State Current, 0.5** µ**A Max**
- $\bullet$  **2% Tolerance Over Full Range of Load, Line, and Temperature for Fixed-Output Versions§**
- $\bullet$ **Output Current Range of 0 mA to 500 mA**
- $\bullet$  **TSSOP Package Option Offers Reduced Component Height For Critical Applications**

## **description**

The TPS73xx devices are members of a family of micropower low-dropout (LDO) voltage regulators.



**D OR P PACKAGE**

NC – No internal connection

† SENSE – Fixed voltage options only

(TPS7325, TPS7330, TPS7333, TPS7348, and TPS7350)

‡ FB – Adjustable version only (TPS7301)

They are differentiated from the TPS71xx and TPS72xx LDOs by their integrated delayed microprocessor-reset function. If the precision delayed reset is not required, the TPS71xx and TPS72xx should be considered.<sup>1</sup>



**AVAILABLE OPTIONS**

The D and PW packages are available taped and reeled. Add an R suffix to device type (e.g., TPS7350QDR). The TPS7301Q is programmable using an external resistor divider (see application information). The chip form is tested at 25°C.

§ The TPS7325 has a tolerance of  $\pm 3\%$  over the full temperature range.

¶ The TPS71xx and the TPS72xx are 500-mA and 250-mA output regulators respectively, offering performance similar to that of the TPS73xx but without the delayed-reset function. The TPS72xx devices are further differentiated by availability in 8-pin thin-shrink small-outline packages (TSSOP) for applications requiring minimum package size.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

**Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.**



**PRODUCTION DATA information is current as of publication date.** Copyright 1999, Texas Instruments Incorporated

SLVS124F – JUNE 1995 – REVISED JANUARY 1999

#### **description (continued)**

The RESET output of the TPS73xx initiates a reset in microcomputer and microprocessor systems in the event of an undervoltage condition. An internal comparator in the TPS73xx monitors the output voltage of the regulator to detect an undervoltage condition on the regulated output voltage.

If that occurs, the RESET output (open-drain NMOS) turns on, taking the RESET signal low. RESET stays low for the duration of the undervoltage condition. Once the undervoltage condition ceases, a 200-ms (typ) time-out begins. At the completion of the 200-ms delay, RESET goes high.

An order of magnitude reduction in dropout voltage and quiescent current over conventional LDO performance is achieved by replacing the typical pnp pass transistor with a PMOS device.

Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (maximum of 35 mV at an output current of 100 mA for the TPS7350) and is directly proportional to the output current (see Figure 1). Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is low and remains constant, independent of output loading (typically 340  $\mu$ A over the full range of output current, 0 mA to 500 mA). These two key specifications yield a significant improvement in operating life for battery-powered systems.

The LDO family also features a sleep mode; applying a logic high signal to  $\overline{EN}$  (enable) shuts down the regulator, reducing the quiescent current to 0.5  $\mu$ A maximum at T<sub>J</sub> = 25°C.

The TPS73xx is offered in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V fixed-voltage versions and in an adjustable version (programmable over the range of 1.2 V to 9.75 V). Output voltage tolerance is specified as a maximum of 2% over line, load, and temperature ranges (3% for the 2.5 V and the adjustable version). The TPS73xx family is available in PDIP (8 pin), SO (8 pin) and TSSOP (20 pin) packages. The TSSOP has a maximum height of 1.2 mm.



**Figure 1. Dropout Voltage Versus Output Current**



† TPS7325, TPS7330, TPS7333, TPS7348, TPS7350 (fixed-voltage options)

‡ Capacitor selection is nontrivial. See application information section for details.

#### **Figure 2. Typical Application Configuration**



#### **TPS73xxY chip information**

These chips, when properly assembled, display characteristics similar to those of the TPS73xxQ. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. Chips may be mounted with conductive epoxy or a gold-silicon preform.



# **functional block diagram**



§ For most applications, SENSE should be externally connected to OUT as close as possible to the device. For other implementations, refer to SENSE-pin connection discussion in applications information section.

 $\P$  Switch positions are shown with  $\overline{EN}$  low (active).



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

#### **timing diagram**



 $\dagger$  V<sub>res</sub> is the minimum input voltage for a valid RESET. The symbol V<sub>res</sub> is not currently listed within EIA or JEDEC standards for semiconductor symbology.

# **absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡**



‡ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. § All voltage values are with respect to network terminal ground.



SLVS124F – JUNE 1995 – REVISED JANUARY 1999



#### **DISSIPATION RATING TABLE 1 – FREE-AIR TEMPERATURE (SEE FIGURE 3)**

#### **DISSIPATION RATING TABLE 2 – CASE TEMPERATURE (SEE FIGURE 4)**



† Refer to Thermal Information section for detailed power dissipation considerations when using the TSSOP package.



#### **MAXIMUM CONTINUOUS DISSIPATION vs**



**Figure 4**



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

#### **recommended operating conditions**



 $\dagger$  Minimum input voltage defined in the recommended operating conditions is the maximum specified output voltage plus dropout voltage,  $V<sub>DO</sub>$ , at the maximum specified load range. Since dropout voltage is a function of output current, the usable range can be extended for lighter loads. To calculate the minimum input voltage for the maximum load current used in a given application, use the following equation:

 $V_{\mathsf{I}(min)} = V_{\mathsf{O}(max)} + V_{\mathsf{DO}(max \text{ load})}$ 

Because the TPS7301 is programmable, r $_{\rm DS(on)}$ should be used to calculate V $_{\rm DO}$ before applying the above equation. The equation for calculating V<sub>DO</sub> from r<sub>DS(on)</sub> is given in Note 2 in the TPS7301 electrical characteristics table. The minimum value of 2.97 V is the absolute lower limit for the recommended input voltage range for the TPS7301.



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

#### **electrical characteristics at IO = 10 mA, EN = 0 V, Co = 4.7** µ**F (CSR‡ = 1** Ω**), SENSE/FB shorted to OUT (unless otherwise noted)**



‡ CSR (compensation series resistance) refers to the total series resistance, including the equivalent series resistance (ESR) of the capacitor, any series resistance added externally, and PWB trace resistance to Co.



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **TPS7301Q electrical characteristics at**  $I$ **<sub>O</sub>** = 10 mA,  $V$ <sub>I</sub> = 3.5 V,  $\overline{EN}$  = 0 V,  $C$ <sub>O</sub> = 4.7  $\mu$ F (CSR<sup>†</sup> = 1  $\Omega$ ), FB **shorted to OUT at device leads (unless otherwise noted)**



† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .

‡ Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.

§ Output voltage programmed to 2.5 V with closed-loop configuration (see application information).

NOTES: 1. When V<sub>I</sub> < 2.9 V and I<sub>O</sub> > 150 mA simultaneously, pass element r<sub>DS(on)</sub> increases (see Figure 33) to a point where the resulting<br>dropout voltage prevents the regulator from maintaining the specified tolerance

2. To calculate dropout voltage, use equation: V<sub>DO</sub> = I<sub>O</sub> ⋅ r<sub>DS(on)</sub> r<sub>DS(on)</sub> is a function of both output current and input voltage. This parametric table lists r<sub>DS(on)</sub> for V<sub>I</sub> = 2.4 V, 2.9 V, 3.9 V, and 5.9 V, which corresponds to dropout conditions for programmed output voltages of 2.5 V, 3 V, 4 V, and 6 V respectively. For other programmed values, refer to Figure 33.



#### SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **TPS7325Q electrical characteristics at**  $I_0$  **= 10 mA,**  $V_1$  **= 3.5 V,**  $\overline{EN}$  **= 0 V,**  $C_0$  **= 10**  $\mu$ **F (CSR<sup>†</sup> = 1**  $\Omega$ **), SENSE shorted to OUT (unless otherwise noted)**



† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .

‡ Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.

§ Dropout test and pass-element series resistance test are not production tested. Test method requires SENSE terminal to be disconnected from output voltage.



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **TPS7330Q electrical characteristics at**  $I_0 = 10$  **mA,**  $V_1 = 4$  **V,**  $\overline{EN} = 0$  **V,**  $C_0 = 4.7$  $\mu$ **F (CSR<sup>†</sup> = 1**  $\Omega$ **), SENSE shorted to OUT (unless otherwise noted)**



† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .



# **TPS7333Q electrical characteristics at**  $I$ **<sub>O</sub>** = 10 mA, V<sub>I</sub> = 4.3 V,  $\overline{EN}$  = 0 V, C<sub>O</sub> = 4.7  $\mu$ F (CSR<sup>†</sup> = 1  $\Omega$ ), **SENSE shorted to OUT (unless otherwise noted)**



† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **TPS7348Q electrical characteristics at**  $I$ **<b>O** = 10 mA,  $V$ **I** = 5.85 V,  $\overline{EN}$  = 0 V,  $C$ **O** = 4.7 µF (CSR<sup>†</sup> = 1  $\Omega$ ), **SENSE shorted to OUT (unless otherwise noted)**



† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **TPS7350Q electrical characteristics at IO = 10 mA, V<sup>I</sup> = 6 V, EN = 0 V, Co = 4.7** µ**F (CSR† = 1** Ω**), SENSE shorted to OUT (unless otherwise noted)**



† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .



#### **switching characteristics**



## **electrical characteristics at IO = 10 mA, EN = 0 V, Co = 4.7** µ**F (CSR† = 1** Ω**), TJ = 25**°**C, SENSE/FB shorted to OUT (unless otherwise noted)**



† CSR (compensation series resistance) refers to the total series resistance, including the equivalent series resistance (ESR) of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .



#### **TPS7301Y electrical characteristics at**  $I_0$  **= 10 mA,**  $V_1$  **= 3.5 V,**  $\overline{EN}$  **= 0 V,**  $C_0$  **= 4.7**  $\mu$ **F (CSR<sup>†</sup> = 1**  $\Omega$ **), TJ = 25**°**C, FB shorted to OUT at device leads (unless otherwise noted)**



† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .

‡ Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.

§ Output voltage programmed to 2.5 V with closed-loop configuration (see application information).

NOTES:  $\:$  1.  $\:$  When V<sub>I</sub> < 2.9 V and I $_{\rm O}$  > 150 mA simultaneously, pass element r $_{\rm DG(0n)}$  increases (see Figure 33) to a point where the resulting dropout voltage prevents the regulator from maintaining the specified tolerance range.

2. To calculate dropout voltage, use equation:  $V_{\text{DO}} = I_{\text{O}} \cdot r_{\text{DS}(on)}$ r<sub>DS(on)</sub> is a function of both output current and input voltage. The parametric table lists r<sub>DS(on)</sub> for V<sub>I</sub> = 2.4 V, 2.9 V, 3.9 V, and 5.9 V, which corresponds to dropout conditions for programmed output voltages of 2.5 V, 3 V, 4 V, and 6 V respectively. For other programmed values, refer to Figure 33.



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **TPS7325Y electrical characteristics at**  $I<sub>O</sub> = 10$  **mA,**  $V<sub>I</sub> = 3.5$  **V,**  $\overline{EN} = 0$  **V,**  $C<sub>O</sub> = 10$  **µF (CSR<sup>†</sup> = 1**  $\Omega$ **), TJ = 25**°**C, SENSE shorted to OUT (unless otherwise noted)**



† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .

‡ Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.

§ Dropout test and pass-element series resistance test are not production tested. Test method requires SENSE terminal to be disconnected from output voltage.



**TPS7330Y electrical characteristics at**  $I_{\text{O}} = 10 \text{ mA}$ **,**  $V_{\text{I}} = 4 \text{ V}$ **,**  $\overline{\text{EN}} = 0 \text{ V}$ **,**  $C_{\text{O}} = 4.7 \mu\text{F}$  **(CSR<sup>†</sup> = 1**  $\Omega$ **), TJ = 25**°**C, SENSE shorted to OUT (unless otherwise noted)**

| <b>PARAMETER</b>               | <b>TEST CONDITIONS<sup>‡</sup></b>                                      |                                         | <b>MIN</b><br><b>TYP</b> | <b>MAX</b> | <b>UNIT</b>       |
|--------------------------------|-------------------------------------------------------------------------|-----------------------------------------|--------------------------|------------|-------------------|
| Output voltage                 |                                                                         |                                         | 3                        |            | $\vee$            |
| Dropout voltage                | $I_{\rm O}$ = 10 mA,                                                    | $V_1 = 2.94 V$                          | 5.2                      |            | mV                |
|                                | $I_{\Omega}$ = 100 mA,                                                  | $V_1 = 2.94 V$                          | 52                       |            |                   |
|                                | $I_{\Omega} = 500$ mA,                                                  | $V_1 = 2.94 V$                          | 267                      |            |                   |
| Pass-element series resistance | $(2.94 V - VO)/IO$ ,<br>$I_{\Omega} = 500 \text{ mA}$                   | $V_1 = 2.94 V$ ,                        | 0.5                      |            | $\Omega$          |
| Input regulation               | $V_1 = 4 V$ to 10 V,                                                    | $50 \mu A \leq I_O \leq 500 \text{ mA}$ | 6                        |            | mV                |
| Output regulation              | $I_{\bigcap}$ = 5 mA to 500 mA,                                         | $4 V \leq V_1 \leq 10 V$                | 20                       |            | mV                |
|                                | $I_{\bigcirc}$ = 50 µA to 500 mA, 4 V $\leq$ V <sub>I</sub> $\leq$ 10 V |                                         | 28                       |            | mV                |
| Ripple rejection               | $f = 120$ Hz                                                            | $I_{\text{O}} = 50 \mu A$               | 53                       |            | dB                |
|                                |                                                                         | $I_{\text{O}} = 500 \text{ mA}$         | 53                       |            |                   |
| Output noise-spectral density  | $f = 120$ Hz                                                            |                                         | 2                        |            | $\mu V/\sqrt{Hz}$ |
| Output noise voltage           | 10 Hz $\leq$ f $\leq$ 100 kHz                                           | $C_0 = 4.7 \mu F$                       | 274                      |            | µVrms             |
|                                |                                                                         | $C_0 = 10 \mu F$                        | 228                      |            |                   |
|                                |                                                                         | $C_{\Omega} = 100 \mu F$                | 159                      |            |                   |
| RESET output low voltage       | $V_1 = 2.6 V$ ,                                                         | $I_{O(RESET)} = -0.8$ mA                | 0.14                     |            | $\vee$            |

† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_{\Omega}$ .

‡ Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.

**TPS7333Y electrical characteristics at**  $I_0 = 10$  **mA,**  $V_1 = 4.3$  **V,**  $\overline{EN} = 0$  **V,**  $C_0 = 4.7$  $\mu$ **F (CSR<sup>†</sup> = 1**  $\Omega$ **), TJ = 25**°**C, SENSE shorted to OUT (unless otherwise noted)**



† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **TPS7348Y electrical characteristics at**  $I$ **<sub>O</sub>** = 10 mA,  $V$ <sub>I</sub> = 5.85 V,  $\overline{EN}$  = 0 V,  $C$ <sub>O</sub> = 4.7 µF (CSR<sup>†</sup> = 1  $\Omega$ ), **TJ = 25**°**C, SENSE shorted to OUT (unless otherwise noted)**



† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .



# **TPS7350Y electrical characteristics at**  $I_0 = 10$  **mA,**  $V_1 = 6$  **V,**  $\overline{EN} = 0$  **V,**  $C_0 = 4.7 \mu F (CSR^{\dagger} = 1 \Omega)$ **, TJ = 25**°**C, SENSE shorted to OUT (unless otherwise noted)**



† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>o</sub>.



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **PARAMETER MEASUREMENT INFORMATION**



**VOLTAGE WAVEFORMS**





† Ceramic capacitor

**Figure 6. Test Circuit for Typical Regions of Stability (Refer to Figures 29 through 32)**



# **TYPICAL CHARACTERISTICS**

# **Table of Graphs**





SLVS124F – JUNE 1995 – REVISED JANUARY 1999





SLVS124F – JUNE 1995 – REVISED JANUARY 1999









SLVS124F – JUNE 1995 – REVISED JANUARY 1999





SLVS124F – JUNE 1995 – REVISED JANUARY 1999





**TYPICAL CHARACTERISTICS LOAD TRANSIENT RESPONSE 200 100 0 –100 –200 – Output Current – mA 105 55 5 I<sub>O</sub>**-Output Current - mA TPS7301 (WITH V<sub>O</sub> PROGRAMMED TO 2.5 V) OR TPS7333  $t - Time - \mu s$ **0 100 200 300 400 500 TA = 25**°**C VI = 6 V CI = 0 Co = 4.7** µ**F (CSR = 1** Ω**) – Change in Output Voltage – mV** <sup>∆</sup>**<sup>V</sup> O–45 Figure 26**



# **Figure 27**

<sup>∆</sup>**<sup>V</sup> O–150**

**–200**

 $-250$   $-200$   $-100$ 

 $t - Time - \mu s$  $-300$   $-200$   $-100$  0 100 200 300 400 500 600

**VI = 6 V CI = 0**  $C_0 = 10 \mu F$  $T_A = 25^\circ C$ 



SLVS124F – JUNE 1995 – REVISED JANUARY 1999





SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **THERMAL INFORMATION**

In response to system-miniaturization trends, integrated circuits are being offered in low-profile and fine-pitch surface-mount packages. Implementation of many of today's high-performance devices in these packages requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Three basic approaches for enhancing thermal performance are illustrated in this discussion:

- $\bullet$ Improving the power-dissipation capability of the PWB design
- Improving the power-dissipation capability of the TWD designed Improving the thermal coupling of the component to the PWB
- Improving the thermal coupling controducing airflow in the system

Figure 44 is an example of a thermally enhanced PWB layout for the 20-lead TSSOP package. This layout involves adding copper on the PWB to conduct heat away from the device. The  $R_{\theta JA}$  (thermal resistance, junction-to-ambient) for this component/board system is illustrated in Figure 45. The family of curves illustrates the effect of increasing the size of the copper-heat-sink surface area. The PWB is a standard FR4 board (L  $\times$  W  $\times$  H = 3.2 inch  $\times$  3.2 inch  $\times$  0.062 inch); the board traces and heat sink area are 1-oz (per square foot) copper.

Figure 46 shows the thermal resistance for the same system with the addition of a thermally-conductive compound between the body of the TSSOP package and the PWB copper routed directly beneath the device. The thermal conductivity for the compound used in this analysis is 0.815 W/m  $\times$  °C.

Using these figures to determine the system  $R_{\theta JA}$  allows the maximum power-dissipation limit to be calculated with the equation:

$$
P_{D(max)} = \frac{T_{J(max)} - T_A}{R_{\theta J A(system)}}
$$

Where

 $\mathsf{T}_{\mathsf{J}(\mathsf{max})}$  is the maximum allowable junction temperature; 150°C absolute maximum and 125°C maximum recommended operating temperature for specified operation.

This limit should then be applied to the internal power dissipated by the TPS73xx regulator. The equation for calculating total internal power dissipation of the TPS73xx is:

$$
P_{D(\text{total})} = (V_1 - V_0) \times I_0 + V_1 \times I_Q
$$

Because the quiescent current of the TPS73xx family is very low, the second term is negligible, further simplifying the equation to:

$$
P_{D(total)} = (V_1 - V_O) \times I_O
$$

For a 20-lead TSSOP/FR4 board system with thermally conductive compound between the board and the device body, where  $T_A = 55^{\circ}$ C, airflow = 100 ft/min, and copper heat sink area = 1 cm<sup>2</sup>, the maximum power-dissipation limit can be calculated. As indicated in Figure 46, the system  $R_{\theta JA}$  is 94°C/W; therefore, the maximum power-dissipation limit is:

$$
P_{D(max)} = \frac{T_{J(max)} - T_A}{R_{\theta J A(system)}} = \frac{125^{\circ}C - 55^{\circ}C}{94^{\circ}C/W} = 745 \text{ mW}
$$

If the system implements a TPS7348 regulator where  $V_1$  = 6 V and  $I_O$  = 150 mA, the internal power dissipation is:

$$
P_{D(total)} = (V_1 - V_O) \times I_O = (6 - 4.85) \times 0.150 = 173
$$
 mW



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **THERMAL INFORMATION**

Comparing  $P_{D(total)}$  with  $P_{D(max)}$  reveals that the power dissipation in this example does not exceed the maximum limit. When it does, one of two corrective actions can be taken. The power-dissipation limit can be raised by increasing either the airflow or the heat-sink area. Alternatively, the internal power dissipation of the regulator can be lowered by reducing either the input voltage or the load current. In either case, the above calculations should be repeated with the new system parameters.









# **APPLICATION INFORMATION**

The TPS73xx series of low-dropout (LDO) regulators overcome many of the shortcomings of earlier generation LDOs, while adding features such as a power-saving shutdown mode and a supply-voltage supervisor. The TPS73xx family includes five fixed-output voltage regulators: the TPS7325 (2.5 V), TPS7330 (3 V), TPS7333 (3.3 V), the TPS7348 (4.85 V), and the TPS7350 (5 V). The family also offers an adjustable device, the TPS7301 (adjustable from 1.2 V to 9.75 V).

#### **device operation**

The TPS73xx, unlike many other LDOs, features very low quiescent currents that remain virtually constant even with varying loads. Conventional LDO regulators use a pnp-pass element, the base current of which is directly proportional to the load current through the regulator ( $I_B = I_C/\beta$ ). Close examination of the data sheets reveals that such devices are typically specified under near no-load conditions; actual operating currents are much higher as evidenced by typical quiescent current versus load current curves (see Figure 7). The TPS73xx uses a PMOS transistor to pass current; because the gate of the PMOS element is voltage driven, operating currents are low and invariable over the full load range. The TPS73xx specifications reflect actual performance under load.

Another pitfall associated with the pnp-pass element is its tendency to saturate when the device goes into dropout. The resulting drop in β forces an increase in I<sub>B</sub> to maintain the load. During power-up, this translates to large start-up currents. Systems with limited supply current may fail to start up. In battery-powered systems, it means rapid battery discharge when the voltage decays below the minimum required for regulation. The TPS73xx quiescent current remains low even when the regulator drops out, thus eliminating both problems.

Included in the TPS73xx family is a 4.85-V regulator, the TPS7348. Designed specifically for 5-V cellular systems, its 4.85-V output, regulated to within  $\pm 2\%$ , allows for operation within the low-end limit of 5-V systems specified to  $\pm$  5% tolerance; therefore, maximum regulated operating lifetime is obtained from a battery pack before the device drops out, adding crucial talk minutes between charges.

The TPS73xx family also features a shutdown mode that places the output in the high-impedance state (essentially equal to the feedback-divider resistance) and reduces quiescent current to under 0.5 µA. When the shutdown feature is not used,  $\overline{\text{EN}}$  should be tied to ground. Response to an enable transition is quick; regulated output voltage is reestablished in typically 120 µs.

#### **minimum load requirements**

The TPS73xx family is stable even at zero load; no minimum load is required for operation.

#### **SENSE connection**

The SENSE terminal of fixed-output devices must be connected to the regulator output for proper functioning of the regulator. Normally, this connection should be as short as possible; however, the connection can be made near a critical circuit (remote sense) to improve performance at that point. Internally, SENSE connects to a high-impedance wide-bandwidth amplifier through a resistor-divider network, and noise pickup feeds through to the regulator output. It is essential to route the SENSE connection in such a way as to minimize/avoid noise pickup. Adding an RC network between SENSE and OUT to filter noise is not recommended because it can cause the regulator to oscillate.

#### **external capacitor requirements**

An input capacitor is not required; however, a ceramic bypass capacitor  $(0.047 \text{ pF to } 0.1 \text{ µF})$  improves load transient response and noise rejection when the TPS73xx is located more than a few inches from the power supply. A higher-capacitance electrolytic capacitor may be necessary if large (hundreds of milliamps) load transients with fast rise times are anticipated.



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **APPLICATION INFORMATION**

#### **external capacitor requirements (continued)**

As with most LDO regulators, the TPS73xx family requires an output capacitor for stability. A low-ESR 10-µF solid-tantalum capacitor connected from the regulator output to ground is sufficient to ensure stability over the full load range (see Figure 42). Adding high-frequency ceramic or film capacitors (such as power-supply bypass capacitors for digital or analog ICs) can cause the regulator to become unstable unless the ESR of the tantalum capacitor is less than 1.2  $\Omega$  over temperature. Capacitors with published ESR specifications such as the AVX TPSD106M035R0300 and the Sprague 593D106X0035D2W work well because the maximum ESR at 25°C is 300 mΩ (typically, the ESR in solid-tantalum capacitors increases by a factor of 2 or less when the temperature drops from 25°C to –40°C). Where component height and/or mounting area is a problem, physically smaller, 10-µF devices can be screened for ESR. Figures 29 through 32 show the stable regions of operation using different values of output capacitance with various values of ceramic load capacitance.

In applications with little or no high-frequency bypass capacitance  $(< 0.2 \mu F)$ , the output capacitance can be reduced to 4.7 μF, provided ESR is maintained between 0.7 and 2.5 Ω. Because capacitor minimum ESR is seldom if ever specified, it may be necessary to add a 0.5- $\Omega$  to 1- $\Omega$  resistor in series with the capacitor and limit ESR to 1.5  $\Omega$  maximum. As shown in the CSR graphs (Figures 29 through 32), minimum ESR is not a problem when using 10- $\mu$ F or larger output capacitors.

Below is a partial listing of surface-mount capacitors usable with the TPS73xx family. This information, along with the CSR graphs, is included to assist in selection of suitable capacitance for the user's application. When necessary to achieve low height requirements along with high output current and/or high ceramic load capacitance, several higher ESR capacitors can be used in parallel to meet the guidelines above.

All load and temperature conditions with up to 1  $\mu$ F of added ceramic load capacitance:



Load < 200 mA, ceramic load capacitance < 0.2 µF, full temperature range:



Load  $<$  100 mA, ceramic load capacitance  $<$  0.2  $\mu$ F, full temperature range:



 $\dagger$  Size is in mm. ESR is maximum resistance at 100 kHz and  $T_A = 25^{\circ}$ C. Listings are sorted by height.



## **APPLICATION INFORMATION**

**external capacitor requirements (continued)**



† TPS7333, TPS7348, TPS7350 (fixed-voltage options)

#### **Figure 47. Typical Application Circuit**

## **programming the TPS7301 adjustable LDO regulator**

Programming the adjustable regulators is accomplished using an external resistor divider as shown in Figure 43. The equation governing the output voltage is:

$$
V_{\mathbf{O}} = V_{\mathsf{ref}} \times \left(1 + \frac{R1}{R2}\right)
$$

Where

 $V_{ref}$  = reference voltage, 1.182 V typ



SLVS124F – JUNE 1995 – REVISED JANUARY 1999

# **APPLICATION INFORMATION**

Resistors R1 and R2 should be chosen for approximately 7-µA divider current. A recommended value for R2 is 169 kΩ with R1 adjusted for the desired output voltage. Smaller resistors can be used, but offer no inherent advantage and consume more power. Larger values of R1 and R2 should be avoided as leakage currents at FB will introduce an error. Solving for R1 yields a more useful equation for choosing the appropriate resistance:



**OUTPUT VOLTAGE PROGRAMMING GUIDE**

| <b>OUTPUT</b><br><b>VOLTAGE</b> | R <sub>1</sub> | R <sub>2</sub> | <b>UNIT</b> |
|---------------------------------|----------------|----------------|-------------|
| 2.5V                            | 191            | 169            | $k\Omega$   |
| 3.3V                            | 309            | 169            | $k\Omega$   |
| 3.6V                            | 348            | 169            | $k\Omega$   |
| 4 V                             | 402            | 169            | $k\Omega$   |
| 5V                              | 549            | 169            | $k\Omega$   |
| 6.4 V                           | 750            | 169            | kΩ          |

**Figure 48. TPS7301 Adjustable LDO Regulator Programming**

#### **undervoltage supervisor function**

The RESET output of the TPS73xx initiates a reset in microcomputer and microprocessor systems in the event of an undervoltage condition. An internal comparator in the TPS73xx monitors the output voltage of the regulator to detect the undervoltage condition. When that occurs, the RESET output transistor turns on taking the RESET signal low.

On power up, the output voltage tracks the input voltage. The  $\overline{\text{REST}}$  output becomes active (low) as  $V_I$ approaches the minimum required for a valid  $\overline{\mathsf{RESET}}$  signal (specified at 1.5 V for 25°C and 1.9 V over full recommended operating temperature range). When the output voltage reaches the appropriate positive-going input threshold ( $V_{IT+}$ ), a 200-ms (typical) timeout period begins during which the RESET output remains low. Once the timeout has expired, the RESET output becomes inactive. Since the RESET output is an open-drain NMOS, a pullup resistor should be used to ensure that a logic-high signal is indicated.

The supply-voltage-supervisor function is also activated during power-down. As the input voltage decays and after the dropout voltage is reached, the output voltage tracks linearly with the decaying input voltage. When the output voltage drops below the specified negative-going input threshold  $(V_{IT-}$  — see electrical characteristics tables), the RESET output becomes active (low). It is important to note that if the input voltage decays below the minimum required for a valid RESET, the RESET is undefined.

Since the circuit is monitoring the regulator output voltage, the RESET output can also be triggered by disabling the regulator or by any fault condition that causes the output to drop below  $V_{IT-}$ . Examples of fault conditions include a short circuit on the output and a low input voltage. Once the output voltage is reestablished, either by reenabling the regulator or removing the fault condition, then the internal timer is initiated, which holds the RESET signal active during the 200-ms (typical) timeout period.



## **APPLICATION INFORMATION**

#### **undervoltage supervisor function (continued)**

Transient loads or line pulses can also cause a reset to occur if proper care is not taken in selecting the input and output capacitors. Load transients that are faster than 5 µs can cause a reset if high-ESR output capacitors (greater than approximately 7  $\Omega$ ) are used. A 1-us transient causes a reset when using an output capacitor with greater than 3.5  $\Omega$  of ESR. Note that the output-voltage spike during the transient can drop well below the reset threshold and still not trip if the transient duration is short. A 1-µs transient must drop at least 500 mV below the threshold before tripping the reset circuit. A 2-us transient trips  $\overline{\text{RESET}}$  at just 400 mV below the threshold. Lower-ESR output capacitors help by reducing the drop in output voltage during a transient and should be used when fast transients are expected.

> **NOTE:**  $V_{IT+} = V_{IT-} + Hysteresis$

#### **output noise**

The TPS73xx has very low output noise, with a spectral noise density <  $2 \mu V/\sqrt{Hz}$ . This is important when noise-susceptible systems, such as audio amplifiers, are powered by the regulator.

#### **regulator protection**

The TPS73xx PMOS-pass transistor has a built-in back diode that safely conducts reverse currents when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage is anticipated, external limiting might be appropriate.

The TPS73xx also features internal current limiting and thermal protection. During normal operation, the TPS73xx limits output current to approximately 1 A. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds 165°C, thermal-protection circuitry shuts it down. Once the device has cooled, regulator operation resumes.





# **PACKAGING INFORMATION**







**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com www.ti.com 9-Aug-2022

# **PACKAGE MATERIALS INFORMATION**





# **TEXAS INSTRUMENTS**

www.ti.com

www.ti.com 9-Aug-2022

# **TUBE**



# **B - Alignment groove width**



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated