

# L6743 L6743Q

## High current MOSFET driver

### Features

- Dual MOSFET driver for synchronous rectified converters
- High driving current for fast external MOSFET switching
- Integrated bootstrap diode
- High frequency operation
- Enable pin
- Adaptive dead-time management
- Flexible gate-drive: 5 V to 12 V compatible
- High-impedance (HiZ) management for output stage shutdown
- Preliminary OV protection
- SO-8 and DFN10 3x3 packages

## **Applications**

- High current VRM / VRD for desktop / server / workstation CPUs
- High current and high efficiency DC / DC converters

## Description

L6743, L6743Q is a flexible, high-frequency dualdriver specifically designed to drive N-channel MOSFETs connected in synchronous-rectified buck topology.



Combined with ST PWM controllers, the driver allows implementing complete voltage regulator solutions for modern high-current CPUs and DCDC conversion in general. L6743, L6743Q embeds high-current drivers for both high-side and low-side MOSFETS. The device accepts flexible power supply (5 V to 12 V) to optimize the gate-drive voltage for High-Side and Low-Side maximizing the System Efficiency.

The Bootstrap diode is embedded saving the use of external diodes. Anti shoot-through management avoids high-side and low-side MOSFET to conduct simultaneously and, combined with Adaptive Dead-Time control, minimizes the LS body diode conduction time.

L6743, L6743Q embeds Preliminary OV Protection: after Vcc overcomes the UVLO and while the device is in HiZ, the LS MOSFET is turned ON to protect the load in case the output voltage overcomes a warning threshold protecting the output against HS failures.

The driver is available is SO-8 and DFN10 3x3 packages

| Order code | Package            | Packaging     |  |  |  |
|------------|--------------------|---------------|--|--|--|
| L6743      | SO-8               | Tube          |  |  |  |
| L6743TR    | SO-8 Tape and reel |               |  |  |  |
| L6743Q     | DFN10 Tube         |               |  |  |  |
| L6743QTR   | DFN10              | Tape and reel |  |  |  |

# Contents

| 1 | Турі | cal application circuit and block diagram |
|---|------|-------------------------------------------|
|   | 1.1  | Application circuit                       |
|   | 1.2  | Block diagram                             |
| 2 | Pins | description and connection diagrams       |
|   | 2.1  | Pin description                           |
| 3 | Ther | mal data                                  |
| 4 | Elec | trical specifications                     |
|   | 4.1  | Absolute maximum ratings 5                |
|   | 4.2  | Electrical characteristics 6              |
| 5 | Devi | ce description and operation7             |
|   | 5.1  | High-impedance (HiZ) management8          |
|   | 5.2  | Preliminary OV protection                 |
|   | 5.3  | Internal BOOT diode                       |
|   | 5.4  | Power dissipation                         |
|   | 5.5  | Layout guidelines                         |
| 6 | Pack | age mechanical data                       |
| 7 | Revi | sion history                              |



# **1** Typical application circuit and block diagram

### 1.1 Application circuit

#### Figure 1. Typical application circuit



### 1.2 Block diagram





57

57

## 2 Pin description and connection diagrams

#### Figure 3. Pin connection (top view)



## 2.1 Pin description

Table 2.Pin description

| Pin n |      | Name    | Function                                                                                                                                                                                                                                                                                                                                                                        |
|-------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DFN10 | SO-8 | Name    | Function                                                                                                                                                                                                                                                                                                                                                                        |
| 1     | 1    | BOOT    | High-side driver supply.<br>This pin supplies the high-side floating driver. Connect through a $R_{BOOT} - C_{BOOT}$ capacitor to the PHASE pin.<br>Internally connected to the cathode of the integrated bootstrap diode. See <i>Section 5.3</i> for guidance in designing the capacitor value.                                                                                |
| 2     | 2    | PWM     | Control input for the driver, 5 V compatible.<br>This pin controls the state of the driver and which external MOSFET have to be<br>turned-ON according to EN status. If left floating and in conjunction with EN<br>asserted, it causes the driver to enter the high-impedance (HiZ) state which causes<br>all MOSFETs to be OFF. See <i>Section 5.1</i> for details about HiZ. |
| 3     | 3    | EN      | Enable input for the driver. Internally pulled low by 15 k $\Omega$ .<br>Pull high to enable the driver according to the PWM status. If pulled low will cause<br>the drive to enter HiZ state with all MOSFET OFF regardless of the PWM status.<br>See <i>Section 5.1</i> for details about HiZ.                                                                                |
| 4, 5  | 4    | VCC     | Device and LS driver power supply. Connect to any voltage between 5 V and 12 V. Bypass with low-ESR MLCC capacitor to GND.                                                                                                                                                                                                                                                      |
| 6     | 5    | LGATE   | Low-side driver output.<br>Connect directly to the low-side MOSFET gate. A small series resistor can be useful<br>to reduce dissipated power especially in high frequency applications.                                                                                                                                                                                         |
| 7, 8  | 6    | GND     | All internal references, logic and drivers are referenced to this pin. Connect to the PCB ground plane.                                                                                                                                                                                                                                                                         |
| 9     | 7    | PHASE   | High-side driver return path. Connect to the high-side MOSFET source.<br>This pin is also monitored for the adaptive dead-time management and Pre-OV<br>Protection.                                                                                                                                                                                                             |
| 10    | 8    | UGATE   | High-side driver output.<br>Connect to high-side MOSFET gate.                                                                                                                                                                                                                                                                                                                   |
| PAD   | -    | TH. PAD | Thermal pad connects the Silicon substrate and makes good thermal contact with the PCB. Connect to the PGND plane. (DFN10 only)                                                                                                                                                                                                                                                 |

# 3 Thermal data

| Table 3. | Thermal data |
|----------|--------------|
|----------|--------------|

| Symbol            | Parameter                                                                                | Va   | Unit  |       |
|-------------------|------------------------------------------------------------------------------------------|------|-------|-------|
| Symbol            | Falametei                                                                                | SO8  | DFN10 | Offic |
| R <sub>thJA</sub> | Thermal resistance junction to ambient<br>(Device soldered on 2s2p, 67 mm x 69 mm board) | 85   | 45    | °C/W  |
| R <sub>thJC</sub> | Thermal resistance junction to case                                                      | -    | 5     | °C/W  |
| T <sub>MAX</sub>  | Maximum junction temperature                                                             | 150  |       | °C    |
| T <sub>STG</sub>  | Storage temperature range                                                                | 0 to | 150   | °C    |
| TJ                | Junction temperature range 0 to 125                                                      |      |       |       |
| P <sub>TOT</sub>  | Maximum power dissipation at 25°C<br>(Device soldered on 2s2p PC board)                  | 1.15 | 2.25  | W     |

# 4 Electrical specifications

## 4.1 Absolute maximum ratings

#### Table 4. Absolute maximum ratings

| Symbol                                 | Parameter          | Value             | Unit |
|----------------------------------------|--------------------|-------------------|------|
| V <sub>CC</sub> ,V <sub>PVCC</sub>     | to GND             | -0.3 to 15        | V    |
| V <sub>BOOT</sub> , V <sub>UGATE</sub> | to GND<br>to PHASE | 41<br>15          | V    |
| V <sub>PHASE</sub>                     | to GND             | -8 to 26          | V    |
| V <sub>LGATE</sub>                     | to GND             | -0.3 to VCC + 0.3 | V    |
| V <sub>PWM</sub> , V <sub>EN</sub>     | to GND             | -0.3 to 7         | V    |
| V <sub>CC</sub> ,V <sub>PVCC</sub>     | to GND             | -0.3 to 15        | V    |



## 4.2 Electrical characteristics

#### Table 5. Electrical characteristics

 $(V_{CC} = 12 \text{ V}\pm 15 \text{ \%}, \text{ T}_{J} = 0 \text{ °C to } 70 \text{ °C unless otherwise specified}).$ 

| Symbol              | Parameter                        | Test conditions                                              | Min. | Тур. | Max. | Unit |
|---------------------|----------------------------------|--------------------------------------------------------------|------|------|------|------|
| Supply curr         | ent and power-ON                 |                                                              |      |      |      |      |
| I <sub>CC</sub>     | VCC supply current               | UGATE and LGATE = OPEN<br>BOOT = 12 V                        |      | 5    |      | mA   |
| I <sub>BOOT</sub>   | BOOT supply current              | UGATE = OPEN;<br>PHASE to GND; BOOT = 12 V                   |      | 2    |      | mA   |
|                     | VCC turn-ON                      | VCC rising                                                   |      |      | 4.1  | V    |
| UVLO <sub>VCC</sub> | VCC turn-OFF                     | VCC falling                                                  | 3.5  |      |      | V    |
| PWM and El          | N input                          |                                                              |      |      |      |      |
|                     | Input high - V <sub>PWM_IH</sub> | PWM rising                                                   | 2    |      |      | V    |
| PWM                 | Input low - V <sub>PWM_IL</sub>  | PWM falling                                                  |      |      | 0.8  | V    |
| t <sub>HiZ</sub>    | HiZ hold-off time                |                                                              |      | 150  |      | ns   |
|                     | Input high - V <sub>EN_IH</sub>  | EN rising                                                    | 2    |      |      | V    |
| EN                  | Input low - V <sub>EN_IH</sub>   | EN falling                                                   |      |      | 0.8  | V    |
|                     | Input resistance                 | to GND                                                       |      | 15   |      | kΩ   |
| Gate drivers        | 5                                |                                                              |      |      |      |      |
| R <sub>HIHS</sub>   | HS source resistance             | BOOT - PHASE = 12 V; 100 mA                                  |      | 2.3  | 2.8  | Ω    |
| I <sub>UGATE</sub>  | HS source current <sup>(1)</sup> | BOOT - PHASE = 12 V;<br>C <sub>UGATE</sub> to PHASE = 3.3 nF |      | 2    |      | А    |
| R <sub>LOHS</sub>   | HS sink resistance               | BOOT - PHASE = 12 V; 100 mA                                  |      | 2    | 2.5  | Ω    |
| R <sub>HILS</sub>   | LS source resistance             | 100 mA                                                       |      | 1.3  | 1.8  | Ω    |
| I <sub>LGATE</sub>  | LS source current <sup>(1)</sup> | $C_{LGATE}$ to GND = 5.6 nF                                  |      | 3    |      | А    |
| R <sub>LOLS</sub>   | LS sink resistance               | 100 mA                                                       |      | 1    | 1.5  | Ω    |
| Protections         |                                  |                                                              |      |      |      |      |
| V <sub>PRE_OV</sub> | Pre-OV threshold                 | PHASE rising                                                 |      | 1.8  |      | V    |

1. Parameter(s) guaranteed by designed, not fully tested in production



### 5 Device description and operation

L6743, L6743Q provides high-current driving control for both high-side and low-side N-channel MOSFETS connected as step-down DC-DC Converter driven by an external PWM signal. The integrated high-current drivers allow using different types of power MOSFETs (also multiple MOS to reduce the equivalent R<sub>DS(on)</sub>), maintaining fast switching transition.

The driver for the high-side MOSFET use BOOT pin for supply and PHASE pin for return. The driver for the low-side MOSFET use the VCC pin for supply and PGND pin for return.

The driver embodies a anti-shoot-through and adaptive dead-time control to minimize Low-Side body diode conduction time maintaining good efficiency saving the use of Schottky diodes: when the high-side MOSFET turns off, the voltage on its source begins to fall; when the voltage reaches about 2 V, the low-side MOSFET gate drive voltage is suddenly applied. When the low-side MOSFET turns off, the voltage at LGATE pin is sensed. When it drops below about 1 V, the high-side MOSFET gate drive voltage is suddenly applied. If the current flowing in the inductor is negative, the source of highside MOSFET will never drop. To allow the low-side MOSFET to turn-on even in this case, a watchdog controller is enabled: if the source of the high-side MOSFET doesn't drop, the low-side MOSFET is switched on so allowing the negative current of the inductor to recirculate. This mechanism allows the system to regulate even if the current is negative.

Before VCC to overcome the UVLO threshold, L6743, L6743Q keeps firmly-OFF both highside and low-side MOSFETS then, after the UVLO has been crossed, the EN and PWM inputs take the control over driver's operations. EN pin enables the driver: if low will keep all MOSFET OFF (HiZ) regardless of the status of PWM. When EN is high, the PWM input takes the control: if left floating, the internal resistor divider sets the HiZ state: both MOSFETS are kept in the OFF state until PWM transition.

After UVLO crossing and while in HiZ, the preliminary-OV protection is activated: if the voltage senses through the PHASE pin overcomes about 1.8 V, the low-side MOSFET is latched ON in order to protect the load from dangerous over-voltage. The driver status is reset from a PWM transition.

Driver power supply as well as power conversion input are flexible: 5 V and 12 V can be chosen for high-side and low-side MOSFET voltage drive.



Figure 4. Timing diagram (EN = High)



### 5.1 High-impedance (HiZ) management

The driver is able to manage high-impedance state by keeping all MOSFETs in off state in two different ways.

- If the EN signal is pulled low, the device will keep all MOSFETs OFF careless of the PWM status.
- When EN is asserted, if the PWM signal remains in the HiZ window for a time longer than the hold-off time, the device detects the HiZ condition so turning off all the MOSFETs. The HiZ window is defined as the PWM voltage range comprised between V<sub>PWM IL</sub> and V<sub>PWM IH</sub>.

```
The device exits from the HiZ state only after a PWM transition to logic zero (V_{PWM} < V_{PWM | IL}).
```

See Figure 4 for details about HiZ timings.

The implementation of the high-impedance state allows the controller that will be connected to the driver to manage high-impedance state of its output, avoiding to produce negative undershoot on the regulated voltage during the shut-down stage. Furthermore, different power management states may be managed such as pre-bias start-up.

### 5.2 Preliminary OV protection

After VCC has overcome its UVLO threshold and while in HiZ, L6743, L6743Q activates the Preliminary-OV protection.

The intent of this protection is to protect the load especially from high-side MOSFET failures during the system start-up. In fact, VRM, and more in general PWM controllers, have a 12 V bus compatible turn-on threshold and results to be non-operative if VCC is below that turn-on thresholds (that results being in the range of about 10 V). In case of a high-side MOSFET failure, the controller won't recognize the over voltage until VCC = ~10 V (unless other special features are implemented): but in that case the output voltage is already at the same voltage (~10 V) and the load (CPU in most cases) already burnt.

L6743, L6743Q by-pass the PWM controller by latching on the low-side MOSFET in case the PHASE pin voltage overcome 2 V during the HiZ state. When the PWM input exits form the HiZ window, the protection is reset and the control of the output voltage is transferred to the controller connected to the PWM input.

Since the driver has its own UVLO threshold, a simple way to provide protection to the output in all conditions when the device is OFF consists in supplying the controller through the 5  $V_{SB}$  bus: 5  $V_{SB}$  is always present before any other voltage and, in case of High-Side short, the low-side MOSFET is driven with 5 V assuring a reliable protection of the load.

Preliminary OV is active after UVLO and while the driver is in HiZ state and it is disabled after the first PWM transition. The controller will have to manage its output voltage from that time on.



### 5.3 Internal BOOT diode

L6743, L6743Q embeds a boot diode to supply the high-side driver saving the use of an external component. Simply connecting an external capacitor between BOOT and PHASE complete the high-side supply connections.

To prevent bootstrap capacitor to extra-charge as a consequence of large negative spikes, an external series resistance  $R_{BOOT}$  (in the range of few ohms) may be required in series to BOOT pin.

Bootstrap capacitor needs to be designed in order to show a negligible discharge due to the high-side MOSFET turn-on. In fact it must give a stable voltage supply to the high-side driver during the MOSFET turn-on also minimizing the power dissipated by the embedded Boot Diode. *Figure 5* gives some guidelines on how to select the capacitance value for the bootstrap according to the desired discharge and depending on the selected MOSFET.





### 5.4 Power dissipation

L6743, L6743Q embeds high current drivers for both high-side and low-side MOSFETs: it is then important to consider the power that the device is going to dissipate in driving them in order to avoid overcoming the maximum junction operative temperature.

Two main terms contribute in the device power dissipation: bias power and drivers' power.

 Device power (P<sub>DC</sub>) depends on the static consumption of the device through the supply pins and it is simply quantifiable as follow:

 $P_{DC} = V_{CC} \cdot I_{CC} + V_{PVCC} \cdot I_{PVCC}$ 

Drivers' power is the power needed by the driver to continuously switch ON and OFF the external MOSFETs; it is a function of the switching frequency and total gate charge of the selected MOSFETs. It can be quantified considering that the total power P<sub>SW</sub> dissipated to switch the MOSFETs dissipated by three main factors: external gate resistance (when present), intrinsic MOSFET resistance and intrinsic driver resistance. This last term is the important one to be determined to calculate the device power dissipation.

The total power dissipated to switch the MOSFETs results:

 $\mathsf{P}_{\mathsf{SW}} = \mathsf{F}_{\mathsf{SW}} \cdot (\mathsf{Q}_{\mathsf{GHS}} \cdot \mathsf{PVCC} + \mathsf{Q}_{\mathsf{GLS}} \cdot \mathsf{VCC})$ 



When designing an application based on L6743, L6743Q it is recommended to take into consideration the effect of external gate resistors on the power dissipated by the driver. External gate resistors helps the device to dissipate the switching power since the same power  $P_{SW}$  will be shared between the internal driver impedance and the external resistor resulting in a general cooling of the device.

Referring to *Figure 6*, classical MOSFET driver can be represented by a push-pull output stage with two different MOSFETs: P-MOSFET to drive the external gate high and N-MOSFET to drive the external gate low (with their own  $R_{DS(on)}$ :  $R_{hi\_HS}$ ,  $R_{lo\_HS}$ ,  $R_{hi\_LS}$ ,  $R_{lo\_LS}$ ). The external power MOSFET can be represented in this case as a capacitance ( $C_{G\_HS}$ ,  $C_{G\_LS}$ ) that stores the gate-charge ( $Q_{G\_HS}$ ,  $Q_{G\_LS}$ ) required by the external power MOSFET to reach the driving voltage (PVCC for HS and VCC for LS). This capacitance is charged and discharged at the driver switching frequency  $F_{SW}$ .

The total power Psw is dissipated among the resistive components distributed along the driving path. According to the external gate resistance and the power-MOSFET intrinsic gate resistance, the driver dissipates only a portion of Psw as follow:

$$\begin{split} \mathsf{P}_{\mathsf{SW}-\mathsf{HS}} &= \frac{1}{2} \cdot \mathsf{C}_{\mathsf{GHS}} \cdot \mathsf{PVCC}^2 \cdot \mathsf{Fsw} \cdot \Big( \frac{\mathsf{R}_{\mathsf{hiHS}}}{\mathsf{R}_{\mathsf{hiHS}} + \mathsf{R}_{\mathsf{GateHS}} + \mathsf{R}_{\mathsf{iHS}}} + \frac{\mathsf{R}_{\mathsf{loHS}}}{\mathsf{R}_{\mathsf{loHS}} + \mathsf{R}_{\mathsf{GateHS}} + \mathsf{R}_{\mathsf{iHS}}} \Big) \\ \mathsf{P}_{\mathsf{SW}-\mathsf{LS}} &= \frac{1}{2} \cdot \mathsf{C}_{\mathsf{GLS}} \cdot \mathsf{VCC}^2 \cdot \mathsf{Fsw} \cdot \Big( \frac{\mathsf{R}_{\mathsf{hiLS}}}{\mathsf{R}_{\mathsf{hiLS}} + \mathsf{R}_{\mathsf{GateLS}} + \mathsf{R}_{\mathsf{iLS}}} + \frac{\mathsf{R}_{\mathsf{loLS}}}{\mathsf{R}_{\mathsf{loLS}} + \mathsf{R}_{\mathsf{GateLS}} + \mathsf{R}_{\mathsf{iLS}}} \Big) \end{split}$$

The total power dissipated from the driver can then be determined as follow:

 $P = P_{DC} + P_{SW-HS} + P_{SW-LS}$ 



Figure 6. Equivalent circuit for MOSFET drive



### 5.5 Layout guidelines

L6743, L6743Q provides driving capability to implement high-current step-down DC-DC converters.

The first priority when placing components for these applications has to be reserved to the power section, minimizing the length of each connection and loop as much as possible. To minimize noise and voltage spikes (also EMI and losses) power connections must be a part of a power plane and anyway realized by wide and thick copper traces: loop must be anyway minimized. The critical components, such as the power MOSFETs, must be close one to the other. However, some space between the power MOSFET is still required to assure good thermal cooling and airflow.

Traces between the driver and the MOSFETS should be short and wide to minimize the inductance of the trace so minimizing ringing in the driving signals. Moreover, VIAs count needs to be minimized to reduce the related parasitic effect.

The use of multi-layer printed circuit board is recommended.

Small signal components and connections to critical nodes of the application as well as bypass capacitors for the device supply are also important. Locate the bypass capacitor (VCC, PVCC and BOOT capacitors) close to the device with the shortest possible loop and use wide copper traces to minimize parasitic inductance.

Systems that do not use Schottky diodes in parallel to the Low-Side MOSFET might show big negative spikes on the phase pin. This spike can be limited as well as the positive spike but has an additional consequence: it causes the bootstrap capacitor to be over-charged. This extra-charge can cause, in the worst case condition of maximum input voltage and during particular transients, that boot-to-phase voltage overcomes the abs.max.ratings also causing device failures. It is then suggested in this cases to limit this extra-charge by adding a small resistor  $R_{BOOT}$  in series to the boot capacitor. The use of  $R_{BOOT}$  also contributes in the limitation of the spike present on the BOOT pin.

For heat dissipation, place copper area under the IC. This copper area may be connected with internal copper layers through several VIAs to improve the thermal conductivity. The combination of copper pad, copper plane and VIAs under the driver allows the device to reach its best thermal performances.



Figure 7. Driver turn-on and turn-off paths



Figure 8. External components placement example



## 6 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com



| Dim              |      | mm   |            |           | mils |       |
|------------------|------|------|------------|-----------|------|-------|
| Dim.             | Min  | Тур  | Max        | Min       | Тур  | Мах   |
| А                | 1.35 |      | 1.75       | 53.1      |      | 68.9  |
| A1               | 0.10 |      | 0.25       | 3.9       |      | 9.8   |
| A2               | 1.10 |      | 1.65       | 43.3      |      | 65.0  |
| В                | 0.33 |      | 0.51       | 13.0      |      | 20.1  |
| С                | 0.19 |      | 0.25       | 7.5       |      | 9.8   |
| D <sup>(1)</sup> | 4.80 |      | 5.00       | 189.0     |      | 196.9 |
| Е                | 3.80 |      | 4.00       | 149.6     |      | 157.5 |
| е                |      | 1.27 |            |           | 50.0 |       |
| Н                | 5.80 |      | 6.20       | 228.3     |      | 244.1 |
| h                | 0.25 |      | 0.50       | 9.8       |      | 19.7  |
| L                | 0.40 |      | 1.27       | 15.7      |      | 50.0  |
| k                |      |      | 0° (min.), | 8° (max.) | 1    | 1     |
| ddd              |      |      | 0.10       |           |      | 3.9   |

 Table 6.
 SO-8 mechanical data

1. Dimensions D does not include mold flash, protru-sions or gate burrs. Mold flash, potrusions or gate burrs shall not exceed 0.15mm (.006inch) in total (both side).

Figure 9. Package dimensions



| Dim  |      | mm   |      |      |       |      |
|------|------|------|------|------|-------|------|
| Dim. | Min  | Тур  | Max  | Min  | Тур   | Max  |
| A    | 0.80 | 0.90 | 1.00 | 31.5 | 35.4  | 39.4 |
| A1   |      | 0.02 | 0.05 |      | 0.8   | 2.0  |
| A2   |      | 0.70 |      |      | 27.6  |      |
| A3   |      | 0.20 |      |      | 7.9   |      |
| b    | 0.18 | 0.23 | 0.30 | 7.1  | 9.1   | 11.8 |
| D    |      | 3.00 |      |      | 118.1 |      |
| D2   | 2.21 | 2.26 | 2.31 | 87.0 | 89.0  | 90.9 |
| E    |      | 3.00 |      |      | 118.1 |      |
| E2   | 1.49 | 1.64 | 1.74 | 58.7 | 64.6  | 68.5 |
| е    |      | 0.50 |      |      | 19.7  |      |
| L    | 0.3  | 0.4  | 0.5  | 11.8 | 15.7  | 19.7 |
| М    |      | 0.75 |      |      | 29.5  |      |
| m    |      | 0.25 |      |      | 9.8   |      |

Table 7. DFN10 mechanical data

#### Figure 10. Package dimensions





# 7 Revision history

#### Table 8. Document revision history

| Date        | Revision | Changes                     |  |
|-------------|----------|-----------------------------|--|
| 20-Aug-2007 | 1        | Initial release             |  |
| 05-Jun-2008 | 2        | Updated: Table 6 on page 15 |  |



#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

