











**DAC3482** SLAS748F - MARCH 2011 - REVISED AUGUST 2015

# DAC3482, Dual-Channel, 16-Bit, 1.25 GSPS Digital-to-Analog Converter (DAC)

#### **Features**

- Very Low Power: 900 mW at 1.25 GSPS, Full Operating Conditions
- Multi-DAC Synchronization
- Selectable 2x, 4x, 8x, 16x Interpolation Filter
  - Stop-Band Attenuation > 90 dBc
- Flexible On-Chip Complex Mixing
  - Fine Mixer with 32-Bit NCO
  - Power Saving Coarse Mixer: ± n×Fs/8
- High Performance, Low Jitter Clock Multiplying
- Digital I and Q Correction
  - Gain, Phase, Offset, and Group Delay Correction
- Digital Inverse Sinc Filter
- Flexible LVDS Input Data Bus
  - Word- or Byte-Wide Interface
  - 8 Sample Input FIFO
  - Data Pattern Checker
  - Parity Check
- Temperature Sensor
- Differential Scalable Output: 10 mA to 30 mA
- Multiple Package Options: 88-Pin 9x9mm WQFN-MR and 196-ball 12mmx12mm NFBGA (GREEN / Pb-Free)

# **Applications**

- Cellular Base Stations
- **Diversity Transmit**
- Wideband Communications

## 3 Description

The DAC3482 is a very low power, high dynamic range, dual-channel, 16-bit digital-to-analog converter (DAC) with a sample rate as high as 1.25 GSPS.

The device includes features that simplify the design of complex transmit architectures: 2x to 16x digital interpolation filters with over 90 dB of stop-band simplify the attenuation data interface reconstruction filters. A complex mixer allows flexible carrier placement. A high-performance low jitter clock multiplier simplifies clocking of the device without significant impact on the dynamic range. The digital Quadrature Modulator Correction (QMC) enables complete IQ compensation for gain, offset, phase, and group delay between channels in direct upconversion applications.

Digital data is input to the device through a flexible LVDS data bus with on-chip termination. Data can be input either word-wide or byte-wide. The device includes a FIFO, data pattern checker and parity test to ease the input interface. The interface also allows full synchronization of multiple devices.

The device is characterized for operation over the entire industrial temperature range of -40°C to 85°C and is available in a very-small 88-pin 9x9mm WQFN-MR package or 196-ball 12x12mm NFBGA package.

Very low power, small size, superior crosstalk, high dynamic range, and features of the DAC3482 make it an ideal fit for today's communication systems.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE      | BODY SIZE (NOM)     |
|-------------|--------------|---------------------|
| DAC2492     | WQFN-MR (88) | 9.00 mm x 9.00 mm   |
| DAC3482     | NFBGA (196)  | 12.00 mm x 12.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Simplified Schematic





# **Table of Contents**

| 1 | Features 1                                                 | 7.4 Device Functional Modes 57                   |
|---|------------------------------------------------------------|--------------------------------------------------|
| 2 | Applications 1                                             | 7.5 Programming                                  |
| 3 | Description 1                                              | 7.6 Register Map                                 |
| 4 | Revision History2                                          | 8 Application and Implementation 82              |
| 5 | Pin Configuration and Functions 6                          | 8.1 Application Information 82                   |
| 6 | Specifications                                             | 8.2 Typical Applications82                       |
| ٠ | 6.1 Absolute Maximum Ratings                               | 9 Power Supply Recommendations 88                |
|   | 6.2 ESD Ratings                                            | 10 Layout 89                                     |
|   | 6.3 Recommended Operating Conditions                       | 10.1 Layout Guidelines 89                        |
|   | 6.4 Thermal Information                                    | 10.2 Layout Examples90                           |
|   | 6.5 Electrical Characteristics – DC Specifications 13      | 10.3 Assembly                                    |
|   | 6.6 Electrical Characteristics – Digital Specifications 15 | 11 Device and Documentation Support 93           |
|   | 6.7 Electrical Characteristics – AC Specifications 16      | 11.1 Device Support93                            |
|   | 6.8 Electrical Characteristics - Phase-Locked Loop         | 11.2 Documentation Support94                     |
|   | Specifications                                             | 11.3 Community Resources94                       |
|   | 6.9 Timing Requirements - Digital Specifications 16        | 11.4 Trademarks94                                |
|   | 6.10 Switching Characteristics – AC Specifications 18      | 11.5 Electrostatic Discharge Caution94           |
|   | 6.11 Typical Characteristics                               | 11.6 Glossary                                    |
| 7 | Detailed Description27                                     | 12 Mechanical, Packaging, and Orderable          |
|   | 7.1 Overview                                               | Information 95                                   |
|   | 7.2 Functional Block Diagram27                             | 12.1 Clarifications for DAC3482 Power Supply and |
|   | 7.3 Feature Description                                    | Phase-Locked Loop Specification95                |
|   |                                                            |                                                  |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision E (February 2013) to Revision F

**Page** 

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | 1  |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|   | Added NFBGA package to Description                                                                                                                                                                                                                                                   |    |
| • | Added additional operation requirement for SLEEP pin if SLEEP pin is set to logic HIGH before and during device power up and initialization - RKD package                                                                                                                            |    |
| • | Added additional circuit configuration for unused terminals                                                                                                                                                                                                                          |    |
| • | Changed DAC3484 to DAC3482 in SDENB description                                                                                                                                                                                                                                      | 11 |
| • | Added additional operation requirement for SLEEP pin if SLEEP pin is set to logic HIGH before and during device power up and initialization - ZAY package.                                                                                                                           | 11 |
| • | Changed parameter name Single-Ended Swing Level to Single-Ended Input Level to better reflect the specification for minimum recommended single-ended voltage level.                                                                                                                  | 15 |
| • | Added DACCLK and OSTR minimum voltage note to Electrical Characteristics – Digital Specifications                                                                                                                                                                                    | 15 |
| • | Added text and application report link to Input FIFO section                                                                                                                                                                                                                         | 31 |
| • | Added reference to LMK0480x family in Input FIFO section                                                                                                                                                                                                                             | 32 |
| • | Added pin number per package for LPF pin in PLL Mode section                                                                                                                                                                                                                         | 38 |
| • | Changed figure and table references in FIR Filters section                                                                                                                                                                                                                           | 39 |
| • | Changed first paragraph in Complex Signal Mixer section                                                                                                                                                                                                                              | 42 |
| • | Deleted redundant text from Related Documentation section                                                                                                                                                                                                                            | 50 |
| • | Changed point to pointer in DAC3482 Alarm Monitoring section                                                                                                                                                                                                                         | 50 |
| • | Added note to Figure 80                                                                                                                                                                                                                                                              |    |
| • | Added V <sub>COM</sub> values to Table 9                                                                                                                                                                                                                                             |    |
|   | Added Unused LVDS Port Termination section                                                                                                                                                                                                                                           | 53 |

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



# **Revision History (continued)**

|    | Added desification on their manufactures to Multi-Design Complementary DLL Freehold with Design                                                                                                                                                                                                             |      |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added clarification on timing requirement acronyms to Multi-Device Synchronization: PLL Enabled with Dual Sync Sources Mode.                                                                                                                                                                                | 59   |
| •  | Deleted or in Power-Up Sequence description                                                                                                                                                                                                                                                                 | 62   |
| •  | Changed P = 3 to P = 4 in PLL Configuration to reflect the correct example start-up routine configuration                                                                                                                                                                                                   | 62   |
| •  | Added pin description for both packages                                                                                                                                                                                                                                                                     | 69   |
| •  | Changed Config7, bit 3 naming typo                                                                                                                                                                                                                                                                          | 71   |
| •  | Changed config10 to config11 and 0x0A to 0x0B in register config11                                                                                                                                                                                                                                          | 72   |
| •  | Changed QMC offset registers to QMC correction registers in config16 function                                                                                                                                                                                                                               | 73   |
| •  | Changed Qfine to fine in config18 function                                                                                                                                                                                                                                                                  | 73   |
| •  | Added reference in config26 function                                                                                                                                                                                                                                                                        | 75   |
| •  | Added additional operation requirement for SLEEP pin if SLEEP pin is set to logic HIGH before and during device power up and initialization in config27 function                                                                                                                                            | 76   |
| •  | Changed 1.2VDIG to DIGVDD in config27 function                                                                                                                                                                                                                                                              | 76   |
| •  | Added pin description for both packages to register config35 description                                                                                                                                                                                                                                    | 79   |
| •  | Added reference to Digital Input Timing Specifications in register config36 description                                                                                                                                                                                                                     | 79   |
|    |                                                                                                                                                                                                                                                                                                             |      |
| Cł | nanges from Revision D (August 2012) to Revision E                                                                                                                                                                                                                                                          | Page |
| •  | Changed Power Supply Specification Table under Electrical Specification. This specification depends on the enhanced production test coverage and is specific to devices with certain date code. Refer to Clarifications for DAC3482 Power Supply and Phase-Locked Loop Specification Section for details    | 14   |
|    | Deleted Note (5) in Power Consumption Specification to reflect the latest DAC3482 speed specification                                                                                                                                                                                                       |      |
|    | Changed DACCLKP/N typical clock swing specification to reflect commonly used LVPECL driver                                                                                                                                                                                                                  |      |
|    | Changed DACCLKP/N typical clock swing specification to reflect commonly used LVPECL driver                                                                                                                                                                                                                  |      |
|    | Changed DACCLK driver requirement to reflect actual device performance under commonly used LVPECL drivers                                                                                                                                                                                                   |      |
| •  | Changed Analog Output Specification Table under Electrical Specification. This specification depends on the enhanced production test coverage and is specific to devices with certain date code. Refer to Clarifications for DAC3482 Power Supply and Phase-Locked Loop Specification Section for details   |      |
| •  | Added Phase-Locked Loop Specification Table under Electrical Specification. This specification depends on the enhanced production test coverage and is specific to devices with certain date code. Refer to Clarifications for DAC3482 Power Supply and Phase-Locked Loop Specification Section for details |      |
| •  | Changed Digital Latency Specification for QMC to reflect the actual DAC3482 parameter                                                                                                                                                                                                                       | 18   |
| •  | Changed Digital Latency Specification for Inverse Sinc to reflect the actual DAC3482 parameter                                                                                                                                                                                                              | 18   |
| •  | Changed syncsel_fifoout(3:0) description to clarify the FIFO read pointer reset capture method and limitation                                                                                                                                                                                               | 32   |
| •  | Changed information to Single Sync Source Mode section to clarify the latency limitation of Single Sync Source Mode                                                                                                                                                                                         | 34   |
| •  | Added "the effect of bypassing the FIFO" in the Bypass Mode section to clarify the operation of FIFO, LVDS FRAME, and LVDS SYNC in FIFO Bypass Mode                                                                                                                                                         | 34   |
| •  | Changed PLL Mode section with additional operating recommendations for the DAC3482 on-chip PLL                                                                                                                                                                                                              | 36   |
| •  | Changed Data Pattern Checker section with additional operating recommendations                                                                                                                                                                                                                              |      |
| •  | Added additional requirements for Block Parity section when byte wide input data mode is selected                                                                                                                                                                                                           |      |
| •  | Changed information to Multi-Device Operation: Single Sync Source Mode section to clarify the latency limitation of Single Sync Source Mode                                                                                                                                                                 |      |
|    | Changed Figure 90 to clarify the latency limitation of Single Sync Source Mode                                                                                                                                                                                                                              |      |
|    | Changed the NCO setting description in the Example Start-up Sequence Section to reflect the example register writes                                                                                                                                                                                         |      |
|    | Changed pll_vco(6:0) to pll_vco(5:0) to reflect actual bit width in the register                                                                                                                                                                                                                            |      |
|    | Changed config45, bit12:1 default value to reflect the actual default register value                                                                                                                                                                                                                        |      |
|    | Changed config45, bit0 description to clarify additional DAC3482 behavior                                                                                                                                                                                                                                   |      |
|    |                                                                                                                                                                                                                                                                                                             |      |



| Ch                                           | nanges from Revision C (June 2012) to Revision D                                                                          | Page |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|
| •                                            | Added thermal information to the Absolute Maximum Ratings table                                                           | 12   |
| •                                            | Added Recommended Operating Conditions table                                                                              | 12   |
| •                                            | Deleted T <sub>J</sub> row from top of thermal table                                                                      | 13   |
| <u>.                                    </u> | Deleted Operating Range section from bottom of Electrical Characteristics – DC Specifications table                       | 13   |
| Ch                                           | nanges from Revision B (September 2011) to Revision C                                                                     | Page |
| •                                            | Changed Package options in Features                                                                                       | 1    |
| •                                            | Added ZAY package                                                                                                         | 9    |
| •                                            | Added ZAY pin functions                                                                                                   | 10   |
| •                                            | Added ZAY package to Thermal Information section                                                                          | 13   |
| •                                            | Added Input Common Mode max value of 1.6V                                                                                 | 15   |
| •                                            | Added information to CLOCK INPUT (DACCLKP/N) in Electrical Characteristics – Digital Specifications                       | 15   |
| •                                            | Added information to OUTPUT STROBE (OSTRP/N) in Electrical Characteristics - Digital Specifications                       | 15   |
| •                                            | Changed Electrical Characteristics – AC Specifications AC Performance information                                         | 16   |
| •                                            | Changed Figure 20                                                                                                         | 21   |
| •                                            | Changed Figure 21                                                                                                         | 21   |
| •                                            | Changed Figure 22                                                                                                         | 21   |
| •                                            | Changed Figure 23                                                                                                         | 21   |
| •                                            | Added Figure 47                                                                                                           | 25   |
| •                                            | Added Figure 48                                                                                                           | 25   |
| •                                            | Changed config3 to config9 in Input FIFO section                                                                          | 31   |
| •                                            | Added information for double-charge-pump current to PLL MODE section                                                      | 38   |
| •                                            | Changed Figure 71                                                                                                         | 43   |
| •                                            | Changed +3.75 to -3.75 degrees in 1024 steps to +26.5 to -26.5 degrees in 4096 steps in Gain and Phase Correction section | 45   |
|                                              | 00100001 300001                                                                                                           |      |
| Cr                                           | nanges from Revision A (March 2011) to Revision B                                                                         | Page |
|                                              | Changed ALARM description                                                                                                 | 6    |
| •                                            | Added notes to Electrical Characteristics – DC Specifications                                                             | 13   |
| •                                            | Deleted TYP and MAX values from V <sub>A,B+</sub>                                                                         | 15   |
| •                                            | Changed V <sub>COM</sub> MIN value from 1.075V to 1.0V                                                                    |      |
| •                                            | Added MIN and MAX values for Z <sub>T</sub>                                                                               | 15   |
| •                                            | Added f <sub>DAC</sub> PLL ON MIN of 1000MSPS in Electrical Characteristics – AC Specifications                           | 16   |
| •                                            | Added information to Single Sync Source Mode section to clarify the latency limitation of Single Sync Source Mode.        | 34   |
| •                                            | Changed 1.2288GHz to 983.04MHz in PLL Mode description                                                                    | 37   |
| •                                            | Changed data in Table 4                                                                                                   | 38   |
| •                                            | Deleted 2x in Table 6                                                                                                     | 41   |
| •                                            | Changed config32 to config 31 in Power-Up Sequence description                                                            |      |
| •                                            | Changed Example Start-up Routine information                                                                              |      |
| •                                            | Changed Table 10                                                                                                          |      |
| •                                            | Changed config5 default value from 0x0000 to NA in Register Map                                                           |      |
| •                                            | Changed register version default value from 0x5409 to 0x540C in Register Map                                              |      |
| •                                            | Added SIF SYNC to register config32 description                                                                           |      |
|                                              | Changed register config35 description                                                                                     |      |



| SLAS748F – MARCH 2011 – REVISED AUGUST 2015 |
|---------------------------------------------|
|                                             |
|                                             |
| Page                                        |
|                                             |
|                                             |



## 5 Pin Configuration and Functions

#### RKD Package 88-Pin WQFN-MR with Exposed Thermal Pad Top View



P0133-01

#### **RKD Package Pin Functions**

| PIN    |                                            | I/O | DESCRIPTION                                                                                                                                                                                                              |  |  |  |
|--------|--------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME   | NO.                                        | 1/0 | DESCRIPTION                                                                                                                                                                                                              |  |  |  |
| AVDD   | A36, A37,<br>A38, A40,<br>A41, A42,<br>B31 | ı   | Analog supply voltage (3.3 V)                                                                                                                                                                                            |  |  |  |
| ALARM  | B29                                        | 0   | CMOS output for ALARM condition. The ALARM output functionality is defined through the config7 register. Default polarity is active high, but can be changed to active low via <i>config0 alarm_out_pol</i> control bit. |  |  |  |
| BIASJ  | A33                                        | 0   | Full-scale output current bias. For 30-mA full-scale output current, connect 1.28 k $\Omega$ to ground. Change the full-scale output current through $coarse\_dac(3:0)$ in $config3$ , $bit<15:12>$ .                    |  |  |  |
| CLKVDD | A4                                         | I   | Internal clock buffer supply voltage. (1.2 V) It is recommended to isolate this supply from DIGVDD and DACVDD.                                                                                                           |  |  |  |



# **RKD Package Pin Functions (continued)**

| PIN NAME NO. |                                                                                                   | 1/6 | PECODINE                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|--------------|---------------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|              |                                                                                                   | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|              | A7, A8, B9,<br>B10, A12,<br>A13, A14,                                                             |     | LVDS positive input data bits 0 through 15. Internal $100-\Omega$ termination resistor. Data format relative to DATACLKP/N clock is Double Data Rate (DDR) and can be transferred in either byte-wide or wordwide mode. In byte-wide mode the unused pins can be left unconnected.                                                                                                                   |  |  |  |  |
| D[150]P      | A15, B17,<br>B18, B19,<br>B20, A23,<br>A24, B23,                                                  | I   | D15P is most significant data bit (MSB) in word-wide mode D7P is most significant data bit (MSB) in byte-wide mode D0P is least significant data bit (LSB)                                                                                                                                                                                                                                           |  |  |  |  |
|              | B24                                                                                               |     | The order of the bus can be reversed via <i>config2 revbus</i> bit.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| D[150]N      | B7, B8, A10,<br>A11, B11,<br>B12, B13,<br>B14, A19,<br>A20, A21,<br>A22, B21,<br>B22, A26,<br>A27 | I   | LVDS negative input data bits 0 through 15. (See D[15:0]P description above.)                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| DACCLKP      | A3                                                                                                | ı   | Positive external LVPECL clock input for DAC core with a self-bias.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| DACCLKN      | B3                                                                                                | I   | Complementary external LVPECL clock input for DAC core. (see the DACCLKP description above.)                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| DACVDD       | A35, A39,<br>A43                                                                                  | I   | DAC core supply voltage. (1.2 V). It is recommended to isolate this supply from CLKVDD and DIGVDD.                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| DATACLKP     | A16                                                                                               | I   | LVDS positive input data clock. Internal 100- $\Omega$ termination resistor. Input data D[15:0]P/N is latched on both edges of DATACLKP/N (Double Data Rate).                                                                                                                                                                                                                                        |  |  |  |  |
| DATACLKN     | B15                                                                                               | I   | LVDS negative input data clock. (See DATACLKP description above.)                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| DIGVDD       | A6, A9, A25,<br>A28                                                                               | I   | Digital supply voltage. (1.2 V). It is recommended to isolate this supply from CLKVDD and DACVDD.                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| EXTIO        | A34                                                                                               | I/O | Used as external reference input when internal reference is disabled through <code>config27 extref_ena = 1b</code> . Used as internal reference output when <code>config27 extref_ena = 0b</code> (default). Requires a 0.1-µF decoupling capacitor to AGND when used as reference output.                                                                                                           |  |  |  |  |
| FRAMEP       | B16                                                                                               | I   | LVDS frame indicator positive input. Internal $100-\Omega$ termination resistor. The main functions of this input are to reset the FIFO or to be used as a syncing source. These two functions are captured with the rising edge of DATACLKP/N. The signal captured by the falling edge of DATACLKP/N can be used as a block parity bit. The FRAMEP/N signal should be edge-aligned with D[15:0]P/N. |  |  |  |  |
| FRAMEN       | A18                                                                                               | ı   | LVDS frame indicator negative input. (See the FRAMEP description above.)                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| GND          | C1, C2, C3,<br>C4, B32,<br>B33, B38,<br>B39, Thermal<br>Pad                                       | ı   | These pins are ground for all supplies.                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| IOUTIP       | B36                                                                                               | 0   | I-Channel DAC current output. Connect directly to ground if unused.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| IOUTIN       | B37                                                                                               | 0   | I-Channel DAC complementary current output. Connect directly to ground if unused.                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| IOUTQP       | B35                                                                                               | 0   | Q-Channel DAC current output. Connect directly to ground if unused.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| IOUTQN       | B34                                                                                               | 0   | Q-Channel DAC complementary current output. Connect directly to ground if unused.                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| IOVDD        | B6, A17, B25                                                                                      | ı   | Supply voltage for all digital I/O. (3.3 V)                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| LPF          | A1                                                                                                | I/O | PLL loop filter connection. If not using the clock multiplying PLL, the LPF pin can be left unconnected.                                                                                                                                                                                                                                                                                             |  |  |  |  |
| OSTRP        | A2                                                                                                | I   | LVPECL output strobe positive input. This positive/negative pair is captured with the rising edge of DACCLKP/N. It is used to sync the divided-down clocks and FIFO output pointer in Dual Sync Sources Mode. If unused it can be left unconnected.                                                                                                                                                  |  |  |  |  |
| OSTRN        | B2                                                                                                | I   | LVPECL output strobe negative input. (See the OSTRP description)                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| PARITYP      | B26                                                                                               | I   | Optional LVDS positive input parity bit. The PARITYP/N LVDS pair has an internal $100-\Omega$ termination resistor. If unused it can be left unconnected.                                                                                                                                                                                                                                            |  |  |  |  |
| PARITYN      | A29                                                                                               | I   | Optional LVDS negative input parity bit.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| PLLAVDD      | B1                                                                                                | I   | PLL analog supply voltage. (3.3 V)                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| SCLK         | A31                                                                                               | I   | Serial interface clock. Internal pull-down.                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| SDENB        | B28                                                                                               | I   | Active low serial data enable, always an input to the DAC3482. Internal pull-up.                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| SDIO         | A30                                                                                               | I/O | Serial interface data. Bi-directional in 3-pin mode (default) and uni-directional in 4-pin mode. Internal pull-down.                                                                                                                                                                                                                                                                                 |  |  |  |  |



# **RKD Package Pin Functions (continued)**

| PIN      |            | 1/0 | DECORIDATION                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|----------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME     | NO.        | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| SDO      | B27        | 0   | Uni-directional serial interface data in 4-pin mode. The SDO pin is tri-stated in 3-pin interface mode (default).                                                                                                                                                                                                                                                                     |  |  |  |
| SLEEP    | B40        | I   | Active high asynchronous hardware power-down input. Internal pull-down. If SLEEP pin is set to logic HIGH before and during device power-up and initialization, the fuse_sleep bit in register 0x1B, bit 11 must be written after register 0x23 during device initialization register setup.                                                                                          |  |  |  |
| SYNCP    | <b>A</b> 5 | 1   | Optional LVDS SYNC positive input. The SYNCP/N LVDS pair has an internal $100-\Omega$ termination resistor. If unused it can be left unconnected.                                                                                                                                                                                                                                     |  |  |  |
| SYNCN    | B5         | 1   | Optional LVDS SYNC negative input.                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| RESETB   | B30        | I   | Active low input for chip RESET, which resets all the programming registers to their default state. Internal pull-up.                                                                                                                                                                                                                                                                 |  |  |  |
| TXENABLE | A32        | ı   | Transmit enable active high input. Internal pull-down.  To enable analog output data transmission, set <i>sif_txenable</i> in register <i>config3</i> to 1b <b>or</b> pull CMOS TXENABLE pin to high.  To disable analog output, set <i>sif_txenable</i> to 0b <b>and</b> pull CMOS TXENABLE pin to low. The digital logic section is forced to all 0, and any input data is ignored. |  |  |  |
| TESTMODE | A44        | I   | This pin is used for factory testing. Internal pull-down. Leave unconnected for normal operation.                                                                                                                                                                                                                                                                                     |  |  |  |
| VFUSE    | B4         | I   | Digital supply voltage. This supply pin is also used for factory fuse programming. Connect to DACVDD for normal operation.                                                                                                                                                                                                                                                            |  |  |  |

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



## ZAY Package 196-Ball NFBGA Top View

|    | Α            | В         | С           | D           | E          | F          | G            | Н          | J          | K          | L          | М   | N            | Р           |
|----|--------------|-----------|-------------|-------------|------------|------------|--------------|------------|------------|------------|------------|-----|--------------|-------------|
| 14 | GND          | GND       | GND         | GND         | IOUT<br>IN | IOUT<br>IP | GND          | GND        | IOUT<br>QP | IOUT<br>QN | GND        | GND | GND          | GND         |
| 13 | GND          | GND       | GND         | GND         | GND        | GND        | GND          | GND        | GND        | GND        | GND        | GND | GND          | GND         |
| 12 | DAC<br>CLKP  | GND       | CLK<br>VDD  | LPF         | GND        | GND        | EXTIO        | BIASJ      | GND        | N/C        | N/C        | GND | ALARM        | SDO         |
| 11 | DAC<br>CLKN  | GND       | PLL<br>AVDD | PLL<br>AVDD | AVDD       | AVDD       | AVDD         | AVDD       | AVDD       | AVDD       | N/C        | GND | N/C          | SDIO        |
| 10 | GND          | GND       | GND         | AVDD        | DAC<br>VDD | DAC<br>VDD | DAC<br>VDD   | DAC<br>VDD | DAC<br>VDD | DAC<br>VDD | AVDD       | GND | RESET<br>B   | SDENB       |
| 9  | OS<br>TRP    | OS<br>TRN | GND         | DAC<br>VDD  | DAC<br>VDD | GND        | GND          | GND        | GND        | DAC<br>VDD | DAC<br>VDD | GND | TX<br>ENABLE | SCLK        |
| 8  | TEST<br>MODE | SLEEP     | GND         | GND         | GND        | GND        | GND          | GND        | GND        | GND        | GND        | GND | N/C          | N/C         |
| 7  | N/C          | N/C       | GND         | VFUSE       | DIG<br>VDD | GND        | GND          | GND        | GND        | DIG<br>VDD | N/C        | GND | N/C          | N/C         |
| 6  | N/C          | N/C       | GND         | IO<br>VDD   | DIG<br>VDD | GND        | GND          | GND        | GND        | DIG<br>VDD | IO<br>VDD  | GND | N/C          | N/C         |
| 5  | SYNCP        | SYNCN     | GND         | IO<br>VDD   | DIG<br>VDD | DIG<br>VDD | IO<br>VDD    | IO<br>VDD  | DIG<br>VDD | DIG<br>VDD | IO<br>VDD  | GND | PARITY<br>P  | PARITY<br>N |
| 4  | D15P         | D15N      | N/C         | N/C         | N/C        | N/C        | N/C          | N/C        | N/C        | N/C        | N/C        | N/C | D0P          | D0N         |
| 3  | D14P         | D14N      | N/C         | N/C         | N/C        | N/C        | N/C          | N/C        | N/C        | N/C        | N/C        | N/C | D1P          | D1N         |
| 2  | D13P         | D13N      | D11P        | D10P        | D9P        | D8P        | DATA<br>CLKP | FRAME<br>P | D7P        | D6P        | D5P        | D4P | D2P          | D2N         |
| 1  | D12P         | D12N      | D11N        | D10N        | D9N        | D8N        | DATA<br>CLKN | FRAME<br>N | D7N        | D6N        | D5N        | D4N | D3P          | D3N         |



P0134-02



# **ZAY Package Pin Functions**

|          | ZAY Package Pin Functions                                                                                                                                                                                                                                                                                                                                   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|          | PIN                                                                                                                                                                                                                                                                                                                                                         | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| NAME     | NO.                                                                                                                                                                                                                                                                                                                                                         |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| AVDD     | D10, E11, F11,<br>G11, H11, J11,<br>K11, L10                                                                                                                                                                                                                                                                                                                | I   | Analog supply voltage (3.3 V)                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| ALARM    | N12                                                                                                                                                                                                                                                                                                                                                         | 0   | CMOS output for ALARM condition. The ALARM output functionality is defined through the config7 register. Default polarity is active low, but can be changed to active high via config0 alarm_out_pol control bit.                                                                                                                                                                                                                                                      |  |  |  |
| BIASJ    | H12                                                                                                                                                                                                                                                                                                                                                         | 0   | Full-scale output current bias. For 30-mA full-scale output current, connect 1.28 k $\Omega$ to ground. Change the full-scale output current through $coarse\_dac(3:0)$ in $config3$ , $bit<15:12>$ .                                                                                                                                                                                                                                                                  |  |  |  |
| CLKVDD   | C12                                                                                                                                                                                                                                                                                                                                                         | I   | Internal clock buffer supply voltage. (1.2 V) It is recommended to isolate this supply from DIGVDD and DACVDD.                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|          | N4, N3, N2, N1,                                                                                                                                                                                                                                                                                                                                             |     | LVDS positive input data bits 0 through 15. Internal 100- $\Omega$ termination resistor. Data format relative to DATACLKP/N clock is Double Data Rate (DDR).                                                                                                                                                                                                                                                                                                           |  |  |  |
| D[150]P  | M2, L2, K2, J2,<br>F2, E2, D2, C2,<br>A1, A2, A3, A4                                                                                                                                                                                                                                                                                                        | I   | D15P is most significant data bit (MSB) D0P is least significant data bit (LSB)                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|          | , , -,                                                                                                                                                                                                                                                                                                                                                      |     | The order of the bus can be reversed via <i>config2 revbus</i> bit.                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| D[150]N  | P4, P3, P2, P1,<br>M1, L1, K1, J1,<br>F1, E1, D1, C1,<br>B1, B2, B3, B4                                                                                                                                                                                                                                                                                     | I   | LVDS negative input data bits 0 through 15. (See D[15:0]P description above.)                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| DACCLKP  | A12                                                                                                                                                                                                                                                                                                                                                         | - 1 | Positive external LVPECL clock input for DAC core with a self-bias.                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| DACCLKN  | A11                                                                                                                                                                                                                                                                                                                                                         | I   | Complementary external LVPECL clock input for DAC core. (see the DACCLKP description above.)                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| DACVDD   | D9, E9, E10, F10,<br>G10, H10, J10,<br>K9, K10, L9                                                                                                                                                                                                                                                                                                          | ı   | DAC core supply voltage. (1.2 V). It is recommended to isolate this supply from CLKVDD and DIGVDD.                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| DATACLKP | G2                                                                                                                                                                                                                                                                                                                                                          | I   | LVDS positive input data clock. Internal $100-\Omega$ termination resistor. Input data D[15:0]P/N is latched on both edges of DATACLKP/N (Double Data Rate).                                                                                                                                                                                                                                                                                                           |  |  |  |
| DATACLKN | G1                                                                                                                                                                                                                                                                                                                                                          | - 1 | LVDS negative input data clock. (See DATACLKP description above.)                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| DIGVDD   | E5, E6, E7, F5,<br>J5, K5, K6, K7                                                                                                                                                                                                                                                                                                                           | I   | Digital supply voltage. (1.2 V). It is recommended to isolate this supply from CLKVDD and DACVDD.                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| EXTIO    | G12                                                                                                                                                                                                                                                                                                                                                         | I/O | Used as external reference input when internal reference is disabled through <i>config27 extref_ena</i> = 1b. Used as internal reference output when <i>config27 extref_ena</i> = 0b (default). Requires a 0.1-µF decoupling capacitor to AGND when used as reference output.                                                                                                                                                                                          |  |  |  |
| FRAMEP   | H2                                                                                                                                                                                                                                                                                                                                                          | I   | LVDS frame indicator positive input. Internal 100-Ω termination resistor. The main functions of this input are to reset the FIFO pointer or to be used as a syncing source. These two functions are captured with the rising edge of DATACLKP/N. The signal captured by the falling edge of DATACLKP/N can be used as a block parity bit. The FRAMEP/N signal should be edge-aligned with D[15:0]P/N.  Additionally it is used to indicate the beginning of the frame. |  |  |  |
| FRAMEN   | H1                                                                                                                                                                                                                                                                                                                                                          | - 1 | LVDS frame indicator negative input. (See the FRAMEP description above.)                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| GND      | A10, A13, A14,<br>B10, B11, B12,<br>B13, B14, C5, C6,<br>C7, C8, C9, C10,<br>C13, C14, D8,<br>D13, D14, E8,<br>E12, E13, F6, F7,<br>F8, F9, F12, F13,<br>G6, G7, G8, G9,<br>G13, G14, H6,<br>H7, H8, H9, H13,<br>H14, J6, J7, J8,<br>J9, J12, J13, K8,<br>K13, L8, L13,<br>L14, M5, M6, M7,<br>M8, M9, M10,<br>M11, M12, M13,<br>M14, N13, N14,<br>P13, P14 | ı   | These pins are ground for all supplies.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |



# **ZAY Package Pin Functions (continued)**

| PIN      |                           |     |                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|----------|---------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME     | NO.                       | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| IOUTIP   | F14                       | 0   | I-Channel DAC current output. Connect directly to ground if unused.                                                                                                                                                                                                                                                                           |  |  |  |
| IOUTIN   | E14                       | 0   | I-Channel DAC complementary current output. Connect directly to ground if unused.                                                                                                                                                                                                                                                             |  |  |  |
| IOUTQP   | J14                       | 0   | Q-Channel DAC current output. Connect directly to ground if unused.                                                                                                                                                                                                                                                                           |  |  |  |
| IOUTQN   | K14                       | 0   | Q-Channel DAC complementary current output. Connect directly to ground if unused.                                                                                                                                                                                                                                                             |  |  |  |
| IOVDD    | D5, D6, G5, H5,<br>L5, L6 | I   | Supply voltage for all digital I/O. (3.3 V)                                                                                                                                                                                                                                                                                                   |  |  |  |
| LPF      | D12                       | I   | PLL loop filter connection. If not using the clock multiplying PLL, the LPF pin can be left unconnected.                                                                                                                                                                                                                                      |  |  |  |
| OSTRP    | A9                        | I   | LVPECL output strobe positive input. This positive/negative pair is captured with the rising edge of DACCLKP/N. It is used for multiple DAC synchronization. If unused it can be left unconnected.                                                                                                                                            |  |  |  |
| OSTRN    | В9                        | - 1 | LVPECL output strobe negative input. (See the OSTRP description above.)                                                                                                                                                                                                                                                                       |  |  |  |
| PARITYP  | N5                        | ı   | Optional LVDS positive input parity bit. The PARITYP/N LVDS pair has an internal $100-\Omega$ termination resistor. If unused it can be left unconnected.                                                                                                                                                                                     |  |  |  |
| PARITYN  | P5                        | - 1 | Optional LVDS negative input parity bit.                                                                                                                                                                                                                                                                                                      |  |  |  |
| PLLAVDD  | C11, D11                  | - 1 | PLL analog supply voltage. (3.3 V)                                                                                                                                                                                                                                                                                                            |  |  |  |
| SCLK     | P9                        | - 1 | Serial interface clock. Internal pull-down.                                                                                                                                                                                                                                                                                                   |  |  |  |
| SDENB    | P10                       | - 1 | Active low serial data enable, always an input to the DAC3482. Internal pull-up.                                                                                                                                                                                                                                                              |  |  |  |
| SDIO     | P11                       | I/O | Serial interface data. Bi-directional in 3-pin mode (default) and 4-pin mode. Internal pull-down.                                                                                                                                                                                                                                             |  |  |  |
| SDO      | P12                       | 0   | Uni-directional serial interface data in 4-pin mode. The SDO pin is three-stated in 3-pin interface mode (default).                                                                                                                                                                                                                           |  |  |  |
| SLEEP    | B8                        | 1   | Active high asynchronous hardware power-down input. Internal pull-down. If SLEEP pin is set to logic HIGH before and during device power-up and initialization, the fuse_sleep bit in register 0x1B, bit 11 must be written after register 0x23 during device initialization register setup.                                                  |  |  |  |
| SYNCP    | A5                        | I   | Optional LVDS SYNC positive input. The SYNCP/N LVDS pair has an internal $100-\Omega$ termination resistor. If unused it can be left unconnected.                                                                                                                                                                                             |  |  |  |
| SYNCN    | B5                        | - 1 | LVDS SYNC negative input.                                                                                                                                                                                                                                                                                                                     |  |  |  |
| RESETB   | N10                       | I   | Active low input for chip RESET, which resets all the programming registers to their default state. Internal pull-up.                                                                                                                                                                                                                         |  |  |  |
| TXENABLE | N9                        | I   | Transmit enable active high input. Internal pull-down.  To enable analog output data transmission, set <i>sif_txenable</i> in register <i>config3</i> to 1b <b>or</b> pull CMC TXENABLE pin to high.  To disable analog output, set <i>sif_txenable</i> to 0b <b>and</b> pull CMOS TXENABLE pin to low. The DAC output is forced to midscale. |  |  |  |
| TESTMODE | A8                        | 0   | This pin is used for factory testing. Internal pull-down. Leave unconnected for normal operation.                                                                                                                                                                                                                                             |  |  |  |
| VFUSE    | D7                        | I   | Digital supply voltage. This supply pin is also used for factory fuse programming. Connect to DACVDD for normal operation.                                                                                                                                                                                                                    |  |  |  |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                               |                                                                  | MIN             | MAX            | UNIT |
|-------------------------------|------------------------------------------------------------------|-----------------|----------------|------|
| Supply voltage <sup>(2)</sup> | DACVDD, DIGVDD, CLKVDD                                           | -0.5            | 1.5            | V    |
|                               | VFUSE                                                            | -0.5            | 1.5            | V    |
| Supply voltage -              | IOVDD                                                            | -0.5            | 4              | V    |
|                               | AVDD, PLLAVDD                                                    | -0.5            | 4              | V    |
|                               | D[150]P/N, DATACLKP/N, FRAMEP/N, PARITYP/N, SYNCP/N              | -0.5            | IOVDD + 0.5    | V    |
|                               | DACCLKP/N, OSTRP/N                                               | -0.5            | CLKVDD + 0.5   | V    |
| Pin voltage <sup>(2)</sup>    | ALARM, SDO, SDIO, SCLK, SDENB, SLEEP, RESETB, TESTMODE, TXENABLE | -0.5            | IOVDD + 0.5    | V    |
|                               | IOUTIP/N, IOUTQP/N                                               | -1.0            | AVDD + 0.5     | V    |
|                               | EXTIO, BIASJ                                                     | -0.5            | AVDD + 0.5     | V    |
|                               | LPF                                                              | 0.5             | PLLAVDD + 0.5V | V    |
| Peak input current (a         | ny input)                                                        |                 | 20             | mA   |
| Peak total input curre        | ent (all inputs)                                                 |                 | -30            | mA   |
| Operating free-air ten        | nperature, T <sub>A</sub>                                        | -40             | 0 85           |      |
| Absolute maximum ju           | unction temperature, T <sub>J</sub>                              |                 | 150            |      |
| Storage temperature,          | T <sub>STG</sub>                                                 | <del>-</del> 65 | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                |                                                  | MIN | NOM | MAX | UNIT |
|----------------|--------------------------------------------------|-----|-----|-----|------|
| т              | Recommended operating junction temperature       |     |     | 105 | °C   |
| IJ             | Maximum rated operating junction temperature (1) | 125 |     |     | ١    |
| T <sub>A</sub> | Recommended free-air temperature                 | -40 | 25  | 85  | °C   |

(1) Prolonged use at this junction temperature may increase the device failure-in-time (FIT) rate.

Measured with respect to GND.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                       |                                              | DAC                      |                        |      |
|-----------------------|----------------------------------------------|--------------------------|------------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RKD PACKAGE<br>(WQFN-MR) | ZAY PACKAGE<br>(NFBGA) | UNIT |
|                       |                                              | 88 PIN                   | 196 BALL               |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 22.1                     | 37.6                   | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 7.1                      | 6.8                    | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 4.7                      | 16.8                   | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.1                      | 0.2                    | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 4.6                      | 16.4                   | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.6                      | N/A                    | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics – DC Specifications

over recommended operating free-air temperature range, nominal supplies,  $IOUT_{FS} = 20 \text{ mA}$  (unless otherwise noted)<sup>(1)</sup>

|                    | PARAMETER                    | TEST CONDITIONS                             | MIN      | TYP    | MAX  | UNIT   |
|--------------------|------------------------------|---------------------------------------------|----------|--------|------|--------|
| Resolution         | on                           |                                             | 16       |        |      | Bits   |
| DC ACCI            | JRACY                        |                                             | *        |        |      |        |
| DNL                | Differential nonlinearity    | 1 LSB = IOUT <sub>ES</sub> /2 <sup>16</sup> |          | ±2     |      | LSB    |
| INL                | Integral nonlinearity        | 1 LSB = 1001 <sub>FS</sub> /2.5             |          | ±4     |      | LSB    |
| ANALOG             | ОИТРИТ                       |                                             | <u>'</u> |        |      |        |
|                    | Coarse gain linearity        |                                             |          | ±0.04  |      | LSB    |
|                    | Offset error                 | Mid code offset                             |          | ±0.001 |      | %FSR   |
|                    | Gain error                   | With external reference                     |          | ±2     |      | %FSR   |
|                    |                              | With internal reference                     |          | ±2     |      | %FSR   |
|                    | Gain mismatch                | With internal reference                     |          | ±2     |      | %FSR   |
|                    | Full scale output current    |                                             | 10       | 20     | 30   | mA     |
|                    | Output compliance range      |                                             | -0.5     |        | 0.6  | V      |
|                    | Output resistance            |                                             |          | 300    |      | kΩ     |
|                    | Output capacitance           |                                             |          | 5      |      | pF     |
| REFERE             | NCE OUTPUT                   |                                             |          |        |      |        |
| $V_{REF}$          | Reference output voltage     |                                             |          | 1.2    |      | V      |
|                    | Reference output current (2) |                                             |          | 100    |      | nA     |
| REFERE             | NCE INPUT                    |                                             |          |        |      |        |
| V <sub>EXTIO</sub> | Input voltage range          | External Reference Mode                     | 0.6      | 1.2    | 1.25 | V      |
|                    | Input resistance             | External Reference Mode                     |          | 1      |      | МΩ     |
|                    | Small signal bandwidth       |                                             |          | 472    |      | kHz    |
|                    | Input capacitance            |                                             |          | 100    |      | рF     |
| TEMPER             | ATURE COEFFICIENTS           |                                             | <u>.</u> |        |      |        |
|                    | Offset drift                 |                                             |          | ±1     |      | ppm/°C |
|                    | Gain drift                   | With external reference                     |          | ±15    |      | ppm/°C |
|                    | Gain unit                    | With internal reference                     |          | ±30    |      | ppm/°C |
|                    | Reference voltage drift      |                                             |          | ±8     |      | ppm/°C |

<sup>(1)</sup> Measured differentially across IOUTP/N with 25  $\Omega$  each to GND.

<sup>(2)</sup> Use an external buffer amplifier with high impedance input to drive any external load.



## **Electrical Characteristics – DC Specifications (continued)**

over recommended operating free-air temperature range, nominal supplies,  $IOUT_{FS} = 20 \text{ mA}$  (unless otherwise noted)<sup>(1)</sup>

|                       | PARAMETER                            | TEST CONDITIONS                                                                 | MIN  | TYP  | MAX  | UNIT   |
|-----------------------|--------------------------------------|---------------------------------------------------------------------------------|------|------|------|--------|
| POWER SI              | UPPLY <sup>(3)</sup>                 |                                                                                 | 1    |      |      |        |
|                       | AVDD, IOVDD, PLLAVDD                 | All conditions                                                                  | 3.14 | 3.3  | 3.46 | V      |
|                       | DIGVDD                               | All conditions                                                                  | 1.14 | 1.2  | 1.32 | V      |
|                       |                                      | F <sub>DAC</sub> Sample Rate ≤ 1.25 GSPS, PLL OFF                               | 1.14 | 1.2  | 1.32 |        |
|                       | CLKVDD, DACVDD(4)                    | F <sub>DAC</sub> Sample Rate ≤ 1 GSPS, PLL ON                                   | 1.14 | 1.2  | 1.32 | V      |
|                       |                                      | F <sub>DAC</sub> Sample Rate ≥ 1 GSPS, PLL ON                                   | 1.25 | 1.29 | 1.32 |        |
| PSRR                  | Power supply rejection ratio         | DC tested                                                                       |      | ±0.2 |      | %FSR/V |
| POWER CO              | ONSUMPTION                           |                                                                                 |      |      |      |        |
| I <sub>(AVDD)</sub>   | Analog supply current <sup>(5)</sup> |                                                                                 |      | 80   | 85   | mA     |
| I <sub>(DIGVDD)</sub> | Digital supply current               | MODE 1                                                                          |      | 390  | 450  | mA     |
| I <sub>(DACVDD)</sub> | DAC supply current                   | f <sub>DAC</sub> = 1.25 GSPS, 2x interpolation, Mixer on, QMC on, invsinc on,   |      | 30   | 50   | mA     |
| I <sub>(CLKVDD)</sub> | Clock supply current                 | PLL enabled, 20-mA FS output, IF = 200 MHz                                      |      | 95   | 110  | mA     |
| P                     | Power dissipation                    |                                                                                 |      | 882  | 980  | mW     |
| I <sub>(AVDD)</sub>   | Analog supply current <sup>(5)</sup> |                                                                                 |      | 65   |      | mA     |
| I <sub>(DIGVDD)</sub> | Digital supply current               | MODE 2                                                                          |      | 385  |      | mA     |
| I <sub>(DACVDD)</sub> | DAC supply current                   | f <sub>DAC</sub> = 1.25 GSPS, 2x interpolation, Mixer on, QMC on, invsinc on,   |      | 30   |      | mA     |
| I <sub>(CLKVDD)</sub> | Clock supply current                 | PLL disabled, 20-mA FS output, IF = 200 MHz                                     |      | 70   |      | mA     |
| P                     | Power dissipation                    |                                                                                 |      | 800  |      | mW     |
| I <sub>(AVDD)</sub>   | Analog supply current <sup>(5)</sup> |                                                                                 |      | 65   |      | mA     |
| I <sub>(DIGVDD)</sub> | Digital supply current               | MODE 3                                                                          |      | 190  |      | mA     |
| I <sub>(DACVDD)</sub> | DAC supply current                   | f <sub>DAC</sub> = 625 MSPS, 2x interpolation, Mixer on, QMC on, invsinc off,   |      | 15   |      | mA     |
| I <sub>(CLKVDD)</sub> | Clock supply current                 | PLL disabled, 20-mA FS output, IF = 200 MHz                                     |      | 45   |      | mA     |
| P                     | Power dissipation                    |                                                                                 |      | 515  |      | mW     |
| I <sub>(AVDD)</sub>   | Analog supply current <sup>(5)</sup> |                                                                                 |      | 35   |      | mA     |
| I <sub>(DIGVDD)</sub> | Digital supply current               | MODE 4                                                                          |      | 395  |      | mA     |
| I <sub>(DACVDD)</sub> | DAC supply current                   | f <sub>DAC</sub> = 1.25 GSPS, 2x interpolation, Mixer on, QMC on, invsinc on,   |      | 30   |      | mA     |
| I <sub>(CLKVDD)</sub> | Clock supply current                 | PLL enabled, I/Q output sleep, IF = 200 MHz,                                    |      | 95   |      | mA     |
| P                     | Power dissipation                    |                                                                                 |      | 740  |      | mW     |
| I <sub>(AVDD)</sub>   | Analog supply current <sup>(5)</sup> |                                                                                 |      | 20   |      | mA     |
| I <sub>(DIGVDD)</sub> | Digital supply current               | Mode 5                                                                          |      | 10   |      | mA     |
| I <sub>(DACVDD)</sub> | DAC supply current                   | Power-Down mode: No clock,                                                      |      | 4    |      | mA     |
| I <sub>(CLKVDD)</sub> | Clock supply current                 | DAC on sleep mode (clock receiver sleep), I/Q output sleep, static data pattern |      | 10   |      | mA     |
| Р                     | Power dissipation                    |                                                                                 |      | 95   |      | mW     |
| I <sub>(AVDD)</sub>   | Analog supply current <sup>(4)</sup> |                                                                                 |      | 80   |      | mA     |
| I <sub>(DIGVDD)</sub> | Digital supply current               | Mode 6                                                                          |      | 200  |      | mA     |
| I <sub>(DACVDD)</sub> | DAC supply current                   | f <sub>DAC</sub> = 1 GSPS, 2x interpolation, Mixer off,                         |      | 25   |      | mA     |
| I <sub>(CLKVDD)</sub> | Clock supply current                 | QMC off, invsinc off, PLL enabled, 20-mA FS output, IF = 200 MHz                |      | 85   |      | mA     |
| P                     | Power dissipation                    |                                                                                 |      | 636  |      | mW     |

To ensure power supply accuracy and to account for power supply filter network loss at operating conditions, the use of the ATEST function in register config27 to check the internal power supply nodes is recommended.

Refer to Clarifications for DAC3482 Power Supply and Phase-Locked Loop Specification section for details.

Includes AVDD, PLLAVDD, and IOVDD.



## 6.6 Electrical Characteristics - Digital Specifications

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                       | TEST CONDITIONS                                     | MIN            | TYP | MAX   | UNIT  |
|---------------------|-------------------------------------------------|-----------------------------------------------------|----------------|-----|-------|-------|
| LVDS INI            | PUTS: D[15:0]P/N, DATA(                         | CLKP/N, FRAMEP/N, SYNCP/N, PARITYP/N <sup>(1)</sup> | ,              |     |       |       |
| $V_{A,B+}$          | Logic high differential input voltage threshold |                                                     | 200            |     |       | mV    |
| $V_{A,B-}$          | Logic low differential input voltage threshold  |                                                     |                |     | -200  | mV    |
| $V_{COM}$           | Input common mode                               |                                                     | 1.0            | 1.2 | 1.6   | V     |
| $Z_T$               | Internal termination                            |                                                     | 85             | 110 | 135   | Ω     |
| C <sub>L</sub>      | LVDS Input capacitance                          |                                                     |                | 2   |       | pF    |
| f <sub>INTERL</sub> | Interleaved LVDS data transfer rate             |                                                     |                |     | 1250  | MSPS  |
| f <sub>DATA</sub>   | Input data rate                                 | Word-wide interface mode                            |                |     | 625   | MSPS  |
|                     |                                                 | Byte-wide interface mode                            |                |     | 312.5 | IVIOI |
| CLOCK I             | NPUT (DACCLKP/N)                                |                                                     |                |     |       |       |
|                     | Differential voltage (2)                        | DACCLKP - DACCLKN                                   | 0.4            | 0.8 |       | V     |
|                     | Internally biased<br>common-mode<br>voltage     |                                                     |                | 0.2 |       | ٧     |
|                     | Single-ended input level (3)                    |                                                     | -0.4           |     |       | ٧     |
| OUTPUT              | STROBE (OSTRP/N)                                |                                                     |                |     |       |       |
|                     | Differential voltage                            | OSTRP - OSTRN                                       | 0.4            | 0.8 |       | V     |
|                     | Internally biased common-mode voltage           |                                                     |                | 0.2 |       | V     |
|                     | Single-ended input level (3)                    |                                                     | -0.4           |     |       | ٧     |
| CMOS IN             | ITERFACE: ALARM, SDO                            | , SDIO, SCLK, SDENB, SLEEP, RESETB, TXENABLI        | E              |     |       |       |
| $V_{IH}$            | High-level input voltage                        |                                                     | 2              |     |       | V     |
| $V_{IL}$            | Low-level input voltage                         |                                                     |                |     | 0.8   | V     |
| I <sub>IH</sub>     | High-level input current                        |                                                     | -40            |     | 40    | μΑ    |
| I <sub>IL</sub>     | Low-level input current                         |                                                     | -40            |     | 40    | μΑ    |
| C <sub>I</sub>      | CMOS input capacitance                          |                                                     |                | 2   |       | pF    |
| $V_{OH}$            | ALARM, SDO, SDIO                                | $I_{load} = -100 \mu A$                             | IOVDD –<br>0.2 |     |       | V     |
| <b>▼</b> UH         | ALAH IIVI, ODO, ODIO                            | I <sub>load</sub> = -2 mA                           | 0.8 x<br>IOVDD |     |       | V     |
| Va                  | ALARM, SDO, SDIO                                | I <sub>load</sub> = 100 μA                          |                |     | 0.2   | V     |
| $V_{OL}$            | ALAI IIVI, SDO, SDIO                            | I <sub>load</sub> = 2 mA                            |                |     | 0.5   | V     |

See LVDS Inputs section for terminology.
Standard high swing LVPECL clock signal should be applied for best performance.
Indicates the minimum voltage that can be applied to the DACCLK and OSTR differential pins in single-ended fashion.



## 6.7 Electrical Characteristics – AC Specifications

over recommended operating free-air temperature range, nominal supplies, IOUT<sub>ES</sub> = 20 mA (unless otherwise noted)

|                     | PARAMETER                                                             | TEST CONDITIONS                                                  | MIN TYP MAX | UNIT    |
|---------------------|-----------------------------------------------------------------------|------------------------------------------------------------------|-------------|---------|
| ANALOG              | OUTPUT <sup>(1)</sup>                                                 |                                                                  | ·           |         |
|                     |                                                                       | PLL OFF                                                          | 1250        |         |
| $f_{DAC}$           | Maximum DAC rate <sup>(2)</sup>                                       | PLL ON - devices without enhanced test coverage                  | 1000        | MSPS    |
|                     |                                                                       | PLL ON - devices with enhanced test coverage                     | 1250        |         |
| AC PERF             | FORMANCE <sup>(3)</sup>                                               |                                                                  |             |         |
|                     |                                                                       | f <sub>DAC</sub> = 1.25 GSPS, f <sub>OUT</sub> = 20 MHz          | 82          |         |
| SFDR                | Spurious free dynamic range (0 to f <sub>DAC</sub> /2) tone at 0 dBFS | $f_{DAC} = 1.25 GSPS$ , $f_{OUT} = 50 MHz$                       | 77          | dBc     |
|                     |                                                                       | $f_{DAC} = 1.25 GSPS$ , $f_{OUT} = 70 MHz$                       | 72          |         |
|                     | Third-order two-tone                                                  | $f_{DAC} = 1.25 \text{ MSPS}, f_{OUT} = 30 \pm 0.5 \text{ MHz}$  | 81          |         |
| IMD3                | intermodulation distortion                                            | $f_{DAC} = 1.25 \text{ GSPS}, f_{OUT} = 50 \pm 0.5 \text{ MHz}$  | 79          | dBc     |
|                     | Each tone at -12 dBFS                                                 | $f_{DAC} = 1.25 \text{ GSPS}, f_{OUT} = 100 \pm 0.5 \text{ MHz}$ | 77.5        |         |
| NSD                 | Noise spectral density                                                | $f_{DAC} = 1.25 GSPS$ , $f_{OUT} = 10 MHz$                       | 160         | dBc/Hz  |
| NOD                 | Tone at 0dBFS                                                         | $f_{DAC} = 1.25 GSPS$ , $f_{OUT} = 80 MHz$                       | 155         | UDC/112 |
|                     | Adjacent channel leakage                                              | f <sub>DAC</sub> = 1.2288 GSPS, f <sub>OUT</sub> = 30.72 MHz     | 77          |         |
| ACLR <sup>(4)</sup> | ratio, single carrier                                                 | f <sub>DAC</sub> = 1.2288 GSPS, f <sub>OUT</sub> = 153.6 MHz     | 74          | dBc     |
| ACLK                | Alternate channel leakage                                             | $f_{DAC} = 1.2288 \text{ GSPS}, f_{OUT} = 30.72 \text{ MHz}$     | 82          | UBC     |
|                     | ratio, single carrier                                                 | f <sub>DAC</sub> = 1.2288 GSPS, f <sub>OUT</sub> = 153.6 MHz     | 80          |         |
|                     | Channel isolation                                                     | f <sub>DAC</sub> = 1.25 GSPS, f <sub>OUT</sub> = 10 MHz          | 84          | dBc     |

- (1) Measured single ended into  $50-\Omega$  load.
- Refer to *Clarifications for DAC3482 Power Supply and Phase-Locked Loop Specification* section for details. 4:1 transformer output termination, 50-Ω doubly terminated load.
- Single carrier, W-CDMA with 3.84-MHz BW, 5-MHz spacing, centered at IF, PAR = 12dB. TESTMODEL 1, 10 ms

## 6.8 Electrical Characteristics - Phase-Locked Loop Specifications

over operating free-air temperature range (unless otherwise noted)

| PARAMETER         | TEST CONDITIONS                                 |                             | MIN <sup>(1)</sup> | TYP <sup>(1)</sup> MAX <sup>(1)</sup> | UNIT |
|-------------------|-------------------------------------------------|-----------------------------|--------------------|---------------------------------------|------|
|                   |                                                 | b111111 / 63                | 3900               | 4000                                  | MHz  |
|                   |                                                 | b111010 / 58                | 3850               | 3950                                  | MHz  |
|                   |                                                 | b110110 / 54                | 3800               | 3900                                  | MHz  |
|                   |                                                 | b110010 / 50                | 3770               | 3840                                  | MHz  |
| Dhaga lasked lase | CONFIG26, pll_vco(5:0) - binary value / decimal | b101110 / 46                | 3730               | 3790                                  | MHz  |
| Phase-locked loop | value                                           | b101010 / 42                | 3690               | 3750                                  | MHz  |
|                   |                                                 | b100110 / 38                | 3650               | 3700                                  | MHz  |
|                   |                                                 | b100010 / 34                | 3600               | 3650                                  | MHz  |
|                   |                                                 | b011110 / 30                | 3580               | 3600                                  | MHz  |
|                   |                                                 | b010111 / 23 <sup>(2)</sup> |                    |                                       |      |

- On-chip VCO range
- Tested at 3500 MHz

# 6.9 Timing Requirements - Digital Specifications

| 0.9 111           | illig nequirelli | ents - Digital Specifications                                                                                                 |     |     |                                       |      |
|-------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------------------------------|------|
|                   |                  |                                                                                                                               | MIN | NOM | MAX                                   | UNIT |
| CLOCK IN          | NPUT (DACCLKP/N) |                                                                                                                               |     |     |                                       |      |
|                   | Duty cycle       |                                                                                                                               | 40% |     | 60%                                   |      |
|                   | DACCLKP/N inp    | out frequency                                                                                                                 |     |     | 1250                                  | MHz  |
| OUTPUT            | STROBE (OSTRP/N) |                                                                                                                               | •   |     | •                                     |      |
| f <sub>OSTR</sub> | Frequency        | $f_{OSTR} = f_{DACCLK} / (n \times 8 \times Interp)$ where n is any positive integer, $f_{DACCLK}$ is DACCLK frequency in MHz |     | (   | f <sub>DACCLK</sub> /<br>(8 x interp) | MHz  |
|                   | Duty cycle       |                                                                                                                               |     | 50% |                                       |      |



# **Timing Requirements - Digital Specifications (continued)**

|                      |                                        |                                                           |          |           | MIN                     | NOM | MAX | UNIT |
|----------------------|----------------------------------------|-----------------------------------------------------------|----------|-----------|-------------------------|-----|-----|------|
|                      | JT TIMING SPECIFIC                     |                                                           |          |           |                         |     |     |      |
| Timing LVDS          | inputs: D[15:0]P/N,                    | FRAMEP/N, SYNCP/N, PARITYP/N, dou<br>∣                    |          |           |                         |     |     |      |
|                      |                                        |                                                           | _        | 6 Setting |                         |     |     |      |
|                      |                                        |                                                           | datadly  | clkdly    | 150                     |     |     |      |
|                      |                                        |                                                           | 0        | 0         | 100                     |     |     |      |
|                      |                                        |                                                           |          |           | 50                      |     |     |      |
|                      |                                        |                                                           | 0        | 3         | 0                       |     |     |      |
|                      | Setup time,                            |                                                           | 0        | 4         | -50                     |     |     |      |
| t <sub>s(DATA)</sub> | D[15:0]P/N,                            | FRAMEP/N reset and frame indicator                        | 0        | 5         | -100                    |     |     |      |
|                      | FRAMEP/N,<br>SYNCP/N and               | latched on rising edge of DATACLKP/N.                     | 0        | 6         | -150                    |     |     |      |
| (DATA)               | PARITYP/N, valid                       | FRAMEP/N parity bit latched on falling                    | 0        | 7         | -200                    |     |     | ps   |
|                      | to either edge of DATACLKP/N           | edge of DATACLKP/N.                                       | 1        | 0         | 200                     |     |     | ρŧ   |
|                      | DATAOLINI /IN                          |                                                           | 2        | 0         | 250                     |     |     |      |
|                      |                                        |                                                           | 3        | 0         | 300                     |     |     |      |
|                      |                                        |                                                           | 4        | 0         | 350                     |     |     |      |
|                      |                                        |                                                           | 5        | 0         | 400                     |     |     |      |
|                      |                                        |                                                           | 6        | 0         | 450                     |     |     |      |
|                      |                                        |                                                           | 7        | 0         | 500                     |     |     |      |
|                      |                                        |                                                           |          | 6 Setting |                         |     |     |      |
|                      |                                        |                                                           | datadly  | clkdly    |                         |     |     |      |
|                      |                                        |                                                           | 0        | 0         | 350                     |     |     |      |
|                      |                                        |                                                           | 0        | 1         | 400                     |     |     |      |
|                      |                                        |                                                           | 0        | 2         | 450                     |     |     |      |
|                      |                                        |                                                           | 0        | 3         | 500                     |     |     |      |
|                      | Hold time,                             |                                                           | 0        | 4         | 550                     |     |     |      |
|                      | D[15:0]P/N,                            | FRAMEP/N reset and frame indicator                        | 0        | 5         | 600                     |     |     |      |
| (DATA)               | FRAMEP/N,<br>SYNCP/N and               | latched on rising edge of DATACLKP/N.                     | 0        | 6         | 650                     |     |     | ps   |
| I(DATA)              | PARITYP/N, valid                       | FRAMEP/N parity bit latched on falling                    | 0        | 7         | 700                     |     |     |      |
|                      | after either edge of DATACLKP/N        | edge of DATACLKP/N.                                       | 1        | 0         | 300                     |     |     |      |
|                      | 27117102111711                         |                                                           | 2        | 0         | 250                     |     |     |      |
|                      |                                        |                                                           | 3        | 0         | 200                     |     |     |      |
|                      |                                        |                                                           | 4        | 0         | 150                     |     |     |      |
|                      |                                        |                                                           | 5        | 0         | 100                     |     |     |      |
|                      |                                        |                                                           | 6        | 0         | 50                      |     |     |      |
|                      |                                        |                                                           | 7        | 0         | 0                       |     |     |      |
| FRAME_SYNC)          | FRAMEP/N and<br>SYNCP/N pulse<br>width | f <sub>DATACLK</sub> is DATACLK frequency in MHz          | <u>I</u> | I         | 1/2f <sub>DATACLK</sub> |     |     | ns   |
| IMING OUTF           |                                        | L<br>DACCLKP/N <i>rising edge</i> LATCHING <sup>(1)</sup> | )        |           | l                       |     |     |      |
| s(OSTR)              |                                        | /N valid to rising edge of DACCLKP/N                      |          |           | 0                       |     |     | ps   |
| h(OSTR)              | Hold time, OSTRP/N                     | N valid after rising edge of DACCLKP/N                    |          |           | 300                     |     |     | ps   |

<sup>(1)</sup> OSTR is required in Dual Sync Sources mode. In order to minimize the skew it is recommended to use the same clock distribution device such as Texas Instruments CDCE62005 or LMK0480x family to provide the DACCLK and OSTR signals to all the DAC3482 devices in the system. Swap the polarity of the DACCLK outputs with respect to the OSTR ones to establish proper phase relationship.



# **Timing Requirements - Digital Specifications (continued)**

|                          |                            |                                                 | MIN | NOM M | AX UNIT |
|--------------------------|----------------------------|-------------------------------------------------|-----|-------|---------|
| TIMING SYN               | C INPUT: DACCLKF           | P/N rising edge LATCHING <sup>(2)</sup>         |     |       |         |
| t <sub>s(SYNC_PLL)</sub> | Setup time, SYNC           | P/N valid to rising edge of DACCLKP/N           |     | 200   | ps      |
| t <sub>h(SYNC_PLL)</sub> | Hold time, SYNCP           | /N valid after rising edge of DACCLKP/N         |     | 300   | ps      |
| TIMING SER               | IAL PORT                   |                                                 |     |       |         |
| t <sub>s(SDENB)</sub>    | Setup time, SDEN           | B to rising edge of SCLK                        | 20  |       | ns      |
| t <sub>s(SDIO)</sub>     | Setup time, SDIO           | valid to rising edge of SCLK                    | 10  |       | ns      |
| t <sub>h(SDIO)</sub>     | Hold time, SDIO va         | alid to rising edge of SCLK                     | 5   |       | ns      |
|                          | Period of SCLK             | Register config6 read (temperature sensor read) | 1   |       | μs      |
| t(SCLK)                  | Period of SCLK             | All other registers                             | 100 |       | ns      |
| t <sub>d(Data)</sub>     | Data output delay          | after falling edge of SCLK                      |     | 10    | ns      |
| t <sub>RESET</sub>       | Minimum RESETB pulse width |                                                 |     | 25    | ns      |

<sup>(2)</sup> SYNC is required to synchronize the PLL circuit in multiple devices. The SYNC signal must meet the timing relationship with respect to the reference clock (DACCLKP/N) of the on-chip PLL circuit.

### 6.10 Switching Characteristics – AC Specifications

over recommended operating free-air temperature range, nominal supplies, IOUT<sub>FS</sub> = 20 mA (unless otherwise noted)

|                     | PARAMETER                    |                                                                             | TEST CONDITIONS                                                                        | MIN | TYP  | MAX | UNIT                   |
|---------------------|------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|------|-----|------------------------|
| ANALOG (            | OUTPUT <sup>(1)</sup>        |                                                                             | ,                                                                                      |     |      |     |                        |
| t <sub>s(DAC)</sub> | Output settling time to 0.1% | Transition                                                                  | : Code 0x0000 to 0xFFFF                                                                |     | 10   |     | ns                     |
| t <sub>pd</sub>     | Output propagation delay     |                                                                             | uts are updated on the falling edge of DAC es not include Digital Latency (see below). |     | 2    |     | ns                     |
| $t_{r(IOUT)}$       | Output rise time 10% to 90%  |                                                                             |                                                                                        |     | 220  |     | ps                     |
| $t_{f(IOUT)}$       | Output fall time 90% to 10%  |                                                                             |                                                                                        |     | 220  |     | ps                     |
|                     | Digital latency              | 8-bit<br>interface                                                          | No interpolation, FIFO enabled, Mixer off, QMC off, Inverse sinc off                   |     | 250  |     | DAC<br>clock<br>cycles |
|                     |                              |                                                                             | 2x Interpolation                                                                       |     | 212  |     |                        |
|                     |                              |                                                                             | 4x Interpolation                                                                       |     | 372  |     |                        |
|                     |                              |                                                                             | 8x Interpolation                                                                       |     | 723  |     |                        |
|                     |                              |                                                                             | 16x Interpolation                                                                      |     | 1440 |     |                        |
|                     |                              | 16-bit<br>interface                                                         | No interpolation, FIFO enabled, Mixer off, QMC off, Inverse sinc off                   |     | 140  |     |                        |
|                     |                              |                                                                             | 2x Interpolation                                                                       |     | 228  |     |                        |
|                     |                              |                                                                             | 4x Interpolation                                                                       |     | 417  |     |                        |
|                     |                              |                                                                             | 8x Interpolation                                                                       |     | 817  |     |                        |
|                     |                              |                                                                             | 16x Interpolation                                                                      |     | 1630 |     |                        |
|                     |                              | Fine mixer                                                                  |                                                                                        |     | 24   |     |                        |
|                     |                              | QMC                                                                         |                                                                                        |     | 32   |     |                        |
|                     |                              | Inverse sinc                                                                |                                                                                        |     | 36   |     |                        |
| Power-up<br>Time    | DAC wake-up time             | IOUT curr<br>sleep                                                          | IOUT current settling to 1% of IOUT <sub>FS</sub> from output sleep                    |     | 2    |     |                        |
|                     | DAC sleep time               | IOUT current settling to less than 1% of IOUT <sub>FS</sub> in output sleep |                                                                                        |     | 2    |     | μs                     |

(1) Measured single ended into  $50-\Omega$  load.



## 6.11 Typical Characteristics

All plots are at 25°C, nominal supply voltage,  $f_{DAC}$  = 1250 MSPS, 4x interpolation, NCO enabled, Mixer Gain disabled, QMC enabled with gain set at 1446 for both I/Q channels, 0 dBFS digital input, 20-mA full-scale output current with 4:1 transformer (unless otherwise noted)



Product Folder Links: DAC3482

Copyright © 2011-2015, Texas Instruments Incorporated



All plots are at 25°C, nominal supply voltage,  $f_{DAC}$  = 1250 MSPS, 4x interpolation, NCO enabled, Mixer Gain disabled, QMC enabled with gain set at 1446 for both I/Q channels, 0 dBFS digital input, 20-mA full-scale output current with 4:1 transformer (unless otherwise noted)



Submit Documentation Feedback



All plots are at 25°C, nominal supply voltage,  $f_{DAC}$  = 1250 MSPS, 4x interpolation, NCO enabled, Mixer Gain disabled, QMC enabled with gain set at 1446 for both I/Q channels, 0 dBFS digital input, 20-mA full-scale output current with 4:1 transformer (unless otherwise noted)





All plots are at 25°C, nominal supply voltage,  $f_{DAC}$  = 1250 MSPS, 4x interpolation, NCO enabled, Mixer Gain disabled, QMC enabled with gain set at 1446 for both I/Q channels, 0 dBFS digital input, 20-mA full-scale output current with 4:1 transformer (unless otherwise noted)



Submit Documentation Feedback



All plots are at 25°C, nominal supply voltage,  $f_{DAC}$  = 1250 MSPS, 4x interpolation, NCO enabled, Mixer Gain disabled, QMC enabled with gain set at 1446 for both I/Q channels, 0 dBFS digital input, 20-mA full-scale output current with 4:1 transformer (unless otherwise noted)





All plots are at 25°C, nominal supply voltage,  $f_{DAC}$  = 1250 MSPS, 4x interpolation, NCO enabled, Mixer Gain disabled, QMC enabled with gain set at 1446 for both I/Q channels, 0 dBFS digital input, 20-mA full-scale output current with 4:1 transformer (unless otherwise noted)



Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



All plots are at 25°C, nominal supply voltage,  $f_{DAC}$  = 1250 MSPS, 4x interpolation, NCO enabled, Mixer Gain disabled, QMC enabled with gain set at 1446 for both I/Q channels, 0 dBFS digital input, 20-mA full-scale output current with 4:1 transformer (unless otherwise noted)



Submit Documentation Feedback



All plots are at 25°C, nominal supply voltage,  $f_{DAC}$  = 1250 MSPS, 4x interpolation, NCO enabled, Mixer Gain disabled, QMC enabled with gain set at 1446 for both I/Q channels, 0 dBFS digital input, 20-mA full-scale output current with 4:1 transformer (unless otherwise noted)



Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



## 7 Detailed Description

#### 7.1 Overview

The DAC3482 is a very low power, high dynamic range, dual-channel, 16-bit digital-to-analog converter (DAC) with a sample rate as high as 1.25 GSPS.

The device includes features that simplify the design of complex transmit architectures: 2x to 16x digital interpolation filters with over 90 dB of stop-band attenuation simplify the data interface and reconstruction filters. A complex mixer allows flexible carrier placement. A high-performance low jitter clock multiplier simplifies clocking of the device without significant impact on the dynamic range. The digital Quadrature Modulator Correction (QMC) enables complete IQ compensation for gain, offset, phase, and group delay between channels in direct up-conversion applications.

Digital data is input to the device through a flexible LVDS data bus with on-chip termination. Data can be input either word-wide or byte-wide. The device includes a FIFO, data pattern checker and parity test to ease the input interface. The interface also allows full synchronization of multiple devices.

### 7.2 Functional Block Diagram





### 7.3 Feature Description

#### 7.3.1 Serial Interface

The serial port of the DAC3482 is a flexible serial interface which communicates with industry standard microprocessors and microcontrollers. The interface provides read/write access to all registers used to define the operating modes of DAC3482. It is compatible with most synchronous transfer formats and can be configured as a 3 or 4-pin interface by *sif4\_ena* in register *config2*. In both configurations, SCLK is the serial interface input clock and SDENB is serial interface enable. For 3-pin configuration, SDIO is a bidirectional pin for both data in and data out. For 4 pin configuration, SDIO is data in only and SDO is data out only. Data is input into the device with the rising edge of SCLK. Data is output from the device on the falling edge of SCLK.

Each read/write operation is framed by signal SDENB (Serial Data Enable Bar) asserted low. The first frame byte is the instruction cycle which identifies the following data transfer cycle as read or write as well as the 7-bit address to be accessed. Table 1 below indicates the function of each bit in the instruction cycle and is followed by a detailed description of each bit. The data transfer cycle consists of two bytes.

Table 1. Instruction Byte of the Serial Interface

| Bit         | 7 (MSB) | 6  | 5  | 4  | 3  | 2  | 1  | 0 (LSB) |
|-------------|---------|----|----|----|----|----|----|---------|
| Description | R/W     | A6 | A5 | A4 | А3 | A2 | A1 | A0      |

**R/W** Identifies the following data transfer cycle as a read or write operation. A high indicates a read operation from DAC3482 and a low indicates a write operation to DAC3482.

[A6: A0] Identifies the address of the register to be accessed during the read or write operation.

Figure 49 shows the serial interface timing diagram for a DAC3482 write operation. SCLK is the serial interface clock input to DAC3482. Serial data enable SDENB is an active low input to DAC3482. SDIO is serial data in. Input data to DAC3482 is clocked on the rising edges of SCLK.



Figure 49. Serial Interface Write Timing Diagram

Figure 50 shows the serial interface timing diagram for a DAC3482 read operation. SCLK is the serial interface clock input to DAC3482. Serial data enable SDENB is an active low input to DAC3482. SDIO is serial data in during the instruction cycle. In 3-pin configuration, SDIO is data out from the DAC3482 during the data transfer cycle, while SDO is in a high-impedance state. In 4-pin configuration, SDO is data out from the DAC3482 during the data transfer cycle. At the end of the data transfer, SDIO and SDO will output low on the final falling edge of SCLK until the rising edge of SDENB when they will 3-state.





Figure 50. Serial Interface Read Timing Diagram

#### 7.3.2 Data Interface

The DAC3482 has a 16-bit LVDS bus that accepts 16-bit I and Q data in either word-wide or byte-wide formats. In word-wide mode data is sent through a 16-bit bus while in byte-wide mode an 8-bit bus is used. The selection between the two modes is done through 16bit\_in in the config2 register. The LVDS bus inputs in each mode are shown in Table 2.

**Table 2. LVDS Bus Input Assignment** 

| INPUT MODE               | PINS   |
|--------------------------|--------|
| Word-wide                | D[150] |
| Byte-wide <sup>(1)</sup> | D[70]  |

<sup>(1)</sup> The unused pins can be left floating. For word-by-word parity and IO pattern checker functionality, the pins need to have known logic values for valid functionality.

Data is sampled by the LVDS double data rate (DDR) clock DATACLK. Setup and hold requirements must be met for proper sampling.

For both input bus modes, a sync signal, either FRAME or SYNC, can sync the FIFO read and/or write pointers. In byte-wide mode the sync source is needed to establish the correct sample boundaries.

The sync signal, either FRAME or SYNC, can be either a pulse or a periodic signal where the sync period corresponds to multiples of 8 samples. FRAME or SYNC is sampled by a rising edge in DATACLK. The pulsewidth ( $t_{(FRAME\ SYNC)}$ ) needs to be at least equal to ½ of the DATACLK period.

For both input bus mode, the value in FRAME sampled by the next falling edge in DATACLK can be used as a block parity value. This feature is enabled by setting *frame\_parity\_ena* in register *config1* to 1b. Refer to *Parity Check Test* section for more detail.

#### 7.3.2.1 Word-Wide Format

The word-wide format is selected by setting 16bit\_in to 1b in the *config2* register. In this mode the 16-bit data for channels I and Q is word-wide interleaved in the form  $I_0$ ,  $Q_0$ ,  $I_1$ ,  $Q_1$ ... into the D[15:0] 16-bit bus. Data into the DAC3482 is formatted according to the diagram shown in Figure 51 where index 0 is the data LSB and index 15 is the data MSB.





Figure 51. Word-Wide Data Transmission Format

For word-wide format only. The FIFO read and write pointers can also be synced by SIF SYNC as the third option if multi-device synchronization is not needed. In this sync mode,  $syncsel\_data\_formatter(1:0)$  in register config32 can be set to 10b or 11b. The  $syncsel\_fifoin(3:0)$  and  $syncsel\_fifoout(3:0)$  in register config32 need to be both set to 1000b for the SIF SYNC option.

#### 7.3.2.2 Byte-Wide Format

The byte-wide format is selected by setting  $16bit_i$  to 0b in the config2 register. In this mode the 16-bit data for channels I and Q is byte-wide interleaved in the form  $I_0[15:8]$ ,  $I_0[7:0]$ ,  $Q_0[15:8]$ ,  $Q_0[7:0]$ ,  $I_1[15:8]$ ... into the D[7:0] 8-bit bus. Data into the DAC3482 is formatted according to the diagram shown in Figure 52 where index 0 is the data LSB and index 15 is the data MSB. A rising edge transition of the sync signal, either FRAME or SYNC, is used to establish the correct sample boundaries.



Figure 52. Byte-Wide Data Transmission Format

#### 7.3.3 Input FIFO

The DAC3482 includes a 2-channel, 16-bits wide, and 8-samples deep input FIFO which acts as an elastic buffer. The purpose of the FIFO is to absorb any timing variations between the input data and the internal DAC data rate clock such as the ones resulting from clock-to-data variations from the data source.



Figure 53 shows a simplified block diagram of the FIFO. The following sections provide brief overviews of the FIFO, device synchronization, and device clocking. For more details of the topics, refer to application report SLAA584.



Figure 53. DAC3482 FIFO Block Diagram

Data is written to the device on the rising and falling edges of DATACLK. Each 32-bit wide sample (16-bit I-data and 16-bit Q-data) is written into the FIFO at the address indicated by the write pointer. Similarly, data from the FIFO is read by the FIFO Out Clock 32-bits at a time from the address indicated by the read pointer. The FIFO Out Clock is generated internally from the DACCLK signal. Its rate is equal to DACCLK/2/Interpolation for wordwide data transmission, or DACCLK/Interpolation for byte-wide data transmission. Each time a FIFO write or FIFO read is done the corresponding pointer moves to the next address.

The reset position for the FIFO read and write pointers is set by default to addresses 0 and 4 as shown in Figure 53. This offset gives optimal margin within the FIFO. The default read pointer location can be set to another value using *fifo\_offset(2:0)* in register *config9* (address 4 by default). Under normal conditions data is written-to and read-from the FIFO at the same rate and consequently the write and read pointer gap remains constant. If the FIFO write and read rates are different, the corresponding pointers will be cycling at different speeds which could result in pointer collision. Under this condition the FIFO attempts to read and write data from the same address at the same time which will result in errors and thus must be avoided.

The write pointer sync source is selected by *syncsel\_fifoin(3:0)* in register *config32*. In most applications either FRAME or SYNC is used to reset the write pointer. Unlike DATA, the sync signal is latched only on the rising edges of DATACLK. A rising edge on the sync signal source causes the pointer to return to its original position.



Similarly, the read pointer sync source is selected by <code>syncsel\_fifoout(3:0)</code>. The write pointer sync source can be set to reset the read pointer as well. In this case, the FIFO Out clock will recapture the write pointer sync signal to reset the read pointer. This clock domain transfer (DATACLK to FIFO Out Clock) results in phase ambiguity of the reset signal, and will create latency variation based on the capture edge of the FIFO Out Clock. Since the reset signal also synchronizes the clock divider circuit for the FIFO Out clock generation, the latency variation also includes the capture edge of the DACCLK cycle in the clock divider stage. Ultimately, the variation in capture edge of both the FIFO Out clock and the DACCLK limits the precise control of the output timing latency. The full latency control of the DAC will be difficult and is not recommended in this setup.

#### **NOTE**

For full latency control of the DAC, refer to the *Dual Sync Source Mode* section of the datasheet.

To alleviate this, the device offers the alternative of resetting the FIFO read pointer independently of the write pointer by using the OSTR signal. The OSTR signal is sampled by DACCLK and must satisfy the timing requirements in the specifications table. In order to minimize the skew it is recommended to use the same clock distribution device such as Texas Instruments CDCE62005 or LMK0480x family to provide the DACCLK and OSTR signals to all the DAC3482 devices in the system. Swapping the polarity of the DACCLK outputs with respect to the OSTR ones establishes proper phase relationship.

The FIFO pointers reset procedure can be done periodically or only once during initialization as the pointers automatically return to the initial position when the FIFO has been filled. To reset the FIFO periodically, the signals to sync the FIFO read and write pointer can repeat at multiples of 8 FIFO samples when the data interface is byte-wide format. When the data interface is word-wide format, the signal to sync the FIFO read and write pointer can repeat at multiples of 16 FIFO samples.

The frequency limitation for FRAME and SYNC signals are the following:

$$f_{\text{sync}} = f_{\text{DATACLK}}/(n \times 16) \tag{1}$$

where n = 1, 2, ... can repeat multiples of 8 FIFO samples for Byte-Wide Mode

$$f_{\text{sync}} = f_{\text{DATACLK}}/(n \times 16) \tag{2}$$

where n = 1, 2, ... can repeat multiples of 16 FIFO samples for Word-Wide Mode

The frequency limitation for the OSTR signal is the following:

$$f_{OSTB} = f_{DAC}/(n \text{ x interpolation x 8})$$
 (3)

where n = 1, 2, ... can repeat multiples of 8 FIFO samples for Byte-Wide Mode

$$f_{OSTR} = f_{DAC}/(n \text{ x interpolation x 16})$$
 (4)

where n = 1, 2, ... can repeat multiples of 16 FIFO samples for World-Wide Mode

The frequencies above are at maximum when n = 1. This is when the FRAME, SYNC, or OSTR have a rising edge transition every 8 or 16 FIFO samples. The occurrence can be made less frequent by setting n > 1, for example, every  $n \times 8$  or  $n \times 16$  FIFO samples.





Figure 54. FIFO Write and Read Descriptions (Example shown with Word-Wide Mode)

## 7.3.4 FIFO Modes of Operation

The DAC3482 input FIFO can be completely bypassed through registers *config0* and *config32*. The register configuration for each mode is described in Table 3.

| Register | Control Bits         |  |  |
|----------|----------------------|--|--|
| config0  | fifo_ena             |  |  |
| config32 | syncsel_fifoout(3:0) |  |  |

**Table 3. FIFO Operation Modes** 

|                       | config0 and config32 FIFO Bits |                 |             |                                   |                                   |  |  |
|-----------------------|--------------------------------|-----------------|-------------|-----------------------------------|-----------------------------------|--|--|
| FIFO MODE             | fifo_ena                       | syncsel_fifoout |             |                                   |                                   |  |  |
|                       |                                | BIT 3: sif_sync | BIT 2: OSTR | BIT 1: FRAME                      | BIT 0: SYNC                       |  |  |
| Dual Sync Sources     | 1                              | 0               | 1           | 0                                 | 0                                 |  |  |
| Single Sync<br>Source | 1                              | 0               | 0           | 1 or 0 Depends on the sync source | 1 or 0 Depends on the sync source |  |  |
| Bypass                | 0                              | X               | X           | X                                 | X                                 |  |  |

#### 7.3.4.1 Dual Sync Source Mode

This is the recommended mode of operation for those applications that require precise control of the output timing. In Dual Sync Sources mode, the FIFO write and read pointers are reset independently. The FIFO write pointer is reset using the LVDS FRAME or SYNC signal, and the FIFO read pointer is reset using the LVPECL OSTR signal. This allows LVPECL OSTR signal to control the phase of the output for either a single chip or multiple chips. Multiple devices can be fully synchronized in this mode.



#### 7.3.4.2 Single Sync Source Mode

In Single Sync Source mode, the FIFO write and read pointers are reset from the same source, either LVDS FRAME or LVDS SYNC signal. As described in the *Input FIFO* section, this mode has latency variations in both the FIFO Out clock and DAC clock between the multiple DAC devices. Applications requiring exact output latency control will need Dual Sync Sources mode instead of Single Sync Source mode. A single rising edge for FIFO and clock divider is recommended in this mode. Periodic sync signal is not recommended due to non-deterministic latency of the sync signal through the clock domain transfer.

In this mode, there is a chance for FIFO pointers 2 away alarm (or possibly 1 away alarm) to occur at initial setup/syncing. This is the result of Single Sync Source mode having 0 to 3 address location slip, which is caused by the asynchronous handoff of the sync signal occurring between the DATACLK zone and DACCLK zone. The asynchronous relationship between the clock domains means there could be a slip (from nominal) in the READ and Write pointers at initial syncing. For example, with the default programming of FIFO Offset of 4, the actual FIFO Offset may be 3, 2, or in some instances, 1. Please note that in this mode, the nominal address location slip is 0 with the possibility getting less for each increase in slip amount. Also, the slip does not continue to occur as the device functions, but the READ/WRITE pointers may not be at optimal settings.

In situation of alarm occurrence:.

- 1. Adjust the FIFO offset accordingly and resynchronize the FIFO, data formatter, etc such that there are no alarm reported or at least only 2 away alarm is reported.
- 2. The FIFO collision alarm is a warning of the system since the read and write processes occur at the same pointer. However, the FIFO 1 away or 2 away alarms are informational for the system designer. The important thing for these two alarms is that the alarm should not get closer to collision during normal operation. If 1 away alarm and alarm collision starts to occur, it is a warning to check for system errors. The system should have an interrupt or algorithm to fix the error and resynchronize the alarm appropriately.

#### 7.3.4.3 Bypass Mode

In FIFO bypass mode, the FIFO block is not used. As a result the input data is handed off from the DATACLK to the DACCLK domain without any compensation. In this mode the relationship between DATACLK and DACCLK is critical and used as a synchronizing mechanism for the internal logic. Due to this constraint this mode is not recommended. The effects of bypassing the FIFO are the following:

- 1. The FIFO pointers have no effect on the data path or handoff.
- 2. The FIFO will not be able to pass the controls signals from the LVDS FRAME and LVDS SYNC to digital circuits after the FIFO. These digital circuits mainly are quadrature modulation correction circuits, complex mixer circuit, and numerical controlled oscillator circuits.

#### 7.3.5 Clocking Modes

The DAC3482 has a dual clock setup in which a DAC clock signal is used to clock the DAC cores and internal digital logic and a separate DATA clock is used to clock the input LVDS receivers and FIFO input. The DAC3482 DAC clock signal can be sourced directly or generated through an on-chip low-jitter phase-locked loop (PLL).

In those applications requiring extremely low noise it is recommended to bypass the PLL and source the DAC clock directly from a high-quality external clock to the DACCLK input. In most applications system clocking can be simplified by using the on-chip PLL to generate the DAC core clock while still satisfying performance requirements. In this case the DACCLK pins are used as the reference frequency input to the PLL.



Figure 55. Top Level Clock Diagram

B0452-01

Submit Documentation Feedback



#### 7.3.5.1 PLL Bypass Mode

In PLL bypass mode a very high quality clock is sourced to the DACCLK inputs. This clock is used to directly clock the DAC3482 DAC sample rate clock. This mode gives the device best performance and is recommended for extremely demanding applications.

The bypass mode is selected by setting the following:

- 1. pll\_ena bit in register config24 to 0b to bypass the PLL circuitry.
- 2. pll sleep bit in register config26 to 1b to put the PLL and VCO into sleep mode.

#### 7.3.5.2 PLL Mode

In this mode the clock at the DACCLK input functions as a reference clock source to the on-chip PLL. The on-chip PLL will then multiply this reference clock to supply a higher frequency DAC sample rate clock. Figure 56 shows the block diagram of the PLL circuit.



Figure 56. PLL Block Diagram

The DAC3482 PLL mode is selected by setting the following:

- 1. *pll ena* bit in register *config24* to 1b to route to the PLL clock path.
- 2. pll\_sleep bit in register config26 to 0b to enable the PLL and VCO.

The output frequency of the VCO is designed to be the in the range from 3.3 GHz to 4.0 GHz. The prescaler value, pll\_p(2:0) in register config24, should be chosen such that the product of the prescaler value and DAC sample rate clock is within the VCO range. To maintain optimal PLL loop, the coarse tune bits, pll\_vco(5:0) in register config26, can adjust the center frequency of the VCO towards the product of the prescaler value and DAC sample rate clock. Figure 57 shows a typical relationship between coarse tune bits and VCO center frequency. For the recommended pll\_vco(5:0) setting over free-air temperature, refer to *Electrical Characteristics* - *Phase-Locked Loop Specifications* for details.



Figure 57. Typical PLL/VCO Lock Range vs Coarse Tuning Bits

If the corresponding pll\_vco(5:0) setting and the VCO frequency of interest are not in *Electrical Characteristics* - *Phase-Locked Loop Specifications*, TI recommends the use of the typical pll\_vco(5:0) value found in Figure 57 along with implementation of PLL lock status check over temperature. The PLL lock status can be read back in pll\_lfvolt(2:0) register of config24. If the PLL is out of range, adjust pll\_vco(5:0) in config26 accordingly. The example PLL lock status and adjustment algorithm can be found in Figure 58.

Submit Documentation Feedback





Figure 58. Example PLL Lock Status and Adjustment Algorithm

Common wireless infrastructure frequencies (614.4 MHz, 737.28 MHz, 983.04 MHz, ...) are generated from this VCO frequency in conjunction with the pre-scaler setting as shown in Table 4.



|  | Table | 4. | ٧ | CO | Oı | рe | rati | or |
|--|-------|----|---|----|----|----|------|----|
|--|-------|----|---|----|----|----|------|----|

| VCO FREQUENCY<br>(MHz) | PRE-SCALE DIVIDER | DESIRED DACCLK (MHz) | pll_p(2:0) |
|------------------------|-------------------|----------------------|------------|
| 3932.16                | 8                 | 491.52               | 111        |
| 3686.4                 | 6                 | 614.4                | 110        |
| 3686.4                 | 5                 | 737.28               | 101        |
| 3932.16                | 4                 | 983.04               | 100        |

The M divider is used to determine the phase-frequency-detector (PFD) and charge-pump (CP) frequency.

Table 5. PFD and CP Operation

| DACCLK FREQUENCY<br>(MHz) | M DIVIDER | PDF UPDATE RATE (MHz) | pll_m(7:0) |
|---------------------------|-----------|-----------------------|------------|
| 491.52                    | 4         | 122.88                | 00000100   |
| 491.52                    | 8         | 61.44                 | 00001000   |
| 491.52                    | 16        | 30.72                 | 00010000   |
| 491.52                    | 32        | 15.36                 | 00100000   |

The N divider in the loop allows the PFD to operate at a lower frequency than the reference clock. Both M and N dividers can keep the PFD frequency below 155 MHz for peak operation.

The overall divide ratio inside the loop is the product of the Pre-Scale and M dividers (P \* M) and the following guidelines should be followed:

- The overall divide ratio range is from 24 to 480
- When the overall divide ratio is less than 120, the internal loop filter can guarantee a stable loop
- When the overall divide ratio is greater than 120, an external loop filter or double charge pump is required to ensure loop stability

The single- and double-charge-pump current option are selected by setting *pll\_cp* in register *config24* to 01b and 11b, respectively. When using the double-charge-pump setting, an external loop filter is not required. If an external filter is required, the following filter should be connected to the LPF pin (A1 for RKD package and D12 for ZAY package):



Figure 59. Recommended External Loop Filter

The PLL will generate an internal OSTR signal and does not require the external LVPECL OSTR signal. The OSTR signal is buffered from the N-divider output in the PLL block, and the frequency of the signal is the same as the PFD frequency. Therefore, using PLL with Dual Sync Sources mode requires the PFD frequency to be the pre-defined OSTR frequency listed in *Input FIFO* section. This will allow the FIFO to be synced correctly by the internal OSTR.

### 7.3.6 FIR Filters

Figure 60 through Figure 63 show the magnitude spectrum response for the FIR0, FIR1, FIR2, and FIR3 interpolating filters where  $f_{\text{IN}}$  is the input data rate to the FIR filter. Figure 64 to Figure 67 show the composite filter response for 2x, 4x, 8x, and 16x interpolation. The transition band for all interpolation settings is from 0.4 to 0.6 x  $f_{\text{DATA}}$  (the input data rate to the device) with < 0.001dB of pass-band ripple and > 90dB stop-band attenuation.



The DAC3482 also has a 9-tap inverse sinc filter (FIR4) that runs at the DAC update rate ( $f_{DAC}$ ) that can be used to flatten the frequency response of the sample-and-hold output. The DAC sample-and-hold output sets the output current and holds it constant for one DAC clock cycle until the next sample, resulting in the well-known  $\sin(x)/x$  or  $\sin(x)$  frequency response (Figure 68, red line). The inverse sinc filter response (Figure 68, blue line) has the opposite frequency response from 0 to 0.4 x  $f_{DAC}$ , resulting in the combined response (Figure 68, green line). Between 0 to 0.4 x  $f_{DAC}$ , the inverse sinc filter compensates the sample-and-hold roll-off with less than 0.03dB error.

The inverse sinc filter has a gain > 1 at all frequencies. Therefore, the signal input to FIR4 must be reduced from full scale to prevent saturation in the filter. The amount of back-off required depends on the signal frequency, and is set such that at the signal frequencies the combination of the input signal and filter response is less than 1 (0 dB). For example, if the signal input to FIR4 is at  $0.25 \times f_{DAC}$ , the response of FIR4 is 0.9dB, and the signal must be backed off from full scale by 0.9dB to avoid saturation. The gain function in the QMC blocks can be used to reduce the amplitude of the input signal. The advantage of FIR4 having a positive gain at all frequencies is that the user is then able to optimize the back-off of the signal based on its frequency.

The filter taps for all digital filters are listed in Table 6. Note that the loss of signal amplitude may result in lower SNR due to decrease in signal amplitude.







Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



# **Table 6. FIR Filter Coefficients**

|                      |        | INTERI               | POLATING H | ALF-BAND FII               | LTERS |                           |     | NON-INTER          |     |
|----------------------|--------|----------------------|------------|----------------------------|-------|---------------------------|-----|--------------------|-----|
| FII                  | R0     | FIF                  | ₹1         | FII                        | R2    | FII                       | R3  | FII                | R4  |
| 59 T                 | APS    | 23 T                 | APS        | 11 T.                      | APS   | 11 T.                     | APS | 9 TA               | APS |
| 6                    | 6      | -12                  | -12        | 29                         | 29    | 3                         | 3   | 1                  | 1   |
| 0                    | 0      | 0                    | 0          | 0                          | 0     | 0                         | 0   | -4                 | -4  |
| -19                  | -19    | 84                   | 84         | -214                       | -214  | -25                       | -25 | 13                 | 13  |
| 0                    | 0      | 0                    | 0          | 0                          | 0     | 0                         | 0   | -50                | -50 |
| 47                   | 47     | -336                 | -336       | 1209                       | 1209  | 150                       | 150 | 592 <sup>(1)</sup> |     |
| 0                    | 0      | 0                    | 0          | <b>2048</b> <sup>(1)</sup> |       | <b>256</b> <sup>(1)</sup> |     |                    |     |
| -100                 | -100   | 1006                 | 1006       |                            |       |                           |     |                    |     |
| 0                    | 0      | 0                    | 0          |                            |       |                           |     |                    |     |
| 192                  | 192    | -2691                | -2691      |                            |       |                           |     |                    |     |
| 0                    | 0      | 0                    | 0          |                            |       |                           |     |                    |     |
| -342                 | -342   | 10141                | 10141      |                            |       |                           |     |                    |     |
| 0                    | 0      | 16384 <sup>(1)</sup> |            |                            |       |                           |     |                    |     |
| 572                  | 572    |                      |            |                            |       |                           |     |                    |     |
| 0                    | 0      |                      |            |                            |       |                           |     |                    |     |
| -914                 | -914   |                      |            |                            |       |                           |     |                    |     |
| 0                    | 0      |                      |            |                            |       |                           |     |                    |     |
| 1409                 | 1409   |                      |            |                            |       |                           |     |                    |     |
| 0                    | 0      |                      |            |                            |       |                           |     |                    |     |
| -2119                | -2119  |                      |            |                            |       |                           |     |                    |     |
| 0                    | 0      |                      |            |                            |       |                           |     |                    |     |
| 3152                 | 3152   |                      |            |                            |       |                           |     |                    |     |
| 0                    | 0      |                      |            |                            |       |                           |     |                    |     |
| -4729                | -4729  |                      |            |                            |       |                           |     |                    |     |
| 0                    | 0      |                      |            |                            |       |                           |     |                    |     |
| 7420                 | 7420   |                      |            |                            |       |                           |     |                    |     |
| 0                    | 0      |                      |            |                            |       |                           |     |                    |     |
| -13334               | -13334 |                      |            |                            |       |                           |     |                    |     |
| 0                    | 0      |                      |            |                            |       |                           |     |                    |     |
| 41527                | 41527  |                      |            |                            |       |                           |     |                    |     |
| 65536 <sup>(1)</sup> |        |                      |            |                            |       |                           |     |                    |     |

<sup>(1)</sup> Center taps are highlighted in BOLD



#### 7.3.7 Complex Signal Mixer

The DAC3482 has one path of complex signal mixer block that contain one full complex mixer (FMIX) block and power saving coarse mixer (CMIX) block. The signal path is shown in Figure 69.



Figure 69. Path of Complex Signal Mixer

#### 7.3.7.1 Full Complex Mixer

The DAC3482 has a full complex mixer (FMIX) block with a Numerically Controlled Oscillators (NCO) that enables flexible frequency placement without imposing additional limitations in the signal bandwidth. The NCO has a 32-bit frequency register (*phaseadd*(31:0)) and a 16-bit phase register (*phaseoffset*(15:0)) that generate the sine and cosine terms for the complex mixing. The NCO block diagram is shown below in Figure 70.



Figure 70. NCO Block Diagram

Synchronization of the NCOs occurs by resetting the NCO accumulators to zero. The synchronization source is selected by  $syncsel\_NCO(3:0)$  in config31. The frequency word in the phaseadd(31:0) register is added to the accumulators every clock cycle,  $f_{DAC}$ . The output frequency of the NCO is:

$$f_{NCO} = \frac{freq \times f_{NCO\_CLK}}{2^{32}}$$
 (5)

With the complex mixer enabled, the two channels in the mixer path are treated as complex vectors of the form  $I_{IN}(t) + j \ Q_{IN}(t)$ . The complex signal multiplier (shown in Figure 71) will multiply the complex channels with the sine and cosine terms generated by the NCO. The resulting output,  $I_{OUT}(t) + j \ Q_{OUT}(t)$ , of the complex signal multiplier is:



$$I_{OUT}(t) = (I_{IN}(t)cos(2\pi f_{NCO}t + \delta) - Q_{IN}(t)sin(2\pi f_{NCO}t + \delta)) \times 2^{(mixer\_gain - 1)}$$

$$(6)$$

$$Q_{OUT}(t) = (I_{IN}(t)sin(2\pi f_{NCO}t + \delta) + Q_{IN}(t)cos(2\pi f_{NCO}t + \delta)) \times 2^{(mixer\_gain - 1)}$$

$$(7)$$



Figure 71. Complex Signal Multiplier

where t is the time since the last resetting of the NCO accumulator,  $\delta$  is the phase offset value and *mixer\_gain* is either 0 or 1.  $\delta$  is given by:

$$\delta = 2\pi \times phase\_offset(15:0)/2^{16}$$
(8)

The mixer\_gain option allows the output signals of the multiplier to reduce by half (6dB). See Mixer Gain section for details.

#### 7.3.7.2 Coarse Complex Mixer

In addition to the full complex mixer, the DAC3482 also has a coarse mixer block capable of shifting the input signal spectrum by the fixed mixing frequencies  $\pm n \times f_S/8$ . Using the coarse mixer instead of the full mixer lowers power consumption.

The output of the fs/2, fs/4, and -fs/4 mixer block is:

$$I_{OUT}(t) = I(t)\cos(2\pi f_{CMIX}t) - Q(t)\sin(2\pi f_{CMIX}t)$$
(9)

$$Q_{\text{OUT}}(t) = I(t)\sin(2\pi f_{\text{CMIX}}t) + Q(t)\cos(2\pi f_{\text{CMIX}}t)$$
(10)

Since the sine and the cosine terms are a function of fs/2, fs/4, or –fs/4 mixing frequencies, the possible resulting value of the terms will only be 1, -1, or 0. The simplified mathematics allows the complex signal multiplier to be bypassed in any one of the modes, thus mixer gain is not available. The fs/2, fs/4, and –fs/4 mixer blocks performs mixing through negating and swapping of I/Q channel on certain sequence of samples. Table 7 shows the algorithm used for those mixer blocks.

Table 7. Fs/2, Fs/4, and -Fs/4 Mixing Sequence

| MODE                    | MIXING SEQUENCE             |  |  |  |  |  |
|-------------------------|-----------------------------|--|--|--|--|--|
| Normal (mixer bypassed) | lout = {+I1, +I2, +I3, +I4} |  |  |  |  |  |
| Normal (mixer bypassed) | Qout = {+Q1, +Q2, +Q3, +Q4} |  |  |  |  |  |
| fs/2                    | lout = {+11, -12, +13, -14} |  |  |  |  |  |
| 15/2                    | Qout = {+Q1, -Q2, +Q3, -Q4} |  |  |  |  |  |
| fs/4                    | lout = {+I1, -Q2, -I3, +Q4} |  |  |  |  |  |
| 15/4                    | Qout = {+Q1, +I2, -Q3, -I4} |  |  |  |  |  |
| -fs/4                   | lout = {+I1, +Q2, -I3, -Q4} |  |  |  |  |  |
| -15/4                   | Qout = {+Q1, -l2, -Q3, +l4} |  |  |  |  |  |



The fs/8 mixer can be enabled along with various combinations of fs/2, fs/4, and –fs/4 mixer. Since the fs/8 mixer uses the complex signal multiplier block with fixed fs/8 sine and cosine term, the output of the multiplier is:

$$I_{OUT}(t) = (I_{IN}(t)cos(2\pi f_{NCO}t + \delta) - Q_{IN}(t)sin(2\pi f_{NCO}t + \delta)) \times 2^{(mixer\_gain - 1)}$$
 (11)

$$Q_{OUT}(t) = (I_{IN}(t)\sin(2\pi f_{NCO}t + \delta) + Q_{IN}(t)\cos(2\pi f_{NCO}t + \delta)) \times 2^{(\text{mixer\_gain - 1})}$$

$$(12)$$

where  $f_{CMIX}$  is the fixed mixing frequency selected by cmix(3:0). The mixing combinations are described in Table 8. The  $mixer\_gain$  option allows the output signals of the multiplier to reduce by half (6dB). See Mixer Gain section for detail.

**Table 8. Coarse Mixer Combinations** 

| cmix(3:0)  | Fs/8 MIXER cmix(3) | Fs/4 MIXER cmix(2) | Fs/2 MIXER cmix(1) | -Fs/4 MIXER cmix(0) | MIXING MODE     |
|------------|--------------------|--------------------|--------------------|---------------------|-----------------|
| 0000       | Disabled           | Disabled           | Disabled           | Disabled            | No mixing       |
| 0001       | Disabled           | Disabled           | Disabled           | Enabled             | -Fs/4           |
| 0010       | Disabled           | Disabled           | Enabled            | Disabled            | Fs/2            |
| 0100       | Disabled           | Enabled            | Disabled           | Disabled            | +Fs/4           |
| 1000       | Enabled            | Disabled           | Disabled           | Disabled            | +Fs/8           |
| 1010       | Enabled            | Disabled           | Enabled            | Disabled            | -3Fs/8          |
| 1100       | Enabled            | Enabled            | Disabled           | Disabled            | +3Fs/8          |
| 1110       | Enabled            | Enabled            | Enabled            | Disabled            | -Fs/8           |
| All others | _                  | _                  | -                  | _                   | Not recommended |

#### 7.3.7.3 Mixer Gain

The maximum output amplitude out of the complex signal multiplier (foe example, FMIX mode or CMIX mode with fs/8 mixer enabled) occurs if  $I_{IN}(t)$  and  $Q_{IN}(t)$  are simultaneously full-scale amplitude and the sine and cosine arguments are equal to  $2\pi$  x  $f_{MIX}t + \delta$  (2N-1) x  $\pi/4$ , where N = 1, 2, 3, ....



Figure 72. Maximum Output of the Complex Signal Multiplier

With  $mixer\_gain = 1$  and both  $I_{IN}(t)$  and  $Q_{IN}(t)$  are simultaneously full-scale amplitude, the maximum output possible out of the complex signal multiplier is 0.707 + 0.707 = 1.414 (or 3dB). This configuration can cause clipping of the signal and should therefore be used with caution.

With  $mixer\_gain = 0$  in config2, the maximum output possible out of the complex signal multiplier is 0.5 x (0.707 + 0.707) = 0.707 (or -3dB). This loss in signal power is in most cases undesirable, and it is recommended that the gain function of the QMC block be used to increase the signal by 3dB to compensate.

#### 7.3.7.4 Real Channel Upconversion

The mixer in the DAC3482 treats the I and Q inputs are complex input data and produces a complex output for most mixing frequencies. The real input data for each channel can be isolated only when the mixing frequency is set to normal mode or fs/2 mode. Refer to Table 7 for details.



#### 7.3.8 Quadrature Modulation Correction (QMC)

#### 7.3.8.1 Gain and Phase Correction

The DAC3482 includes a Quadrature Modulator Correction (QMC) block. The QMC blocks provide a mean for changing the gain and phase of the complex signals to compensate for any I and Q imbalances present in an analog quadrature modulator. The block diagram for the QMC block is shown in Figure 73. The QMC block contains 3 programmable parameters.

Register *qmc\_gain(10:0)* controls the I and Q path gains and is an 11-bit unsigned value with a range of 0 to 1.9990 and the default gain is 1.0000. The implied decimal point for the multiplication is between bit 9 and bit 10.

Register *qmc\_phase(11:0)* control the phase imbalance between I and Q and is a 12-bit values with a range of –0.5 to approximately 0.49975. The QMC phase term is not a direct phase rotation but a constant that is multiplied by each "Q" sample then summed into the "I" sample path. This is an approximation of a true phase rotation in order to keep the implementation simple. The corresponding phase rotation corresponds to approximately +26.5 to –26.5 degrees in 4096 steps.

LO feed-through can be minimized by adjusting the DAC offset feature described below.



Figure 73. QMC Block Diagram

#### 7.3.8.2 Offset Correction

Registers  $qmc\_offsetl(12:0)$  and  $qmc\_offsetQ(12:0)$  can be used to independently adjust the DC offsets of each channel. The offset values are in represented in 2s-complement format with a range from -4096 to 4095.

The offset value adds a digital offset to the digital data before digital-to-analog conversion. Since the offset is added directly to the data it may be necessary to back off the signal to prevent saturation. Both data and offset values are LSB aligned.





Figure 74. Digital Offset Block Diagram

#### 7.3.8.3 Group Delay Correction

A complex transmitter system typically consists of DACs, reconstruction filter network, and I/Q modulator. Besides the gain and phase mismatch contribution, there could also be timing mismatch contribution from each components. For instance, the timing mismatch could come from the PCB trace length variation between the I and Q channels and the group delay variation from the reconstruction filter.

This timing mismatch in the complex transmitter system creates phase mismatch that varies linearly with respect to frequency. To compensate for the I/Q imbalances due to this mismatch, the DAC3482 has group delay correction block for each DAC channel. Each DAC channel can adjust its delay through  $grp\_delayI(7:0)$  and  $grp\_delayI(7:0)$  in register config46 and config47, respectively. The maximum delay ranges from 30 ps to 100 ps and is dependent on DAC sample clock. Contact TI for specific application information. The group delay correction, along with gain/phase correction, can be useful for correcting imbalances in wide-band transmitter system.

#### 7.3.9 Temperature Sensor

The DAC3482 incorporates a temperature sensor block which monitors the temperature by measuring the voltage across two transistors. The voltage is converted to an 8-bit digital word using a successive-approximation (SAR) analog to digital conversion process. The result is scaled, limited and formatted as a 2s-complement value representing the temperature in degrees Celsius.

The sampling is controlled by the serial interface signals SDENB and SCLK. If the temperature sensor is enabled (tsense\_sleep = 0b in register config26) a conversion takes place each time the serial port is written or read. The data is only read and sent out by the digital block when the temperature sensor is read in tempdata(7:0) in config6. The conversion uses the first eight clocks of the serial clock as the capture and conversion clock, the data is valid on the falling eighth SCLK. The data is then clocked out of the chip on the rising edge of the ninth SCLK. No other clocks to the chip are necessary for the temperature sensor operation. As a result the temperature sensor is enabled even when the device is in sleep mode.

In order for the process described above to operate properly, the serial port read from config6 must be done with an SCLK period of at least 1  $\mu$ s. If this is not satisfied the temperature sensor accuracy is greatly reduced.

#### 7.3.10 Data Pattern Checker

The DAC3482 incorporates a simple pattern checker test in order to determine errors in the data interface. The main cause of failures is setup/hold timing issues. The test mode is enabled by asserting *iotest\_ena* in register *config1*. In test mode the analog outputs are deactivated regardless of the state of TXENABLE or *sif\_texnable* in register *config3*.

The data pattern key used for the test is 8 words long and is specified by the contents of *iotest\_pattern[0:7]* in registers *config37* through *config44*. The data pattern key can be modified by changing the contents of these registers.



The first word in the test frame is determined by a rising edge transition in FRAME or SYNC, depending on the *syncsel\_fifoin(3:0)* setting in *config32*. At this transition, the *pattern0* word should be input to the data pins. Patterns 1 through 7 should follow sequentially on each edge of DATACLK (rising and falling). The sequence should be repeated until the pattern checker test is disabled by setting *iotest\_ena* back to 0. It is not necessary to have a rising FRAME or SYNC edge aligned with every *pattern0* word, just the first one to mark the beginning of the series.



Figure 75. IO Pattern Checker Data Transmission Format

The test mode determines if the 16-bit LVDS data D[15:0]P/N of all the patterns were received correctly by comparing the received data against the data pattern key. If any of the 16-bit data D[15:0]P/N were received incorrectly, the corresponding bits in *iotest\_results(15:0)* in register *config4* will be set to 1b to indicate bit error location. Furthermore, the error condition will trigger the *alarm\_from\_iotest* bit in register *config5* to indicate a general error in the data interface. When data pattern checker mode is enabled, this alarm in register config5, bit 7 is the only valid alarm. Other alarms in register config5 are not valid and can be disregarded.

For instance, *pattern0* is programmed to the default of 0x7A7A. If the received Pattern 0 is 0x7A7B, then bit 0 in *iotest\_results(15:0)* will be set to 1b to indicate an error in bit 0 location. The alarm\_from\_iotest will also be set to 1b to report the data transfer error. The user can then narrow down the error from the *alarm\_from\_iotest* bit location information and implement the fix accordingly.

The alarms can be cleared by writing 0x0000 to <code>iotest\_results(15:0)</code> and 0b to <code>alarm\_from\_iotest</code> through the serial interface. The serial interface will read back 0s if there are no errors or if the errors are cleared. The corresponding alarm bit will remain a 1b if the errors remain. Based on the pattern test result, the user can adjust the data source output timing, PCB traces delay, or DAC3482 CONFIG36 LVDS Programmable delay to help optimize the setup and hold time of the transmitter system.

Note that unless the unused data pins in byte-wide input format are forced to a known value the data pattern checker is only available for the word-wide input data format. In byte-wide input format, the first 8-bits of the <code>iotest\_pattern[0:7]</code> in registers <code>config37</code> through <code>config44</code> will either need to be 0s or 1s for valid data pattern checking.

It is recommended to enable the pattern checker and then run the pattern sequence for 100 or more complete cycles before clearing the iotest\_results(15:0) and *alarm\_from\_iotest*. This will eliminate the possibility of false alarms generated during the setup sequence.





Figure 76. DAC3482 Pattern Check Block Diagram

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



#### 7.3.11 Parity Check Test

The DAC3482 has a parity check test that enables continuous validity monitoring of the data received by the DAC. Parity check testing in combination with the data pattern checker offer an excellent solution for detecting board assembly issues due to missing pad connections.

For the parity check test, an extra parity bit is added to the data bits to ensure that the total number of set bits (bits with logic value of 1b) is even or odd. This simple scheme is used to detect data transfer errors. Parity testing is implemented in the DAC3482 in two ways: word-by-word parity and block parity.

#### 7.3.11.1 Word-by-Word Parity

Word-by-word parity is the easiest mode to implement. In this mode the additional parity bit is sourced to the parity input (PARITYP/N) for each data word transfer into the D[15:0]P/N inputs. This mode is enabled by setting the *word\_parity\_ena* bit. The input parity value is defined to be the total number of logic 1s on the 17-bit data bus, the D[15:0]P/N inputs and the PARITYP/N input. This value, the total number of logic 1s, must match the parity test selected in the *oddeven parity* bit in register *config1*.

For example, if the *oddeven\_parity* bit is set to 1b for odd parity, then the number of 1s on the 17-bit data bus should be odd. The DAC will check the data transfer through the parity input. If the data received has odd number of 1s, then the parity is correct. If the data received has even number of 1s, then the parity is incorrect. The corresponding alarm for parity error will be set accordingly.

Note that unless the unused data pins in byte-wide input format are forced to a known value the word-by-word parity is only available for the word-wide input data format.

Figure 77 shows the simple XOR structure used to check word parity. Parity is tested independently for data captured on both rising and falling edges of DATACLK (*alarm\_rparity* and *alarm\_fparity*, respectively). Testing on both edges helps in determining a possible setup/hold issue. Both alarms are captured individually in register *confia5*.



Figure 77. DAC3482 Word-by-Word Parity Check

#### 7.3.11.2 Block Parity

The block parity method uses the FRAME signal to determine the boundaries of the data block to compute parity. This mode is enabled by setting the *frame\_parity\_ena* bit in register *config1*.

A low-to-high transition of FRAME captured with the DATACLK rising edge determines the end point of the parity block and the beginning of the next one. In this method the parity bit of the completed block corresponds to the FRAME value captured on the DATACLK falling edge right after the STOP/START point.

The input parity value is defined to be the total number of logic 1s in the data block. A logic HIGH captured on the falling edge of DATACLK indicates odd parity or odd number of logic 1s, while a logic LOW indicates even parity or even number of logic 1s. If the expected parity does not match the number of logic 1s in the received data, then <code>alarm\_frame\_parity</code> in register <code>config5</code> will be set to 1b. The main advantage of the block parity mode is that there is no need for an additional parity LVDS input.



Since the FRAME signal is used for parity testing in addition to FIFO syncing and frame boundary assignment, it is mandatory to take some extra steps to avoid device malfunction. If FRAME is used to reset the FIFO pointers continuously, the block size must be a multiple of 8 samples (each sample corresponding to 16-bits I and 16-bits Q).

In addition, the use of block parity in byte-wide input data mode requires the following steps:

- 1. Since FRAME is used to establish FRAME boundary, the parity block must be aligned with the data frame boundaries.
- 2. Unused data pins need to have known logic value for block parity to function correctly.



Notes: Rising edge of FRAMEP/N indicates the beginning of data block.

Parity bit for the current data block is latched on falling edge of DATACLK after the start point for next data block.

Figure 78. DAC3482 Block Parity Check (Example shown with Word-Wide Mode)

# 7.3.12 DAC3482 Alarm Monitoring

The DAC3482 includes a flexible set of alarm monitoring that can be used to alert of a possible malfunction scenario. All the alarm events can be accessed either through the config5 register or through the ALARM pin. Once an alarm is set, the corresponding alarm bit in register config5 must be reset through the serial interface to allow further testing. The set of alarms includes the following conditions

#### Zero check alarm

Alarm\_from\_zerochk. Occurs when the FIFO write pointer has an all zeros pattern. Since the write pointer is a
shift register, all zeros will cause the input pointer to be stuck until the next sync event. When this happens a
sync to the FIFO block is required.

#### FIFO alarms

- alarm\_from\_fifo. Occurs when there is a collision in the FIFO pointers or a collision event is close.
  - alarm\_fifo\_2away. Pointers are within two addresses of each other.
  - alarm fifo 1away. Pointers are within one address of each other.
  - alarm\_fifo\_collision. Pointers are equal to each other.

#### Clock alarms

- clock\_gone. Occurs when either the DACCLK or DATACLOCK have been stopped.
  - alarm\_dacclk\_gone. Occurs when the DACCLK has been stopped.
  - alarm dataclk gone. Occurs when the DATACLK has been stopped.

## Pattern checker alarm

alarm\_from\_iotest. Occurs when the input data pattern does not match the pattern key.

#### PLL alarm

alarm\_from\_pll. Occurs when the PLL is out of lock.



#### Parity alarms

- alarm\_rparity. Occurs when there is a parity error in the data captured by the rising edge of DATACLKP/N. The PARITYP/N input is the parity bit (word-by-word parity test).
- *alarm\_fparity*. Occurs when there is a parity error in the data captured by the falling edge of DATACLKP/N. The PARITYP/N input is the parity bit (word-by-word parity test).
- alarm\_frame\_parity\_err. Occurs when there is a frame parity error when using the FRAME as the parity bit (block parity test).

To prevent unexpected DAC outputs from propagating into the transmit channel chain, the clock and alarm\_fifo\_collision alarms can be set in *config2* to shut-off the DAC output automatically regardless of the state of TXENABLE or *sif txenable*.

# Alarm monitoring is implemented as follows:

- Power up the device using the recommended power-up sequence.
- Clear all the alarms in *config5* by setting them to 0b.
- Unmask those alarms that will generate a hardware interrupt through the ALARM pin in config7.
- Enable automatic DAC shut-off in register config2 if required.
- In the case of an alarm event, the ALARM pin will trigger. If automatic DAC shut-off has been enabled the DAC outputs will be disabled.
- Read registers *config5* to determine which alarm triggered the ALARM pin.
- · Correct the error condition and re-synchronize the FIFO.
- Clear the alarms in config5.
- Re-read *config5* to ensure the alarm event has been corrected.
- Keep clearing and reading config5 until no error is reported.

For details of alarm monitoring function and behavior, refer to application report SLAA585.

# 7.3.13 LVPECL Inputs

Figure 79 shows an equivalent circuit for the DAC input clock (DACCLKP/N) and the output strobe clock (OSTRP/N).



Figure 79. DACCLKP/N and OSTRP/N Equivalent Input Circuit

Submit Documentation Feedback
Product Folder Links: DAC3482



Figure 80 shows the preferred configuration for driving the CLKIN/CLKINC input clock with a differential ECL/PECL source.



Actual R<sub>T</sub> value depends on differential clock driver output termination recommendation. It is driver type dependent.

Figure 80. Preferred Clock Input Configuration with a Differential ECL/PECL Clock Source

# 7.3.14 LVDS Inputs

The D[15:0]P/N, DATACLKP/N, SYNCP/N, PARITYP/N and FRAMEP/N LVDS pairs have the input configuration shown in Figure 81. Figure 82 shows the typical input levels and common-move voltage used to drive these inputs.



Figure 81. D[15:0]P/N, DATACLKP/N, FRAMEP/N, SYNCP/N and PARITYP/N LVDS Input Configuration





Figure 82. LVDS Data Input Levels

RESULTING DIFFERENTIAL **RESULTING COMMON-MODE APPLIED VOLTAGES** LOGICAL BIT BINARY **VOLTAGE VOLTAGE EQUIVALENT**  $V_{A,B}$ ٧<sub>B</sub>  $V_{COM}$ 1.4 V 1.0 V 400 mV 1.2 V 1 1.0 V 1.4 V -400 mV 1.2 V 0 1.2 V 0.8 V 400 mV 1.0 V 1 0.8 V 1.2 V -400 mV 1.0 V 0

Table 9. Example LVDS Data Input Levels

#### 7.3.15 Unused LVDS Port Termination

In byte-wide data interface format, the data is transferred via the D[7:0]P/N LVDS port and the D[15:8]P/N LVDS port are not active. The non-active, unused pins can be left unconnected (floating) or connected to a nominal, differential LVDS active HIGH or active LOW voltage. The choice of LVDS connections to the unused LVDS ports will not affect the operations of LVDS receiver, digital functions such as mixers, NCO, and QMC, and analog output stage. However, if the system designer wishes to implement the following features in the end system, the designer may need to connect the unused ports to a known logic value:

- During system prototyping stage, the designer may perform timing analysis and data transfer error checking on the LVDS ports using the DAC3482 data pattern checker functionality.
- The DAC3482 has parity check feature to ensure continuous validity monitoring of data transfer. Both wordby-word parity and block parity requires known logic values on the unused LVDS ports.

The following example allows the termination of the unused LVDS ports to a known logic HIGH value. As shown in Figure 83, The design involves the connection to the DIGVDD rail and one R<sub>SET</sub> resistor to bias the positive terminals of unused LVDS ports to be 1.2 V and negative terminals of unused LVDS ports to 1 V. The design keeps the minimum common mode input voltage of the LVDS input to be above 1 V, and keeps the differential LVDS voltage to be 200 mV. Since the design expects the differential voltage on the unused ports to be static, the differential LVDS voltage can be as low as 100 mV to maintain a logic HIGH. Refer to *Electrical Characteristics – Digital Specifications* for details of LVDS Input requirements.





- · M Unused LVDS Ports Connected in Parallel.
- · Keep Positive Terminals at 1.2V.
- Keep Static Differential Voltages above 100mV.

Figure 83. Unused LVDS Ports Connected to Static Logic High Differential Voltage

- 1. Connect the positive terminals of unused LVDS ports in parallel to DIGVDD supply at 1.2 V nominal. For instance, connect D[15:8] positive pins together to DIGVDD.
- 2. Connect the negative terminals of unused LVDS ports in parallel to a R<sub>SET</sub> resistor to ground.
- 3. The  $R_{EQ}$  value is the equivalent, parallel resistance of the on-chip termination for all the unused LVDS ports. In byte wide data interface format, eight ports were unused, therefore, the  $R_{EQ}$  is eight parallel  $Z_T$ . Worst case  $Z_T$  value of 135  $\Omega$  is used in the design to account for the lowest possible current  $I_{EQ}$  and the worst case common mode on the negative LVDS terminals. Another analysis will be performed with  $Z_T$  value of 85  $\Omega$  for worst case differential LVDS voltages.
- 4. With Ohm's Law, the following equation describes the relationship between R<sub>SET</sub> and R<sub>EQ</sub>.

$$\frac{R_{SET}}{R_{SET} + R_{EQ}} = \frac{1.0}{1.2}$$

$$R_{SET} = 4.988R_{EQ} \tag{13}$$

- 5. With  $R_{EQ}$  of eight parallel, 135  $\Omega$   $Z_T$  (or 16.875  $\Omega$  equivalent),  $R_{SET}$  is 84.5  $\Omega$  with standard 1% resistor value.  $I_{EQ}$  is approximately 11.8 mA. The expected voltage at negative terminals of LVDS ports is approximately 1 V. The differential LVDS voltage is 200 mV.
- 6. With same  $R_{SET}$  of 84.5  $\Omega$ , if the  $R_{EQ}$  has dropped to eight parallel, 85  $\Omega$   $Z_T$  (or 10.625  $\Omega$  equivalent),  $I_{EQ}$  is approximately 12.6 mA. The expected voltage at negative terminals of LVDS port is approximately 1.06 V. The differential LVDS voltage is 138 mV. As long as the static LVDS differential voltage is above 100 mV, the LVDS port will register a logic HIGH value for the data.

Depending on the DAC3482 functionality required, additional unused LVDS ports such as FRAMEP/N, SYNCP/N, or PARITYP/N can also be left unconnected (floating) or connected to a nominal, differential LVDS active HIGH or active LOW voltage. The usage of these ports depends mainly on the FIFO synchronization settings and parity checking settings. The unused FRAMEP/N, SYNCP/N, or PARITYP/N ports can be connected in parallel with the unused LVDS data port with adjustments to the R<sub>SET</sub> resistor value.

#### 7.3.16 CMOS Digital Inputs

Figure 84 shows a schematic of the equivalent CMOS digital inputs of the DAC3482. SDIO, SCLK, SLEEP, and TXENABLE have pull-down resistors while SDENB and RESETB have pull-up resistors internal to the DAC3482. See the *Electrical Characteristics – Digital Specifications* for logic thresholds. The pull-up and pull-down circuitry is approximately equivalent to 100 k $\Omega$ .





Figure 84. CMOS Digital Equivalent Input

#### 7.3.17 Reference Operation

The DAC3482 uses a bandgap reference and control amplifier for biasing the full-scale output current. The full-scale output current is set by applying an external resistor  $R_{BIAS}$  to pin BIASJ. The bias current  $I_{BIAS}$  through resistor  $R_{BIAS}$  is defined by the on-chip bandgap reference voltage and control amplifier. The default full-scale output current equals 64 times this bias current and can thus be expressed as:

$$IOUT_{FS} = 64 \times I_{BIAS} = 64 \times (V_{EXTIO} / R_{BIAS}) / 2$$
 (14)

The DAC3482 has a 4-bit coarse gain control  $coarse\_dac(3:0)$  in the config3 register. Using gain control, the IOUT<sub>FS</sub> can be expressed as:

$$IOUT_{FS} = (coarse\_dac + 1)/16 \times IBIAS \times 64 = (coarse\_dac + 1)/16 \times (VEXTIO / RBIAS) / 2 \times 64$$
 (15)

where  $V_{\text{EXTIO}}$  is the voltage at terminal EXTIO. The bandgap reference voltage delivers an accurate voltage of 1.2 V. This reference is active when  $extref\_ena$  = 0b in config27. An external decoupling capacitor  $C_{\text{EXT}}$  of 0.1  $\mu$ F should be connected externally to terminal EXTIO for compensation. The bandgap reference can additionally be used for external reference operation. In that case, an external buffer with high impedance input should be applied in order to limit the bandgap load current to a maximum of 100 nA. The internal reference can be disabled and overridden by an external reference by setting the  $extref\_ena$  control bit. Capacitor  $C_{\text{EXT}}$  may hence be omitted. Terminal EXTIO thus serves as either input or output node.

The full-scale output current can be adjusted from 30 mA down to 10 mA by varying resistor  $R_{BIAS}$ , programming  $coarse\_dac(3:0)$ , or changing the externally applied reference voltage.

#### **NOTE**

With internal reference, the minimum Rbias resistor value is 1.28 k $\Omega$ . Resistor value below 1.28 k $\Omega$  is not recommended since it will program the full-scale current to go above 30 mA and potentially damages the device.

#### 7.3.18 DAC Transfer Function

The CMOS DACs consist of a segmented array of PMOS current sources, capable of sourcing a full-scale output current up to 30 mA. Differential current switches direct the current to either one of the complementary output nodes IOUTP or IOUTN. Complementary output currents enable differential operation, thus canceling out common mode noise sources (digital feed-through, on-chip and PCB noise), dc offsets, even order distortion components, and increasing signal output power by a factor of two.

The full-scale output current is set using external resistor  $R_{BIAS}$  in combination with an on-chip bandgap voltage reference source (1.2 V) and control amplifier. Current  $I_{BIAS}$  through resistor  $R_{BIAS}$  is mirrored internally to provide a maximum full-scale output current equal to 64 times  $I_{BIAS}$ .

The relation between IOUTP and IOUTN can be expressed as:

$$IOUT_{FS} = IOUTP + IOUTN$$
 (16)



We will denote current flowing into a node as – current and current flowing out of a node as + current. Since the output stage is a current source the current flows from the IOUTP and IOUTN pins. The output current flow in each pin driving a resistive load can be expressed as:

$$IOUTP = IOUT_{FS} \times CODE / 65536$$
 (17)

$$IOUTN = IOUT_{ES} \times (65535 - CODE) / 65536$$
 (18)

where CODE is the decimal representation of the DAC data input word

For the case where IOUTP and IOUTN drive resistor loads R<sub>L</sub> directly, this translates into single-ended voltages at IOUTP and IOUTN:

$$VOUTP = IOUT1 \times R_{l}$$
(19)

$$VOUTN = IOUT2 \times R_{L}$$
 (20)

Assuming that the data is full scale (65535 in offset binary notation) and the  $R_L$  is 25  $\Omega$ , the differential voltage between pins IOUTP and IOUTN can be expressed as:

$$VOUTP = 20 \text{ mA } \times 25 \Omega = 0.5 \text{ V}$$
 (21)

$$VOUTN = 0 \text{ mA } \times 25 \Omega = 0 \text{ V}$$
 (22)

$$VDIFF = VOUTP - VOUTN = 0.5 V$$
 (23)

Note that care should be taken not to exceed the compliance voltages at node IOUTP and IOUTN, which would lead to increased signal distortion.

# 7.3.19 Analog Current Outputs

The DAC3482 can be easily configured to drive a doubly terminated  $50-\Omega$  cable using a properly selected RF transformer. Figure 85 and Figure 86 show the  $50-\Omega$  doubly terminated transformer configuration with 1:1 and 4:1 impedance ratio, respectively. Note that the center tap of the primary input of the transformer has to be grounded to enable a DC current flow. Applying a 20-mA full-scale output current would lead to a 0.5 Vpp for a 1:1 transformer and a 1-Vpp output for a 4:1 transformer. The low dc-impedance between IOUTP or IOUTN and the transformer center tap sets the center of the ac-signal to GND, so the 1-Vpp output for the 4:1 transformer results in an output between -0.5 V and 0.5 V.



Figure 85. Driving a Doubly Terminated 50-Ω Cable Using a 1:1 Impedance Ratio Transformer





Figure 86. Driving a Doubly Terminated 50-Ω Cable Using a 4:1 Impedance Ratio Transformer

# 7.4 Device Functional Modes

#### 7.4.1 Multi-Device Synchronization

In various applications, such as multi antenna systems where the various transmit channels information is correlated, it is required that multiple DAC devices are completely synchronized such that their outputs are phase aligned. The DAC3482 architecture supports this mode of operation.

# 7.4.1.1 Multi-Device Synchronization: PLL Bypassed with Dual Sync Sources Mode

For single or multi-device synchronization it is important that delay differences in the data are absorbed by the device so that latency through the device remains the same. Furthermore, to ensure that the outputs from each DAC are phase aligned it is necessary that data is read from the FIFO of each device simultaneously. In the DAC3482 this is accomplished by operating the multiple devices in Dual Sync Sources mode. In this mode the additional OSTR signal is required by each DAC3482 to be synchronized.

Data into the device is input as LVDS signals from one or multiple baseband ASICs or FPGAs. Data into the multiple DAC devices can experience different delays due to variations in the digital source output paths or board level wiring. These different delays can be effectively absorbed by the DAC3482 FIFO so that all outputs are phase aligned correctly.





Figure 87. Synchronization System in Dual Sync Sources Mode with PLL Bypassed

For correct operation both OSTR and DACCLK must be generated from the same clock domain. The OSTR signal is sampled by DACCLK and must satisfy the timing requirements in *Timing Requirements - Digital Specifications*. If the clock generator does not have the ability to delay the DACCLK to meet the OSTR timing requirement, the polarity of the DACCLK outputs can be swapped with respect to the OSTR ones to create 180 degree phase delay of the DACCLK. This may help establish proper setup and hold time requirement of the OSTR signal.

Careful board layout planning must be done to ensure that the DACCLK and OSTR signals are distributed from device to device with the lowest skew possible as this will affect the synchronization process. In order to minimize the skew across devices it is recommended to use the same clock distribution device to provide the DACCLK and OSTR signals to all the DAC devices in the system.





Figure 88. Timing Diagram for LVPECL Synchronization Signals

The following steps are required to ensure the devices are fully synchronized. The procedure assumes all the DAC3482 devices have a DACCLK and OSTR signal and must be carried out on each device.

- 1. Start-up the device as described in the power-up sequence. Set the DAC3482 in Dual Sync Sources mode and select OSTR as the clock divider sync source (*clkdiv\_sync\_sel* in register *config32*).
- 2. Sync the clock divider and FIFO pointers.
- 3. Verify there are no FIFO alarms either through register config5 or through the ALARM pin.
- 4. Disable clock divider sync by setting clkdiv sync ena to "0" in register config0.

After these steps all the DAC3482 outputs will be synchronized.

#### 7.4.1.2 Multi-Device Synchronization: PLL Enabled with Dual Sync Sources Mode

The DAC3482 allows exact phase alignment between multiple devices even when operating with the internal PLL clock multiplier. In PLL clock mode, the PLL generates the DAC clock and an internal OSTR signal from the reference clock applied to the DACCLK inputs so there is no need to supply an additional LVPECL OSTR signal.

For this method to operate properly the SYNC signal should be set to reset the PLL N dividers to a known state by setting  $pll\_ndivsync\_ena$  in  $register\ config24$  to 1b. The SYNC signal resets the PLL N dividers with a rising edge, and the timing relationship  $t_{s(SYNC\_PLL)}$  and  $t_{h(SYNC\_PLL)}$  are relative to the reference clock presented on the DACCLK pin.

Both SYNC and DACCLK can be set as low frequency signals to greatly simplifying trace routing (SYNC can be just a pulse as a single rising edge is required, if using a periodic signal it is recommended to clear the  $pll\_ndivsync\_ena$  bit after resetting the PLL dividers). Besides the  $t_{s(SYNC\_PLL)}$  and  $t_{h(SYNC\_PLL)}$  requirement between SYNC and DACCLK, there is no additional required timing relationship between the SYNC and FRAME signals or between DACCLK and DATACLK. The only restriction as in the PLL disabled case is that the DACCLK and SYNC signals are distributed from device to device with the lowest skew possible.





Figure 89. Synchronization System in Dual Sync Sources Mode with PLL Enabled

The following steps are required to ensure the devices are fully synchronized. The procedure assumes all the DAC3482 devices have a DACCLK and OSTR signal and must be carried out on each device.

- 1. Start-up the device as described in the power-up sequence. Set the DAC3482 in Dual Sync Sources mode and enable SYNC to reset the PLL dividers (set *pll ndivsync ena* in register *config24* to 1b).
- 2. Reset the PLL dividers with a rising edge on SYNC.
- 3. Disable PLL dividers resetting.
- 4. Sync the clock divider and FIFO pointers.
- 5. Verify there are no FIFO alarms either through register config5 or through the ALARM pin.
- 6. Disable clock divider sync by setting clkdiv sync ena to 0b in register config0.

After these steps all the DAC3482 outputs will be synchronized.

#### 7.4.1.3 Multi-Device Operation: Single Sync Source Mode

In Single Sync Source mode the FIFO read pointer reset is handoff between the two clock domains (DATACLK and FIFO Out clock) by simply re-sampling the write pointer reset. Since the two clocks are asynchronous there is a small but distinct possibility of a meta-stable situation during the pointer handoff. As described in the *Input FIFO* section, this meta-stable situation can change the latency of the multiple DAC devices by both the FIFO Out clock cycles and DAC clock cycles.

When the PLL is enabled with Single Sync Source mode, the FIFO read pointer is not synchronized by the OSTR signal. Therefore, there is no restriction on the PLL PFD frequency as described in the previous section.





Figure 90. Multi-Device Operation in Single Sync Source Mode

# 7.5 Programming

#### 7.5.1 Power-Up Sequence

The following startup sequence is recommended to power-up the DAC3482:

- 1. Set TXENABLE low
- 2. Supply all 1.2-V voltages (DACVDD, DIGVDD, CLKVDD, and VFUSE) and all 3.3-V voltages (AVDD, IOVDD, and PLLAVDD). The 1.2-V and 3.3-V supplies can be powered up simultaneously or in any order. There are no specific requirements on the ramp rate for the supplies.
- 3. Provide all LVPECL inputs: DACCLKP/N and the optional OSTRP/N. These inputs can also be provided after the SIF register programming.
- 4. Toggle the RESETB pin for a minimum 25-ns active low pulse width.
- 5. Program the SIF registers.
- 6. Program config1, bit  $\langle 8 \rangle = 0b$  and config16, bit  $\langle 13:12 \rangle = 11b$ .
- 7. Program fuse sleep (config 27, Bit <11>) to put internal fuses to sleep.
- 8. FIFO configuration needed for synchronization:
  - (a) Program syncsel\_fifoin(3:0) (config32, bit<15:12>) to select the FIFO input pointer sync source.
  - (b) Program syncsel fifoout(3:0) (config32, bit<11:8>) to select the FIFO output pointer sync source.
  - (c) Program syncse dataformatter (1:0) (config31, bit<3:2>) to select the FIFO Data Formatter sync source.
- 9. Clock divider configuration needed for synchronization:
  - (a) Program clkdiv\_sync\_sel (config32, bit<0>) to select the clock divider sync source.
  - (b) Program clkdiv\_sync\_ena (config0, bit<2>) to 1b to enable clock divider sync.
  - (c) For multi-DAC synchronization in PLL mode, program pll\_ndivsync\_ena (config24, bit<11>) to 1b to synchronize the PLL N-divider.
- 10. Provide all LVDS inputs (D[15:0]P/N, DATACLKP/N, FRAMEP/N, SYNCP/N and PARITYP/N) simultaneously. Synchronize the FIFO and clock divider by providing the pulse or periodic signals needed.
  - (a) For Single Sync Source Mode where either FRAMEP/N or SYNCP/N is used to sync the FIFO, a single rising edge for FIFO, FIFO data formatter, and clock divider sync is recommended. Periodic sync signal is not recommended due to the non-deterministic latency of the sync signal through the clock domain



# **Programming (continued)**

transfer.

- (b) For Dual Sync Sources Mode, both single pulse or periodic sync signals can be used.
- (c) For multi-DAC synchronization in PLL mode, the LVDS SYNCP/N signal is used to sync the PLL N-divider and can be sourced from either the FPGA/ASIC pattern generator or clock distribution circuit as long as the t<sub>(SYNC\_PLL)</sub> setup and hold timing requirement is met with respect to the reference clock source at DACCLKP/N pins. The LVDS SYNCP/N signal can be provided at this point.
- 11. FIFO and clock divider configurations after all the sync signals have provided the initial sync pulses needed for synchronization:
  - (a) For Single Sync Source Mode where the clock divider sync source is either FRAMEP/N or SYNCP/N, clock divider syncing may be disabled after DAC3482 initialization and before the data transmission by setting <code>clkdiv\_sync\_ena</code> (config0, bit 2) to 0b. This is to prevent accidental syncing of the clock divider when sending FRAMEP/N or SYNCP/N pulse to other digital blocks.
  - (b) For Dual Sync Sources Mode, where the clock divider sync source is from the OSTR signal (either from external OSTRP/N or internal PLL N divider output), the clock divider syncing may be enabled at all time.
  - (c) Optionally, to prevent accidental syncing of the FIFO and FIFO data formatter when sending the FRAMEP/N or SYNCP/N pulse to other digital blocks such as NCO, QMC, ..., disable FIFO syncing by setting syncsel\_fifoin(3:0) and syncsel\_fifoout(3:0) to 0000b after the FIFO input and output pointers are initialized. Also Disable the FIFO data formatter by setting syncsel\_dataformatter(1:0) to 10b or 11b. If the FIFO and FIFO data formatter sync remain enabled after initialization, the FRAMEP/N or SYNCP/N pulse must occur in ways to not disturb the FIFO operation. Refer to the *Input FIFO* section for detail.
  - (d) Disable PLL N-divider syncing by setting pll\_ndivsync\_ena (config24, bit<11>) to 0b.
- 12. Enable transmit of data by asserting the TXENABLE pin or set sif\_txenable to 1b.
- 13. At any time, if any of the clocks (DATACLK or DACCLK) is lost or a FIFO collision alarm is detected, a complete resynchronization of the DAC is necessary. Set TXENABLE low and repeat steps 8 through 12. Program the FIFO configuration and clock divider configuration per steps 8 and 9 appropriately to accept the new sync pulse or pulses for the synchronization.

## 7.5.2 Example Start-Up Routine

## 7.5.2.1 Device Configuration

 $f_{DATA} = 491.52$  MSPS, 16-bit word wide interface Interpolation = 2x Input data = baseband data  $f_{OUT} = 122.88$  MHz PLL = Enabled Full Mixer = Enabled Dual Sync Sources Mode

### 7.5.2.2 PLL Configuration

$$\begin{split} f_{REFCLK} &= 491.52 \text{ MHz at the DACCLKP/N LVPECL pins} \\ f_{DACCLK} &= f_{DATA} \text{ x Interpolation} = 983.04 \text{ MHz} \\ f_{VCO} &= 4 \text{ x } f_{DACCLK} = 3932.16 \text{ MHz (keep } f_{VCO} \text{ between } 3.3 \text{ GHz to } 4 \text{ GHz)} \\ PFD &= f_{OSTR} = 30.72 \text{ MHz} \\ N &= 16, M = 32, P = 4, \text{ single charge pump} \\ \textit{pll_vco}(5:0) &= 100100b \ (36) \end{split}$$



# **Programming (continued)**

# 7.5.2.3 NCO Configuration

 $f_{NCO}$  = 122.88 MHz  $f_{NCO\ CLK}$  = 983.04 MHz

freq =  $f_{NCO} \times 2^32 / 983.04 = 536870912 = 0 \times 20000000$ 

phaseaddAB(31:0) or phaseaddCD(31:0) = 0x20000000

NCO SYNC = rising edge of SYNC

# 7.5.2.4 Example Start-Up Sequence

# Table 10. Example Start-Up Sequence Description

| STEP | READ/WRITE | ADDRESS | VALUE  | DESCRIPTION                                                                                                                                   |
|------|------------|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | N/A        | N/A     | N/A    | Set TXENABLE Low                                                                                                                              |
| 2    | N/A        | N/A     | N/A    | Power-up the device                                                                                                                           |
| 3    | N/A        | N/A     | N/A    | Apply LVPECL DACCLKP/N for PLL reference clock                                                                                                |
| 4    | N/A        | N/A     | N/A    | Toggle RESETB pin                                                                                                                             |
| 5    | Write      | 0x00    | 0xA19E | QMC offset and correction enabled, 2x int, FIFO enabled, Alarm enabled, clock divider sync enabled, inverse sinc filter enabled.              |
| 6    | Write      | 0x01    | 0x040E | Single parity enabled, FIFO alarms enabled (2 away, 1 away, and collision). Note: bit8 = 0b                                                   |
| 7    | Write      | 0x02    | 0xF052 | Output shut-off when DACCLK gone, DATACLK gone, and FIFO collision. Mixer block with NCO enabled, 2s-complement. Word wide interface.         |
| 8    | Write      | 0x03    | 0×A000 | Output current set to 20-mA FS with internal reference and 1.28-k $\Omega$ $R_{\text{BIAS}}$ resistor.                                        |
| 9    | Write      | 0x07    | 0xD8FF | Un-mask FIFO collision, DACCLK-gone, and DATACLK-gone alarms to the Alarm output.                                                             |
| 10   | Write      | 0x08    | N/A    | Program the desired channel I QMC offset value. (Causes Auto-Sync for QMC Offset Block)                                                       |
| 11   | Write      | 0x09    | N/A    | Program the desired FIFO offset value and channel Q QMC offset value.                                                                         |
| 12   | Write      | 0x0C    | N/A    | Program the desired channel I QMC gain value.                                                                                                 |
| 13   | Write      | 0x0D    | N/A    | Coarse mixer mode not used. Program the desired channel Q QMC gain value.                                                                     |
| 14   | Write      | 0x10    | N/A    | Program the desired channel IQ QMC phase value. (Causes Auto-Sync QMC Correction Block) Note: bit 13 and bit 12 = 1b                          |
| 15   | Write      | 0x12    | N/A    | Program the desired channel IQ NCO phase offset value. (Causes Auto-Sync for Channel IQ NCO Mixer)                                            |
| 16   | Write      | 0x14    | 0x2000 | Program the desired channel IQ NCO frequency value                                                                                            |
| 17   | Write      | 0x15    | 0x0000 | Program the desired channel IQ NCO frequency value                                                                                            |
| 18   | Write      | 0x18    | 0x2C67 | PLL enabled, PLL N-dividers sync enabled, single charge pump, prescaler = 4.                                                                  |
| 19   | Write      | 0x19    | 0x20F4 | M = 32, N = 16, PLL VCO bias tune = 01b                                                                                                       |
| 20   | Write      | 0x1A    | 0xEC00 | PLL VCO coarse tune = 59                                                                                                                      |
| 21   | Write      | 0x1B    | 0x0800 | Internal reference                                                                                                                            |
| 22   | Write      | 0x1E    | 0x9191 | QMC offset IQ and QMC correction IQ can be synced by sif_sync or auto-sync from register write                                                |
| 23   | Write      | 0x1F    | 0x4140 | Mixer IQ values synced by SYNCP/N. NCO accumulator synced by SYNCP/N. FIFO data formatter synced by FRAMEP/N.                                 |
| 24   | Write      | 0x20    | 0x2400 | FIFO Input Pointer Sync Source = FRAME FIFO Output Pointer Sync Source = OSTR (from PLL N-divider output) Clock Divider Sync Source = OSTR    |
| 25   | N/A        | N/A     | N/A    | Provide all the LVDS DATA and DATACLK Provide rising edge FRAMEP/N and rising edge SYNCP/N to sync the FIFO input pointer and PLL N-dividers. |



# **Programming (continued)**

# Table 10. Example Start-Up Sequence Description (continued)

| STEP | READ/WRITE | ADDRESS | VALUE  | DESCRIPTION                                                                                                                                                   |
|------|------------|---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26   | Read       | 0x18    | N/A    | Read back pll_lfvolt(2:0). If the value is not optimal, adjust pll_vco(5:0) in 0x1A.                                                                          |
| 27   | Write      | 0x05    | 0x0000 | Clear all alarms in 0x05.                                                                                                                                     |
| 28   | Read       | 0x05    | N/A    | Read back all alarms in 0x05. Check for PLL lock, FIFO collision, DACCLK-gone, DATACLK-gone, Fix the error appropriately. Repeat step 26 and 27 as necessary. |
| 29   | Write      | 0x1F    | 0x4142 | Sync all the QMC blocks using sif_sync. These blocks can also be synced via auto-sync through appropriate register writes.                                    |
| 30   | Write      | 0x00    | 0xA19A | Disable clock divider sync.                                                                                                                                   |
| 31   | Write      | 0x1F    | 0x4148 | Disable FIFO data formatter sync. Set sif_sync to 0b for the next sif_sync event.                                                                             |
| 32   | Write      | 0x20    | 0x0000 | Disable FIFO input and output pointer sync.                                                                                                                   |
| 33   | Write      | 0x18    | 0x2467 | Disable PLL N-dividers sync.                                                                                                                                  |
| 34   | N/A        | N/A     | N/A    | Set TXENABLE high. Enable data transmission.                                                                                                                  |



# 7.6 Register Map

# Table 11. Register Map<sup>(1)</sup>

| Name     | Address | Default | (MSB)<br>Bit 15            | Bit 14             | Bit 13              | Bit 12                 | Bit 11             | Bit 10                    | Bit 9                      | Bit 8                     | Bit 7                      | Bit 6               | Bit 5               | Bit 4              | Bit 3                   | Bit 2                   | Bit 1                       | (LSB)<br>Bit 0 |  |
|----------|---------|---------|----------------------------|--------------------|---------------------|------------------------|--------------------|---------------------------|----------------------------|---------------------------|----------------------------|---------------------|---------------------|--------------------|-------------------------|-------------------------|-----------------------------|----------------|--|
| config0  | 0x00    | 0x049C  | qmc_offset_<br>ena         | reserved           | qmc_corr_<br>ena    | reserved               |                    | inter                     | p(3:0)                     |                           | fifo_ena                   | reserved            | reserved            | alarm_out<br>_ ena | alarm_out               | clkdiv_sync_<br>ena     | invsinc_ena                 | reserved       |  |
| config1  | 0x01    | 0x050E  | iotest_ena                 | reserved           | reserved            | 64cnt_<br>ena          | oddeven_<br>parity | word_<br>parity_<br>ena   | frame_<br>parity_e<br>na   | reserved                  | reserved                   | dacl_<br>complement | dacQ_<br>complement | reserved           | alarm_<br>2away_<br>ena | alarm_<br>1away_<br>ena | alarm_<br>collision_<br>ena | reserved       |  |
| config2  | 0x02    | 0x7000  | 16bit_in                   | dacclk<br>gone_ena | dataclk<br>gone_ena | collision_<br>gone_ena | resreved           | reserved                  | reserved                   | reserved                  | sif4_ena                   | mixer_ena           | mixer_gain          | nco_ena            | revbus                  | reserved                | twos                        | reserved       |  |
| config3  | 0x03    | 0xF000  |                            | coarse             | dac(3:0)            |                        |                    | rese                      | erved                      |                           |                            |                     |                     | reserved           | •                       |                         |                             | sif_txenable   |  |
| config4  | 0x04    | NA      |                            |                    |                     |                        |                    |                           |                            | iotest                    | results(15:0               | )                   |                     |                    |                         |                         |                             |                |  |
| config5  | 0x05    | NA      | alarm_<br>from_<br>zerochk | reserved           | alarm               | s_from_fifo(2          | 2:0)               | alarm_<br>dacclk_<br>gone | alarm_<br>dataclk_<br>gone | alarm_<br>output_<br>gone | alarm_<br>from _<br>iotest | reserved            | alarm_<br>from_pll  | alarm_<br>rparity  | alarm_<br>fparity       | alarm_<br>frame_parity  | reserved                    | reserved       |  |
| config6  | 0x06    | NA      |                            |                    |                     | tempdata               | (7:0)              |                           |                            |                           |                            |                     | reser               | ved                |                         |                         | reserved                    | reserved       |  |
| config7  | 0x07    | 0xFFFF  |                            |                    |                     |                        |                    |                           |                            | alarm                     | s_mask(15:0                | ))                  |                     |                    |                         |                         |                             |                |  |
| config8  | 0x08    | 0x0000  | reserved                   | reserved           | reserved            |                        |                    |                           |                            |                           |                            | qmc_offset          | I(12:0)             |                    |                         |                         |                             |                |  |
| config9  | 0x09    | 0x8000  | f                          | ifo_offset(2:0     | )                   |                        |                    |                           |                            |                           |                            | qmc_offset(         | Q(12:0)             |                    |                         |                         |                             |                |  |
| config10 | 0x0A    | 0x0000  | reserved                   | reserved           | reserved            |                        |                    |                           |                            |                           |                            | reserve             | ed                  |                    |                         |                         |                             |                |  |
| config11 | 0x0B    | 0x0000  | reserved                   | reserved           | reserved            |                        | reserved           |                           |                            |                           |                            |                     |                     |                    |                         |                         |                             |                |  |
| config12 | 0x0C    | 0x0400  | reserved                   | reserved           | reserved            | reserved               |                    |                           |                            |                           |                            |                     |                     |                    |                         |                         |                             |                |  |
| config13 | 0x0D    | 0x0400  |                            | cmix               | (3:0)               |                        | reserved           |                           |                            |                           |                            |                     | qmc_gainQ(1         | 0:0)               |                         |                         |                             |                |  |
| config14 | 0x0E    | 0x0400  | reserved                   | reserved           | reserved            | reserved               | reserved           |                           |                            |                           |                            |                     | reserved            |                    |                         |                         |                             |                |  |
| config15 | 0x0F    | 0x0400  | output_de                  | lay (1:0)          | reser               | ved                    | reserved           |                           |                            |                           |                            |                     | reserved            |                    |                         |                         |                             |                |  |
| config16 | 0x10    | 0x0000  | reserved                   | reserved           | reserved            | reserved               |                    |                           |                            |                           |                            | qmc                 | _phase(11:0)        |                    |                         |                         |                             |                |  |
| config17 | 0x11    | 0x0000  | reserved                   | reserved           | reserved            | reserved               |                    |                           |                            |                           |                            |                     | reserved            |                    |                         |                         |                             |                |  |
| config18 | 0x12    | 0x0000  |                            |                    | l .                 |                        |                    |                           |                            | phase                     | e_offset(15:0              | )                   |                     |                    |                         |                         |                             |                |  |
| config19 | 0x13    | 0x0000  |                            |                    |                     |                        |                    |                           |                            |                           | eserved                    |                     |                     |                    |                         |                         |                             |                |  |
| config20 | 0x14    | 0x0000  |                            |                    |                     |                        |                    |                           |                            | phas                      | e_add(15:0)                |                     |                     |                    |                         |                         |                             |                |  |
| config21 | 0x15    | 0x0000  |                            |                    |                     |                        |                    |                           |                            | phas                      | e_add(31:16                | )                   |                     |                    |                         |                         |                             |                |  |
| config22 | 0x16    | 0x0000  |                            |                    |                     |                        |                    |                           |                            |                           | eserved                    |                     |                     |                    |                         |                         |                             |                |  |
| config23 | 0x17    | 0x0000  |                            |                    |                     |                        |                    |                           |                            |                           | eserved                    |                     |                     |                    |                         |                         |                             |                |  |
| config24 | 0x18    | NA      |                            | reserved           |                     | pll_reset              | pli_               |                           |                            |                           |                            | pll_lfvolt(2:0)     |                     |                    |                         |                         |                             |                |  |
| config25 | 0x19    | 0x0440  |                            |                    |                     | pll_m(7                | pll_m(7:0)         |                           |                            |                           |                            | rese                | rved                |                    |                         |                         |                             |                |  |
| config26 | 0x1A    | 0x0020  |                            |                    | pll_vco(            | 5:0)                   |                    |                           | reserved                   | reserved                  | bias_<br>sleep             | tsense_<br>sleep    | pll_sleep           | clkrecv_<br>sleep  | reserved                | reserved                | reserved                    | reserved       |  |
| config27 | 0x1B    | 0x0000  | extref_ena                 | reserved           | reserved            | reserved               | fuse_<br>sleep     | reserved                  | reserved                   | reserved                  | reserved                   | reserved            |                     | ı                  | re                      | eserved                 | I                           | I              |  |
| config28 | 0x1C    | 0x0000  |                            | 1                  | 1                   | reserve                | ed                 | 1                         | 1                          |                           |                            | 1                   | 1                   | res                | served                  |                         |                             |                |  |

<sup>(1)</sup> Unless otherwise noted, all reserved registers should be programmed to default values.



# **Register Map (continued)**

# Table 11. Register Map<sup>(1)</sup> (continued)

| Name     | Address | Default | (MSB)<br>Bit 15 | Bit 14                                   | Bit 13       | Bit 12 | Bit 11      | Bit 10 | Bit 9    | Bit 8    | Bit 7        | Bit 6     | Bit 5      | Bit 4    | Bit 3                     | Bit 2         | Bit 1    | (LSB)<br>Bit 0      |
|----------|---------|---------|-----------------|------------------------------------------|--------------|--------|-------------|--------|----------|----------|--------------|-----------|------------|----------|---------------------------|---------------|----------|---------------------|
| config29 | 0x1D    | 0x0000  |                 |                                          |              | reserv | ed          |        |          |          |              |           |            | res      | erved                     |               |          |                     |
| config30 | 0x1E    | 0x1111  |                 | syncsel_qn                               | noffset(3:0) |        |             | rese   | rved     |          |              | syncsel_q | mcorr(3:0) |          |                           | res           | served   |                     |
| config31 | 0x1F    | 0x1140  |                 | syncsel_r                                | mixer(3:0)   |        |             | rese   | rved     |          |              | syncsel   | nco(3:0)   |          | syncsel_c                 | lataformatter | sif_sync | reserved            |
| config32 | 0x20    | 0x2400  |                 | syncsel_fifoin(3:0) syncsel_fifoout(3:0) |              |        |             |        |          |          |              |           |            | reserved |                           |               | l        | clkdiv_<br>sync_sel |
| config33 | 0x21    | 0x0000  |                 |                                          |              |        |             |        |          |          | eserved      |           |            |          |                           |               |          |                     |
| config34 | 0x22    | 0x1B1B  | reserv          | ved                                      | reser        | ved    | rese        | rved   | rese     | rved     | res          | erved     | reser      | ved      | res                       | erved         | rese     | erved               |
| config35 | 0x23    | 0xFFFF  |                 |                                          |              |        |             |        |          | slee     | p_cntl(15:0) |           |            |          | •                         |               |          |                     |
| config36 | 0x24    | 0x0000  |                 | datadly(2:0)                             |              |        | clkdly(2:0) |        |          |          |              |           | res        | served   |                           |               |          |                     |
| config37 | 0x25    | 0x7A7A  |                 | iotest_pattern0                          |              |        |             |        |          |          |              |           |            |          |                           |               |          |                     |
| config38 | 0x26    | 0xB6B6  |                 |                                          |              |        |             |        |          | iote     | st_pattern1  |           |            |          |                           |               |          |                     |
| config39 | 0x27    | 0xEAEA  |                 |                                          |              |        |             |        |          | iote     | st_pattern2  |           |            |          |                           |               |          |                     |
| config40 | 0x28    | 0x4545  |                 |                                          |              |        |             |        |          | iote     | st_pattern3  |           |            |          |                           |               |          |                     |
| config41 | 0x29    | 0x1A1A  |                 |                                          |              |        |             |        |          | iote     | st_pattern4  |           |            |          |                           |               |          |                     |
| config42 | 0x2A    | 0x1616  |                 |                                          |              |        |             |        |          | iote     | st_pattern5  |           |            |          |                           |               |          |                     |
| config43 | 0x2B    | 0xAAAA  |                 |                                          |              |        |             |        |          | iote     | st_pattern6  |           |            |          |                           |               |          |                     |
| config44 | 0x2C    | 0xC6C6  |                 |                                          |              |        |             |        |          | iote     | st_pattern7  |           |            |          |                           |               |          |                     |
| config45 | 0x2D    | 0x0004  | reserved        | ostrtodig_ sel ramp_ena reserve          |              |        |             |        |          | reserved |              |           |            |          |                           | sifdac_ena    |          |                     |
| config46 | 0x2E    | 0x0000  |                 | reserved grp_delayI(7:0)                 |              |        |             |        |          |          |              |           |            |          |                           |               |          |                     |
| config47 | 0x2F    | 0x0000  |                 | grp_delayQ(7:0) reserved                 |              |        |             |        |          |          |              |           |            |          |                           |               |          |                     |
| config48 | 0x30    | 0x0000  |                 |                                          |              |        |             |        |          | si       | dac(15:0)    |           |            |          |                           |               |          |                     |
| version  | 0x7F    | 0x540C  |                 |                                          | reserve      | ed     |             |        | reserved | rese     | rved         | rese      | rved       | device   | iceid(1:0) versionid(2:0) |               |          |                     |



# 7.6.1 Register Descriptions

# 7.6.1.1 Register Name: config0 – Address: 0x00, Default: 0x049C

| Register<br>Name | Address                           | Bit  | Name            | Function                                                                                                                                                                                                                                         | Default Value |
|------------------|-----------------------------------|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| config0          | 0x00                              | 15   | qmc_offset_ena  | When set, the digital Quadrature Modulator Correction (QMC) offset correction is enabled.                                                                                                                                                        | 0             |
|                  |                                   | 14   | Reserved        | Reserved for factory use.                                                                                                                                                                                                                        | 0             |
|                  |                                   | 13   | qmc_corr_ena    | When set, the QMC phase and gain correction circuitry is enabled.                                                                                                                                                                                | 0             |
|                  |                                   | 12   | Reserved        | Reserved for factory use.                                                                                                                                                                                                                        | 0             |
|                  |                                   | 11:8 | interp(3:0)     | These bits define the interpolation factor                                                                                                                                                                                                       | 0100          |
|                  |                                   |      |                 | interp Interpolation Factor                                                                                                                                                                                                                      |               |
|                  |                                   |      |                 | 0000 1x                                                                                                                                                                                                                                          |               |
|                  |                                   |      |                 | 0001 2x                                                                                                                                                                                                                                          |               |
|                  |                                   |      |                 | 0010 4x                                                                                                                                                                                                                                          |               |
|                  |                                   |      |                 | 0100 8x                                                                                                                                                                                                                                          |               |
|                  |                                   |      |                 | 1000 16x                                                                                                                                                                                                                                         |               |
|                  | 7                                 |      | fifo_ena        | When set, the FIFO is enabled. When the FIFO is disabled DACCCLKP/N and DATACLKP/N must be aligned (not recommended).                                                                                                                            | 1             |
|                  |                                   | 6    | Reserved        | Reserved for factory use.                                                                                                                                                                                                                        | 0             |
|                  |                                   | 5    | Reserved        | Reserved for factory use.                                                                                                                                                                                                                        | 0             |
|                  |                                   | 4    | alarm_out_ena   | When set, the ALARM pin becomes an output. When cleared, the ALARM pin is 3-stated.                                                                                                                                                              | 1             |
|                  | 3 alarm_out_pol 2 clkdiv_sync_ena |      | alarm_out_pol   | This bit changes the polarity of the ALARM signal.  0: Negative logic  1: Positive logic                                                                                                                                                         | 1             |
|                  |                                   |      | clkdiv_sync_ena | When set, enables the syncing of the clock divider using the sync source selected by register <i>config32</i> . The internal divided-down clocks will be phase aligned after syncing. See the <i>Power-Up Sequence</i> section for more details. | 1             |
|                  | 1                                 |      | invsinc_ena     | When set, the inverse sinc filter is enabled.                                                                                                                                                                                                    | 0             |
|                  |                                   | 0    | Reserved        | Reserved for factory use.                                                                                                                                                                                                                        | 0             |



# 7.6.1.2 Register Name: config1 – Address: 0x01, Default: 0x050E

| Register<br>Name | Address | Bit | Name                | Function                                                                                                                                                                                                                                                                                             | Default<br>Value |
|------------------|---------|-----|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config1          | 0x01    | 15  | iotest_ena          | When set, enables the data pattern checker test. The outputs are deactivated regardless of the state of TXENABLE and sif_txenable.                                                                                                                                                                   | 0                |
|                  |         | 14  | Reserved            | Reserved for factory use.                                                                                                                                                                                                                                                                            | 0                |
|                  |         | 13  | Reserved            | Reserved for factory use.                                                                                                                                                                                                                                                                            | 0                |
|                  |         | 12  | 64cnt_ena           | When set, enables resetting of the alarms after 64 good samples with the goal of removing unnecessary errors. For instance, when checking setup/hold through the pattern checker test, there may initially be errors. Setting this bit removes the need for a SIF write to clear the alarm register. | 0                |
|                  |         | 11  | oddeven_parity      | Selects between odd and even parity check 0: Even parity 1: Odd parity                                                                                                                                                                                                                               | 0                |
|                  |         | 10  | word_parity_ena     | When set, enables parity checking of each input word using the PARITYP/N parity input. It should match the <b>oddeven_parity</b> register setting.                                                                                                                                                   | 1                |
|                  |         | 9   | frame_parity_ena    | When set, enables parity checking using the FRAME signal to source the parity bit.                                                                                                                                                                                                                   | 0                |
|                  |         | 8   | Reserved            | Reserved for factory use.  Note: Default value is 1b. Must be set to 0b for proper operation                                                                                                                                                                                                         | 1                |
|                  |         | 7   | Reserved            | Reserved for factory use.                                                                                                                                                                                                                                                                            | 0                |
|                  |         | 6   | dacl_complement     | When set, the DACI output is complemented. This allows to effectively change the + and – designations of the LVDS data lines.                                                                                                                                                                        | 0                |
|                  |         | 5   | dacQ_complement     | When set, the DACQ output is complemented. This allows to effectively change the + and – designations of the LVDS data lines.                                                                                                                                                                        | 0                |
|                  |         | 4   | Reserved            | Reserved for factory use.                                                                                                                                                                                                                                                                            | 0                |
|                  |         | 3   | alarm_2away_ena     | When set, the alarm from the FIFO indicating the write and read pointers being 2 away is enabled.                                                                                                                                                                                                    | 1                |
|                  |         | 2   | alarm_1away_ena     | When set, the alarm from the FIFO indicating the write and read pointers being 1 away is enabled.                                                                                                                                                                                                    | 1                |
|                  |         | 1   | alarm_collision_ena | When set, the alarm from the FIFO indicating a collision between the write and read pointers is enabled.                                                                                                                                                                                             | 1                |
|                  |         | 0   | Reserved            | Reserved for factory use.                                                                                                                                                                                                                                                                            | 0                |

Product Folder Links: DAC3482

Copyright © 2011–2015, Texas Instruments Incorporated



# 7.6.1.3 Register Name: config2 – Address: 0x02, Default: 0x7000

| Register<br>Name | Address | Bit | Name              | Function                                                                                                                                                                                                                                                                                 | Default<br>Value |
|------------------|---------|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config2          | 0x02    | 15  | 16bit_in          | When set, the input interface is set to word-wide mode.  When cleared, the input interface is set to byte-wide mode.                                                                                                                                                                     | 0                |
|                  |         | 14  | dacclkgone_ena    | When set, the DACCLK-gone signal from the clock monitor circuit can be used to shut off the DAC outputs. The corresponding alarms, <code>alarm_dacclk_gone</code> and <code>alarm_output_gone</code> , must not be masked ( <code>Config7</code> , bit <10> and bit <8> must set to 0b). | 1                |
|                  |         | 13  | dataclkgone_ena   | When set, the DATACLK-gone signal from the clock monitor circuit can be used to shut off the DAC outputs. The corresponding alarms, <code>alarm_dataclk_gone</code> and <code>alarm_output_gone</code> , must not be masked (Config7, bit <9> and bit <8> must set to 0b).               | 1                |
|                  |         | 12  | collisiongone_ena | When set, the FIFO collision alarms can be used to shut off the DAC outputs. The corresponding alarms, <code>alarm_fifo_collision</code> and <code>alarm_output_gone</code> , must not be masked (for example, Config7, bit <13> and bit <8> must set to 0b).                            | 1                |
|                  |         | 11  | Reserved          | Reserved for factory use.                                                                                                                                                                                                                                                                | 0                |
|                  |         | 10  | Reserved          | Reserved for factory use.                                                                                                                                                                                                                                                                | 0                |
|                  |         | 9   | Reserved          | Reserved for factory use.                                                                                                                                                                                                                                                                | 0                |
|                  |         | 8   | Reserved          | Reserved for factory use.                                                                                                                                                                                                                                                                | 0                |
|                  |         | 7   | sif4_ena          | When set, the serial interface (SIF) is a 4 bit interface, otherwise it is a 3-bit interface.                                                                                                                                                                                            | 0                |
|                  |         | 6   | mixer_ena         | When set, the mixer block is enabled.                                                                                                                                                                                                                                                    | 0                |
|                  |         | 5   | mixer_gain        | When set, a 6dB gain is added to the mixer output.                                                                                                                                                                                                                                       | 0                |
|                  |         | 4   | nco_ena           | When set, the NCO is enabled. This is not required for coarse mixing.                                                                                                                                                                                                                    | 0                |
|                  |         | 3   | revbus            | When set, the input bits for the data bus are reversed. MSB becomes LSB.                                                                                                                                                                                                                 | 0                |
|                  |         | 2   | Reserved          | Reserved for factory use.                                                                                                                                                                                                                                                                | 0                |
|                  |         | 1   | twos              | When set, the input data format is expected to be 2s-complement. When cleared, the input is expected to be offset-binary.                                                                                                                                                                | 0                |
|                  |         | 0   | Reserved          | Reserved for factory use.                                                                                                                                                                                                                                                                | 0                |

# 7.6.1.4 Register Name: config3 – Address: 0x03, Default: 0xF000

| Register<br>Name | Address | Bit   | Name            | Function                                                                                                                                                                                                                                                                                                                                                               | Default<br>Value |
|------------------|---------|-------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config3          | 0x03    | 15:12 | coarse_dac(3:0) | Scales the output current in 16 equal steps. $I_{FS} = \frac{V_{EXTIO}}{R_{BIAS}} \times 2 \times \left(coarse\_dac + 1\right)$                                                                                                                                                                                                                                        | 1111             |
|                  |         | 11:8  | Reserved        | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                              | 0000             |
|                  |         | 7:1   | Reserved        | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                              | 0000000          |
|                  |         | 0     | sif_txenable    | When set, the internal value of TXENABLE is set to 1b.  To enable analog output data transmission, set <i>sif_txenable</i> to 1b <b>or</b> pull CMOS TXENABLE pin (A32 for DAC3482IRKD and N9 for DAC3482IZAY) to high. To disable analog output, set <i>sif_txenable</i> to 0b <b>and</b> pull CMOS TXENABLE pin (A32 for DAC3482IRKD and N9 for DAC3482IZAY) to low. | 0                |

# 7.6.1.5 Register Name: config4 – Address: 0x04, Default: No RESET Value (WRITE TO CLEAR)

| Register<br>Name | Address | Bit  | Name                 | Function                                                                                                                                                                                                                                                                                                                                                            | Default<br>Value  |
|------------------|---------|------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| config4          | 0x04    | 15:0 | iotest_results(15:0) | This register is used with pattern checker test enabled (iotest_ena in config1, bit<15> set to 1b). It does not have a default RESET value.  The values of these bits tell which bit in the word failed during the pattern checker test. iotest_results(15:8) correspond to the data bits on D[15:8] and iotest_results(7:0) correspond to the data bits on D[7:0]. | No RESET<br>Value |



# 7.6.1.6 Register Name: config5 – Address: 0x05, Default: Setup and Power-Up Conditions Dependent (WRITE TO CLEAR)

| Register<br>Name | Address | Bit   | Name                  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                | Default<br>Value |
|------------------|---------|-------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config5          | 0x05    | 15    | alarm_from_zerochk    | This alarm indicates the 8-bit FIFO write pointer address has an all zeros patterns. Due to pointer address being a shift register, this is not a valid address and will cause the write pointer to be stuck until the next sync. This error is typically caused by timing error or improper power start-up sequence. If this alarm is asserted, resynchronization of FIFO is necessary. Refer to the <i>Power-Up Sequence</i> section for more detail. | NA               |
|                  |         | 14    | Reserved              | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                                                                                               | NA               |
|                  |         | 13:11 | alarms_from_fifo(2:0) | Alarm indicating FIFO pointer collisions and nearness:  000: All fine  001: Pointers are 2 away  01x: Pointers are 1 away  1xx: FIFO pointer collision  If the FIFO pointer collision alarm is set when collisiongone_ena is enabled, the FIFO must be re-synchronized and the bits must be cleared to resume normal operation.                                                                                                                         | NA               |
|                  |         | 10    | alarm_dacclk_gone     | Alarm indicating the DACCLK has been stopped. If the bit is set when<br>dacclkgone_ena is enabled, the DACCLK must resume and the bit must be<br>cleared to resume normal operation.                                                                                                                                                                                                                                                                    | NA               |
|                  |         | 9     | alarm_dataclk_gone    | Alarm indicating the DATACLK has been stopped.  If the bit is set when dataclkgone_ena is enabled, the DATACLK must resume and the bit must be cleared to resume normal operation.                                                                                                                                                                                                                                                                      | NA               |
|                  |         | 8     | alarm_output_gone     | Alarm indicating either alarm_dacclk_gone, alarm_dataclk_gone, or alarm_fifo_collision are asserted. It controls the output. When high it will output 0x8000 for each output connected to the DAC. If the bit is set when dacclkgone_ena, dataclkgone_ena, or collisiongone_ena are enabled, then the corresponding errors must be fixed and the bits must be cleared to resume normal operation.                                                       | NA               |
|                  |         | 7     | alarm_from_iotest     | Alarm indicating the input data pattern does not match the pattern in the iotest_pattern registers. When data pattern checker mode is enabled, this alarm in register config5, bit 7 is the only valid alarm. Other alarms in register config5 are not valid and can be disregarded.                                                                                                                                                                    | NA               |
|                  |         | 6     | Reserved              | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                                                                                               | NA               |
|                  |         | 5     | alarm_from_pll        | Alarm indicating the PLL has lost lock. For version ID 100b or earlier,<br>alarm_from_PLL may not indicate the correct status of the PLL. Refer to<br>pll_lfvolt(2:0) in register config24 for proper PLL lock indication.                                                                                                                                                                                                                              | NA               |
|                  |         | 4     | alarm_rparity         | Alarm indicating a parity error on data captured on the rising edge of DATACLKP/N.                                                                                                                                                                                                                                                                                                                                                                      | NA               |
|                  |         | 3     | alarm_fparity         | Alarm indicating a parity error on data captured on the falling edge of DATACLKP/N.                                                                                                                                                                                                                                                                                                                                                                     | NA               |
|                  |         | 2     | alarm_frame_parity    | Alarm indicating a parity error when using the FRAME as parity bit.                                                                                                                                                                                                                                                                                                                                                                                     | NA               |
|                  |         | 1     | Reserved              | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                                                                                               | NA               |
|                  |         | 0     | Reserved              | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                                                                                               | NA               |

# 7.6.1.7 Register Name: config6 – Address: 0x06, Default: No RESET Value (READ ONLY)

| Register<br>Name | Address | Bit  | Name          | Function                                                                                                                                                                                                                     | Default<br>Value     |
|------------------|---------|------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| config6          | 0x06    | 15:8 | tempdata(7:0) | This is the output from the chip temperature sensor. The value of this register in 2s complement format represents the temperature in degrees Celsius. <b>This</b> register must be read with a minimum SCLK period of 1 µs. | No<br>RESET<br>Value |
|                  |         | 7:2  | Reserved      | Reserved for factory use.                                                                                                                                                                                                    | 000000               |
|                  |         | 1    | Reserved      | Reserved for factory use.                                                                                                                                                                                                    | 0                    |
|                  |         | 0    | Reserved      | Reserved for factory use.                                                                                                                                                                                                    | 0                    |



# 7.6.1.8 Register Name: config7 – Address: 0x07, Default: 0xFFFF

| Register<br>Name | Address | Bit  | Name              |                                          | Function                        | Default<br>Value   |   |                   |  |
|------------------|---------|------|-------------------|------------------------------------------|---------------------------------|--------------------|---|-------------------|--|
| config7          | 0x07    | 15:0 | alarms_mask(15:0) | These bits control the masking of the al | arms. (0=not masked, 1= masked) | 0xFFFF             |   |                   |  |
|                  |         |      |                   | alarm_mask                               | Alarm that is Masked            |                    |   |                   |  |
|                  |         |      |                   | 15                                       | alarm_from_zerochk              |                    |   |                   |  |
|                  |         |      |                   | 14                                       | not used                        |                    |   |                   |  |
|                  |         |      |                   | 13                                       | alarm_fifo_collision            |                    |   |                   |  |
|                  |         |      |                   | 12                                       | alarm_fifo_1away                |                    |   |                   |  |
|                  |         |      |                   | 11                                       | alarm_fifo_2away                |                    |   |                   |  |
|                  |         |      |                   | 10                                       | alarm_dacclk_gone               |                    |   |                   |  |
|                  |         |      |                   |                                          | 9                               | alarm_dataclk_gone |   |                   |  |
|                  |         |      |                   |                                          |                                 |                    | 8 | alarm_output_gone |  |
|                  |         |      |                   |                                          | 7                               | alarm_from_iotest  |   |                   |  |
|                  |         |      |                   | 6                                        | not used                        |                    |   |                   |  |
|                  |         |      |                   | 5                                        | alarm_from_pll                  |                    |   |                   |  |
|                  |         |      |                   | 4                                        | alarm_rparity                   |                    |   |                   |  |
|                  |         |      |                   | 3                                        | alarm_fparity                   |                    |   |                   |  |
|                  |         |      |                   |                                          | 2                               | alarm_frame_parity |   |                   |  |
|                  |         |      |                   | 1                                        | not used                        |                    |   |                   |  |
|                  |         |      |                   | 0                                        | not used                        |                    |   |                   |  |

# 7.6.1.9 Register Name: config8 – Address: 0x08, Default: 0x0000 (CAUSES AUTO-SYNC)

| Register<br>Name | Address | Bit  | Name              | Function                                                                                                                                                                                                                                                                                                                                                                             | Default<br>Value |
|------------------|---------|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config8          | 0x08    | 15   | Reserved          | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                            | 0                |
|                  |         | 14   | Reserved          | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                            | 0                |
|                  |         | 13   | Reserved          | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                            | 0                |
|                  |         | 12:0 | qmc_offsetl(12:0) | DACI offset correction. The offset is measured in DAC LSBs. If enabled in config30 writing to this register causes an auto-sync to be generated. This loads the values of the QMC offset registers (config8-config9) into the offset block at the same time. When updating the offset values config8 should be written last. Programming config9 will not affect the offset setting. | All zeros        |

# 7.6.1.10 Register Name: config9 – Address: 0x09, Default: 0x8000

| Register<br>Name | Address | Bit   | Name              | Function                                                                                                                                                                                                                                                                    | Default<br>Value |
|------------------|---------|-------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config9          | 0x09    | 15:13 | fifo_offset(2:0)  | When the sync to the FIFO occurs, this is the value loaded into the FIFO read pointer. With this value the initial difference between write and read pointers can be controlled. This may be helpful in syncing multiple chips or controlling the delay through the device. | 100              |
|                  |         | 12:0  | qmc_offsetQ(12:0) | DACQ offset correction. The offset is measured in DAC LSBs.                                                                                                                                                                                                                 | All zeros        |

# 7.6.1.11 Register Name: config10 – Address: 0x0A, Default: 0x0000

| Register<br>Name | Address | Bit  | Name     | Function                  | Default<br>Value |
|------------------|---------|------|----------|---------------------------|------------------|
| config10         | A0x0    | 15   | Reserved | Reserved for factory use. | 0                |
|                  |         | 14   | Reserved | Reserved for factory use. | 0                |
|                  |         | 13   | Reserved | Reserved for factory use. | 0                |
|                  |         | 12:0 | Reserved | Reserved for factory use. | All zeros        |



# 7.6.1.12 Register Name: config11 – Address: 0x0B, Default: 0x0000

| Register<br>Name | Address | Bit  | Name     | Function                  | Default<br>Value |
|------------------|---------|------|----------|---------------------------|------------------|
| config11         | 0x0B    | 15   | Reserved | Reserved for factory use. | 0                |
|                  |         | 14   | Reserved | Reserved for factory use. | 0                |
|                  |         | 13   | Reserved | Reserved for factory use. | 0                |
|                  |         | 12:0 | Reserved | Reserved for factory use. | All zeros        |

# 7.6.1.13 Register Name: config12 – Address: 0x0C, Default: 0x0400

| Register<br>Name | Address | Bit  | Name            | Function                                                                                                                                                                                    | Default<br>Value |
|------------------|---------|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config12         | 0x0C    | 15   | Reserved        | Reserved for factory use.                                                                                                                                                                   | 0                |
|                  |         | 14   | Reserved        | Reserved for factory use.                                                                                                                                                                   | 0                |
|                  |         | 13   | Reserved        | Reserved for factory use.                                                                                                                                                                   | 0                |
|                  |         | 12   | Reserved        | Reserved for factory use.                                                                                                                                                                   | 0                |
|                  |         | 11   | Reserved        | Reserved for factory use.                                                                                                                                                                   | 0                |
|                  |         | 10:0 | qmc_gainI(10:0) | QMC gain for DACI. The full 11-bit qmc_gainI(10:0) word is formatted as UNSIGNED with a range of 0 to 1.9990. The implied decimal point for the multiplication is between bit 9 and bit 10. | 10000000         |

# 7.6.1.14 Register Name: config13 – Address: 0x0D, Default: 0x0400

| Register<br>Name | Address | Bit  | Name            | Function                                                                                                                                                                                                          | Default<br>Value |
|------------------|---------|------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config13         | 0x0D    | 15   | cmix_mode(3:0)  | Sets the mixing function of the coarse mixer.  Bit 15: Fs/8 mixer Bit 14: Fs/4 mixer Bit 13: Fs/2 mixer Bit 12: -Fs/4 mixer  The various mixers can be combined together to obtain a ±n×Fs/8 total mixing factor. | 0000             |
|                  |         | 11   | Reserved        | Reserved for factory use.                                                                                                                                                                                         | 0                |
|                  |         | 10:0 | qmc_gainQ(10:0) | QMC gain for DACQ. The full 11-bit qmc_gainb(10:0) word is formatted as UNSIGNED with a range of 0 to 1.9990. The implied decimal point for the multiplication is between bit 9 and bit 10.                       | 10000000<br>000  |

# 7.6.1.15 Register Name: config14 – Address: 0x0E, Default: 0x0400

| Register<br>Name | Address | Bit  | Name     | Function                  | Default<br>Value |
|------------------|---------|------|----------|---------------------------|------------------|
| config14         | 0x0E    | 15   | Reserved | Reserved for factory use. | 0                |
|                  |         | 14   | Reserved | Reserved for factory use. | 0                |
|                  |         | 13   | Reserved | Reserved for factory use. | 0                |
|                  |         | 12   | Reserved | Reserved for factory use. | 0                |
|                  |         | 11   | Reserved | Reserved for factory use. | 0                |
|                  |         | 10:0 | Reserved | Reserved for factory use. | 10000000<br>000  |



## 7.6.1.16 Register Name: config15 – Address: 0x0F, Default: 0x0400

| Register<br>Name | Address | Bit   | Name               | Function                                             | Default<br>Value |
|------------------|---------|-------|--------------------|------------------------------------------------------|------------------|
| config15         | 0x0F    | 15:14 | output_ delay(1:0) | Delays the DAC outputs from 0 to 3 DAC clock cycles. | 00               |
|                  |         | 13:12 | Reserved           | Reserved for factory use.                            | 00               |
|                  |         | 11    | Reserved           | Reserved for factory use.                            | 0                |
|                  |         | 10:0  | Reserved           | Reserved for factory use.                            | 10000000<br>000  |

## 7.6.1.17 Register Name: config16 – Address: 0x10, Default: 0x0000 (CAUSES AUTO-SYNC)

| Register<br>Name | Address | Bit  | Name            | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Default<br>Value |
|------------------|---------|------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config16         | 0x10    | 15   | Reserved        | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                |
|                  |         | 14   | Reserved        | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                |
|                  |         | 13   | Reserved        | Reserved for factory use. Note: Default value is 0b. Must be set to 1b for proper operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                |
|                  |         | 12   | Reserved        | Reserved for factory use. Note: Default value is 0b. Must be set to 1b for proper operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                |
|                  |         | 11:0 | qmc_phase(11:0) | QMC correction phase. The 12-bit qmc_phase(11:0) word is formatted as 2s complement and scaled to occupy a range of -0.5 to 0.49975 and a default phase correction of 0.00. To accomplish QMC phase correction, this value is multiplied by the current B sample, then summed into the A sample. If enabled in config30 writing to this register causes an auto-sync to be generated. This loads the values of the QMC correction registers (config12, config13, and config16) into the QMC block at the same time. When updating the QMC values config16 should be written last. Programming config12 and config13 will not affect the QMC settings. | All zeros        |

## 7.6.1.18 Register Name: config17 – Address: 0x11, Default: 0x0000

| Register<br>Name | Address                                                                      | Bit                       | Name     | Function                  | Default<br>Value |
|------------------|------------------------------------------------------------------------------|---------------------------|----------|---------------------------|------------------|
| config17         | 0x11                                                                         | 15                        | Reserved | Reserved for factory use. | 0                |
|                  |                                                                              | 14                        | Reserved | Reserved for factory use. | 0                |
|                  | 13 Reserved Reserved for factory use.  12 Reserved Reserved for factory use. | 13                        | Reserved | Reserved for factory use. | 0                |
|                  |                                                                              | Reserved for factory use. | 0        |                           |                  |
|                  |                                                                              | 11:0                      | Reserved | Reserved for factory use. | All zeros        |

## 7.6.1.19 Register Name: config18 – Address: 0x12, Default: 0x0000 (CAUSES AUTO-SYNC)

| Register<br>Name | Address | Bit  | Name               | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Default<br>Value |
|------------------|---------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config18         | 0x12    | 15:0 | phase_offset(15:0) | Phase offset added to the NCO accumulator before the generation of the SIN and COS values. The phase offset is added to the upper 16 bits of the NCO accumulator results and these 16 bits are used in the sin/cos lookup tables. If enabled in config31 writing to this register causes an auto-sync to be generated. This loads the values of the fine mixer block registers (config18, config20, and config21) at the same time. When updating the mixer values the config18 should be written last. Programming config20 and config21 will not affect the mixer settings. | 0x0000           |

## 7.6.1.20 Register Name: config19 - Address: 0x13, Default: 0x0000

| Register<br>Name | Address | Bit  | Name     | Function                  | Default<br>Value |
|------------------|---------|------|----------|---------------------------|------------------|
| config19         | 0x13    | 15:0 | Reserved | Reserved for factory use. | 0x0000           |



## 7.6.1.21 Register Name: config20 - Address: 0x14, Default: 0x0000

| Register<br>Name | Address | Bit  | Name             | Function                                                                                                                                                                       | Default<br>Value |
|------------------|---------|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config20         | 0x14    | 15:0 | phase_ add(15:0) | The phase_add(15:0) value is used to determine the NCO frequency. The 2s-complement formatted value can be positive or negative. Each LSB represents Fs/(2^32) frequency step. | 0x0000           |

## 7.6.1.22 Register Name: config21 – Address: 0x15, Default: 0x0000

| Register<br>Name | Address | Bit  | Name              | Function            | Default<br>Value |
|------------------|---------|------|-------------------|---------------------|------------------|
| config21         | 0x15    | 15:0 | phase_ add(31:16) | See config20 above. | 0x0000           |

## 7.6.1.23 Register name: config22 – Address: 0x16, Default: 0x0000

| Register<br>Name | Address | Bit  | Name     | Function                  | Default<br>Value |
|------------------|---------|------|----------|---------------------------|------------------|
| config22         | 0x16    | 15:0 | Reserved | Reserved for factory use. | 0x0000           |

## 7.6.1.24 Register Name: config23 – Address: 0x17, Default: 0x0000

| Register<br>Name | Address | Bit  | Name     | Function                  | Default<br>Value |
|------------------|---------|------|----------|---------------------------|------------------|
| config23         | 0x17    | 15:0 | Reserved | Reserved for factory use. | 0x0000           |

## 7.6.1.25 Register Name: config24 - Address: 0x18, Default: NA

| Register<br>Name | Address | Bit   | Name             | Function                                                                                                                                                                                                                                                                      | Default<br>Value |
|------------------|---------|-------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config24         | 0x18    | 15:13 | Reserved         | Reserved for factory use.                                                                                                                                                                                                                                                     | 001              |
|                  |         | 12    | pll_reset        | When set, the PLL loop filter (LPF) is pulled down to 0 V. Toggle from 1b to 0b to restart the PLL if an over-speed lock-up occurs. Over-speed can happen when the process is fast, the supplies are higher than nominal, resulting in the feedback dividers missing a clock. | 0                |
|                  |         | 11    | pll_ndivsync_ena | When set, the LVDS SYNC input is used to sync the PLL N dividers.                                                                                                                                                                                                             | 1                |
|                  |         | 10    | pll_ena          | When set, the PLL is enabled. When cleared, the PLL is bypassed.                                                                                                                                                                                                              | 0                |
|                  |         | 9:8   | Reserved         | Reserved for factory use.                                                                                                                                                                                                                                                     | 00               |
|                  |         | 7:6   | pll_cp(1:0)      | PLL pump charge select 00: No charge pump 01: Single pump charge 10: Not used 11: Dual pump charge                                                                                                                                                                            | 00               |
|                  |         | 5:3   | pll_p(2:0)       | PLL pre-scaler dividing module control. 010: 2 011: 3 100: 4 101: 5 110: 6 111: 7 000: 8                                                                                                                                                                                      | 001              |
|                  |         | 2:0   | pll_lfvolt(2:0)  | PLL loop filter voltage. This three bit read-only indicator has step size of 0.4125 V. The entire range covers from 0 V to 3.3 V. The optimal lock range of the PLL will be from 010 to 101 (for example, 0.825 V to 2.063 V). Adjust pll_vco(5:0) for optimal lock range.    | NA               |



## 7.6.1.26 Register Name: config25 – Address: 0x19, Default: 0x0440

| Register<br>Name | Address | Bit  | Name              | Function                                                                                                                                                                                                                                                                                                                                      | Default<br>Value |
|------------------|---------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config25         | 0x19    | 15:8 | pll_m(7:0)        | M portion of the M/N divider of the PLL. If $pll_m<7>=0$ , the M divider value has the range of $pll_m<6:0>$ , spanning from 4 to 127. (0, 1, 2, and 3 are not valid.) If $pll_m<7>=1$ , the M divider value has the range of $2 \times pll_m<6:0>$ , spanning from 8 to 254. (0, 2, 4, and 6 are not valid. M divider has even values only.) | 00000100         |
|                  |         | 7:4  | pll_n(3:0)        | N portion of the M/N divider of the PLL.  0000: 1  0001: 2  0010: 3  0011: 4  0100: 5  0101: 6  0110: 7  0111: 8  1000: 9  1001: 10  1010: 11  1011: 12  1100: 13  1101: 14  1110: 15  1111: 16                                                                                                                                               | 0100             |
|                  |         | 3:2  | pll_vcoitune(1:0) | PLL VCO bias tuning bits. Set to 01b for normal PLL operation.                                                                                                                                                                                                                                                                                | 00               |
|                  |         | 1:0  | Reserved          | Reserved for factory use.                                                                                                                                                                                                                                                                                                                     | 00               |

# 7.6.1.27 Register Name: config26 – Address: 0x1A, Default: 0x0020

| Register<br>Name | Address | Bit   | Name          | Function                                                                                                                    | Default<br>Value |
|------------------|---------|-------|---------------|-----------------------------------------------------------------------------------------------------------------------------|------------------|
| config26         | 0x1A    | 15:10 | pll_vco(5:0)  | VCO frequency coarse tuning bits. Refer to <i>Electrical Characteristics - Phase-Locked Loop Specifications</i> for detail. | 000000           |
|                  |         | 9     | Reserved      | Reserved for factory use.                                                                                                   | 0                |
|                  |         | 8     | Reserved      | Reserved for factory use.                                                                                                   | 0                |
|                  |         | 7     | bias_sleep    | When set, the bias amplifier is put into sleep mode.                                                                        | 0                |
|                  |         | 6     | tsense_sleep  | Turns off the temperature sensor when asserted.                                                                             | 0                |
|                  |         | 5     | pll_sleep     | When set, the PLL is put into sleep mode.                                                                                   | 1                |
|                  |         | 4     | clkrecv_sleep | When asserted the clock input receiver gets put into sleep mode. This affects the OSTR receiver as well.                    | 0                |
|                  |         | 3     | Reserved      | Reserved for factory use.                                                                                                   | 0                |
|                  |         | 2     | Reserved      | Reserved for factory use.                                                                                                   | 0                |
|                  |         | 1     | Reserved      | Reserved for factory use.                                                                                                   | 0                |
|                  |         | 0     | Reserved      | Reserved for factory use.                                                                                                   | 0                |



## 7.6.1.28 Register Name: config27 – Address: 0x1B, Default: 0x0000

| Register<br>Name | Address | Bit | Name       |                                                                                                                                                                                  | Function                                                                                                       |                                                                                  | Default<br>Value |
|------------------|---------|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------|
| config27         | 0x1B    | 15  | extref_ena | Allows the device to use an ex<br>0: Internal reference<br>1: External reference                                                                                                 | ternal reference or the inter                                                                                  | nal reference.                                                                   | 0                |
|                  |         | 14  | Reserved   | Reserved for factory use.                                                                                                                                                        |                                                                                                                |                                                                                  | 0                |
|                  |         | 13  | Reserved   | Reserved for factory use.                                                                                                                                                        |                                                                                                                |                                                                                  | 0                |
|                  |         | 12  | Reserved   | Reserved for factory use.                                                                                                                                                        |                                                                                                                |                                                                                  | 0                |
|                  |         | 11  | fuse_sleep | Puts the fuses to sleep when s<br>Note: Default value is 0b. Mu<br>set to logic HIGH before and<br>fuse_sleep bit in register 0x1<br>device initialization register              | ust be set to 1b for proper<br>∣during device power-up a<br>IB, bit 11 must be written a                       | nd initialization, the                                                           | 0                |
|                  |         | 10  | Reserved   | Reserved for factory use.                                                                                                                                                        |                                                                                                                |                                                                                  | 0                |
|                  |         | 9   | Reserved   | Reserved for factory use.                                                                                                                                                        |                                                                                                                |                                                                                  | 0                |
|                  |         | 8   | Reserved   | Reserved for factory use.                                                                                                                                                        |                                                                                                                |                                                                                  | 0                |
|                  |         | 7   | Reserved   | Reserved for factory use.                                                                                                                                                        |                                                                                                                |                                                                                  | 0                |
|                  |         | 6   | Reserved   | Reserved for factory use.                                                                                                                                                        |                                                                                                                |                                                                                  | 0                |
|                  |         | 5:0 | atest      | ATEST mode allows the user to supply voltages are within the die voltages can be measured DAC3482IRKD and N9 for DAC down resistors. In ATEST mod bypassed, and output will be a | range. When ATEST mode<br>at the TXENABLE pin. The<br>C3482IZAY) must be floatin<br>le, the TXENABLE and sif_t | is programmed, the internal TXENABLE pin (A32 for g without any pull-up or pull- | 000000           |
|                  |         |     |            | Config27, bit<5:0>                                                                                                                                                               | Description                                                                                                    | Expected Nominal Voltage                                                         |                  |
|                  |         |     |            | 001110                                                                                                                                                                           | DACA AVSS                                                                                                      | 0 V                                                                              |                  |
|                  |         |     |            | 001111                                                                                                                                                                           | DACA DVDD                                                                                                      | 1.2 V                                                                            |                  |
|                  |         |     |            | 010000                                                                                                                                                                           | DACA AVDD                                                                                                      | 3.3 V                                                                            |                  |
|                  |         |     |            | 010110                                                                                                                                                                           | DACB AVSS                                                                                                      | 0 V                                                                              |                  |
|                  |         |     |            | 010111                                                                                                                                                                           | DACB DVDD                                                                                                      | 1.2 V                                                                            |                  |
|                  |         |     |            | 011000                                                                                                                                                                           | DACB AVDD                                                                                                      | 3.3 V                                                                            |                  |
|                  |         |     |            | 011110                                                                                                                                                                           | DACC AVSS                                                                                                      | 0 V                                                                              |                  |
|                  |         |     |            | 011111                                                                                                                                                                           | DACC DVDD                                                                                                      | 1.2 V                                                                            |                  |
|                  |         |     |            | 100000                                                                                                                                                                           | DACC AVDD                                                                                                      | 3.3 V                                                                            |                  |
|                  |         |     |            | 100110                                                                                                                                                                           | DACD AVSS                                                                                                      | 0 V                                                                              |                  |
|                  |         |     |            | 100111                                                                                                                                                                           | DACD DVDD                                                                                                      | 1.2 V                                                                            |                  |
|                  |         |     |            | 101000                                                                                                                                                                           | DACD AVDD                                                                                                      | 3.3 V                                                                            |                  |
|                  |         |     |            | 110000                                                                                                                                                                           | DIGVDD                                                                                                         | 1.2 V                                                                            |                  |
|                  |         |     |            | 000101                                                                                                                                                                           | CLKVDD                                                                                                         | 1.2 V                                                                            |                  |

# 7.6.1.29 Register Name: config28 – Address: 0x1C, Default: 0x0000

| Register<br>Name | Address | Bit  | Name     | Function                  | Default<br>Value |
|------------------|---------|------|----------|---------------------------|------------------|
| config28         | 0x1C    | 15:8 | Reserved | Reserved for factory use. | 0x00             |
|                  |         | 7:0  | Reserved | Reserved for factory use. | 0x00             |

# 7.6.1.30 Register Name: config29 – Address: 0x1D, Default: 0x0000

| Register<br>Name | Address | Bit  | Name     | Function                  | Default<br>Value |
|------------------|---------|------|----------|---------------------------|------------------|
| config29         | 0x1D    | 15:8 | Reserved | Reserved for factory use. | 0x00             |
|                  |         | 7:0  | Reserved | Reserved for factory use. | 0x00             |



## 7.6.1.31 Register Name: config30 - Address: 0x1E, Default: 0x1111

| Register<br>Name | Address | Bit   | Name                  | Function                                                                                                                                                                                                                                                                 | Default<br>Value |
|------------------|---------|-------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config30         | 0x1E    | 15:12 | syncsel_qmoffset(3:0) | Selects the syncing source(s) of the double buffered QMC offset registers. A 1b in the bit enables the signal as a sync source. More than one sync source is permitted.  Bit 15: sif_sync (via config31) Bit 14: SYNC Bit 13: OSTR Bit 12: Auto-sync from register write | 0001             |
|                  |         | 11:8  | Reserved              | Reserved for factory use.                                                                                                                                                                                                                                                | 0001             |
|                  |         | 7:4   | syncsel_qmcorr(3:0)   | Selects the syncing source(s) of the double buffered QMC correction registers. A 1b in the bit enables the signal as a sync source. More than one sync source is permitted.  Bit 7: sif_sync (via config31) Bit 6: SYNC Bit 5: OSTR Bit 4: Auto-sync from register write | 0001             |
|                  |         | 3:0   | Reserved              | Reserved for factory use.                                                                                                                                                                                                                                                | 0001             |

# 7.6.1.32 Register Name: config31 – Address: 0x1F, Default: 0x1140

| Register<br>Name | Address | Bit   | Name                  | Function                                                                                                                                                                                                                                                           | Default<br>Value |
|------------------|---------|-------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config31         | 0x1F    | 15:12 | syncsel_mixer(3:0)    | Selects the syncing source(s) of the double buffered mixer registers. A 1b in the bit enables the signal as a sync source. More than one sync source is permitted. Bit 15: sif_sync (via config31) Bit 14: SYNC Bit 13: OSTR Bit 12: Auto-sync from register write | 0001             |
|                  |         | 11:8  | Reserved              | Reserved for factory use.                                                                                                                                                                                                                                          | 0001             |
|                  |         | 7:4   | syncsel_nco(3:0)      | Selects the syncing source(s) of the two NCO accumulators. A 1b in the bit enables the signal as a sync source. More than one sync source is permitted. Bit 7: sif_sync (via config31) Bit 6: SYNC Bit 5: OSTR Bit 4: FRAME                                        | 0100             |
|                  |         | 3:2   | syncsel_dataformatter | Selects the syncing source of the data formatter. Unlike the other syncs only one sync source is allowed.  00: FRAME  01: SYNC  10: No sync  11: No sync                                                                                                           | 00               |
|                  |         | 1     | sif_sync              | SIF created sync signal. Set to 1b to cause a sync and then clear to 0b to remove it.                                                                                                                                                                              | 0                |
|                  |         | 0     | Reserved              | Reserved for factory use.                                                                                                                                                                                                                                          | 0                |



## 7.6.1.33 Register Name: config32 - Address: 0x20, Default: 0x2400

| Register<br>Name | Address                                                                                                                                                                                                                                                     | Bit  | Name                                   |                                                                                                                                                                                                                                                                                                          | Function                                                                                 | Default<br>Value |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------|
| config32         | config32 0x20 15:12 syncsel_fifoin(3:0) Selects the syncing source(s) of the FIFO input side. A 1b in the I signal as a sync source. More than one sync source is permitted.  Bit 15: si_sync (via config31) Bit 14: Always zero Bit 13: FRAME Bit 12: SYNC |      | ore than one sync source is permitted. | 0010                                                                                                                                                                                                                                                                                                     |                                                                                          |                  |
|                  |                                                                                                                                                                                                                                                             | 11:8 | syncsel_fifoout(3:0)                   | Selects the syncing source(s) of the FIFO output side. A 1b in the bit enables t signal as a sync source. More than one sync source is permitted.  Bit 11: sif_sync (via config31)  Bit 10: OSTR – Dual Sync Sources Mode  Bit 9: FRAME – Single Sync Source mode  Bit 8: SYNC – Single Sync Source mode |                                                                                          | 0100             |
|                  |                                                                                                                                                                                                                                                             | 7:1  | Reserved                               | Reserved for factory use.                                                                                                                                                                                                                                                                                |                                                                                          | 0000             |
|                  |                                                                                                                                                                                                                                                             | 0    | clkdiv_sync_sel                        | Selects the signal source f                                                                                                                                                                                                                                                                              | or clock divider synchronization.                                                        | 0                |
|                  |                                                                                                                                                                                                                                                             |      |                                        | clkdiv_sync_sel                                                                                                                                                                                                                                                                                          | Sync Source                                                                              |                  |
|                  |                                                                                                                                                                                                                                                             |      |                                        | 0                                                                                                                                                                                                                                                                                                        | OSTR                                                                                     |                  |
|                  |                                                                                                                                                                                                                                                             |      |                                        | 1                                                                                                                                                                                                                                                                                                        | FRAME, SYNC, or SIF SYNC based on syncsel_fifoin source selection (config32, bit<15:12>) |                  |

## 7.6.1.34 Register Name: config33 – Address: 0x21, Default: 0x0000

| Register<br>Name | Address | Bit  | Name     | Function                  | Default<br>Value |
|------------------|---------|------|----------|---------------------------|------------------|
| config33         | 0x21    | 15:0 | Reserved | Reserved for factory use. | 0x0000           |

## 7.6.1.35 Register Name: config34 – Address: 0x22, Default: 0x1B1B

| Register<br>Name | Address | Bit   | Name     | Function                  | Default<br>Value |
|------------------|---------|-------|----------|---------------------------|------------------|
| config34         | 0x22    | 15:14 | Reserved | Reserved for factory use. | 00               |
|                  |         | 13:12 | Reserved | Reserved for factory use. | 01               |
|                  |         | 11:10 | Reserved | Reserved for factory use. | 10               |
|                  |         | 9:8   | Reserved | Reserved for factory use. | 11               |
|                  |         | 7:6   | Reserved | Reserved for factory use. | 00               |
|                  |         | 5:4   | Reserved | Reserved for factory use. | 01               |
|                  |         | 3:2   | Reserved | Reserved for factory use. | 10               |
|                  |         | 1:0   | Reserved | Reserved for factory use. | 11               |



# 7.6.1.36 Register Name: config35 – Address: 0x23, Default: 0xFFFF

| Register<br>Name | Address | Bit  | Name             |                                                                                                                    | Function                                                                                                                                                                                                                                            | Default<br>Value |
|------------------|---------|------|------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config35 0x23    | 0x23    | 15:0 | sleep_cntl(15:0) | pin B8 for the DAC3482IZAY) to diff<br>set, the SLEEP signal will be sent to<br>disabled when the SLEEP is logic H | LEEP signal (pin B40 for the DAC3482IRKD and erent blocks. When a 0xFFFF bit in this register is the corresponding block. The block will only be IIGH and the correspond bit is set to 1b. These bits onfig26 that control the same sleep function. | 0xFFFF           |
|                  |         |      |                  | sleep_cntl(bit)                                                                                                    | Function                                                                                                                                                                                                                                            |                  |
|                  |         |      |                  | 15                                                                                                                 | Reserved                                                                                                                                                                                                                                            |                  |
|                  |         |      |                  | 14                                                                                                                 | DACI sleep                                                                                                                                                                                                                                          |                  |
|                  |         |      |                  | 13                                                                                                                 | DACQ sleep                                                                                                                                                                                                                                          |                  |
|                  |         |      |                  | 12                                                                                                                 | Reserved                                                                                                                                                                                                                                            |                  |
|                  |         |      |                  | 11                                                                                                                 | Clock receiver sleep                                                                                                                                                                                                                                |                  |
|                  |         |      |                  | 10                                                                                                                 | PLL sleep                                                                                                                                                                                                                                           |                  |
|                  |         |      |                  | 9                                                                                                                  | LVDS data sleep                                                                                                                                                                                                                                     |                  |
|                  |         |      |                  | 8                                                                                                                  | LVDS control sleep                                                                                                                                                                                                                                  |                  |
|                  |         |      |                  | 7                                                                                                                  | Temp sensor sleep                                                                                                                                                                                                                                   |                  |
|                  |         |      |                  | 6                                                                                                                  | Reserved                                                                                                                                                                                                                                            |                  |
|                  |         |      |                  | 5                                                                                                                  | Bias amplifier sleep                                                                                                                                                                                                                                |                  |
|                  |         |      |                  | All others                                                                                                         | Not used                                                                                                                                                                                                                                            |                  |

## 7.6.1.37 Register Name: config36 - Address: 0x24, Default: 0x0000

| Register<br>Name | Address | Bit   | Name         | Function                                                                                                                                                                                                                          | Default<br>Value |
|------------------|---------|-------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config36         | 0x24    | 15:13 | datadly(2:0) | Controls the delay of the data inputs through the LVDS receivers. Each LSB adds approximately 50 ps. Refer to Digital Input Timing Specifications in <i>Timing Requirements - Digital Specifications</i> for details.  0: Minimum | 000              |
|                  |         | 12:10 | clkdly(2:0)  | Controls the delay of the data clock through the LVDS receivers. Each LSB adds approximately 50 ps. Refer to Digital Input Timing Specifications in <i>Timing Requirements - Digital Specifications</i> for details.  0: Minimum  | 000              |
|                  |         | 9:0   | Reserved     | Reserved for factory use.                                                                                                                                                                                                         | 0x000            |

## 7.6.1.38 Register Name: config37 – Address: 0x25, Default: 0x7A7A

| Register<br>Name | Address | Bit  | Name            | Function                                                                                                                                                                                                                        | Default<br>Value |
|------------------|---------|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config37         | 0x25    | 15:0 | iotest_pattern0 | Dataword0 in the IO test pattern. It is used with the seven other words to test the input data. At the start of the IO test pattern, this word should be aligned with rising edge of FRAME or SYNC signal to indicate sample 0. | 0x7A7A           |

## 7.6.1.39 Register Name: config38 – Address: 0x26, Default: 0xB6B6

| Register<br>Name | Address | Bit  | Name            | Function                                                                                        | Default<br>Value |
|------------------|---------|------|-----------------|-------------------------------------------------------------------------------------------------|------------------|
| config38         | 0x26    | 15:0 | iotest_pattern1 | Dataword1 in the IO test pattern. It is used with the seven other words to test the input data. | 0xB6B6           |

## 7.6.1.40 Register Name: config39 - Address: 0x27, Default: 0xEAEA

| Register<br>Name | Address | Bit  | Name            | Function                                                                                        | Default<br>Value |
|------------------|---------|------|-----------------|-------------------------------------------------------------------------------------------------|------------------|
| config39         | 0x27    | 15:0 | iotest_pattern2 | Dataword2 in the IO test pattern. It is used with the seven other words to test the input data. | 0xEAEA           |



## 7.6.1.41 Register Name: config40 – Address: 0x28, Default: 0x4545

| Register<br>Name | Address | Bit  | Name            | Function                                                                                        | Default<br>Value |   |
|------------------|---------|------|-----------------|-------------------------------------------------------------------------------------------------|------------------|---|
| config40         | 0x28    | 15:0 | iotest_pattern3 | Dataword3 in the IO test pattern. It is used with the seven other words to test the input data. | 0x4545           | l |

## 7.6.1.42 Register Name: config41 - Address: 0x29, Default: 0x1A1A

| Register<br>Name | Address | Bit  | Name            | Function                                                                                        | Default<br>Value |
|------------------|---------|------|-----------------|-------------------------------------------------------------------------------------------------|------------------|
| config41         | 0x29    | 15:0 | iotest_pattern4 | Dataword4 in the IO test pattern. It is used with the seven other words to test the input data. | 0x1A1A           |

## 7.6.1.43 Register Name: config42 – Address: 0x2A, Default: 0x1616

| Register<br>Name | Address | Bit  | Name            | Function                                                                                        | Default<br>Value |
|------------------|---------|------|-----------------|-------------------------------------------------------------------------------------------------|------------------|
| config42         | 0x2A    | 15:0 | iotest_pattern5 | Dataword5 in the IO test pattern. It is used with the seven other words to test the input data. | 0x1616           |

## 7.6.1.44 Register Name: config43 – Address: 0x2B, Default: 0xAAAA

| Register<br>Name | Address | Bit  | Name            | Function                                                                                        | Default<br>Value |
|------------------|---------|------|-----------------|-------------------------------------------------------------------------------------------------|------------------|
| config43         | 0x2B    | 15:0 | iotest_pattern6 | Dataword6 in the IO test pattern. It is used with the seven other words to test the input data. | 0xAAAA           |

## 7.6.1.45 Register Name: config44 – Address: 0x2C, Default: 0xC6C6

| Register<br>Name | Address | Bit  | Name            | Function                                                                                        | Default<br>Value |
|------------------|---------|------|-----------------|-------------------------------------------------------------------------------------------------|------------------|
| config44         | 0x2C    | 15:0 | iotest_pattern7 | Dataword7 in the IO test pattern. It is used with the seven other words to test the input data. | 0xC6C6           |

## 7.6.1.46 Register Name: config45 – Address: 0x2D, Default: 0x0004

| Register<br>Name | Address | Bit  | Name          | Function                                                                                                                                               |                      |
|------------------|---------|------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| config45         | 0x2D    | 15   | Reserved      | Reserved for factory use.                                                                                                                              | 0                    |
|                  |         | 14   | ostrtodig_sel | When set, the OSTR signal is passed directly to the digital block. This is the signal that is used to clock the dividers.                              | 0                    |
|                  |         | 13   | ramp_ena      | When set, a ramp signal is inserted in the input data at the FIFO input.                                                                               | 0                    |
|                  |         | 12:1 | Reserved      | Reserved for factory use.                                                                                                                              | 0000<br>0000<br>0010 |
|                  |         | 0    | sifdac_ena    | When set, the DAC output is set to the value in sifdac(15:0) in register config48. In this mode, sif_txena in config3 and TXENABLE inputs are ignored. | 0                    |

## 7.6.1.47 Register Name: config46 – Address: 0x2E, Default: 0x0000

| Register<br>Name | Address | Bit  | Name            | Function                                                                                                                                                                     |      |
|------------------|---------|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| config46         | 0x2E    | 15:8 | Reserved        | Reserved for factory use.                                                                                                                                                    | 0x00 |
|                  |         | 7:0  | grp_delayI(7:0) | Sets the group delay function for DACI. The maximum delay ranges from 30 ps to 100 ps and is dependent on DAC sample clock. Contact TI for specific application information. | 0x00 |



## 7.6.1.48 Register Name: config47 – Address: 0x2F, Default: 0x0000

| Register<br>Name | Address | Bit  | Name            | Function                                                                                                                                                                     |      |
|------------------|---------|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| config47         | 0x2F    | 15:8 | grp_delayQ(7:0) | Sets the group delay function for DACQ. The maximum delay ranges from 30 ps to 100 ps and is dependent on DAC sample clock. Contact TI for specific application information. | 0x00 |
|                  |         | 7:0  | Reserved        | Reserved for factory use.                                                                                                                                                    | 0x00 |

## 7.6.1.49 Register Name: config48 – Address: 0x30, Default: 0x0000

| Register<br>Name | Address | Bit  | Name         | Function                                                                                                                                                                                                      | Default<br>Value |
|------------------|---------|------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| config48         | 0x30    | 15:0 | sifdac(15:0) | Value sent to the DACs when <code>sifdac_ena</code> is asserted. DATACLK must be running to latch this value into the DACs. The format would be based on <code>twos</code> in register <code>config2</code> . | 0x0000           |

## 7.6.1.50 Register Name: version- Address: 0x7F, Default: 0x540C (READ ONLY)

| Register<br>Name | Address | Bit   | Name           | Function                                                    | Default<br>Value |
|------------------|---------|-------|----------------|-------------------------------------------------------------|------------------|
| version          | 0x7F    | 15:10 | Reserved       | Reserved for factory use.                                   | 010101           |
|                  |         | 9     | Reserved       | Reserved for factory use.                                   | 0                |
|                  |         | 8:7   | Reserved       | Reserved for factory use.                                   | 00               |
|                  |         | 6:5   | Reserved       | Reserved for factory use.                                   | 00               |
|                  |         | 4:3   | deviceid(1:0)  | Returns 01b for DAC3482.                                    | 01               |
|                  |         | 2:0   | versionid(2:0) | A hardwired register that contains the version of the chip. | 100              |



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The DAC3482 is a dual 16-bit DAC with max input data rate of up to 625 MSPS per DAC and max DAC update rate of 1.25 GSPS after the final, selectable interpolation stages. With build-in interpolation filter of 2x, 4x, 8x, and 16x options, the lower input data rate can be interpolated all the way to 1.25 GSPS. This allows the DAC to update the samples at higher rate, and pushes the DAC images further away to relax anti-image filer specification due to the increased Nyquist bandwidth. With integrated coarse and fine mixers, baseband signal can be upconverted to an intermediate frequency (IF) signal between the baseband processor and post-DAC analog signal chains.

The DAC can output baseband or IF when connected to post-DAC analog signals chain components such as transformers or IF amplifiers. When used in conjunction with TI RF quadrature modulator such as the TRF3705, the DAC and RF modulator can function as a set of baseband or IF upconverter. With integrated QMC circuits, the LO offset and the sideband artifacts can be properly corrected in the direct up-conversion applications. The DAC3482 provides the bandwidth, performance, small footprint, and lower power consumption needed for multimode 2G/3G/4G cellular base stations to migrate to more advanced technologies, such as LTE-Advanced and carrier aggregation on multiple antennas.

## 8.2 Typical Applications

#### 8.2.1 IF Based LTE Transmitter

Figure 91 shows an example block diagram for a direct conversion radio. The design requires a single carrier, 20-MHz LTE signal. The system has digital-predication (DPD) to correct up to 5th order distortion so the total DAC output bandwidth is 100 MHz. Interpolation is used to output the signal at highest sampling rate possible to simplify the analog filter requirements and move high order harmonics out of band (due to wider Nyquist zone). The internal PLL is used to generate the final DAC output clock from a reference clock of 491.52 MHz.



## **Typical Applications (continued)**



Figure 91. Dual Low-IF Wideband LTE Transmitter Diagram

#### 8.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 12 as the input parameters.

 DESIGN PARAMETER
 EXAMPLE VALUE

 Signal Bandwidth (BW<sub>signal</sub>)
 20 MHz

 Total DAC Output Bandwidth (BW<sub>total</sub>)
 100 MHz

 DAC PLL
 Off

 DAC PLL Reference Frequency
 491.52 MHz

 Maximum FPGA LVDS Rate
 491.52 Mbps

**Table 12. Design Parameters** 

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Data Input Rate

Nyquist theory states that the data rate must be at least two times the highest signal frequency. The data will be sent to the DAC as complex baseband data. Due to the quadrature nature of the signal, each in-phase (I component) and quadrature (Q component) need to have 50 MHz of bandwidth to construct 100 MHz of complex bandwidth. Since the interpolation filter design is not the ideal half-band filter design with infinite roll-off at FDATA/2 (refer to FIR Filters section for more detail), the filter limits the useable input bandwidth to about 40 percent of FDATA. Therefore, the minimum data input rate is 125 MSPS. Since the standard telecom data rate is typically multiples of 30.72 MSPS, the DAC input data rate is chosen to be eight times of 30.72 MSPS, which is 245.76 MSPS.

#### 8.2.1.2.2 Interpolation

It is desired to use the highest DAC output rate as possible to move the DAC images further from the signal of interest to ease analog filter requirement. The DAC output rate must be greater than two times the highest output frequency of 200 MHz, which is greater than 400 MHz. Table 13 shows the possible DAC output rates based on the data input rate and available interpolation settings. The DAC image frequency is also listed.



#### Table 13. Interpolation

| F <sub>DATA</sub> | INTERPOLATION | F <sub>DAC</sub> | POSSIBLE? | LOWEST IMAGE<br>FREQUENCY | DISTANCE FROM BAND OF INTEREST |
|-------------------|---------------|------------------|-----------|---------------------------|--------------------------------|
| 245.76 MSPS       | 1             | 245.76 MSPS      | No        | N/A                       | N/A                            |
| 245.76 MSPS       | 2             | 491.52 MSPS      | Yes       | 318.64 MHz                | 145.76 MHz                     |
| 245.76 MSPS       | 4             | 983.04 MSPS      | Yes       | 810.16 MHz                | 637.28 MHz                     |
| 245.76 MSPS       | 8             | 1966.08 MSPS     | No        | N/A                       | N/A                            |
| 245.76 MSPS       | 16            | 3932.16 MSPS     | No        | N/A                       | N/A                            |

#### 8.2.1.2.3 LO Feedthrough and Sideband Correction

For typical IF based systems, the IF location is selected such that the image location and the LO feedthrough location is far from the signal location. The minimum distance is based on the bandpass filter roll-off and attenuation level at the LO feedthrough and image location. If sufficient attenuation level of these two artifacts meets the system requirement, then further digital cancellation of these artifacts may not be needed.

Although the I/Q modulation process will inherently reduce the level of the RF sideband signal, an IF based transmitter without sufficient RF image rejection capabilities or an zero-IF based system (detail in the next section) will likely need additional sideband suppression to maximize performance. Further, any mixing process will result in some feedthrough of the LO source. The DAC3482 has build-in digital features to cancel both the LO feedthrough and sideband signal. The LO feedthrough is corrected by adding a DC offset to the DAC outputs until the LO feedthrough power is suppressed. The sideband suppression can be improved by correcting the gain and phase differences between the I and Q analog outputs through the digital QMC block. Besides gain and phase differences between the I and Q analog outputs, group delay differences may also be present in the signal path and are typically contributed by group delay variations of post DAC image reject analog filters and PCB trace variations. Since delay in time translates to higher order linear phase variation, the sideband of a wideband system may not be completely suppressed by typical digital QMC block. The DAC3482 has integrated group delay correction feature to provide delay adjustments. (The maximum group delay correction ranges from 30 ps to 100 ps and is dependent on DAC sample clock. Contact TI for specific application information.) Moreover, system designer may implement additional linear group delay compensation in the host processor to the DAC to perform higher order sideband suppression.

#### 8.2.1.3 Application Curves

The ACPR performance for LTE 20 MHz TM1.1 are shown in Figure 92, Figure 93, Figure 93, and Figure 93. The figures provide comparisons between two major LTE bands such as 2.14 GHz and 2.655 GHz, and also comparisons between two different DAC clocking options such as DAC on-chip PLL mode and external clocking mode.





External Clock Source from LMK04806

Figure 92. 20MHz TM1.1 LTE Carrier at 2.14GHz



DAC Output IF = 122.88 MHz, LO = 2017.12 MHz, DAC Clock = DAC3482 On-Chip PLL

Figure 93. 20MHz TM1.1 LTE Carrier at 2.14GHz



DAC Output IF = 122.88 MHz, LO = 2532.12 MHz, DAC Clock = External Clock Source from LMK04806

Figure 94. 20MHz TM1.1 LTE Carrier at 2.655GHz



DAC Output IF = 122.88 MHz, LO = 2532.12 MHz, DAC Clock = DAC3482 On-Chip PLL

Figure 95. 20MHz TM1.1 LTE Carrier at 2.655GHz

## 8.2.2 Direct Upconversion (Zero IF) LTE Transmitter

Figure 91 shows an example block diagram for a direct conversion radio. The design specification requires that the desired output bandwidth is 100MHz, which could be, for instance, a typical LTE signal. The system has DPD to correct up to 5th order distortion so the total DAC output bandwidth is 500 MHz. Interpolation is used to output the signal at the highest sampling rate possible to simplify the analog filtering requirements and move high order harmonics out of band (due to wider Nyquist zone). The DAC sampling clock is provided by high quality clock synthesizer such as the LMK0480x family.





Figure 96. Zero LTE Transmitter Diagram

#### 8.2.2.1 Design Requirements

For this design example, use the parameters listed in Table 14 as the input parameters.

 DESIGN PARAMETER
 EXAMPLE VALUE

 Signal Bandwidth (BW<sub>signal</sub>)
 100 MHz

 Total DAC Output Bandwidth (BW<sub>total</sub>)
 500 MHz

 DAC PLL
 Off

 Maximum FPGA LVDS Rate
 1228.8 Mbps

**Table 14. Design Parameters** 

#### 8.2.2.2 Detailed Design Procedure

#### 8.2.2.2.1 Data Input Rate

Nyquist theory states that the data rate must be at least two times the highest signal frequency. The data will be sent to the DAC as complex baseband data. Due to the quadrature nature of the signal, each in-phase (I component) and quadrature (Q component) need to have 250 MHz of bandwidth to construct 500 MHz of complex bandwidth. Since the interpolation filter design is not the ideal half-band filter design with infinite roll-off at FDATA/2 (refer to *FIR Filters* section for more detail), the filter limits the useable input bandwidth to about 44 percent of FDATA with less than 0.1dB of FIR filter roll-off. Therefore, the minimum data input rate is 568 MSPS. Since the standard telecom data rate is typically multiples of 30.72 MSPS, the DAC input data rate is chosen to be 20 times of 30.72 MSPS, which is 614.4 MSPS.

## 8.2.2.2.2 Interpolation

It is desired to use the highest DAC output rate as possible to move the DAC images further from the signal of interest to ease analog filter requirement. The DAC output rate must be greater than two times the highest output frequency of 250 MHz, which is greater than 500 MHz. The table below shows the possible DAC output rates based on the data input rate and available interpolation settings. The DAC image frequency is also listed.



#### Table 15. Interpolation

| F <sub>DATA</sub> | INTERPOLATION | F <sub>DAC</sub> POSSIBLE? |     | LOWEST IMAGE<br>FREQUENCY | DISTANCE FROM BAND OF INTEREST |  |  |
|-------------------|---------------|----------------------------|-----|---------------------------|--------------------------------|--|--|
| 614.4 MSPS        | 1             | 614.4 MSPS                 | Yes | 364.4 MHz                 | 114.4 MHz                      |  |  |
| 614.4 MSPS        | 2             | 1228.8 MSPS                | Yes | 978.8 MHz                 | 728.8 MHz                      |  |  |
| 614.4 MSPS        | 4             | 2457.6 MSPS                | No  | N/A                       | N/A                            |  |  |
| 614.4 MSPS        | 8             | 4915.2 MSPS                | No  | N/A                       | N/A                            |  |  |
| 614.4 MSPS        | 16            | 9830.4 MSPS                | No  | N/A                       | N/A                            |  |  |

#### 8.2.2.2.3 LO Feedthrough and Sideband Correction

Refer to LO Feedthrough and Sideband Correction section of IF based LTE Transmitter design.

#### 8.2.2.3 Application Curves

The ACPR performance for LTE 20MHz TM1.1 are shown in Figure 97 and Figure 98. The figures provide comparisons between two major LTE bands such as 2.14 GHz and 2.655 GHz with DAC clocking option set to external clocking mode.





## 9 Power Supply Recommendations

As shown in Figure 99, the DAC3482 device has various power rails and has two primary voltages of 1.2 V and 3.3 V. Some of the DAC power rails such as CLKVDD and AVDD are more noise sensitive than other rails because they are mainly powering the switch drivers for the current switch array and the current bias circuits, respectively. These circuits are the main analog DAC core. Any power supply noises such as switching power supply ripple may be modulated directly onto the signal of interest. These two power rails should be powered by low noise power supplies such as LDO. Powering the rail directly with switching power supplies is not recommended for these two rails.



Figure 99. Interpolation Filters, NCOs, and QMC Blocks Powered by DIGVDD

With the DAC3482 being a mixed signal device, the device contains circuits that bridges the digital section and the analog section. The DACVDD powers these sections. System designer can design this rail in secondary priority. Powering the rail with LDO is recommended. Unless system designer pays special care to supply filtering and power supply routing/placement, powering the rail directly with switching power supplies is not recommended for this rail.

Since digital circuits have more inherent noise immunity than analog circuits, the power supply noise requirements for DIGVDD of the digital section of the device may be relaxed and placed at a lower priority. Depending on the spur level requirement, routing and placement of the power supply, power the rail directly with switching power supplies can be possible. With the digital logics running, the DIGVDD rail may draw significant current. If the power supply traces and filtering network have significant DC resistance loss (for example, DCR), then the final supply voltage seen by the DIGVDD rail may not be sufficient to meet the minimum power supply level. For instance, with 450 mA of DIGVDD current and about 0.1  $\Omega$  of DCR from the ferrite bead, the final supply voltage at the DIGVDD pins may be 1.2 V - 0.045 V = 1.155 V. This is fairly close to the minimum supply voltage range of 1.14 V. System designer may need to elevate the power supply voltage according to the DCR level or design a feedback network for the power supply to account for associated voltage drop. To ensure power supply accuracy and to account for power supply filter network loss at operating conditions, the use of the ATEST function in register config27 to check the internal power supply nodes is recommended.

The table below is a summary of the various power supply nodes of the DAC. Care should be taken to keep clean power supplies routing away from noisy digital supplies. It is recommended to use at least two power layers. Power supplies for digital circuits tend to have more switching activities and are typically noisier, and system designer should avoid sharing the digital power rail (for example, power supplies for FPGA or DIGVDD of DAC3482) with the analog power rail (for example, CLKVDD and AVDD of DAC3482). Avoid placing noisy supplies and clean supplies on adjacent board layers and use a ground layer between these two supplies if possible. All supply pins should be decoupled as close to the pins as possible by using small value capacitors, with larger bulk capacitors placed further away and near the power supply source.



#### Table 16. Power Rails

| POWER<br>RAILS | TYPICAL<br>VOLTAGE | NOISE<br>SENSITIVITY | RECOMMENDATIONS                                                                        | POWER<br>SUPPLY<br>DESIGN<br>PRIORITY |
|----------------|--------------------|----------------------|----------------------------------------------------------------------------------------|---------------------------------------|
| CLKVDD         | 1.2 V              | High                 | Provide clean supply to the rail. Avoid spurious noise or coupling from other supplies | High                                  |
| AVDD           | 3.3 V              | High                 | Provide clean supply to the rail. Avoid spurious noise or coupling from other supplies | High                                  |
| DACVDD         | 1.2 V              | Medium               | Provide clean supply to the rail. Avoid spurious noise or coupling from other supplies | Medium                                |
| DIGVDD         | 1.2 V              | Low                  | Keep Away from other noise sensitive nodes in placement and routing.                   | Low                                   |

## 10 Layout

## 10.1 Layout Guidelines

The design of the PCB is critical to achieve the full performance of the DAC3482 device. Defining the PCB stackup should be the first step in the board design. Experience has shown that at least six layers are required to adequately route all required signals to and from the device. Each signal routing layer must have an adjacent solid ground plane to control signal return paths to have minimal loop areas and to achieve controlled impedances for microstrip and stripline routing. Power planes must also have adjacent solid ground planes to control supply return paths. Minimizing the space between supply and ground planes improves performance by increasing the distributed decoupling.

Although the DAC3482 device consists of both analog and digital circuitry, TI highly recommends solid ground planes that encompass the device and its input and output signal paths. TI does not recommend split ground planes that divide the analog and digital portions of the device. Split ground planes may improve performance if a nearby, noisy, digital device is corrupting the ground reference of the analog signal path. When split ground planes are employed, one must carefully control the supply return paths and keep the paths on top of their respective ground reference planes.

Quality analog output signals and input conversion clock signal path layout is required for full dynamic performance. Symmetry of the differential signal paths and discrete components in the path is mandatory, and symmetrical shunt-oriented components should have a common grounding via. The high frequency requirements of the analog output and clock signal paths necessitate using differential routing with controlled impedances and minimizing signal path stubs (including vias) when possible.

Coupling onto or between the clock and output signals paths should be avoided using any isolation techniques available including distance isolation, orientation planning to prevent field coupling of components like inductors and transformers, and providing well coupled reference planes. Via stitching around the clock signal path and the input analog signal path provides a quiet ground reference for the critical signal paths and reduces noise coupling onto these paths. Sensitive signal traces must not cross other signal traces or power routing on adjacent PCB layers, rather a ground plane must separate the traces. If necessary, the traces should cross at 90° angles to minimize crosstalk.

The substrate (dielectric) material requirements of the PCB are largely influenced by the speed and length of the high speed serial lanes. Affordable and common FR4 varieties are adequate in most cases.

Coupling of ambient signals into the signal path is reduced by providing quiet, close reference planes and by maintaining signal path symmetry to ensure the coupled noise is common-mode. Faraday caging may be used in very noise environment and high dynamic range applications to isolate the signal path.

The following layout guidelines correspond to the layout shown in Figure 100.

- 1. DAC output termination resistors should be placed as close to the output pins as possible to provide a DC path to ground and set the source impedance matching.
- For DAC on-chip PLL clocking mode, if the external loop filter is not used, leave the loop filter pin floating without any board routing nearby. Signals coupling to this node may cause clock mixing spurs in the DAC output.
- 3. Route the high speed LVDS lanes as impedance-controlled, tightly-coupled, differential traces.



## **Layout Guidelines (continued)**

- 4. Maintain a solid ground plane under the LVDS lanes without any ground plane splits.
- 5. Simulation of the LVDS channel with DAC3482 IBIS model is recommended to verify good eye opening of the data patterns.
- 6. Keep the OSTR signal routing away from the DACCLK routing to reduce coupling.
- 7. Keep routing for RBIAS short, for instance a resistor can be placed on the board directly connecting the RBIAS pin to the ground layer.

The following layout guidelines correspond to the layouts shown in Figure 101 and Figure 102.

- 1. Noise power supplies should be routed away from clean supplies. Use two power plane layers, preferably with a ground layer in between.
- 2. As shown in Figure 101 and Figure 102, both layers three and four are designated for power supply planes. The DAC analog powers are all in the same layer to avoid coupling with each other, and the planes are copied from layer three to layer four for double the copper coverage area.
- 3. Decoupling capacitors should be placed as close to the supply pins as possible. For instance, a capacitor can be placed on the bottom of the board directly connecting the supply pin to a ground layer.

## 10.2 Layout Examples



Figure 100. Top Layer of DAC3482 Layout Showing High Speed Signals such as LVDS Bus, DACCLK, OSTR, and DAC Outputs. Layout Example from TSW3085EVM Rev D



# **Layout Examples (continued)**



Figure 101. Third Layer of DAC3482 Layout Showing Power Layers. Layout Example from DAC3482EVM Rev H

Copyright © 2011–2015, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

## **Layout Examples (continued)**



Figure 102. Fourth Layer of DAC3482 Layout Showing Power Layers. Layout Example from DAC3482EVM Rev H

## 10.3 Assembly

Information regarding the package and assembly of the WQFN-MR package version of the DAC3482 can be found at the end of the data sheet and also on the following application note: SZZA059

Information regarding the package and assembly of the ZAY package version of the DAC3482 can be found at the end of the data sheet and also on the following application note: SPRAA99

Submit Documentation Feedback



## 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Device Nomenclature

#### 11.1.1.1 Definition of Specifications

**Adjacent Carrier Leakage Ratio (ACLR):** Defined for a 3.84Mcps 3GPP W-CDMA input signal measured in a 3.84-MHz bandwidth at a 5-MHz offset from the carrier with a 12dB peak-to-average ratio.

Analog and Digital Power Supply Rejection Ratio (APSSR, DPSSR): Defined as the percentage error in the ratio of the delta IOUT and delta supply voltage normalized with respect to the ideal IOUT current.

**Differential Nonlinearity (DNL):** Defined as the variation in analog output associated with an ideal 1 LSB change in the digital input code.

**Gain Drift:** Defined as the maximum change in gain, in terms of ppm of full-scale range (FSR) per °C, from the value at ambient (25°C) to values over the full operating temperature range.

**Gain Error:** Defined as the percentage error (in FSR%) for the ratio between the measured full-scale output current and the ideal full-scale output current.

**Integral Nonlinearity (INL):** Defined as the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero scale to full scale.

**Intermodulation Distortion (IMD3):** The two-tone IMD3 is defined as the ratio (in dBc) of the 3rd-order intermodulation distortion product to either fundamental output tone.

**Offset Drift:** Defined as the maximum change in DC offset, in terms of ppm of full-scale range (FSR) per °C, from the value at ambient (25°C) to values over the full operating temperature range.

**Offset Error:** Defined as the percentage error (in FSR%) for the ratio between the measured mid-scale output current and the ideal mid-scale output current.

**Output Compliance Range:** Defined as the minimum and maximum allowable voltage at the output of the current-output DAC. Exceeding this limit may result reduced reliability of the device or adversely affecting distortion performance.

**Reference Voltage Drift:** Defined as the maximum change of the reference voltage in ppm per degree Celsius from value at ambient (25°C) to values over the full operating temperature range.

**Spurious Free Dynamic Range (SFDR):** Defined as the difference (in dBc) between the peak amplitude of the output signal and the peak spurious signal within the first Nyquist zone.

**Noise Spectral Density (NSD):** Defined as the difference of power (in dBc) between the output tone signal power and the noise floor of 1-Hz bandwidth within the first Nyquist zone.



## 11.2 Documentation Support

#### 11.2.1 Related Documentation

Design Summary Multi-row Quad Flat No-lead (MRQFN) Application Report (SZZA059)

nFBGA Packaging Application Report (SPRAA99)

DAC348x Device Configuration and Synchronization Application Report (SLAA584)

Using DAC348x with Fault Detection and Auto Output Shut-off Feature Application report (SLAA585)

## 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## 12.1 Clarifications for DAC3482 Power Supply and Phase-Locked Loop Specification

In 2013, TI has enhanced production test coverage for the on-chip phase-locked loop. The purpose of the production test coverage enhancement is to increase the DAC operating speed and allow the phase-locked loop to stay locked throughout the recommended range over the operating free-air temperature specification using only one pll\_vco(5:0) setting instead of possible adjustments over temperature. This new specification reduces alarm checking and pll\_vco(5:0) adjustment overhead if the phase-locked loop is used in the end application.

The tested devices will have updated date code. For the RKD package option, the tested devices will have date code that start 36 or later. For the ZAY package option, the tested devices will have date code that start 3B or later. Refer to Figure 103 for the location of the date code for the respective packages.



Figure 103. Date Code Location for RKD Package Option and ZAY Package Option



## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
| DAC3482IRKDR     | ACTIVE | WQFN-MR      | RKD                | 88   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-3-260C-168 HR | -40 to 85    | DAC3482I             | Samples |
| DAC3482IRKDT     | ACTIVE | WQFN-MR      | RKD                | 88   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-3-260C-168 HR | -40 to 85    | DAC3482I             | Samples |
| DAC3482IZAY      | ACTIVE | NFBGA        | ZAY                | 196  | 160            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR | -40 to 85    | DAC3482I             | Samples |
| DAC3482IZAYR     | ACTIVE | NFBGA        | ZAY                | 196  | 1000           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR | -40 to 85    | DAC3482I             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 9-Aug-2017

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC3482IRKDR | WQFN-<br>MR     | RKD                | 88 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| DAC3482IRKDT | WQFN-<br>MR     | RKD                | 88 | 250  | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |

www.ti.com 9-Aug-2017



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC3482IRKDR | WQFN-MR      | RKD             | 88   | 2000 | 336.6       | 336.6      | 28.6        |
| DAC3482IRKDT | WQFN-MR      | RKD             | 88   | 250  | 367.0       | 367.0      | 38.0        |



PLASTIC BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



PLASTIC BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99).



PLASTIC BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) staggered multi-row package configuration.

Pin A1 identifiers are located on both top and bottom of the package and within the zone indicated.

The Pin A1 identifiers are either a molded, marked, or metal feature.

The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



# RKD (S-MRQFN-N88)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated