

### Electronic fuse for 5 V line

#### Datasheet - production data



### **Features**

- Continuous current typ: 3.6 A
- N-channel on-resistance typ: 40 mΩ
- Enable/fault functions
- Output clamp voltage typ: 6.65 V
- Undervoltage lockout
- Short-circuit limit
- · Overload current limit
- Controlled output voltage ramp
- Thermal latch typ: 165 °C
- · Uses tiny capacitors
- Operating junction temp. 40 °C to 125 °C
- Available in DFN10 (3 x 3 mm).

### **Applications**

- Hard disk drives
- Solid state drives (SSD)

- Hard disk and SSD arrays
- Set-top boxes
- DVD and Blu-ray disc drivers

### Description

The STEF05D is an integrated electronic fuse optimized for monitoring output current and input voltage. Connected in series to a 5 V rail, it is capable of protecting the electronic circuitry on its output from overcurrent and overvoltage. The device has a controlled delay and turn-on time. When an overload condition occurs, the STEF05D limits the output current to a predefined safe value. If the anomalous overload condition. persists, it goes into an open state, disconnecting the load from the power supply. If a continuous short-circuit is present on the board, when power is re-applied the E-fuse initially limits the output current to a safe value, and then again goes into an open state.

The device is equipped with a thermal protection circuit. The intervention of the thermal protection is signal led to the board monitoring circuits through a signal on the Fault pin.

Unlike mechanical fuses, which must be physically replaced after a single event, the Efuse does not degrade in its performance after short-circuit/thermal protection interventions and it is reset either by recycling the supply voltage or using the Enable pin.

The companion chip for 12 V power rails is also available with part number STEF12.

Table 1. Device summary

|   | Order code | Package          | Packaging     |
|---|------------|------------------|---------------|
| Ī | STEF05DPUR | DFN10 (3 x 3 mm) | Tape and reel |

STEF05D

## **Contents**

| 1 | Bloc             | Block diagram                     |  |  |  |  |  |
|---|------------------|-----------------------------------|--|--|--|--|--|
| 2 | Pin o            | Pin configuration                 |  |  |  |  |  |
| 3 | Max              | num ratings                       |  |  |  |  |  |
| 4 | Elec             | rical characteristics 6           |  |  |  |  |  |
| 5 | Турі             | al application                    |  |  |  |  |  |
|   | 5.1              | Operating modes                   |  |  |  |  |  |
|   |                  | 5.1.1 Turn-on                     |  |  |  |  |  |
|   |                  | 5.1.2 Normal operating condition9 |  |  |  |  |  |
|   |                  | 5.1.3 Output voltage clamp        |  |  |  |  |  |
|   |                  | 5.1.4 Current limiting            |  |  |  |  |  |
|   |                  | 5.1.5 Thermal shutdown            |  |  |  |  |  |
|   | 5.2              | R <sub>Limit</sub> calculation    |  |  |  |  |  |
|   | 5.3              | C <sub>dv/dt</sub> calculation    |  |  |  |  |  |
|   | 5.4              | Enable/fault pin                  |  |  |  |  |  |
| 6 | Турі             | al performance characteristics    |  |  |  |  |  |
| 7 | Pack             | Package mechanical data           |  |  |  |  |  |
| 8 | Revision history |                                   |  |  |  |  |  |

STEF05D Block diagram

# 1 Block diagram

Vcc ENABLE O-CHARGE ENABLE **OSCILLATOR** PUMP POWER SENSE dV/dT VOLTAGE CURRENT dV/dT o-CONTROL CONTROL CONTROL THERMAL UVLO GND **PROTECTION** Vout o AM09891v1

Figure 1. Device block diagram

Pin configuration STEF05D

# 2 Pin configuration

4/19

Figure 2. Pin configuration (top view)



Table 2. Pin description

| Pin N° | Symbol                   | Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to 5 | V <sub>OUT/</sub> Source | Connected to the Source of the internal power MOSFET and to the output terminal of the fuse                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6      | NC                       | Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7      | I-Limit                  | A resistor between this pin and the Source pin sets the overload and short-circuit current limit levels.                                                                                                                                                                                                                                                                                                                                                                                                                |
| 8      | En/Fault                 | The enable/fault pin is a tri-state, bi-directional interface. During normal operation the pin must be left floating, or it can be used to disable the output of the device by pulling it to Ground using an open drain or open collector device.  If a thermal fault occurs, the voltage on this pin will go to an intermediate state to signal a monitor circuit that the device is in thermal shutdown. It can be connected to another device of this family to cause a simultaneous shutdown during thermal events. |
| 9      | dv/dt                    | The internal dv/dt circuit controls the slew rate of the output voltage at turn-<br>on. The internal capacitor allows a ramp-up time of around 1ms. An external<br>capacitor can be added to this pin to increase the ramp time. If an additional<br>capacitor is not required, this pin should be left open.                                                                                                                                                                                                           |
| 10     | GND                      | Ground Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 11     | V <sub>CC</sub>          | Exposed pad. Positive input voltage must be connected to V <sub>CC</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                              |

STEF05D Maximum ratings

# 3 Maximum ratings

Table 3. Absolute maximum ratings

| Symbol                                                | Symbol Parameter                                    |                 | Unit |
|-------------------------------------------------------|-----------------------------------------------------|-----------------|------|
| V                                                     | Positive power supply voltage (steady state)        | -0.3 to 10      | V    |
| V <sub>CC</sub>                                       | Positive power supply voltage (max 100 ms)          | -0.3 to 15      | V    |
| V <sub>OUT</sub> /source                              | (max 100 ms)                                        | -0.3 to Vcc+0.3 | V    |
| I-Limit                                               | (max 100 ms)                                        | -0.3 to 15      | V    |
| En/Fault                                              |                                                     | -0.3 to 7       | V    |
| dv/dt                                                 |                                                     | -0.3 to 7       | V    |
| T <sub>OP</sub>                                       | Operating junction temperature range <sup>(1)</sup> | -40 to 125      | °C   |
| T <sub>STG</sub> Storage temperature range            |                                                     | -65 to 150      | °C   |
| T <sub>LEAD</sub> Lead temperature (Soldering) 10 sec |                                                     | 260             | °C   |

<sup>1.</sup> The thermal limit is set above the maximum thermal rating. It is not recommended to operate the device at temperatures greater than the maximum ratings for extended periods of time.

Note:

Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.

Table 4. Thermal data

| Symbol            | Parameter                           | Value | Unit |
|-------------------|-------------------------------------|-------|------|
| R <sub>thJA</sub> | Thermal resistance junction-ambient | 52.7  | °C/W |
| R <sub>thJC</sub> | Thermal resistance junction-case    | 17.4  | °C/W |

Table 5. ESD performances

| Symbol | Parameter      | Test conditions | Value | Unit |
|--------|----------------|-----------------|-------|------|
|        |                | НВМ             | 2     | KV   |
| ESD    | ESD Protection | MM              | 150   | ٧    |
|        |                | CDM             | 500   | V    |

Electrical characteristics STEF05D

## 4 Electrical characteristics

 $V_{CC}$  = 5 V,  $V_{EN}$  = 3.3 V,  $C_{I}$  = 10  $\mu F,\, C_{O}$  = 47  $\mu F,\, T_{J}$  = 25 °C, unless otherwise specified

Table 6. Electrical characteristics for STEF05D

| Symbol                                         | Parameter                                       | Test conditions                                                                    | Min. | Тур. | Max. | Unit  |  |
|------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------|------|------|------|-------|--|
|                                                | Und                                             | er/Overvoltage Protection                                                          |      |      |      |       |  |
| V <sub>Clamp</sub>                             | Output clamping voltage                         | V <sub>CC</sub> = 10 V                                                             | 5.95 | 6.65 | 7.7  | V     |  |
| V <sub>UVLO</sub>                              | Undervoltage lockout                            | Turn-on, voltage going up                                                          | 3.2  | 3.6  | 4.3  | V     |  |
| V <sub>Hyst</sub>                              | UVLO Hysteresis                                 |                                                                                    |      | 0.40 |      | V     |  |
|                                                |                                                 | Power MOSFET                                                                       |      |      |      |       |  |
| t <sub>dly</sub>                               | Delay time                                      | Enabling of chip to I <sub>D</sub> = 100 mA with a 1 A resistive load              |      | 200  |      | μs    |  |
|                                                | (4)                                             | T <sub>J</sub> = 25 °C                                                             |      | 40   | 60   |       |  |
| $R_{DSon}$                                     | ON resistance <sup>(1)</sup>                    | T <sub>J</sub> = 125 °C <sup>(2)</sup>                                             |      |      | 70   | mΩ    |  |
| V <sub>OFF</sub>                               | Off state output voltage                        | V <sub>CC</sub> = 10 V, V <sub>GS</sub> = 0,<br>R <sub>Limit</sub> = infinite      |      | 50   | 200  | mV    |  |
| I <sub>D</sub>                                 | Continuous current                              | 0.5 inch² pad <sup>(2)</sup> , T <sub>A</sub> = 25 °C                              |      | 3.6  |      | _ A   |  |
|                                                |                                                 | Minimum copper, T <sub>A</sub> = 80 °C                                             |      | 1.7  |      |       |  |
|                                                |                                                 | Current Limit                                                                      | I    |      | 1    | 1     |  |
| I <sub>Short</sub>                             | Short-circuit current limit                     | R <sub>Limit</sub> = 11 Ω                                                          | 3.1  | 4.1  | 5.1  | Α     |  |
| I <sub>Lim</sub>                               | Overload current limit                          | R <sub>Limit</sub> = 11 Ω                                                          |      | 4    |      | Α     |  |
|                                                |                                                 | dv/dt Circuit                                                                      |      |      | •    |       |  |
| dv/dt                                          | Output voltage ramp time                        | Enable to V <sub>OUT</sub> =4.7V, No C <sub>dv/dt</sub>                            |      | 0.8  |      | ms    |  |
|                                                |                                                 | Enable/Fault                                                                       |      |      | •    |       |  |
| V <sub>IL</sub>                                | Low level input voltage <sup>(2)</sup>          | Output Disabled                                                                    | 0.35 | 0.58 | 0.81 | V     |  |
| V <sub>I(INT)</sub>                            | Intermediate level input voltage <sup>(2)</sup> | Thermal Fault, Output Disabled                                                     | 0.82 | 1.4  | 1.95 | ٧     |  |
| V <sub>IH</sub>                                | High level input voltage                        | Output Enabled                                                                     | 1.96 | 2.64 | 3.3  | V     |  |
| V <sub>I(MAX)</sub> High state maximum voltage |                                                 |                                                                                    | 3.4  | 4.3  | 5.4  | V     |  |
| I <sub>IL</sub>                                | Low level input current (sink)                  | V <sub>Enable</sub> = 0 V                                                          |      | -10  | -30  | μA    |  |
| l <sub>l</sub>                                 | High level leakage current for external switch  | V <sub>Enable</sub> = 3.3 V                                                        |      |      | 1    | μA    |  |
|                                                | Maximum fan-out for fault signal                | Total numbers of chips that can be connected to this pin for simultaneous shutdown |      |      | 3    | Units |  |

Table 6. Electrical characteristics for STEF05D

| Symbol            | Parameter                           | Test conditions    | Min. | Тур. | Max. | Unit |  |
|-------------------|-------------------------------------|--------------------|------|------|------|------|--|
|                   | Total Device                        |                    |      |      |      |      |  |
| I <sub>Bias</sub> | Bias current                        | Device operational |      | 0.5  | 2    | mA   |  |
|                   |                                     | Thermal Shutdown   |      | 1    |      | ША   |  |
| V <sub>min</sub>  | Minimum operating voltage           |                    |      |      | 3.1  | V    |  |
| Thermal Latch     |                                     |                    |      |      |      |      |  |
| TSD               | Shutdown temperature <sup>(2)</sup> |                    |      | 165  |      | °C   |  |

<sup>1.</sup> Pulse test: Pulse width = 300  $\mu$ s, Duty cycle = 2%

<sup>2.</sup> Limits in temperature are guaranteed by design, but not tested in production

Typical application STEF05D

## 5 Typical application

C<sub>IN</sub> Controller GND FR-lim Cout LOAD

Figure 3. Application circuit

Figure 4. Typical HDD application circuit

AM09868v1



## 5.1 Operating modes

#### 5.1.1 Turn-on

When the input voltage is applied, the Enable/Fault pin goes up to the high state, enabling the internal control circuitry.

After an initial delay time of typically 200 µs, the output voltage is supplied with a slope defined by the internal dv/dt circuitry. If no additional capacitor is connected to dv/dt pin, the total time from the Enable signal going high and the output voltage reaching the nominal value is around 1 ms (refer to *Figure 5* and *Figure 7*).

8/19 DocID024394 Rev 2

STEF05D Typical application

#### 5.1.2 Normal operating condition

The STEF05D E-fuse behaves like a mechanical fuse, buffering the circuitry on its output with the same voltage shown at its input, with a small voltage fall due to the N-channel MOSFET R<sub>DSOn</sub>.

#### 5.1.3 Output voltage clamp

This internal protection circuit clamps the output voltage to a maximum safe value, typically 6.65V, if the input voltage exceeds this threshold.

#### 5.1.4 Current limiting

When an overload event occurs, the current limiting circuit reduces the conductivity of the power MOSFET, in order to clamp the output current at the value selected externally by means of the limiting resistor R<sub>Limit</sub> (*Figure 3*).

#### 5.1.5 Thermal shutdown

If the device temperature exceeds the thermal latch threshold, typically 165°C, the thermal shutdown circuitry turns the power MOSFET off, thus disconnecting the load. The EN/Fault pin of the device will automatically be set at an intermediate voltage, in order to signal the overtemperature event.

From this condition the E-fuse can be reset either by cycling the supply voltage or by pulling down the EN pin below the  $V_{il}$  threshold, and then releasing it.

### 5.2 R<sub>I imit</sub> calculation

As shown in *Figure 3*, the device uses an internal N-channel sense FET with a fixed ratio, to monitor the output current and limit it at the level set by the user.

The R<sub>Limit</sub> value for achieving the requested current limitation can be estimated by using the following theoretical formula, together with the graph in *Figure 13*:

#### **Equation 1**

$$RLimit = \frac{42}{Ishort}$$

### 5.3 C<sub>dv/dt</sub> calculation

Connecting a capacitor between the  $C_{dv/dt}$  pin and GND will allow the modification of the output voltage ramp time.

Given the desired time interval  $\Delta t$  during which the output voltage goes from zero to his maximum value, the capacitance to be added on  $C_{dv/dt}$  pin can be calculated using the following theoretical formula:

STEF05D Typical application

#### **Equation 2**

$$C_{dvdt} = 36 \times 10^{-9} \Delta t - 30 \times 10^{-12}$$

Where  $C_{dv/dt}$  is expressed in Farad, and the time  $\Delta t$  in seconds.

Figure 5 shows a graphical explanation of delay time and ramp-up time.



#### 5.4 **Enable/fault pin**

The Enable/Fault pin has the dual function of controlling the output of the device and, at the same time, of providing information about the device status to the application.

When it is used, it should be connected to an external open-drain or open-collector device. In this case, when it is pulled at low logic level, it turns the output of the E-Fuse off.

If this pin is left floating, since it has internal pull-up circuitry, the output of the E-Fuse is kept ON in normal operating conditions.

In case of thermal fault, the pin is pulled to an intermediate state (Figure 6). This signal can be provided to a monitor circuit, informing it that a thermal shutdown has occurred, or it can be directly connected to the Enable/Fault pins of other STEFxx devices on the same application in order to achieve a simultaneous enable/disable feature.

When a thermal fault occurs, the device can be reset either by cycling the supply voltage or by pulling down the Enable pin below the V<sub>il</sub> threshold and then releasing it.

Ly/ 10/19 DocID024394 Rev 2

Normal operating condition

Thermal fault condition

Off/Reset

Figure 6. Enable/fault pin status

## **6** Typical performance characteristics

M 100us 5.0MS/s 200ns/pii 4 Ch2 / 2.9 V

The following plots are referred to the typical application circuit and, unless otherwise noted, at  $T_A = 25^{\circ}C$ .

Figure 7. V<sub>OUT</sub> ramp-up vs. EN/fault

VCC VOUT EN/FLT

Figure 8. Startup vs. V<sub>CC</sub>



Figure 9. Startup @ short-circuit

Figure 10. Startup @ heavy load



Figure 11. Startup vs. EN/fault

Figure 12. Clamp voltage



12/19 DocID024394 Rev 2

Figure 13. Current limit and short circuit current vs. R<sub>limit</sub>

Figure 14.  $R_{DSON}$  vs. temperature



## 7 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

Table 7. DFN10L (3 x 3 mm.) mechanical data

| Dim.   |      | mm.   |      |
|--------|------|-------|------|
| Dilli. | Min. | Тур.  | Max. |
| А      | 0.80 | 0.90  | 1.00 |
| A1     |      | 0.02  | 0.05 |
| A2     | 0.55 | 0.65  | 0.80 |
| A3     |      | 0.20  |      |
| b      | 0.18 | 0.25  | 0.30 |
| D      | 2.85 | 3.00  | 3.15 |
| D2     | 2.20 |       | 2.70 |
| Е      | 2.85 | 3.00  | 3.15 |
| E2     | 1.40 |       | 1.75 |
| E3     |      | 0.230 |      |
| E4     |      | 0.365 |      |
| е      |      | 0.50  |      |
| L      | 0.30 | 0.40  | 0.50 |
| ddd    |      |       | 0.08 |

14/19 DocID024394 Rev 2

**SEATING**  $\circ$ PLANE С  $\forall$ D PIN1 ID (Opt.A) 5 E2 ليا 10 9 8 6 b PIN1 ID D2 (Opt.B) BOTTOM VIEW 7426335\_H

Figure 15. DFN10L package outline

### Tape and reel QFNxx/DFNxx (3x3 mm) mechanical data

| Dim.   |      | mm.  |      |       | inch. |        |
|--------|------|------|------|-------|-------|--------|
| Dilli. | Min. | Тур. | Max. | Min.  | Тур.  | Max.   |
| А      |      |      | 330  |       |       | 12.992 |
| С      | 12.8 |      | 13.2 | 0.504 |       | 0.519  |
| D      | 20.2 |      |      | 0.795 |       |        |
| N      | 60   |      |      | 2.362 |       |        |
| Т      |      |      | 18.4 |       |       | 0.724  |
| Ao     |      | 3.3  |      |       | 0.130 |        |
| Во     |      | 3.3  |      |       | 0.130 |        |
| Ko     |      | 1.1  |      |       | 0.043 |        |
| Po     |      | 4    |      |       | 0.157 |        |
| Р      |      | 8    |      |       | 0.315 |        |





Figure 16. DFN10L footprint - recommended data (dimensions in mm.)

Revision history STEF05D

# 8 Revision history

**Table 8. Document revision history** 

| Date        | Revision | Changes                                                                                 |
|-------------|----------|-----------------------------------------------------------------------------------------|
| 19-Mar-2013 | 1        | Initial release.                                                                        |
| 22-May-2020 | 2        | Datasheet promoted from preliminary data to production data. Updated <i>Figure 13</i> . |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics - All rights reserved

