# **UM10837**

PTN3356 (e)DP to VGA Bridge IC Application Board User's Manual

Rev. 1 — 19 January 2015

User manual

#### **Document information**

| Info     | Content                                                                                                                                                                                                                                                              |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords | PTN3356, DisplayPort, eDP, VGA, bridge, application board                                                                                                                                                                                                            |
| Abstract | This user manual presents the demonstration / application board capability of interfacing an (embedded) DisplayPort source to VGA output. The application board is intended for use as an evaluation and customer demonstration tool, as well as a reference design. |



#### **Revision history**

| Rev | Date     | Description     |
|-----|----------|-----------------|
| 1   | 20150119 | Initial version |

# **Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

UM10837

All information provided in this document is subject to legal disclaimers.

UM10837

### 1. Introduction

The PTN3356 is a small package low power DisplayPort to VGA bridge IC optimized primarily for motherboard applications, to convert a DisplayPort signal from the chip set to an analog video signal that directly connects to the VGA connector. The PTN3356 consumes approximately 200 mW of power for video streaming in WUXGA resolution and 410  $\mu$ W of power in low-power mode. The VGA output is powered down when there is no valid DisplayPort source data being transmitted. The PTN3356 is packaged in HVQFN 32 pin, with dimension of 5 mm x 5 mm x 0.85 mm, 0.5 mm pitch.

The PTN3356 is powered from 3.3 V power source, and generated 1.5 V through an internal step-down switch regulator and buck converter for internal core usage and DAC usage.

For cost saving, the external inductor for the buck converter can be removed, the internal LDO can supply 1.5 V for core usage and DAC usage without any re-work. However, using an LDO will consume twice as much power as the buck converter, about 400 mW.

UM10837 provides information including:

- · Overall PCB connectors, jumpers, and power supplies
- · Equipment/Tools that this board will be interfacing with for board testing
- System level connections such as cables and connectors that this board will be plugged into

This application board is intended to demonstrate the bridging capabilities of the PTN3356 in a low power DP to VGA conversion application.

### 1.1 Purposes

### 1.1.1 Engineers

For engineers to evaluate the performance of the PTN3356 and to develop firmware, including collecting and verifying system level features/performances/functionalities such as:

- Verify power management schemes
- Power sequence
- Power consumption measurement during various operating modes
- · Allow access to test points and jumpers for measurement and configuration purposes
- Flash over AUX and MS\_I2C
- Programming and debug test via MS\_I2C

#### 1.1.2 Marketing

For marketing to demonstrate Ultra small DP-VGA features to customers in the field, such as:

- · Functional and interoperability test
- This board should be connected to a DP or an eDP source
- This board can be powered three ways, as detailed in Section 6 "Power options"

UM10837

© NXP Semiconductors N.V. 2015. All rights reserved.

#### 1.1.3 Customers

For customers to evaluate the PTN3356 and to:

Use I2C to change configuration

### 2. General description

#### 2.1 Layout of the PTN3356

This application board is designed to evaluate the PTN3356 specifically. An HVQFN32 socket footprint is reserved in preparation for socket installation to test and program ICs.

Due to the bulky socket footprint, the bulk converter design has to be placed on the back side to be close to the PTN3356.

Hence the layout is not optimal as if only the PTN3356 is placed without the socket.

The placement can be dramatically improved in a real application.



### 2.2 Block diagram



Fig 2. PTN3356 application board

### 2.3 PTN3356 demo board feature list

- Groups of jumpers for pin configuration
- Other jumpers for test options
- · One reset button
- Power LED (Red)
- HPD LED (Green)
- USB 5 V LED (Orange)
- USB 3V3 LED (Orange)
- One I2C header bringing out I2C pins (SCL, SDA, GND) to interface with a I2C-Bird dongle to program (Flash over I2C) and debug
- One I2C header for DDC control
- One JTAG for FW download
- One micro-USB connector to bring in 5 V

- Test point for external power supplies 3.3 V (1A)
- Option to power from DP connector (need to use DP 1.0 cable)
- · Jumper to select between 3 power sources

### 3. Hardware requirements

- 1. (e)DP sources of Intel, AMD, Apple
- 2. VTG5225-DP or DPT-200, DP sources with DP 1.1 or DP1.0 cable
- 3. DPA-400 AUX analyzer
- 4. Different native resolution monitors
- 5. FS2 with 2x5 JTAG connection for FW download
- 6. I2C Bird with 1x4 header connection for slave I2C

### 4. Board specifications

#### 4.1 PCB description

- · Layers: 4 layers expected trace, ground, VCC, trace
- Size: 3.5" x 4.5"
- Material: FR4
- Thickness: 62 mil
- Impedance: 50 ohm single-end, 75 ohm single-end RGB, 100 ohm differential on DP and AUX signal pairs.

### 4.2 PCB stack ups

|                                   |        |                |                 |      | Stack Up                                   |                    |                             |         |
|-----------------------------------|--------|----------------|-----------------|------|--------------------------------------------|--------------------|-----------------------------|---------|
| PCB Stack Up                      |        |                |                 |      | Impodance                                  |                    |                             |         |
| Layer                             | Туре   | Thickness      | Thickness (mil) |      | Impedance                                  |                    |                             |         |
| Top side solder mask              |        | solder mask    | 0.50            | mils | Single                                     |                    | DIFF                        |         |
| L1                                | ТОР    | copper+plating | 1.50            | mils | 9.55 mils · 50Ω±10%<br>3.55 mils · 75Ω±10% | 50.19 Ω<br>74.65 Ω | 5.9/5.5/5.9 mils · 100Ω±10% | 95.43 Ω |
|                                   |        | Prepreg        | 5.50            | mils |                                            |                    |                             |         |
| L2                                | GND    | copper         | 1.40            | mils |                                            |                    |                             |         |
|                                   |        | core           | 47.00           | mils |                                            |                    |                             |         |
| L3                                | GND    | copper         | 1.40            | mils |                                            |                    |                             |         |
|                                   |        | Prepreg        | 5.50            | mils |                                            |                    |                             |         |
| L4                                | Bottom | copper+plating | 1.50            | mils |                                            |                    | 5.9/5.5/5.9 mils · 100Ω±10% | 97.26 Ω |
| Bottom side solder mask 0.50 mils |        | mils           |                 |      |                                            |                    |                             |         |
| TOTAL 64.80 mils<br>1.65 mm       |        | mils           |                 |      |                                            |                    |                             |         |
|                                   |        | mm             |                 |      |                                            |                    |                             |         |

#### Fig 3. Small ULT DP-VGA application board PCB stack up

UM10837



4.3 Top assembly drawing of the PTN3356 application board



### 4.4 Bottom assembly drawing of the PTN3356 application board

# 5. Connector specifications

### 5.1 Connectors and jumpers

| Reference                        | Value        | Description                        | Manufacturer | Manufacturer number |
|----------------------------------|--------------|------------------------------------|--------------|---------------------|
| J1                               | DP CONN SINK | DP RCPT 20 POS                     | Molex        | 47272-0001          |
| J12                              | Micro-USB    | CONN RCPT STD<br>MICRO USB TYPE B  | FCI          | 10103594-0001LF     |
| J3,J4                            | VGA_CONN     | CONN D-SUB RCPT<br>15POS HD R/A    | EDAC         | 634-015-274-992     |
| J5,J7                            | HEADER 4     | CONN HEADER .100<br>SINGL STR 4POS | Sullins      | PBC04SAAN           |
| J6                               | HEADER, 2x5  | CONN HEADER .100<br>DUAL STR 10POS | Sullins      | PBC05DAAN           |
| J8,J10,J11,J13                   | CON1         | CONN HEADER .100<br>SINGL STR 1POS | Sullins      | PBC01SAAN           |
| JP1,JP3,JP4,JP5,JP7,<br>JP9,JP10 | HEADER 3     | CONN HEADER .100<br>SINGL STR 3POS | Sullins      | PBC03SAAN           |
| JP2                              | HEADER 2     | CONN HEADER .100<br>SINGL STR 2POS | Sullins      | PBC02SAAN           |

#### Table 1. Connectors and jumpers list

### 5.2 Jumper settings

| Jumper # | Signal names    | Jumper settings                                | Default setting |
|----------|-----------------|------------------------------------------------|-----------------|
| JP1      | +3V3_IC         | 1-2, select external power to measure IC       | 2-3             |
|          |                 | 2-3, select 3 to 1 power source (JP3 & J8)     |                 |
| JP2      | HPD_ON          | 1-2 Enable HPD LED                             | 1-2             |
|          |                 | OPEN: Disable HPD LED                          |                 |
| JP3 & J8 | +3V3_FB         | 2-1, Select 3V3 from USB source                | 1-2             |
|          |                 | 2-3, Select external power supply              |                 |
|          |                 | JP3-2 to J8-1, Select DP power                 |                 |
| JP4      | TESTMODE        | 1-2 HIGH, CFG[5:1] = JTAG PINS                 | 2-3             |
|          |                 | 2-3 LOW, CFG[5:1] = CONFIG PINS. I2C = 40H     |                 |
|          |                 | OPEN, CFG[5:1] = CONFIG PINS. I2C = C0H        |                 |
| JP5      | CFG5_TCK        | 1-2 HIGH, 24 MHZ XTAL is used                  | OPEN            |
|          |                 | OPEN, 27 MHZ XTAL is used                      |                 |
|          |                 | 2-3 LOW, 25 MHZ XTAL is used                   |                 |
| JP7      | CFG1-MS_SCL/TDI | CFG1, CFG2:                                    | 2-3             |
|          |                 | 11: Compliant HPD behavior, MS Bus is used     |                 |
|          |                 | 10: Non-compliant HPD behavior                 |                 |
| JP9      | CFG2-MS_SDA/TMS | S 01: Non-compliant HPD behavior               | 2-3             |
|          |                 | 00: Compliant HPD behavior, MS bus is not used |                 |
| JP10     | CFG3-SPARE      | RESERVED                                       | OPEN            |
|          |                 |                                                | 1               |

### 5.3 Test points

#### Table 3. Test points listing

| Test point number   | Color   | Signal names |
|---------------------|---------|--------------|
| J10                 | HDR_1X1 | RST_N        |
| J11                 | HDR_1X1 | OSC_IN       |
| J13                 | HDR_1X1 | OSC_OUT      |
| TP2                 | YELLOW  | DP_PWR       |
| TP3                 | ORANGE  | VSS_USB      |
| TP4                 | WHITE   | VBUCK_1V5    |
| TP5                 | RED     | 3V3_EXT      |
| TP6                 | RED     | +3V3_IC      |
| TP9                 | RED     | +3V3         |
| TP10,TP11-TP17,TP19 | BLACK   | GND          |
| TP21                | RED     | VDD_3V3      |
| TP22                | RED     | +3V3_PWR     |
| TP23                | RED     | VDDA_3V3     |
| TP24                | ORANGE  | VBUS_5       |

UM10837

### 5.4 Cables

- DP 1.0 cable to power the application board
- DP 1.1 cable for DP communication only
- VGA cable
- Micro-USB cable

### 6. Power options

The PTN3356 application board can be powered by three different methods, selected via JP3 and J8:

- 1. Micro-USB cable that carries 5 V power
- 2. External power supplies with +3.3V (1A)
- 3. DP 1.0 cable that carries 3V3 power

See schematic below for jumper settings.

UM10837



Fig 6. Power 3-way selection jumper JP3 and J8

### 6.1 DP 1.0 cable

Set JP3-2 to J8-1 to select DP power.

UM10837



### 6.2 5 V micro-USB

Set JP3 pin 2 to pin 1 to select 3V3 from USB source (5 V steps down to 3V3 via U4).



### 6.3 External power source

Set JP3 pin 2 to pin 3 to select external 3.3 V power supply.

Clip 3.3 V power lead to TP5, and clip ground lead to GND test point.



# 7. Operation mode

The PTN3356 can be operated in two different modes. The trade-off is power vs. BOM cost.

Buck Converter mode saves power, while LDO mode saves BOM cost.

The microprocessor inside the PTN3356 is responsible for switching on the Buck converter.

This is done after the DP source finishes link training.

LDO to Buck hand over is done when the voltage set point is higher than that of the LDO.

LDO pulls up the voltage at its output. By switching on the Buck at 1.5 V and lowering the LDO set point to 1.4 V, the LDO stops sourcing current, hence the Buck takes over.



#### 7.1 Buck converter mode

Voltage input pin: PVDD33

Current output pin: SWOUT

Buck output pin: One 4.7  $\mu$ H inductor is connected to SWOUT pin, Buck out pin is the other end of 4.7  $\mu$ H which is connected directly to VDDD15 pin. SWOUT pin

Buck voltage sensing input VDDD15 (very important, if VDD15 is not connected to the inductor the buck converter cannot work at all. It does work fine if either VDDA15\_\* pins aren't connected)

1.5 V input pins: VDDD15, VDDA15\_DP, VDDA15\_DAC

UM10837



### 7.2 LDO mode

Voltage input pin: PVDD33

Voltage output pin: VDDD15

1.5 V input pins: VDDA15\_DP, VDDA15\_DAC

VDDD15 pin is a regulated supply output in LDO mode and it combines the Buck voltage-sense input with core supply input functions while in Buck mode

### 8. References

- [1] Data Specification, PTN3356\_CONFIDENTIAL.pdf, Aug. 2014
- [2] Schematic, PTN3356 rev10.pdf
- [3] BOM, PTN3356 REV10 BOM.xls
- [4] AN11590-PTN3356 Layout Guideline rev1.pdf
- [5] Allegro layout, QDS5874\_NXP\_PTN3356\_DEMO\_BOARD\_REV1\_PCB\_FINAL-5.brd

# 9. Legal information

### 9.1 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

### 9.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

UM10837

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Evaluation products** — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer.

In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages.

Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 9.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 10. Contents

| 1     | Introduction 3                                  |
|-------|-------------------------------------------------|
| 1.1   | Purposes                                        |
| 1.1.1 | Engineers 3                                     |
| 1.1.2 | Marketing 3                                     |
| 1.1.3 | Customers 4                                     |
| 2     | General description 4                           |
| 2.1   | Layout of the PTN3356 4                         |
| 2.2   | Block diagram 4                                 |
| 2.3   | PTN3356 demo board feature list 5               |
| 3     | Hardware requirements 6                         |
| 4     | Board specifications 6                          |
| 4.1   | PCB description                                 |
| 4.2   | PCB stack ups 6                                 |
| 4.3   | Top assembly drawing of the PTN3356 application |
|       | board 7                                         |
| 4.4   | Bottom assembly drawing of the PTN3356          |
|       | application board 8                             |
| 5     | Connector specifications 8                      |
| 5.1   | Connectors and jumpers 8                        |
| 5.2   | Jumper settings 9                               |
| 5.3   | Test points9                                    |
| 5.4   | Cables 10                                       |
| 6     | Power options 10                                |
| 6.1   | DP 1.0 cable                                    |
| 6.2   | 5 V micro-USB 12                                |
| 6.3   | External power source 13                        |
| 7     | Operation mode 14                               |
| 7.1   | Buck converter mode 15                          |
| 7.2   | LDO mode 16                                     |
| 8     | References                                      |
| 9     | Legal information                               |
| 9.1   | Definitions 17                                  |
| 9.2   | Disclaimers                                     |
| 9.3   | Trademarks 17                                   |
| 10    | Contents 18                                     |
|       |                                                 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2015.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 19 January 2015 Document identifier: UM10837