

# **PurePath Digital™ AUDIO SIX-CHANNEL PWM PROCESSOR**

## **<sup>1</sup>FEATURES**

- - **Automatic Master Clock Rate and Data PWM Processing**
	-
	-
	- **Data Formats: 16-, 20-, or 24-Bit Input Data; – ≥105-dB Dynamic Range** Left-Justified, Right-Justified, and  $I^2S$
	-
	- **128-, 192-, 256-, 384-, and 512-f 20-Hz–20-kHz Flat Noise Floor for 44.1-, 48-, <sup>S</sup> Master Clock Rates (Up to a Maximum of 50 MHz)**
	-
	- **and 48-kHz Data Rates Any Output Channel Can be Mapped to Any**
	- **System Provides Clear AM Reception Supports Single-Ended and Bridge-Tied**
	- **Popless Start and Stop I<sup>2</sup>S Serial Audio Output**
- -
	-
	- **Six Individual Channel Volume Controls** — SIX Individual Channel Voldine Controls<br>
	With 24-dB to −100-dB Attenuation in<br>
	0.5-dB Increments<br>
	— Serial Output Can Be Produced by<br>
	Downmix of 5.1-Channel Input or Fourth<br>
	The Control Slave Interface<br>
	The Control Slav
	-
	- **MCLK 5.1-Channel Downmix to 2.1 or 3.1 PWM Output Speaker System – Single 3.3-V Power Supply**
	- **Integrated Bass Management 38-Pin TSSOP Package**
	- **Two Programmable Biquads in Subwoofer Channel**
- **Full Six-Channel Input and Output Mapping**
- **<sup>23</sup> Audio Input/Output Selectable DC Blocking Filters**
	-
	- **Sample Rate Detection 8× Oversampling With Fourth-Order Noise – Four Serial Audio Inputs (Eight Channels) Shaping at 44.1, 48 kHz; 4× Oversampling – Support for 32-, 44.1-, 48-, 88.2-, 96-, 176.4-, at 88.2, 96 kHz; 2× Oversampling at 176.4, and 192-kHz Sampling Rates 192 kHz; and 12× Oversampling at 32 kHz**
		-
		-
	- **64- or 48-f THD < 0.06% (TAS5086 Only) <sup>S</sup> Bit-Clock Rate**
	- **Six PWM Audio Output Channels Digital De-Emphasis for 32-kHz, 44.1-kHz**
		- **Output Pin**<br> **Cutput Pin**<br> **Cunnerts Single-Ended and Bridge-Tied**<br> **Cunnerts Single-Ended and Bridge-Tied**<br> **System Provides Clear AM Reception**
		- Loads<br>
		Loads<br>
		<sup>12</sup> Certal Audio Output
	- **Optimized PWM Sequence for Charging of** • **Audio Processing AC-Coupling Capacitors in Single-Ended – Volume Control Range of 48 dB to –100 dB Configurations**
		- **Master Volume Control from 24 dB to –100 Adjustable Modulation Limit From 93.8% to dB in 0.5-dB Increments 99.2%**
			- -
				-
		- Serial Input<br>
		F. 4 Channel Downmiy to 2.1 av 2.1 BWM<br> **MCLK** 
			-
			-



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PurePath Digital is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **DESCRIPTION**

The TAS5086 is a six-channel digital pulse-width modulator (PWM) that provides both advanced performance and a high level of system integration. The TAS5086 is designed to interface seamlessly with most audio digital signal processors and MPEG decoders, accepting a wide range of input data and clock formats.

The TAS5086 drives six channels of speakers in either single-ended or bridge-tied load configurations that accept a 1N + 1 interface format. The TAS5086 also supports 2N + 1 power stages with the use of some external logic (e.g., TAS5112). Stereo line out in  $l^2S$  format is available with either a pass-through signal (SDIN4) or an internal downmix.

The TAS5086 uses AD modulation operating at a 384-kHz switching rate for 32-, 44.1-, 48-, 88.2-, 96-, 176.4-, and 192-kHz data. The 8× oversampling, combined with the 4th-order noise shaper, provides a broad, flat noise floor and excellent dynamic range from 20 Hz to 20 kHz.

The TAS5086 is only an I<sup>2</sup>C slave device, which always receives MCLK, SCLK, and LRCLK from other system components. The TAS5086 accepts clock rates of 128, 192, 256, 384, and 512  $f_s$ . The TAS5086 accepts a 64- $f_s$ master clock for 176.4-kHz and 192-kHz data.

The TAS5086 accepts a 64-f<sub>S</sub> bit clock for all data rates. The TAS5086 also can accept a 48-f<sub>S</sub> SCLK rate for MCLK ratios of 192  $f<sub>S</sub>$  and 384  $f<sub>S</sub>$ .

The TAS5086 is composed of five functional blocks.

- Power supply
- Clock, PLL, and serial data interface
- Serial control interface
- Device control
- PWM section

For detailed application information, see the *Using the PurePath Digital PWM Processor* application report [\(SLEA046\)](http://www-s.ti.com/sc/techlit/SLEA046).

[Figure 1](#page-2-0) shows the functional structure of the TAS5086.



## <span id="page-2-0"></span>**TEXAS** Instruments

**www.ti.com** ................................................................................................................................................... SLES131C–FEBRUARY 2005–REVISED JUNE 2008



**Figure 1. TAS5086 Functional Block Diagram**

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under "absolute ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operation conditions" are not implied. Exposure to absolute-maximum conditions for extended periods may affect device reliability.

(2) 5-V tolerant inputs are RESET, PDN, MUTE, SCLK, LRCLK, MCLK, SDA, and SCL.

## **DISSIPATION RATINGS**



## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)



## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)



(1) 5-V-tolerant outputs are SCL and SDA

(2) 5-V-tolerant inputs are SDA, SCL, RESET, PDN, MUTE, HP\_SEL, SCLK, LRCLK, MCLK, SDIN1, SDIN2, SDIN3, and SDIN4.

<span id="page-4-0"></span>ÈXAS **NSTRUMENTS** 

#### **www.ti.com** ................................................................................................................................................... SLES131C–FEBRUARY 2005–REVISED JUNE 2008

## **Serial Audio Port**

Serial audio port slave mode over recommended operating conditions (unless otherwise noted)





**Figure 2. Slave Mode Serial Data Interface Timing**

## **TAS5086 Pin-Related Characteristics of the SDA and SCL I/O Stages for F/S-Mode I<sup>2</sup>C-Bus Devices**



(1)  $C_b$  = capacitance of one bus line in pF. The output fall time is faster than the standard  ${}^{12}C$  specification.<br>(2) SCL and SDA have a 30-ns glitch filter.

SCL and SDA have a 30-ns glitch filter.

 $(3)$  The I/O pins of fast-mode devices must not obstruct the SDA and SDL lines if V<sub>DD</sub> is switched off.

## **TAS5086 Bus-Related Characteristics of the SDA and SCL I/O Stages for F/S-Mode I<sup>2</sup>C-Bus Devices**

All values are referred to V<sub>IHmin</sub> and V<sub>ILmax</sub> (see *[TAS5086 Pin-Related Characteristics of the SDA and SCL I/O Stages for](#page-4-0) [F/S-Mode I2C-Bus Devices](#page-4-0)*).



(1) Note that SDA does not have the standard I2C specification 300-ns hold time and that SDA must be valid by the rising and falling edges of SCL. TI recommends that a 3.3-kΩ pullup resistor be used to avoid potential timing issues.

(2) A fast-mode I<sup>2</sup>C-bus device can be used in a standard-mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU-DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r-max} + t_{SU-DAT} = 1000 + 250 = 1250$  ns (according to the standard-mode I<sup>2</sup>C bus specification) before the SCL line is released.

(3)  $C_b$  = total capacitance of one bus line in pF.<br>(4) Rise time varies with pullup resistor.

Rise time varies with pullup resistor.



**Figure 3. Start and Stop Conditions Timing Waveforms**



## **Recommended I<sup>2</sup>C Pullup Resistors**

It is recommended that the I<sup>2</sup>C pullup resistors R<sub>P</sub> be 3.3 kΩ (see Figure 4). If a series resistor is in the circuit (see Figure 5), then the series resistor  $\mathsf{R}_\mathsf{S}$  should be less than or equal to 300 Ω.



B0099-05

**Figure 4. I<sup>2</sup>C Pullup Circuit (With No Series Resistor)**



(1)  $V_S = 5 \times R_S/(R_S + R_P)$ . When driven low,  $V_S \ll V_{IL}$  requirements.

(2)  $R_S \leq 300 \Omega$ 

## **Figure 5. I<sup>2</sup>C Pullup Circuit (With Series Resistor)**







P0034-01





(1) TYPE:  $A =$  analog;  $D = 3.3$ -V digital;  $P =$  power/ground/decoupling;  $I =$  input;  $O =$  output

(2) All pullups are 20-µA *weak* pullups, and all pulldowns are 20-µA *weak* pulldowns. The pullups and pulldowns are included to ensure proper input logic levels if the terminals are left unconnected (pullups => logic 1 input; pulldowns => logic 0 input). Devices that drive inputs with pullups must be able to sink 20 µA while maintaining a logic-0 drive level. Devices that drive inputs with pulldowns must be able to source 20 µA while maintaining a logic-1 drive level.





## **TERMINAL 5-V I/O(1) TERMINATION(2) DESCRIPTION NAME NO. I/O<sup>(1)</sup>** TOLERANT Power down, active-low. PDN powers down all logic, stops all clocks, and performs a soft stop whenever a logic low is applied. The internal **PDN** 10 | DI 5-V Pullup parameters are preserved through a power-down cycle, as long as RESET is not active. The duration for system recovery from power down is 100 ms. When released, PDN powers up all logic, starts all clocks, and performs a soft start that returns to the previous configuration. PLL FLTM 5 AO PLL negative input PLL\_FLTP 6 AI PLL positive input PWM 1 38 DO **PWM 1 output** PWM\_ 2 37 DO PWM 2 output PWM 3 36 DO PWM 3 output PWM 4 35 DO PWM 4 output PWM 5 34 DO PWM 5 output PWM 6 33 DO PWM 6 output RESERVED 21 – **RESERVED** (connect to ground) A system reset is generated by applying a logic low to this terminal. RESET is an asynchronous control signal that restores the TAS5086 to its default conditions, sets the VALID2 output low, and places the PWM in the RESET 9 DI 5-V Pullup default conditions, sets the VALID2 output low, and places the PWM in the Reset of the PWM in the Reset of the Reset of the Reset to full attenuation. On the release of RESET, if PDN is high, the system performs a 4–5-ms device initialization and sets the volume at mute. SCL 18 DI 5-V | 1<sup>2</sup>C serial control clock input SCLK 20 DI 5-V Pulldown Serial audio data clock (shift clock). SCLKIN is the serial audio port (SAP) SDA 17 DIO 5-V I2C serial control data interface input/output SDIN1 26 DI Pulldown Serial audio data 1 input is one of the serial data input ports. SDIN1 supports four discrete (stereo) data formats. SDIN2 25 DI Pulldown Serial audio data 2 input is one of the serial data input ports. SDIN2 SDIN3 24 DI Pulldown Serial audio data 3 input is one of the serial data input ports. SDIN3 SDIN3 SDIN4 23 DI Pulldown Serial audio data 4 input is one of the serial data input ports. SDIN4 Supports four discrete (stereo) data formats. SDOUT 22 DI Serial audio data 1 output is the only serial data output port. SDOUT VALID1 31 DO CONSECT Soft start valid. Output indicating validity of soft-start PWM output, VALID2 32 DO OUTPUT Output indicating validity of PWM outputs, active-high. Voltage reference for analog supply, 1.8 V. A pinout of the internally VR\_ANA 1 P | P between this terminal and AVSS\_PLL. This terminal must not be used to power external devices. Voltage reference for digital PWM core supply, 1.8 V. A pinout of the Viennally regulated 1.8-V power used by digital PWM core logic. A 0.1-uF, internally regulated 1.8-V power used by digital PWM core logic. A 0.1-µF, VR\_DIG 30 P low-ESR(3) capacitor should be connected between this terminal and DVSS PWM. This terminal must not be used to power external devices. Voltage reference for analog supply, 1.8 V. A pinout of the internally VR\_OSC 15 P connected between this terminal and AVSS\_PLL. This terminal must not connected between this terminal and AVSS\_PLL. This terminal must not be used to power external devices.

#### **Table 1. TERMINAL FUNCTIONS (continued)**

(3) If desired, low-ESR capacitance values can be implemented by paralleling two or more ceramic capacitors of equal value. Paralleling capacitors of equal value provides an extended high-frequency supply decoupling. This approach avoids the potential of producing parallel resonance circuits that have been observed when paralleling capacitors of different values.



## **DETAILED DESCRIPTION**

## **POWER SUPPLY**

The TAS5086 power-supply section contains regulators that provide analog and digital regulated power for various sections of the TAS5086. The analog supply supports the analog PLL while digital supplies support the digital PLL, the digital audio processor, the pulse width modulator, and the output control (reclocker). The power-supply section is enabled via VREG\_EN.

## **CLOCK, ERROR RATE DETECTION, AND PLL**

This module provides the timing and serial data interface for the TAS5086.

The TAS5086 is a clock slave device. It accepts MCLK, SCLK, and LRCLK.

The TAS5086 supports  $64-f<sub>S</sub>$  MCLK for the 176.4-kHz and 192-kHz data rates.

The TAS5086 accepts a 64-f<sub>S</sub> SCLK rate for all MCLK ratios and a 48-f<sub>S</sub> SCLK rate for MCLK ratios of 192 f<sub>S</sub> and 384  $f_S$ .

TAS5086 checks to verify that SCLK is a specific value of 64  $f_S$  or 48  $f_S$ .

The TAS5086 supports a  $1-f<sub>S</sub>$  LRCLK.

The timing relationship of these clocks to SDIN[1:4] and SDOUT is shown in subsequent sections.

The clock section uses MCLK or the internal oscillator clock (when MCLK is unstable or absent) to produce a 196-MHz PLL output.

The TAS5086 can auto-detect and set the internal clock control logic to the appropriate settings for the frequencies of 32 kHz, normal speed (44.1 or 48 kHz), double speed (88.2 kHz or 96 kHz), and quad speed (176.4 kHz or 192 kHz). The automatic sample rate detection can be disabled and the values set via  ${}^{12}$ C.

The TAS5086 also supports an AM interference-avoidance mode during which the clock rate is adjusted, in concert with the PWM sample rate converter, to produce a PWM output at  $7$ -f<sub>S</sub>, 8-f<sub>S</sub>, or 9-f<sub>S</sub>.

The sample rate must be set manually during AM interference avoidance and when de-emphasis is enabled.

The TAS5086 uses an internal oscillator time base to provide reference timing information for the following functions:

- MCLK, SCLK, and LRCLK error detection
- $\cdot$  I<sup>2</sup>C communication when power is first applied to the device
- Automatic data-rate detection and setting (32 kHz, normal, double, and quad speed)
- Automatic MCLK rate detection and setting  $(64, 128, 192, 256, 384,$  and  $512 f<sub>S</sub>$ )

## **OSCILLATOR TRIM**

The TAS5086 PWM processor contains an internal oscillator for PLL reference. This reduces system cost because an external reference is not required. After each power up or reset, a oscillator trim is needed; see the *[Oscillator Trim Register \(0x1B\)](#page-34-0)* section for a detailed procedure.

<span id="page-10-0"></span>

#### **SERIAL DATA INTERFACE**

Serial data is input on SDIN1, SDIN2, SDIN3, and SDIN4. The PWM outputs and downmix are derived from SDIN1, SDIN2, and SDIN3. SDIN4 is a selectable pass-through signal that is available at SDOUT as an I<sup>2</sup>S output. The TAS5086 accepts 32-, 44.1-, 48-, 88.2-, 96-, 176.4-, and 192-kHz serial data in 16-, 20-, or 24-bit, left-justified, right-justified, and  $l^2S$  serial data formats.

Serial data is output on SDOUT. The SDOUT data format is  $I^2S$  24-bit at the same data rate as the input. The SDOUT output is synchronized to use the SCLK and LRCLK signals. There is a 1- to 2.5-LRCLK frame delay from the input data to the output data, depending on the input serial data format. The SDOUT output has no I<sup>2</sup>C-controllable functions. It is always operational.

The parameters of this clock and serial data interface input format are  $I<sup>2</sup>C$  configurable.

## **I <sup>2</sup>C SERIAL CONTROL INTERFACE**

The TAS5086 has an <sup>P</sup>C serial control slave interface to receive commands from a system controller. The serial control interface supports both normal-speed (100-kHz) and high-speed (400-kHz) operations without wait states. As an added feature, this interface operates even if MCLK is absent.

The serial control interface supports both single-byte and multi-byte read and write operations for status registers and the general control registers associated with the PWM.

The  $I^2C$  interface supports a special mode that permits  $I^2C$  write operations to be broken up into multiple-data write operations that are multiples of 4 data bytes. These are 6-, 10-, 14-, 18-, ... etc., -byte write operations that are composed of a device address, read/write bit, subaddress, and any multiple of 4 bytes of data. This permits the system to write large register values incrementally without blocking other  $I<sup>2</sup>C$  transactions.

Figure 6 shows the data flow and control through the TAS5086. The major  $I^2C$  registers are shown above each applicable block (e.g., 0x04 is the serial data format control register).



**Figure 6. TAS5086 Data Flow Diagram With I<sup>2</sup>C Registers**

# **Channel-6 Processing Section**

Channel 6 has processing features that are directly applicable to the subwoofer channel.



**Figure 7. Channel-6 Processing Block Diagram**

## **PWM Section**

The TAS5086 has six channels of high-performance digital PWM modulators that are designed to drive switching output stages (back ends) in both single-ended (SE) and H-bridge (bridge-tied load) configurations. The TAS5086 device uses noise-shaping and sophisticated error correction algorithms to achieve high power efficiency and high-performance digital audio reproduction. The TAS5086 uses a fourth-order noise shaper to provide >105-dB SNR performance from 20 Hz to 20 kHz.

The TAS5086 PWM interface is described by using the following notation:

 $PN + V$ 

where

- $P =$  number of PWM signals per channel
- $N =$  number of channels
- $V =$  total number of valid signals used to reset the power stage

For example, the TAS5086 initial interface format means that there is 1 PWM signal per channel ( $N = 6$ ) and 1 valid signal is used to reset the power stages. The shorthand notation to describe this is 1N+1.

The PWM section accepts 24-bit PCM data from the serial data interface and outputs six PWM audio output channels to drive 1N+1 single-ended and BTL power stages.

The PWM interface supports:

- TAS5186 in BTL or SE mode without any external glue logic, uses 1N+1 signaling.
- TAS5142 in BTL or SE mode without any external glue logic, uses 1N+1 signaling.
- TAS5111 SE without any external glue logic, and with a pulldown on the output, uses 1N+1 signaling.
- TAS5111 BTL or TAS5112 BTL with one inverter per BTL channel of glue logic and a pulldown on the output, uses 1N+1 signaling from TAS5086, 2N+1 input to TAS5111/12.
- TAS5112 SE (with external glue logic)

See the application schematics for an example of the TAS5086 with the TAS5186 and the TAS5086 with TAS5112 SE and TAS5111 SE.

The TAS5086 has input multiplexers that allow any of the input channels to be routed to any PWM channel and output multiplexers to enable any PWM output to be routed to any PWM output pin.



It also has individual channel dc-blocking filters that are enabled by default.

Individual channel de-emphasis filters for 32, 44.1, and 48 kHz are included and can be enabled and disabled.

There is also a two-channel downmix result that can be output on SDOUT (I<sup>2</sup>S format). This result also can be sent to the left and right front channels (channels 1 and 2) and/or to the center and subwoofer (channels 5 and 6) as well.

A mixer on the subwoofer channel supports bass management configuration 1.

PWM output characteristics

- Up to  $8\times$  oversampling
- 12× at  $f_S = 32$  kHz,  $8 \times$  at  $f_S = 48$  kHz,  $4 \times$  at  $f_S = 96$  kHz,  $2 \times$  at  $f_S = 192$  kHz
- Fourth-order noise shaping
- ≥105-dB dynamic range, 0–20 kHz (TAS5086 + TAS5186 system measured at speaker terminals)
- THD < 0.06% (measured at TAS5086 outputs)
- Adjustable maximum modulation limit of 93.8% to 99.2%

## **Transitions Between Shutdown and Playing**

The TAS5086 outputs are switching all the time with the noise shaper active. Mute is acheived by inputting a zero into the noise shaper, with the noise shaper running and the output still switching. By using this approach, the transitions between off and operation is avoided. The only exception is shutdown of surround channels as described in the *[Surround Register \(0x19\)](#page-32-0)* section.

Futhermore, the TAS5086 is designed to drive a load in single-ended and bridge-tied-load configurations. The *principle* in the SE and BTL configurations is shown in Figure 8 and [Figure 9](#page-13-0). In both situations, care must be taken to ensure correct start-up sequences which charge the bootstrap capacitor and do not produce audible artifacts; the TAS5086 is designed to do that.



**Figure 8. BTL Filter Configuration**

The SE configuration presents an additional challenge in order for starting up quietly. The second terminal of the loudspeaker is connected to a split capacitor between power and ground. The advantage of this circuitly is that it provides some degree of power-supply ripple rejection. The problem related to the split capacitor is that the voltage over it must be controlled when the modulator starts (i.e., when the power stage output goes out of high impedance state) to avoid a click in the speaker.

Copyright © 2005–2008, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLES131C&partnum=TAS5086)* 13



<span id="page-13-0"></span>

**Figure 9. SE Filter Configuration**

The TAS5086 supports two mechanisms for controlling the split-capacitor midpoint.

In the extra half-bridge scheme (the TAS5186 power stage is an example of this) an additional half-bridge is started and brought to a 50-percent duty cycle, i.e., a situation where the average voltage of the half-bridge is equal to the voltage which must be applied to the split-capacitor midpoint to start up without clicks in the speaker. A resistor per channel is connected between the extra half-bridge and each midpoint for the split capacitors. The split capacitors are charged through this resistor. This approach requires an extra VALID pin on the modulator to control the extra half-bridge, therefore the 1N+2 interface. [Figure 10](#page-14-0) shows the topology of the extra half-bridge. In some situations, a channel configured in BTL can be used to charge the split capacitor instead of the extra half-bridge. This is shown in [Figure 11](#page-14-0).

The mid-Z scheme charges the split capacitor through the loudspeaker. In order to do this without audible artifacts the charge current must be limited. This is done by applying a start sequence which charges the output state between low, high and high-Z. Because the ouput stage is in high-Z in a part of the sequence, the resulting output impedance can be brought to a level suitable for charging the split capacitors without audible artifacts. This solution does not require external components, as shown in Figure 9. Not all power stages are compatible with the mid-Z scheme, double-check the power-stage data sheet for compabitility. The PWM start register (0x18) programs the TAS5086 for mid-Z or the standard low-Z start sequence.

<span id="page-14-0"></span>



**Figure 10. Split-Capacitor Charging With Extra Half-Bridge**



**Figure 11. Split-Capacitor Charging With BTL Subwoofer**

## **Reset Timing (RESET)**

Control-signal parameters over recommended operating conditions (unless otherwise noted)





NOTE: Because a crystal time base is used, the system determines the CLK rates. Once the data rate and master clock ratio are determined, the system outputs audio if a master volume command is issued.

#### **Figure 12. Reset Timing**

## **Power-Down (PDN) Timing**

Control-signal parameters over recommended operating conditions (unless otherwise noted). Note that PDN does not clear <sup>2</sup>C registers.





## **Figure 13. Power-Down Timing**

## **Back-End Error (BKND\_ERR)**

Control-signal parameters over recommended operating conditions (unless otherwise noted)



Control-signal parameters over recommended operating conditions (unless otherwise noted)



**Figure 14. Error Recovery Timing**

## **Mute Timing (MUTE)**

Control-signal parameters over recommended operating conditions (unless otherwise noted). Note that MUTE does not stop PWM switching; it stops the noise shaper, and therefore has less noise.





(1) See the *Volume Control Register (0x0E)* section.

## **Figure 15. Mute Timing**

**TEXAS** 

**INSTRUMENTS** 

## **I <sup>2</sup>S TIMING**

<sup>12</sup>S timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is low for the left channel and high for the right channel. A bit clock running at 64  $f_S$  is used to clock in the data. A delay of one bit clock occurs from the time the LRCLK signal changes state to the first bit of data on the data lines. The data is written MSB-first and is valid on the rising edge of the bit clock. The TAS5086 masks unused trailing data bit positions.

**SERIAL INTERFACE CONTROL AND TIMING**

#### **2-Channel I2S (Philips Format) Stereo Input/Output**



**Figure 16. I<sup>2</sup>S 64-f<sub>S</sub> Format** 





2-Channel I<sup>2</sup>S (Philips Format) Stereo Input/Output (24-Bit Transfer Word Size)

**Figure 17. I<sup>2</sup>S 48-f<sub>S</sub> Format** 

## **LEFT-JUSTIFIED**

Left-justified (LJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 64  $f_S$  is used to clock in the data. The first bit of data appears on the data lines at the same time LRCLK toggles. The data is written MSB-first and is valid on the rising edge of the bit clock. The TAS5086 masks unused trailing data bit positions.



2-Channel Left-Justified Stereo Input





2-Channel Left-Justified Stereo Input (24-Bit Transfer Word Size)







## **Right-Justified**

Right-justified (RJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 64  $f_S$  is used to clock in the data. The first bit of data appears on the data 8 bit-clock periods (for 24-bit data) after LRCLK toggles. In RJ mode, the LSB of data always is clocked by the last bit clock before LRCLK transitions. The data is written MSB-first and is valid on the rising edge of bit clock. The TAS5086 masks unused leading data bit positions.

2-Channel Right-Justified (Sony Format) Stereo Input



**Figure 20. Right-Justified 64-f<sub>S</sub> Format** 



2-Channel Right-Justified Stereo Input (24-Bit Transfer Word Size)



**Figure 21. Right-Justified 48-f<sub>S</sub> Bit Format** 

## **I <sup>2</sup>C SERIAL CONTROL INTERFACE**

The TAS5086 has a bidirectional Inter IC ( $I^2C$ ) interface that is compatible with the  $I^2C$  bus protocol and supports both single- and multiple-byte write and read operations. The control interface is used to program the registers of the device and to read device status.

The TAS5086 supports wait-state insertions by other I<sup>2</sup>C devices on the bus. However, the TAS5086 performs all  $I<sup>2</sup>C$  operations without  $I<sup>2</sup>C$  wait cycles.

The TAS5086 supports standard-mode  $I^2C$  bus operation (100 kHz maximum) and fast  $I^2C$  bus operation (400 kHz maximum).

## **GENERAL I<sup>2</sup>C OPERATION**

The I<sup>2</sup>C bus employs two signals, SDA (data) and SCL (clock), to communicate between integrated circuits in a system. Data is transferred on the bus serially, one bit at a time. The address and data are transferred in byte (8-bit) format with the most-significant bit (MSB) transferred first. In addition, each byte transferred on the bus is acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the master device driving a start condition on the bus and ends with the master device driving a stop condition on the bus. The bus uses transitions on the data terminal (SDA) while the clock is high to indicate start and stop conditions. A high-to-low transition on SDA indicates a start and a low-to-high transition indicates a stop. Normal data-bit transitions must occur within the low time of the clock period. These conditions are shown in [Figure 22](#page-22-0). The master generates the 7-bit slave address and the read/write (R/W) bit to open communication with another device and then wait for an acknowledge condition. The TAS5086 holds SDA low during the acknowledge clock period to indicate an acknowledgment. When this occurs, the master transmits the next byte of the sequence. Each device is addressed by a unique 7-bit slave address plus  $R/\overline{W}$  bit (1 byte). All compatible devices share the same signals via a bidirectional bus using a wired-AND connection. An external pullup resistor must be used for the SDA and SCL signals to set the HIGH level for the bus.

<span id="page-22-0"></span>



#### **Figure 22. Typical I<sup>2</sup>C Sequence**

An unlimited number of bytes can be transmitted between start and stop conditions. When the last word transfers, the master generates a stop condition to release the bus. A generic data transfer sequence is shown in Figure 22.

The 7-bit address for the TAS5086 is 0011 011.

## **SINGLE- AND MULTIPLE-BYTE TRANSFERS**

The serial control interface supports both single-byte and multiple-byte read/write operations for status registers and the general control registers associated with the PWM. However, for the DAP data processing registers, the serial control interface supports only multiple-byte (4-byte) read/write operations.

During multiple-byte read operations, the TAS5086 responds with data, a byte at a time, starting at the subaddress assigned, as long as the master device continues to respond with acknowledges. If a particular subaddress does not contain 32 bits, the unused bits are read as logic 0.

During multiple-byte write operations, the TAS5086 compares the number of bytes transmitted to the number of bytes that are required for each specific subaddress. If a write command is received for a biquad subaddress, the TAS5086 expects to receive five 32-bit words. If fewer than five 32-bit data words have been received when a stop command (or another start command) is received, the data received is discarded. Similarly, if a write command is received for a mixer coefficient, the TAS5086 expects to receive one 32-bit word.

Supplying a subaddress for each subaddress transaction is referred to as random <sup>12</sup>C addressing. The TAS5086 also supports sequential I<sup>2</sup>C addressing. For write transactions, if a subaddress is issued, followed by data for that subaddress and the 15 subaddresses that follow, a sequential  $I^2C$  write transaction has taken place, and the data for all 16 subaddresses is successfully received by the TAS5086. For  $l^2C$  sequential write transactions, the subaddress then serves as the start address and the amount of data subsequently transmitted, before a stop or start is transmitted, determines how many subaddresses are written. As was true for random addressing, sequential addressing requires that a complete set of data be transmitted. If only a partial set of data is written to the last subaddress, the data for the last subaddress is discarded. However, all other data written is accepted; just the incomplete data is discarded.

## **SINGLE-BYTE WRITE**

As shown is [Figure 23,](#page-23-0) a single-byte data write transfer begins with the master device transmitting a start condition, followed by the I<sup>2</sup>C device address and the read/write bit. The read/write bit determines the direction of the data transfer. For a write data transfer, the read/write bit must be set to 0. After receiving the correct  ${}^{12}$ C device address and the read/write bit, the TAS5086 device responds with an acknowledge bit. Next, the master transmits the address byte or bytes corresponding to the TAS5086 internal memory address being accessed. After receiving the address byte, the TAS5086 again responds with an acknowledge bit. Next, the master device transmits the data byte to be written to the memory address being accessed. After receiving the data byte, the TAS5086 again responds with an acknowledge bit. Finally, the master device transmits a stop condition to complete the single-byte data write transfer.

Texas **INSTRUMENTS** 

<span id="page-23-0"></span>SLES131C–FEBRUARY 2005–REVISED JUNE 2008 ................................................................................................................................................... **www.ti.com**



**Figure 23. Single-Byte Write Transfer**

## **MULTIPLE-BYTE WRITE AND INCREMENTAL MULTIPLE-BYTE WRITE**

A multiple-byte data write transfer is identical to a single-byte data write transfer, except that multiple data bytes are transmitted by the master device to TAS5086 as shown in Figure 24. After receiving each data byte, the TAS5086 responds with an acknowledge bit.



**Figure 24. Multiple-Byte Write Transfer**

The I<sup>2</sup>C supports a special mode that permits I<sup>2</sup>C write operations to be broken up into multiple data write operations that are multiples of 4 data bytes. These are 6-, 10-, 14-, 18-, ..., etc., -byte write operations that are composed of a device address, read/write bit, and subaddress and any multiple of 4 bytes of data. This permits the system to write large register values incrementally without blocking other  $I<sup>2</sup>C$  transactions.

This feature is enabled by the *append* subaddress (0xFE) in the TAS5086. The append address, 0xFE, enables the TAS5086 to append an integer number of 4-, 8-, 12-, 16-, … byte blocks of data to a register that was opened by a previous I<sup>2</sup>C register write operation, but has not received its complete number of data bytes.

When the correct number of bytes has been received, the TAS5086 starts processing the data.

The procedure to perform a multiple-byte write operation is as follows.

1. Start a normal I<sup>2</sup>C write operation by sending the device address, write bit, register subaddress, and an integer number of 4-byte data blocks. At the end of that sequence, a stop condition is sent.

At this point the register has been opened. It then accepts the remaining data sent by one or more write operations, consisting of an integer number of 4-byte blocks. This data should be written to the append subaddress (0xFE).

- 2. At a later time, one or more append data transfers are performed to incrementally transfer the remaining number of bytes in sequential order to complete the register write operation. Each of these append operations is composed of the device address, write bit, append subaddress (0xFE), and an integer number of four bytes of data, followed by a stop condition.
- 3. The operation is terminated due to an error condition, and the data is flushed:
	- If a new subaddress is written to the TAS5086 before the correct number of bytes has been written
	- If a noninteger number of 4 bytes is written at the beginning or during any of the append operations
	- If a read bit is sent

## **SINGLE-BYTE READ**

As shown in [Figure 25,](#page-24-0) a single-byte data read transfer begins with the master device transmitting a start condition, followed by the  $I^2C$  device address and the read/write bit. For the data read transfer, both a write followed by a read are actually done. Initially, a write is done to transfer the address byte or bytes of the internal

<span id="page-24-0"></span>

memory address to be read. As a result, the read/write bit is set to a 0. After receiving the TAS5086 address and the read/write bit, the TAS5086 responds with an acknowledge bit. In addition, after sending the internal memory address byte or bytes, the master device transmits another start condition, followed by the TAS5086 address and the read/write bit again. This time, the read/write bit is set to 1, indicating a read transfer. After receiving the TAS5086 and the read/write bit, the TAS5086 again responds with an acknowledge bit. Next, the TAS5086 transmits the data byte from the memory address being read. After receiving the data byte, the master device transmits a not-acknowledge, followed by a stop condition, to complete the single-byte data read transfer.



**Figure 25. Single-Byte Read Transfer**

## **MULTIPLE-BYTE READ**

A multiple-byte data read transfer is identical to a single-byte data read transfer, except that multiple data bytes are transmitted by the TAS5086 to the master device as shown in Figure 26. Except for the last data byte, the master device responds with an acknowledge bit after receiving each data byte.



**Figure 26. Multiple-Byte Read Transfer**

## **COMMAND CHARACTERISTICS**

The TAS5086 has two groups of I<sup>2</sup>C commands. One set is commands that are designed specifically to be operated while audio is streaming and that have built-in mechanisms to prevent noise, clicks, and pops. The other set does not have this built-in protection.

#### **Commands that are designed to be adjusted while audio is streaming**

- Master volume
- Master mute
- Individual channel volume
- Individual channel mute

#### **Commands that the system executes without additional processing to prevent noise, clicks, or pops (in a number of cases this does not produce an audible click and pop)**

- Serial data interface format
- De-emphasis
- Sample rate conversion
- Input multiplexer
- Output multiplexer
- **Biquads**
- Downmix



- Channel delay
- Enable/disable automatic MCLK and data-rate detection
- Manual or automatic MCLK and data-rate setting
- Enable/disable dc blocking
- Hard/soft unmute from clock error

## **SERIAL CONTROL INTERFACE REGISTER SUMMARY**

Default values are in **bold**, table values "X" equals don't care and table values "–" equals an expansion of the table for detailed description of the respective bit.



(1) Reserved registers should not be accessed.



Default values are in **bold**, table values "X" equals don't care and table values "–" equals an expansion of the table for detailed description of the respective bit.



## **CLOCK CONTROL REGISTER (0x00)**

In the manual mode, the clock control register provides a way for the system microprocessor to update the data and clock rates, based on the sample rate and associated clock frequencies. In the autodetect mode, the clocks are determined automatically by the TAS5086. In this case, the clock control register contains the autodetected clock status as automatically detected. Bits D7–D5 select the sample rate. Bits D4–D2 select the MCLK frequency. Bit D1 selects the bit clock (SCLK) frequency. Bit D0 is used in manual mode only. In this mode, when the clocks are updated, a 1 must be written to D1 to inform the TAS5086 that the written clocks are valid.



#### **Table 2. Clock Control Register (0x00)**

(1) MCLK frequency =  $64 \times f_S$  is not available for 32-, 44.1-, 48-, 88.2-, and 96-kHz data rates

# **DEVICE ID REGISTER (0x01)**

The device ID register contains the ID code for the TAS5086.

## **Table 3. General Status Register (0x01)**



## **ERROR STATUS REGISTER (0x02)**

Note that the error bits are sticky bits that are not cleared by the hardware. This means that the software must clear the register (write zeroes) and then read them to determine if there are any persistent errors.



## **Table 4. Error Status Register (0x02)**

## **SYSTEM CONTROL REGISTER 1 (0x03)**

System control register 1 has several functions:

- Bit D7: If 0, the dc-blocking filter for each channel is disabled.
	- If 1, the dc-blocking filter  $(-3-dB$  cutoff  $< 1$  Hz) for each channel is enabled (default).
- Bit D6: Not used
- Bit D5: If 0, use soft unmute on recovery from clock error. This is a slow recovery.
	- If 1, use hard unmute on recovery from clock error (default). This is a fast recovery.
- Bit D4: If 0, the downmix is output on SDOUT as  $I^2S$  signal (default).
	- If 1, SDIN4 is output on SDOUT as I<sup>2</sup>S signal.
- Bit D3: If 0, clock autodetect is enabled (default).
	- If 1, clock autodetect is disabled.
- Bit D2: If 0, soft start is enabled (default).
	- If 1, soft start is disabled.
- Bits D1–D2: Select de-emphasis

XAS **ISTRUMENTS** 

**www.ti.com** ................................................................................................................................................... SLES131C–FEBRUARY 2005–REVISED JUNE 2008



### **Table 5. System Control Register 1 (0x03)**

## **SERIAL DATA INTERFACE REGISTER (0x04)**

As shown in Table 6, the TAS5086 supports nine serial data modes. The default is 24-bit, I<sup>2</sup>S mode.



#### **Table 6. Serial Data Interface Control Register (0x04) Format**

## **SYSTEM CONTROL REGISTER 2 (0x05)**

Bit D6 is a **control** bit and bit D5 is a **configuration** bit.

When bit D6 is set low, the system starts playing; otherwise, the outputs are shut down.

Bit D5 defines the configuration of the system, i.e., it determines what configuration the system runs in when bit D6 is set low. When this bit is asserted, the system is configured to surround, meaning all channels are switching. Otherwise, only a subset of the PWMs runs, corresponding to a 2.0 or 2.1 configuration as determined by the surround register (0x19).

Bit D5 should be changed only when bit D6 is set to 1, meaning that it is only possible to switch configuration from surround to 2.0/2.1 by resetting the TAS5086 and then restarting it again in the new configuration.



#### **Table 7. System Control Register 2 (0x05)**

## **SOFT MUTE REGISTER (0x06)**

#### **Table 8. Soft Mute Register (0x06)**



## **VOLUME REGISTERS (0x07, 0x08, 0x09, 0x0A, 0x0B, 0x0C, 0x0D)**



- Channel 1 volume  $-0x08$  (default is 0 dB)
- Channel 2 volume  $-0x09$  (default is 0 dB)
- Channel 3 volume  $-0x0A$  (default is 0 dB)
- Channel 4 volume  $-0x0B$  (default is 0 dB)
- Channel 5 volume  $-0x0C$  (default is 0 dB)
- Channel 6 volume  $-0x0D$  (default is 0 dB)

#### **Table 9. Volume Register**



## **VOLUME CONTROL REGISTER (0x0E)**

- Bit D7: Reserved = 1
- Bit D6: If 0, then biquad 1 (BQ1) volume compensation part only is disabled (default).
	- If 1, then BQ1 volume compensation is enabled.
- Bit D5: If 0, disable 38-kHz input sample rate detection (38 kHz should be set manually by the microprocessor).
	- If 1, enable 38-kHz input sample rate detection.
- Bit D4: Reserved = 1
- Bit D3: Not used
- Bits D2–D0: Volume slew rate



#### **Table 10. Volume Control Register (0x0E)**

## **MODULATION LIMIT REGISTER (0x10)**

Set modulation limit. See the appropriate power stage data sheet for recommended modulation limits.



#### **Table 11. Modulation Limit Register (0x10)**

## **EXAS NSTRUMENTS**

## **PWM START REGISTER (0x18)**

Bits D7 and D6: Define which start sequence is used, either low-Z or mid-Z. Not all power stages are compatible with mid-Z; double-check the power-stage data sheet.

Bits D5–D0: Define which PWMs are used for charging the split capacitors and which PWMs should stay low, indicating the output stages are to be held in Hi-Z under split-capacitor charging.

For most systems, this register is always 0x3F. The setting depends on how the power stage is connected.

**Table 12. PWM Start Register (0x18)**

| D7 | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub>           | D <sub>1</sub> | D <sub>0</sub>           | <b>FUNCTION</b>                            |  |
|----|----------------|----------------|----------------|----------------|--------------------------|----------------|--------------------------|--------------------------------------------|--|
| 0  |                |                |                |                | -                        |                | -                        | Use Low-Z sequence for part 1 of the start |  |
| 1  | -              |                |                |                | $\overline{\phantom{0}}$ | -              | $\overline{\phantom{0}}$ | Use Mid-Z sequence for part 1 of the start |  |
|    | 0              | -              |                |                | -                        |                | $\overline{\phantom{0}}$ | Use Low-Z sequence for part 2 of the start |  |
|    | 1              | -              |                |                | -                        |                | —                        | Use Mid-Z sequence for part 2 of the start |  |
|    | -              |                | -              |                | $\overline{\phantom{0}}$ | -              | —                        | Start channel 6 under part 1 of the start  |  |
|    |                | $\Omega$       | -              |                | $\overline{\phantom{0}}$ |                | —                        | Start channel 6 under part 2 of the start  |  |
|    |                |                |                |                | -                        | -              | -                        | Start channel 5 under part 1 of the start  |  |
|    |                |                | 0              |                | $\overline{\phantom{0}}$ | -              | -                        | Start channel 5 under part 2 of the start  |  |
|    |                |                | ۰              | 1              | $\overline{\phantom{0}}$ |                | -                        | Start channel 4 under part 1 of the start  |  |
|    |                |                | -              | $\Omega$       | -                        |                | -                        | Start channel 4 under part 2 of the start  |  |
|    |                |                |                |                |                          |                | -                        | Start channel 3 under part 1 of the start  |  |
|    |                |                |                |                | $\Omega$                 | -              | -                        | Start channel 3 under part 2 of the start  |  |
|    |                |                |                |                | -                        | 1              | $\qquad \qquad$          | Start channel 2 under part 1 of the start  |  |
|    |                |                |                |                | $\overline{\phantom{0}}$ | $\Omega$       | -                        | Start channel 2 under part 2 of the start  |  |
|    |                |                |                |                |                          |                | 1                        | Start channel 1 under part 1 of the start  |  |
|    |                |                |                |                |                          |                | 0                        | Start channel 1 under part 2 of the start  |  |

<span id="page-32-0"></span>

#### **SURROUND REGISTER (0x19)**

Defines which channels should be running in the 2.0/2.1 mode.

The channels having their surround register set (HIGH) belong to shutdown group 1. They are associated with VALID1. VALID1 is the signal that is driven low to disable channels when the system is operating in, for example, stereo mode or 2.1 mode.

Example: If

PWM\_1 connects to front left PWM\_2 connects to front right PWM\_3 connects to surround left PWM\_4 connects to surround right PWM 5 connects to center PWM\_6 connects to sub

and you have a 2.1 mode, then VALID1 connects to the reset of surround left, surround right, and center. VALID2 connects to the reset of front left, front right, and sub.

That means that the surround register ( $0x19$ ) is loaded with 0001 1100b =  $0x1C$ .

#### **Note: You must always change channel modes with all channels shut down (register 0x05 = 60).**



#### **Table 13. Surround Register (0x19)**

## **SPLIT-CAPACITOR CHARGE PERIOD REGISTER (0x1A)**

This register should contain the code that closely matches the external single-ended split-capacitor charge period. The TAS5086 waits for this period of time before starting the PWM signals. This helps reduce pops and clicks. This is used only with the split-capacitor configuration.



#### **Table 14. Split-Capacitor Charge Period Register (0x1A)**



<span id="page-34-0"></span>

## **OSCILLATOR TRIM REGISTER (0x1B)**

The TAS5086 PWM processor contains an internal oscillator for PLL reference. This reduces system cost because an external reference is not required. A trim resitor value of 18 kΩ is recomended. This should be connected between TAS5086 pin 14 (OSC\_RES) and pin 12 (DVSS).

Two procedures are available for trimming the internal oscillator. The factory-trim procedure is recommended for most users. This procedure simply enables the factory trim that was previously done at the TAS5086 factory.

Note that only one trim procedure should be used. It always should be run following reset of the TAS5086.

#### **Oscillator Factory-Trim Enable Procedure Example**

- 1. Reset the TAS5086 (power up or toggle the RESET pin).
- 2. Write data 0x00 to register 0x1B (enable factory trim).
- 3. Write data 0x20 to register 0x05 (start all channels).
- 4. Write data 0x30 to register 0x07 (unmute and set master volume to 0 dB).

#### **Oscillator Field-Trim Procedure Example (Use only if input LRCLK frequency is known)**

- 1. Reset the TAS5086 (power up or toggle the RESET pin).
- 2. Provide a known LRCLK (e.g., 48 kHz).
- 3. Write LRCLK frequency to register 0x00 (e.g., for 48 kHz, write 0x6D to register 0x00).
- 4. Write data 0x03 to register 0x1B (field-trim command).
- 5. Write data 0x20 to register 0x05 (start all channels).
- 6. Write data 0x30 to register 0x07 (unmute and set master volume to 0 dB).



#### **Table 15. Oscillator Trim Register (0x1B)**

## **BKNDERR REGISTER (0x1C)**

When a back-end error signal is received (BKND  $ER = LOW$ ), all the output stages are reset by setting all PWM, VALID1, and VALID2 signals LOW. Subsequently, the modulator waits approximately for the time listed in Table 16 before initiation of a reset.



#### **Table 16. BKNDERR Register (0x1C)**

Copyright © 2005–2008, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLES131C&partnum=TAS5086)* 35

## **Table 16. BKNDERR Register (0x1C) (continued)**



## **INPUT MULTIPLEXER REGISTER (0x20)**

The hexadecimal value for each nibble is the channel number. For each input multiplexer, any input from SDIN1, SDIN2, and SDIN3 can be mapped to any internal TAS5086 channel.

Default is 0x0001 2345.



## **Table 17. Input Multiplexer Register (0x20)**





## **Table 17. Input Multiplexer Register (0x20) (continued)**

EXAS **STRUMENTS** 

## **DOWNMIX INPUT MULTIPLEXER REGISTER (0x21)**



- Bits D15–D13: For this description, see [Figure 6](#page-10-0).
	- Bit D12: If 1, selects downmix data L' to TAS5086 internal channel 1

If 0, selects channel 1 data (from input multiplexer 1) to the TAS5086 internal channel 1

Bit D11: If 1, selects downmix data R' to the TAS5086 internal channel 2

If 0, selects channel 2 data (from input multiplexer 2) to the TAS5086 internal channel 2

Bit D10: If 1, selects downmix data  $(L'+R')/2$  to the TAS5086 internal channel 5

If 0, selects channel 5 data (from input multiplexer 5) to the TAS5086 internal channel 5

Bits D9-D8: Selects either channel 6 data (from input multiplexer 6) or channel 6 data that has been processed through bass management block or downmix data (L'+R')/2 to the TAS5086 internal channel 6

Bits D7–D5: Unused.

- Bit D4: If 1, enable data from input multiplexer 5 to downmix block
	- If 0, disable data from input multiplexer 5 to downmix block
- Bit D3: If 1, enable data from input multiplexer 4 to downmix block
	- If 0, disable data from input multiplexer 4 to downmix block
- Bit D2: If 1, enable data from input multiplexer 3 to downmix block If 0, disable data from input multiplexer 3 to downmix block
- Bit D1: If 1, enable data from input multiplexer 2 to downmix block
	- If 0, disable data from input multiplexer 2 to downmix block
- Bit D0: If 1, enable data from input multiplexer 1 to downmix block If 0, disable data from input multiplexer 1 to downmix block

| D31             | D30             | D <sub>29</sub> | D <sub>28</sub> | <b>D27</b>      | D <sub>26</sub> | D <sub>25</sub> | D <sub>24</sub> | <b>FUNCTION</b>                              |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------------------------------------|
|                 |                 | -               |                 |                 |                 |                 | -               | <b>Unused</b>                                |
| D <sub>23</sub> | D <sub>22</sub> | D <sub>21</sub> | D <sub>20</sub> | D <sub>19</sub> | D <sub>18</sub> | D <sub>17</sub> | D <sub>16</sub> | <b>FUNCTION</b>                              |
|                 | -               | -               | -               |                 |                 |                 | —               | <b>Unused</b>                                |
| D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D9              | D8              | <b>FUNCTION</b>                              |
| 0               | 1               | 0               | -               |                 |                 |                 | —               | <b>RESERVED</b>                              |
|                 | -               | -               |                 |                 |                 |                 | -               | Enable downmix data L' to channel 1          |
|                 | -               | -               | 0               |                 |                 |                 | -               | Enable channel 1 data to channel 1           |
|                 | -               | -               | -               |                 |                 |                 | -               | Enable downmix data R' to channel 2          |
|                 | -               | -               | -               | 0               | -               |                 | -               | Enable channel 2 data to channel 2           |
|                 | -               | -               | -               |                 |                 | -               | -               | Enable downmix data $(L'+R')/2$ to channel 5 |
|                 |                 | -               |                 |                 | 0               | -               | -               | Enable channel 5 data to channel 5           |
|                 |                 | -               |                 |                 |                 | 0               | 0               | Enable channel 6 data to channel 6           |
|                 | -               | -               | -               |                 |                 | 0               |                 | Bass management on channel 6                 |
|                 |                 |                 |                 |                 |                 |                 | $\mathsf{x}$    | Enable downmix data $(L'+R')/2$ to channel 6 |

**Table 18. Downmix Input Multiplexer Register**

**TEXAS NSTRUMENTS** 

**www.ti.com** ................................................................................................................................................... SLES131C–FEBRUARY 2005–REVISED JUNE 2008



## **Table 18. Downmix Input Multiplexer Register (continued)**

## **AM Mode REGISTER (0x22)**

See the *PurePath Digital™ AM Interference Avoidance* application report [\(SLEA040\)](http://www-s.ti.com/sc/techlit/SLEA040).



#### **Table 19. AM Mode Register (0x22)**



## **Table 20. AM Tuned Frequency Register in BCD Mode**

OR

ÈXAS **NSTRUMENTS** 



## **Table 21. AM Tuned Frequency Register in Binary Mode**

## **PWM OUTPUT MUX REGISTER (0x25)**

This TAS5086 output multiplexer selects which internal PWM channel is output to which pin. Any channel can be output to any pin. The default values are used in systems with the TAS5186.

Bits D31-D25: Reserved =  $0x00$ 

Bits D23–D20: Select which PWM channel is output to PWM\_1 (pin 38)

Bits D19–D16: Select which PWM channel is output to PWM\_2 (pin 37)

Bits D15–D12: Select which PWM channel is output to PWM\_3 (pin 36)

Bits D11–D08: Select which PWM channel is output to PWM\_4 (pin 35)

Bits D07–D04: Select which PWM channel is output to PWM\_5 (pin 34)

Bits D03–D00: Select which PWM channel is output to PWM\_6 (pin 33)

Note that channels are encoded so that channel  $1 = 0x00$ , channel  $2 = 0x01$ , ..., channel  $6 = 0x05$ .









## **APPENDIX A. TAS5086 APPLICATIONS**

For detailed application information, see the *TAS5086-5186V6EVM* application report [\(SLEA054\)](http://www-s.ti.com/sc/techlit/SLEA054).



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq 1000$ ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

![](_page_43_Picture_0.jpeg)

# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

**TEXAS INSTRUMENTS** 

www.ti.com 5-Jan-2022

## **TAPE AND REEL INFORMATION**

![](_page_44_Figure_5.jpeg)

![](_page_44_Figure_6.jpeg)

## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_44_Figure_8.jpeg)

![](_page_44_Picture_174.jpeg)

![](_page_44_Picture_175.jpeg)

![](_page_45_Picture_0.jpeg)

www.ti.com 5-Jan-2022

# **PACKAGE MATERIALS INFORMATION**

![](_page_45_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_45_Picture_56.jpeg)

![](_page_46_Picture_0.jpeg)

www.ti.com 5-Jan-2022

## **TUBE**

![](_page_46_Figure_5.jpeg)

#### \*All dimensions are nominal

![](_page_46_Picture_89.jpeg)

# **PACKAGE OUTLINE**

# **DBT0038A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_47_Figure_4.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.

![](_page_47_Picture_11.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **DBT0038A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_48_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_48_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **DBT0038A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_49_Figure_4.jpeg)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.

![](_page_49_Picture_7.jpeg)

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated