# **ACPL-5160 and ACPL-5161 <sup>1</sup>**



2.5-Amp Gate Drive Optocoupler with Integrated ( $V_{CF}$ ) Desaturation Detection and Fault Status Feedback

# **Data Sheet**

# **Description**

This family of 2.5-Amp Gate Drive Optocouplers provides Integrated Desaturation ( $V_{CE}$ ) Detection and Fault Status Feedback for IGBT  $V_{CE}$  fault protection in a rugged, hermetically sealed package. The devices are capable of operation and storage over the full military temperature range and can be purchased as either commercial-grade products or in fully MIL-STD compliant versions. The military standard devices are manufactured and tested on a MIL-PRF-38534 certified line to Class H specifications.

**CAUTION** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

1. See [Selection Guide — Lead Configuration Options](#page-4-0) for available extensions.

#### **MICROCONTROLLER M –HV +HV ISOLATION BOUNDARY ISOLATION BOUNDARY ISOLATION BOUNDARY ISOLATION BOUNDARY ISOLATION BOUNDARY ISOLATION BOUNDARY ACPL - 516x ISOLATION BOUNDARY 3-PHASE INPUT FAULT**  $ACPL-516x$   $H \leq \pm 1$   $ACPL-516x$   $H \leq \pm 1$   $ACPL-516x$ **ACPL - 516x ACPL - 516x ACPL - 516x**

# **Fault Protected IGBT Gate Drive**

# **Features**

- 2.5A maximum peak output current
- **D** Drive IGBTs up to  $I_C = 150$ A,  $V_{CE} = 1200V$
- **Demoglem** Optically isolated, FAULT status feedback
- Hermetically sealed ceramic package
- CMOS/TTL compatible
- 500-ns max. switching speeds
- Soft IGBT turn-off
- Integrated fail-safe IGBT protection
	- **—** DESAT (V<sub>CE</sub>) detection
	- **—** Undervoltage Lock-Out protection (UVLO) with hysteresis
- User configurable: inverting, noninverting, auto-reset, auto-shutdown
- Wide operating  $V_{CC}$  range: 15V to 30V
- –55°C to +125°C operating temperature range
- **15-kV/us Typical Common Mode Rejection (CMR) at V** $_{CM}$  = 1000V

# **Typical Fault Protected IGBT Gate Drive Circuit**

The ACPL-516x is an easy-to-use, intelligent gate driver which makes IGBT V<sub>CE</sub> fault protection compact, affordable, and easy-to-implement. Features such as user configurable inputs, integrated V<sub>CE</sub> detection, undervoltage lockout (UVLO), soft IGBT turn-off and isolated fault feed-back provide maximum design flexibility and circuit protection.





# **Description of Operation during Fault Condition**

- 1. DESAT terminal monitors the IGBT  $V_{CE}$  voltage through  $D_{DESAT}$ .
- 2. When the voltage on the DESAT terminal exceeds 7V, the IGBT gate voltage ( $V_{\text{OUT}}$ ) is slowly lowered.
- 3. FAULT output goes low, notifying the microcontroller of the fault condition.
- 4. Microcontroller takes appropriate action.

# **Output Control**

The outputs (V<sub>OUT</sub> and FAULT) of the ACPL-516x are controlled by the combination of V<sub>IN</sub>, UVLO and a detected IGBT DESAT condition. As indicated in the following table, the ACPL-516x can be configured as inverting or noninverting using the V<sub>IN+</sub> or V<sub>IN-</sub> inputs respectively. When an inverting configuration is desired,  $V_{\text{IN+}}$  must be held high and  $V_{\text{IN-}}$  toggled. When a noninverting configuration is desired, V<sub>IN–</sub> must be held low and V<sub>IN+</sub> toggled. Once UVLO is not active (V<sub>CC2</sub> – V<sub>E</sub> > V<sub>UVLO</sub>), V<sub>OUT</sub> is allowed to go high, and the DESAT (pin 14) detection feature of the ACPL-516x will be the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once V<sub>UVLO+</sub> > 11.6V, DESAT remains functional until V<sub>UVLO-</sub> < 12.4V. Thus, the DESAT detection and UVLO features of the ACPL-516x work in conjunction to ensure constant IGBT protection.



# **Product Overview Description**

The ACPL-516x is a highly integrated power control device that incorporates all the necessary components for a complete, isolated IGBT gate drive circuit with fault protection and feedback into one rugged, hermetically sealed package. TTL input logic levels allow direct interface with a microcontroller, and an optically isolated power output stage drives IGBTs with power ratings of up to 150A and 1200V. A high-speed internal optical link minimizes the propagation delays between the microcontroller and the IGBT while allowing the two systems to operate at very large common mode voltage differences that are common in industrial motor drives and other power switching applications. An output IC provides local protection for the IGBT to prevent damage during overcurrents, and a second optical link provides a fully isolated fault status feedback signal for the microcontroller. A built-in watchdog circuit monitors the power stage supply voltage to prevent IGBT damage caused by insufficient gate drive voltages. This integrated IGBT gate driver is designed to increase the performance and reliability of a motor drive without the cost, size, and complexity of a discrete design.

Two light emitting diodes and two integrated circuits housed in the same 16-pin ceramic package provide the input control circuitry, the output power stage, and two optical channels.

The input buffer IC is designed on a bipolar process, while the output detector IC is manufactured on a high voltage BiCMOS/Power DMOS process. The forward optical signal path, as indicated by LED1, transmits the gate control signal. The return optical signal path, as indicated by LED2, transmits the fault status feedback signal. Both optical channels are completely controlled by the input and output ICs, respectively, making the internal isolation boundary transparent to the microcontroller.

Under normal operation, the input gate control signal directly controls the IGBT gate through the isolated output detector IC. LED2 remains off and a fault latch in the input buffer IC is disabled. When an IGBT fault is detected, the output detector IC immediately begins a soft shutdown sequence, reducing the IGBT current to zero in a controlled manner to avoid potential IGBT damage from inductive overvoltages. Simultaneously, this fault status is transmitted back to the input buffer IC via LED2, where the fault latch disables the gate control input and the active low fault output alerts the microcontroller.

During powerup, the Undervoltage Lockout (UVLO) feature prevents the application of insufficient gate voltage to the IGBT, by forcing the ACPL-516x's output low. Once the output is in the high state, the DESAT ( $V_{CE}$ ) detection feature of the ACPL-516x provides IGBT protection. Thus, UVLO and DESAT work in conjunction to provide constant IGBT protection.

#### **VLED1- VLED1+ 7 8 INPUT IC 13 VCC2 VC**  $\boldsymbol{\Sigma}$ **12 1 VIN+**  $\circ \frac{1}{2}$ LED1 **】大**lp **R I UVLO V 11 VOUT E R-0 DESAT**  $v_{\rm CC1} \circ \frac{3}{2}$ **DESAT** 本 **VEE 9,10 SHIELD LED2 VE 16 RESET <sup>5</sup> FAULT FAULT <sup>6</sup> SHIELD OUTPUT IC COND1 V**<br> **GND1 V**<br> **CO2+ 154**

#### **Figure 2 Functional Diagram**

# **Package Pinout**





a. In most applications, V<sub>CC1</sub> is powered up first (before V<sub>CC2</sub>) and powered down last (after V<sub>CC2</sub>). This is desirable for maintaining control of the IGBT gate. In applications where V<sub>CC2</sub> is powered up first, it is important to ensure that V<sub>IN+</sub> remains low until V<sub>CC1</sub> reaches the proper operating voltage (minimum 4.5V) to avoid any momentary instability at the output during  $V_{CC1}$  ramp-up or ramp-down.

# <span id="page-4-0"></span>**Selection Guide — Lead Configuration Options**

# **Part Number and Options**



a. Gold Plate lead finish: Maximum gold thickness of leads is <100 micro inches. Typical is 60 to 90 micro inches.

<span id="page-4-1"></span>b. Solder lead finish: Sn63/Pb37.

# **Outline Drawings**

## **16-Pin DIP Through Hole, 2 Channels**



Note: Dimensions in millimeters (inches).

# **Device Marking**



# **Hermetic Optocoupler Options**



# **Absolute Maximum Ratings**



<span id="page-5-0"></span>a. To achieve the absolute maximum power dissipation specified, pins 4, 9, and 10 require ground plane connections and may require airflow. For details on how to estimate junction temperature and power dissipation, see the [Thermal Model](#page-31-0) section in the application notes at the end of this data sheet. The actual power dissipation achievable depends on the application environment (PCB layout, air flow, part placement, and so on). No power derating is required when operating below 125 °C using a high conductivity board. If a low conductivity board is used, then output IC power dissipation is derated linearly at 20 mW/°C above 120 °C. Input IC power dissipation is derated linearly at 5 mW/°C above 120°C.

b. Maximum pulse width = 10 µs, maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with  $I_0$  peak minimum = 2.0A. For additional details on  $I_{OH}$  peak, see the applications section. Derate linearly from 3.0A at +25°C to 2.5A at +125°C. This compensates for increased  $I<sub>OPEAK</sub>$  due to changes in  $V<sub>OL</sub>$  over temperature.

c. This supply is optional. Required only when negative gate drive is implemented.

# **Recommended Operating Conditions**



a. In most applications, V<sub>CC1</sub> is powered up first (before V<sub>CC2</sub>) and powered down last (after V<sub>CC2</sub>). This is desirable for maintaining control of the IGBT gate. In applications where V<sub>CC2</sub> is powered up first, it is important to ensure that V<sub>IN+</sub> remains low until V<sub>CC1</sub> reaches the proper operating voltage (minimum 4.5V) to avoid any momentary instability at the output during  $V_{CC1}$  ramp-up or ramp-down.

b.  $\,$  15V is the recommended minimum operating positive supply voltage (V<sub>CC2</sub> – V<sub>E</sub>) to ensure adequate margin in excess of the maximum V<sub>UVLO+</sub> threshold of 13.5V. For High Level Output Voltage testing, V<sub>OH</sub> is measured with a DC load current. When driving capacitive loads, V<sub>OH</sub> approaches V<sub>CC</sub> as I<sub>OH</sub> approaches zero units.

c. This supply is optional. Required only when negative gate drive is implemented.

# **Electrical Specifications (DC)**

Unless otherwise noted, all typical values at T<sub>A</sub> = 25°C, V<sub>CC1</sub> = 5V, and V<sub>CC2</sub> – V<sub>EE</sub> = 30V, V<sub>E</sub> – V<sub>EE</sub> = 0V; all Minimum/Maximum specifications are at Recommended Operating Conditions.





<span id="page-7-0"></span>a. Maximum pulse width = 50 µs, maximum duty cycle =  $0.5\%$ .

<span id="page-7-1"></span>b. Maximum pulse width = 10 µs, maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with IO peak minimum = 2.0A. For additional details on  $I_{OH}$  peak, see the applications section. Derate linearly from 3.0A at +25°C to 2.5A at +125°C. This compensates for increased I<sub>OPEAK</sub> due to changes in V<sub>OL</sub> over temperature.

c. For further details, see the [Slow IGBT Gate Discharge during Fault Condition](#page-23-0) section in the application notes at the end of this data sheet.

d.  $\,$  15V is the recommended minimum operating positive supply voltage (V<sub>CC2</sub> – V<sub>E</sub>) to ensure adequate margin in excess of the maximum V<sub>UVLO+</sub> threshold of 13.5V. For High Level Output Voltage testing, V<sub>OH</sub> is measured with a DC load current. When driving capacitive loads, V<sub>OH</sub> approaches V<sub>CC</sub> as I<sub>OH</sub> approaches zero units.

<span id="page-7-3"></span>e. Maximum pulse width = 1.0 ms, maximum duty cycle =  $20\%$ .

- <span id="page-7-2"></span>f. Once V<sub>OUT</sub> of the ACPL-516x is allowed to go high (V<sub>CC2</sub> – V<sub>E</sub> > V<sub>UVLO</sub>), the DESAT detection feature of the ACPL-516x is the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once V<sub>UVLO+</sub> > 11.6V, DESAT remains functional until V<sub>UVLO-</sub> < 12.4V. Therefore, the DESAT detection and UVLO features of the ACPL-516x work in conjunction to ensure constant IGBT protection.
- g. To clamp the output voltage at V<sub>CC</sub> 3V<sub>BE</sub>, a pull-down resistor between the output and V<sub>EE</sub> is recommended to sink a static current of 650A while the output is high. See the [Output Pull-Down Resistor](#page-25-0) section in the application notes at the end of this data sheet if an output pull-down resistor is not used.
- <span id="page-7-4"></span>h. The recommended output pull-down resistor between V<sub>OUT</sub> and V<sub>EE</sub> does not contribute any output current when V<sub>OUT</sub> = V<sub>EE</sub>.

i. Does not include LED2 current during fault or blanking capacitor discharge current.

- j. For further details, see the Blanking Time Control section in the application notes at the end of this data sheet.
- k. This is the *increasing* (that is, turn-on or *positive going* direction) of V<sub>CC2</sub> V<sub>E</sub>.
- l. This is the *decreasing* (that is, turn-off or *negative going* direction) of V<sub>CC2</sub> V<sub>E</sub>.

# **Switching Specifications (AC)**

Unless otherwise noted, all typical values at T<sub>A</sub> = 25°C, V<sub>CC1</sub> = 5V, and V<sub>CC2</sub> – V<sub>EE</sub> = 30V, V<sub>E</sub> – V<sub>EE</sub> = 0V; all Minimum/Maximum specifications are at Recommended Operating Conditions.



a. This load condition approximates the gate load of a 1200V/75A IGBT.

b. Pulse Width Distortion (PWD) is defined as  $|t_{PHL} - t_{PLH}|$  for any given unit.

<span id="page-8-0"></span>c. As measured from  $V_{IN+}$ ,  $V_{IN-}$  to  $V_{OUT}$ .

d. The difference between t<sub>PHL</sub> and t<sub>PLH</sub> between any two ACPL-516x parts under the same test conditions

e. Supply voltage dependent.

f. This is the amount of time from when the DESAT threshold is exceeded, until the FAULT output goes low.

g. This is the amount of time the DESAT threshold must be exceeded before V<sub>OUT</sub> begins to go low, and the  $\overline{FAULT}$  output to go low.

h. This is the amount of time from when RESET is asserted low, until FAULT output goes high. The minimum specification of 3 μs is the quaranteed minimum FAULT signal pulse width when the ACPL-516x is configured for Auto-Reset. For further details, see the [Auto-Reset](#page-27-0) section in the application notes at the end of this data sheet.

i. This is the *increasing* (that is, turn-on or *positive going* direction) of V<sub>CC2</sub> – V<sub>E</sub>.

j.  $\;\;\;\;\;$  This is the *decreasing* (that is, turn-off or *negative going* direction) of V<sub>CC2</sub> – V<sub>E</sub>.

k. Common mode transient immunity in the high state is the maximum tolerable dV<sub>CM</sub>/dt of the common mode pulse, V<sub>CM</sub>, to assure that the output remains in the high state (that is, V<sub>O</sub> > 15V or FAULT > 2V). A 100 pF and a 3-kΩ pull-up resistor is needed in fault detection mode.

l. Common mode transient immunity in the low state is the maximum tolerable dV<sub>CM</sub>/dt of the common mode pulse, V<sub>CM</sub>, to assure that the output remains in a low state (that is,  $V_{\rm O}$  < 1.0V or FAULT < 0.8V).

# **Package Characteristics**



Over recommended operating conditions (T<sub>A</sub> = –55°C to +125°C) unless otherwise specified.

a. All typicals at  $T_A = 25^{\circ}C$ .

b. This is a momentary withstand test, not an operating condition.

<span id="page-9-0"></span>c. Device considered a two-terminal device: pins 1 to 8 shorted together and pins 9 to 16 shorted together.

# **Performance Plots**



<span id="page-10-3"></span>**Figure 5 I<sub>OLF</sub> vs. Temperature Figure 6 V<sub>OH</sub> vs. Temperature** 



<span id="page-10-5"></span>



<span id="page-10-0"></span>**Figure 3 IOH vs. Temperature Figure 4 IOL vs. Temperature**

<span id="page-10-2"></span>

<span id="page-10-4"></span>



<span id="page-10-1"></span>





<span id="page-11-0"></span>**Figure 9 V<sub>OL</sub> vs. I<sub>OL</sub> Figure 10 I<sub>CC1</sub> vs. Temperature** 

<span id="page-11-1"></span>

<span id="page-11-2"></span>Figure 11 I<sub>CC2</sub> vs. Temperature Figure 12 I<sub>CC2</sub> vs. V<sub>CC2</sub>



<span id="page-11-5"></span>**Figure 13 I<sub>CHG</sub> vs. Temperature** 



<span id="page-11-3"></span>



<span id="page-11-4"></span>**Figure 14 I<sub>E</sub> vs. Temperature** 



<span id="page-12-0"></span>**Figure 15 I<sub>C</sub> vs. I<sub>OUT</sub>** 



<span id="page-12-2"></span>



<span id="page-12-4"></span>**Figure 19 V<sub>IN</sub> to High Propagation Delay vs. Temperature (T<sub>PLH</sub>) Figure 20 V<sub>IN</sub> to Low Propagation Delay vs. Temperature (T<sub>PHL</sub>)** 



<span id="page-12-1"></span>**Figure 16 DESAT Threshold vs. Temperature** 



<span id="page-12-3"></span>



<span id="page-12-5"></span>



<span id="page-13-0"></span>**Figure 21 Propagation Delay vs. Load Capacitance Figure 22 Propagation Delay vs. Load Resistance**



<span id="page-13-2"></span>**Figure 23 DESAT Sense to 90% VOUT Delay vs. Temperature Figure 24 DESAT Sense to 10% VOUT Delay vs. Temperature**



<span id="page-13-4"></span>**Figure 25 DESAT Sense to Low Level Fault Signal Delay vs. Temperature**



<span id="page-13-1"></span>



<span id="page-13-3"></span>



<span id="page-13-5"></span>



<span id="page-14-0"></span>Figure 27 DESAT Sense to 10% V<sub>OUT</sub> Delay vs. Load Resistance Figure 28 RESET to High Level Fault Signal Delay vs. Temperature





# **Test Circuit Diagrams**



## <span id="page-15-0"></span>**Figure 29 IFAULTL Test Circuit Figure 30 IFAULTH Test Circuit**

<span id="page-15-1"></span>

## <span id="page-15-2"></span>**Figure 31 IOH Pulsed Test Circuit Figure 32 IOL Pulsed Test Circuit**

![](_page_15_Figure_8.jpeg)

<span id="page-15-3"></span>![](_page_15_Figure_10.jpeg)

![](_page_15_Figure_12.jpeg)

<span id="page-15-4"></span>**Figure 33 IOLF Test Circuit Figure 34 VOH Pulsed Test Circuit**

<span id="page-15-5"></span>![](_page_15_Figure_14.jpeg)

## <span id="page-16-0"></span>**Figure 35 V<sub>OL</sub>** Test Circuit **Figure 36 I**<sub>CC1H</sub> Test Circuit

<span id="page-16-2"></span>

![](_page_16_Figure_4.jpeg)

![](_page_16_Figure_6.jpeg)

## <span id="page-16-1"></span>**Figure 37 ICC1L Test Circuit Figure 38 ICC2H Test Circuit**

<span id="page-16-3"></span>![](_page_16_Figure_8.jpeg)

![](_page_16_Figure_10.jpeg)

<span id="page-16-4"></span>**Figure 39 I<sub>CC2L</sub> Test Circuit Figure 40 ICHG** Pulsed Test Circuit

<span id="page-16-5"></span>![](_page_16_Figure_12.jpeg)

![](_page_17_Figure_3.jpeg)

## <span id="page-17-0"></span>**Figure 41 I**<sub>DSCHG</sub> Test Circuit **Figure 42 UVLO Threshold Test Circuit**

<span id="page-17-1"></span>![](_page_17_Figure_5.jpeg)

#### <span id="page-17-2"></span>**Figure 43 DESAT Threshold Test Circuit**

![](_page_17_Figure_7.jpeg)

### <span id="page-17-3"></span>**, tf Test Circuit**

![](_page_17_Figure_9.jpeg)

### <span id="page-17-4"></span>**Figure 45 t**<sub>DESAT(10%)</sub> Test Circuit

![](_page_17_Figure_11.jpeg)

#### <span id="page-17-5"></span>Figure 46 t<sub>DESAT(FAULT)</sub> Test Circuit

![](_page_17_Figure_13.jpeg)

#### **Figure 47 tRESET(FAULT) Test Circuit Figure 48 UVLO Delay Test Circuit**

![](_page_18_Figure_3.jpeg)

<span id="page-18-0"></span>![](_page_18_Figure_5.jpeg)

<span id="page-18-1"></span>**Figure 49 CMR Test Circuit, LED2 Off Figure 50 CMR Test Circuit, LED2 On**

![](_page_18_Figure_7.jpeg)

![](_page_18_Figure_8.jpeg)

![](_page_18_Figure_9.jpeg)

<span id="page-18-2"></span>

![](_page_18_Figure_11.jpeg)

<span id="page-18-3"></span>![](_page_18_Figure_12.jpeg)

<span id="page-18-4"></span>![](_page_18_Figure_13.jpeg)

Broadcom - 19 -

## <span id="page-19-0"></span>**Figure 53 V<sub>OUT</sub> Propagation Delay Waveforms, Noninverting Configuration**

![](_page_19_Figure_3.jpeg)

## <span id="page-19-1"></span>**Figure 54 VOUT Propagation Delay Waveforms, Inverting Configuration**

![](_page_19_Figure_5.jpeg)

## <span id="page-19-2"></span>Figure 55 DESAT, V<sub>OUT,</sub> Fault, Reset Delay Waveforms

![](_page_19_Figure_7.jpeg)

![](_page_20_Figure_3.jpeg)

## <span id="page-20-1"></span>**Figure 56 ICH Test Circuit Figure 57 ICH Test Circuit**

<span id="page-20-2"></span>![](_page_20_Figure_5.jpeg)

## <span id="page-20-0"></span>**Figure 58 ICL Test Circuit Figure 59 IEH Test Circuit**

![](_page_20_Figure_7.jpeg)

![](_page_20_Figure_9.jpeg)

# <span id="page-20-3"></span>**Figure 60 IEL Test Circuit**

![](_page_20_Figure_11.jpeg)

# **Typical Application/Operation**

## **Introduction to Fault Detection and Protection**

The power stage of a typical three phase inverter is susceptible to several types of failures, most of which are potentially destructive to the power IGBTs. These failure modes can be grouped into four basic categories: phase and/or rail supply short circuits due to user misconnect or bad wiring, control signal failures due to noise or computational errors, overload conditions induced by the load, and component failures in the gate drive circuitry. Under any of these fault conditions, the current through the IGBTs can increase rapidly, causing excessive power dissipation and heating. The IGBTs become damaged when the current load approaches the saturation current of the device, and the collector to emitter voltage rises above the saturation voltage level. The drastically increased power dissipation very quickly overheats the power device and destroys it. To prevent damage to the drive, fault protection must be implemented to reduce or turn off the overcurrents during a fault condition.

A circuit providing fast local fault detection and shutdown is an ideal solution, but the number of required components, board space consumed, cost, and complexity have until now limited its use to high performance drives. The features which this circuit must have are high speed, low cost, low resolution, low power dissipation, and small size.

## **Applications Information**

The ACPL-516x satisfies these criteria by combining a high speed, high output current driver, high voltage optical isolation between the input and output, local IGBT desaturation detection and shut down, and an optically isolated fault status feedback signal into a single 16-pin DIP package.

The fault detection method, which is adopted in the ACPL-516x, is to monitor the saturation (collector) voltage of the IGBT and to trigger a local fault shutdown sequence if the collector voltage exceeds a predetermined threshold. A small gate discharge device slowly reduces the high short circuit IGBT current to prevent damaging voltage spikes. Before the dissipated energy can reach destructive levels, the IGBT is shut off. During the off state of the IGBT, the fault detect circuitry is simply disabled to prevent false fault signals.

The alternative protection scheme of measuring IGBT current to prevent desaturation is effective if the short circuit capability of the power device is known, but this method will fail if the gate drive voltage decreases enough to only partially turn on the IGBT. By directly measuring the collector voltage, the ACPL-516x limits the power dissipation in the IGBT even with insufficient gate drive voltage. Another more subtle advantage of the desaturation detection method is that power dissipation in the IGBT is monitored, while the current sense method relies on a preset current threshold to predict the safe limit of operation. Therefore, an overly conservative overcurrent threshold is not needed to protect the IGBT.

## **Recommended Application Circuit**

The ACPL-516x has both inverting and noninverting gate control inputs, an active low reset input, and an open collector fault output suitable for wired OR applications. The recommended application circuit shown in [Figure 61](#page-22-0) illustrates a typical gate drive implementation using the ACPL-516x.

The four supply bypass capacitors (0.1  $\mu$ F) provide the large transient currents necessary during a switching transition. Because of the transient nature of the charging currents, a low current (5 mA) power supply suffices. The DESAT diode and 100-pF capacitor are the necessary external components for the fault detection circuitry. The gate resistor (10Ω) serves to limit gate charge current and indirectly control the IGBT collector voltage rise and fall times. The open collector fault output has a passive 3.3-kΩ pull-up resistor and a 330-pF filtering capacitor. A 47-kΩ pull-down resistor on  $V_{\text{OUT}}$  provides a more predictable high level output voltage  $(V<sub>OH</sub>)$ . In this application, the IGBT gate driver will shut down when a fault is detected and will not resume switching until the microcontroller applies a reset signal.

#### <span id="page-22-0"></span>**Figure 61 Recommended Application Circuit**

![](_page_22_Figure_3.jpeg)

# **Description of Operation/Timing**

[Figure 62](#page-23-1) illustrates input and output waveforms under the conditions of normal operation, a DESAT fault condition, and normal reset behavior.

## **Normal Operation**

During normal operation, V<sub>OUT</sub> of the ACPL-516x is controlled by either V<sub>IN+</sub> or V<sub>IN-</sub>, with the IGBT collector-to-emitter voltage being monitored through D<sub>DESAT</sub>. The FAULT output is high and the RESET input should be held high. See [Figure 62](#page-23-1).

## **Fault Condition**

When the voltage on the DESAT pin exceeds 7V while the IGBT is on, V<sub>OUT</sub> is slowly brought low in order to softly turn off the IGBT and prevent large di/dt induced voltages. Also activated is an internal feedback channel which brings the FAULT output low for the purpose of notifying the microcontroller of the fault condition. See [Figure 62.](#page-23-1)

## **Reset**

The FAULT output remains low until RESET is brought low. See [Figure 62](#page-23-1). While asserting the RESET pin (LOW), the input pins must be asserted for an output low state (V<sub>IN+</sub> is LOW or V<sub>IN-</sub> is HIGH). This can be accomplished either by software control (i.e., of the microcontroller) or hardware control (see [Figure 72](#page-27-1) through [Figure 75\)](#page-28-0).

#### <span id="page-23-1"></span>**Figure 62 Timing Diagram**

![](_page_23_Figure_3.jpeg)

# <span id="page-23-0"></span>**Slow IGBT Gate Discharge during Fault Condition**

When a desaturation fault is detected, a weak pull-down device in the ACPL-516x output drive stage will turn on to softly turn off the IGBT. This device slowly discharges the IGBT gate to prevent fast changes in drain current that could cause damaging voltage spikes due to lead and wire inductance. During the slow turn off, the large output pull-down device remains off until the output voltage falls below  $V_{FF}$  + 2V, at which time the large pull down device clamps the IGBT gate to  $V_{EE}$ .

# **DESAT Fault Detection Blanking Time**

The DESAT fault detection circuitry must remain disabled for a short time period following the turn-on of the IGBT to allow the collector voltage to fall below the DESAT threshold. This time period, called the DESAT blanking time, is controlled by the internal DESAT charge current, the DESAT voltage threshold, and the external DESAT capacitor. The nominal blanking time is calculated in terms of external capacitance ( $C_{BLANK}$ ), FAULT threshold voltage ( $V_{DFSAT}$ ), and DESAT charge current ( $I_{CHG}$ ) as  $t_{BI,ANK} = C_{BI,ANK} \times V_{DFSAT} / I_{CHG}$ . The nominal blanking time with the recommended 100-pF capacitor is 100 pF  $\times$  7V/250  $\mu$ A = 2.8 μs. The capacitance value can be scaled slightly to adjust the blanking time, though a value smaller than 100 pF is not recommended. This nominal blanking time also represents the longest time it will take for the ACPL-516x to respond to a DESAT fault condition. If the IGBT is turned on while the collector and emitter are shorted to the supply rails (switching into a short), the soft shutdown sequence begins after approximately 3 μs. If the IGBT collector and emitter are shorted to the supply rails after the IGBT is already on, the

response time is much quicker due to the parasitic parallel capacitance of the DESAT diode. The recommended 100-pF capacitor should provide adequate blanking as well as fault response times for most applications.

# **Undervoltage Lockout**

The ACPL-516x Undervoltage Lockout (UVLO) feature is designed to prevent the application of insufficient gate voltage to the IGBT by forcing the ACPL-516x output low during power-up. IGBTs typically require gate voltages of 15V to achieve their rated  $V_{CF(ON)}$  voltage. At gate voltages below 13V typically, their on-voltage increases dramatically, especially at higher currents. At very low gate voltages (below 10V), the IGBT might operate in the linear region and quickly overheat. The UVLO function causes the output to be clamped whenever insufficient operating supply ( $V_{CC2}$ ) is applied. Once  $V_{CC2}$ exceeds  $V_{UVIO+}$  (the positive-going UVLO threshold), the UVLO clamp is released to allow the device output to turn on in response to input signals. As  $V_{CC2}$  is increased from 0V (at some level below  $V_{UVLO+}$ ), first the DESAT protection circuitry becomes active. As  $V_{CC2}$  is further increased (above  $V_{UVLO+}$ ), the UVLO clamp is released. Before the time the UVLO clamp is released, the DESAT protection is already active. Therefore, the UVLO and DESAT FAULT DETECTION features work together to provide seamless protection regardless of supply voltage  $(V<sub>CC2</sub>)$ .

# **Behavioral Circuit Schematic**

The functional behavior of the ACPL-516x is represented by the logic diagram in [Figure 63,](#page-24-0) which fully describes the interaction and sequence of internal and external signals in the ACPL-516x.

## **Input IC**

In the normal switching mode, no output fault has been detected, and the low state of the fault latch allows the input signals to control the signal LED. The fault output is in the open-collector state, and the state of the Reset pin does not affect the control of the IGBT gate. When a fault is detected, the FAULT output and signal input are both latched. The fault output changes to an active low state, and the signal LED is forced off (output LOW). The latched condition persists until the Reset pin is pulled low.

## **Output IC**

Three internal signals control the state of the driver output: the state of the signal LED, as well as the UVLO and FAULT signals. If no fault on the IGBT collector is detected, and the supply voltage is above the UVLO threshold, the LED signal controls the driver output state. The driver stage logic includes an interlock to ensure that the pull-up and pull-down devices in the output stage are never on at the same time. If an undervoltage condition is detected, the output is actively pulled low by the 50x DMOS device, regardless of the LED state. If an IGBT desaturation fault is detected while the signal LED is on, the Fault signal will latch in the high state. The triple darlington AND the 50x DMOS device are disabled, and a smaller 1x DMOS pull-down device is activated to slowly discharge the IGBT gate. When the output drops below 2V, the 50x DMOS device again turns on, clamping the IGBT gate firmly to  $V_{FF}$ . The FAULT signal remains latched in the high state until the signal LED turns off.

### <span id="page-24-0"></span>**Figure 63 Behavioral Circuit Schematic**

![](_page_24_Figure_9.jpeg)

### **Figure 64 Output Pull-Down Resistor**

![](_page_25_Figure_3.jpeg)

#### <span id="page-25-1"></span>**Figure 65 DESAT Pin Protection**

![](_page_25_Figure_5.jpeg)

#### **Figure 66 FAULT Pin CMR Protection**

![](_page_25_Figure_7.jpeg)

## **Other Recommended Components**

The application circuit in [Figure 61](#page-22-0) includes an output pull-down resistor, a DESAT pin protection resistor, a FAULT pin capacitor (330 pF), and a FAULT pin pull-up resistor.

## <span id="page-25-0"></span>**Output Pull-Down Resistor**

During the output high transition, the output voltage rapidly rises to within 3 diode drops of  $V_{CC2}$ . If the output current then drops to zero due to a capacitive load, the output voltage

slowly rises from roughly  $V_{CC2}$  – 3( $V_{BE}$ ) to  $V_{CC2}$  within a period of several microseconds. To limit the output voltage to  $V_{CC2}$  –  $3(V_{BF})$ , a pull-down resistor between the output and  $V_{FF}$  is recommended to sink a static current of several 650 μA while the output is high. Pull-down resistor values are dependent on the amount of positive supply and can be adjusted according to the formula,  $R_{pull-down} = [V_{CC2} - 3 \times (V_{BE})]/650 \mu A$ .

## **DESAT Pin Protection**

The freewheeling of flyback diodes connected across the IGBTs can have large instantaneous forward voltage transients that greatly exceed the nominal forward voltage of the diode. This can result in a large negative voltage spike on the DESAT pin, which draws substantial current out of the IC if protection is not used. To limit this current to levels that will not damage the IC, a 100Ω resistor should be inserted in series with the DESAT diode. The added resistance will not alter the DESAT threshold or the DESAT blanking time.

## **Capacitor on FAULT Pin for High CMR**

Rapid common mode transients can affect the fault pin voltage while the fault output is in the high state. A 330-pF capacitor ([Figure 65](#page-25-1)) should be connected between the fault pin and ground to achieve adequate CMOS noise margins at the specified CMR value of 15 kV/μs. The added capacitance does not increase the fault output delay when a desaturation condition is detected.

## **Pull-up Resistor on FAULT Pin**

The FAULT pin is an open-collector output and therefore requires a pull-up resistor to provide a high-level signal.

## **Driving with Standard CMOS/TTL for High CMR**

Capacitive coupling from the isolated high voltage circuitry to the input referred circuitry is the primary CMR limitation. This coupling must be accounted for to achieve high CMR performance. The input pins  $V_{IN+}$  and  $V_{IN-}$  must have active drive signals to prevent unwanted switching of the output under extreme common mode transient conditions. Input drive circuits that use pull-up or pull-down resistors, such as open collector configurations, should be avoided. Standard CMOS or TTL drive circuits are recommended.

# **User-Configuration of the ACPL-516x Input Side**

The  $V_{IN+}$ ,  $V_{IN-}$ , FAULT, and RESET input pins make a wide variety of gate control and fault configurations possible, depending on the motor drive requirements. The ACPL-516x has both inverting and non-inverting gate control inputs, an open collector fault output suitable for wired-OR applications, and an active low reset input.

## **Driving Input pf ACPL-516x in Noninverting/Inverting Mode**

The Gate Drive Voltage Output of the ACPL-516x can be configured as inverting or noninverting using the  $V_{IN-}$  and  $V_{IN+}$ inputs. As shown in [Figure 67](#page-26-0), when a noninverting configuration is desired,  $V_{\text{IN}-}$  is held low by connecting it to GND1 and  $V_{IN+}$  is toggled. As shown in [Figure 68](#page-26-1), when an inverting configuration is desired,  $V_{IN+}$  is held high by connecting it to  $V_{CC1}$  and  $V_{IN-}$  is toggled.

## **Local Shutdown, Local Reset**

As shown in [Figure 69](#page-26-2), the fault output of each ACPL-516x gate driver is polled separately, and the individual reset lines are asserted low independently to reset the motor controller after a fault condition.

# **Global-Shutdown, Global Reset**

As shown in [Figure 70,](#page-27-2) when configured for inverting operation, the ACPL-516x can be configured to shutdown automatically in the event of a fault condition by tying the FAULT output to  $V_{IN+}$ . For high reliability drives, the open collector FAULT outputs of each ACPL-516x can be wire-ORed together on a common fault bus, forming a single fault bus for interfacing directly to the microcontroller. When any of the six gate drivers detects a fault, the fault output signal disables all six ACPL-516x gate drivers simultaneously and thereby provides protection against further catastrophic failures.

<span id="page-26-0"></span>![](_page_26_Figure_10.jpeg)

![](_page_26_Figure_11.jpeg)

## <span id="page-26-1"></span>**Figure 68 Typical Input Configuration, Inverting**

![](_page_26_Figure_13.jpeg)

### <span id="page-26-2"></span>**Figure 69 Local Shutdown, Local Reset Configuration**

![](_page_26_Figure_15.jpeg)

#### <span id="page-27-2"></span>**Figure 70 Global-Shutdown, Global Reset Configuration**

![](_page_27_Figure_3.jpeg)

## <span id="page-27-0"></span>**Auto-Reset**

As shown in [Figure 71,](#page-27-3) when the inverting  $V_{\text{IN}-}$ . input is connected to ground (noninverting configuration), the ACPL-516x can be configured to reset automatically by connecting RESET to  $V_{IN+}$ . In this case, the gate control signal is applied to the noninverting input as well as the reset input to reset the fault latch every switching cycle. During normal operation of the IGBT, asserting the reset input low has no effect. Following a fault condition, the gate driver remains in the latched fault state until the gate control signal changes to the *gate low* state and resets the fault latch. If the gate control signal is a continuous PWM signal, the fault latch is always reset by the next time the input signal goes high. This configuration protects the IGBT on a cycle-by-cycle basis and automatically resets before the next on cycle. The fault outputs can be wire-ORed together to alert the microcontroller, but this signal would not be used for control purposes in this (Auto-Reset) configuration. When the ACPL-516x is configured for Auto-Reset, the guaranteed minimum FAULT signal pulse width is 3 μs.

#### <span id="page-27-3"></span>**Figure 71 Auto-Reset Configuration**

![](_page_27_Figure_7.jpeg)

## **Resetting Following a Fault Condition**

To resume normal switching operation following a fault condition (FAULT output low), the RESET pin must first be asserted low in order to release the internal fault latch and reset the FAULT output (high). Prior to asserting the RESET pin low, the input  $(V_{IN})$  switching signals must be configured for an output ( $V_{OL}$ ) low state. This can be handled directly by the microcontroller or by hardwiring to synchronize the RESET signal with the appropriate input signal. [Figure 72](#page-27-1) shows how to connect the RESET to the  $V_{IN+}$  signal for safe automatic reset in the noninverting input configuration. [Figure 73](#page-27-4) shows how to configure the  $V_{\text{IN+}}/\overline{\text{RESET}}$  signals so that a RESET signal from the microcontroller causes the input to be in the output-off state. Similarly, [Figure 74](#page-28-1) and [Figure 75](#page-28-0) show automatic RESET and microcontroller RESET safe configurations for the inverting input configuration.

#### <span id="page-27-1"></span>**Figure 72 Safe Hardware Reset for Noninverting Input Configuration (Automatically Resets for Every VIN+ Input)**

![](_page_27_Figure_11.jpeg)

#### <span id="page-27-4"></span>**Figure 73 Safe Hardware Reset for Noninverting Input Configuration**

![](_page_27_Figure_13.jpeg)

#### <span id="page-28-1"></span>**Figure 74 Safe Hardware Reset for Inverting Input Configuration**

![](_page_28_Figure_3.jpeg)

#### <span id="page-28-0"></span>**Figure 75 Safe Hardware Reset for Inverting Input Configuration (Automatically Resets for Every VIN– Input)**

![](_page_28_Figure_5.jpeg)

# **User-Configuration of the ACPL-516x Output Side RG and Optional Resistor RC**

The value of the gate resistor  $R_G$  (along with  $V_{CC2}$  and  $V_{EE}$ ) determines the maximum amount of gate-charging/ discharging current ( $I_{ON,PEAK}$  and  $_{IOFE,PEAK}$ ) and thus should be carefully chosen to match the size of the IGBT being driven. Often it is desirable to have the peak gate charge current be somewhat less than the peak discharge current (I<sub>ON,PEAK</sub> <  $I_{\mathsf{OFF,PEAK}}$ ). For this condition, an optional resistor (R<sub>C</sub>) can be used along with  $R_G$  to independently determine  $I_{ON,PEAK}$  and I<sub>OFEPFAK</sub> without using a steering diode. As an example, refer to [Figure 76.](#page-28-2) Assuming that  $R_G$  is already determined and that the design l<sub>OH,PEAK</sub> = 0.5A, the value of R<sub>C</sub> can be estimated in the following way:

$$
R_C + R_G = \frac{[V_{CC2} - V_{OH} - (V_{EE})]}{I_{OH,PEAK}}
$$

$$
= \frac{[4V - (-5V)]}{0.5A}
$$

$$
= 18\Omega
$$

$$
R_C = 8\Omega
$$

See [Power/Layout Considerations](#page-30-0) section for more information on calculating value of RG.

## <span id="page-28-2"></span>**Figure 76 Use of R<sup>C</sup> to Further Limit ION,PEAK**

![](_page_28_Figure_11.jpeg)

# **Higher Output Current Using an External Current Buffer**

To increase the IGBT gate drive current, a noninverting current buffer (such as the npn/pnp buffer shown in [Figure 77\)](#page-29-0) can be used. Inverting types are not compatible with the desaturation fault protection circuitry and should be avoided. To preserve the slow IGBT turn-off feature during a fault condition, a 10-nF capacitor should be connected from the buffer input to  $V_{FF}$  and a 10Ω resistor inserted between the output and the common npn/pnp base. The MJD44H11/MJD45H11 pair is appropriate for currents up to 8A maximum. The D44VH10/ D45VH10 pair is appropriate for currents up to 15A maximum.

#### <span id="page-29-0"></span>**Figure 77 Current Buffer for Increased Drive Current**

![](_page_29_Figure_5.jpeg)

# **DESAT Diode and DESAT Threshold**

The DESAT diode's function is to conduct forward current, allowing sensing of the IGBT's saturated collector-to-emitter voltage,  $V_{CESAT}$ , (when the IGBT is on) and to block high voltages (when the IGBT is off). During the short period of time when the IGBT is switching, there is commonly a very high  $dV_{CF}/dt$  voltage ramp rate across the IGBT's collector-to-emitter. This results in  $I_{CHARGE}$  (=  $C_{D-DESAT}$  x  $dV_{CE}/dt$ ) charging current which charges the blanking capacitor,  $C_{BLANK}$ . In order to minimize this charging current and avoid false DESAT triggering, it is best to use fast response diodes. Listed in the below table are fast-recovery diodes that are suitable for use as a DESAT diode ( $D_{DESAT}$ ). In the recommended application circuit shown in [Figure 61,](#page-22-0) the voltage on pin 14 (DESAT) is  $\mathsf{V}_{\mathsf{DESAT}}\!=\!\mathsf{V}_{\mathsf{F}}\!+\!\mathsf{V}_{\mathsf{CE'}}$  (where  $\mathsf{V}_{\mathsf{F}}$  is the forward ON voltage of  $D_{DESAT}$  and  $V_{CE}$  is the IGBT collector-to-emitter voltage). The value of  $V_{CE}$ , which triggers DESAT to signal a FAULT condition, is nominally 7V – V<sub>F</sub>. If desired, this DESAT threshold voltage can be decreased by using multiple DESAT diodes in series. If  $n$  is the number of DESAT diodes, then the nominal threshold value becomes  $V_{\textsf{CE,FAULT(TH)}}$  = 7V –  $n$  x V<sub>F</sub>. In the case of using two diodes instead of one, diodes with half of the total required maximum reverse-voltage rating can be chosen.

![](_page_29_Picture_352.jpeg)

# <span id="page-30-0"></span>**Power/Layout Considerations**

## **Operating Within the Maximum Allowable Power Ratings (Adjusting Value of RG)**

When choosing the value of  $R_G$ , it is important to confirm that the power dissipation of the ACPL-516x is within the maximum allowable power rating.

The steps for doing this are:

- 1. Calculate the minimum desired  $R_G$ .
- 2. Calculate total power dissipation in the part referring to [Figure 79.](#page-31-1) (Average switching energy supplied to ACPL-516x per cycle vs.  $R_G$  plot.)
- 3. Compare the input and output power dissipation calculated in step 2 to the maximum recommended dissipation for the ACPL-516x. (If the maximum recommended level has been exceeded, it might be necessary to raise the value of RG to lower the switching power and repeat step 2.)

As an example, the total input and output power dissipation can be calculated given the following conditions:

- $I_{ON, MAX}$  ~ 2.0A
- $V_{CC2} = 18V$
- $V_{FF} = -5V$
- $f_{\text{CARRIR}}$  = 15 kHz

#### **Step 1: Calculate RG minimum from IOL peak specification:**

To find the peak charging  $I_{OL}$  assume that the gate is initially charged the steady-state value of  $V_{EE}$ . Therefore apply the following relationship:

$$
R_G = \frac{[V_{OH}at 650 \mu A - (V_{OL} + V_{EE})]}{I_{OL,PEAK}}
$$
  
= 
$$
\frac{[V_{CC2} - 1 - (V_{OL} + V_{EE})]}{I_{OL,PEAK}}
$$
  
= 
$$
\frac{18V - 1V - (1.5V + (-5V))}{2.0A}
$$
  
= 
$$
10.25\Omega
$$
  
\approx 10.5\Omega (for a 1% resistor)

Note from [Figure 78](#page-30-1) that the real value of  $I_{OL}$  may vary from the value calculated from the simple model shown.

<span id="page-30-1"></span>**Figure 78 Typical Peak I<sub>ON</sub>** and I<sub>OFF</sub> Currents vs. R<sub>G</sub> (for ACPL-516x **Output Driving an IGBT Rated at 600V/100A)**

![](_page_30_Figure_19.jpeg)

#### **Step 2: Calculate total power dissipation in the ACPL-516x:**

The ACPL-516x total power dissipation (P<sub>T</sub>) is equal to the sum of the input-side power (P<sub>I</sub>) and output-side power (P<sub>O</sub>):

 $P_T = P_1 + P_0$ 

 $P_1 = I_{CC1} \times V_{CC1}$ 

 $P_{\Omega} = P_{\Omega(B|AS)} + P_{\Omega,SWTICH}$ 

 $= I_{CC2} \times (V_{CC2} - V_{EE}) + E_{SWITCH} \times f_{SWITCH}$ 

Where,

 $P<sub>O(BIAS)</sub>$  = steady-state power dissipation in the ACPL-516x due to biasing the device.

 $P_{O(SWITCH)}$  = transient power dissipation in the ACPL-516x due to charging and discharging power device gate.

 $E_{SWITCH}$  = Average Energy dissipated in ACPL-516x due to switching of the power device over one switching cycle (μJ/cycle).

 $f_{SWITCH}$  = average carrier signal frequency.

For R<sub>G</sub> = 10.5, the value read from [Figure 79](#page-31-1) is  $E_{SWITCH}$  = 6.05 µJ. Assume a worst-case average  $I_{C1}$  = 16.5 mA (which is given by the average of  $I_{CCH}$  and  $I_{CCH}$ ). Similarly the average  $I_{CC2}$  = 5.5 mA.

 $P_1 = 16.5 \text{ mA} \times 5.5 \text{V} = 90.8 \text{ mW}$ 

 $P_{\Omega} = P_{\Omega(B|AS)} + P_{\Omega,SWITCH}$  $= 5.5$  mA  $\times$  (18 V – (–5 V)) + 6.051  $\mu$ J  $\times$  15 kHz  $= 126.5$  mW  $+ 90.8$  mW

 $= 217.3$  mW

## <span id="page-31-1"></span>**Figure 79 Switching Energy Plot for Calculating Average P<sub>SWITCH</sub> (for ACPL-516x Output Driving an IGBT Rated at 600V/100A)**

![](_page_31_Figure_3.jpeg)

### **Step 3: Compare the calculated power dissipation with the absolute maximum values for the ACPL-516x:**

For the example,

PI = 90.8 mW < 150 mW (abs. max.) **OK**

PO= 217.3 mW < 600 mW (abs. max.) **OK**

Therefore, the power dissipation absolute maximum rating has not been exceeded for the example.

For an explanation on how to calculate the maximum junction temperature of the ACPL-516x for a given PC board layout configuration, refer to the following [Thermal Model](#page-31-0) section.

# <span id="page-31-0"></span>**Thermal Model**

 $R_{11}$ ,  $R_{12}$ ,  $R_{13}$ ,  $R_{14}$ ,  $R_{21}$ ,  $R_{22}$ ,  $R_{23}$ ,  $R_{34}$ ,  $R_{32}$ ,  $R_{33}$ ,  $R_{34}$ ,  $R_{41}$ ,  $R_{42}$ ,  $R_{43}$ ,  $R_{44}$ : Thermal Resistances in °C/W.

- $R_{11}$ : Thermal Resistance of LED1 due to heating of LED1.
- $R_{12}$ : Thermal Resistance of LED1 due to heating of INPUT IC.
- $R_{13}$ : Thermal Resistance of LED1 due to heating of LED2.
- $R_{14}$ : Thermal Resistance of LED1 due to heating of OUTPUT IC.
- $R_{21}$ : Thermal Resistance of INPUT IC due to heating of LED1.
- $R_{22}$ : Thermal Resistance of INPUT IC due to heating of INPUT IC.
- $R_{23}$ : Thermal Resistance of INPUT IC due to heating of LED2.
- $R_{24}$ : Thermal Resistance of INPUT IC due to heating of OUTPUT IC.
- $R_{31}$ : Thermal Resistance of LED2 due to heating of LED1.
- $R_{32}$ : Thermal Resistance of LED2 due to heating of INPUT IC.
- $R_{33}$ : Thermal Resistance of LED2 due to heating of LED2.
- R<sub>34</sub>: Thermal Resistance of LED2 due to heating of OUTPUT IC.
- $R_{41}$ : Thermal Resistance of OUTPUT IC due to heating of LED1.
- $R_{42}$ : Thermal Resistance of OUTPUT IC due to heating of INPUT IC.
- R<sub>42</sub>: Thermal Resistance of OUTPUT IC due to heating of LED2.
- R<sub>42</sub>: Thermal Resistance of OUTPUT IC due to heating of OUTPUT IC.

# **Description**

This thermal model assumes that the ACPL-516x optocoupler is mounted onto a 76.2 mm  $\times$  76.2 mm low and high conductivity printed circuit board (PCB) per JEDEC standard. The PCB boards are made of FR-4 material and the thickness of the copper traces is per JEDEC standards for low/high conductivity board.

The ACPL-516x is a hybrid device with four die: an input LED1, an input buffer IC, an output feedback LED2, and an output detector IC. The temperature at the LEDs and the ICs of the optocoupler can be calculated by using the following equations:

 $\Delta T_{1A} = R_{11}P_1 + R_{12}P_2 + R_{13}P_3 + R_{14}P_4$  $\Delta T_{2A} = R_{21}P_1 + R_{22}P_2 + R_{23}P_3 + R_{24}P_4$  $\Delta T_{3A} = R_{31}P_1 + R_{32}P_2 + R_{33}P_3 + R_{34}P_4$  $\Delta T_{4A} = R_{41}P_1 + R_{42}P_2 + R_{43}P_3 + R_{44}P_4$ where:

 $\Delta T_{1A}$  = Temperature difference between ambient and LED1.

 $\Delta T_{2A}$  = Temperature difference between ambient and INPUT IC.

 $\Delta T_{3A}$  = Temperature difference between ambient and LED2.

 $\Delta T_{4A}$  = Temperature difference between ambient and OUTPUT IC.

 $P_1$  = Power dissipation from LED1.

 $P_2$  = Power dissipation from INPUT IC.

 $P_3$  = Power dissipation from LED2.

 $P_4$  = Power dissipation from OUTPUT IC.

# **Thermal Coefficient Data (Units in °C/W)**

![](_page_32_Picture_322.jpeg)

![](_page_32_Picture_323.jpeg)

# **Junction Temperature Calculation**

Assume maximum power dissipation, Pmax(buffer) = 0.15W, Pmax(detector) =  $0.6$  W, P(LED)  $\sim$  0.02W. If the ambient temperature is 125°C, the calculated junction temperature for a high conductivity board is:

 $T2 = (R_{21} \times P_1 + R_{22} \times P_2 + R_{23} \times P_3 + R_{24} \times P_4) + T_a$  $= (24 \times 0.02 + 66 \times 0.15 + 30 \times 0.02 + 23 \times 0.6) + 125 \sim 150^{\circ}$ C  $T4 = (R_{41} \times P_1 + R_{42} \times P_2 + R_{43} \times P_3 + R_{44} \times P_4) + T_a$ 

 $= (27 \times 0.02 + 26 \times 0.15 + 26 \times 0.02 + 35 \times 0.6) + 125 \sim 150^{\circ}$ C

### **NOTE**

- The junction temperatures of the input and output IC is ~150°C when operating at 125°C.
- No power derating is required when operating below 125°C using a high conductivity board.

If low conductivity board is used, the calculated junction temperature is:

 $T2 = (R_{21} \times P_1 + R_{22} \times P_2 + R_{23} \times P_3 + R_{24} \times P_4) + T_a$ 

 $= (41 \times 0.02 + 70 \times 0.15 + 47 \times 0.02 + 30 \times 0.6) + 125 \sim 155^{\circ}$ C

 $T4 = (R_{41} \times P_1 + R_{42} \times P_2 + R_{43} \times P_3 + R_{44} \times P_4) + T_a$ 

 $= (41 \times 0.02 + 35 \times 0.15 + 40 \times 0.02 + 38 \times 0.6) + 125 \sim 155^{\circ}$ C

### **NOTE**

- The junction temperatures of the input and output IC exceeded the absolute maximum junction temperature of 150°C.
- Power derating is required so that the junction temperatures do not exceed 150°C.
- Output IC power dissipation is derated linearly at 20 mW/°C above 120°C.
- Input IC power dissipation is derated linearly at 5 mW/°C above 120°C.

# **System Considerations**

## **Propagation Delay Difference (PDD)**

The ACPL-516x includes a Propagation Delay Difference (PDD) specification intended to help designers minimize dead time in their power inverter designs. Dead time is the time period during which both the high and low side power transistors (Q1 and Q2 in [Figure 61\)](#page-22-0) are off. Any overlap in Q1 and Q2 conduction results in large currents flowing through the power devices between the high and low voltage motor rails, a potentially catastrophic condition that must be prevented.

To minimize dead time in a given design, the turn-on of the ACPL-516x driving Q2 should be delayed (relative to the turn-off of the ACPL-516x driving Q1) so that under worst-case conditions, transistor Q1 has just turned off when transistor Q2 turns on, as shown in [Figure 80](#page-33-0). The amount of delay necessary to achieve this condition is equal to the maximum value of the propagation delay difference specification, PDD<sub>MAX</sub>, which is specified to be 400 ns over the operating temperature range of  $-55^{\circ}$ C to  $+125^{\circ}$ C.

#### <span id="page-33-0"></span>**Figure 80 Minimum LED Skew for Zero Dead Time**

![](_page_33_Figure_24.jpeg)

**\*PDD = PROPAGATION DELAY NOTE: FOR PDD CALCULATIONS THE PROPAGATION DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.** Delaying the ACPL-516x turn-on signals by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time is equivalent to the difference between the maximum and minimum propagation delay difference specifications as shown in [Figure 81.](#page-34-0) The maximum dead time for the ACPL-516x is 800 ns (= 400 ns – (–400 ns)) over an operating temperature range of–55 °C to  $+125$  °C.

Note that the propagation delays used to calculate PDD and dead time are taken at equal temperatures and test conditions since the optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs.

#### <span id="page-34-0"></span>**Figure 81 Waveforms for Dead Time Calculation**

![](_page_34_Figure_5.jpeg)

**\*PDD = PROPAGATION DELAY DIFFERENCE NOTE: FOR DEAD TIME AND PDD CALCULATIONS ALL PROPAGATION DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.**

For product information and a complete list of distributors, please go to our web site: www.broadcom.com.

Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, and the A logo are among the trademarks of Broadcom in the United States, certain other countries and/or the EU.

Copyright © 2005-2017 Broadcom. All Rights Reserved.

The term "Broadcom" refers to Broadcom Limited and/or its subsidiaries. For more information, please visit www.broadcom.com.

Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design.

Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

AV02-3964EN – March 24, 2017

![](_page_35_Picture_7.jpeg)