

### Features

- High Speed □ 25 ns
- CMOS for Optimum Speed and Power
- Low Active Power 385 mW
- Low Standby Power 110 mW
- TTL Compatible Inputs and Outputs
- Automatic Power Down when Deselected
- Available in Pb-free 22-Pin (300-Mil) Molded DIP

### **Functional Description**

The CY7C187 is a high performance CMOS static RAM organized as 65,536 words x 1 bit. Easy memory expansion is provided by an active LOW Chip Enable (CE) and tristate drivers. The CY7C187 has an automatic power down feature, reducing the power consumption by 56% when deselected.

Writing to the <u>device</u> is possible when the Chip Enable ( $\overline{CE}$ ) and Write Enable ( $\overline{WE}$ ) inputs are both LOW. Data on the input pin (D<sub>IN</sub>) is written into the memory location specified on the address pins (A<sub>0</sub> through A<sub>15</sub>).

Reading the device is possible by taking the Chip Enable  $\overline{(CE)}$  LOW, while Write Enable  $\overline{(WE)}$  remains HIGH. Under these conditions, the contents of the memory location specified on the address pin appears on the data output (D<sub>OUT</sub>) pin.

The output pin stays in high impedance state when  $\overline{\text{CE}}$  is HIGH or WE is LOW.

The CY7C187 uses a die coat to insure alpha immunity.



198 Champion Court

٠

San Jose, CA 95134-1709 • 408-943-2600 Revised August 19, 2009



# **Selection Guide**

| Description                       | -25 | -35 |
|-----------------------------------|-----|-----|
| Maximum Access Time (ns)          | 25  | 35  |
| Maximum Operating Current (mA)    | 70  | 70  |
| Maximum CMOS Standby Current (mA) | 20  | 20  |

# **Pin Configuration**

| Figure 1. Pin Diagram DIP - Top View |
|--------------------------------------|
|--------------------------------------|

| A <sub>0</sub><br>A <sub>1</sub><br>A <sub>2</sub><br>A <sub>3</sub><br>A <sub>4</sub><br>A <sub>5</sub><br>A <sub>6</sub><br>A <sub>7</sub><br>A <sub>7</sub> | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | 22<br>21<br>20<br>19<br>18<br>17<br>16<br>15 | $ \begin{array}{c}         V_{CC} \\         A_{15} \\         A_{14} \\         A_{13} \\         A_{12} \\         A_{11} \\         A_{10} \\         A_{0}   \end{array} $ |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>3</sub> [<br>A <sub>4</sub> [<br>A <sub>5</sub> [                                                                                                       | 5<br>6                               | 18<br>17                                     | A <sub>12</sub>                                                                                                                                                                |



# **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. User guidelines are not tested.

| Storage Temperature65°C to +150°C                                             |  |
|-------------------------------------------------------------------------------|--|
| Ambient Temperature with<br>Power Applied55°C to +125°C                       |  |
| Supply Voltage to Ground Potential<br>(Pin 22 to Pin 11)0.5V to +7.0V         |  |
| DC Voltage Applied to Outputs<br>in High Z State <sup>[1]</sup> 0.5V to +7.0V |  |

| DC Input Voltage <sup>[1]</sup>                            | 0.5V to +7.0V |
|------------------------------------------------------------|---------------|
| Output Current into Outputs (LOW)                          | 20 mA         |
| Static Discharge Voltage<br>(per MIL–STD–883, Method 3015) | >2001V        |
| Latch Up Current                                           | >200 mA       |

### **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>cc</sub> |
|------------|------------------------|-----------------|
| Commercial | 0°C to +70°C           | $5V \pm 10\%$   |

Electrical Characteristics Over the Operating Range

| Parameter        | Description                                       | Test Conditions                                                                                                                                                                    | -25 ai | nd -35          | Unit |
|------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------|------|
|                  | Description                                       | Test Conditions                                                                                                                                                                    | Min    | Max             | Onit |
| V <sub>OH</sub>  | Output HIGH Voltage                               | $V_{CC} = Min., I_{OH} = -4.0 \text{ mA}$                                                                                                                                          | 2.4    |                 | V    |
| V <sub>OL</sub>  | Output LOW Voltage                                | $V_{CC} = Min., I_{OL} = 12.0 \text{ mA}$                                                                                                                                          |        | 0.4             | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                                |                                                                                                                                                                                    | 2.2    | V <sub>CC</sub> | V    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[1]</sup>                  |                                                                                                                                                                                    | -0.5   | 0.8             | V    |
| I <sub>IX</sub>  | Input Leakage Current                             | $GND \le V_I \le V_{CC}$                                                                                                                                                           | -5     | +5              | μA   |
| I <sub>OZ</sub>  | Output Leakage Current                            | $GND \le V_O \le V_{CC},$<br>Output Disabled                                                                                                                                       | -5     | +5              | μΑ   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply Current          | V <sub>CC</sub> = Max.,<br>I <sub>OUT</sub> = 0 mA                                                                                                                                 |        | 70              | mA   |
| I <sub>SB1</sub> | Automatic CE Power Down<br>Current <sup>[3]</sup> | Max. $V_{CC}, \overline{CE} \ge V_{IH}$                                                                                                                                            |        | 20              | mA   |
| I <sub>SB2</sub> | Automatic C Power Down<br>Current                 | $\begin{array}{l} \text{Max. } V_{CC}, \ \overline{\text{CE}} \geq V_{CC} - 0.3 \text{V}, \\ V_{IN} \geq V_{CC} - 0.3 \text{V} \\ \text{or } V_{IN} \leq 0.3 \text{V} \end{array}$ |        | 20              | mA   |

# Capacitance<sup>[4]</sup>

| Parameter        | Description        | Test Conditions                 | Max | Unit |
|------------------|--------------------|---------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 MHz,$ | 10  | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                 | 10  | pF   |



#### Notes

1.  $V_{IL}$  (min.) = -3.0V for pulse durations less than 30 ns.

- 2. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. 3. A pull up resistor to  $V_{CC}$  on the  $\overline{CE}$  input is required to keep the device deselected during  $V_{CC}$  power up, otherwise  $I_{SB}$  exceeds values given. 4. Tested initially and after any design or process changes that may affect these parameters.



| Demonster                  | Description                        | -        | -25 |           | 35 |        |
|----------------------------|------------------------------------|----------|-----|-----------|----|--------|
| Parameter                  | Description                        | on Min M |     | x Min Max |    | – Unit |
| Read Cycle                 | · ·                                | ·        |     |           |    |        |
| t <sub>RC</sub>            | Read Cycle Time                    | 25       |     | 35        |    | ns     |
| t <sub>AA</sub>            | Address to Data Valid              |          | 25  |           | 35 | ns     |
| t <sub>OHA</sub>           | Output Hold from Address Change    | 5        |     | 5         |    | ns     |
| t <sub>ACE</sub>           | CE LOW to Data Valid               |          | 25  |           | 35 | ns     |
| t <sub>LZCE</sub>          | CE LOW to Low Z <sup>[6]</sup>     | 5        |     | 5         |    | ns     |
| t <sub>HZCE</sub>          | CE HIGH to High Z <sup>[6,7]</sup> |          | 10  |           | 15 | ns     |
| t <sub>PU</sub>            | CE LOW to Power Up                 | 0        |     | 0         |    | ns     |
| t <sub>PD</sub>            | CE HIGH to Power Down              |          | 20  |           | 20 | ns     |
| Write Cycle <sup>[8]</sup> | · ·                                | ·        |     |           |    |        |
| t <sub>WC</sub>            | Write Cycle Time                   | 20       |     | 25        |    | ns     |
| t <sub>SCE</sub>           | CE LOW to Write End                | 20       |     | 25        |    | ns     |
| t <sub>AW</sub>            | Address Setup to Write End         | 20       |     | 25        |    | ns     |
| t <sub>HA</sub>            | Address Hold from Write End        | 0        |     | 0         |    | ns     |
| t <sub>SA</sub>            | Address Setup to Write Start       | 0        |     | 0         |    | ns     |
| t <sub>PWE</sub>           | WE Pulse Width                     | 15       |     | 20        |    | ns     |
| t <sub>SD</sub>            | Data Setup to Write End            | 10       |     | 15        |    | ns     |
| t <sub>HD</sub>            | Data Hold from Write End           | 0        |     | 0         |    | ns     |
| t <sub>LZWE</sub>          | WE HIGH to Low Z                   | 5        |     | 5         |    | ns     |
| t <sub>HZWE</sub>          | WE LOW to High Z <sup>[7]</sup>    |          | 7   |           | 10 | ns     |

### Switching Characteristics Over the Operating Range<sup>[5]</sup>

### **Switching Waveforms**



#### Notes

- Notes
  5. Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30 pF load capacitance.
  6. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub> for any device.
  7. t<sub>HZCE</sub> and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in part (b) of AC Test Loads and Waveforms on page 3. Transition is measured ±500 mV from steady-state voltage.
  8. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write.
  9. WE is HIGH for read cycle.
  10. Device is continuously selected CE V.

- 10. Device is continuously selected,  $\overline{CE} = V_{IL}$ .









### Figure 6. Write Cycle No. 2(CE Controlled)<sup>[11,12]</sup>



#### Notes

11. Address valid prior to or coincident with  $\overline{CE}$  transition LOW. 12. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  HIGH, the output remains in a high impedance state



# **Typical DC and AC Characteristics**





# **Address Designators**

| Address Name | Address Function | Pin Number |
|--------------|------------------|------------|
| A0           | X3               | 1          |
| A1           | X4               | 2          |
| A2           | X5               | 3          |
| A3           | X6               | 4          |
| A4           | Х7               | 5          |
| A5           | Y7               | 6          |
| A6           | Y6               | 7          |
| A7           | Y2               | 8          |
| A8           | Y3               | 14         |
| A9           | Y1               | 15         |
| A10          | Y0               | 16         |
| A11          | Y4               | 17         |
| A12          | Y5               | 18         |
| A13          | X0               | 19         |
| A14          | X1               | 20         |
| A15          | X2               | 21         |

# **Truth Table**

| CE | WE | Input/Output | Mode                |
|----|----|--------------|---------------------|
| Н  | Х  | High Z       | Deselect/Power Down |
| L  | Н  | Data Out     | Read                |
| L  | L  | Data In      | Write               |



### **Ordering Information**

| Speed (ns) | Ordering Code | Package Diagram | Package Type                | Operating Range |
|------------|---------------|-----------------|-----------------------------|-----------------|
| 25         | CY7C187-25PXC | 51-85012        | 22-Pin (300-Mil) Molded DIP | Commercial      |
| 35         | CY7C187-35PXC | 51-85012        |                             |                 |

Contact your local Cypress sales representatives for the availability of parts

# Package Diagram







### **Document History Page**

| Document Title: CY7C187 64K x 1 Static RAM<br>Document Number: 38-05044 |         |                    |                    |                                                                                                                                                                                                                                                             |  |
|-------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev.                                                                    | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                       |  |
| **                                                                      | 107146  | SZV                | 09/10/01           | Change from Spec number: 38-00038 to 38-05044                                                                                                                                                                                                               |  |
| *A                                                                      | 486744  | NXR                | See ECN            | Removed 20 ns speed bin<br>Changed Low standby power from 220mW to 110mW<br>Changed the description of I <sub>IX</sub> from Input Load Current to Input Leakage<br>Current in DC Electrical Characteristics table<br>Updated the Ordering Information Table |  |
| *В                                                                      | 2753814 | NXR                | 08/19/09           | Removed SOJ package from product offering<br>Updated the Ordering Information Table                                                                                                                                                                         |  |

### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

#### Products

| PSoC             | psoc.cypress.com     |
|------------------|----------------------|
| Clocks & Buffers | clocks.cypress.com   |
| Wireless         | wireless.cypress.com |
| Memories         | memory.cypress.com   |
| Image Sensors    | image.cypress.com    |

© Cypress Semiconductor Corporation, 2001-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-05044 Rev. \*B

Page 9 of 9

All product and company names mentioned in this document are the trademarks of their respective holders.