

Sample &

Buv





SLUSCP1A - AUGUST 2016 - REVISED AUGUST 2016

Support &

Community

**.**...

# bg50002A Low-Cost 5-V Wireless Power Transmitter Analog Front End for WPC v1.2 A11 Transmitters

Technical

Documents

#### Features 1

- 5-V Transmitter AFE Compatible With Wireless Power Consortium (WPC) v1.2 A11 Low-Power Transmitter Specification
- Designed to be Used With bg500511A WPC Controller
  - Note: The bq50002A is Incompatible With the ba500511 Device if Foreign Object Detection is Required
- Suitable for WPC and Proprietary 5-V Wireless **Power Transmitters**
- Supports 5 W on the Receiver Output
- Integrates All the Analog Functions Required in a Wireless Power Transmitter
  - **MOSFET Drivers and Synchronous N-Channel** Power FETs
  - Accurate Current Sense
  - \_ Variable Frequency Oscillator
  - High-Efficiency Voltage Regulator
  - High-Sensitivity Demodulator to Decode Signals From Receiver
- 2-Chip Solution Enables High-Efficiency Transmitter Designs of >75% Efficiency
- Ultra-Low-Standby Power, Even During Digital Ping (<30 mW)
- Dynamic Power Limiting (DPL)<sup>™</sup> Enables Operation From Input Sources With Limited Power
- System LED Indication of Charging State and Fault Status
- Accurate Foreign Object Detection Method (FOD)

#### Applications 2

- WPC Compliant Wireless Transmitters for Smart Phones and Wearable Applications
- Proprietary Wireless Chargers and Transmitters
- Medical and Wearable Applications





# 3 Description

Tools &

Software

The bg50002A device is a highly integrated wireless power transmitter analog front end (AFE) that contains all of the analog components required to implement a Wireless Power Consortium (WPC) compliant 5-V transmitter. The bq50002A device integrates a full-bridge power driver with MOSFETs, variable-frequency oscillator, two-channel communication demodulator, linear regulator, and protection circuits. The bq50002A device must be used together with the digital controller bq500511A to realize a compact two chip wireless power transmitter solution. The bq500511A safely engages the RX device, receives packet communication from the powered device, and manages the power transfer according to WPC v1.2 specification.

The system supports foreign object detection (FOD) by continuously monitoring the amount of power transferred and comparing that to the amount of received power, as reported by the receiver. This protects against power loss to metal objects misplaced in the wireless power transfer field. To do this, the bq50002A measures the input DC current accurately by using a current sense amplifier. Should any abnormal condition develop during power transfer, the bq500511A handles it and provides indication outputs. Comprehensive status and fault monitoring features enable a low cost yet robust WPC-certified wireless power system design.

The bq50002A is available in a thermally enhanced 5.00 mm × 5.00 mm, 32-pin QFN package.

### Device Information (1)

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| bq50002A    | QFN (32) | 5.00 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Efficiency vs Power





An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

Texas Instruments

www.ti.com

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications1                         |
| 3 |      | cription1                          |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions        |
| 6 | Spe  | cifications                        |
|   | 6.1  | Absolute Maximum Ratings 5         |
|   | 6.2  | ESD Ratings 5                      |
|   | 6.3  | Recommended Operating Conditions 5 |
|   | 6.4  | Thermal Information 6              |
|   | 6.5  | Electrical Characteristics 6       |
|   | 6.6  | Typical Characteristics 7          |
| 7 | Deta | ailed Description 8                |
|   | 7.1  | Overview                           |
|   | 7.2  | Functional Block Diagram 8         |
|   | 7.3  | Feature Description9               |
|   |      |                                    |

|    | 7.4  | Device Functional Modes                         | 12 |
|----|------|-------------------------------------------------|----|
| 8  | App  | lication and Implementation                     | 14 |
|    | 8.1  | Application Information                         | 14 |
|    | 8.2  | Typical Application                             | 15 |
| 9  | Pow  | er Supply Recommendations                       | 19 |
| 10 | Laye | out                                             | 19 |
|    | 10.1 | Layout Guidelines                               | 19 |
|    | 10.2 | Layout Examples                                 | 20 |
| 11 | Dev  | ice and Documentation Support                   | 23 |
|    | 11.1 | Documentation Support                           | 23 |
|    | 11.2 | Receiving Notification of Documentation Updates | 23 |
|    | 11.3 | Community Resources                             | 23 |
|    | 11.4 | Trademarks                                      | 23 |
|    | 11.5 | Electrostatic Discharge Caution                 | 23 |
|    | 11.6 | Glossary                                        | 23 |
| 12 |      | hanical, Packaging, and Orderable mation        | 23 |

# 4 Revision History

| DATE        | REVISION | NOTES            |
|-------------|----------|------------------|
| August 2016 | A        | Initial release. |



# 5 Pin Configuration and Functions



bq50002A SLUSCP1A-AUGUST 2016-REVISED AUGUST 2016

www.ti.com

NSTRUMENTS

Texas

| PIN         |     | 1/0 | DECODIDION                                                                                                                                                                                                                                                                                      |  |  |
|-------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME        | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                     |  |  |
| BOOT1       | 25  | I/O | Positive supply rail for the high-side gate driver. Connect a $0.1\mbox{-}\mu\mbox{F}$ ceramic capacitor between the BOOT1 and SW1 pins.                                                                                                                                                        |  |  |
| BOOT2       | 16  | I/O | Positive supply rail for the high-side gate driver. Connect a $0.1\mbox{-}\mu F$ ceramic capacitor between the BOOT2 and SW2 pins.                                                                                                                                                              |  |  |
| BP3         | 4   | 0   | LDO output. Tie with 2.2- $\mu$ F capacitor to GND. For use by bq500511A only.                                                                                                                                                                                                                  |  |  |
| CLK_OUT     | 9   | 0   | Internal oscillator clock out signal.                                                                                                                                                                                                                                                           |  |  |
| CSN         | 29  | I   | Current sense amplifier negative input.                                                                                                                                                                                                                                                         |  |  |
| CSO         | 31  | 0   | Current sense amplifier output. For use by bq500511A only.                                                                                                                                                                                                                                      |  |  |
| CSP         | 30  | I   | Current sense amplifier positive input. Connect current sense resistor as close as possible to this pin. This also serves as the quiet node for power supply input.                                                                                                                             |  |  |
| DMIN1       | 11  | I   | Modulated signal from coil for DEMOD CHAN1.                                                                                                                                                                                                                                                     |  |  |
| DMIN2       | 12  | 1   | Modulated signal from coil for DEMOD CHAN2.                                                                                                                                                                                                                                                     |  |  |
| DMOUT1      | 8   | 0   | Demodulated 2-kHz signal from CHAN1. For use by bq500511A only.                                                                                                                                                                                                                                 |  |  |
| DMOUT2      | 7   | 0   | Demodulated 2-kHz signal from CHAN2. For use by bq500511A only.                                                                                                                                                                                                                                 |  |  |
| EN          | 3   | I   | Enable pin with a weak internal pull-down. Float or pull below 1.5 V to disable gate driver, demodulation and current sense. Pull above 2.2 V to enable gate driver. Used by bq500511A to enter and leave standby mode for the transmitter.                                                     |  |  |
| GND         | 5   | -   | Signal ground for the ground-referenced logic. All signal level circuits should be referenced to this pin unless otherwise noted.                                                                                                                                                               |  |  |
| GND         | 6   | -   | Signal ground for the ground-referenced logic. All signal level circuits should be referenced to this pin unless otherwise noted.                                                                                                                                                               |  |  |
| GND         | 13  | -   | Signal ground for the ground-referenced logic. All signal level circuits should be referenced to this pin unless otherwise noted.                                                                                                                                                               |  |  |
| MODE        | 10  | I   | MODE pin with a weak internal pull-down. Float, or pull below 1.5 V to enable frequency control of the internally generated PWM signal. Pull above 2.2 V to enable pulse width control of the internally generated PWM signal. Used by bq500511A to select the control method for power control |  |  |
| PGND        | 20  | _   | Power ground for the ground-referenced power stage. Connect to GND.                                                                                                                                                                                                                             |  |  |
| PGND        | 21  | -   | Power ground for the ground-referenced power stage. Connect to GND.                                                                                                                                                                                                                             |  |  |
| PGND        | 22  | -   | Power ground for the ground-referenced power stage. Connect to GND.                                                                                                                                                                                                                             |  |  |
| PVIN1       | 27  | I   | DC input voltage for half-bridge MOSFET. Bypass with 22- $\mu$ F ceramic capacitor to GND.                                                                                                                                                                                                      |  |  |
| PVIN1       | 28  | I   | DC input voltage for half-bridge MOSFET. Bypass with 22- $\mu F$ ceramic capacitor to GND.                                                                                                                                                                                                      |  |  |
| PVIN2       | 14  | Ι   | DC input voltage for half-bridge MOSFET. Bypass with 22- $\mu F$ ceramic capacitor to GND.                                                                                                                                                                                                      |  |  |
| PVIN2       | 15  | I   | DC input voltage for half-bridge MOSFET. Bypass with 22- $\mu F$ ceramic capacitor to GND.                                                                                                                                                                                                      |  |  |
| PWM_CTRL    | 2   | I   | PWM_CTRL pin with a weak internal pull-down. Controlled by bq500511A (SLUSCN3) for system power delivery control.                                                                                                                                                                               |  |  |
| PWM1/CLK_IN | 1   | I   | PWM1/CLK_IN pin with a weak internal pull-down. Controlled by bq500511A (SLUSCN3) for system power delivery control.                                                                                                                                                                            |  |  |
| PWM2/UP_DN  | 32  | Ι   | PWM2/UP_DN pin with a weak internal pull-down. Controlled by bq500511A (SLUSCN3) for system power delivery control.                                                                                                                                                                             |  |  |
| SW1         | 23  | 0   | Switch node of the half-bridge MOSFETs. Connect to TX coil.                                                                                                                                                                                                                                     |  |  |
| SW1         | 24  | 0   | Switch node of the half-bridge MOSFETs. Connect to TX coil.                                                                                                                                                                                                                                     |  |  |
| SW1         | 26  | 0   | Switch node of the half-bridge MOSFETs. Connect to TX coil.                                                                                                                                                                                                                                     |  |  |
| SW2         | 17  | 0   | Switch node of the half-bridge MOSFETs. Connect to resonant capacitor.                                                                                                                                                                                                                          |  |  |
| SW2         | 18  | 0   | Switch node of the half-bridge MOSFETs. Connect to resonant capacitor.                                                                                                                                                                                                                          |  |  |
| SW2         | 19  | 0   | Switch node of the half-bridge MOSFETs. Connect to resonant capacitor.                                                                                                                                                                                                                          |  |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                                | MIN  | MAX | UNIT |
|------------------------------------------------|------|-----|------|
| PVIN1, PVIN2                                   | -0.3 | 7   | V    |
| BOOT1 <sup>(2)</sup>                           | -0.3 | 14  | V    |
| VBOOT1 – VSW1                                  | -0.3 | 7   | V    |
| BOOT2 <sup>(2)</sup>                           | -0.3 | 14  | V    |
| VBOOT2 – VSW2                                  | -0.3 | 7   | V    |
| PWM1, PWM2, EN, CLK_OUT, MODE, PWM_CTRL        | -0.3 | 3.6 | V    |
| DMIN1                                          | -5   | 7   | V    |
| DMIN2                                          | -0.3 | 7   | V    |
| CSN, CSP                                       | -0.3 | 7   | V    |
| CSN to CSP                                     | -0.5 | 0.5 | V    |
| Operating junction temperature, T <sub>J</sub> | -40  | 125 | °C   |
| Storage temperature, T <sub>stg</sub>          | -55  | 150 | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) In normal use, BOOT1, BOOT2 voltage internally regulated.

# 6.2 ESD Ratings

|                                            |                                                                     |       | VALUE | UNIT |
|--------------------------------------------|---------------------------------------------------------------------|-------|-------|------|
| V <sub>(FOD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±1000 | V     |      |
|                                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V     |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                            |                                         | MIN  | NOM | MAX | UNIT |
|--------------------------------------------|-----------------------------------------|------|-----|-----|------|
|                                            | PVIN1, PVIN2                            | 4.5  | 5   | 5.5 | V    |
|                                            | PWM1, PWM2, EN, CLK_OUT, MODE, PWM_CTRL | 0    | 3   | 3.3 | V    |
|                                            | DMIN1                                   | -0.3 |     | 5   | V    |
|                                            | DMIN2                                   | -0.3 |     | 5   | V    |
| C <sub>BP3</sub>                           | BP3 ceramic capacitor                   |      | 2.2 |     | μF   |
| C <sub>PVIN1</sub> ,<br>C <sub>PVIN2</sub> | PVIN1, PVIN2 ceramic capacitor          |      | 0.1 |     | μF   |
| C <sub>PVIN1</sub> ,<br>C <sub>PVIN2</sub> | PVIN1, PVIN2 electrolytic capacitor     |      | 22  |     | μF   |
| C <sub>BOOT1</sub> ,<br>C <sub>BOOT2</sub> | SW1-BOOT1, SW2-BOOT2 capacitor          |      | 0.1 |     | μF   |

## 6.4 Thermal Information

|                       |                                              | bq50002A  |      |
|-----------------------|----------------------------------------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RHB (QFN) | UNIT |
|                       |                                              | 32 PINS   |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 40.6      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 32.1      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 13.1      | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.8       | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 13        | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | 5.7       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics

-40°C  $\leq$  T<sub>J</sub>  $\leq$  +125°C, V<sub>PVIN1</sub> = 5 V, V<sub>PVIN2</sub> = 5 V (unless otherwise noted)

| PARAMETER                          | TEST CONDITIONS                                                                   | MIN  | ТҮР  | MAX  | UNIT |
|------------------------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| INPUT VOLTAGE (VIN)                |                                                                                   |      |      |      |      |
| UVLO rising threshold              | V <sub>IN</sub> rising                                                            | 3.75 | 3.9  | 4.2  | V    |
| UVLO falling threshold             | V <sub>IN</sub> falling                                                           | 3.6  | 3.85 | 4.08 | V    |
| REGULATOR VOLTAGE (BP3)            |                                                                                   |      |      |      |      |
| BP3 output voltage                 | $I_{BP3} = -5 \text{ mA}, V_{PVIN1} = V_{PVIN2} = 5 \text{ V}$                    | 2.9  | 3    | 3.1  | V    |
| BP3 output voltage                 | $I_{BP3} = -10$ mA, $V_{PVIN1} = V_{PVIN2} = 5$ V                                 | 2.9  | 3    | 3.1  | V    |
| BP3 load current max               | $V_{BP3} = 2.7 V, V_{PVIN1} = V_{PVIN2} = 5 V$                                    | 7.7  | 14   | 21   | mA   |
| CURRENT SENSE AMPLIFIER (CSP, CSN) |                                                                                   |      |      |      |      |
| Current sense amplifier gain       | 0°C < T <sub>J</sub> < 85°C                                                       |      | 50   |      | V/V  |
| Input current (CSP)                | $V_{CSP} = 5 \text{ V}, V_{PVIN1} = V_{PVIN2} = 5 \text{ V}$                      |      | 1.5  |      | mA   |
| Input current (CSN)                | $V_{\text{CSN}} = 5 \text{ V}, V_{\text{PVIN1}} = V_{\text{PVIN2}} = 5 \text{ V}$ | 8.5  | 10   | 11.3 | μA   |
| EN                                 |                                                                                   | •    |      |      |      |
| High-level input voltage           | Input rising                                                                      | 1.7  | 1.8  | 1.9  | V    |
| Low-level input voltage            | Input falling                                                                     | 0.8  | 1    | 1.1  | V    |
| EN pull-down resistance            | EN = 3 V                                                                          | 40   | 50   | 60   | kΩ   |
| PWM_CTRL                           |                                                                                   |      |      |      |      |
| High-level input voltage           | Input rising                                                                      | 1.4  | 1.6  | 1.8  | V    |
| Low-level input voltage            | Input falling                                                                     | 0.9  | 1    | 1.1  | V    |
| PWM_CTRL pull-down resistance      | PWM_CTRL = 3 V                                                                    | 40   | 50   | 60   | kΩ   |



# **Electrical Characteristics (continued)**

| $-40^{\circ}C \le T_{J} \le +125^{\circ}C, V_{PVIN1} = 5 V, V_{PVIN2} = 5 V$ (unless otherwise noted) |
|-------------------------------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------------------------------|

| PARAMETER                         | TEST CONDITIONS                                                        | MIN | TYP | MAX | UNIT |
|-----------------------------------|------------------------------------------------------------------------|-----|-----|-----|------|
| PWM1                              |                                                                        |     |     |     |      |
| High-level input voltage          | Input rising                                                           | 1.6 | 1.8 | 1.9 | V    |
| Low-level input voltage           | Input falling                                                          | 0.9 | 1   | 1.1 | V    |
| PWM1 pull-down resistance         | PWM1 = 3 V                                                             | 40  | 50  | 60  | kΩ   |
| PWM2                              |                                                                        |     |     |     |      |
| High-level input voltage          | Input rising                                                           | 1.6 | 1.7 | 1.8 | V    |
| Low-level input voltage           | Input falling                                                          | 1   | 1.1 | 1.2 | V    |
| PWM2 pull-down resistance         | PWM2 = 3 V                                                             | 40  | 50  | 60  | kΩ   |
| MODE                              |                                                                        |     |     | ,   |      |
| High-level input voltage          | Input rising                                                           | 1.7 | 1.8 | 1.9 | V    |
| Low-level input voltage           | Input falling                                                          | 0.9 | 1   | 1.1 | V    |
| MODE pull-down resistance         | MODE = 3 V                                                             | 40  | 50  | 60  | kΩ   |
| BOOTSTRAP DIODE (BOOT1 AND BOOT2  | )                                                                      |     |     |     |      |
| Regulation voltage (BOOT1)        | $V_{PVIN1} = V_{PVIN2} = 5 V, I_{BOOT} = 0 mA$                         | 4.2 | 4.4 | 4.7 | V    |
| Regulation voltage (BOOT2)        | $V_{PVIN1} = V_{PVIN2} = 5 V, I_{BOOT} = 0 mA$                         | 4.9 | 5   | 5.1 | V    |
| UVLO (BOOT1)                      | $V_{PVIN1} = V_{PVIN2} = 5 V$                                          | 1.8 | 2.3 | 2.7 | V    |
| UVLO (BOOT2)                      | $V_{PVIN1} = V_{PVIN2} = 5 V$                                          | 1.8 | 2.2 | 2.6 | V    |
| MOSFETS (SW1 AND SW2)             |                                                                        |     |     | ,   |      |
| SW1 high-side R <sub>DS(on)</sub> | $V_{PVIN1} = V_{PVIN2} = 5 V$                                          | 59  | 76  | 107 | mΩ   |
| SW1 low-side R <sub>DS(on)</sub>  | $V_{PVIN1} = V_{PVIN2} = 5 V$                                          | 48  | 61  | 86  | mΩ   |
| SW2 high-side R <sub>DS(on)</sub> | $V_{PVIN1} = V_{PVIN2} = 5 V$                                          | 42  | 49  | 64  | mΩ   |
| SW2 low-side R <sub>DS(on)</sub>  | $V_{PVIN1} = V_{PVIN2} = 5 \text{ V}, \text{ I}_{SW} = 500 \text{ mA}$ | 39  | 46  | 58  | mΩ   |

# 6.6 Typical Characteristics





## 7 Detailed Description

## 7.1 Overview

The principle of wireless power transfer is simply an open-cored transformer consisting of transmitter and receiver coils. The transmitter coil and electronics are typically built into a charger pad and the receiver coil and electronics are typically built into a portable device, such as a smart phone. When the receiver coil is positioned on the transmitter coil, magnetic coupling occurs when the transmitter coil is driven. The flux is coupled into the secondary coil, which induces a voltage and current flows. The secondary voltage is rectified, and power can be transferred effectively to a load, wirelessly. Power transfer can be managed through various closed loop control schemes.

After power is applied and the transmitter device comes out of reset, the process of detecting and powering a receiver automatically begins. The bq500511A sends a ping to detect the presence of a receiver on the pad. After a receiver is detected, the bq500511A attempts to establish communication and begin power transfer. The bq500511A is designed to operate with the bq50002A Wireless Power Transmitter Analog Front End to control a full-bridge power stage to drive the primary coil. Through a simple interface the bq500511A instructs the bq50002A how much to increase or decrease power. The full bridge power stage allows for higher power delivery for a given supply voltage.

## 7.2 Functional Block Diagram





## 7.3 Feature Description

## 7.3.1 Demodulator

The embedded demodulator outputs at least one valid bit stream under all modulation conditions that can be used by the accompanied bq500511A controller in order to comply with WPC specification.

More specifically, the WPC worst case condition is defined as the transmitter operating at the minimum modulation level, and the receiver coil is measured by certain x, y and z axis distance to the center of the transmitter coil.

Analog demodulation channel function diagram:

- The diagram below from the WPC spec document explains the concept of Minimum Modulation. The peak-topeak amplitude difference in TX coil waveform between HI and LO states is 400 mV. With 20-V<sub>pp</sub> carrier waveform, and 400-mV<sub>pp</sub> modulation, with a typical divider it translates to 1 V<sub>pp</sub> ±20 mV<sub>pp</sub> at the input of the demodulator channel.
- The difference of the amplitude of the primary cell voltage in the HI and LO state is at least 200 mV.

During a transition the primary cell current and primary cell voltages are undefined. See Figure 3.



## Figure 3. Amplitude Modulation of the Power Signal



## Feature Description (continued)

## 7.3.2 PWM Control

## 7.3.2.1 PWM\_CTRL Input

The bq50002A device operates in two modes:

Direct PWM Control Mode and Self Switching. The mode of operation is set by the state of PWM\_CTRL input when EN=HIGH. This is intended for control by bq500511A.

## 7.3.2.2 PWM1, PWM2

bq50002A passes external PWM inputs to drive gate drivers when the following conditions hold:

- EN pin is HIGH
- PWM\_CTRL pin is HIGH
- Typical Dead Time shall be better than 20 ns. Minimum PWM input pulse duration that changes SW output should be less than 50 ns.

## 7.3.2.3 Self-Switching

bq50002A follows the commands from the controller to adjust the internal oscillator frequency up or down to adjust output power levels when the following conditions apply:

- PWM\_CTRL pin is LOW
- PWM1/CLK\_IN behaves as CLK\_IN pin. The CLK\_IN rising edge triggers frequency increase or decrease by one step based on the state of PWM2/UP\_DN pin.
- Self-switching starts at F=175 kHz when PWM\_CTRL state changes from HIGH to LOW. Operating frequency changes are based on the inputs of UP\_DN, CLK\_IN and MODE.
- The CLK\_OUT pin outputs 3.3V logic level with frequency equal in value to the current switching frequency. The rising edge of this signal coincides with the rising edge of the SW1 waveform. The duty factor of the signal on CLK\_OUT pin is 50%.
- bq50002A increases the frequency (reduces delivered power) if:
  - PWM CTRL pin is LOW
  - MODE pin is LOW
  - UP DN pin is LOW
  - CLK\_IN pin changes its state from LOW to HIGH (rising edge)
- bq50002A decreases the frequency (increases delivered power) if:
  - PWM\_CTRL pin is LOW
  - MODE pin is LOW
  - UP\_DN pin is HIGH
  - CLK\_IN pin changes its state from LOW to HIGH (rising edge)

## Feature Description (continued)

## 7.3.2.4 Duty Cycle Adjustment

bq50002A follows the commands from the controller to adjust the internal oscillator duty cycle up or down to adjust power output levels when the following conditions hold:

- The internal clock is set to the highest frequency tap, 205 kHz
- PWM\_CTRL pin is LOW
- MODE pin is HIGH
- bq50002A decreases the duty cycle (reduces delivered power) if:
  - The internal clock is set to the highest frequency tap, 205 kHz or at frequency at which MCU commands MODE = 1
  - PWM\_CTRL pin is LOW
  - MODE pin is HIGH
  - UP\_DN is LOW
  - CLK\_IN pin changes state from LOW to HIGH (rising edge)
  - bq50002A ignores CLK\_IN signals when minimum duty factor position of 10% is reached
- bq50002A increases the duty cycle (increases delivered power) if:
  - The internal clock is set to the highest frequency tap, 205 kHz at frequency at which MCU commands MODE = 1
  - PWM\_CTRL pin is LOW
  - MODE pin is HIGH
  - UP\_DN is HIGH
  - CLK\_IN pin changes state from LOW to HIGH (rising edge)
  - bq50002A ignores CLK\_IN signals when maximum duty factor position of 50% is reached. bq50002A will
    resume clock frequency adjustment mode only when the duty cycle adjustment has reached the 50% state
    and MODE=0.

## 7.3.3 Current Sense Amplifier

To support foreign object detection (FOD), the bq50002A senses the average input current to the device. The integrated current sense amplifier has voltage gain of 50. When paired with the bq500511A the offset in the bq50002A current sense amplifier is dynamically compensated, which allows accurate FOD performance.

## 7.3.4 Voltage Regulator

The bq50002A device has an integrated low-dropout (LDO) voltage regulator which supplies power to the companion bq500511A controller. The BP3 pin supplies a regulated 3-V voltage supply and should have a 2.2- $\mu$ F capacitor tied to GND.



## 7.4 Device Functional Modes

## 7.4.1 Power Transfer

Power transfer efficiency and robustness depends on coil coupling. Coupling depends on the distance between coils, alignment, coil dimensions, coil materials, number of turns, magnetic shielding, impedance matching, frequency. Most importantly, the receiver and transmitter coils must be aligned for best coupling and efficient power transfer. The smaller the space between the coils is, the better the coupling. Shielding is added as a backing to both the transmitter and receiver coils to direct the magnetic field to the coupled zone. Magnetic fields outside the coupled zone do not transfer power. Thus, shielding also serves to contain the fields to avoid coupling to other adjacent system components.

Regulation can be achieved by controlling any one of the coil coupling parameters. However, for WPC compatibility, the transmitter-side coils and capacitance are specified and the resonant frequency point is fixed. In the bq500511A or bq50002A system power transfer is regulated by changing the operating frequency between 110 kHz to 205 kHz. The higher the frequency, the further from resonance and the lower the power. Duty cycle remains constant at 50% throughout the power band and is reduced only once 205 kHz is reached.

## 7.4.1.1 Dynamic Power Limiting™

Dynamic Power Limiting<sup>™</sup> (DPL) allows operation from a 5-V supply with limited current capability (such as a USB port). When the input voltage is observed drooping, the output power is dynamically limited to reduce the load and provides margin relative to the supply's capability.

Anytime the DPL control loop is regulating the operating point of the transmitter, the LED will indicate that DPL is active. The LED color and flashing pattern are determined by the LED Table. If the receiver sends a Control Error Packet (CEP) with a negative value, (for example, to reduce power to the load), the bq500511A in DPL mode will return to normal operation and respond to this CEP through the standard WPC control loop behavior.



## **Device Functional Modes (continued)**

## 7.4.2 Communication

Communication within the WPC v1.2 specification is from the receiver to the transmitter. For example, in order to regulate the output of the transmitter, the receiver sends messages requesting the transmitter to increase or decrease power. The receiver communicates by modulating the rectifier voltage and using amplitude modulation (AM) sends packets of information to the transmitter. A packet is comprised of a preamble, a header, the actual message, and a checksum, as defined by the WPC standard.

The receiver sends a packet by modulating an impedance network. This AM signal reflects back as a change in the voltage amplitude on the transmitter coil. In the bq500511A or bq50002A system, the bq50002A performs the demodulation function and passes a digitized version of the message to the bq500511 where the message is decoded and processed. For example in response to a Control Error Packet, the bq500511A calculates the required change in output power and in turn controls the bq50002A through the CLK\_OUT, UP\_DOWN, and MODE pins to adjust the operating point and thus its output power.

The modulation impedance network on the receiver can either be resistive or capacitive. Figure 4 shows the resistive modulation approach, where a resistor is periodically added to the load, resulting in an amplitude change in the transmitter voltage. Figure 5 shows the corresponding capacitive modulation approach.



Figure 4. Receiver Resistive Modulation Circuit



Figure 5. Receiver Capacitive Modulation Circuit

## 8 Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The bq50002A device is a wireless power transmitter AFE designed for 5-W WPC compliant applications when paired with the bq500511A. The pair integrates all functions required to control wireless power transfer to a WPC v1.2 compliant receiver. Several tools are available for the design of the system. See the product folder on www.ti.com for more details. The following sections highlight some of the system design considerations.



Figure 6. System Block Diagram

The I<sup>2</sup>C port is accessed by the FOD tuning tool and can provide a level of system monitoring and evaluation.

The SDA and SCL lines of the  $l^2$ C bus must be pulled up (as shown in the ) if the  $l^2$ C port is utilized. They may be left floating if no  $l^2$ C function is required. The logic reference generated by the bq50002A Analog Front End is 3 V, so care should be taken to ensure that if the Master  $l^2$ C device also has pull-up resistors to a higher reference, that the the 3-V reference to the bq500511A is not affected. Specifically, only one set of pull-up resistors should be populated, either on the  $l^2$ C Master bus or on the bq500511A system board, but not both.



## 8.2 Typical Application

The bq50002A is a highly integrated analog front end device which, when paired with the bq500511A controller, requires a minimum of external components to implement a WPC V 1.2 Wireless Power Transmitter system.

As shown in the application schematic, external components are used to implement the following functions:

- Resonant Tank Circuit
- Demodulator Input Signal Conditioning
- Human Interface (LED and Buzzer)
- Current Sensing
- Voltage Sensing
- Temperature Sensing
- System Configuration
  - Foreign Objection Detection (FOD) Threshold and Calibration
  - LED Mode





Figure 7. bq500511A Application Schematic



### bq50002A SLUSCP1A – AUGUST 2016 – REVISED AUGUST 2016

#### www.ti.com

#### 8.2.1 Design Requirements

For this design example, use the parameter listed in Table 1 as the input parameter.

| Table ' | 1. | Design | Parameters |
|---------|----|--------|------------|
|---------|----|--------|------------|

| DESIGN PARAMETER | VALUE |  |  |  |  |
|------------------|-------|--|--|--|--|
| WPC coil type    | A11   |  |  |  |  |

### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Capacitor Selection

Capacitor selection is critical to proper system operation. The total capacitance value of 4 nF  $\times$  100 nF is required in the resonant tank. This is the WPC system compatibility requirement, not a guideline.

### NOTE

A total capacitance value of 4 nF  $\times$  100 nF (COG dielectric type, 50-V rating) is required in the resonant tank to achieve the correct resonance frequency. The capacitors chosen must be rated for at least 50 V and must be of a high-quality COG dielectric (sometimes also called NP0). These are typically available in a 5% tolerance, which is adequate. TI does **not** recommend the use of X7R types or below if WPC compliance is required because critical WPC Certification Testing, such as the minimum modulation or guaranteed power test, might fail. The designer can combine capacitors to achieve the desired capacitance value. Various combinations can work depending on market availability. All capacitors must be of COG types (not mixed with any other dielectric types).

### 8.2.2.2 Current Monitoring Requirements

The bq50002A is WPC v1.2 ready. To enable the FOD feature, current monitoring is provided in the bq50002A Analog Front End. For proper scaling of the current monitor signal, the current sense resistor should be 20 m $\Omega$ . For FOD accuracy, the current sense resistor must be a quality component with 0.5% tolerance, at least 1/4-W rating, and a temperature stability of ±200 PPM.

## 8.2.2.3 Input Regulation

The bq500511A requires 3 VDC to operate. The regulator in the bq50002A provides this voltage rail eliminating the need for any external regulation.

## 8.2.2.4 System Input Power Requirements

The design works with 5-V input voltage to the bq50002A. The WPC defined A11 TX type requires 5-V system voltage in order to deliver 5 W of output power from the receiver.



## 8.2.3 Application Curves





## 9 Power Supply Recommendations

The A11 TX type requires a 5-V system voltage.

## 10 Layout

## 10.1 Layout Guidelines

Careful PCB layout practice is critical to proper system operation. Many references are available on proper PCB layout techniques. A few good tips are as follows.

The TX layout requires a 4-layer PCB layout for best ground plane technique. A 2-layer PCB layout can be achieved though not as easily. Ideally, the approach to the layer stack-up is:

- Layer 1 component placement and as much ground plane as possible
- Layer 2 clean ground
- Layer 3 finish routing
- Layer 4 clean ground

Thus, the circuitry is virtually sandwiched between grounds. This minimizes EMI noise emissions and also provides a noise-free voltage reference plane for device operation.

Keep as much copper as possible. Make sure the bq500511A GND pins have a continuous flood connection to the ground plane. The power pad of the bq50002A should also be stitched to the ground plane, which also acts as a heat sink. A good GND reference is necessary for proper system operation, such as analog-digital conversion, clock stability, and best overall EMI performance. Separate the analog ground plane from the power ground plane and use only **one** tie point to connect grounds. Having several tie points defeats the purpose of separating the grounds. See the bq50002 EVM, SLVUAJ7, for an example of a good layout technique.

## 10.1.1 Layout Notes

Make sure the bypass capacitors intended for the bq500511A 3.3-V supply are actually bypassing these supply pins (pin 32, DVCC, and pin 40, AVCC) to solid ground plane (see Figure 11). This means they need to be placed as close to the device as possible and the traces must be as wide as possible.

Make sure the bq500511A has a continuous flood connection to the ground plane (see Figure 12).

The full-bridge power stage that drives the TX coil is composed of two half-bridge power stages (integrated in bq50002A) and resonant capacitors. Inputs bypass capacitors should be placed as close as possible to the bq50002A PVIN1 pins (pin 27, 28) and PVIN2 pins (pin 14, 15). The input and ground pours and traces should be made as wide as possible for better current flow. The trace to the coil and resonant capacitors should also be made as wide as possible (see Figure 13).

To ensure proper operation, grounds conducting a large amount of current and switching noise must be isolated from low current, quiet grounds. Separate the ground pours for the power stages and the bq500511A IC. Connect all grounds to a single point at the main ground terminal (see Figure 13).

Proper current sensing layout technique is very important, as it directly affects the FOD and PMOD performance. When sampling the very-low voltages generated across a current sense resistor, be sure to use the so called 4-wire or Kelvin-connection technique. This is important to avoid introducing false voltage drops from adjacent pads and copper power routes. It is a common power-supply layout technique. Some high-accuracy sense resistors have dedicated sense pins (see Figure 15).

The trace from bq50002A CSP pin to sense resistor must be minimized to avoid unwanted offset in the application. This trace should be limited to less than 20 m $\Omega$  resistance.



## 10.2 Layout Examples



Figure 11. Bypass Capacitors Layout



Figure 12. Continuous GND Layout



# Layout Examples (continued)



Figure 13. Ground Layout



Figure 14. Ground Layout



# Layout Examples (continued)



Figure 15. Current Sensing Layout



# **11** Device and Documentation Support

## **11.1 Documentation Support**

## 11.1.1 Related Documentation

- 1. Data Sheet, bq500511A Wireless Power Transmitter Controller (SLUSCN3)
- 2. Evaluation Module, bq50002 Wireless Power TX EVM (SLVUAJ7)

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.4 Trademarks

Dynamic Power Limiting (DPL), E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| BQ50002ARHBR     | NRND          | VQFN         | RHB                | 32   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | Q50002A                 |         |
| BQ50002ARHBT     | NRND          | VQFN         | RHB                | 32   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | Q50002A                 |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ50002ARHBR                | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ50002ARHBT                | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

20-Apr-2023



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ50002ARHBR | VQFN         | RHB             | 32   | 3000 | 346.0       | 346.0      | 33.0        |
| BQ50002ARHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |

# **RHB 32**

5 x 5, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RHB0032E**



# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RHB0032E**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RHB0032E**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated