# 2Gb (x16 x 2 channels) Mobile LPDDR4/LPDDR4X **MAY 2023** #### **FEATURES** - · Configuration: - 64 Mb x16 x 2 channels - 8 internal banks per channel - Low-voltage Core and I/O Power Supplies VDD1 = 1.70-1.95V VDD2 = 1.06-1.17V VDDQ = 1.06-1.17V (LPDDR4) VDDQ = 0.57-0.65V (LPDDR4X) - LVSTL(Low Voltage Swing Terminated Logic) I/O Interface - Internal VREF and VREF Training - · Dynamic ODT: DQ ODT: VSSQ Termination CA ODT: VSS Termination - Max. Clock Frequency: 1.6GHz (3.2Gbps) - · 16n Pre-fetch DDR architecture - Single data rate (multiple cycles) command/ address bus - Bidirectional/differential data strobe per byte of data (DQS/DQS#) - Programmable burst lengths (16 or 32) - · ZQ Calibration - Operation Temperature Industrial ( $T_c = -40^{\circ}C$ to $95^{\circ}C$ ) Automotive, A1 ( $T_C = -40^{\circ}C$ to 95°C) Automotive, A2 (Tc = -40°C to 105°C) Automotive, A3 ( $T_C = -40^{\circ}C$ to 125°C) · Clock-Stop capability #### **DESCRIPTION** The IS43/46LQ32640A and IS43/46LQ32640AL are 2Gbit CMOS LPDDR4 SDRAM. The device is organized as 2 channels per device, and individual channel is 8-banks and 16-bits. This product uses a double-data-rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 16N prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock. The data paths are internally pipelined and 16n bits prefetched to achieve very high bandwidth. - On-chip temperature sensor whose status can be read from MR4 - 200-ball x32 BGA (10x14.5mm) in Green Package #### **ADDRESS TABLE** | Parameter | | |------------------|---------| | # of Channel | 2 | | Row Addresses | R0-R12 | | Column Addresses | C0-C9 | | Bank Addresses | BA0-BA2 | Note: Address information is per channel. #### **KEY TIMING PARAMETERS** | Speed | Freq. | Data<br>Rate<br>(Mb/s) | Wi<br>Late | rite<br>ency | Read<br>Latency | | |-------|-------|------------------------|------------|--------------|-----------------|-----| | Grade | | | Set | Set | DBI | DBI | | | | | Α | В | OFF | ON | | -062 | 1600 | 3200 | 14 | 26 | 28 | 32 | **Note**: Other clock frequencies/data rates supported; please refer to AC timing tables. Copyright © 2023 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution. Inc. receives written assurance to its satisfaction, that: a.) the risk of injury or damage has been minimized; b.) the user assume all such risks; and c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances #### 1. BALL ASSIGNMENTS AND DESCRIPTIONS ### 200-ball x32 Discrete Package, 0.80mm x 0.65mm using MO-311 | | 1 | 2 | 3 | 4 | 5 | 6 7 | 8 | 9 | 10 | 11 | 12 | |--------------|------|------------------|--------------|--------|------|--------------|--------|--------|--------------|---------|------| | Α | DNU | DNU | vss | VDD2 | ZQ0 | 0.80mm Pitch | NC | VDD2 | vss | DNU | DNU | | В | DNU | DQ0_A | VDDQ | DQ7_A | VDDQ | | VDDQ | DQ15_A | VDDQ | DQ8_A | DNU | | С | vss | DQ1_A | DMI0_A | DQ6_A | vss | | vss | DQ14_A | DMI1_A | DQ9_A | vss | | D | VDDQ | vss | DQS0_T_A | vss | VDDQ | | VDDQ | vss | DQS1_T_A | vss | VDDQ | | E | vss | DQ2_A | DQS0_C_<br>A | DQ5_A | VSS | | vss | DQ13_A | DQS1_C_<br>A | DQ10_A | vss | | F | VDD1 | DQ3_A | VDDQ | DQ4_A | VDD2 | | VDD2 | DQ12_A | VDDQ | DQ11_A | VDD1 | | G | vss | ODT_CA_<br>A (3) | vss | VDD1 | VSS | | VSS | VDD1 | vss | NC | VSS | | Н | VDD2 | CA0_A | NC | CS0_A | VDD2 | | VDD2 | CA2_A | CA3_A | CA4_A | VDD2 | | J | vss | CA1_A | vss | CKE0_A | NC | | CK_t_A | CK_c_A | vss | CA5_A | vss | | itch<br>× | VDD2 | vss | VDD2 | vss | NC | | NC | vss | VDD2 | vss | VDD2 | | 0.65mm Pitch | | | | | | | | | | | | | 0.65<br>z | VDD2 | VSS | VDD2 | vss | NC | | NC | VSS | VDD2 | vss | VDD2 | | Р | vss | CA1_B | vss | CKE0_B | NC | | CK_T_B | CK_C_B | vss | CA5_B | VSS | | R | VDD2 | CA0_B | NC | CS0_B | VDD2 | | VDD2 | CA2_B | CA3_B | CA4_B | VDD2 | | Т | vss | ODT_CA_<br>B (3) | vss | VDD1 | VSS | | VSS | VDD1 | vss | RESET_N | VSS | | U | VDD1 | DQ3_B | VDDQ | DQ4_B | VDD2 | | VDD2 | DQ12_B | VDDQ | DQ11_B | VDD1 | | V | vss | DQ2_B | DQS0_C_<br>B | DQ5_B | vss | | vss | DQ13_B | DQS1_C_<br>B | DQ10_B | vss | | W | VDDQ | vss | DQS0_T_B | vss | VDDQ | | VDDQ | vss | DQS1_T_B | vss | VDDQ | | Υ | vss | DQ1_B | DMI0_B | DQ6_B | vss | | vss | DQ14_B | DMI1_B | DQ9_B | vss | | AA | DNU | DQ0_B | VDDQ | DQ7_B | VDDQ | | VDDQ | DQ15_B | VDDQ | DQ8_B | DNU | | АВ | DNU | DNU | vss | VDD2 | vss | | vss | VDD2 | vss | DNU | DNU | NOTE 1 0.8mm pitch (X-axis), 0.65mm pitch (Y-axis), 22 rows. NOTE 2 Top View, A1 in top left corner. NOTE 3 The ODT\_CA pin is ignored by LPDDR4X devices. ### 2. INPUT/OUTPUT FUNTIONAL DESCRIPTION # 2.1 PAD DEFINITION AND DESCRIPTION Table 2.1 — Pad Definition and Description | Symbol | Туре | Description | |---------------------------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CK_t_A,<br>CK_c_A,<br>CK_t_B,<br>CK_c_B | Input | Clock: CK_t and CK_c are differential clock inputs. All address, command, and control input signals are sampled on the crossing of the positive edge of CK_t and the negative edge of CK_c. AC timings for CA parameters are referenced to CK. Each channel (A & B) has its own clock pair. | | CKE_A<br>CKE_B | Input | Clock Enable: CKE HIGH activates and CKE LOW deactivates the internal clock circuits, input buffers, and output drivers. Power-saving modes are entered and exited via CKE transitions. CKE is part of the command code. Each channel (A & B) has its own CKE signal. | | CS_A<br>CS_B | Input | <b>Chip Select:</b> CS is part of the command code. Each channel (A & B) has its own CS signal. | | CA[5:0]_A<br>CA[5:0]_B | Input | <b>Command/Address Inputs:</b> CA signals provide the Command and Address inputs according to the Command Truth Table. Each channel (A&B) has its own CA signals. | | ODT_CA_A<br>ODT_CA_B | Input | LPDDR4 CA ODT Control: The ODT_CA pin is used in conjunction with the Mode Register to turn on/off the On-Die-Termination for CA pins. LPDDR4X CA ODT Control: The ODT_CA pin is ignored by LPDDR4X devices. CA ODT is fully controlled through MR11 and MR22. The ODT_CA pin shall be connected to either VDD2 or VSS. | | DQ[15:0]_A,<br>DQ[15:0]_B | I/O | Data Input/Output: Bi-direction data bus. | | DQS[1:0]_t_A, DQS[1:0]_c_A, DQS[1:0]_t_B, DQS[1:0]_c_B | I/O | <b>Data Strobe:</b> DQS_t and DQS_c are bi-directional differential output clock signals used to strobe data during a READ or WRITE. The Data Strobe is generated by the DRAM for a READ and is edge-aligned with Data. The Data Strobe is generated by the Memory Controller for a WRITE and must arrive prior to Data. Each byte of data has a Data Strobe signal pair. Each channel (A & B) has its own DQS strobes. | | DMI[1:0]_A,<br>DMI[1:0]_B | I/O | <b>Data Mask Inversion:</b> DMI is a bi-directional signal which is driven HIGH when the data on the data bus is inverted, or driven LOW when the data is in its normal state. Data Inversion can be disabled via a mode register setting. Each byte of data has a DMI signal. Each channel (A & B) has its own DMI signals. | | ZQ | Reference | <b>Calibration Reference:</b> Used to calibrate the output drive strength and the termination resistance. There is one ZQ pin per die. The ZQ pin shall be connected to $V_{DD}Q$ through a 240 $\Omega$ ± 1% resistor. | | V <sub>DD</sub> Q,<br>V <sub>DD</sub> 1,<br>V <sub>DD</sub> 2 | Supply | Power Supplies: Isolated on the die for improved noise immunity. | | V <sub>SS</sub> , V <sub>SS</sub> Q | GND | Ground Reference: Power supply ground reference | | RESET_n | Input | <b>RESET:</b> When asserted LOW, the RESET_n signal resets both channels of the die. | ### IS43/46LQ32640A, IS43/46LQ32640AL #### 3. FUNCTIONAL DESCRIPTION LPDDR4-SDRAM is a high-speed synchronous DRAM device internally configured as 2-channel and 8-bank per channel memory that is up to 16Gb density. The configuration for the device density that is greater than 16Gb is still TBD. LPDDR4 devices use a 2 or 4 clocks architecture on the Command/Address (CA) bus to reduce the number of input pins in the system. The 6-bit CA bus contains command, address, and bank information. Each command uses 1, 2 or 4 clock cycle, during which command information is transferred on the positive edge of the clock. These devices use a double data rate architecture on the DQ pins to achieve high speed operation. The double data rate architecture is essentially an 16n prefetch architecture with an interface designed to transfer two data bits per DQ every clock cycle at the I/O pins. A single read or write access for the LPDDR4 SDRAM effectively consists of a single 16n-bit wide, one clock cycle data transfer at the internal DRAM core and eight corresponding n-bit wide, one half-clock-cycle data transfers at the I/O pins. Read and write accesses to the LPDDR4 SDRAMs are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an Activate command, which is then followed by a Read, Write or Mask Write command. The address and BA bits registered coincident with the Activate command are used to select the row and the bank to be accessed. The address bits registered coincident with the Read, Write or Mask Write command are used to select the bank and the starting column location for the burst access. Prior to normal operation, the LPDDR4 SDRAM must be initialized. The following provides detailed information covering device initialization, register definition, command description and device operation. # 3.1 LPDDR4 SDRAM Addressing Table 3.1 LPDDR4 SDRAM Addressing | | | | | | 7 10 0 0 0 0 1 1 g | 1 | | | |------------------------------------|------------------------------------------|-----------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------| | | Memory<br>Density<br>per Die) | 2Gb | 4Gb | 6Gb | 8Gb | 12Gb | 16Gb | 24Gb | | Memory<br>Density<br>(per channel) | | 1Gb | 2Gb | 3Gb | 4Gb | 6Gb | 8Gb | 12Gb | | Co | nfiguration | 8Mb x 16DQ<br>x 8 banks<br>x 2 channels | 16Mb x 16DQ<br>x 8 banks<br>x 2 channels | 24Mb x 16DQ<br>x 8 banks<br>x 2 channels | 32Mb x 16DQ<br>x 8 banks<br>x 2 channels | 48Mb x 16DQ<br>x 8 banks<br>x 2 channels | 64Mb x 16DQ<br>x 8 banks<br>x 2 channels | TBD x 16DQ<br>x TBD banks<br>x 2 channels | | | er of Channels<br>per die) | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | | umber of<br>Banks<br>r Channel) | 8 | 8 | 8 | 8 | 8 | 8 | TBD | | | Array<br>re-Fetch<br>(bits,<br>rchannel) | 256 | 256 | 256 | 256 | 256 | 256 | 256 | | | umber of<br>Rows<br>r Channel) | 8,192 | 16,384 | 24,576 | 32,768 | 49,152 | 65,536 | TBD | | | er of Columns<br>(fetch<br>undaries) | 64 | 64 | 64 | 64 | 64 | 64 | TBD | | II . | age Size<br>(Bytes) | 2048 | 2048 | 2048 | 2048 | 2048 | 2048 | TBD | | II . | nnel Density<br>per channel) | 1,073,741,824 | 2,147,483,648 | 3,221,225,472 | 4,294,967,296 | 6,442,450,944 | 8,589,934,592 | 12,884,901,888 | | | tal Density<br>ts per die) | 2,147,483,648 | 4,294,967,296 | 6,442,450,944 | 8,589,934,592 | 12,884,901,888 | 17,179,869,184 | 25,769,803,776 | | Bar | nk Address | BA0 - BA2 | BA0 - BA2 | BA0 - BA2 | BA0 - BA2 | BA0 - BA2 | BA0 - BA2 | TBD | | x16 | Row<br>Addresses | R0 - R12 | R0 - R13 | R0 - R14<br>(R13=0 when<br>R14=1) | R0 - R14 | R0 - R15<br>(R14=0 when<br>R15=1) | R0 - R15 | TBD | | | Column<br>Addresses | C0 - C9 | C0 - C9 | C0 - C9 | C0 - C9 | C0 - C9 | C0 - C9 | TBD | | Addre | est Starting<br>ess Boundary | 64 - bit | NOTE | 4 1 | | (00 01) | | . " | | | | NOTE 1 The lower two column addresses (C0 - C1) are assumed to be "zero" and are not transmitted on the CA bus. NOTE 2 Row and Column address values on the CA bus that are not used for a particular density be at valid logic levels. NOTE 3 For non - binary memory densities, only half of the row address space is valid. When the MSB address bit is "HIGH", then the MSB - 1 address bit must be "LOW". NOTE 4 The row address input which violates restriction described in note 3 may result in undefined or vendor specific behavior. Consult memory vendor for more information. #### 3.2 SIMPLIFIED LPDDR4 STATE DIAGRAM LPDDR4-SDRAM state diagram provides a simplified illustration of allowed state transitions and the related commands to control them. For a complete definition of the device behavior, the information provided by the state diagram should be integrated with the truth tables and timing specification. The truth tables provide complementary information to the state diagram, they clarify the device behavior and the applied restrictions when considering the actual state of all the banks. For the command definition, see clause 4, Command Definition and Timing Diagram. Figure 3.1 — LPDDR4: Simplified Bus Interface State Diagram - 1 #### SIMPLIFIED STATE DIAGRAM NOTE 1 From the Self-Refresh state the device can enter Power-Down, MRR, MRW, or MPC states. See 4.13 on Self-Refresh for more information. NOTE 2 In IDLE state, all banks are pre-charged. NOTE 3 In the case of a MRW command to enter a training mode, the state machine will not automatically return to the IDLE state at the conclusion of training. See 4.17, on Mode Register Write (MRW) for more information. NOTE 4 In the case of a MPC command to enter a training mode, the state machine may not automatically return to the IDLE state at the conclusion of training. See 4.28, Multi-Purpose Command (MPC) for more information. NOTE 5 This simplified State Diagram is intended to provide an overview of the possible state transitions and the commands to control them. In particular, situations involving more than one bank, the enabling or disabling of on-die termination, and some other events are not captured in full detail. NOTE 6 States that have an "automatic return" and can be accessed from more than one prior state (e.g., MRW from either Idle or Active states) will return to the state from when they were initiated (e.g., MRW from Idle will return to Idle). NOTE 7 The RESET\_n pin can be asserted from any state, and will cause the SDRAM to go to the Reset State. The diagram shows RESET applied from the Power-On as an example, but the Diagram should not be construed as a restriction on RESET\_n. Figure 3.2— LPDDR4:Simplified Bus Interface State Diagram -2 #### 3.3 POWER-UP, INITIALIZATION and POWER-OFF PROCEDURE For power-up and reset initialization, in order to prevent DRAM from functioning improperly, default values of the following MR settings are defined as Table 3.2. Table 3.2 — MRS defaults settings | Item | MRS | Default<br>Setting | Description | |-------------------------------|--------------|---------------------|------------------------------------------------| | FSP-OP/WR | MR13 OP[7:6] | 00 <sub>B</sub> | FSP-OP/WR[0] are enabled | | WLS | MR2 OP[6] | 0 <sub>B</sub> | Write Latency Set A is selected | | WL | MR2 OP[5:3] | 000 <sub>B</sub> | WL = 4 | | RL | MR2 OP[2:0] | 000 <sub>B</sub> | RL = 6, nRTP=8 | | nWR | MR1 OP[6:4] | 000 <sub>B</sub> | nWR = 6 | | DBI-WR/RD | MR3 OP[7:6] | 00 <sub>B</sub> | Write & Read DBI are disabled | | CA ODT | MR11 OP[6:4] | 000 <sub>B</sub> | CA ODT is disabled | | DQ ODT | MR11 OP[2:0] | 000 <sub>B</sub> | DQ ODT is disabled | | V <sub>REF</sub> (CA) Setting | MR12 OP[6] | 1 <sub>B</sub> | V <sub>REF</sub> (CA) Range[1] enabled | | V <sub>RFF</sub> (CA) Value | MR12 OP[5:0] | 001101 <sub>B</sub> | Range1 : 27.2% of V <sub>DDQ</sub> for LPDDR4 | | VREF(O/I) Value | | 011101 <sub>B</sub> | Range1 : 50.3% of V <sub>DDQ</sub> for LPDDR4X | | V <sub>REF</sub> (DQ) Setting | MR14 OP[6] | 1 <sub>B</sub> | V <sub>REF</sub> (DQ) Range[1] enabled | | V <sub>RFF</sub> (DQ) Value | MR14 OP[5:0] | 001101 <sub>B</sub> | Range1 : 27.2% of V <sub>DD2</sub> for LPDDR4 | | TREF(= Q) Tailor | 31 [0.0] | 011101 <sub>B</sub> | Range1 : 50.3% of V <sub>DDQ</sub> for LPDDR4X | #### 3.3.1 Voltage Ramp and Device Initialization The following sequence shall be used to power up the LPDDR4 device. Unless specified otherwise, these steps are mandatory. Note that the power-up sequence of all channels must proceed simultaneously. 1. While applying power (after Ta), RESET\_n is recommended to be LOW (≤0.2 x V<sub>DD2</sub>) and all other inputs must be between VILmin and VIHmax. The device outputs remain at High-Z while RESET\_n is held LOW. Power supply voltage ramp requirements are provided in Table 3.3. V<sub>DD1</sub> must ramp at the same time or earlier than V<sub>DD2</sub>. V<sub>DD2</sub> must ramp at the same time or earlier than V<sub>DDQ</sub>. Table 3.3 — Voltage Ramp Conditions | | Table of Totage Hamp Contactions | | | | | | | |---------------|----------------------------------------------------------------|--|--|--|--|--|--| | After | Applicable Conditions | | | | | | | | Ta is reached | V <sub>DD1</sub> must be greater than V <sub>DD2</sub> | | | | | | | | | V <sub>DD2</sub> must be greater than V <sub>DDQ</sub> - 200mV | | | | | | | - NOTE 1 Ta is the point when any power supply first reaches 300mV. - NOTE 2 Voltage ramp conditions in Table 4 apply between Ta and power-off (controlled or uncontrolled). - NOTE 3 Tb is the point at which all supply and reference voltages are within their defined ranges. - NOTE 4 Power ramp duration tINIT0 (Tb-Ta) must not exceed 20ms. - NOTE 5 The voltage difference between any of V<sub>SS</sub> and V<sub>SSO</sub> pins must not excess 100mV. - Following the completion of the voltage ramp (Tb), RESET\_n must be maintained LOW. DQ, DMI, DQS\_t and DQS\_c voltage levels must be between V<sub>SSQ</sub> and V<sub>DDQ</sub> during voltage ramp to avoid latch-up. CKE, CK\_t, CK\_c, CS\_n and CA input levels must be between V<sub>SS</sub> and V<sub>DD2</sub> during voltage ramp to avoid latch-up. - 3. Beginning at Tb, RESET\_n must remain LOW for at least tINIT1(Tc), after which RESET\_n can be deasserted to HIGH(Tc). At least 10ns before RESET\_n de-assertion, CKE is required to be set LOW. All other input signals are "Don't Care". ### IS43/46LQ32640A, IS43/46LQ32640AL - 4. After RESET\_n is de-asserted(Tc), wait at least tINIT3 before activating CKE. Clock(CK\_t,CK\_c) is required to be started and stabilized for tINIT4 before CKE goes active(Td). CS is required to be maintained LOW when controller activates CKE. - 5. After setting CKE high, wait minimum of tINIT5 to issue any MRR or MRW commands(Te). For both MRR and MRW commands, the clock frequency must be within the range defined for tCKb. Some AC parameters (for example, tDQSCK) could have relaxed timings (such as tDQSCKb) before the system is appropriately configured. - 6. After completing all MRW commands to set the Pull-up, Pull-down and Rx termination values, the DRAM controller can issue ZQCAL Start command to the memory(Tf). This command is used to calibrate VOH level and output impedance over process, voltage and temperature. In systems where more than one LPDDR4 DRAM devices share one external ZQ resistor, the controller must not overlap the ZQ calibration sequence of each LPDDR4 device. ZQ calibration sequence is completed after tZQCAL (Tg) and the ZQCAL Latch command must be issued to update the DQ drivers and DQ+CA ODT to the calibrated values. - 7. After tZQLAT is satisfied (Th) the command bus (internal V<sub>REF</sub>(CA), CS, and CA) should be trained for high-speed operation by issuing an MRW command (Command Bus Training Mode). This command is used to calibrate the device's internal V<sub>REF</sub> and align CS/CA with CK for high-speed operation. The LPDDR4 device will power-up with receivers configured for low-speed operations, and V<sub>REF</sub>(CA) set to a default factory setting. Normal device operation at clock speeds higher than tCKb may not be possible until command bus training has been completed. - NOTE: The command bus training MRW command uses the CA bus as inputs for the calibration data stream, and outputs the results asynchronously on the DQ bus. See 4.25, (item 1.), MRW for information on how to enter/exit the training mode. - 8. After command bus training, DRAM controller must perform write leveling. Write leveling mode is enabled when MR2 OP[7] is high (Ti). See 4.27, Mode Register Write-WR Leveling Mode, for detailed description of write leveling entry and exit sequence. In write leveling mode, the DRAM controller adjusts write DQS\_t/\_c timing to the point where the LPDDR4 device recognizes the start of write DQ data burst with desired write latency. - 9. After write leveling, the DQ Bus (internal V<sub>REF</sub>(DQ), DQS, and DQ) should be trained for high-speed operation using the MPC training commands and by issuing MRW commands to adjust V<sub>REF</sub>(DQ)(Tj). The LPDDR4 device will power-up with receivers configured for low-speed operations and V<sub>REF</sub>(DQ) set to a default factory setting. Normal device operation at clock speeds higher than tCKb should not be attempted until DQ Bus training has been completed. The MPC Read Calibration command is used together with MPC FIFO Write/Read commands to train DQ bus without disturbing the memory array contents. See DQ Bus Training section for detailed DQ Bus Training sequence. - 10. At Tk the LPDDR4 device is ready for normal operation, and is ready to accept any valid command. Any more registers that have not previously been set up for normal operation should be written at this time. Integrated Silicon Solution, Inc. — www.issi.com Rev. A 05/15/2023 Table 3.4 — Initialization Timing Parameters | Parameter | Value | | | Comment | | | | | |-----------|-----------------|-----------|------|-----------------------------------------------------------|--|--|--|--| | rarameter | Min | Max | Unit | Comment | | | | | | tINIT0 | - | 20 | ms | Maximum voltage-ramp time | | | | | | tINIT1 | 200 | - | us | Minimum RESET_n LOW time after completion of voltage ramp | | | | | | tINIT2 | 10 | - | ns | Minimum CKE low time before RESET_n high | | | | | | tINIT3 | 2 | - | ms | Minimum CKE low time after RESET_n high | | | | | | tINIT4 | 5 | - | tCK | Minimum stable clock before first CKE high | | | | | | tINIT5 | 2 | - | us | Minimum idle time before first MRW/MRR command | | | | | | tZQCAL | 1 | - | us | ZQ calibration time | | | | | | tZQLAT | Max(30ns, 8tCK) | - | ns | ZQCAL latch quiet time. | | | | | | tCKb | Note *1,2 | Note *1,2 | ns | Clock cycle time during boot | | | | | NOTE 1 Min tCKb guaranteed by DRAM test is 18ns. NOTE 2 The system may boot at a higher frequency than dictated by min tCKb. The higher boot frequency is system dependent. #### 3.3.2 Reset Initialization with Stable Power The following sequence is required for RESET at no power interruption initialization. - Assert RESET\_n below 0.2 x V<sub>DD2</sub> anytime when reset is needed. RESET\_n needs to be maintained for minimum tPW\_RESET. CKE must be pulled LOW at least 10 ns before de-asserting RESET\_n. - 2. Repeat steps 4 to 10 in "Voltage Ramp and Device Initialization" section. Table 3.5 — Reset Timing Parameter | Parameter | Value | | | Comment | | |-----------|-------|-----|------|---------------------------------------------------------------------|--| | Farameter | Min | Max | Unit | Comment | | | tPW_RESET | 100 | - | ns | Minimum RESET_n low Time for Reset Initialization with stable power | | #### 3.3.3 Power-off Sequence The following procedure is required to power off the device. While powering off, CKE must be held LOW ( $\leq$ 0.2 X V<sub>DD2</sub>) and all other inputs must be between VILmin and VIHmax. The device outputs remain at High-Z while CKE is held LOW. DQ, DMI, DQS\_t and DQS\_c voltage levels must be between V<sub>SSQ</sub> and V<sub>DDQ</sub> during voltage ramp to avoid latch-up. RESET\_n, CK\_t, CK\_c, CS and CA input levels must be between V<sub>SS</sub> and V<sub>DD2</sub> during voltage ramp to avoid latch-up. Tx is the point where any power supply drops below the minimum value specified. Tz is the point where all power supplies are below 300mV. After TZ, the device is powered off. Table 3.6 — Power Supply Conditions | After | Applicable Conditions | | | | | | | |-----------|-----------------------------------------------------------------|--|--|--|--|--|--| | Tx and Tz | V <sub>DD1</sub> must be greater than V <sub>DD2</sub> | | | | | | | | | V <sub>DD2</sub> must be greater than V <sub>DDQ</sub> - 200 mV | | | | | | | The voltage difference between any of $V_{SS}$ , $V_{SSQ}$ pins must not exceed 100 mV. ## 3.3.4 Uncontrolled Power-Off Sequence When an uncontrolled power-off occurs, the following conditions must be met: At Tx, when the power supply drops below the minimum values specified, all power supplies must be turned off and all power supply current capacity must be at zero, except any static charge remaining in the system. After Tz (the point at which all power supplies first reach 300 mV), the device must power off. During this period the relative voltage between power supplies is uncontrolled. $V_{DD1}$ and $V_{DD2}$ must decrease with a slope lower than 0.5 V/µs between Tx and Tz. An uncontrolled power-off sequence can occur a maximum of 400 times over the life of the device. Table 3.7 — Timing Parameters Power Off | Symbol | Value | | | Comment | | | |--------|--------|---------|---|---------|-----------------------------|--| | | Symbol | Min Max | | Unit | Comment | | | | tPOFF | - | 2 | S | Maximum Power-off ramp item | | # 3.4 Mode Register Definition Table 3.8 shows the mode registers fdrPDDR4/LPDDR4X SDRAM. Each register is denoted as "R" if it can be read but not written, "W" if it can be written but not read, and "R/W" if it can be read and written. A Mode Register Read command is used to read a mode register. A Mode Register Write command is used to write a mode register. Table 3.8 — Mode Register Assignment in LPDDR4/LPDDR4X SDRAM | MR# | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | | |----------|----------------------------|------------------------------------------|--------------|--------------------|-----------------------|----------|------------------------|----------|--| | 0 | RFU | RFU | RFU | | ZQI | RFU | RFU | Refresh | | | | | | | | | | | mode | | | 1 | RPST | M/I O | nWR (for AP) | 14/1 | RD-PRE | WR-PRE | | BL | | | 2 | WR Lev | WLS | | WL | | DDDD | RL | 511.641 | | | 3 | DBI-WR<br>TUF | DBI-RD | al Offset | PDDS<br>PPRE | DE | PPRP | WR PST<br>Refresh Rate | PU-CAL | | | 4<br>5 | TUF | merma | ai Oliset | | RFU<br>anufacturer ID | | Reliesh Rate | | | | 6 | | | | | on ID-1 | | | | | | 7 | | | | | on ID-2 | | | | | | 8 | IO W | /idth | | | nsity | | Tv | ре | | | 9 | | | | | ic Test Register | | 1 . , | po | | | 10 | | | | RFU | | | | ZQ-Reset | | | 11 | Reserved | | CA ODT | | Reserved | | DQ ODT | | | | 12 | RFU | VR-CA | | | V <sub>REF</sub> | -(CA) | | | | | 13 | FSP-OP | FSP-WR | DMD | RRO | VRCG | VRO | RPT | CBT | | | 14 | RFU | VR(dq) | | l | $V_{REF}$ | (DQ) | 1 | <u> </u> | | | 15 | | | Lower | Byte Invert Reg | ister for DQ Cal | ibration | | | | | 16 | | | | PASR B | ank Mask | | | | | | 17 | | | | | gment Mask | | | | | | 18 | | | | | or Count - LSB | | | | | | 19 | DQS Oscillator Count - MSB | | | | | | | | | | 20 | | | Upper- | | ister for DQ Cal | ibration | | | | | 21 | | | | | FU | T | 222.07 | | | | 22 | RF | J | ODTD-CA | ODTE-CS | ODTE-CK | 200 | SOC ODT | | | | 23 | | | | JQS interval time | er run time settii | ng<br>I | | | | | 24 | TRR Mode | | TRR Mode BAr | | Unlimited<br>MAC | | MAC Value | | | | 25 | | | | | esource | | | | | | 26 | | | | | FU | | | | | | 27<br>28 | | | | | FU<br>FU | | | | | | 29 | | | | | FU<br>FU | | | | | | 30 | | | Resi | | ı - SDRAM will iç | anore | | | | | 31 | Bytemode V | ref Selection | 1,03 | 5 54 TOT 100tillig | | FU | | | | | 32 | , v | | DQ ( | Calibration Patte | rn "A" (default = | | | | | | 33 | | | | | FU ` | , | | | | | 34 | | | | | FU | | | | | | 35 | | | | R | FU | | | | | | 36 | | | | R | FU | | | | | | 37 | | | | | FU | | | | | | 38 | | | | | FU | | | | | | 39 | | Reserved for testing - SDRAM will ignore | | | | | | | | | 40 | | | DQ C | Calibration Patte | rn "B" (default = | 3CH) | | | | ### 3.4.1 MR0 Register Information (MA $[5:0] = 00_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|-------|-------|-------|-------|-----------------|-----------------| | RFU | RFU | RFU | RZ | ZQI | RFU | Latency<br>Mode | Refresh<br>mode | | Function | Register<br>Type | Operand | Data | Notes | |-----------------------------------------|--------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | Refresh mode | | OP[0] | 0 <sub>B</sub> : Both legacy and modified<br>refresh mode supported<br>1 <sub>B</sub> : Only modified refresh mode supported | | | Latency mode | Pood only | OP[1] | 0 <sub>B</sub> : Device supports normal latency<br>1 <sub>B</sub> : Device supports byte mode latency | 5,6 | | RZQI<br>(Built-in Self-Test for<br>RZQ) | t-in Self-Test for | | 00 <sub>B</sub> : RZQ Self-Test Not Supported 01 <sub>B</sub> : ZQ pin may connect to V <sub>SSQ</sub> or float 10 <sub>B</sub> : ZQ-pin may short to V <sub>DDQ</sub> 11 <sub>B</sub> : ZQ-pin Self-Test Completed, no error condition detected (ZQ-pin may not connect to V <sub>SSQ</sub> or float, nor short to V <sub>DDQ</sub> ) | 1,2,3, | NOTE 1 RZQI MR value, if supported, will be valid after the following sequence: - a. Completion of MPC ZQCAL Start command to either channel. - Completion of MPC ZQCAL Latch command to either channel then tZQLAT is satisfied. RZQI value will be lost after Reset. NOTE 2 If the ZQ-pin is connected to $V_{SSQ}$ to set default calibration, OP[4:3] shall be set to 01B. If the ZQ-pin is not connected to VSSQ, either OP[4:3] = $01_B$ or OP[4:3] = $10_B$ might indicate might indicate a ZQ-pin assembly error. It is recommended that the assembly error is corrected. NOTE 3 In the case of possible assembly error, the LPDDR4-SDRAM device will default to factory trim settings for RON, and will ignore ZQ Calibration commands. In either case, the device may not function as intended. NOTE 4 If ZQ Self-Test returns OP[4:3] = $11_B$ , the device has detected a resistor connected to the ZQ-pin. However, this result cannot be used to validate the ZQ resistor value or that the ZQ resistor tolerance meets the specified limits (i.e., $240 \Omega \pm 1\%$ ). NOTE 5 See byte mode addendum spec for byte mode latency details. NOTE 6 Byte mode latency for 2Ch. x16 device is only allowed when it is stacked in a same package with byte mode device. ### 3.4.2 MR1 Register Information (MA[5:0] = 01<sub>H</sub>) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|--------------|-------|--------|--------|-------|-------| | RPST | 1 | nWR (for AP) | ) | RD-PRE | WR-PRE | В | L | | Function | Register<br>Type | Operand | Data | Notes | |----------------------------------------------------------|--------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | BL<br>(Burst Length) | | OP[1:0] | 00 <sub>B</sub> : BL=16 Sequential (default) 01 <sub>B</sub> : BL=32 Sequential 10 <sub>B</sub> : BL=16 or 32 Sequential (on-the-fly) All Others: Reserved | 1,5,6 | | WR-PRE<br>(WR Pre-amble Length) | | OP[2] | 0 <sub>B</sub> : Reserved<br>1 <sub>B</sub> : WR Pre-amble = 2*tCK | 5,6 | | RD-PRE<br>(RD Pre-amble Type) | | OP[3] | 0 <sub>B</sub> : RD Pre-amble = Static (default) 1 <sub>B</sub> : RD Pre-amble = Toggle | 3,5,6 | | nWR<br>(Write-Recovery for Auto-<br>Pre-charge commands) | Write-only OP[6:4] | | 000 <sub>B</sub> : nWR = 6 (default)<br>001 <sub>B</sub> : nWR = 10<br>010 <sub>B</sub> : nWR = 16<br>011 <sub>B</sub> : nWR = 20<br>100 <sub>B</sub> : nWR = 24<br>101 <sub>B</sub> : nWR = 30<br>110 <sub>B</sub> : nWR = 34<br>111 <sub>B</sub> : nWR = 40 | 2,5,6 | | RPST<br>(RD Post-Amble Length) | | OP[7] | 0 <sub>B</sub> : RD Post-amble = 0.5*tCK (default)<br>1 <sub>B</sub> : RD Post-amble = 1.5*tCK | 4,5,6 | - 1. Burst length on-the-fly can be set to either BL=16 or BL=32 by setting the "BL" bit in the command operands. See the Command Truth Table. - 2. The programmed value of nWR is the number of clock cycles the LPDDR4-SDRAM device uses to determine the starting point of an internal Pre-charge operation after a Write burst with AP (auto-pre-charge) enabled. (Ref. See Latency Code Frequency Table for allowable Frequency Ranges for RL/WL/nWR, available in next revision of this document.<sup>1</sup>) - 3. For Read operations this bit must be set to select between a "toggling" preamble and a "Non-toggling" Preamble. See 4.5, Read Preamble and Postamble, for a drawing of each type of preamble. - 4. OP[7] provides an optional READ post-amble with an additional rising and falling edge of DQS\_t. The optional postamble cycle is provided for the benefit of certain memory controllers. - 5. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. Only the registers for the set point determined by the state of the FSP-WR bit (MR13 OP[6]) will be written to with an MRW command to this MR address, or read from with an MRR command to this address. - 6. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. The device will operate only according to the values stored in the registers for the active set point, i.e., the set point determined by the state of the FSP-OP bit (MR13 OP[7]). The values in the registers for the inactive set point will be ignored by the device, and may be changed without affecting device operation. Table 3.09 — Burst Sequence for READ | | 32 | | | | | 1F | 13 | 17 | 11B | Ŀ | 3 | 7 | В | |-----------------------------------------------|----------------------|----|----|----------|---|----------|------|------|------|------|-----|-----|------| | | 31 3 | | | | | 1E 1 | 12 1 | 16 1 | 1A 1 | E | 2 3 | 2 9 | A E | | | 30 3 | | | | | 1D 1 | 11 1 | 15 1 | 19 1 | D I | 1 | 3 | 6 | | | 29 3 | | | | | 1C 1 | 10 | 14 1 | 18 1 | C ] | 0 | 4 | 8 | | | 28 2 | | | | | 1B 1 | 1F 1 | 13 1 | 17 1 | В | F | 3 | 7 | | | 27 2 | | | | | 1A 1 | 1E 1 | 12 1 | 16 1 | [ Y | E | 2 | 9 | | | 26 2 | | | | | 19 1 | 1D 1 | 11 | 15 1 | 6 | D [ | 1 | ı, | | | 25 2 | | | | | 18 1 | 1C 1 | 10 | 14 1 | 8 | C ] | 0 | 4 | | | 24 2 | | | | | 17 1 | 1B 1 | 1F | 13 | 7 | В | F | 3 | | | 23 | | | | | 16 | 1A 1 | 1E | 12 | 9 | A | H | 2 | | | 22 2 | | | | | 15 | 19 1 | 1D 1 | 11 | 2 | 6 | D | 1 | | e | 21 | | | | | 14 | 18 | 1C 1 | 10 | 4 | 8 | C | 0 | | dneu | 20 | | | | | 13 | 17 | 1B | 1F | 3 | 7 | В | Ŧ | | ess Se | 19 | | | | | 12 | 16 | 1A 1 | 1E 1 | 2 | 9 | V | E | | Addr | 18 | | | | | 11 | 15 | 19 1 | 1D 1 | 1 | 2 | 6 | D | | urst | 17 | | | | | 10 | 14 | 18 | 1C 1 | 0 | 4 | 8 | C | | and B | 16 | F | 3 | 7 | В | H | 3 | 7 | B 1 | 1F | 13 | 17 | 118 | | nber | 15 | E | 2 | 9 | V | H | 2 | 9 | A | 1E 1 | 12 | 16 | 1A 1 | | unN a | 14 | D | 1 | w | 6 | Q | 1 | 5 | 6 | 1D 1 | 11 | 15 | 19 | | Cycle | 13 | С | 0 | 4 | 8 | ၁ | 0 | 4 | 8 | 1C 1 | 10 | 14 | 18 | | Burst Cycle Number and Burst Address Sequence | 12 | В | F | 3 | 7 | В | F | 3 | 7 | 118 | 1F | 13 | 17 | | - | 11 | A | E | 7 | 9 | V | E | 2 | 9 | 1A | 1E | 12 | 16 | | | 10 | 6 | D | 1 | w | 6 | D | 1 | 2 | 19 | 11) | 11 | 15 | | | 6 | 8 | С | 0 | 4 | <b>∞</b> | C | 0 | 4 | 18 | 1C | 10 | 14 | | | 8 | 7 | В | F | 3 | 7 | В | F | 3 | 17 | 1B | 1F | 13 | | | 7 | 9 | A | H | 2 | 9 | A | E | 2 | 16 | 14 | 1E | 12 | | | 9 | S | 6 | D | 1 | r. | 6 | D | 1 | 15 | 19 | 1D | 11 | | | 2 | 4 | 8 | С | 0 | 4 | 8 | C | 0 | 14 | 18 | 1C | 10 | | | 4 | 3 | 7 | В | H | 3 | 7 | В | F | 13 | 17 | 1B | 11 | | | 3 | 2 | 9 | V | 田 | 2 | 9 | A | E | 12 | 16 | 14 | 1E | | | 2 | 1 | S. | 6 | D | 1 | S | 6 | D | 11 | 15 | 19 | 1D | | | 1 | 0 | 4 | <b>∞</b> | ၁ | 0 | 4 | 8 | С | 10 | 14 | 18 | 1C | | 5 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 5 | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 3 | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | 73 | 3 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | C4 C3 | , | Λ | Λ | Λ | Λ | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | - | Burst<br>Type<br>SEQ | | | | | C | 226 | | | | | | | | Burst | Length | 16 | | | | | | | ; | | | | | 1. C0-C1 are assumed to be '0', and are not transmitted on the command bus. 2. The starting burst address is on 64-bit (4n) boundaries. Table 3.10 — Burst Sequence for Write | | 32 | | 1F | |-----------------------------------------------|-------------|--------------|----------------------------------| | | 31 | | | | | 30 | | 1D | | | 50 | | 1C | | | | | 14 15 16 17 18 19 1A 1B 1C 1D 1E | | | 27 28 | | 14 | | | 56 | | 19 | | | 25 | | 18 | | | 24 25 | | 17 | | | 23 | | 16 | | | 22 23 | | 15 | | ence | 21 | | 14 | | Seque | 20 | | 3 | | Burst Cycle Number and Burst Address Sequence | 19 20 21 | | 12 | | t Ade | 15 16 17 18 | | F 10 11 | | Burs | 11 | | 01 | | r and | 16 | F | Я | | umbe | 15 | $\mathbf{H}$ | $\mathbf{H}$ | | cle N | 14 | Q | D E | | st Cy | 11 12 13 14 | С | C | | Bur | 12 | В | В | | | 11 | A | A | | | 10 | 6 | 6 | | | 6 | 8 | 8 | | | 8 | 7 | 7 | | | 7 | 9 | 9 | | | 9 | S | ĸ | | | w | 4 | 4 | | | 4 | 3 | 3 | | | 3 | 2 | 2 | | | 2 | 1 | 1 | | | 1 | 0 | 0 | | 5 | 3 | 0 | 0 | | 5 | 5 | 0 | 0 | | $\mathcal{E}$ | 5 | 0 | 0 | | C4 C3 C3 | 3 | 0 | 0 | | 7 | 5 | > | 0 | | Burst | Type | SEQ | SEQ | | urst | ength | 16 | 32 | 1. C0-C1 are assumed to be '0', and are not transmitted on the command bus. 2. The starting burst address is on 64-bit (4n) boundaries. 3. C2-C3 shall be set to '0' for all Write operations. # 3.4.3 MR2 Register Information (MA[5:0] = $02_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |--------|-------|-------|-------|-------|-------|-------|-------| | WR Lev | WLS | | WL | | | RL | | | Function | Register | Operand | Data | Notes | |----------------------------|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | RL<br>(Read latency) | Type | OP[2:0] | RL & nRTP for DBI-RD Disabled (MR3 OP[6]=0 <sub>B</sub> ) 000 <sub>B</sub> : RL=6, nRTP = 8 (Default) 001 <sub>B</sub> : RL=10, nRTP = 8 010 <sub>B</sub> : RL=14, nRTP = 8 011 <sub>B</sub> : RL=20, nRTP = 8 100 <sub>B</sub> : RL=24, nRTP = 10 101 <sub>B</sub> : RL=28, nRTP = 12 110 <sub>B</sub> : RL=32, nRTP = 14 111 <sub>B</sub> : RL=36, nRTP = 16 RL & nRTP for DBI-RD Enabled (MR3 OP[6]=1 <sub>B</sub> ) 000 <sub>B</sub> : RL=6, nRTP = 8 001 <sub>B</sub> : RL=12, nRTP = 8 010 <sub>B</sub> : RL=16, nRTP = 8 011 <sub>B</sub> : RL=22, nRTP = 8 100 <sub>B</sub> : RL=23, nRTP = 10 101 <sub>B</sub> : RL=32, nRTP = 10 101 <sub>B</sub> : RL=36, nRTP = 12 110 <sub>B</sub> : RL=36, nRTP = 14 111 <sub>B</sub> : RL=36, nRTP = 14 | 1,3,4 | | WL<br>(Write latency) | Write-only | | WL Set "A" (MR2 OP[6]=0 <sub>B</sub> ) 000 <sub>B</sub> : WL=4 (Default) 001 <sub>B</sub> : WL=6 010 <sub>B</sub> : WL=8 011 <sub>B</sub> : WL=10 100 <sub>B</sub> : WL=12 101 <sub>B</sub> : WL=14 110 <sub>B</sub> : WL=16 111 <sub>B</sub> : WL=18 WL Set "B" (MR2 OP[6]=1 <sub>B</sub> ) 000 <sub>B</sub> : WL=4 001 <sub>B</sub> : WL=8 010 <sub>B</sub> : WL=12 011 <sub>B</sub> : WL=18 100 <sub>B</sub> : WL=12 111 <sub>B</sub> : WL=18 100 <sub>B</sub> : WL=21 | 1,3,4 | | WLS<br>(Write Latency Set) | | OP[6] | 111 <sub>B</sub> : WL=34<br>0 <sub>B</sub> : WL Set "A" (default)<br>1 <sub>B</sub> : WL Set "B" | 1,3,4 | | WR LEV<br>(Write Leveling) | | OP[7] | 0 <sub>B</sub> : Disabled (default)<br>1 <sub>B</sub> : Enabled | 2 | ### IS43/46LQ32640A, IS43/46LQ32640AL #### Notes: - 1. (Ref. See Latency Code Frequency Table for allowable Frequency Ranges for RL/WL/nWR/nRTP, available in next revision of this document). - 2. After a MRW to set the Write Leveling Enable bit (OP[7]=1B), the device remains in the MRW state until another MRW command clears the bit (OP[7]=0B). No other commands are allowed until the Write Leveling Enable bit is cleared. - 3. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. Only the registers for the set point determined by the state of the FSP-WR bit (MR13 OP[6]) will be written to with an MRW command to this MR address, or read from with an MRR command to this address. - 4. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. The device will operate only according to the values stored in the registers for the active set point, i.e., the set point determined by the state of the FSP-OP bit (MR13 OP[7]). The values in the registers for the inactive set point will be ignored by the device, and may be changed without affecting device operation. Table 3.11: Frequency Ranges for RL, WL, nWR, and nRTP Settings | READ L | READ Latency | | Latency | | | Lower | Upper | | | |--------|--------------|-------|---------|-------------|------|------------------------|------------------------|-------|-------| | No DBI | w/DBI | Set A | Set B | <i>n</i> WR | nRTP | Frequency<br>Limit (>) | Frequency<br>Limit( ≤) | Units | Notes | | 6 | 6 | 4 | 4 | 6 | 8 | 10 | 266 | MHz | 1–7 | | 10 | 12 | 6 | 8 | 10 | 8 | 266 | 533 | | | | 14 | 16 | 8 | 12 | 16 | 8 | 533 | 800 | | | | 20 | 22 | 10 | 18 | 20 | 8 | 800 | 1066 | | | | 24 | 28 | 12 | 22 | 24 | 10 | 1066 | 1333 | | | | 28 | 32 | 14 | 26 | 30 | 12 | 1333 | 1600 | | | | 32 | 36 | 16 | 30 | 34 | 14 | 1600 | 1866 | ] | | | 36 | 40 | 18 | 34 | 40 | 16 | 1866 | 2133 | | | - 1. The device should not be operated at a frequency above the upper frequency limit or below the lower frequency limit shown for each RL, WL, or *n*WR value. - DBI for READ operations is enabled in MR3 OP[6]. When MR3 OP[6] = 0, then the "No DBI" column should be used for READ latency. When MR3 OP[6] = 1, then the "w/DBI" column should be used for READ latency. - 3. WRITE latency set A and set B are determined by MR2 OP[6]. When MR2 OP[6] = 0, then WRITE latency set A should be used. When MR2 OP[6] = 1, then WRITE latency set B should be used. - 4. The programmed value for nRTP is the number of clock cycles the device uses to determine the starting point of an internal PRECHARGE operation after a READ burst with AP (auto precharge) enabled. It is determined by RU( tRTP)\*CK). - 5. The programmed value of *n*WR is the number of clock cycles the device uses to determine the starting point of an internal PRECHARGE operation after a WRITE burst with AP (auto precharge) enabled. It is determined by RU( <sup>t</sup>WR/<sup>t</sup>CK). - 6. *n*RTP shown in this table is valid for BL16 only. For BL32, the device will add 8 clocks to the *n*RTP value before starting a precharge. - 7. If the operating frequency is between 10MHz and 533MHz, it is required that Write Latency ≥ 8 during ODTLon or ODTLoff transitions. ### 3.4.4 MR3 Register Information (MA[5:0] = $03_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |--------|--------|-------|-------|-------|-------|--------|--------| | DBI-WR | DBI-RD | | PDDS | | PPRP | WR PST | PU-CAL | | Function | Register<br>Type | Operand | Data | Notes | | |-------------------------------------------------|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--| | PU-Cal (LPDDR4)<br>(Pull-up Calibration Point) | | OP[0] | 0 <sub>B</sub> : V <sub>DDQ</sub> /2.5<br>1 <sub>B</sub> : V <sub>DDQ</sub> /3 (default) | 1,4 | | | PU-Cal (LPDDR4X)<br>(Pull-up Calibration Point) | | OP[0] | 0 <sub>B</sub> : V <sub>DDQ</sub> x 0.6<br>1 <sub>B</sub> : V <sub>DDQ</sub> x 0.5 (default) | 1,4 | | | WR PST(WR Post-Amble Length) | | OP[1] | 0 <sub>B</sub> : WR Post-amble = 0.5*tCK (default) 1 <sub>B</sub> : WR Post-amble = 1.5*tCK(Vendor specific function) | 2,3,5 | | | Post Package Repair<br>Protection | | OP[2] | OP[2] 0 <sub>B</sub> : PPR protection disabled (default) 1 <sub>B</sub> : PPR protection enabled | | | | PDDS<br>(Pull-Down Drive Strength) | Write-only | OP[5:3] | 000 <sub>B</sub> : RFU<br>001 <sub>B</sub> : RZQ/1<br>010 <sub>B</sub> : RZQ/2<br>011 <sub>B</sub> : RZQ/3<br>100 <sub>B</sub> : RZQ/4<br>101 <sub>B</sub> : RZQ/5<br>110 <sub>B</sub> : RZQ/6 (default)<br>111 <sub>B</sub> : Reserved | 1,2,3 | | | DBI-RD<br>(DBI-Read Enable) | | OP[6] | 0 <sub>B</sub> : Disabled (default) 1 <sub>B</sub> : Enabled | | | | DBI-WR<br>(DBI-Write Enable) | | OP[7] | 0 <sub>B</sub> : Disabled (default)<br>1 <sub>B</sub> : Enabled | 2,3 | | - 1. All values are "typical". The actual value after calibration will be within the specified tolerance for a given voltage and temperature. Re-calibration may be required as voltage and temperature vary. - 2. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. Only the registers for the set point determined by the state of the FSP-WR bit (MR13 OP[6]) will be written to with an MRW command to this MR address, or read from with an MRR command to this address. - 3. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. The device will operate only according to the values stored in the registers for the active set point, i.e., the set point determined by the state of the FSP-OP bit (MR13 OP[7]). The values in the registers for the inactive set point will be ignored by the device, and may be changed without affecting device operation. - 4. For Dual-Channel devices, PU-CAL setting is required as the same value for both Ch.A and Ch.B before issuing ZQ Cal start command. - 5. Refer to the supplier data sheet for vender specific function. 1.5\*tCK apply > 1.6GHz clock. - 6. If MR3 OP[2] is set to 1b then PPR protection mode is enabled. The PPR Protection bit is a sticky bit and can only be set to 0b by a power on reset. - MR4 OP[4] controls entry to PPR Mode. If PPR protection is enabled then DRAM will not allow writing of 1 to MR4 OP[4]. ## 3.4.5 MR4 Register Information (MA[5:0] = $04_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|--------|----------------|-------|-------|-------|--------------|-------| | TUF | Therma | Thermal Offset | | RFU | | Refresh Rate | | | Function | Register<br>Type | Operand | Data | Notes | |----------------------------------------------|---------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Refresh Rate | Read | OP[2:0] | 000 <sub>B</sub> : SDRAM Low temperature operating limit exceeded 001 <sub>B</sub> : 4x refresh 010 <sub>B</sub> : 2x refresh 011 <sub>B</sub> : 1x refresh (default) 100 <sub>B</sub> : 0.5x refresh 101 <sub>B</sub> : 0.25x refresh, no de-rating 110 <sub>B</sub> : 0.25x refresh, with de-rating 111 <sub>B</sub> : SDRAM High temperature operating limit exceeded | 1,2,3,4,<br>7,8,9 | | PPRE<br>(Post-package repair<br>entry/exit) | (Post-package repair Write OP[4 | | 0 <sub>B</sub> : Exit PPR mode (default) 1 <sub>B</sub> : Enter PPR mode | 5,9 | | Thermal Offset<br>(Vender Specific Function) | Write OP16:5 | | 00 <sub>B</sub> : No offset, 0~5°C gradient (default) 01 <sub>B</sub> : 5°C offset, 5~10°C gradient 10 <sub>B</sub> : 10°C offset, 10~15°C gradient 11 <sub>B</sub> : Reserved | 10 | | TUF (Temperature Update Flag) Read OP[ | | OP[7] | 0 <sub>B</sub> : No change in OP[2:0] since last MR4 read (default) 1 <sub>B</sub> : Change in OP[2:0] since last MR4 read | 6,7,8 | - 1. The refresh rate for each MR4-OP[2:0] setting applies to tREFI, tREFIpb, and tREFW. OP[2:0]=011<sub>B</sub> corresponds to a device temperature of 85°C. Other values require either a longer (2x, 4x) refresh interval at lower temperatures, or a shorter (0.5x, 0.25x) refresh interval at higher temperatures. If OP[2]=1<sub>B</sub>, the device temperature is greater than 85 °C. - 2. At higher temperatures (>85 °C), AC timing derating may be required. If derating is required the LPDDR4-SDRAM will set $OP[2:0]=110_B$ . See derating timing requirements in Table 10.3. - 3. DRAM vendors may or may not report all of the possible settings over the operating temperature range of the device. Each vendor guarantees that their device will work at any temperature within the range using the refresh interval requested by their device. - 4. The device may not operate properly when OP[2:0]=000<sub>B</sub> or 111<sub>B</sub>. - 5. Post-package repair can be entered or exited by writing to OP[4]. - 6. When OP[7]=1, the refresh rate reported in OP[2:0] has changed since the last MR4 read. A mode register read from MR4 will reset OP[7] to '0'. - 7. OP[7]=0 at power-up. OP[2:0] bits are undefined at power-up. - 8. See the section on "Temperature Sensor" for information on the recommended frequency of reading MR4. - 9. OP[6:4] bits that can be written in this register. All other bits will be ignored by the DRAM during a MRW to this register. - 10. Refer to the supplier data sheet for vender specific function. # 3.4.6 MR5 Register Information (MA[5:0] = $05_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | | | |-------|------------------------|-------|-------|-------|-------|-------|-------|--|--| | | LPDDR4 Manufacturer ID | | | | | | | | | | Function | Register<br>Type | Operand | Data | Notes | |------------------------|------------------|---------|--------------------------------------|-------| | LPDDR4 Manufacturer ID | Read-only | OP[7:0] | $1B_{_{\rm H}}(00011011_{_{\rm B}})$ | | # 3.4.7 MR6 Register Information (MA[5:0] = $06_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | | |-------|---------------|-------|-------|-------|-------|-------|-------|--| | | Revision ID-1 | | | | | | | | | Function | Register<br>Type | Operand | Data | Notes | |----------------------|------------------|---------|------------------------------------------------------------------------|-------| | LPDDR4 Revision ID-1 | Read-only | OP[7:0] | 00000000 <sub>B</sub> : A-version<br>00000001 <sub>B</sub> : B-version | 1 | Notes: # 3.4.8 MR7 Register Information (MA[5:0] = $07_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | | |---------------|-------|-------|-------|-------|-------|-------|-------|--| | Revision ID-2 | | | | | | | | | | Function | Register<br>Type | Operand | Data | Notes | |----------------------|------------------|---------|------------------------------------------------------------------------|-------| | LPDDR4 Revision ID-2 | Read-only | OP[7:0] | 00000000 <sub>B</sub> : A-version<br>00000001 <sub>B</sub> : B-version | 1 | <sup>1.</sup> MR6 is vendor specific. <sup>1.</sup> MR7 is vendor specific. ### 3.4.9 MR8 Register Information (MA[5:0] = $08_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|-------|-------|-------|-------|-------|-------| | IO V | Vidth | | Den | sity | | Ту | pe | | Function | Register<br>Type | Operand | Data | Notes | |----------|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Туре | | OP[1:0] | 00 <sub>B</sub> : S16 SDRAM (16n pre-fetch)<br>All Others: Reserved | | | Density | Read-only | OP[5:2] | 0000B: 4Gb dual-channel/2Gb single-channel 0001B: 6Gb dual-channel/3Gb single-channel 0010B: 8Gb dual-channel/4Gb single-channel 0011B: 12Gb dual-channel/6Gb single-channel 0100B: 16Gb dual-channel/8Gb single-channel 0101B: 24Gb dual-channel die/12Gb single -channel die 1100B: 2Gb dual-channel die/1Gb single-channel die All others: Reserved | | | IO Width | | OP[7:6] | 00 <sub>B</sub> : x16 (per channel) All Others: Reserved | | # 3.4.10 MR9 Register Information (MA[5:0] = $09_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | | | |-------|-------------------------------|-------|-------|-------|-------|-------|-------|--|--| | | Vendor Specific Test Register | | | | | | | | | #### Notes: 1. Only 00<sub>H</sub> should be written to this register. # 3.4.11 MR10 Register Information (MA[5:0] = $0A_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|-------|-------|-------|-------|-------|-------| | RFU | | | | | | | | | Function | Register<br>Type | Operand | Data | Notes | |----------|------------------|---------|---------------------------------------------------------------------------------------------|-------| | ZQ-Reset | Write-only | OP[0] | <ul><li>0<sub>B</sub>: Normal Operation (Default)</li><li>1<sub>B</sub>: ZQ Reset</li></ul> | 1,2 | - 1. See Table 4.52, ZQCal Timing Parameters for calibration latency and timing. - 2. If the ZQ-pin is connected to $V_{DDQ}$ through $R_{ZQ}$ , either the ZQ calibration function or default calibration (via ZQ-Reset) is supported. If the ZQ-pin is connected to $V_{SS}$ , the device operates with default calibration, and ZQ calibration commands are ignored. In both cases, the ZQ connection shall not change after power is applied to the device. ## 3.4.12 MR11 Register Information (MA[5:0] = $0B_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|--------|-------|-------|-------|--------|-------| | RFU | | CA ODT | • | RFU | | DQ ODT | | | Function | Register<br>Type | Operand | Data | Notes | |----------------------------------------------------|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | DQ ODT<br>(DQ Bus Receiver On-Die-<br>Termination) | | OP[2:0] | 000 <sub>B</sub> : Disable (Default) 001 <sub>B</sub> : RZQ/1 010 <sub>B</sub> : RZQ/2 011 <sub>B</sub> : RZQ/3 100 <sub>B</sub> : RZQ/4 101 <sub>B</sub> : RZQ/5 110 <sub>B</sub> : RZQ/6 111 <sub>B</sub> : RFU | 1,2,3 | | CA ODT<br>(CA Bus Receiver On-Die-<br>Termination) | Write-only | OP[6:4] | 000 <sub>B</sub> : Disable (Default) 001 <sub>B</sub> : RZQ/1 010 <sub>B</sub> : RZQ/2 011 <sub>B</sub> : RZQ/3 100 <sub>B</sub> : RZQ/4 101 <sub>B</sub> : RZQ/5 110 <sub>B</sub> : RZQ/6 | 1,2,3 | - 1. All values are "typical". The actual value after calibration will be within the specified tolerance for a given voltage and temperature. Re-calibration may be required as voltage and temperature vary. - 2. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. Only the registers for the set point determined by the state of the FSP-WR bit (MR13 OP[6]) will be written to with an MRW command to this MR address, or read from with an MRR command to this address. - 3. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. The device will operate only according to the values stored in the registers for the active set point, i.e., the set point determined by the state of the FSP-OP bit (MR13 OP[7]). The values in the registers for the inactive set point will be ignored by the device, and may be changed without affecting device operation. ## 3.4.13 MR12 Register Information (MA[5:0] = 0C<sub>H</sub>) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|-------|-------|------------------|-------|-------|-------| | RFU | VR-CA | | | V <sub>REF</sub> | (CA) | | | | Function | Register<br>Type | Operand | Data | Notes | |----------------------------------------------------------|------------------|---------|------------------------------------------------------------------------------------------------------------------------------|---------------| | V <sub>REF</sub> (CA)<br>(V <sub>REF</sub> (CA) Setting) | Read/<br>Write | OP[5:0] | 000000 <sub>B</sub> : Thru 110010 <sub>B</sub> : See table below All Others: Reserved | 1,2,3,<br>5,6 | | VR-CA<br>(V <sub>REF</sub> (CA) Range) | | OP[6] | 0 <sub>B</sub> : V <sub>REF</sub> (CA) Range[0] enabled<br>1 <sub>B</sub> : V <sub>REF</sub> (CA) Range[1] enabled (default) | 1,2,4,<br>5,6 | - 1. This register controls the $V_{REF}(CA)$ levels for Frequency-Set-Point[1:0]. Values from either VR(ca)[0] or VR(ca)[1] may be selected by setting OP[6] appropriately. - 2. A read to this register places the contents of OP[7:0] on DQ[7:0]. Any RFU bits and unused DQ's shall be set to '0'. See the section on MRR Operation. - 3. A write to OP[5:0] sets the internal V<sub>REF</sub>(CA) level for FSP[0] when MR13 OP[6]=0<sub>B</sub>, or sets FSP[1] when MR13 OP[6]=1<sub>B</sub>. The time required for V<sub>REF</sub>(CA) to reach the set level depends on the step size from the current level to the new level. See the section on V<sub>REF</sub>(CA) training for more information. - 4. A write to OP[6] switches the LPDDR4-SDRAM between two internal $V_{REF}(CA)$ ranges. The range (Range[0] or Range[1]) must be selected when setting the $V_{REF}(CA)$ register. The value, once set, will be retained until overwritten, or until the next power-on or RESET event. - 5. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. Only the registers for the set point determined by the state of the FSP-WR bit (MR13 OP[6]) will be written to with an MRW command to this MR address, or read from with an MRR command to this address. - 6. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. The device will operate only according to the values stored in the registers for the active set point, i.e., the set point determined by the state of the FSP-OP bit (MR13 OP[7]). The values in the registers for the inactive set point will be ignored by the device, and may be changed without affecting device operation. ### 3.4.14 MR13 Register Information (MA $[5:0] = 0D_H$ ) | | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |---|--------|--------|-------|-------|-------|-------|-------|-------| | ſ | FSP-OP | FSP-WR | DMD | RRO | VRCG | VRO | RPT | CBT | | Function | Register<br>Type | Operand | Data | Notes | |--------------------------------------|------------------|---------------------------------------------------------------------------|------------------------------------------------------------------|-------| | СВТ | | OP[0] | 0 <sub>B</sub> : Normal Operation (default) | 1 | | (Command Bus Training) | | | 1 <sub>B</sub> : Command Bus Training Mode Enabled | | | RPT | | | 0 <sub>B</sub> : Disable (default) | | | (Read Preamble Training | | OP[1] | 1 <sub>B</sub> : Enable | | | Mode) | | | | | | VRO | | | 0 <sub>B</sub> : Normal operation (default) | | | (V <sub>REF</sub> Output) | | OP[2] | $1_B$ : Output the $V_{REF}(CA)$ and $V_{REF}(DQ)$ values | 2 | | ( REF Surpur) | | | on DQ bits | | | VRCG | 0.7543 | | 0 <sub>B</sub> : Normal Operation (default) | | | (V <sub>REF</sub> Current Generator) | Write-only | OP[3] 1 <sub>B</sub> : V <sub>REF</sub> Fast Response (high current) mode | | 3 | | RRO | vviite-omy | | <b>0</b> <sub>B</sub> : Disable codes 001 and 010 in MR4 OP[2:0] | 4.5 | | Refresh rate option | | OP[4] | 1 <sub>B</sub> : Enable all codes in MR4 OP[2:0] | 4, 5 | | DMD | | ODIZI | <b>0</b> <sub>B</sub> : Data Mask Operation Enabled (default) | | | (Data Mask Disable) | | OP[5] | 1 <sub>B</sub> : Data Mask Operation Disabled | 6 | | FSP-WR | | | 0 <sub>R</sub> : Frequency-Set-Point[0] (default) | | | (Frequency Set Point | | OP[6] | <b>D</b> | 7 | | Write Enable) | | | 1 <sub>B</sub> : Frequency-Set-Point [1] | | | FSP-OP | | | 0 <sub>B</sub> : Frequency-Set-Point[0] (default) | | | (Frequency Set Point | | OP[7] | 2 | 8 | | Operation Mode) | | | 1 <sub>B</sub> : Frequency-Set-Point [1] | | - 1. A write to set OP[0]=1 causes the LPDDR4-SDRAM to enter the Command Bus Training mode. When OP[0]=1 and CKE goes LOW, commands are ignored and the contents of CA[5:0] are mapped to the DQ bus. CKE must be brought HIGH before doing a MRW to clear this bit (OP[0]=0) and return to normal operation. See the Command Bus Training section for more information. - 2. When set, the LPDDR4-SDRAM will output the $V_{REF}(CA)$ and $V_{REF}(DQ)$ voltages on DQ pins. Only the "active" frequency-set-point, as defined by MR13 OP[7], will be output on the DQ pins. This function allows an external test system to measure the internal $V_{REF}$ levels. The DQ pins used for $V_{REF}$ output are vendor specific. - 3. When OP[3]=1, the $V_{REF}$ circuit uses a high-current mode to improve $V_{REF}$ settling time. - 4. MR13 OP4 RRO bit is valid only when MR0 OP0 = 1. For LPDDR4 devices with MR0 OP0 = 0, MR4 OP[2:0] bits are not dependent on MR13 OP4. - 5. When OP[4] = 0, only 001b and 010b in MR4 OP[2:0] are disabled. LPDDR4 devices must report 011b instead of 001b or 010b in this case. Controller should follow the refresh mode reported by MR4 OP[2:0], regardless of RRO setting. TCSR function does not depend on RRO setting. - 6. When enabled (OP[5]=0B) data masking is enabled for the device. When disabled (OP[5]=1B), masked write command is illegal. See 4.15, LPDDR4 Data Mask (DM) and Data Bus Inversion (DBIdc) Function. - 7. FSP-WR determines which frequency-set-point registers are accessed with MRW commands for the following functions such as $V_{REF}(CA)$ Setting, $V_{REF}(CA)$ Range, $V_{REF}(DQ)$ Setting, $V_{REF}(DQ)$ Range. For more information, refer to 4.26, Frequency Set Point. - 8. FSP-OP determines which frequency-set-point register values are currently used to specify device operation for the following functions such as V<sub>REF</sub>(CA) Setting, V<sub>REF</sub>(CA) Range, V<sub>REF</sub>(DQ) Setting, V<sub>REF</sub>(DQ) Range. For ### 3.4.15 MR14 Register Information (MA[5:0] = $0E_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|--------|-------|-------|-----------|-------|-------|-------| | RFU | VR(DQ) | | | $V_{REF}$ | (DQ) | | | | Function | Register<br>Type | Operand | Data | Notes | |----------------------------------------------------------|------------------|---------|------------------------------------------------------------------------------------------------------------------------------|---------------| | V <sub>REF</sub> (DQ)<br>(V <sub>REF</sub> (DQ) Setting) | Read/<br>Write | OP[5:0] | 000000 <sub>B</sub> : Thru 110010 <sub>B</sub> : See VREF Settings table All Others: Reserved | 1,2,3,<br>5,6 | | VR(dq)<br>(V <sub>REF</sub> (DQ) Range) | | OP[6] | 0 <sub>B</sub> : V <sub>REF</sub> (DQ) Range[0] enabled<br>1 <sub>B</sub> : V <sub>REF</sub> (DQ) Range[1] enabled (default) | 1,2,4,<br>5,6 | - 1. This register controls the $V_{REF}(DQ)$ levels for Frequency-Set-Point[1:0]. Values from either VR(DQ)[0] or VR(dq)[1] may be selected by setting OP[6] appropriately. - 2. A read (MRR) to this register places the contents of OP[7:0] on DQ[7:0]. Any RFU bits and unused DQ's shall be set to '0'. See the section on MRR Operation. - 3. A write to OP[5:0] sets the internal V<sub>REF</sub>(DQ) level for FSP[0] when MR13 OP[6]=0B, or sets FSP[1] when MR13 OP[6]=1B. The time required for V<sub>REF</sub>(DQ) to reach the set level depends on the step size from the current level to the new level. See the section on V<sub>REF</sub>(DQ) training for more information. - 4. A write to OP[6] switches the device between two internal $V_{REF}(DQ)$ ranges. The range (Range[0] or Range[1]) must be selected when setting the $V_{REF}(DQ)$ register. The value, once set, will be retained until overwritten, or until the next power-on or RESET event. - 5. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. Only the registers for the set point determined by the state of the FSP-WR bit (MR13 OP[6]) will be written to with an MRW command to this MR address, or read from with an MRR command to this address. - 6. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. The device will operate only according to the values stored in the registers for the active set point, i.e., the set point determined by the state of the FSP-OP bit (MR13 OP[7]). The values in the registers for the inactive set point will be ignored by the device, and may be changed without affecting device operation. Table 3.12(a) — V<sub>REF</sub> Settings for Range[0] and Range[1] for LPDDR4 | <b>Function</b> | Operand | Range[0] Va | lues (% of V <sub>DDQ</sub> ) | Range[1] Values | | Notes | |-----------------|---------|-------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------|-----------------------------|-------| | | | 000000 <sub>B</sub> : 10.0% | 011010 <sub>B</sub> : 20.4% | 000000 <sub>B</sub> : 22.0% | 011010 <sub>B</sub> : 32.4% | | | | | 000001 <sub>B</sub> : 10.4% | 011011 <sub>B</sub> : 20.8% | 000001 <sub>B</sub> : 22.4% | 011011 <sub>B</sub> : 32.8% | | | | | 000010 <sub>B</sub> : 10.8% | 011100 <sub>B</sub> : 21.2% | 000010 <sub>B</sub> : 22.8% | 011100 <sub>B</sub> : 33.2% | | | | | 000011 <sub>B</sub> : 11.2% 0<br>000100 <sub>B</sub> : 11.6% 0<br>000101 <sub>B</sub> : 12.0% 0 | 011101 <sub>B</sub> : 21.6% | 000011 <sub>B</sub> : 23.2% | 011101 <sub>B</sub> : 33.6% | | | | | | 011110 <sub>B</sub> : 22.0% | 000100 <sub>B</sub> : 23.6% | 011110 <sub>B</sub> : 34.0% | | | | | | 011111 <sub>B</sub> : 22.4% | 000101 <sub>B</sub> : 24.0% | 011111 <sub>B</sub> : 34.4% | | | | | 000110 <sub>B</sub> : 12.4% | | - | 100000 <sub>B</sub> : 34.8% | | | | | 000111 <sub>B</sub> : 12.8% | 100001 <sub>B</sub> : 23.2% | 000111 <sub>B</sub> : 24.8% | 100001 <sub>B</sub> : 35.2% | | | | | 001000 <sub>B</sub> : 13.2% | 100010 <sub>B</sub> : 23.6% | 001000 <sub>B</sub> : 25.2% | 100010 <sub>B</sub> : 35.6% | | | | | 001001 <sub>B</sub> : 13.6% | 100011 <sub>B</sub> : 24.0% | 001001 <sub>B</sub> : 25.6% | 100011 <sub>B</sub> : 36.0% | 1 | | | | 001010 <sub>B</sub> : 14.0% | 100100 <sub>B</sub> : 24.4% | 001010 <sub>B</sub> : 26.0% | 100100 <sub>B</sub> : 36.4% | | | $V_{REF}$ | | 001011 <sub>B</sub> : 14.4% | 100101 <sub>B</sub> : 24.8% | 001011 <sub>B</sub> : 26.4% | 100101 <sub>B</sub> : 36.8% | | | Settings | | 001100 <sub>B</sub> : 14.8%<br>001101 <sub>B</sub> : 15.2% | 100110 <sub>B</sub> : 25.2% | 001100 <sub>B</sub> : 26.8% | 100110 <sub>B</sub> : 37.2% | 1 2 2 | | for | OP[5:0] | | 100111 <sub>B</sub> : 25.6% | 001101 <sub>B</sub> : 27.2% (Default) | 100111 <sub>B</sub> : 37.6% | 1,2,3 | | MR12 | | 001110 <sub>B</sub> : 15.6% | 101000 <sub>B</sub> : 26.0% | 001110 <sub>B</sub> : 27.6% | 101000 <sub>B</sub> : 38.0% | | | and | | 001111 <sub>B</sub> : 16.0% | 101001 <sub>B</sub> : 26.4% | 001111 <sub>B</sub> : 28.0% | 101001 <sub>B</sub> : 38.4% | | | MR14 | | 010000 <sub>B</sub> : 16.4% | | _ | 101010 <sub>B</sub> : 38.8% | | | | | 010001 <sub>B</sub> : 16.8% | 101011 <sub>B</sub> : 27.2% | 010001 <sub>B</sub> : 28.8% | 101011 <sub>B</sub> : 39.2% | | | | | 010010 <sub>B</sub> : 17.2% | 101100 <sub>B</sub> : 27.6% | 010010 <sub>B</sub> : 29.2% | 101100 <sub>B</sub> : 39.6% | | | | | 010011 <sub>B</sub> : 17.6% | 101101 <sub>B</sub> : 28.0% | 010011 <sub>B</sub> : 29.6% | 101101 <sub>B</sub> : 40.0% | | | | | 010100 <sub>B</sub> : 18.0% | 101110 <sub>B</sub> : 28.4% | 010100 <sub>B</sub> : 30.0% | 101110 <sub>B</sub> : 40.4% | | | | | 010101 <sub>B</sub> : 18.4% | 101111 <sub>B</sub> : 28.8% | 010101 <sub>B</sub> : 30.4% | 101111 <sub>B</sub> : 40.8% | | | | | 010110 <sub>B</sub> : 18.8% | 110000 <sub>B</sub> : 29.2% | 010110 <sub>B</sub> : 30.8% | 110000 <sub>B</sub> : 41.2% | | | | | 010111 <sub>B</sub> : 19.2% | 110001 <sub>B</sub> : 29.6% | 010111 <sub>B</sub> : 31.2% | 110001 <sub>B</sub> : 41.6% | | | | | 011000 <sub>B</sub> : 19.6% | 110010 <sub>B</sub> : 30.0% | 011000 <sub>B</sub> : 31.6% | 110010 <sub>B</sub> : 42.0% | | | | | 011001 <sub>B</sub> : 20.0% | All Others: Reserved | 011001 <sub>B</sub> : 32.0% | All Others: Reserved | | NOTE 1 These values may be used for MR12 OP[5:0] and MR14 OP[5:0] to set the VREF(CA) or VREF (DQ) levels in the device. NOTE 2 The range may be selected in the MR12 or MR14 register by setting OP[6] appropriately. NOTE 3 The MR12 or MR14 registers represents either FSP[0] or FSP[1]. Two frequency-set-points each for CA and DQ are provided to allow for faster switching between terminated and unterminated operation, or between different high-frequency setting which may use different terminations values. Table 3.12(b) — V<sub>REF</sub> Settings for Range[0] and Range[1] for LPDDR4X | Function | Operand | | [0] Valu | es (% of | V <sub>DDQ</sub> ) | Range | [1] Valu | es (% of <b>\</b> | DDQ) | Notes | |------------------|---------|-----------------------|----------|-----------------------|--------------------|-----------------------|----------|----------------------------------|--------------|-------| | | | 000000 <sub>B</sub> : | 15.0% | 011010 <sub>B</sub> : | 30.5% | 000000 <sub>B</sub> : | 32.9% | 011010 <sub>B</sub> : | 48.5% | | | | | 000001 <sub>B</sub> : | 15.6% | 011011 <sub>B</sub> : | 31.1% | 000001 <sub>B</sub> : | 33.5% | 011011 <sub>B</sub> : | 49.1% | | | | | 000010 <sub>B</sub> : | 16.2% | 011100 <sub>B</sub> : | 31.7% | 000010 <sub>B</sub> : | 34.1% | 011100 <sub>B</sub> : | 49.7% | | | | | 000011 <sub>B</sub> : | 16.8% | 011101 <sub>B</sub> : | 32.3% | 000011 <sub>B</sub> : | 34.7% | 011101 <sub>B</sub> :<br>default | 50.3% | | | | | 000100 <sub>B</sub> : | 17.4% | 011110 <sub>B</sub> : | 32.9% | 000100 <sub>B</sub> : | 35.3% | 011110 <sub>B</sub> : | 50.9% | | | | | 000101 <sub>B</sub> : | 18.0% | 011111 <sub>B</sub> : | 33.5% | 000101 <sub>B</sub> : | 35.9% | 011111 <sub>B</sub> : | 51.5% | | | | | 000110 <sub>B</sub> : | 18.6% | 100000 <sub>B</sub> : | 34.1% | 000110 <sub>B</sub> : | 36.5% | 100000 <sub>B</sub> : | <b>52.1%</b> | | | | | 000111 <sub>B</sub> : | 19.2% | 100001 <sub>B</sub> : | 34.7% | 000111 <sub>B</sub> : | 37.1% | 100001 <sub>B</sub> : | 52.7% | | | | | 001000 <sub>B</sub> : | 19.8% | 100010 <sub>B</sub> : | 35.3% | 001000 <sub>B</sub> : | 37.7% | 100010 <sub>B</sub> : | 53.3% | | | | | 001001 <sub>B</sub> : | 20.4% | 100011 <sub>B</sub> : | 35.9% | 001001 <sub>B</sub> : | 38.3% | 100011 <sub>B</sub> : | 53.9% | 1,2,3 | | | ОР | 001010 <sub>B</sub> : | 21.0% | 100100 <sub>B</sub> : | 36.5% | 001010 <sub>B</sub> : | 38.9% | 100100 <sub>B</sub> : | 54.5% | | | V <sub>REF</sub> | | 001011 <sub>B</sub> : | 21.6% | 100101 <sub>B</sub> : | 37.1% | 001011 <sub>B</sub> : | 39.5% | 100101 <sub>B</sub> : | 55.1% | | | Settings | | 001100 <sub>B</sub> : | 22.2% | 100110 <sub>B</sub> : | 37.7% | 001100 <sub>B</sub> : | 40.1% | 100110 <sub>B</sub> : | 55.7% | | | for<br>MR12 | [5:0] | 001101 <sub>B</sub> : | 22.8% | 100111 <sub>B</sub> : | 38.3% | 001101 <sub>B</sub> : | 40.7% | 100111 <sub>B</sub> : | 56.3% | | | and | | 001110 <sub>B</sub> : | 23.4% | 101000 <sub>B</sub> : | 38.9% | 001110 <sub>B</sub> : | 41.3% | 101000 <sub>B</sub> : | 56.9% | | | MR14 | | 001111 <sub>B</sub> : | 24.0% | 101001 <sub>B</sub> : | 39.5% | 001111 <sub>B</sub> : | 41.9% | 101001 <sub>B</sub> : | 57.5% | | | | | 010000 <sub>B</sub> : | 24.6% | 101010 <sub>B</sub> : | 40.1% | 010000 <sub>B</sub> : | 42.5% | 101010 <sub>B</sub> : | 58.1% | | | | | 010001 <sub>B</sub> : | 25.1% | 101011 <sub>B</sub> : | 40.7% | 010001 <sub>B</sub> : | 43.1% | 101011 <sub>B</sub> : | 58.7% | | | | | 010010 <sub>B</sub> : | 25.7% | 101100 <sub>B</sub> : | 41.3% | 010010 <sub>B</sub> : | 43.7% | 101100 <sub>B</sub> : | 59.3% | | | | | 010011 <sub>B</sub> : | 26.3% | 101101 <sub>B</sub> : | 41.9% | 010011 <sub>B</sub> : | 44.3% | 101101 <sub>B</sub> : | 59.9% | | | | | 010100 <sub>B</sub> : | 26.9% | 101110 <sub>B</sub> : | 42.5% | 010100 <sub>B</sub> : | 44.9% | 101110 <sub>B</sub> : | 60.5% | | | | | 010101 <sub>B</sub> : | 27.5% | 101111 <sub>B</sub> : | | 010101 <sub>B</sub> : | 45.5% | 101111 <sub>B</sub> : | 61.1% | | | | | 010110 <sub>B</sub> : | 28.1% | 110000 <sub>B</sub> : | | 010110 <sub>B</sub> : | 46.1% | 110000 <sub>B</sub> : | 61.7% | | | | | 010111 <sub>B</sub> : | 28.7% | 110001 <sub>B</sub> : | | 010111 <sub>B</sub> : | 46.7% | 110001 <sub>B</sub> : | 62.3% | | | | | 011000 <sub>B</sub> : | 29.3% | 110010 <sub>B</sub> : | | 011000 <sub>B</sub> : | 47.3% | 110010 <sub>B</sub> : | 62.9% | | | | | 011001 <sub>B</sub> : | 29.9% | All Oth<br>Reser | | 011001 <sub>B</sub> : | 47.9% | All Ot<br>Rese | | | NOTE 1 These values may be used for MR12 OP[5:0] and MR14 OP[5:0] to set the VREF(CA) or VREF (DQ) levels in the device. NOTE 2 The range may be selected in the MR12 or MR14 register by setting OP[6] appropriately. NOTE 3 The MR12 or MR14 registers represents either FSP[0] or FSP[1]. Two frequency-set-points each for CA and DQ are provided to allow for faster switching between terminated and unterminated operation, or between different high-frequency setting which may use different terminations values. ### 3.4.16 MR15 Register Information (MA[5:0] = $0F_H$ ) | | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | | |---|-----------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--| | ſ | Lower-Byte Invert Register for DQ Calibration | | | | | | | | | | Function | Register<br>Type | Operand | Data | Notes | |-----------------------------------------|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Lower-Byte Invert<br>for DQ Calibration | Write-only | OP[7:0] | The following values may be written for any operand OP[7:0], and will be applied to the corresponding DQ locations DQ[7:0] within a byte lane: $0_B \hbox{: Do not invert} \\ 1_B \hbox{: Invert the DQ Calibration patterns in MR32} \\ and MR40 \\ Default value for OP[7:0]=55_H$ | 1,2,3 | - 1. This register will invert the DQ Calibration pattern found in MR32 and MR40 for any single DQ, or any combination of DQ's. Example: If MR15 OP[7:0]=00010101B, then the DQ Calibration patterns transmitted on DQ[7,6,5,3,1] will not be inverted, but the DQ Calibration patterns transmitted on DQ[4,2,0] will be inverted. - 2. DMI[0] is not inverted, and always transmits the "true" data contained in MR32/MR40. - 3. No Data Bus Inversion (DBI) function is enacted during DQ Read Calibration, even if DBI is enabled in MR3-OP[6]. Table 3.13 — MR15 Invert Register Pin Mapping | PIN | DQ0 | DQ1 | DQ2 | DQ3 | DMI0 | DQ4 | DQ5 | DQ6 | DQ7 | |------|-----|-----|-----|-----|-----------|-----|-----|-----|-----| | MR15 | OP0 | OP1 | OP2 | OP3 | NO-Invert | OP4 | OP5 | OP6 | OP7 | # 3.4.17 MR16 Register Information (MA[5:0] = $10_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|-------|---------|----------|-------|-------|-------| | | | | PASR Ba | ınk Mask | | | _ | | Function | Register<br>Type | Operand | Data | Notes | |----------------|------------------|---------|------------------------------------------------------------|-------| | Bank[7:0] Mask | Write-only | OP[7:0] | 0 <sub>B</sub> : Bank Refresh enabled (default) : Unmasked | 1 | | Dank[7.0] Wask | Wille-only | 01[/.0] | 1 <sub>B</sub> : Bank Refresh disabled : Masked | | | OP[n] | Bank Mask | 8-Bank SDRAM | |-------|-----------|--------------| | 0 | xxxxxxx1 | Bank 0 | | 1 | xxxxxx1x | Bank 1 | | 2 | xxxxx1xx | Bank 2 | | 3 | xxxx1xxx | Bank 3 | | 4 | xxx1xxxx | Bank 4 | | 5 | xx1xxxxx | Bank 5 | | 6 | x1xxxxxx | Bank 6 | | 7 | 1xxxxxxx | Bank 7 | - 1. When a mask bit is asserted (OP[n]=1), refresh to that bank is disabled. - 2. PASR bank-masking is on a per-channel basis. The two channels on the die may have different bank masking. # 3.4.18 MR17 Register Information (MA[5:0] = $11_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|-------|-----------|-----------|-------|-------|-------| | | | | PASR Segi | ment Mask | | | | | Function | Register<br>Type | Operand | Data | Notes | |-------------------|------------------|---------|----------------------------------------------------------------------------------------------|-------| | PASR Segment Mask | Write-only | OP[7:0] | 0 <sub>B</sub> : Segment Refresh enabled (default) 1 <sub>B</sub> : Segment Refresh disabled | | | Sagment | OP[n] | Segment | 1Gb | 2Gb | 3Gb | 4Gb | 6Gb | 8Gb | 12Gb | |---------|--------|----------|------------------|--------------------------------|---------|------------------|---------|------------------|---------| | Segment | OF[II] | Mask | R12:R10 | R12:R10 R13:R11 R14:R12 R14:R1 | | | | R15:R13 | TBD | | 0 | 0 | xxxxxxx1 | | $000_{ m B}$ | | | | | | | 1 | 1 | xxxxxx1x | | $001_{ m B}$ | | | | | | | 2 | 2 | xxxxx1xx | | $010_{ m B}$ | | | | | | | 3 | 3 | xxxx1xxx | | | | 011 <sub>B</sub> | | | | | 4 | 4 | xxx1xxxx | | | | 100 <sub>B</sub> | | | | | 5 | 5 | xx1xxxxx | | | | 101 <sub>B</sub> | | | | | 6 | 6 | x1xxxxxx | 110 <sub>B</sub> | 110 <sub>B</sub> | Not | 110 <sub>B</sub> | Not | 110 <sub>B</sub> | Not | | 7 | 7 | 1xxxxxxx | 111 <sub>B</sub> | 111 <sub>B</sub> | Allowed | 111 <sub>B</sub> | Allowed | 111 <sub>B</sub> | Allowed | - 1. This table indicates the range of row addresses in each masked segment. "X" is don't care for a particular segment. - 2. PASR segment-masking is on a per-channel basis. The two channels on the die may have different segment masking. - 3. For 6Gb, 12Gb, and 24Gb densities, OP[7:6] must always be LOW (=00<sub>B</sub>). ### 3.4.19 MR18 Register Information (MA[5:0] = $12_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|-------|---------------|----------------|-------|-------|-------| | | | l | DQS Oscillato | or Count - LSI | 3 | | _ | | Function | Register<br>Type | Operand | Data | Notes | |------------------|------------------|---------|---------------------------------------|-------| | DQS Oscillator | | | | | | (WR Training DQS | Read-only | OP[7:0] | 0 - 255 LSB DRAM DQS Oscillator Count | 1,2,3 | | Oscillator) | | | | | #### Notes: - 1. MR18 reports the LSB bits of the DRAM DQS Oscillator count. The DRAM DQS Oscillator count value is used to train DQS to the DQ data valid window. The value reported by the DRAM in this mode register can be used by the memory controller to periodically adjust the phase of DQS relative to DQ. - 2. Both MR18 and MR19 must be read (MRR) and combined to get the value of the DQS Oscillator count. - 3. A new MPC [Start DQS Oscillator] should be issued to reset the contents of MR18/MR19. ## 3.4.20 MR19 Register Information (MA[5:0] = $13_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|-------|---------------|--------------|-------|-------|-------| | | | Ι | OQS Oscillato | r Count - MS | В | | | | Function | Register<br>Type | Operand | Data | Notes | |------------------------------------|------------------|---------|-------------------------------------|-------| | DQS Oscillator<br>(WR Training DQS | Read-only | OP[7:0] | 0-255 MSB DRAM DQS Oscillator Count | 1,2,3 | | Oscillator) | | | - | , , | - 1. MR19 reports the MSB bits of the DRAM DQS Oscillator count. The DRAM DQS Oscillator count value is used to train DQS to the DQ data valid window. The value reported by the DRAM in this mode register can be used by the memory controller to periodically adjust the phase of DQS relative to DQ. - 2. Both MR18 and MR19 must be read (MRR) and combined to get the value of the DQS Oscillator count. - 3. A new MPC [Start DQS Oscillator] should be issued to reset the contents of MR18/MR19. # 3.4.21 MR20 Register Information (MA[5:0] = $14_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | | | | |-------|-----------------------------------------------|-------|-------|-------|-------|-------|-------|--|--|--| | | Upper-Byte Invert Register for DQ Calibration | | | | | | | | | | | Function | Register<br>Type | Operand | Data | Notes | |-----------------------------------------|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Upper-Byte Invert<br>for DQ Calibration | Write-only | OP[7:0] | The following values may be written for any operand OP[7:0], and will be applied to the corresponding DQ locations DQ[15:8] within a byte lane: $0_B \hbox{: Do not invert} \\ 1_B \hbox{: Invert the DQ Calibration patterns in MR32} \\ \text{and MR40} \\ \text{Default value for OP[7:0]} = 55_H$ | 1,2 | - 1. This register will invert the DQ Calibration pattern found in MR32 and MR40 for any single DQ, or any combination of DQ's. Example: If MR20 OP[7:0]=00010101B, then the DQ Calibration patterns transmitted on DQ[15,14,13,11,9] will not be inverted, but the DQ Calibration patterns transmitted on DQ[12,10,8] will be inverted. - 2. DMI[1] is not inverted, and always transmits the "true" data contained in MR32/MR40. - 3. No Data Bus Inversion (DBI) function is enacted during DQ Read Calibration, even if DBI is enabled in MR3-OP[6]. Table 3.14 — MR20 Invert Register Pin Mapping | PIN | DQ8 | DQ9 | DQ10 | DQ11 | DMI1 | DQ12 | DQ13 | DQ14 | DQ15 | |------|-----|-----|------|------|-----------|------|------|------|------| | MR20 | OP0 | OP1 | OP2 | OP3 | NO-Invert | OP4 | OP5 | OP6 | OP7 | ## 3.4.22 MR22 Register Information (MA[5:0] = $16_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|---------|---------|---------|-------|---------|-------| | RF | ľU | ODTD-CA | ODTE-CS | ODTE-CK | | SOC ODT | | #### MR22 Register Information for LPDDR4 | Function | Register<br>Type | Operand | Data | Notes | |-----------------------------------------------------------|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | SoC ODT<br>(Controller ODT Value for<br>VOH calibration) | | OP[2:0] | 000 <sub>B</sub> : Disable (Default) 001 <sub>B</sub> : RZQ/1 010 <sub>B</sub> : RZQ/2 011 <sub>B</sub> : RZQ/3 100 <sub>B</sub> : RZQ/4 101 <sub>B</sub> : RZQ/5 110 <sub>B</sub> : RZQ/6 111 <sub>B</sub> : RFU | 1,2,3 | | ODTE-CK<br>(CK ODT enabled for<br>nonterminating<br>rank) | Write-only | OP[3] | 0 <sub>B</sub> : ODT-CK Over-ride Disabled (Default) 1 <sub>B</sub> : ODT-CK Over-ride Enabled | 2,3,4,<br>6,8 | | ODTE-CS<br>(CS ODT enable for non<br>terminating rank) | | OP[4] | 0B: ODT-CS Over-ride Disabled (Default) 1B: ODT-CS Over-ride Enabled | 2,3,5,<br>6,8 | | ODTD-CA<br>(CA ODT termination<br>disable) | | OP[5] | 0 <sub>B</sub> : ODT-CA Obeys ODT_CA bond pad (default) 1 <sub>B</sub> : ODT-CA Disabled | 2,3,6,<br>7,8 | - 1. All values are "typical". - 2. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. Only the registers for the set point determined by the state of the FSP-WR bit (MR13 OP[6]) will be written to with an MRW command to this MR address, or read from with an MRR command to this address. - 3. There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. The device will operate only according to the values stored in the registers for the active set point, i.e., the set point determined by the state of the FSP-OP bit (MR13 OP[7]). The values in the registers for the inactive set point will be ignored by the device, and may be changed without affecting device operation. - 4. When OP[3]=1, then the CK signals will be terminated to the value set by MR11-OP[6:4] regardless of the state of the ODT\_CA bond pad. This overrides the ODT\_CA bond pad for configurations where CA is shared by two or more DRAMs but CK is not, allowing CK to terminate on all DRAMs. - 5. When OP[4]=1, then the CS signal will be terminated to the value set by MR11-OP[6:4] regardless of the state of the ODT\_CA bond pad. This overrides the ODT\_CA bond pad for configurations where CA is shared by two or more DRAMs but CS is not, allowing CS to terminate on all DRAMs. - 6. For system configurations where the CK, CS, and CA signals are shared between packages, the package design should provide for the ODT\_CA ball to be bonded on the system board outside of the memory package. This provides the necessary control of the ODT function for all die with shared Command Bus signals. - 7. When OP[5]=0, CA[5:0] will terminate when the ODT\_CA bond pad is HIGH and MR11-OP[6:4] is VALID, and disables termination when ODT\_CA is LOW or MR11-OP[6:4] is disabled. When OP[5]=1, termination for CA[5:0] is disabled, regardless of the state of the ODT\_CA bond pad or MR11-OP[6:4]. - 8. To ensure proper operation in a multi-rank configuration, when CA, CK or CS ODT is enabled via MR11 OP[6:4] and also via MR22 or CA-ODT pad setting, the rank providing ODT will continue to terminate the command bus in all DRAM states including Active Self-refresh, Self-refresh Power-down, Active Power-down and Precharge Power-down. #### MR22 Register Information for LPDDR4X | Function | Register<br>Type | Operand | Data | Notes | |-----------------------------------------------------------|------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | SoC ODT<br>(Controller ODT Value for<br>VOH calibration) | | OP[2:0] | $000_{\rm B}$ : Disable (Default) $001_{\rm B}$ : RZQ/1 (illegal if MR3 OP[0] = $0_{\rm B}$ ) $010_{\rm B}$ : RZQ/2 $011_{\rm B}$ : RZQ/3 (illegal if MR3 OP[0] = $0_{\rm B}$ ) $100_{\rm B}$ : RZQ/4 $101_{\rm B}$ : RZQ/5 (illegal if MR3 OP[0] = $0_{\rm B}$ ) $110_{\rm B}$ : RZQ/6 (illegal if MR3 OP[0] = $0_{\rm B}$ ) $111_{\rm B}$ : RFU | 1,2,3 | | ODTE-CK<br>(CK ODT enabled for<br>nonterminating<br>rank) | | OP[3] | ODT bond PAD is ignored<br>0 <sub>B</sub> : ODT-CK Enable (Default)<br>1 <sub>B</sub> : ODT-CK Disable | 2,3,4, | | ODTE-CS<br>(CS ODT enable for<br>nonterminating rank) | Write-only | OP[4] | ODT bond PAD is ignored<br>0B: ODT-CS Enable (Default)<br>1 <sub>B</sub> : ODT-CS Disable | 2,3,4 | | ODTD-CA<br>(CA ODT termination<br>disable) | | OP[5] | ODT bond PAD is ignored 0 <sub>B</sub> : ODT-CA Enable (default) 1 <sub>B</sub> : ODT-CA Disable | 2,3,4 | NOTE 1 All values are "typical". NOTE 2 There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. Only the registers for the set point determined by the state of the FSP-WR bit (MR13 OP[6]) will be written to with an MRW command to this MR address, or read from with an MRR command to this address. NOTE 3 There are two physical registers assigned to each bit of this MR parameter, designated set point 0 and set point 1. The device will operate only according to the values stored in the registers for the active set point, i.e., the set point determined by the state of the FSP-OP bit (MR13 OP[7]). The values in the registers for the inactive set point will be ignored by the device, and may be changed without affecting device operation. # 3.4.23 MR23 Register Information (MA[5:0] = 17<sub>H</sub>) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------------------------------------|-------|-------|-------|-------|-------|-------|-------| | DQS interval timer run time setting | | | | | | | | | Function | Register<br>Type | Operand | Data | Notes | |-----------------------------|------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | DQS interval timer run time | Write-only | OP[7:0] | MPC Command (Default) 00000001 <sub>B</sub> : DQS timer stops automatically at 16 <sup>th</sup> clocks after timer start 000000010 <sub>B</sub> : DQS timer stops automatically at 32 <sup>nd</sup> clocks after timer start 00000011 <sub>B</sub> : DQS timer stops automatically at 48 <sup>th</sup> clocks after timer start 00000100 <sub>B</sub> : DQS timer stops automatically at 64 <sup>th</sup> clocks after timer start | 1, 2 | - 1. MPC command with $OP[6:0]=1001101_B$ (Stop DQS Interval Oscillator) stops DQS interval timer in case of MR23 OP[7:0] = $000000000_B$ . - 2. MPC command with OP[6:0]=1001101B (Stop DQS Interval Oscillator) is illegal with non-zero values in MR23 OP[7:0]. # 3.4.24 MR24 Register Information (MA[5:0] = $18_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |----------|-------|------------|-------|-----------|-------|-----------|-------| | TRR Mode | Т | RR Mode BA | n | Unlimited | | MAC Value | | | Function | Register<br>Type | Operand | Data | Notes | |---------------|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | MAC Value | Read-only | OP[2:0] | 000 <sub>B</sub> : Unknown when bit OP3=0 (Note 1) | | | Unlimited MAC | | OP[3] | 0 <sub>B</sub> : OP[2:0] define MAC value<br>1 <sub>B</sub> : Unlimited MAC value (Note 2, Note 3) | | | TRR Mode BAn | Write-only | OP[6:4] | 000 <sub>B</sub> : Bank 0 001 <sub>B</sub> : Bank 1 010 <sub>B</sub> : Bank 2 011 <sub>B</sub> : Bank 3 100 <sub>B</sub> : Bank 4 101 <sub>B</sub> : Bank 5 110 <sub>B</sub> : Bank 6 111 <sub>B</sub> : Bank 7 | | | TRR Mode | | OP[7] | 0 <sub>B</sub> : Disabled (default)<br>1 <sub>B</sub> : Enabled | | ### Notes: - 1. Unknown means that the device is not tested for tMAC and pass/fail value in unknown. - 2. There is no restriction to number of activates. - 3. MR24 OP [2:0] is set to zero. # 3.4.25 MR25 Register Information (MA[5:0] = $19_H$ ) Mode Register 25 contains one bit of readout per bank indicating that at least one resource is available for Post Package Repair programming. | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|-------|-------|-------|-------|-------|-------| | Bank7 | Bank6 | Bank5 | Bank4 | Bank3 | Bank2 | Bank1 | Bank0 | | Function | Register<br>Type | Operand | Data | Notes | |--------------|------------------|---------|----------------------------------------------------------------------------------------------|-------| | PPR Resource | Read-only | OP[7:0] | 0 <sub>B</sub> : PPR Resource is not available<br>1 <sub>B</sub> : PPR Resource is available | | # 3.4.26 MR32 Register Information (MA[5:0] = $20_H$ ) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|----------|----------------|---------------|------------|-------|-------| | | | DQ Calil | bration Patter | n "A" (defaul | $t = 5A_H$ | | | | Function | Register<br>Type | Operand | Data | Notes | |----------------------------------------------|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Return DQ Calibration<br>Pattern MR32 + MR40 | Write | OP[7:0] | $X_B$ : An MPC command with OP[6:0]= 1000011 $_B$ causes the device to return the DQ Calibration Pattern contained in this register and (followed by) the contents of MR40. A default pattern "5A $_H$ "is loaded at power-up or RESET, or the pattern may be overwritten with a MRW to this register. The contents of MR15 and MR20 will invert the data pattern for a given DQ (See MR15 for more information) | | ## 3.4.27 MR40 Register Information (MA[5:0] = 28H) | OP[7] | OP[6] | OP[5] | OP[4] | OP[3] | OP[2] | OP[1] | OP[0] | |-------|-------|---------|----------------|----------------|------------|-------|-------| | | | DQ Cali | bration Patter | rn "B" (defaul | $t = 3C_H$ | | | | Function | Register<br>Type | Operand | Data | Notes | |----------------------------------------------|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Return DQ Calibration<br>Pattern MR32 + MR40 | Write<br>only | OP[7:0] | X <sub>B</sub> : A default pattern "3C <sub>H</sub> " is loaded at power-<br>up or RESET, or the pattern may be overwritten<br>with a MRW to this register.<br>See MR32 for more information. | | #### Notes: - 1. The pattern contained in MR40 is concatenated to the end of MR32 and transmitted on DQ[15:0] and DMI[1:0] when DQ Read Calibration is initiated via a MPC command. The pattern transmitted serially on each data lane, organized "little endian" such that the low-order bit in a byte is transmitted first. If the data pattern in MR40 is $27_{\rm H}$ , then the first bit transmitted with be a '1', followed by '1', '1', '0', '0', '1', '0', and '0'. The bit stream will be $00100111_{\rm B}$ . - 2. MR15 and MR20 may be used to invert the MR32/MR40 data patterns on the DQ pins. See MR15 and MR20 for more information. Data is never inverted on the DMI[1:0] pins. - 3. The data pattern is not transmitted on the DMI[1:0] pins if DBI-RD is disabled via MR3-OP[6]. - 4. No Data Bus Inversion (DBI) function is enacted during DQ Read Calibration, even if DBI is enabled in MR3-OP[6]. ### 4. COMMAND DEFINITIONS AND TIMING DIAGRAMS ### 4.1 Activate Command The ACTIVATE command is composed of two consecutive commands, Activate-1 command and Activate-2. Activate-1 command is issued by holding CS HIGH, CA0 HIGH and CA1 LOW at the first rising edge of the clock and Activate-2 command issued by holding CS HIGH, CA0 HIGH and CA1 HIGH at the first rising edge of the clock. The bank addresses BA0, BA1 and BA2 are used to select desired bank. Row addresses are used to determine which row to activate in the selected bank. The ACTIVATE command must be applied before any READ or WRITE operation can be executed. The device can accept a READ or WRITE command at tRCD after the ACTIVATE command is issed. After a bank has been activated it must be precharged before another ACTIVATE command can be applied to the same bank. The bank active and precharge times are defined as tRAS and tRP respectively. The minimum time interval between ACTIVATE commands to the same bank is determined by the RAS cycle time of the device(tRC). The minimum time interval between ACTIVATE commands to different banks is tRRD. Figure 4.1 — ACTIVATE Command ## 4.2 8-Bank Device Operation Certain restrictions on operation of the 8-bank LPDDR4 devices must be observed. There are two rules: One rule restricts the number of sequential ACTIVATE commands that can be issued; the other provides more time for RAS precharge for a PRECHARGE ALL command. The rules are as follows: ### 8 bank device Sequential Bank Activation Restriction: No more than 4 banks may be activated (or refreshed, in the case of REFpb) in a rolling tFAW window. The number of clocks in a tFAW period is dependent upon the clock frequency, which may vary. If the clock frequency is not changed over this period, converting clocks is done by dividing tFAW[ns] by tCK[ns], and rounding up to the next integer value. As an example of the rolling window, if RU(tFAW/tCK) is 10 clocks, and an ACTIVATE command is issued in clock n, no more than three further ACTIVATE commands can be issued at or between clock n + 1 and n + 9. REFpb also counts as bank activation for purposes of tFAW. If the clock frequency is changed during the tFAW period, the rolling tFAW window may be calculated in clock cycles by adding up the time spent in each clock period. The tFAW requirement is met when the previous n clock cycles exceeds the tFAW time. ### The 8-Bank Device Precharge-All Allowance: tRP for a PRECHRGE ALL command must equal tRPab, which is greater than tRPpb. Figure 4.2 — tFAW Timing # 4.3 Core Timing Table 4.1 — Core AC Timing | Parameter | Symbol | Min/Max | | | | | Unit | | |-----------------------------------------------------|--------|---------|------------------------------|----------------------------------------------------------------------------------------|----------|---------|------|----------| | Core Param | eters | | 533 1066 1600 2133 2667 3200 | | Oilit | | | | | ACTIVATE-to-ACTIVATE command period (same bank) | tRC | MIN | | tRAS + tRPab<br>(with all-bank precharge)<br>tRAS + tRPpb<br>(with per-bank precharge) | | | ns | | | Minimum Self-Refresh<br>Time (Entry to Exit) | tSR | MIN | | max(15 | ns, 3nC | K) | | ns | | SELF REFRESH exit to<br>next valid command<br>delay | tXSR | MIN | max | (tRFCab | + 7.5ns | , 2nCK) | 1 | ns | | Exit Power-Down to next valid command delay | tXP | MIN | | max(7.5 | ins, 5nC | K) | | ns | | CAS-to-CAS delay | tCCD | MIN | | | 8 | | | tCK(avg) | | Internal READ to PRECHARGE command delay | tRTP | MIN | | max(7.5 | ins, 8nC | K) | | ns | | RAS-to-CAS delay | tRCD | MIN | max(18ns, 4nCK) | | | ns | | | | Row precharge time (single bank) | tRPpb | MIN | | max(18 | ns, 4nC | K) | | ns | | Row precharge time (all banks) | tRPab | MIN | | max(21 | ns, 4nC | K) | | ns | | | | MIN | | max(42 | ns, 3nC | K) | | ns | | Row active time | tRAS | MAX | Min(9 * t<br>( Refresh Ra | | | | , | - | | WRITE recovery time | tWR | MIN | | max(18 | ns, 6nC | K) | | ns | | WRITE-to-READ delay | tWTR | MIN | | max(10 | ns, 8nC | K) | | ns | | Active bank-A to active bank-B | tRRD | MIN | max(10ns, 4nCK) | | ns | | | | | Precharge to Precharge<br>Delay <sup>1</sup> | tPPD | MIN | | | 4 | | | tCK | | Four-bank ACTIVATE window | tFAW | MIN | | | 40 | | | ns | NOTE 1 Precharge to precharge timing restriction does not apply to Auto-Precharge commands. # IS43/46LQ32640A, IS43/46LQ32640AL ## 4.4 Read and Write Access Operations After a bank has been activated, a read or write command can be executed. This is accomplished by asserting CKE asynchronously, with CS and CA[5:0] set to the proper state (see Table 4.68, Command Truth Table) at a rising edge of CK. The LPDDR4-SDRAM provides a fast column access operation. A single Read or Write command will initiate a burst read or write operation, where data is transferred to/from the DRAM on successive clock cycles. Burst interrupts are not allowed, but the optimal burst length may be set on the fly (see Table 4.68, Command Truth Table). ### 4.5 Read Preamble and Postamble The DQS strobe for the LPDDR4-SDRAM requires a pre-amble prior to the first latching edge (the rising edge of DQS\_t with DATA "valid"), and it requires a post-amble after the last latching edge. The pre-amble and post-amble lengths are set via mode register writes (MRW). For READ operations the pre-amble is 2\*tCK, but the pre-amble is static (no-toggle) or toggling, selectable via mode register. LPDDR4 will have a DQS Read post-amble of 0.5\*tCK (or extended to 1.5\*tCK). Standard DQS post-amble will be 0.5\*tCK driven by the DRAM for Reads. A mode register setting instructs the DRAM to drive an additional (extended) one cycle DQS Read post-amble. The drawings below show examples of DQS Read post-amble for both standard (tRPST) and extended (tRPSTE) post-amble operation. Figure 4.3.0 — DQS Read Preamble and Postamble: Toggling Preamble and 0.5nCK Postamble Figure 4.3.1 — DQS Read Preamble and Postamble: Static Preamble and 1.5nCK Postamble ## 4.6 Burst Read Operation A burst Read command is initiated with CS, and CA[5:0] asserted to the proper state at the rising edge of CK, as defined by Table 4.68, Command Truth Table. The command address bus inputs determine the starting column address for the burst. The two low-order address bits are not transmitted on the CA bus and are implied to be "0", so that the starting burst address is always a multiple of four (ex. 0x0, 0x4, 0x8, 0xC). The read latency (RL) is defined from the last rising edge of the clock that completes a read command (Ex: the second rising edge of the CAS-2 command) to the rising edge of the clock from which the tDQSCK delay is measured. The first valid data is available RL \* tCK + tDQSCK + tDQSQ after the rising edge of Clock that completes a read command. The data strobe output is driven tRPRE before the first valid rising strobe edge. The first data-bit of the burst is synchronized with the first valid (i.e., post-preamble) rising edge of the data strobe. Each subsequent dataout appears on each DQ pin, edge-aligned with the data strobe. At the end of a burst the DQS signals are driven for another half cycle post-amble, or for a 1.5-cycle postamble if the programmable post-amble bit is set in the mode register. The RL is programmed in the mode registers. Pin timings for the data strobe are measured relative to the cross-point of DQS\_t and DQS\_c. Figure 4.4 — Burst Read Timing - Note - 1. BL=16, Read Preamble = Toggle, Read Postamble = 0.5nCK, Write Preamble = 2nCK, Write Postamble = 0.5nCK, DQ/DQS: VSSQ termination 2. Dout n = data-out from column n and Din n = data-in to column n - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. Figure 4.5 — Burst Read followed by Burst Write or Burst Mask Write The minimum time from a Burst Read command to a Write or MASK WRITE command is defined by the read latency (RL) and the burst length (BL). Minimum READ-to-WRITE or MASK WRITE latency is RL+RU(tDQSCK(max)/tCK)+BL/2+ RD(tRPST)-WL+tWPRE. Figure 4.6 — Seamless Burst Read The seamless Burst READ operation is supported by placing a READ command at every tCCD(Min) interval for BL16 (or every 2 x tCCD(Min) for BL32). The seamless Burst READ can access any open bank. ## 4.7 Read Timing The read timing is shown in Figure 4.7. Figure 4.7 — Read Timing # 4.7.1 tLZ(DQS), tLZ(DQ), tHZ(DQS), tHZ(DQ) Calculation 4. Output driver does not turn off before an end point of tHZ(DQS) and tHZ(DQ) tHZ and tLZ transitions occur in the same time window as valid data transitions. These parameters are referenced to a specific voltage level that specifies when the device output is no longer driving tHZ(DQS) and tHZ(DQ), or begins driving tLZ(DQS), tLZ(DQ). This section shows a method to calculate the point when the device is no longer driving tHZ(DQS) and tHZ(DQ), or begins driving tLZ(DQS), tLZ(DQ), by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. The parameters tLZ(DQS), tLZ(DQ), tHZ(DQS), and tHZ(DQ) are defined as single ended. ### 4.7.2 tLZ(DQS) and tHZ(DQS) Calculation for ATE(Automatic Test Equipment) CK t - CK c crossing at 2nd CAS-2 of Read Command tLZ(DQS) end point is above-mentiond extrapolated point. - 1. Conditions for Calibration: Pull Down Driver Ron = 40ohm, VOH = VDDQ/3 for LPDDR4, VOH = VDDQ x 0.5 for LPDDR4X - 2. Termination condition for DQS\_t and DQS\_C = 50ohm to VSSQ. - The VOH level depends on MR22 OP[2:0] and MR3 OP[0] settings as well as device tolerances. Use the actual VOH value for tHZ and tLZ measurements. Figure 4.8 — tLZ(DQS) method for calculating transitions and end point tHZ(DQS) end point is above-mentiond extrapolated point. - 1. Conditions for Calibration: Pull Down Driver Ron = 40ohm, VOH = VDDQ/3 for LPDDR4, VOH = VDDQ x 0.5 for LPDDR4X - 2. Termination condition for DQS\_t and DQS\_C = 50ohm to VSSQ. - 3. The VOH level depends on MR22 OP[2:0] and MR3 OP[0] settings as well as device tolerances. Use the actual VOH value for tHZ and tLZ measurements. Figure 4.9 — tHZ(DQS) method for calculating transitions and end point Table 4.2 — Reference Voltage for tLZ(DQS), tHZ(DQS) Timing Measurements | Measured<br>Parameter | Measured Parameter Symbol | Vsw1[V] | Vsw2[V] | Note | |-------------------------------------------|---------------------------|-----------|-----------|------| | DQS_c low-impedance time from CK_t, CK_c | tLZ(DQS) | 0.4 x VOH | 0.6 x VOH | | | DQS_c high impedance time from CK_t, CK_c | tHZ(DQS) | 0.4 x VOH | 0.6 x VOH | | ### 4.7.3 tLZ(DQ) and tHZ(DQ) Calculation for ATE(Automatic Test Equipment) CK\_t - CK\_c crossing at 2nd CAS-2 of Read Command tLZ(DQ) end point is above-mentiond extrapolated point. - 1. Conditions for Calibration: Pull Down Driver Ron = 40ohm, VOH = VDDQ/3 for LPDDR4, VOH = VDDQ x 0.5 for LPDDR4X - 2. Termination condition for DQ and DMI = 50ohm to VSSQ. - 3. The VOH level depends on MR22 OP[2:0] and MR3 OP[0] settings as well as device tolerances. Use the actual VOH value for tHZ and tLZ measurements. Figure 4.10 — tLZ(DQ) method for calculating transitions and end point tHZ(DQ) end point is above-mentiond extrapolated point. - 1. Conditions for Calibration: Pull Down Driver Ron = 40ohm, VOH = VDDQ/3 for LPDDR4, VOH = VDDQ x 0.5 for LPDDR4X - 2. Termination condition for DQ and DMI = 50ohm to VSSQ. - 3. The VOH level depends on MR22 OP[2:0] and MR3 OP[0] settings as well as device tolerances. Use the actual VOH value for tHZ and tLZ measurements. Figure 4.11 — tHZ(DQ) method for calculating transitions and end point Table 4.3 — Reference Voltage for tLZ(DQ), tHZ(DQ) Timing Measurements | Measured<br>Parameter | Measured Parameter Symbol | Vsw1[V] | Vsw2[V] | Note | |----------------------------------------|---------------------------|-----------|-----------|------| | DQ low-impedance time from CK_t, CK_c | tLZ(DQ) | 0.4 x VOH | 0.6 x VOH | | | DQ high impedance time from CK_t, CK_c | tHZ(DQ) | 0.4 x VOH | 0.6 x VOH | | ### 4.7.4 tRPRE Calculation for ATE (Automatic Test Equipment) The method for calculating differential pulse widths for tRPRE is shown in Figures 22 and Figure 23, and Table 87. - 1. Conditions for Calibration: Pull Down Driver Ron = 40ohm, VOH = VDDQ/3. - 2. Termination condition for DQS t, DQS c, DQ and DMI = 50ohm to VSSQ. - 3. Preamble = Static Figure 22 — Method for calculating tRPRE transitions and endpoints - 1. Conditions for Calibration: Pull Down Driver Ron = 40ohm, VOH = VDDQ/3. - 2. Termination condition for DQS\_t, DQS\_c, DQ and DMI = 50ohm to VSSQ. - 3. Preamble = Toggle Figure 23 — Method for calculating tRPRE transitions and endpoints Table 87 — Reference Voltage for tRPRE Timing Measurements | Measured<br>Parameter | Measured Parameter Symbol | Vsw1[V] | Vsw2[V] | Note | |--------------------------------------------|---------------------------|--------------|--------------|------| | DQS_t, DQS_c differential<br>Read Preamble | tRPRE | -(0.3 x VOH) | -(0.7 x VOH) | | ### 4.7.5 tRPST Calculation for ATE (Automatic Test Equipment) The method for calculating differential pulse widths for tRPST is shown in Figure 24, and Tables 88 and 89. - 1. Conditions for Calibration: Pull Down Driver Ron = 40ohm, VOH = VDDQ/3. - 2. Termination condition for DQS t, DQS c, DQ and DMI = 50ohm to VSSQ. - 3. Read Postamble: 0.5tCK - The method for calculating differential pulse widths for 1.5 tCK Postamble is same as 0.5 tCK Postamble. Figure 24 — Method for calculating tRPST transitions and endpoints Table 88 — Reference Voltage for tRPST Timing Measurements | Measured Parameter | Measured Parameter Symbol | Vsw1[V] | Vsw2[V] | Note | |---------------------------------------------|---------------------------|--------------|--------------|------| | DQS_t, DQS_c differential<br>Read Postamble | tRPST | -(0.7 x VOH) | -(0.3 x VOH) | | Table 4.4 — Read AC Timing | Parameter | Symbol Min/Max Data Rate | | | | | | Unit | | | | | | | | |---------------------------------------------|----------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------|----------|---|------|------|---------|----------|--|---------|--|--|--| | Read Timi | ng | | 533 1066 1600 2133 2667 3200 | | | | | | Oilit | | | | | | | READ preamble | tRPRE | Min 1.8 | | | | | 1.8 | | | | 1.8 tCk | | | | | 0.5 tCK READ postamble | tRPST | Min | | | | 0.4 | | | tCK(avg) | | | | | | | 1.5 tCK READ postamble | tRPST | Min | | tCK(avg) | | | | | | | | | | | | DQ low-impedance time from CK_t, CK_c | tLZ(DQ) | tLZ(DQ) Min (RL x tCK) + tDQSCK(Min) - 200ps | | | | | | ps | | | | | | | | DQ high impedance time from CK t, CK c | tHZ(DQ) | Max | (RL x tCK) + tDQSCK(Max) + tDQSQ(Max)<br>+ (BL/2 x tCK) - 100ps | | | | | SQ(Max) | ps | | | | | | | DQS_c low-impedance<br>time from CK_t, CK_c | tLZ(DQS) Min (RL x tCK) + tDQSCK(Min)<br>- (tPRE(Max) x tCK) - 200ps | | | | | | | ps | | | | | | | | DQS_c high impedance time from CK_t, CK_c | tHZ(DQS) | Max | (RL x tCK) + tDQSCK(Max)<br>+ (RPST(Max) x tCK) - 100ps | | | | | ps | | | | | | | | DQS-DQ skew | tDQSQ | Max | | | ( | 0.18 | | | UI | | | | | | ## 4.8 tDQSCK Timing Table Table 4.5 — tDQSCK Timing Table | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------|-------------|-----|-----|-------|-------| | DQS Output Access Time from CK_t/CK_c | tDQSCK | 1.5 | 3.5 | ns | 1 | | DQS Output Access Time from CK_t/CK_c -<br>Temperature Variation | tDQSCK_temp | ı | 4 | ps/°C | 2 | | DQS Output Access Time from CK_t/CK_c - Voltage Variation | tDQSCK_volt | - | 7 | ps/mV | 3 | #### Notes: - 1. Includes DRAM process, voltage and temperature variation. It includes the AC noise impact for frequencies > 20 MHz and max voltage of 45 mV pk-pk from DC-20 MHz at a fixed temperature on the package. The volage supply noise must comply to the component Min-Max DC Operating conditions. - 2. tDQSCK\_temp max delay variation as a function of Temperature. - 3. tDQSCK\_volt max delay variation as a function of DC voltage variation for $V_{DDQ}$ and $V_{DD2}$ . tDQSCK\_volt should be used to calculate timing variation due to $V_{DDQ}$ and $V_{DD2}$ noise < 20 MHz. Host controller do not need to account for any variation due to $V_{DDQ}$ and $V_{DD2}$ noise > 20 MHz. The voltage supply noise must comply to the component Min-Max DC Operating conditions. The voltage variation is defined as the Max[abs{tDQSCK-min@V1-tDQSCKmax@V2}, abs{tDQSCKmax@V1-tDQSCKmin@V2}]/abs{V1-V2}. For tester measurement $V_{DDQ} = V_{DD2}$ is assumed. ### 4.8.1 CK to DQS Rank to Rank variation Table 4.6 — tDQSCK rank2rank Timing Table | Parameter | Symbol | Min/Max | | | | | Unit | Note | | |----------------------------------|------------------|---------|------|------|------|----|-------|------|-----| | Rea | 1600 | 1866 | 2133 | 2400 | 3200 | | 11010 | | | | CK to DQS Rank to Rank variation | tDQSCK_rank2rank | Max | | | 1 | .0 | | ns | 1,2 | #### Notes: - 1. The same voltage and temperature are applied to tDQS2CK\_rank2rank. - 2. tDQSCK\_rank2rank parameter is applied to multi-ranks per byte lane within a package consisting of the same design dies. ### 4.9 Write Preamble and Postamble The DQS strobe for the LPDDR4-SDRAM requires a pre-amble prior to the first latching edge (the rising edge of DQS\_t with DATA "valid"), and it requires a post-amble after the last latching edge. The pre-amble and post-amble lengths are set via mode register writes (MRW). For WRITE operations, a 2\*tCK pre-amble is required at all operating frequencies. LPDDR4 will have a DQS Write post-amble of 0.5\*tCK or extended to 1.5\*tCK. Standard DQS post-amble will be 0.5\*tCK driven by the memory controller for Writes. A mode register setting instructs the DRAM to drive an additional (extended) one cycle DQS Write post-amble. The drawings below show examples of DQS Write post-amble for both standard (tWPST) and extended (tWPSTE) post-amble operation. Figure 4.12 — DQS Write Preamble and Postamble: 0.5nCK Postamble <sup>3.</sup> DQS\_t/DQS\_c is "don't care" prior to the start of tWPRE. No transition of DQS is implied, as DQS\_t/DQS\_c can be HIGH, LOW, or HI-Z prior to tWPRE. Figure 4.13 — DQS Write Preamble and Postamble: 1.5nCK Postamble ## 4.10 Burst Write Operation A burst WRITE command is initiated with CS, and CA[5:0] asserted to the proper state at the rising edge of CK, as defined by Table 4.68. Column addresses C[3:2] should be driven LOW for Burst WRITE commands, and column addresses C[1:0] are not transmitted on the CA bus (and are assumed to be zero), so that the starting column burst address is always aligned with a 32B boundary. The write latency (WL) is defined from the last rising edge of the clock that completes a write command (Ex: the second rising edge of the CAS-2 command) to the rising edge of the clock from which tDQSS is measured. The first valid "latching" edge of DQS must be driven WL \* tCK + tDQSS after the rising edge of Clock that completes a write com-mand. The LPDDR4-SDRAM uses an un-matched DQS-DQ path for lower power, so the DQS-strobe must arrive at the SDRAM ball prior to the DQ signal by the amount of tDQS2DQ. The DQS-strobe output is driven tWPRE before the first valid rising strobe edge. The tWPRE pre-amble is required to be 2 x tCK. The DQS-strobe must be trained to arrive at the DQ pad center-aligned with the DQ-data. The DQ-data must be held for tDIVW (data input valid window) and the DQS must be periodically trained to stay centered in the tDIVW window to compensate for timing changes due to temperature and voltage variation. Burst data is captured by the SDRAM on successive edges of DQS until the 16 or 32 bit data burst is complete. The DQS-strobe must remain active (toggling) for tWPST (WRITE post-amble) after the completion of the burst WRITE. After a burst WRITE operation, tWR must be satisfied before a PRECHARGE command to the same bank can be issued. Pin input timings are measured relative to the crosspoint of DQS\_t and DQS\_c. Figure 4.14 — Burst Write Operation 3. The minimum number of clock cycles from the burst write command to the burst read command for any bank is [WL + 1 + BL/2 + RU(tWRt(CK)] tWR starts at the rising edge of CK after the last latching edge of DQS. DES commands are shown for ease of illustration; other commands may be valid at these times Figure 4.15 — Burst Write Followed by Burst Read tWTR starts at the rising edge of CK after the last latching edge of DQS. DES commands are shown for ease of illustration; other commands may be valid at these times. ## 4.11 Write Timing The write timing is shown in Figure 4.16. Figure 4.16 — Write Timing # 4.11.1 tWPRE Calculation for ATE(Automatic Test Equipment) The method for calculating differential pulse widths for tWPRE is shown in Figure 4.17. 4.17 — Method for calculating tWPRE transitions and endpoints Table 4.7 — Reference Voltage for tWPRE Timing Measurements | Measured<br>Parameter | Measured Parameter Symbol | Vsw1[V] | Vsw2[V] | Note | |------------------------------------------|---------------------------|---------------|---------------|------| | DQS_t, DQS_c differential WRITE Preamble | tWPRE | VIHL_AC x 0.3 | VIHL_AC x 0.7 | | # 4.11.2 tWPST Calculation for ATE(Automatic Test Equipment) The method for calculating differential pulse widths for tWPST is shown in Figure 4.18. #### Note - 1. Termination condition for DQS\_t, DQS\_c, DQ and DMI = 50ohm to VSSQ. - 2. Write Postamble: 0.5tCK - 3. The method for calculating differential pulse widths for 1.5 tCK Postamble is Figure 4.18 — Method for calculating tWPST transitions and endpoints Table 4.8 — Reference Voltage for tWPST Timing Measurements | Measured<br>Parameter | Measured Parameter Symbol | Vsw1[V] | Vsw2[V] | Note | |-------------------------------------------|---------------------------|-------------------|-------------------|------| | DQS_t, DQS_c differential WRITE Postamble | tWPST | - (VIHL_AC x 0.7) | - (VIHL_AC x 0.3) | | Table 4.9 — Write AC Timing | Parameter | Symbol | Min/Max | | | | | | Unit | Note | | | | |---------------------------|-------------|-----------|------|------|------|-----------|----------|----------|------------|------|----------|--| | Write Timi | ng | | 533 | 1066 | 1600 | 2133 | 2667 | 3200 | Oilit | Hote | | | | Write command to | +DOSS | Min | | | | 0 | .75 | | tCK(ova) | | | | | 1st DQS latching | เป็นจร | tDQSS Max | | 1.25 | | | | tCK(avg) | | | | | | DQS input high-level | tDQSH | Min | | 0.4 | | | | tCK(avg) | | | | | | DQS input low-level width | tDQSL | Min | 0.4 | | | | tCK(avg) | | | | | | | DQS falling edge to | tDSS | Min | | | 0.2 | | tCK(avg) | | | | | | | CK setup time | | | | | | | | | 10.1(5.13) | | | | | DQS falling edge | +DSH | tDSH | tDSH | Min | | | | ( | ).2 | | tCK(avg) | | | hold time from CK | IDSIT WIIII | | 0.2 | | | tort(avg) | | | | | | | | Write preamble | tWPRE | Min | 1.8 | | | tCK(avg) | | | | | | | | 0.5 tCK Write postamble | tWPST | Min | | | | C | ).4 | | tCK(avg) | 1 | | | | 1.5 tCK Write postamble | tWPST | Min | | | | 1 | .4 | | tCK(avg) | 1 | | | NOTE 1 The length of Write Postamble depends on MR3 OP1 setting. ### 4.12 Read and Write Latencies Table 4.10 — Read and Write Latencies | Read L | atency | Write L | atency | nWR | nRTP | Lower Clock<br>Frequency Limit | Upper Clock<br>Frequency Limit | Notes | |--------|--------|---------|--------|-----|------|--------------------------------|--------------------------------|---------| | No DBI | w/ DBI | Set A | Set B | | | [MHz] | [MHz] | | | 6 | 6 | 4 | 4 | 6 | 8 | 10 | 266 | | | 10 | 12 | 6 | 8 | 10 | 8 | 266 | 533 | | | 14 | 16 | 8 | 2 | 16 | 8 | 533 | 800 | | | 20 | 22 | 10 | 18 | 20 | 8 | 800 | 1066 | 1,2,3,4 | | 24 | 28 | 12 | 22 | 24 | 10 | 1066 | 1333 | ,5,6 | | 28 | 32 | 14 | 26 | 30 | 12 | 1333 | 1600 | | | 32 | 36 | 16 | 30 | 34 | 14 | 1600 | 1866 | | | 36 | 40 | 18 | 34 | 40 | 16 | 1866 | 2133 | | #### Notes: - 1. The LPDDR4 SDRAM device should not be operated at a frequency above the Upper Frequency Limit, or below the Lower Frequency Limit, shown for each RL, WL, nRTP, or nWR value. - 2. DBI for Read operations is enabled in MR3 OP[6]. When MR3 OP[6]=0, then the "No DBI" column should be used for Read Latency. When MR3 OP[6]=1, then the "w/DBI" column should be used for Read Latency. - 3. Write Latency Set "A" and Set "B" is determined by MR2 OP[6]. When MR2 OP[6]=0, then Write Latency Set "A" should be used. When MR2 OP[6]=1, then Write Latency Set "B" should be used. - 4. The programmed value of nWR is the number of clock cycles the LPDDR4 SDRAM device uses to determine the starting point of an internal Precharge operation after a Write burst with AP (Auto Precharge). It is determined by RU(tWR/tCK). - 5. The programmed value of nRTP is the number of clock cycles the LPDDR4 SDRAM device uses to determine the starting point of an internal Precharge operation after a Read burst with AP (Auto Precharge). It is determined by RU(tRTP/tCK). - 6. nRTP shown in this table is valid for BL16 only. For BL32, the SDRAM will add 8 clocks to the nRTP value before starting a precharge. ## 4.13 Postamble and Preamble merging behavior The DQS strobe for the device requires a preamble prior to the first latching edge (the rising edge of DQS\_t with data valid), and it requires a postamble after the last latching edge. The preamble and postamble options are set via Mode Register Write commands. In Read to Read or Write to Write operations with tCCD=BL/2, postamble for 1st command and preamble for 2nd command will disappear to create consecutive DQS latching edge for seamless burst operations. But in the case of Read to Read or Write to Write operations with command interval of tCCD+1,tCCD+2, etc., they will not completely disappear because it's not seamless burst operations. Timing diagrams in this material describe Postamble and Preamble merging behavior in Read to Read or Write to Write operations with tCCD+n. ### 4.13.1 Read to Read Operation Figure 4.19 — Seamless Reads Operation: tCCD = Min, Preamble = Toggle, 1.5nCK Postamble Figure 4.20 — Consecutive Reads Operation: tCCD = Min +1, Preamble = Toggle, 1.5nCK Postamble Figure 4.21 — Consecutive Reads Operation: tCCD = Min +1, Preamble = Toggle, 0.5nCK Postamble Figure 4.22 — Consecutive Reads Operation: tCCD = Min +1, Preamble = Static, 1.5nCK Postamble Figure 4.23 — Consecutive Reads Operation: tCCD = Min +1, Preamble = Static, 0.5nCK Postamble Figure 4.24 — Consecutive Reads Operation: tCCD = Min +2, Preamble = Toggle, 1.5nCK Postamble Figure 4.25 — Consecutive Reads Operation: tCCD = Min +2, Preamble = Toggle, 0.5nCK Postamble Figure 4.26 — Consecutive Reads Operation: tCCD = Min +2, Preamble = Static, 1.5nCK Postamble Figure 4.27 — Consecutive Reads Operation: tCCD = Min +2, Preamble = Static, 0.5nCK Postamble Figure 4.28 — Consecutive Reads Operation: tCCD = Min +3, Preamble = Toggle, 1.5nCK Postamble Figure 4.29 — Consecutive Reads Operation: tCCD = Min +3, Preamble = Toggle, 0.5nCK Postamble Figure 4.30 — Consecutive Reads Operation: tCCD = Min +3, Preamble = Static, 1.5nCK Postamble Figure 4.31 — Consecutive Reads Operation: tCCD = Min +3, Preamble = Static, 0.5nCK Postamble ### 4.13.2 Write to Write Operation Figure 4.32 — Seamless Writes Operation: tCCD = Min, 0.5nCK Postamble Figure 4.33 — Seamless Writes Operation: tCCD = Min, 1.5nCK Postamble, $533MHz < Clock Freq. \le 800MHz$ , ODT Worst Timing Case Figure 4.34 — Seamless Writes Operation: tCCD = Min, 1.5nCK Postamble Figure 4.35 — Consecutive Writes Operation: tCCD = Min + 1, 0.5nCK Postamble Figure 4.36 — Consecutive Writes Operation: tCCD = Min + 1, 1.5nCK Postamble Figure 4.37 — Consecutive Writes Operation: tCCD = Min + 2, 0.5nCK Postamble Figure 4.38 — Consecutive Writes Operation: tCCD = Min + 2, 1.5nCK Postamble Figure 4.39 — Consecutive Writes Operation: tCCD = Min + 3, 0.5nCK Postamble Figure 4.40— Consecutive Writes Operation: tCCD = Min + 3, 1.5nCK Postamble Figure 4.41 — Consecutive Writes Operation: tCCD = Min + 4, 1.5nCK Postamble ## 4.14 Masked Write Operation The LPDDR4-SDRAM requires that Write operations which include a byte mask anywhere in the burst sequence must use the Masked Write command. This allows the DRAM to implement efficient data protection schemes based on larger data blocks. The Masked Write-1 command is used to begin the operation, followed by a CAS-2 command. A Masked Write command to the same bank cannot be issued until tCCDMW later, to allow the LPDDR4-SDRAM to finish the internal Read-Modify-Write. One Data Mask-Invert (DMI) pin is provided per byte lane, and the Data Mask-Invert timings match data bit (DQ) timing. See the section on "Data Mask Invert" for more information on the use of the DMI signal. Figure 4.42 — Masked Write Command - Same Bank Figure 4.43 — Masked Write Command - Different Bank ## 4.14.1 Masked Write Timing constraints for BL16 BL/2+max{(8,RU(tRTP/tCK)}-8 BL/2+max{(8,RU(tRTP/tCK)}-8 WL+ 1 + BL/2+RU(tWR/tCK) WL+ 1 + BL/2+RU(tWR/tCK) +RU(tWR/tCK) WL+ 1 + BL/2 RU(tRAS/tCK) Precharge 4 RL+RU(tDQSCK(max)/tCK) RL+RU(tDQSCK(max)/tCK) WL+tWPRE+RD(tRPST) WL+tWPRE+RD(tRPST) Table 4.11a — Timing constraints for Same bank: DQ ODT is Disabled Masked Write RU(tRCD/tCK) CCDMW +84) tCCDMW<sup>3)</sup> tCCDMW3) illegal RL+RU(tDQSCK(max)/tCK) RL+RU(tDQSCK(max)/tCK) WL+tWPRE+RD(tRPST) WL+tWPRE+RD(tRPST) RU(tRCD/tCK) (BL=16 or 32) CCD illegal $16^{2}$ (<sub>8</sub> -RU(tWTR/tCK) **-RU(tWTR/tCK)** -RU(tWTR/tCK) RU(tRCD/tCK) (BL=16 or 32)WL+1+BL/2 WL+1+BL/2 WL+1+BL/2 illegal Read 162) 81) RU(tRPab/tCK) RU(tRP/tCK), illegal Active illegal illegal illegal illegal illegal Next CMD Masked Write Precharge Read with Read with Write with Write with **Current CMD** BL = 16BL = 16BL = 32BL = 32Active In the case of BL = 32, tCCD is 16\*tCK. In the case of BL = 16, tCCD is 8\*tCK. Write with BL=32 operation has 8\*tCK longer than BL =16. tCCDMW = 32\*tCK (4\*tCCD at BL=16)NOTE 2 NOTE 3 NOTE 4 NOTE 5 tRPST values depend on MR1-OP[7] respectively. Table 4.11b — Timing constraints for Same bank: DQ ODT is Enabled | Next CMD<br>Current CMD | Active | Read<br>(BL=16 or 32) | Write<br>(BL=16 or 32) | Masked Write | Precharge | |-------------------------|---------|-----------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------| | Read with<br>BL = 16 | illegal | 81) | RL+RU(tDQSCK(max)/tCK)+BL/<br>2+RD(tRPST)-ODTLon-<br>RD(tODTon,min/tCK)+1 | RL+RU(tDQSCK(max)/tCK)+BL/<br>2+RD(tRPST)-ODTLon-<br>RD(tODTon,min/tCK)+1<br>RD(tODTon,min/tCK)+1 | BL/2+max{(8,RU(tRTP/tCK)}-8 | | Read with<br>BL = 32 | illegal | 16 <sup>2)</sup> | RL+RU(tDQSCK(max)/tCK)+BL/<br>2+RD(tRPST)-ODTLon-<br>RD(tODTon,min/tCK)+1 | RL+RU(tDQSCK(max)/tCK)+BL/<br>2+RD(tRPST)-ODTLon-<br>2+RD(tODTon,min/tCK)+1<br>RD(tODTon,min/tCK)+1 | BL/2+max{(8,RU(tRTP/tCK)}-8 | In the case of BL = 16, tCCD is 8\*tCK. The rest of the timing is same as DQ ODT is Disable case. In the case of BL = 32, tCCD is 16\*tCK. NOTE 2 NOTE 3 NOTE 4 tRPST values depend on MR1-OP[7] respectively. # 4.14.1 Masked Write Timing constraints for BL16 (Cont'd) Precharge $\alpha$ $\alpha$ $\sim$ $\alpha$ $\sim$ $\alpha$ 4 RL+RU(tDQSCK(max)/tCK) RL+RU(tDQSCK(max)/tCK)WL+tWPRE+RD(tRPST) WL+tWPRE+RD(tRPST) Masked Write +BL/2-+BL/2-9 $16^{2}$ 9 4 RL+RU(tDQSCK(max)/tCK) RL+RU(tDQSCK(max)/tCK) WL+tWPRE+RD(tRPST) WL+tWPRE+RD(tRPST) Write (BL=16 or 32) +BL/2-+BL/2- $16^{2}$ 81) 81) 4 +RU(tWTR/tCK) +RU(tWTR/tCK) +RU(tWTR/tCK) (BL=16 or 32)WL+1+BL/2 WL+1+BL/2 WL+1+BL/2 Read $16^{2}$ 9 4 RU(tRRD/tCK) Active 4 4 4 4 4 **Next CMD** Masked Write Precharge Current CMD Read with Read with Write with Write with BL = 16BL = 16BL = 32BL = 32Active Table 4.12b — Timing constraints for Different bank: DQ ODT is Enabled tRPST values depend on MR1-OP[7] respectively. In the case of BL = 32, tCCD is 16\*tCK. NOTE 2 NOTE 3 NOTE 1 In the case of BL = 16, tCCD is 8\*tCK. | Next CMD | O office | Read | Mrite (BI = 16 or 32) | MOCKET TO THE PARTY OF PART | | |-------------|----------|------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Current CMD | Acilve | (BL=16 or 32) | Wille (BL-10 01 32) | Masked Wille | Flecilalge | | Dood with | | | RL+RU(tDQSCK(max)/tCK)+BL/ | RL+RU(tDQSCK(max)/tCK)+BL/ RL+RU(tDQSCK(max)/tCK)+BL/ | | | DI = 46 | 4 | 81) | 2+RD(tRPST)-ODTLon- | 2+RD(tRPST)-ODTLon- | 2 | | DL - 10 | | | RD(tODTon, min/tCK)+1 | RD(tODTon,min/tCK)+1 | | | 4;;;; | | | RL+RU(tDQSCK(max)/tCK)+BL/ | RL+RU(tDQSCK(max)/tCK)+BL/ RL+RU(tDQSCK(max)/tCK)+BL/ | | | | 4 | 16 <sup>2)</sup> | 2+RD(tRPST)-ODTLon- | 2+RD(tRPST)-ODTLon- | 2 | | DL - 32 | | | RD(tODTon, min/tCK)+1 | RD(tODTon,min/tCK)+1 | | | L | | | | | | In the case of BL = 16, tCCD is 8\*tCK. In the case of BL = 32, tCCD is 16\*tCK. NOTE 2 NOTE 3 NOTE 4 The rest of the timing is same as DQ ODT is Disable case. tRPST values depend on MR1-OP[7] respectively. Table 4.12a — Timing constraints for Different bank: DQ ODT is Disabled ## 4.15 LPDDR4 Data Mask (DM) and Data Bus Inversion (DBIdc) Function LPDDR4 SDRAM supports the function of Data Mask and Data Bus inversion. Its details are shown below. - LPDDR4 device supports Data Mask (DM) function for Write operation. - LPDDR4 device supports Data Bus Inversion (DBIdc) function for Write and Read operation. - LPDDR4 supports DM and DBIdc function with a byte granularity. - DBIdc function during Write or Masked Write can be enabled or disabled through MR3 OP[7]. - DBIdc function during Read can be enabled or disabled through MR3 OP[6]. - DM function during Masked Write can be enabled or disabled through MR13 OP[5]. - LPDDR4 device has one Data Mask Inversion (DMI) signal pin per byte; total of 2 DMI signals per channel. - DMI signal is a bi-directional DDR signal and is sampled along with the DQ signals for Read and Write or Masked Write operation. There are eight possible combinations for LPDDR4 device with DM and DBIdc function. Table 4.13 describes the functional behavior for all combinations. Table 4.13 — Function Behavior of DMI Signal During Write, Masked Write and Read Operation | DM<br>Function | Write<br>DBIdc<br>Function | Read<br>DBIdc<br>Function | DMI Signal<br>during<br>Write<br>Command | Masked<br>Write | DMI Signal<br>During<br>Read | DMI Signal<br>during<br>MPC WR<br>FIFO | DMI Signal<br>during<br>MPC RD<br>FIFO | DMI Signal<br>during<br>MPC DQ<br>Read<br>Training | DMI Signal<br>During<br>MRR | |----------------|----------------------------|---------------------------|------------------------------------------|-----------------|------------------------------|----------------------------------------|----------------------------------------|----------------------------------------------------|-----------------------------| | Disable | Disable | Disable | Notes: 1 | Notes: 1, 3 | Notes: 2 | Note: 1 | Note: 2 | Note: 2 | Notes: 2 | | Disable | Enable | Disable | Notes: 4 | Notes: 3 | Notes: 2 | Note: 9 | Note: 10 | Note: 11 | Notes: 2 | | Disable | Disable | Enable | Notes: 1 | Notes: 3 | Notes: 5 | Note: 9 | Note: 10 | Note: 11 | Notes: 12 | | Disable | Enable | Enable | Notes: 4 | Notes: 3 | Notes: 5 | Note: 9 | Note: 10 | Note: 11 | Notes: 12 | | Enable | Disable | Disable | Notes: 6 | Notes: 7 | Notes: 2 | Note: 9 | Note: 10 | Note: 11 | Notes: 2 | | Enable | Enable | Disable | Notes: 4 | Notes: 8 | Notes: 2 | Note: 9 | Note: 10 | Note: 11 | Notes: 2 | | Enable | Disable | Enable | Notes: 6 | Notes: 7 | Notes: 5 | Note: 9 | Note: 10 | Note: 11 | Notes: 12 | | Enable | Enable | Enable | Notes: 4 | Notes: 8 | Notes: 5 | Note: 9 | Note: 10 | Note: 11 | Notes: 12 | #### Notes: - 1. DMI input signal is a don't care. DMI input receivers are turned OFF. - 2. DMI output drivers are turned OFF. - 3. Masked Write Command is not allowed and is considered an illegal command as DM function is disabled. - 4. DMI signal is treated as DBI signal and it indicates whether DRAM needs to invert the Write data received on DQs within a byte. The LPDDR4 device inverts Write data received on the DQ inputs in case DMI was sampled HIGH, or leaves the Write data non-inverted in case DMI was sampled LOW. - 5. The LPDDR4 DRAM inverts Read data on its DQ outputs associated within a byte and drives DMI signal HIGH when the number of '1' data bits within a given byte lane is greater than four; otherwise the DRAM does not invert the read data and drives DMI signal LOW. - The LPDDR4 DRAM does not perform any mask operation when it receives Write command. During the Write burst associated with Write command, DMI signal must be driven LOW. - 7. The LPDDR4 DRAM requires an explicit Masked Write command for all masked write operations. DMI signal is treated as DM signal and it indicates which bit time within the burst is to be masked. When DMI signal is HIGH, DRAM masks that bit time across all DQs associated within a byte. All DQ input signals within a byte are don't care (either HIGH or LOW) when DMI signal is HIGH. When DMI signal is LOW, the LPDDR4 DRAM does not perform mask operation and data received on DQ input is written to the array. - 8. The LPDDR4 DRAM requires an explicit Masked Write command for all masked write operations. The LPDDR4 device masks the Write data received on the DQ inputs if the total count of '1' data bits on DQ[2:7] or DQ[10:15] (for Lower Byte or Upper Byte respectively) is equal to or greater than five and DMI signal is LOW. Otherwise the LPDDR4 DRAM does not perform mask operation and treats it as a legal DBI pattern; DMI signal is treated as DBI signal and data received on DQ input is written to the array. - 9. DMI signal is treated as a training pattern. The LPDDR4 DRAM does not perform any mask operation and does not invert Write data received on the DQ inputs. - 10. DMI signal is treated as a training pattern. The LPDDR4 DRAM returns DMI pattern written in WR FIFO. - 11. DMI signal is treated as a training pattern. For more details, see 4.28, RD DQ Calibration. - 12. DBI may apply or may not apply during normal MRR. It's vendor specific. If read DBI is enable with MRS and vendor cannot support the DBI during MRR, DBI pin status should be low. If read DBI is enable with MRS and vendor can support the DBI during MRR, the LPDDR4 DRAM inverts Mode Register Read data on its DQ outputs associated within a byte and drives DMI signal HIGH when the number of '1' data bits within a given byte lane is greater than four; otherwise the DRAM does not invert the read data and drives DMI signal LOW. NOTES: 1. Data Mask (DM) is Enable: MR13 OP [5] = 0, Data BUS Inversion (DBI) Write is Enable: MR3 OP[7] = 1 Figure 4.44 — Masked Write Command w/ Write DBI Enabled; DM Enabled NOTES: 1. Data Mask (DM) is Disable: MR13 OP [5] = 1, Data BUS Inversion (DBI) Write is Enable: MR3 OP[7] = 1 Figure 4.45 — Write Command w/ Write DBI Enabled; DM Enabled ## 4.16 Pre-Charge Operation The PRECHARGE command is used to precharge or close a bank that has been activated. The PRECHARGE command is initiated with CS, and CA[5:0] in the proper state as defined by Table 4.68. The PRECHARGE command can be used to precharge each bank independently or all banks simultaneously. The AB flag and the bank address bit are used to determine which bank(s) to precharge. The precharged bank(s) will be available for subsequent row access tRPab after an all-bank PRECHARGE command is issued, or tRPpb after a single-bank PRECHARGE command is issued. To ensure that LPDDR4 devices can meet the instantaneous current demands, the row-precharge time for an all-bank PRECHARGE (tRPab) is longer than the perbank precharge time (tRPpb). AB BA2 BA1 BA0 Precharged (CA[5], R1) (CA[2], R2) (CA[1], R2) (CA[0], R2) Bank(s) 0 Bank 0 only 0 0 0 1 Bank 1 only 0 0 1 0 Bank 2 only 0 0 1 1 Bank 3 only 0 0 1 0 Bank 4 only 0 1 0 1 Bank 5 only 0 1 1 0 Bank 6 only 0 Bank 7 only 1 1 1 1 Valid Valid Valid All Banks Table 4.14 — Precharge Bank Selection ## 4.16.1 Burst Read Operation Followed by a Precharge The PRECHARGE command can be issued as early as BL/2 clock cycles after a READ command, but PRECHARGE cannot be issued until after tRAS is satisfied. A new bank ACTIVATE command can be issued to the same bank after the row PRECHARGE time (tRP) has elapsed. The minimum READ-to-PRECHARGE time must also satisfy a minimum analog time from the 2nd rising clock edge of the CAS-2 command. tRTP begins BL/2 - 8 clock cycles after the READ command. For LPDDR4 READ-to-PRE-CHARGE timings see Table 4.15. Figure 4.46 — Burst READ followed by PRECHARGE (Shown with BL16, 2tCK pre-amble) Figure 4.47 — Burst READ followed by PRECHARGE (Shown with BL32, 2tCK pre-amble) ## 4.16.2 Burst WRITE Followed by PRECHARGE A Write Recovery time (tWR) must be provided before a PRECHARGE command may be issued. This delay is referenced from the next rising edge of CK t after the last latching DQS clock of the burst. LPDDR4-SDRAM devices write data to the memory array in prefetch multiples (prefetch=16). An internal WRITE operation can only begin after a prefetch group has been clocked, so tWR starts at the prefetch boundaries. The minimum WRITE-to-PRECHARGE time for commands to the same bank is WL + BL/2 + 1 + RU(tWR/tCK) clock cycles. Figure 4.48— Burst WRITE Followed by PRECHARGE (Shown with BL16, 2tCK pre-amble) # 4.16.3 Auto-PRECHARGE Operation Before a new row can be opened in an active bank, the active bank must be precharged using either the PRECHARGE command or the Auto-PRECHARGE function. When a READ, a WRITE or Masked Write command is issued to the device, the AP bit (CA5) can be set to enable the active bank to automatically begin precharge at the earliest possible moment during the burst READ, WRITE or Masked Write cycle. If AP is LOW when the READ or WRITE command is issued, then the normal READ, WRITE or Masked Write burst operation is executed and the bank remains active at the completion of the burst. If AP is HIGH when the READ, WRITE or Masked Write command is issued, the Auto-PRECHARGE function is engaged. This feature enables the PRECHARGE operation to be partially or completely hidden during burst READ cycles (dependent upon READ or WRITE latency), thus improving system performance for random data access. #### 4.16.4 Burst READ with Auto-PRECHARGE If AP is HIGH when a READ command is issued, the READ with Auto-PRECHARGE function is engaged. An internal precharge procedure starts a following delay time after the READ command. And this delay time depends on BL setting. BL = 16: nRTP BL = 32: 8nCK + nRTP For LPDDR4 Auto-PRECHARGE calculations, see Table 4.15. Following an Auto-PRECHARGE operation, an ACTIVATE command can be issued to the same bank if the following two conditions are both satisfied: - a. The RAS precharge time (tRP) has been satisfied from the clock at which the Auto-PRECHARGE began, or - b. The RAS cycle time (tRC) from the previous bank activation has been satisfied. Figure 4.49 — Burst READ with Auto-PRECHARGE (Shown with BL16, 2tCK pre-amble) Figure 4.50 — Burst READ with Auto-PRECHARGE (Shown with BL32, 2tCK pre-amble) #### 4.16.5 Burst WRITE with Auto-PRECHARGE If AP is HIGH when a WRITE command is issued, the WRITE with Auto-PRECHARGE function is engaged. The device starts an Auto-PRECHARGE on the rising edge tWR cycles after the completion of the Burst WRITE. Following a WRITE with Auto-PRECHARGE, an ACTIVATE command can be issued to the same bank if the following conditions are met: - a. The RAS precharge time (tRP) has been satisfied from the clock at which the Auto-PRECHARGE began, and - b. The RAS cycle time (tRC) from the previous bank activation has been satisfied. Figure 4.51 — Burst WRITE with Auto-PRECHARGE (Shown with BL16, 2tCK pre-amble) ### 4.16.6 Auto-Precharge Operation Before a new row can be opened in an active bank, the active bank must be precharged using either the PRECHARGE command or the Auto-Precharge function. When a READ, a WRITE or Masked Write command is issued to the device, the AP bit (CA5) can be set to enable the active bank to automatically begin precharge at the earliest possible moment during the burst READ, WRITE or Masked Write cycle. If AP is LOW when the READ or WRITE command is issued, then the normal READ, WRITE or Masked Write burst operation is executed and the bank remains active at the completion of the burst. If AP is HIGH when the READ, WRITE or Masked Write command is issued, the Auto-Precharge function is engaged. This feature enables the PRECHARGE operation to be partially or completely hidden during burst READ cycles (dependent upon READ or WRITE latency), thus improving system performance for random data access. Read with Auto-Precharge or Write/Mask Write with Auto-Precharge commands may be issued after tRCD has been satisfied. The LPDDR4 SDRAM RAS Lockout feature will schedule the internal precharge to assure that tRAS is satisfied. tRC needs to be satisfied prior to issuing subsequent Activate commands to the same bank. Figure 69 shows example of RAS lock function. $NOTES: 1.\ tCK(AVG) = 0.938ns, Data\ Rate = 2133Mbps,\ tRCD(Min) = Max(18ns,\ 4nCK),\ tRAS(Min) = Max(42ns,\ 3nCK),\ nRTP = 8nCK,\ BL = 32nCK,\ AncK = 32nCK + 32nCK$ 2. tRCD = 20nCK comes from Roundup(18ns/0.938ns) 3. DES commands are shown for ease of illustration; other commands may be valid at these times. Figure 69 — Command Input Timing with RAS lock ### 4.16.7 Delay time from Write to Read with Auto-Precharge In the case of write command followed by read with Auto-Precharge, controller must satisfy tWR for the write command before initiating the DRAM internal Auto-Precharge. It means that (tWTR + nRTP) should be equal or longer than (tWR) when BL setting is 16, as well as (tWTR + nRTP +8nCK) should be equal or longer than (tWR) when BL setting is 32. Refer to the Figure 70 for details. Timing is shown in Tables 106 and 107. Figure 70 — Delay time from Write to Read with Auto-Precharge Table 4.15 — Timing Between Commands (PRECHARGE and Auto-PRECHARGE): DQ ODT is Disable | From Command | To Command | Minimum Delay between "From Command" and "To Command" | Unit | Notes | |--------------------|------------------------------------------|-------------------------------------------------------|------|--------| | READ | PRECHARGE (to same bank as Read) | tRTP | tCK | 1,6 | | BL=16 | PRECHARGE All | tRTP | tCK | 1,6 | | READ<br>BL=32 | PRECHARGE (to same bank as Read) | 8tCK + tRTP | tCK | 1,6 | | DL=32 | PRECHARGE All | 8tCK + tRTP | tCK | 1,6 | | | PRECHARGE<br>(to same bank as READ w/AP) | nRTP | tCK | 1,10 | | | PRECHARGE All | nRTP | tCK | 1,10 | | | Activate (to same bank as READ w/AP) | nRTP + tRPpb | tCK | 1,8,10 | | | WRITE or WRITE w/AP (same bank) | Illegal | 1 | | | READ w/AP<br>BL=16 | MASK-WR or MASK-WR w/AP (same bank) | Illegal | - | | | | WRITE or WRITE w/AP (different bank) | RL+RU(tDQSCK(max)/tCK)+BL/2+RD(tRPST)-WL+tWPRE | tCK | 3,4,5 | | | MASK-WR or MASK-WR w/AP (different bank) | RL+RU(tDQSCK(max)/tCK)+BL/2+RD(tRPST)-WL+tWPRE | tCK | 3,4,5 | | | READ or READ w/AP (same bank) | Illegal | - | | | | READ or READ w/AP (different bank) | BL/2 | tCK | 3 | | From<br>Command | To Command | Minimum Delay between "From Command" and "To Command" | Unit | Notes | |--------------------|------------------------------------------|-------------------------------------------------------|------|--------| | | PRECHARGE<br>(to same bank as READ w/AP) | 8tCK + nRTP | tCK | 1,10 | | | PRECHARGE All | 8tCK + nRTP | tCK | 1,10 | | | Activate (to same bank as READ w/AP) | 8tCK + nRTP +tRPpb | tCK | 1,8,10 | | | WRITE or WRITE w/AP<br>(same bank) | Illegal | - | | | READ w/AP<br>BL=32 | MASK-WR or MASK-WR w/AP (same bank) | Illegal | | | | DL=32 | WRITE or WRITE w/AP (different bank) | RL+RU(tDQSCK(max)/tCK)+BL/2+RD(tRPST)-WL+tWPRE | | 3,4,5 | | | MASK-WR or MASK-WR w/AP (different bank) | RL+RU(tDQSCK(max)/tCK)+BL/2+RD(tRPST)-WL+tWPRE | | 3,4,5 | | | READ or READ w/AP (same bank) | Illegal | - | | | | READ or READ w/AP (different bank) | BL/2 | tCK | 3 | | WRITE | PRECHARGE (to same bank as WRITE) | WL + BL/2 + tWR + 1 | tCK | 1,7 | | BL=16 & 32 | PRECHARGE All | WL + BL/2 + tWR + 1 | tCK | 1,7 | | MASK-WR | PRECHARGE<br>(to same bank as MASK-WR) | WL + BL/2 + tWR + 1 | tCK | 1,7 | | BL=16 | PRECHARGE All | WL + BL/2 + tWR + 1 | tCK | 1,7 | | From<br>Command | To Command | Minimum Delay between "From Command" and "To Command" | Unit | Notes | |-----------------|-------------------------------------------|-------------------------------------------------------|------|--------| | | PRECHARGE<br>(to same bank as WRITE w/AP) | WL + BL/2 + nWR + 1 | tCK | 1,11 | | | PRECHARGE All | WL + BL/2 + nWR + 1 | tCK | 1,11 | | | ACTIVATE<br>(to same bank as WRITE w/AP) | WL + BL/2 +nWR + 1 + tRPpb | tCK | 1,8,11 | | WRITE w/AP | WRITE or WRITE w/AP (same bank) | Illegal | - | | | BL=16 & 32 | READ or READ w/AP (same bank) | Illegal | - | | | | WRITE or WRITE w/AP<br>(different bank) | BL/2 | tCK | 3 | | | MASK-WR or MASK-WR w/AP (different bank) | BL/2 | tCK | 3 | | | READ or READ w/AP<br>(different bank) | WL + BL/2 + tWTR + 1 | tCK | 3,9 | | From<br>Command | To Comman | Minimum Delay between "From Command" and "To Command" | Unit | Notes | |-----------------------|---------------------------------------------|-------------------------------------------------------|------|--------| | | PRECHARGE<br>(to same bank as MASK-WR w/AP) | WL + BL/2 + nWR + 1 | tCK | 1,11 | | | PRECHARGE All | WL + BL/2 +nWR + 1 | tCK | 1,11 | | | ACTIVATE<br>(to same bank as MASK-WR w/AP) | WL + BL/2 + nWR + 1 + tRPpb | tCK | 1,8,11 | | | WRITE or WRITE w/AP<br>(same bank) | Illegal | - | 3 | | MASK-WR w/AP<br>BL=16 | MASK-WR or MASK-WR w/AP (same bank) | Illegal | - | 3 | | | WRITE or WRITE w/AP<br>(different bank) | BL/2 | tCK | 3 | | | MASK-WR or MASK-WR w/AP<br>(different bank) | BL/2 | tCK | 3 | | | READ or READ w/AP (same bank) | Illegal | - | 3 | | | READ or READ w/AP (different bank) | WL + BL/2 + tWTR + 1 | tCK | 3,9 | | From Command | To Command | Minimum Delay between "From Command" and "To Command" | Unit | Notes | |--------------|-----------------------------|-------------------------------------------------------|------|-------| | | PRECHARGE | 4 | tCK | 1 | | PRECHARGE | (to same bank as PRECHARGE) | 7 | | ı | | | PRECHARGE All | 4 | tCK | 1 | | PRECHARGE | PRECHARGE | 4 | tCK | 1 | | All | PRECHARGE All | 4 | tCK | 1 | #### Note: - 1. For a given bank, the precharge period should be counted from the latest precharge command, whether per-bank or all-bank, issued to that bank. The precharge period is satisfied tRP after that latest precharge command. - 2. Any command issued during the minimum delay time as specified in Table 4.15 is illegal. - 3. After READ w/AP, seamless read operations to different banks are supported. After WRITE w/AP or MASK-WR w/AP, seamless write operations to different banks are supported. READ, WRITE, and MASK-WR operations may not be truncated or interrupted. - 4. tRPST values depend on MR1-OP[7] respectively. - 5. tWPRE values depend on MR1-OP[2] respectively. - 6. Minimum Delay between "From Command" and "To Command" in clock cycle is calculated by dividing tRTP(in ns) by tCK(in ns) and rounding up to the next integer: Minimum Delay[cycles] = Roundup(tRTP[ns] / tCK[ns]) - 7. Minimum Delay between "From Command" and "To Command" in clock cycle is calculated by dividing tWR(in ns) by tCK(in ns) and rounding up to the next integer: Minimum Delay[cycles] = Roundup(tWR[ns] / tCK[ns]) - 8. Minimum Delay between "From Command" and "To Command" in clock cycle is calculated by dividing tRPpb(in ns) by tCK(in ns) and rounding up to the next integer: Minimum Delay[cycles] = Roundup(tRPpb[ns] / tCK[ns]) - 9. Minimum Delay between "From Command" and "To Command" in clock cycle is calculated by dividing tWTR(in ns) by tCK(in ns) and rounding up to the next integer: Minimum Delay[cycles] = Roundup(tWTR[ns] / tCK[ns]) - 10. For Read w/AP the value is nRTP which is defined in Mode Register 2. - 11. For Write w/AP the value is nWR which is defined in Mode Register 1. Table 4.16 — Timing Between Commands (read w/ AP and write command): DQ ODT is Enabled | From Command | To Command | Minimum Delay between "From Command" and "To Command" | Unit | Notes | |--------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------| | | WRITE or WRITE w/AP | RL+RU(tDQSCK(max)/tCK)+BL/2+RD(tRPST)-ODTLon-RD(tODTon,min/tCK)+1 | tCK | 2, 3 | | READ w/AP | (different bank) | The trio(to do originally to to) to be to the trio | ioix | 2, 3 | | BL=16 | MASK-WR or MASK-WR w/AP | RL+RU(tDQSCK(max)/tCK)+BL/2+RD(tRPST)-ODTLon-RD(tODTon,min/tCK)+1 | tCK | 2, 3 | | | (different bank) | The first of the desired from the first of t | tort | 2, 3 | | | WRITE or WRITE w/AP | RL+RU(tDQSCK(max)/tCK)+BL/2+RD(tRPST)-ODTLon-RD(tODTon,min/tCK)+1 | tCK | 2, 3 | | READ w/AP | (different bank) | The Holling Sch (Illax)/(Ch)+bb/2+hb((thPST)-ObTboll-hb((ObToll,Illill/(Ch)+T | | 2, 3 | | BL=32 | MASK-WR or MASK-WR w/AP | RL+RU(tDQSCK(max)/tCK)+BL/2+RD(tRPST)-ODTLon-RD(tODTon,min/tCK)+1 | tCK | 2, 3 | | | (different bank) | The trio(ib & Original), toriginal 2+ rib(ii ii ori)-Ob redirtib(tob roll, iiii) torigin | | ۷, ۵ | #### Note: - 1. The rest of the timing about prechage and Auto-Precharge is same as DQ ODT is Disable case. - 2. After READ w/AP, seamless read operations to different banks are supported. READ, WRITE, and MASK-WR operations may not be truncated or interrupted. - 3. tRPST values depend on MR1-OP[7] respectively. #### 4.17 Refresh command The REFRESH command is initiated with CS HIGH, CA0 LOW, CA1 LOW, CA2 LOW, CA3 HIGH and CA4 LOW at the first rising edge of the clock. Per-bank REFRESH is initiated with CA5 LOW at the first rising edge of the clock. All-bank REFRESH is initiated with CA5 HIGH at the first rising edge of the clock. A per-bank REFRESH command (REFpb) is performed to the bank address as transferred on CA0, CA1 and CA2 at the second rising edge of the clock. Bank address BA0 is transferred on CA0, bank address BA1 is transferred on CA1 and bank address BA2 is transferred on CA2. A per-bank REFRESH command (REFpb) to the eight banks can be issued in any order. e.g., REFpb commands are issued in the following order: 1-3-0-2-4-7-5-6. After the eight banks have been refreshed using the per-bank REFRESH command the controller can send another set of per-bank REFRESH commands in the same order or a different order. e.g., REFpb commands are issued in the following order that is different from the previous order: 7-1-3-5-0-4-2-6. One of the possible order can also be a sequential round robin: 0-1-2-3-4-5-6-7. It is illegal to send a per-bank REFRESH command to the same bank unless all eight banks have been refreshed using the per-bank REFRESH command. The count of eight REFpb commands starts with the first REFpb command after a synchronization event. The bank count is synchronized between the controller and the SDRAM by resetting the bank count to zero. Synchronization can occur upon issuing a RESET command or at every exit from self refresh. REFab command also synchronizes the counter between the controller and SDRAM to zero. The SDRAM device can be placed in self-refresh or a REFab command can be issued at any time without cycling through all eight banks using per-bank REFRESH command. After the bank count is synchronized to zero the controller can issue per-bank REFRESH commands in any order as described in the previous paragraph. A REFab command issued when the bank counter is not zero will reset the bank counter to zero and the DRAM will perform refreshes to all banks as indicated by the row counter. If another refresh command (REFab or REFpb) is issued after the REFab command then it uses an incremented value of the row counter. Table 4.17 shows examples of both bank and refresh counter increment behavior. Table 4.17 — Bank and Refresh counter increment behavior # Sub # Command BA2 BA1 BA0 Refresh Bank Ref Counter # (Row Address # | # | # | Command | BAZ | BAI | BAU | Bank# | Counter # | (Row Address #) | |----|---|---------|--------|-----------|------|-------|-----------|-----------------| | 0 | 0 | | Reset, | SRX or RE | Fab | | To 0 | - | | 1 | 1 | REFpb | 0 | 0 | 0 | 0 | 0 to 1 | | | 2 | 2 | REFpb | 0 | 0 | 1 | 1 | 1 to 2 | | | 3 | 3 | REFpb | 0 | 1 | 0 | 2 | 2 to 3 | | | 4 | 4 | REFpb | 0 | 1 | 1 | 3 | 3 to 4 | n | | 5 | 5 | REFpb | 1 | 0 | 0 | 4 | 4 to 5 | " | | 6 | 6 | REFpb | 1 | 0 | 1 | 5 | 5 to 6 | | | 7 | 7 | REFpb | 1 | 1 | 0 | 6 | 6 to 7 | | | 8 | 8 | REFpb | 1 | 1 | 1 | 7 | 7 to 0 | | | 9 | 1 | REFpb | 1 | 1 | 0 | 6 | 0 to 1 | | | 10 | 2 | REFpb | 1 | 1 | 1 | 7 | 1 to 2 | | | | | | | • | | | | n + 1 | | 15 | 7 | REFpb | 0 | 0 | 0 | 0 | 6 to 7 | - | | 16 | 8 | REFpb | 1 | 0 | 0 | 4 | 7 to 0 | - | | 17 | 1 | REFpb | 0 | 0 | 0 | 0 | 0 to 1 | | | 18 | 2 | REFpb | 0 | 0 | 1 | 1 | 1 to 2 | n + 2 | | 19 | 3 | REFpb | 0 | 1 | 0 | 2 | 2 to 3 | | | 24 | 0 | REFab | V | V | V | 0~7 | To 0 | n + 2 | | 25 | 1 | REFpb | 1 | 1 | 0 | 6 | 0 to 1 | n + 3 | | 26 | 2 | REFpb | 1 | 1 | 1 | 7 | 1 to 2 | 11 + 3 | | | | | | | Snip | | | | # IS43/46LQ32640A, IS43/46LQ32640AL A bank must be idle before it can be refreshed. The controller must track the bank being refreshed by the per-bank REFRESH command. The REFpb command must not be issued to the device until the following conditions are met: - tRFCab has been satisfied after the prior REFab command. - tRFCpb has been satisfied after the prior REFpb command. - tRP has been satisfied after the prior PRECHARGE command to that bank. - tRRD has been satisfied after the prior ACTIVATE command (if applicable, for example after activating a row in a different bank than the one affected by the REFpb command). The target bank is inaccessible during per-bank REFRESH cycle time (tRFCpb), however, other banks within the device are accessible and can be addressed during the cycle. During the REFpb operation, any of the banks other than the one being refreshed can be maintained in an active state or accessed by a READ or a WRITE command. When the per-bank REFRESH cycle has completed, the affected bank will be in the idle state. After issuing REFpb, these conditions must be met: - tRFCpb must be satisfied before issuing a REFab command. - tRFCpb must be satisfied before issuing an ACTIVATE command to the same bank. - tRRD must be satisfied before issuing an ACTIVATE command to a different bank. - tRFCpb must be satisfied before issuing another REFpb command. An all-bank REFRESH command (REFab) issues a REFRESH command to all banks. All banks must be idle when REFab is issued (for instance, by issuing a PRECHARGE-all command prior to issuing an all-bank REFRESH command). REFab also synchronizes the bank count between the controller and the SDRAM to zero. The REFab command must not be issued to the device until the following conditions have been met: - tRFCab has been satisfied following the prior REFab command. - tRFCpb has been satisfied following the prior REFpb command. - tRP has been satisfied following the prior PRECHARGE commands. When an all-bank refresh cycle has completed, all banks will be idle. After issuing REFab: - tRFCab latency must be satisfied before issuing an ACTIVATE command. - tRFCab latency must be satisfied before issuing a REFab or REFpb command. Table 4.18 — REFRESH Command Scheduling Separation requirements | | | rizori communa concadini g ceparation requirements | | |--------|-----------------------|--------------------------------------------------------|-------| | Symbol | Minimum Delay<br>From | То | Notes | | | | REFab | | | tRFCab | REFab | Activate command to any bank | | | | | REFpb | | | | | REFab | | | tRFCpb | REFpb | Activate command to same bank as REFpb | | | | | REFpb | | | | REFpb | Activate command to different bank than REFpb | | | tRRD | | REFpb | 1 | | מוווט | Activate | Activate command to different bank than prior Activate | | | | | command | | Notes: 1. A bank must be in the idle state before it is refreshed, so following an ACTIVATE command REFab is NOTES: 1. DES commands are shown for ease of illustration; other commands may be valid at these times. 2. Activate Command is shown as an example. Other commands may be valid provided the timing specification is satisfied. Figure 4.52 — All-Bank Refresh Operation NOTES: 1. DES commands are shown for ease of illustration; other commands may be valid at these times. - 2. In the beginning of this example, the REFpb bank is pointing to bank 0. - 3. Operations to banks other than the bank being refreshed are supported during the tpbR2pbR period. - 4. Activate Command is shown as an example. Other commands may be valid provided the timing specification is satisfied. Figure 4.53 — Per-Bank Refresh Operation In general, a Refresh command needs to be issued to the LPDDR4 SDRAM regularly every tREFI interval. To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided. A maximum of 8 Refresh commands can be postponed during operation of the LPDDR4 SDRAM, meaning that at no point in time more than a total of 8 Refresh commands are allowed to be postponed and maximum number of pulled-in or postponed REF command is dependent on refresh rate. It is described in the table below. In case that 8 Refresh commands are postponed in a row, the resulting maximum interval between the surrounding Refresh commands is limited to 9 × tREFI. A maximum of 8 additional Refresh commands can be issued in advance ("pulled in"), with each one reducing the number of regular Refresh commands required later by one. Note that pulling in more than 8 Refresh commands in advance does not further reduce the number of regular Refresh commands required later, so that the resulting maximum interval between two surrounding Refresh commands is limited to 9 × tREFI. At any given time, a maximum of 16 REF commands can be issued within 2 x tREFI. Self-Refresh Mode may be entered with a maximum of eight Refresh commands being postponed. After exiting Self-Refresh Mode with one or more Refresh commands postponed, additional Refresh commands may be postponed to the extent that the total number of postponed Refresh commands (before and after the Self-Refresh) will never exceed eight. During Self-Refresh Mode, the number of postponed or pulled-in REFcommands does not change. | Table 4.19 — Legac | v Refresh Comman | d Timing Constraints | |--------------------|------------------|----------------------| |--------------------|------------------|----------------------| | MR4<br>OP[2:0] | Refresh rate | Max. No. of pulled-<br>in or postponed<br>REFab | between two | Max. No. of REFab<br>within max(2xtREFI<br>x refresh rate<br>multiplier, 16xtRFC) | Per-bank Refresh | |----------------|------------------|-------------------------------------------------|------------------|-----------------------------------------------------------------------------------|------------------| | 000B | Low Temp. Limit | N/A | N/A | N/A | N/A | | 001B | 4x tREFI | 8 | 9 x 4 x tREFI | 16 | 1/8 of REFab | | 010B | 2x tREFI | 8 | 9 x 2 x tREFI | 16 | 1/8 of REFab | | 011B | 1x tREFI | 8 | 9 x tREFI | 16 | 1/8 of REFab | | 100B | 0.5x tREFI | 8 | 9 x 0.5 x tREFI | 16 | 1/8 of REFab | | 101B | 0.25x tREFI | 8 | 9 x 0.25 x tREFI | 16 | 1/8 of REFab | | 110B | 0.25x tREFI | 8 | 9 x 0.25 x tREFI | 16 | 1/8 of REFab | | 111B | High Temp. Limit | N/A | N/A | N/A | N/A | Table 4.20 — Modified REFRESH Command Timing Constraints | | | | | 3 | | |----------------|------------------|-------------------------------------------------|------------------|-----------------------------------------------------------------------------------|------------------| | MR4<br>OP[2:0] | Refresh rate | Max. No. of pulled-<br>in or postponed<br>REFab | between two | Max. No. of REFab<br>within max(2xtREFI<br>x refresh rate<br>multiplier, 16xtRFC) | Per-bank Refresh | | 000B | Low Temp. Limit | N/A | N/A | N/A | N/A | | 001B | 4x tREFI | 2 | 3 x 4 x tREFI | 4 | 1/8 of REFab | | 010B | 2x tREFI | 4 | 5 x 2 x tREFI | 8 | 1/8 of REFab | | 011B | 1x tREFI | 8 | 9 x tREFI | 16 | 1/8 of REFab | | 100B | 0.5x tREFI | 8 | 9 x 0.5 x tREFI | 16 | 1/8 of REFab | | 101B | 0.25x tREFI | 8 | 9 x 0.25 x tREFI | 16 | 1/8 of REFab | | 110B | 0.25x tREFI | 8 | 9 x 0.25 x tREFI | 16 | 1/8 of REFab | | 111B | High Temp. Limit | N/A | N/A | N/A | N/A | #### Notes: - 1. For any thermal transition phase where Refresh mode is transitioned to either 2x tREFlor 4x tREFl, DRAM will support the previous postponed refresh requirement provided the number of postponed refreshes is monotonically reduced to meet the new requirement. However, the pulled-in refresh commands in previous thermal phase are not applied in new thermal phase. Entering new thermal phase the controller must count the number of pulled-in refresh commands as zero, regardless of remaining pulled-in refresh commands in previous thermal phase. - 2. LPDDR4 devices are refreshed properly if memory controller issues refresh commands with same or shorter refresh period than reported by MR4 OP[2:0]. If shorter refresh period is applied, the corresponding requirements from Table apply. For example, when MR4 OP[2:0]=001B, controller can be in any refresh rate from 4xtREFI to 0.25x tREFI. When MR4 OP[2:0]=010B, the only prohibited refresh rate is 4x tREFI. Figure 4.54 — Postponing Refresh Commands (Example) Figure 4.55 — Pulling-in Refresh Commands (Example) ## 4.17.1 Refresh Requirement Between SRX command and SRE command, at least one extra refresh command is required. After the DRAM Self Refresh Exit command, in addition to the normal Refresh command at tREFI interval, the LPDDR4 DRAM requires minimum of one extra Refresh command prior to Self Refresh Entry command. Table 4.21 — Refresh Requirement Parameters | Refresh Requirements | | Symbol | 2Gb | 2Gb | 4Gb | 4Gb | 8Gb | 8Gb | 16Gb | Units | |-------------------------------------------------------------------|-------|---------|-------|-----|-----|-----|-----|-----|------|-------| | Density per Channel | | | 1Gb | 2Gb | 2Gb | 4Gb | 4Gb | 8Gb | 8Gb | - | | Number of banks per channel | | | 8 | | | | | | - | | | Refresh Window (tREFW) (TCASE ≤ 85°C) | | tREFW | 32 | | | | | | ms | | | Refresh Window (tREFW)<br>(85°C < TCASE ≤ 105°C) | | tREFW | 16 | | | | | ms | | | | Refresh Window (tREFW)<br>(105°C < TCASE ≤ 125°C) | | tREFW | 8 | | | | | ms | | | | Required Number of REFRESH<br>Commands in a tREFW window | | R | 8192 | | | | | - | | | | Average Refresh | REFAB | tREFI | 3.904 | | | | | μs | | | | Interval<br>(TCASE ≤ 85°C) | REFPB | tREFIpb | 488 | | | | | ns | | | | Average Refresh<br>Interval | REFAB | tREFI | 1.952 | | | | μs | | | | | (85°C < TCASE ≤ 105°C) | REFPB | tREFIpb | 244 | | | | | | ns | | | Average Refresh<br>Interval | REFAB | tREFI | 0.976 | | | | | μs | | | | Interval<br>(105°C < TCASE ≤ 125°C) | REFPB | tREFIpb | 122 | | | | | ns | | | | Refresh Cycle Time (All Banks) tRFCab | | | 130 | 130 | 130 | 180 | 180 | 280 | 280 | ns | | Refresh Cycle Time (Per Bank) tRFCpb | | | 60 | 60 | 60 | 90 | 90 | 140 | 140 | ns | | Per-bank Refresh to Per-bank Refresh different bank Time tpbR2pbR | | | 60 | 60 | 60 | 90 | 90 | 90 | 90 | ns | #### Notes: - 1. Refresh for each channel is independent of the other channel on the die, or other channels in a package. Power delivery in the user's system should be verified to make sure the DC operating conditions are maintained when multiple channels are refreshed simultaneously. - 2. Self refresh abort feature is available for higher density devices starting with 12 Gb device and tXSR\_abort(min) is defined as tRFCpb + 17.5ns. - 3. 1x refresh rate (tREFW=32ms) is supported for Tcase ≤ 85°C. Other refresh rates are indicated in this table, dependent on Tcase. The MR4 OP[2:0] value also provides guidance on the refresh rate, and if read by DRAM controller, should take precedence. ## 4.18 Self Refresh Operation ## 4.18.1 Self Refresh Entry and Exit The Self Refresh command can be used to retain data in the LPDDR4 SDRAM, the SDRAM retains data without external Refresh command. The device has a built-in timer to accommodate Self Refresh operation. The Self Refresh is entered by Self Refresh Entry Command defined by having CS High, CA0 Low, CA1 Low, CA2 Low; CA3 High; CA4 High, CA5 Valid (Valid that means it is Logic Level, High or Low) for the first rising edge and CS Low, CA0 Valid, CA1 Valid, CA2 Valid, CA3 Valid, CA4 Valid, CA5 Valid at the second rising edge of the clock. Self Refresh command is only allowed when read data burst is completed and SDRAM is idle state. During Self Refresh mode, external clock input is needed and all input pin of SDRAM are activated. SDRAM can accept the following commands, MRR-1, CAS-2, DES, SRX, MPC, MRW-1, and MRW-2 except PASR Bank/Segment setting. LPDDR4 SDRAM can operate in Self Refresh in both the standard or elevated temperature ranges. SDRAM will also manage Self Refresh power consumption when the operating temperature changes, lower at low temperature and higher at high temperatures. For proper Self Refresh operation, power supply pins ( $V_{DD1}$ , $V_{DD2}$ and $V_{DDQ}$ ) must be at valid levels. However $V_{DDQ}$ may be turned off during Self-Refresh with Power Down after tESCKE is satisfied (Refer to Figure 4.53 about tESCKE). Prior to exiting Self-Refresh with Power Down, V<sub>DDQ</sub> must be within specified limits. The minimum time that the SDRAM must remain in Self Refresh model is tSR,min. Once Self Refresh Exit is registered, only MRR-1, CAS-2, DES, MPC, MRW-1 and MRW-2 except PASR Bank/Segment setting are allowed until tXSR is satisfied. The use of Self Refresh mode introduces the possibility that an internally timed refresh event can be missed when Self Refresh Exit is registered. Upon exit from Self Refresh, it is required that at least one REFRESH command (8 per-bank or 1 all-bank) is issued before entry into a subsequent Self Refresh. Figure 4.56a — Self Refresh Entry/Exit Timing - 1. MRR-1, CAS-2, DES, SRX, MPC, MRW-1 and MRW-2 except PASR Bank/Segment and SR Abort setting is allowed during Self Refresh. - 2. DES commands are shown for ease of illustration; other commands may be valid at these times. Figure 4.56b — Self Refresh Entry/Exit Timing ## 4.18.2 Power Down Entry and Exit during Self Refresh Entering/Exiting Power Down Mode is allowed during Self Refresh mode in SDRAM. The related timing parameters between Self Refresh Entry/Exit and Power Down Entry/Exit are shown in Figure 4.57. Figure 4.57 — Self Refresh Entry/Exit Timing with Power Down Entry/Exit ## 4.18.3 Command input Timing after Power Down Exit Command input timings after Power Down Exit during Self Refresh mode are shown in Figure 4.58. <sup>3. 2</sup> Clock command for example. Figure 4.58 — Command input timings after Power Down Exit during Self Refresh ## 4.18.4 AC Timing Table Table 4.22 — AC Timing Table | Parameter | Symbol | Min/<br>Max | I Data Rate | Unit | Note | |-----------------------------------------|--------|-------------|---------------------------|------|------| | Self Refresh Timing | | | | | | | Delay from SRE command to CKE Input low | tESCKE | Min | Max(1.75ns,<br>3tCK) | ns | 1 | | Minimum Self Refresh Time | tSR | Min | Max(15ns, 3tCK) | ns | 1 | | Exit Self Refresh to Valid commands | tXSR | Min | Max(tRFCab + 7.5ns, 2tCK) | ns | 1,2 | #### Notes: 1. Delay time has to satisfy both analog time(ns) and clock count(tCK). It means that tESCKE will not expire until CK has toggled through at least 3 full cycles (3 \*tCK) and 1.75ns has transpired. The case which 3tCK is applied to is shown in Figure 4.59. Figure 4.59 — tESCKE Timing 2. MRR-1, CAS-2, DES, MPC, MRW-1 and MRW-2 except PASR Bank/Segment setting are only allowed during this period. ### 4.18.5 Self Refresh Abort If MR4 OP[3] is enabled then DRAM aborts any ongoing refresh during Self Refresh exit and does not increment the internal refresh counter. Controller can issue a valid command after a delay of tXSR\_abort instead of tXSR. The value of tXSR abort(min) is defined as tRFCpb + TBD ns. Upon exit from Self Refresh mode, the LPDDR4 SDRAM requires a minimum of one extra refresh (8 per bank or 1 all bank) before entry into a subsequent Self Refresh mode. This requirement remains the same irrespective of the setting of the MR bit for self refresh abort. Self refresh abort feature is available for higher density devices starting with 12 Gb device. ## 4.19 MRR, MRW, MPC Command during tXSR, tRFC Mode Register Read (MRR), Mode Register Write (MRW) and Multi Purpose Command (MPC) can be issued during tXSR period. Figure 4.60 — MRR, MRW and MPC Commands Issuing Timing during tXSR Mode Register Read (MRR), Mode Register Write (MRW) and Multi Purpose Command (MPC) can be issued during tRFC period. NOTES: 1. MPC and MRW command are shown in figure at this time, Any combination of MRR, MRW and MPC is allowed during tRFCab or tRFCpb period. 2. Refresh cycle time depends on Refresh command. In case of REF per Bank command issued, Refresh cycle time will be tRFCpb. 3. Any command also includes MRR, MRW and all MPC command. DON'T CARE TIME BREAK 4.61 — MRR, MRW and MPC Commands Issuing Timing during tRFC ## 4.20 Mode Register Read (MRR) The Mode Register Read (MRR) command is used to read configuration and status data from the LPDDR4-SDRAM registers. The MRR command is initiated with CS and CA[5:0] in the proper state as defined by Table 4.68. The mode register address operands (MA[5:0]) allow the user to select one of 64 registers. The mode register contents are available on the first 4UI's data bits of DQ[7:0] after RL x tCK + tDQSCK + tDQSQ following the MRR command. Subsequent data bits contain valid but undefined content. DQS is toggled for the duration of the Mode Register READ burst. The MRR has a command burst length 16. MRR operation must not be interrupted. 2 3 5 9 BL 0 6 8 10 12 13 14 15 ٧ DQ0 OP0 DQ1 OP1 OP2 DQ2 V DQ3 OP3 V DQ4 OP4 ٧ ٧ DQ5 OP5 DQ6 OP6 ٧ DQ7 OP7 ٧ DQ8-15 DMI0-1 V Table 4.23 — DQ output mapping ### Notes: - 1. MRR data are extended to first 4 UI's for DRAM controller to sample data easily. - 2. DBI may apply or may not apply during normal MRR. It's vendor specific. If read DBI is enable with MRS and vendor cannot support the DBI during MRR, DMI pin status should be low. - 3. The read pre-amble and post-amble of MRR are same as normal read. <sup>4.</sup> DBI is Disable mode. Figure 4.62 — Mode Register Read Operation <sup>5.</sup> DES commands except tMRR period are shown for ease of illustration; other commands may be valid at these times. <sup>6 .</sup> DQ/DQS: VSSQ termination #### 4.20.1 MRR after Read and Write command After a prior READ command, the MRR command must not be issued earlier than BL/2 clock cycles, in a similar way WL + BL/2 + 1 + RU(tWTR/tCK) clock cycles after a prior Write, Write with AP, Mask Write, Mask Write with AP and MPC Write FIFO command in order to avoid the collision of Read and Write burst data on SDRAM's internal Data bus. - 1. The minimum number of clock cycles from the burst READ command to the MRR command is BL/2 - 2. Read BL = 32, MRR BL = 16, RL = 14, Preamble = Toggle, Postamble = 0.5nCK, DBI = Disable, DQ/DQS: VSSQ termination - 3. DES commands except tMRR period are shown for ease of illustration; other commands may be valid at these times. Figure 4.63 — READ to MRR Timing Note - 1. Write BL=16, Write Postamble = 0.5nCK, DQ/DQS: VSSQ termination. - 2. Only DES is allowed during tMRR period. - 2. Din n = data-in to columnm n. - 3. The minimum number of clock cycles from the burst write command to MRR command is WL + BL/2 + 1 + RU(tWTR/tCK). - 4. tWTR starts at the rising edge of CK after the last latching edge of DQS. - 5. DES commands except tMRR period are shown for ease of illustration; other commands may be valid at these times. Figure 4.64 — Write to MRR Timing ### 4.20.2 MRR after Power-Down Exit Following the power-down state, an additional time, tMRRI, is required prior to issuing the mode register read (MRR) command. This additional time (equivalent to tRCD) is required in order to be able to maximize power-down current savings by allowing more power-up time for the MRR data path after exit from power-down mode. - 1. Only DES is allowed during tMRR period. - 2. DES commands except tMRR period are shown for ease of illustration; other commands may be valid at these times. Table — 4.24 Mode Register Read/Write AC timing | Parameter | Symbol | Min/<br>Max | Data Rate | Unit | Note | |--------------------------------------------------------------------------|--------|-------------|---------------------|------|------| | Mode Register Read/Write Timing | | | | | | | Additional time after tXP has expired until<br>MRR command may be issued | tMRRI | Min | tRCD + 3nCK | - | | | MODE REGISTER READ command period | tMRR | Min | 8 | nCK | | | MODE REGISTER WRITE command period | tMRW | Min | MAX(10ns,<br>10nCK) | - | | | Mode register set command delay | tMRD | Min | max(14ns,<br>10nCK) | - | | ## 4.21 Mode Register Write (MRW) Operation The Mode Register Write (MRW) command is used to write configuration data to the mode registers. The MRW command is initiated by setting CKE, CS, and CA[5:0] to valid levels at a rising edge of the clock (see Table 4.68, Command Truth Table). The mode register address and the data written to the mode registers is contained in CA[5:0] according to Table 4.68. The MRW command period is defined by tMRW. Mode register Writes to read-only registers have no impact on the functionality of the device. Figure 4.66 — Mode Register Write Timing ## 4.21.1 Mode Register Write MRW can be issued from either a Bank-Idle or Bank-Active state. Certain restrictions may apply for MRW from an Active state. Table 4.25 — Truth Table for Mode Register Read (MRR) and Mode Register Write (MRW) | Current State | Command | Intermediate State | Next State | |-----------------|---------|-----------------------|----------------| | SDRAM | SDRAM | | SDRAM | | | MRR | Mode Register Reading | All Banks Idle | | All Banks Idle | IVINN | (All Banks Idle) | All balls fule | | All Daliks lule | MRW | Mode Register Writing | All Banks Idle | | | | (All Banks Idle) | All balls lule | | Bank(s) Active | MRR | Mode Register Reading | Bank(s) Active | | Dank(S) Active | MRW | Mode Register Writing | Bank(s) Active | Table 4.26 — MRR/MRW Timing Constraints: DQ ODT is Disable | From Command | To<br>Command | Minimum Delay between "From Command" and "To Command" | Unit | Notes | | | | | | |-------------------------------|-------------------------|-------------------------------------------------------------------------|------|-------|--|--|--|--|--| | | MRR | tMRR | - | | | | | | | | | RD/RDA | tMRR | - | | | | | | | | MRR | WR/WRA/<br>MWR/<br>MWRA | RL+RU(tDQSCK(max)/tCK)+BL/2-<br>WL+tWPRE+RD(tRPST) | nCK | | | | | | | | | MRW | RL+RU(tDQSCK(max)/tCK)+BL/2+ 3 | nCK | | | | | | | | RD/RDA | | BL/2 | nCK | | | | | | | | WR/WRA/<br>MWR/MWRA | MRR | WL+1+BL/2+RU(tWTR/tCK) | nCK | | | | | | | | MRW | | tMRD | - | | | | | | | | Power Down Exit | | tXP+tMRRI | - | | | | | | | | | RD/RDA | tMRD | - | | | | | | | | MRW | WR/WRA/<br>MWR/<br>MWRA | tMRD | - | | | | | | | | | MRW | tMRW | - | | | | | | | | RD/<br>RD FIFO/<br>RD DQ CAL | | RL+BL/2+RU(tDQSCKmax/tCK) +RD(tRPST)<br>+max(RU(7.5ns/tCK),8nCK) | nCK | | | | | | | | RD with<br>Auto-Precharge | MRW | RL+BL/2+RU(tDQSCKmax/tCK) +RD(tRPST)<br>+max(RU(7.5ns/tCK),8nCK)+nRTP-8 | nCK | | | | | | | | WR/<br>MWR/<br>WR FIFO | IVIIXVV | WL+1+BL/2+max(RU(7.5ns/tCK),8nCK) | nCK | | | | | | | | WR/MWR with<br>Auto-Precharge | | WL+1+BL/2+max(RU(7.5ns/tCK),8nCK)+nWR | nCK | | | | | | | Table 4.27 — MRR/MRW Timing Constraints: DQ ODT is Enable | Table 4.27 — Initify Tilling Solistiants. B& SBT is Enable | | | | | | | | | | |------------------------------------------------------------|------------------------------|-------------------------------------------------------|------|-------|--|--|--|--|--| | From Command | To<br>Command | Minimum Delay between "From Command" and "To Command" | Unit | Notes | | | | | | | | MRR Same as ODT Disable Case | | | | | | | | | | | RD/RDA | Same as ODT Disable Case | - | | | | | | | | MRR | WR/WRA/ | RL+RU(tDQSCK(max)/tCK)+BL/2-ODTLon- | | | | | | | | | IVIIXIX | MWR/ | RD(tODTon(min)/tCK)+RD(tRPST)+1 | nCK | | | | | | | | | MWRA | TO(tob for (filling) to (t) TO (titl of) F | | | | | | | | | | MRW | Same as ODT Disable Case | - | | | | | | | | RD/RDA | | | | | | | | | | | WR/WRA/ | | | | | | | | | | | MWR/MWRA | MRR | Same as ODT Disable Case | - | | | | | | | | MRW | | | | | | | | | | | Power Down Exit | | | | | | | | | | | | RD/RDA | | | | | | | | | | | WR/WRA/ | | | | | | | | | | MRW | MWR/ | Same as ODT Disable Case | - | | | | | | | | | MWRA | | | | | | | | | | | MRW | | | | | | | | | | RD/ | | | | | | | | | | | RD FIFO/ | | | | | | | | | | | RD DQ CAL | | | | | | | | | | | RD with | | | | | | | | | | | Auto-Precharge | MRW | Same as ODT Disable Case | _ | | | | | | | | WR/<br>MWR/<br>WR FIFO | | Same as SET Bloader Sacs | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | WR/MWR with | | | | | | | | | | | Auto-Precharge | | | | | | | | | | ## 4.22 V<sub>REF</sub> Current Generator (VRCG) LPDDR4 SDRAM $V_{REF}$ current generators (VRCG) incorporate a high current mode to reduce the settling time of the internal $V_{REF}(DQ)$ and $V_{REF}(CA)$ levels during training and when changing frequency set points during operation. The high current mode is enabled by setting MR13[OP3] = 1. Only Deselect commands may be issued until tVRCG\_ENABLE is satisfied. tVRCG\_ENABLE timing is shown in Figure 4.67. Figure 4.67 — VRCG Enable timing VRCG high current mode is disabled by setting MR13[OP3] = 0. Only Deselect commands may be issued until tVRCG\_DISABLE is satisfied. tVRCG\_DISABLE timing is shown in Figure 4.68. Figure 4.68 — VRCG Disable timing Note that LPDDR4 SDRAM devices support $V_{REF}(CA)$ and $V_{REF}(DQ)$ range and value changes without enabling VRCG high current mode. Note: Non-wrap BL=4 data orders shown are prohibited. Table 4.28 — VRCG Enable/Disable Timing | Speed | | 533, 1066, 1600, 2133, 2667, 3200 Mbps | | | NOTE | |-------------------------------------------------|---------------|----------------------------------------|-----|-------|------| | Parameter | Symbol | MIN | MAX | Units | NOTE | | V <sub>REF</sub> high current mode enable time | tVRCG_ENABLE | - | 200 | ns | | | V <sub>REF</sub> high current mode disable time | tVRCG_DISABLE | - | 100 | ns | | ## 4.23 CA V<sub>REF</sub>Training The DRAM internal CA $V_{REF}$ specification parameters are voltage operating range, stepsize, $V_{REF}$ set tolerance, $V_{REF}$ step time and $V_{REF}$ valid level. The voltage operating range specifies the minimum required $V_{REF}$ setting range for LPDDR4 DRAM devices. The minimum range is defined by $V_{REF}$ max and $V_{REF}$ min as depicted in Figure 4.69. Figure 4.69 — V<sub>REF</sub> operating range(V<sub>REF</sub>min, V<sub>REF</sub>max) The $V_{REF}$ stepsize is defined as the stepsize between adjacent steps. However, for a given design, DRAM has one value for $V_{REF}$ step size that falls within the range. The $V_{REF}$ set tolerance is the variation in the $V_{REF}$ voltage from the ideal setting. This accounts for accumulated error over multiple steps. There are two ranges for $V_{REF}$ set tolerance uncertainity. The range of $V_{REF}$ set tolerance uncertainity is a function of number of steps n. The $V_{REF}$ set tolerance is measured with respect to the ideal line which is based on the two endpoints. Where the endpoints are at the min and max $V_{REF}$ values for a specified range. An illustration depicting an example of the stepsize and $V_{REF}$ set tolerance is below. Figure 4.70 — Example of V<sub>REF</sub> set tolerance(max case only shown) and stepsize The $V_{REF}$ increment/decrement step times are define by $V_{REF}$ time-short, Middle and long. The $V_{REF}$ time-short, $V_{REF}$ time-Middle and $V_{REF}$ time-long is defined from TS to TE as shown in the figure 4.71 below where TE is referenced to when the $V_{REF}$ voltage is at the final DC level within the $V_{REF}$ valid tolerance( $V_{REF}$ -val\_tol). The $V_{REF}$ valid level is defined by $V_{REF}$ val tolerance to qualify the step time TE as shown in Figure 4.71. This parameter is used to insure an adequate RC time constant behavior of the voltage level change after any $V_{REF}$ increment/decrement adjustment. This parameter is only applicable for DRAM component level validation/characerization. V<sub>REF</sub>\_time-Short is for a single stepsize increment/decrement change in V<sub>REF</sub> voltage. $V_{REF}$ \_time-Middle is at least 2 stepsizes increment/decrement change within the same $V_{REF}$ (CA) range in $V_{REF}$ voltage. $V_{REF}$ \_time-Long is the time including up to $V_{REF}$ min to $V_{REF}$ max or $V_{REF}$ max to $V_{REF}$ min change across the $V_{REF}$ (CA) Range in $V_{REF}$ voltage. TS - is referenced to MRS command clock TE - is referenced to the V<sub>RFF</sub>\_val\_tol Figure 4.71 — V<sub>RFF</sub>\_time for Short, Middle and Long Timing Diagram The MRW command to the mode register bits are as follows. MR12 OP[5:0] : $V_{REF}(CA)$ Setting MR12 OP[6] : $V_{REF}(CA)$ Range The minimum time required between two $V_{\text{REF}}$ MRS commands is $V_{\text{REF}}$ \_time-short for single step and $V_{\mbox{\scriptsize REF\_}}$ time-Middle for a full voltage range step. — V<sub>REF</sub> step single stepsize increment case $4.73 - V_{REF}$ step single stepsize decrement case 4.74 — $V_{REF}$ full step from $V_{REF}$ min to $V_{REF}$ max case 4.75 — $V_{REF}$ full step from $V_{REF}$ max to $V_{REF}$ min case Table 4.29 contains the CA internal V<sub>REF</sub> specifications that will be characterized at the component level for compliance. The component level characterization method is TDB<sup>1</sup>. Table 4.29(a) — CA Internal V<sub>REF</sub> Specifications for LPDDR4 | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |---------------------------------------------|-------------------------------|--------|-------|-------|--------------------|-------| | V <sub>REF</sub> Max operating point Range0 | V <sub>REF</sub> _max_R0 | 30% | - | - | $V_{DD2}$ | 1,11 | | V <sub>REF</sub> Min operating point Range0 | V <sub>REF</sub> _min_R0 | - | - | 10% | $V_{DD2}$ | 1,11 | | V <sub>REF</sub> Max operating point Range1 | V <sub>REF</sub> _max_R1 | 42% | - | - | $V_{\mathrm{DD2}}$ | 1,11 | | V <sub>REF</sub> Min operating point Range1 | V <sub>REF</sub> _min_R1 | - | - | 22% | $V_{DD2}$ | 1,11 | | V <sub>REF</sub> Stepsize | V <sub>REF</sub> _step | 0.30% | 0.40% | 0.50% | $V_{DD2}$ | 2 | | V <sub>RFF</sub> Set Tolerance | V <sub>REF</sub> _set_tol | -1.00% | 0.00% | 1.00% | $V_{DD2}$ | 3,4,6 | | VREFORT TOTAL RICE | VREF_Set_tor | -0.10% | 0.00% | 0.10% | $V_{DD2}$ | 3,5,7 | | | V <sub>REF</sub> _time-Short | - | - | 100 | ns | 8 | | V <sub>REF</sub> Step Time | V <sub>REF</sub> _time_Middle | - | - | 200 | ns | 12 | | V <sub>REF</sub> Step Time | V <sub>REF</sub> _time-Long | - | - | 250 | ns | 9 | | | V <sub>REF</sub> _time_weak | - | - | 1 | ms | 13,14 | | V <sub>REF</sub> Valid tolerance | V <sub>REF</sub> _val_tol | -0.10% | 0.00% | 0.10% | $V_{DD2}$ | 10 | #### Note. - 1. V<sub>REF</sub> DC voltage referenced to V<sub>DD2</sub>DC. - 2. V<sub>REF</sub> stepsize increment/decrement range. V<sub>REF</sub> at DC level. - 3. V<sub>REF</sub>\_new = V<sub>REF</sub>\_old + n\*V<sub>REF</sub>\_step; n= number of steps; if increment use "+"; If decrement use "-". - 4. The minimum value of $V_{REF}$ setting tolerance = $V_{REF}$ \_new 1.0%\* $V_{DD2}$ . The maximum value of $V_{REF}$ setting tolerance = $V_{REF}$ \_new + 1.0%\* $V_{DD2}$ . For n>4. - The minimum value of V<sub>REF</sub> setting tolerance = V<sub>REF</sub>\_new 0.10%\*V<sub>DD2</sub>. The maximum value of V<sub>REF</sub> setting tolerance = V<sub>REF</sub>\_new + 0.10%\*V<sub>DD2</sub>. For n≤ 4. - Measured by recording the min and max values of the V<sub>REF</sub> output over the range, drawing a straight line between those points and comparing all other V<sub>REF</sub> output settings to that line. - 7. Measured by recording the min and max values of the V<sub>REF</sub> output across 4 consecutive steps(n=4), drawing a straight line between those points and comparing all other V<sub>REF</sub> output settings to that line. - 8. Time from MRS command to increment or decrement one step size for V<sub>REF</sub>. - Time from MRS command to increment or decrement V<sub>REF</sub>min to V<sub>REF</sub>max or V<sub>REF</sub>max to V<sub>REF</sub>min change across the V<sub>REF</sub>(CA) Range in V<sub>REF</sub> voltage. - 10.Only applicable for DRAM component level test/characterization purpose. Not applicable for normal mode of operation. V<sub>REF</sub> valid is to qualify the step times which will be characterized at the component level. - 11. DRAM range 0 or 1 set by MR12 OP[6]. - 12. Time from MRS command to increment or decrement more than one step size up to a full range of V<sub>REF</sub> voltage withiin the same V<sub>REF</sub>(CA) range. - 13. Applies when VRCG high current mode is not enabled, specified by MR13[OP3] = 0. - V<sub>REF</sub>\_time\_weak covers all V<sub>REF</sub>(CA) Range and Value change conditions are applied to V<sub>REF</sub>\_time\_Short/Middle/Long. Table 4.29(b) — CA Internal V<sub>REF</sub> Specifications for LPDDR4X | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |---------------------------------------------|-------------------------------|--------|-------|-------|-----------|-------| | V <sub>REF</sub> Max operating point Range0 | V <sub>REF</sub> _max_R0 | - | - | 44.9% | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Min operating point Range0 | V <sub>REF</sub> _min_R0 | 15% | - | - | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Max operating point Range1 | V <sub>REF</sub> _max_R1 | - | - | 62.9% | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Min operating point Range1 | V <sub>REF</sub> _min_R1 | 32.9% | - | - | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Stepsize | V <sub>REF</sub> _step | 0.50% | 0.60% | 0.70% | $V_{DDQ}$ | 2 | | V <sub>RFF</sub> Set Tolerance | V act tol | -11 | 0 | 11 | mV | 3,4,6 | | VREFSet Tolerance | V <sub>REF</sub> _set_tol | -1.1 | 0 | 1.1 | mV | 3,5,7 | | | V <sub>REF</sub> _time_Short | - | - | 100 | ns | 8 | | V Stop Time | V <sub>REF</sub> _time_Middle | - | - | 200 | ns | 12 | | V <sub>REF</sub> Step Time | V <sub>REF</sub> _time_Long | - | - | 250 | ns | 9 | | | V <sub>REF</sub> _time_weak | - | - | 1 | ms | 13,14 | | V <sub>REF</sub> Valid tolerance | V <sub>REF</sub> _val_tol | -0.10% | 0.00% | 0.10% | $V_{DDQ}$ | 10 | - NOTE 1 V<sub>REF</sub> DC voltage referenced to V<sub>DD2</sub> DC. - NOTE 2 V<sub>REF</sub> stepsize increment/decrement range. V<sub>REF</sub> at DC level. - NOTE 3 $V_{REF}$ new = $V_{REF}$ old + $n^*V_{REF}$ step; n= number of steps; if increment use "+"; if decrement use "-". - NOTE 4 The minimum value of $V_{REF}$ setting tolerance = $V_{REF}$ \_new 11 mV. The maximum value of $V_{REF}$ setting tolerance = $V_{REF}$ \_new + 11 mV. For n>4. - NOTE 5 The minimum value of $V_{REF}$ setting tolerance = $V_{REF}$ \_new -1.1 mV. The maximum value of $V_{REF}$ setting tolerance = $V_{REF}$ \_new + 1.1 mV. For n 4. - NOTE 6 Measured by recording the min and max values of the $V_{REF}$ output over the range, drawing a straight line between those points and comparing all other $V_{REF}$ output settings to that line. - NOTE 7 Measured by recording the min and max values of the $V_{REF}$ output across 4 consecutive steps(n=4), drawing a straight line between those points and comparing all other $V_{REF}$ output settings to that line. - NOTE 8 Time from MRS command to increment or decrement one step size for V<sub>REF</sub>. - NOTE 9 Time from MRS command to increment or decrement $V_{REF}$ min to $V_{REF}$ max or $V_{REF}$ max to $V_{REF}$ min change across the $V_{REF}$ CA Range in $V_{REF}$ voltage. - NOTE 10 Only applicable for DRAM component level test/characterization purpose. Not applicable for normal mode of operation. V<sub>REF</sub> valid is to gualify the step times which will be characterized at the component level. - NOTE 11 DRAM range 0 or 1 set by MR12 OP[6]. - NOTE 12 Time from MRS command to increment or decrement more than one step size up to a full range of $V_{REF}$ voltage withiin the same $V_{REF}CA$ range. - NOTE 13 Applies when VRCG high current mode is not enabled, specified by MR13[OP3] = 0. - NOTE 14 $V_{REF}$ \_time\_weak covers all $V_{REF}$ (CA) Range and Value change conditions are applied to $V_{REF}$ \_time\_Short/Middle/Long. # 4.24 DQ V<sub>REF</sub> Training The DRAM internal DQ V<sub>REF</sub> specification parameters are voltage operating range, stepsize, V<sub>REF</sub> set tolerance, $V_{\mbox{\scriptsize REF}}$ step time and $V_{\mbox{\scriptsize REF}}$ valid level. The voltage operating range specifies the minimum required V<sub>REF</sub> setting range for LPDDR4 DRAM devices. The minimum range is defined by V<sub>REF</sub>max and V<sub>REF</sub>min as depicted in Figure 4.76. Figure 4.76 — $V_{REF}$ operating range( $V_{REF}$ min, $V_{REF}$ max) The $V_{REF}$ stepsize is defined as the stepsize between adjacent steps. However, for a given design, DRAM has one value for $V_{REF}$ step size that falls within the range. The $V_{REF}$ set tolerance is the variation in the $V_{REF}$ voltage from the ideal setting. This accounts for accumulated error over multiple steps. There are two ranges for $V_{REF}$ set tolerance uncertainity. The range of $V_{REF}$ set tolerance uncertainity is a function of number of steps n. The $V_{REF}$ set tolerance is measured with respect to the ideal line which is based on the two endpoints. Where the endpoints are at the min and max $V_{REF}$ values for a specified range. An illustration depicting an example of the stepsize and $V_{REF}$ set tolerance shown in Figure 4.77. Figure 4.77 — Example of V<sub>REF</sub> set tolerance(max case only shown) and stepsize The $V_{REF}$ increment/decrement step times are define by $V_{REF}$ time-short, Middle and long. The $V_{REF}$ time-short, $V_{REF}$ time-Middle and $V_{REF}$ time-long is defined from TS to TE as shown in Figure 4.78 where TE is referenced to when the $V_{REF}$ voltage is at the final DC level within the $V_{REF}$ valid tolerance( $V_{REF}$ -val\_tol). The V<sub>REF</sub> valid level is defined by V<sub>REF</sub>\_val tolerance to qualify the step time TE as shown in Figure 4.78. This parameter is used to insure an adequate RC time constant behavior of the voltage level change after any $V_{REF}$ increment/decrement adjustment. This parameter is only applicable for DRAM component level validation/characerization. V<sub>REF</sub>\_time-Short is for a single stepsize increment/decrement change in V<sub>REF</sub> voltage. $V_{REF}$ \_time-Middle is at least 2 stepsizes increment/decrement change within the same $V_{REF}$ (DQ) range in $V_{REF}$ voltage. $V_{REF}$ \_time-Long is the time including up to $V_{REF}$ min to $V_{REF}$ max or $V_{REF}$ max to $V_{REF}$ min change across the $V_{REF}$ (DQ) Range in $V_{REF}$ voltage. Figure 4.78 — V<sub>RFF</sub> time for Short, Middle and Long Timing Diagram The MRW command to the mode register bits are as follows. MR14 OP[5:0] : $V_{REF}(DQ)$ Setting MR14 OP[6] : $V_{RFF}(DQ)$ Range The minimum time required between two $V_{REF}$ MRS commands is $V_{REF}$ time-short for single step and $V_{REF}$ time-Middle for a full voltage range step. V<sub>REF</sub> step single stepsize increment case 4.80 — V<sub>REF</sub> step single stepsize decrement case 4.81 — $V_{REF}$ full step from $V_{REF}$ min to $V_{REF}$ max case Figure 4.82 — $V_{REF}$ full step from $V_{REF}$ max to $V_{REF}$ min case Table 4.30 contains the DQ internal $V_{REF}$ specifications that will be characterized at the component level for compliance. The component level characterization method is TBD<sup>1</sup>. Table 4.30(a) — DQ Internal V<sub>REF</sub> Specifications | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |---------------------------------------------|-------------------------------|--------|-------|-------|-----------|-------| | V <sub>REF</sub> Max operating point Range0 | V <sub>REF</sub> _max_R0 | 30% | - | - | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Min operating point Range0 | V <sub>REF</sub> _min_R0 | - | - | 10% | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Max operating point Range1 | V <sub>REF</sub> _max_R1 | 42% | - | - | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Min operating point Range1 | V <sub>REF</sub> _min_R1 | - | - | 22% | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Stepsize | V <sub>REF</sub> _step | 0.30% | 0.40% | 0.50% | $V_{DDQ}$ | 2 | | V <sub>REF</sub> Set Tolerance | V <sub>REF</sub> set tol | -1.00% | 0.00% | 1.00% | $V_{DDQ}$ | 3,4,6 | | VREF Get Tolerance | VREF_Set_tot | -0.10% | 0.00% | 0.10% | $V_{DDQ}$ | 3,5,7 | | | V <sub>REF</sub> time-Short | - | - | 100 | ns | 8 | | V <sub>BEE</sub> Step Time | V <sub>REF</sub> _time_Middle | - | - | 200 | ns | 12 | | V <sub>REF</sub> Step Time | V <sub>REF</sub> _time-Long | - | - | 250 | ns | 9 | | | V <sub>REF</sub> _time_weak | - | - | 1 | ms | 13,14 | | V <sub>REF</sub> Valid tolerance | V <sub>REF</sub> _val_tol | -0.10% | 0.00% | 0.10% | $V_{DDQ}$ | 10 | #### Note. - 1. V<sub>BEE</sub> DC voltage referenced to V<sub>DDQ</sub>\_DC. - 2. $V_{\mbox{\scriptsize REF}}$ stepsize increment/decrement range. $V_{\mbox{\scriptsize REF}}$ at DC level. - 3. V<sub>REF</sub>\_new = V<sub>REF</sub>\_old + n\*V<sub>REF</sub>\_step; n= number of steps; if increment use "+"; If decrement use "-". - 4. The minimum value of V<sub>REF</sub> setting tolerance = V<sub>REF</sub>\_new 1.0%\*V<sub>DDQ</sub>. The maximum value of V<sub>REF</sub> setting tolerance = V<sub>REF</sub>\_new + 1.0%\*V<sub>DDQ</sub>. For n>4. - 5. The minimum value of $V_{REF}$ setting tolerance = $V_{REF}$ \_new 0.10%\* $V_{DDQ}$ . The maximum value of $V_{REF}$ setting tolerance = $V_{REF}$ \_new + 0.10%\* $V_{DDQ}$ . For n< 4. - 6. Measured by recording the min and max values of the V<sub>REF</sub> output over the range, drawing a straight line between those points and comparing all other V<sub>REF</sub> output settings to that line. - 7. Measured by recording the min and max values of the V<sub>REF</sub> output across 4 consectuive steps(n=4), drawing a straight line between those points and comparing all other V<sub>REF</sub> output settings to that line. - 8. Time from MRS command to increment or decrement one step size for $V_{REF}$ . - 9. Time from MRS command to increment or decrement V<sub>REF</sub>min to V<sub>REF</sub>max or V<sub>REF</sub>fmax to V<sub>REF</sub>min change across the V<sub>REF</sub>(DQ) Range in V<sub>REF</sub> voltage. - 10.Only applicable for DRAM component level test/characterization purpose. Not applicable for normal mode of operation. V<sub>REF</sub> valid is to qualify the step times which will be characterized at the component level. - 11. DRAM range 0 or 1 set by MR14 OP[6]. - 12. Time from MRS command to increment or decrement more than one step size up to a full range of V<sub>REF</sub> voltage withiin the same V<sub>REF</sub>(DQ) range. - 13. Applies when VRCG high current mode is not enabled, specified by MR13[OP3] = 0. - 14. $V_{REF}$ \_time\_weak covers all $V_{REF}$ (DQ) Range and Value change conditions are applied to $V_{REF}$ \_time\_Short/Middle/Long. | Table 4.30(b) - | <ul> <li>DQ Internal</li> </ul> | <b>V<sub>REF</sub> Specifications</b> | for LPDDR4X | |-----------------|---------------------------------|---------------------------------------|-------------| |-----------------|---------------------------------|---------------------------------------|-------------| | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------------------------|-------------------------------|--------|-------|-------|-----------|-------| | V <sub>REF</sub> Max operating point<br>Range0 | V <sub>REF</sub> _max_R0 | - | - | 44.9% | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Min operating point<br>Range0 | V <sub>REF</sub> _min_R0 | 15% | - | - | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Max operating point<br>Range1 | V <sub>REF</sub> _max_R1 | - | - | 62.9% | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Min operating point<br>Range1 | V <sub>REF</sub> _min_R1 | 32.9% | - | - | $V_{DDQ}$ | 1,11 | | V <sub>REF</sub> Stepsize | V <sub>REF</sub> _step | 0.50% | 0.60% | 0.70% | $V_{DDQ}$ | 2 | | V Sot Toloropoo | V | -11 | 0 | 11 | mV | 3,4,6 | | V <sub>REF</sub> Set Tolerance | V <sub>REF</sub> _set_tol | -1.1 | 0 | 1.1 | mV | 3,5,7 | | | V <sub>REF</sub> _time_Short | - | - | 100 | ns | 8 | | V Ston Time | V <sub>REF</sub> _time_Middle | - | - | 200 | ns | 12 | | V <sub>REF</sub> Step Time | V <sub>REF</sub> _time_Long | - | - | 250 | ns | 9 | | | V <sub>REF</sub> _time_weak | - | - | 1 | ms | 13,14 | | V <sub>REF</sub> Valid tolerance | V <sub>REF</sub> _val_tol | -0.10% | 0.00% | 0.10% | $V_{DDQ}$ | 10 | - NOTE 1 V<sub>REF</sub> DC voltage referenced to V<sub>DDQ</sub> DC. - NOTE 2 V<sub>REF</sub> stepsize increment/decrement range. V<sub>REF</sub> at DC level. - NOTE 3 V<sub>REF</sub> new = V<sub>REF</sub> old + n\*V<sub>REF</sub> step; n= number of steps; if increment use "-". - NOTE 4 The minimum value of $V_{REF}$ setting tolerance = $V_{REF}$ \_new 11 mV. The maximum value of $V_{REF}$ setting tolerance = $V_{REF}$ \_new + 11 mV. For n>4. - NOTE 5 The minimum value of $V_{REF}$ setting tolerance = $V_{REF}$ \_new 1.1 mV. The maximum value of $V_{REF}$ setting tolerance = $V_{REF}$ new + 1.1 mV. For n 4. - NOTE 6 Measured by recording the min and max values of the $V_{REF}$ output over the range, drawing a straight line between those points and comparing all other $V_{REF}$ output settings to that line. - NOTE 7 Measured by recording the min and max values of the $V_{REF}$ output across 4 consecutive steps(n=4), drawing a straight line between those points and comparing all other $V_{REF}$ output settings to that line. - NOTE 8 Time from MRS command to increment or decrement one step size for V<sub>REF</sub>. - NOTE 9 Time from MRS command to increment or decrement $V_{REF}$ min to $V_{REF}$ max or $V_{REF}$ max to $V_{REF}$ min change across the $V_{REF}$ DQ Range in $V_{REF}$ voltage. - NOTE 10 Only applicable for DRAM component level test/characterization purpose. Not applicable for normal mode of operation. V<sub>REF</sub> valid is to qualify the step times which will be characterized at the component level. - NOTE 11 DRAM range 0 or 1 set by MR14 OP[6]. - NOTE 12 Time from MRS command to increment or decrement more than one step size up to a full range of $V_{REF}$ voltage withiin the same $V_{REF}DQ$ range. - NOTE 13 Applies when VRCG high current mode is not enabled, specified by MR13[OP3] = 0. - NOTE 14 $V_{REF}$ \_time\_weak covers all $V_{REF}$ (DQ) Range and Value change conditions are applied to $V_{REF}$ \_time\_Short/Middle/Long. ### 4.25 Command Bus Training ### 4.25.1 Command Bus Training for x16 mode The LPDDR4-SDRAM command bus must be trained before enabling termination for high-frequency operation. LPDDR4 provides an internal $V_{REF}(CA)$ that defaults to a level suitable for un-terminated, low frequency operation, but the $V_{REF}(CA)$ must be trained to achieve suitable receiver voltage margin for terminated, high-frequency operation. The training mode described here centers the internal $V_{REF}(CA)$ in the CA data eye and at the same time allows for timing adjustments of the CS and CA signals to meet setup/hold requirements. Because it can be difficult to capture commands prior to training the CA inputs, the training mode described here uses a minimum of external commands to enter, train, and exit the Command Bus Training mode. NOTE it is up to the system designer to determine what constitutes "low-frequency" and "high-frequency" based on the capabilities of the system. Low-frequency should then be defined as an operating frequency in which the system can reliably communicate with the SDRAM before Command Bus Training is executed. The LPDDR4-SDRAM die has a bond pad (ODT\_CA) for multi-rank operation. In a multi-rank system, the terminating rank should be trained first, followed by the non-terminating rank(s). See Section 4.41, ODT for more information. The LPDDR4-SDRAM uses Frequency Set-Points to enable multiple operating settings for the die. The LPDDR4-SDRAM defaults to FSP-OP[0] at power-up, which has the default settings to operate in unterminated, low-frequency environments. Prior to training, the mode register settings should be configured by setting MR13 OP[6]=1B (FSP-WR[1]) and setting all other mode register bits for FSP-OP[1] to the desired settings for high-frequency operation. Prior to entering Command Bus Training, the SDRAM will be operating from FSP-OP[x]. Upon Command Bus Training entry when CKE is driven LOW, the LPDDR4-SDRAM will automatically switch to the alternate FSP register set (FSP-OP[y]) and use the alternate register settings during training (See note 6 in Figure 106 for more information on FSP-OP register sets). Upon training exit when CKE is driven HIGH, the LPDDR4-SDRAM will automatically switch back to the original FSP register set (FSP-OP[x]), returning to the "known-good" state that was operating prior to training. The training values for V<sub>REF</sub>(CA) are not retained by the DRAM in FSP-OP[y] registers, and must be written to the registers after training exit. - 1. To enter Command Bus Training mode, issue a MRW-1 command followed by a MRW-2 command to set MR13 OP[0]=1B (Command Bus Training Mode Enabled). - 2. After time tMRD, CKE may be set LOW, causing the LPDDR4-SDRAM to switch from FSP-OP[x] to FSP-OP[y], and completing the entry into Command Bus Training mode. A status of DQS\_t, DQS\_c, DQ and DMI are as follows, and ODT state of DQS\_t, DQS\_c, DQ and DMI will be followed by MR11 OP[2:0]: DQ ODT and MR13 OP[7]: FSP-OP except output pins. - DQS t[0], DQS c[0] become input pins for capturing DQ[6:0] levels by its toggling. - DQ[5:0] become input pins for setting V<sub>RFF</sub>(CA) Level. - DQ[6] becomes a input pin for setting V<sub>REF</sub>(CA) Range. - DQ[7] and DMI[0] become input pins and their input level is Valid level or floating, either way is fine. - DQ[13:8] become output pins to feedback its capturing value via command bus by CS signal. - DQS\_t[1], DQS\_c[1],DMI[1] and DQ[15:14] become output pins or disable, it means that SDRAM may drive to a valid level or left floating. - 3. At time tCAENT later, LPDDR4 SDRAM can accept to change its VFREF(ca) Range and Value using input signals of DQS\_t[0], DQS\_c[0] and DQ[6:0] from existing value that's setting via MR12 OP[6:0]. The mapping between MR12 OP code and DQs is shown in Table 130 At least one V<sub>REF</sub>CA setting is required before proceed to next training steps. ### 4.25.1 Command Bus Training for x16 mode (Cont'd) Table 4.31 — Mapping of MR12 OP Code and DQ Numbers | | | Mapping | | | | | | | |--------------|-----|---------|-----|-----|-----|-----|-----|--| | MR12 OP Code | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | DQ Number | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | | - 4. The new V<sub>REF</sub>(CA) value must "settle" for time tV<sub>REF</sub>\_LONG before attempting to latch CA information. - 5. To verify that the receiver has the correct V<sub>REF</sub>(CA) setting and to further train the CA eye relative to clock (CK), values latched at the receiver on the CA bus are asynchronously output to the DQ bus. - 6. To exit Command Bus Training mode, drive CKE HIGH, and after time tV<sub>REF</sub>\_LONG issue the MRW-1 command followed by the MRW-2 command to set MR13 OP[0]=0B. After time tMRW the LPDDR4-SDRAM is ready for normal operation. After training exit the LPDDR4-SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training. Command Bus Training may executed from IDLE or Self Refresh states. When executing CBT within the Self Refresh state, the SDRAM must not be a power down state (i.e. CKE must be HIGH prior to training entry). Command Bus Training entry and exit is the same, regardless of the SDRAM state from which CBT is initiated. ### 4.25.1.1 Training Sequence for single-rank systems Note that a example shown here is assuming an initial low-frequency, no-terminating operating point, training a high-frequency, terminating operating point. The green text is low-frequency, magenta text is high-frequency. Any operating point may be trained from any known good operating point. - 1. Set MR13 OP[6]=1B to enable writing to Frequency Set Point 'y' (FSP-WR[y]) (or FSP-OP[x], See note). - 2. Write FSP-WR[y] (or FSP-WR[x]) registers for all channels to set up high-frequency operating parameters. - 3. Issue MRW-1 and MRW-2 commands to enter Command Bus Training mode. - 4. Drive CKE LOW, and change CK frequency to the high-frequency operating point. - 5. Perform Command Bus Training (V<sub>RFF</sub>CA, CS, and CA). - 6. Exit training, a change CK frequency to the low-frequency operating point prior to driving CKE HIGH, then issue MRW-1 and MRW-2 commands. When CKE is driven HIGH, the SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training (i.e. trained values are not retained by the SDRAM). - 7. Write the trained values to FSP-WR[y] (or FSP-WR[x]) by issuing MRW-1 and MRW-2 commands to the SDRAM and setting all applicable mode register parameters. - 8. Issue MRW-1 and MRW-2 commands to switch to FSP-OP[y] (or FSP-OP[x]), to turn on termination, and change CK frequency to the high frequency operating point. At this point the Command Bus is trained and you may proceed to other training or normal operation. ### 4.25.1.2 Training Sequence for multi-rank systems Note that the example shown here assumes an initial low-frequency operating point, training a high-frequency operating point. The green text is low-frequency, magenta text is high-frequency. Any operating point may be trained from any known good operating point. - 1. Set MR13 OP[6]=1B to enable writing to Frequency Set Point 'y' (FSP-WR[y]) (or FSP-WR[x], See Note). - 2. Write FSP-WR[y] (or FSP-WR[x]) registers for all channels and ranks to set up high frequency operating parameters. - 3. Read MR0 OP[7] on all channels and ranks to determine which die are terminating, signified by MR0 OP[7]=1B. - 4. Issue MRW-1 and MRW-2 commands to enter Command Bus Training mode on the terminating rank. - 5. Drive CKE LOW on the terminating rank (or all ranks), and change CK frequency to the high-frequency operating point. - 6. Perform Command Bus Training on the terminating rank (V<sub>RFF</sub>CA, CS, and CA). - 7. Exit training by driving CKE HIGH, change CK frequency to the low-frequency operating point, and issue MRW-1 and MRW-2 commands to write the trained values to FSP-WR[y] (or FSP-WR[x]). When CKE is driven HIGH, the SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training (i.e. trained values are not retained by the SDRAM). - 8. Issue MRW-1 and MRW-2 command to enter training mode on the non-terminating rank (but keep CKE HIGH) - 9. Issue MRW-1 and MRW-2 commands to switch the terminating rank to FSP-OP[y] (or FSP-OP[x]), to turn on termination, and change CK frequency to the high frequency operating point. - 10. Drive CKE LOW on the non-terminating (or all) ranks. The non-terminating rank(s) will now be using FSP-OP[y] (or FSP-OP[x]). - 11. Perform Command Bus Training on the non-terminating rank (V<sub>RFF</sub>CA, CS, and CA). - 12. Issue MRW-1 and MRW-2 commands to switch the terminating rank to FSP-OP[x] (or FSP-OP[y]) to turn off termination. - 13. Exit training by driving CKE HIGH on the non-terminating rank, change CK frequency to the low-frequency operating point, and issue MRW-1 and MRW-2 commands. When CKE is driven HIGH, the SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training (i.e. trained values are not retained by the SDRAM). - 14. Write the trained values to FSP-WR[y] (or FSP-WR[x]) by issuing MRW-1 and MRW-2 commands to the SDRAM and setting all applicable mode register parameters. - 15. Issue MRW-1 and MRW-2 commands to switch the terminating rank to FSP-OP[y] (or FSP-OP[x]), to turn on termination, and change CK frequency to the high frequency operating point. At this point the Command Bus is trained for both ranks and you may proceed to other training or normal operation. ### 4.25.1.3 Relation between CA input pin DQ output pin. The relation between CA input pin DQ output pin is shown in Table 131. Table 4.32 — Mapping of CA Input pin and DQ Output pin | | Mapping | | | | | | | | |-----------|---------|------|------|------|-----|-----|--|--| | CA Number | CA5 | CA4 | CA3 | CA2 | CA1 | CA0 | | | | DQ Number | DQ13 | DQ12 | DQ11 | DQ10 | DQ9 | DQ8 | | | ### 4.25.1.1 Timing Diagram The basic Timing diagrams of Command Bus Training are shown in Figure 4.83 through Figure 4.86. Entering Command Bus Training Mode and CA Training Pattern Input and Output with VREFCA Value Update When CKE is driven low in Command Bus Training mode, the LPDDR4-SDRAM will change operation to the alternate FSP, i.e. the inverse of the FSP programmed in the FSP-OP mode register ODT\_CA termination will never enable for that die. 6. When CKE is driven LOW, the SDRAM will switch its FSP-OP registers to use the alternate (i.e. non-active) set. Example: If the SDRAM is currently using FSP-OP[0], the new CKE is driven LOW. All operating parameters should be written to the alternate mode registers before entering Command Bus Training to ensure that ODT settings, RLWLnWR setting, etc., are set to the correct values. If the alternate FSP-OP has ODT\_CA disabled then termination will not enable in CA Bus Training mode. If the ODT\_CA pad is bonded to Vss, The captured value of DQ6:0 signal level by each DQS edges are overwritten at any time and the DRAM updates its VREFca setting of MR12 temporary after time tVREFca\_Long. LONG may be reduced to tVREF\_SHORT if the following conditions are met: 1) The new Vref setting is a single step above or below the old Vref setting, and 2) The DQS pulses a single time, or the new Vref setting value on DQ[6:0] is static and meets tDSTRAIN/tDHTRAIN for every DQS pulse applied. 4. DRAM may or may not capture first rising/falling edge of DQS, t/c due to an unstable first rising edge. Hence provide at least consecutive 2 pulses of DQS signal input is required in every DQS input signal at capturing DQB:0 signals. The captured value of DQ6:0 signal level by each DQS edges are overwritten at any time and the DRAM updates its VREFca setting of MR12 temporary after time tVREFca\_Long. When CKE is driven LOW, the SDRAM will switch its FSP-OP registers to use the alternate (i.e. non-active) set. Example: If the SDRAM is currently using FSP-OP[0], LONG may be reduced to tVREF\_SHORT if the following conditions are met: 1) The new Vref setting is a single step above or below the old Vref setting. and 2) The DQS pulses a single time, or the new Vref setting value on DQ[6:0] is static and meets tDSTRAIN/tDHTRAIN for every DQS pulse applied. 5. tVREF then it will switch to FSP-OP[1] when CKE is driven LOW. All operating parameters should be written to the alternate mode registers before entering Command Bus Training to ensure that ODT\_CA pad is bonded to Vss, RLWL/nWR setting, etc., are set to the correct values. If the alternate FSP-OP has ODT\_CA disabled then termination will not enable in CA Bus Training mode. If the ODT\_CA pad is bonded to Vss, ODT\_CA termination will never enable for that die. When CKE is driven low in Command Bus Training mode, the LPDDR4-SDRAM will change operation to the alternate FSP, i.e. the inverse of the FSP programmed in the FSP-OP mode register. Figure 4.84 — Consecutive V<sub>REF</sub> CA Value Update 4. Training values are not retained by the SDRAM, and must be written to the FSP-OP register set before returning to operation at the trained frequency. Example: VREF(ca) will return to the value programmed in the original set point. 5. When CKE is driven high the LPDDR4-SDRAM will revert to the FSP in operation when Command Bus Training mode was entered. Figure 4.85 — Exiting Command Bus Training Mode with Valid Command Figure 4.86 — Exiting Command Bus Training Mode with Power Down Entry Training values are not retained by the SDRAM, and must be written to the FSP-OP register set before returning to operation at the trained frequency When CKE is driven high the LPDDR4-SDRAM will revert to the FSP in operation when Command Bus Training mode was entered. VREF(ca) will return to the value programmed in the original set point ## 4.25.1.2 Command Bus Training AC Timing Table ## Table 4.33 — Command Bus Training AC Timing | | Table 4.55 — Command bus framing AC mining | | | | | | | | | |--------------------------------------------|--------------------------------------------|-------------|----------------------------------------|------|------|--|--|--|--| | Parameter | Symbol | Min/<br>Max | Data Rate | Unit | Note | | | | | | | <del>-</del> | | 533 1066 1600 2133 2667 3200 3733 4267 | | | | | | | | Command Bus Training Timing | | | I | | | | | | | | Valid Clock Requirement | tCKELCK | Min | Max(5ns, 5nCK) | | | | | | | | after CKE Input low | | | , , , | | | | | | | | Data Setup for | tDStrain | Min | 2 | | | | | | | | V <sub>REF</sub> Training Mode | | | | - | | | | | | | Data Hold for | tDHtrain | Min | 2 | | | | | | | | V <sub>REF</sub> Training Mode | 4400 | N 4 | 00 | ns | | | | | | | Asynchronous Data Read | tADR | Max | 20 | | | | | | | | CA Bus Training Command to CA Bus Training | tCACD | Min | RU(tADR/tCK ) | | 2 | | | | | | Command Delay | | | | | | | | | | | Valid Strobe Requirement | 4D0001/E | N 4! | 40 | | 4 | | | | | | before CKE Low | tDQSCKE | Min | 10 | ns | 1 | | | | | | First CA Bus Training | | Min | 250 | | | | | | | | Command Following | tCAENT | | | | | | | | | | CKE Low | | | | | | | | | | | V <sub>REF</sub> Step Time | tV <sub>REF</sub> CA_LONG | Max | 250 | ns | | | | | | | <ul> <li>multiple steps</li> </ul> | INCI | | | | | | | | | | V <sub>REF</sub> Step Time | tV <sub>REF</sub> CA_SHORT | Max | 80 | ns | | | | | | | – one step | INCIP | Widox | | | | | | | | | Valid Clock Requirement | tCKPRECS | Min | 2tck + tXP (tXP = max(7.5ns, 5nCK)) | _ | | | | | | | before CS High | | | , , , , , | | | | | | | | Valid Clock Requirement | tCKPSTCS | Min | max(7.5ns, 5nCK)) | _ | | | | | | | after CS High | | | | | | | | | | | Minimum delay from CS to DQS toggle in | tCS_V <sub>REF</sub> | Min | 2 | | | | | | | | command bus training | 100_1KEL | IVIIII | | | | | | | | | Minimum delay from | | | | | | | | | | | CKE High to | tCKEHDQS | | 10 | | | | | | | | Strobe High Impedance | | | | | | | | | | | Valid Clock Requirement | +CKCKELI | | May/4 75na 2nCV | | | | | | | | before CKE Input High | tCKCKEH | Min | Max(1.75ns, 3nCK) | - | | | | | | | CA Bus Training CKE | tMRZ | Min | 1.5 | ns | | | | | | | High to DQ Tri-state | UVII \Z | | 1.0 | 113 | | | | | | | ODT turn-on Latency | tCKELODTon | Min | 20 | | | | | | | | from CKE | | | | | | | | | | | ODT turn-off Latency from CKE | tCKELODToff | Min | 20 | ns | | | | | | | Command Bus Training | Timing | | | | | | | | | | Exit Command Bus | tXCBT Short | Min | Max(5nCK, 200ns) | _ | 3 | | | | | | Training Mode to next | tXCBT_Short | Min | Max(5nCK, 200ns) | - | 3 | | | | | | valid command delay | tXCBT_IVIIdale | Min | Max(5nCK, 250ns) | _ | 3 | | | | | | valid command delay | L CODI_LONG | IVIIII | Max(011011, 200113) | | 0 | | | | | ## Table 4.33 — Command Bus Training AC Timing (Cont'd) | | Parameter | Symbol | Min/<br>Max | Data Rate 533 1066 1600 2133 2667 3200 3733 4267 | Unit | Note | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|----------------------------------------------------------------|------|------|--|--|--| | NOTE 1<br>NOTE 2 | OTE 1 DQS_t has to retain a low level during tDQSCKE period, as well as DQS_c has to retain a high level. OTE 2 If tCACD is violated, the data for samples which violate tCACD will not be available, except for the last sample (where tCACD after this sample is met). Valid data for the last sample will be available after tADR. | | | | | | | | | | NOTE 3 | TE 3 Exit Command Bus Training Mode to next valid command delay Time depends on value of V <sub>REF</sub> (CA) setting: MR12 OP[5:0] and V <sub>REF</sub> (CA) Range: MR12 OP[6] of FSP-OP 0 and 1. The details are shown in Table 142. Additionally exit Command Bus Training Mode to next valid command delay Time may affect V <sub>REF</sub> (DQ) setting. Settling time of V <sub>REF</sub> (DQ) level is same as V <sub>REF</sub> (CA) level. | | | | | | | | | ### 4.25.2 Command Bus Training for Byte (x8) mode The LPDDR4-SDRAM command bus must be trained before enabling termination for high-frequency operation. LPDDR4 provides an internal VREF(ca) that defaults to a level suitable for un-terminated, low-frequency operation, but the VREF(ca) must be trained to achieve suitable receiver voltage margin for terminated, high-frequency operation. The training methodology described here centers the internal VREF(ca) in the CAdata eye and at the same time allows for timing adjustments of the CS and CA signals to meet setup/hold requirements. Because it can be difficult to capture commands prior to training the CA inputs, the training methodology described here uses a minimum of external commands to enter, train, and exit the Command Bus Training methodology. NOTE Note: it is up to the system designer to determine what constitutes "low-frequency" and "high-frequency" based on the capabilities of the system. Low-frequency should then be defined as an operating frequency in which the system can reliably communicate with the SDRAM before Command Bus Training is executed. The Byte mode LPDDR4-SDRAM (x8 2ch.) is supported two Command Bus Training (CBT) modes and their feature is as follows. Mode1: DQ[6:0] only uses as output and VrefCA input procedure removes from CBT function of x16 2ch. device. Mode2: The status (Input or Output) of DQ[6:0] is controlled by DQ[7] pin. Above-mentioned CBT mode is selected by MRx [OPy]. The LPDDR4-SDRAM die has a bond-pad (ODT-CA) for multi-rank operation. In a multi-rank system, the terminating rank should be trained first, followed by the nonterminating rank(s). See Section 4.41, ODT, for more information. The corresponding DQ pins in this definition depends on the package configuration. DQ0 becomes DQ8 in some cases, as well as DQ1 to DQ6. ## 4.25.2.1 Training Mode 1 The LPDDR4-SDRAM uses Frequency Set-Points to enable multiple operating settings for the die. The LPDDR4-SDRAM defaults to FSP-OP[0] at power-up, which has the default settings to operate in unterminated, low-frequency environments. Prior to training, the mode register settings should be configured by setting MR13 OP[6]=1B (FSP-WR[1]) and setting all other mode register bits including MR12 OP[6:0] (VREF(CA) Range and Setting) for FSP-OP[1] to the desired settings for high-frequency operation. Prior to entering Command Bus Training, the SDRAM will be operating from FSP-OP[x]. Upon Command Bus Training entry when CKE is driven LOW, the LPDDR4-SDRAM will automatically switch to the alternate FSP register set (FSP-OP[y]) and use the alternate register settings during training (See note 6 in Figure 106 for more information on FSP-OP register sets). Upon training exit when CKE is driven HIGH, the LPDDR4-SDRAM will automatically switch back to the original FSP register set (FSP-OP[x]), returning to the "known-good" state that was operating prior to training. - 1. To set MRx OP[y] = 0: CBT Training Mode 1 - 2. To enter Command Bus Training mode, issue a MRW-1 command followed by a MRW-2 command to set MR13 OP[0]=1B (Command Bus Training Mode Enabled). - 3. After time tMRD, CKE may be set LOW, causing the LPDDR4-SDRAM to switch from FSP-OP[x] to FSP-OP[y], and completing the entry into Command Bus Training mode. A status of DQS\_t, DQS\_c, DQ and DMI are as follows, and DQ ODT state will be followed Frequency Set Point function except output pins. - 4. At time tCAENT later, LPDDR4 SDRAM can accept to input CA training pattern via CA bus. - 5. To verify that the receiver has the correct VREF(ca) setting and to further train the CA eye relative to clock (CK), values latched at the receiver on the CA bus are asynchronously output to the DQ bus. - 6. To exit Command Bus Training mode, drive CKE HIGH, and after time tXCBT issue the MRW-1 command followed by the MRW-2 command to set MR13 OP[0]=0B. After time tMRW the LPDDR4-SDRAM is ready for normal operation. After training exit the LPDDR4-SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training. #### 4.25.2.1 Training Mode 1 (Cont'd) Command Bus Training may executed from IDLE or Self Refresh states. When executing CBT within the Self Refresh state, the SDRAM must not be in a power down state (i.e. CKE must be HIGH prior to training entry). Command Bus Training entry and exit is the same, regardless of the SDRAM state from which CBT is initiated. #### 4.25.2.1.1 Training Sequence of mode 1 for single-rank systems Note that a example shown here is assuming an initial low-frequency, no-terminating operating point, training a high-frequency, terminating operating point. The green text is low-frequency, magenta text is high-frequency. Any operating point may be trained from any known good operating point. #### Reference Table 4.34. - 1. Set MR13 OP[6]=1B to enable writing to Frequency Set Point 'y' (FSP-WR[y]) (or FSP-OP[x], See note). - 2. Write FSP-WR[y] (or FSP-WR[x]) registers for all channels to set up high-frequency operating parameters including VREF(CA) Range and Setting. - 3. Issue MRW-1 and MRW-2 commands to enter Command Bus Training mode. - 4. Drive CKE LOW, and change CK frequency to the high-frequency operating point. - 5. Perform Command Bus Training (CS, and CA). - 6. Exit training, a change CK frequency to the low-frequency operating point prior to driving CKE HIGH, then issue MRW-1 and MRW-2 commands. When CKE is driven HIGH, the SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training (i.e. trained values are not retained by the SDRAM). - 7. Issue MRW-1 and MRW-2 commands to switch to FSP-OP[y] (or FSP-OP[x]), to turn on termination, and change CK frequency to the high frequency operating point. At this point the Command Bus is trained and you may proceed to other training or normal operation. NOTE Note: Repeat steps 1 through 2 (Table 4.34) until the proper VREFCA level is established. | Step | 1 | 2 | 3 (1) | 4 (2) | |-----------|---------------------------------------|-------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------| | Mode | Normal | CBT | Normal | CBT | | Operation | Low | Lligh | Low | High | | Frequenc | Low | High | Low | High | | FSP-OP | 0 | 1 | 0 | 1 | | FSP-WR | 1 | 1 | 1 | 1 | | Operation | VREFCA Range/Value<br>Setting via MRW | Training Pattern Input then comparison between output Data and expected data. | VREFCA Range/Value<br>Setting via MRW | Training Pattern Input then comparison between output Data and expected data. | Table 4.34 — Command Bus Training Steps #### 4.25.2.1.2 Training Sequence of mode 1 for multi-rank systems Note that a example shown here is assuming an initial low-frequency operating point, training a high-frequency operating point. The green text is low-frequency, magenta text is high-frequency. Any operating point may be trained from any known good operating point. - Set MR13 OP[6]=1B to enable writing to Frequency Set Point 'y' (FSP-WR[y]) (or FSP-WR[x], See Note). - 2. Write FSP-WR[y] (or FSP-WR[x]) registers for all channels and ranks to set up high frequency operating parameters including VREF(CA) Range and Setting. - 3. Read MR0 OP[7] on all channels and ranks to determine which die are terminating, signified by MR0 OP[7]=1B. - 4. Issue MRW-1 and MRW-2 commands to enter Command Bus Training mode on the terminating rank. - Drive CKE LOW on the terminating rank (or all ranks), and change CK frequency to the highfrequency operating point. - 6. Perform Command Bus Training on the terminating rank (CS, and CA). - 7. Exit training by driving CKE HIGH, change CK frequency to the low-frequency operating point, and issue MRW-1 and MRW-2 commands to write the trained values to FSP-WR[y] (or FSP-WR[x]). When CKE is driven HIGH, the SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training. - 8. Issue MRW-1 and MRW-2 command to enter training mode on the non-terminating rank (but keep CKE HIGH) - 9. Issue MRW-1 and MRW-2 commands to switch the terminating rank to FSP-OP[y] (or FSP-OP[x]), to turn on termination, and change CK frequency to the high frequency operating point. - 10. Drive CKE LOW on the non-terminating (or all) ranks. The non-terminating rank(s) will now be using FSP-OP[y] (or FSP-OP[x]). - 11. Perform Command Bus Training on the non-terminating rank (CS, and CA). - 12. Issue MRW-1 and MRW-2 commands to switch the terminating rank to FSP-OP[x] (or FSP-OP[y]) to turn off termination. - 13. Exit training by driving CKE HIGH on the non-terminating rank, change CK frequency to the low-frequency operating point, and issue MRW-1 and MRW-2 commands. When CKE is driven HIGH, the SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training. - 14. Write the trained values to FSP-WR[y] (or FSP-WR[x]) by issuing MRW-1 and MRW-2 commands to the SDRAM and setting all applicable mode register parameters. - 15. Issue MRW-1 and MRW-2 commands to switch the terminating rank to FSP-OP[y] (or FSP-OP[x]), to turn on termination, and change CK frequency to the high frequency operating point. At this point the Command Bus is trained for both ranks and you may proceed to other training or normal operation. ### 4.25.2.1.3 Relation between CA input pin and DQ output pin for mode 1 The relation between CA input pin amd DQ output pin is shown in Table 4.35. Table 4.35 — Mapping of CA Input pin and DQ Output pin | | Mapping | | | | | | |-----------|---------|-----|-----|-----|-----|-----| | CA Number | CA5 | CA4 | CA3 | CA2 | CA1 | CA0 | | DQ Number | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | #### 4.25.2.1.4 Timing Diagram for mode 1 The basic Timing diagrams of Command Bus Training are shown in Figure 4.87 through Figure 4.89. Entering Command Bus Training Mode and CA Training Pattern Input and Output ODT\_CA termination will never enable for that die. 5. When CKE is driven low in Command Bus Training mode, the LPDDR4-SDRAM will change operation to the alternate FSP, i.e. non-active FSP programmed in the FSP-OP mode register. - Exiting Command Bus Training Mode with Valid Command Figure 4.88 Example: If the SDRAM was using FSP-OP[1] for training, then it will switch to FSP-OP[0] when CKE is driven HIGH. 4. When CKE is driven high the LPDDR4-SDRAM will revert to the FSP in operation when Command Bus Training mode was entered. Figure 4.89 — Exiting Command Bus Training Mode with Power Down Entry # 4.25.2.1.5 AC Timing The timing is provided in Table 4.36. Table 4.36 — Command Bus Training AC Timing Table for Mode 1 | Parameter | Symbol | Min/<br>Max | Data Rate 533 1066 1600 2133 2667 3200 3733 4267 | Unit | Note | |----------------------------------------------------------|--------------|----------------------------------------------|--------------------------------------------------|------|------| | Command Bus Training | Timing | 1 | | | | | Clock and Command Valid after CKE Low | tCKELCK | Min | max(7.5ns, 3nCK) | tCK | | | Asynchronous Data Read | tADR | Max | 20 | ns | | | CA Bus Training Command to CA Bus Training Command Delay | tCACD | Min | RU(tADR/tCK) | tCK | 1 | | First CA Bus Training<br>Command Following<br>CKE Low | tCAENT | Min | 250 | ns | | | Valid Clock Requirement before CS High | tCKPRECS | tCKPRECS Min 2tck + tXP (tXP = max(7.5ns, 5r | | - | | | Valid Clock Requirement after CS High | tCKPSTCS | Min | max(7.5ns, 5nCK)) | - | | | Clock and Command<br>Valid before CKE High | tCKCKEH | Min | 2 | tCK | | | CA Bus Training CKE High to DQ Tri-state | tMRZ | Min | 1.5 | ns | | | ODT turn-on Latency from CKE | tCKELODTon | Min | 20 | ns | | | ODT turn-off Latency from CKE | tCKELODToff | Min | 20 | | | | Exit Command Bus | tXCBT_Short | Min | Max(5nCK, 200ns) | - | 2 | | Training Mode to next | tXCBT_Middle | Min | Max(5nCK, 200ns) | - | 2 | | valid command delay | tXCBT_Long | Min | Max(5nCK, 250ns) | - | 2 | NOTE 1 If tCACD is violated, the data for samples which violate tCACD will not be available, except for the last sample (where tCACD after this sample is met). Valid data for the last sample will be available after tADR. NOTE 2 Exit Command Bus Training Mode to next valid command delay Time depends on value of VREF(CA) setting: MR12 OP[5:0] and VREF(CA) Range: MR12 OP[6] of FSP-OP 0 and 1. Additionally exit Command Bus Training Mode to next valid command delay Time may affect VREF(DQ) setting. Settling time of VREF(DQ) level is same as VREF(CA) level. #### 4.25.2.2 Training Mode 2 The LPDDR4-SDRAM uses Frequency Set-Points to enable multiple operating settings for the die. The LPDDR4-SDRAM defaults to FSP-OP[0] at power-up, which has the default settings to operate in unterminated, low-frequency environments. Prior to training, the mode register settings should be configured by setting MR13 OP[6]=1B (FSP-WR[1]) and setting all other mode register bits for FSP-OP[1] to the desired settings for high-frequency operation. Prior to entering Command Bus Training, the SDRAM will be operating from FSP-OP[x]. Upon Command Bus Training entry when CKE is driven LOW, the LPDDR4-SDRAM will automatically switch to the alternate FSP register set (FSP-OP[y]) and use the alternate register settings during training (See note 6 in Figure 106 for more information on FSP-OP register sets). Upon training exit when CKE is driven HIGH, the LPDDR4-SDRAM will automatically switch back to the original FSP register set (FSP-OP[x]), returning to the "known-good" state that was operating prior to training. The training values for V<sub>REF</sub>CA are not retained by the DRAM in FSP-OP[y] registers, and must be written to the registers after training exit. - 1. To set MR12 OP[7] = 1: CBT Training Mode 2 - 2. To enter Command Bus Training mode, issue a MRW-1 command followed by a MRW-2 command to set MR13 OP[0]=1B (Command Bus Training Mode Enabled). - 3. After time tMRD, CKE may be set LOW, causing the LPDDR4-SDRAM to switch from FSP-OP[x] to FSP-OP[y], and completing the entry into Command Bus Training mode. A status of DQS\_t, DQS\_c, DQ and DMI are as follows, and ODT state of DQS\_t, DQS\_c, DQ and DMI will be followed by MR11 OP[2:0]: DQ ODT and MR13 OP[7]: FSP-OP except when pin is output or transition state. - DQS\_t, DQS\_c become input pins for capturing DQ[6:0] levels by its toggling. The ODT for the DQS\_t, DQS\_C is always enabled during CBT Mode 2. The DQS\_t, DQS\_c ODT use the value specified by MR11 OP[2:0]: DQ ODT and MR13 OP[7]: FSP-OP. - DQ[5:0] become input pins for setting V<sub>REF</sub>CA Level during tDStrain + tDQSICYC + tDHtrain period. - DQ[5:0] become output pins to feedback its capturing value via command bus by CS signal during tADVW period. - DQ[6] becomes a input pin for setting V<sub>REF</sub>CA Range during tDStrain + tDQSICYC + tDHtrain period. - DQ[6] becomes an output pin during tADVW period and the output data is meaningless. - DQ[7] becomes an output pin to indicate the meaningful data output by its toggling during tADVW period. The meaningful data is its capturing value via command bus by CS signal. DQ[7] status except tADVW period becomes input or disable, this state is vendor specific, as well as ODT behavior. - DMI become Input, output or disable, The DMI state is vendor specific. - 4. At time tCAENT later, LPDDR4 SDRAM can accept to change its V<sub>REF</sub>CA Range and Value using input signals of DQS\_t, DQS\_c and DQ[6:0] from existing value that's setting via MR12 OP[6:0]. The mapping between MR12 OP code and DQs is shown in Table 4.37. At least one V<sub>REF</sub>CA setting is required before proceed to next training steps. Table 4.37 — Mapping of CA Input pin and DQ Output pin | | | Mapping | | | | | | |--------------|-----|---------|-----|-----|-----|-----|-----| | MR12 OP Code | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | DQ Number | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | - The new V<sub>REF</sub>CA value must "settle" for time tVREF\_LONG before attempting to latch CA information. - 6. To verify that the receiver has the correct V<sub>REF</sub>CA setting and to further train the CA eye relative to clock (CK), values latched at the receiver on the CA bus are asynchronously output to the DQ bus. - 7. Command followed by the MRW-2 command to set MR13 OP[0]=0B. After time tMRW the LPDDR4-SDRAM is ready for normal operation. After training exit the LPDDR4-SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training. #### 4.25.2.2 Training Mode 2 (Cont'd) Command Bus Training may executed from IDLE or Self Refresh states. When executing CBT within the Self Refresh state, the SDRAM must not be a power down state (i.e. CKE must be HIGH prior to training entry). Command Bus Training entry and exit is the same, regardless of the SDRAM state from which CBT is initiated. #### 4.25.2.2.1 Training Sequence of mode 2 for single-rank systems Note that a example shown here is assuming an initial low-frequency, no-terminating operating point, training a high-frequency, terminating operating point. The green text is low-frequency, magenta text is high-frequency. Any operating point may be trained from any known good operating point. This example is assuming on the following condition. Frequency Set Point 'x' for low frequency operation and Frequency Set Point 'y' for High frequency operation. - 1. Set MR13 OP[6]=1B to enable writing to Frequency Set Point 'y' (FSP-WR[y]). - 2. Write FSP-WR[y] registers for all channels to set up high-frequency operating parameters. - 3. Issue MRW-1 and MRW-2 commands to enter Command Bus Training mode. - 4. Drive CKE LOW, then change CK frequency to the high-frequency operating point. - 5. Perform Command Bus Training (V<sub>RFF</sub>CA, CS, and CA). - 6. Exit training, a change CK frequency to the low-frequency operating point prior to driving CKE HIGH, then issue MRW-1 and MRW-2 commands to exit Command Bus Training mode. When CKE is driven HIGH, the SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training (i.e. trained values are not retained by the SDRAM). - 7. Write the trained values to FSP-WR[y] by issuing MRW-1 and MRW-2 commands to the SDRAM and setting all applicable mode register parameters. - 8. Issue MRW-1 and MRW-2 commands to switch to FSP-OP[y] to turn on termination, and change CK frequency to the high frequency operating point. At this point the Command Bus is trained and you may proceed to other training or normal operation. #### 4.25.2.2.2 Training Sequence of mode 2 for multi-rank systems Note that a example shown here is assuming an initial low-frequency operating point, training a high-frequency operating point. The green text is low-frequency, magenta text is high-frequency. Any operating point may be trained from any known good operating point. This example is assuming on the following condition. Frequency Set Point 'x' for low frequency operation and Frequency Set Point 'y' for High frequency operation. - 1. Set MR13 OP[6]=1B to enable writing to Frequency Set Point 'y' (FSP-WR[y]). - 2. Write FSP-WR[y] registers for all channels and ranks to set up high frequency operating parameters. - 3. Read MR0 OP[7] on all channels and ranks to determine which die are terminating, signified by MR0 OP[7]=1B. - 4. Issue MRW-1 and MRW-2 commands to enter Command Bus Training mode on the terminating rank. - 5. Drive CKE LOW on the terminating rank (or all ranks), and change CK frequency to the high frequency operating point. - 6. Perform Command Bus Training on the terminating rank (V<sub>RFF</sub>CA, CS, and CA). - 7. Exit training by driving CKE HIGH, change CK frequency to the low-frequency operating point, and issue MRW-1 and MRW-2 commands to exit Command Bus Training mode. When CKE is driven HIGH, the SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training (i.e. trained values are not retained by the SDRAM). - 8. Write the trained values to FSP-WR[y] by issuing MRW-1 and MRW-2 commands to the SDRAM and setting all applicable mode register parameters. - 9. Issue MRW-1 and MRW-2 command to enter training mode on the non-terminating rank (but keep CKE HIGH). - 10. Issue MRW-1 and MRW-2 commands to switch the terminating rank to FSP-OP[y], to turn on termination, and change CK frequency to the high frequency operating point. #### 4.25.2.2.2 Training Sequence of mode 2 for multi-rank systems (Cont'd) - 11. Drive CKE LOW on the non-terminating (or all) ranks. The non-terminating rank(s) will now be using FSP-OP[y]. - 12. Perform Command Bus Training on the non-terminating rank (V<sub>RFF</sub>CA, CS, and CA). - 13. Issue MRW-1 and MRW-2 commands to switch the terminating rank to FSP-OP[x] to turn off termination. - 14. Exit training by driving CKE HIGH on the non-terminating rank, change CK frequency to the low frequency operating point, and issue MRW-1 and MRW-2 commands to exit Command Bus Training mode. When CKE is driven HIGH, the SDRAM will automatically switch back to the FSP-OP registers that were in use prior to training (i.e. trained values are not retained by the SDRAM). - 15. Write the trained values to FSP-WR[y] by issuing MRW-1 and MRW-2 commands to the SDRAM and setting all applicable mode register parameters. - 16. Issue MRW-1 and MRW-2 commands to switch the terminating rank to FSP-OP[y], to turn on termination, and change CK frequency to the high frequency operating point. At this point the Command Bus is trained for both ranks and you may proceed to other training or normal operation. #### 4.25.2.2.3 Relation between CA input pin and DQ output pin for mode 2 The relation between CA input pin and DQ output pin is shown in Table 4.38. Table 4.38 — Mapping of CA Input pin and DQ Output pin | | Mapping | | | | | | | |-----------|---------|-----|-----|-----|-----|-----|--| | CA Number | CA5 | CA4 | CA3 | CA2 | CA1 | CA0 | | | DQ Number | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | | #### 4.25.2.2.4 Timing Diagram for mode 2 The basic Timing diagrams of Command Bus Training are shown in Figure 4.90 through Figure 4.94. The DRAM may or may not capture the first rising/falling edge of DQS. t/c due to an unstable first rising edge. At least 2 consecutive pulses of DQS signal input are required for every DQS input signal when capturing DQ[6:0] signals The captured value of the DQ[6:0] signal level by each DQS edge is overwritten at any time. The DRAM updates its VREFca setting of MR12 temporary, after time tVREFca\_Long. tVREFca\_Long may be reduced to tVREFca\_Middle or tVREFca\_Short. See Table XX for detail. Continue to Drive CK and Hold CS pins low until tCKELCK after CKE is low (which disables command decoding) 6. When CKE is driven LOW, the SDRAM will switch its FSP-OP registers to use the alternate (i.e. non-active) set. Example: If the SDRAM is currently using FSP-OP[0], then it will switch to FSP-OP[1] when CKE is driven LOW. All operating parameters should be written to the alternate mode registers before entering Command Bus Training to ensure that ODT settings, RLML/NWR setting, etc., are set to the correct values. If the alternate FSP-OP has ODT\_CA disabled then termination will not enable in CA Bus Training mode. If the ODT\_CA pad is bonded to Vss, ODT\_CA termination will never enable for that die. When CKE is driven low in Command Bus Training mode, the LPDDR4-SDRAM will change operation to the alternate FSP, i.e. non-active FSP programmed in the FSP-OP mode register. 7. When CKE is driven low in Command Bus Training mode, the LPDDR4-SDRAM will change operation to the alternate FSP, i.e. non-active FSP DStrain + tDQSICYC + tDHtrain period on DQ7 become Input or disable, this state during CBT Mode 2 is vendor specific. DMI become Input, output or disable, The DMI state during CBT Mode 2 is vendor specific. Figure 4.90 — Entering Command Bus Training Mode and CA Training Pattern Input with VrefCA Value Update Figure 4.91 — CA pattern Input/Output to Vref setting Input Integrated Silicon Solution, Inc. — www.issi.com Rev. A 05/15/2023 Figure 4.93 — Exiting Command Bus Training Mode Training values are not retained by the SDRAM, and must be written to the FSP-OP register set before returning to operation at the trained frequency. Example: VREF(a) will return to the value programmed in the original set point 6. When CKE is driven high the LPDDR4-SDRAM will revert to the FSP in operation when Command Bus Training mode was entered. 7. DMI become Input, output or disable, The DMI state during CBT Mode 2 is vendor specific. Example: If the SDRAM was using FSP-OP[1] for training, then it will switch to FSP-OP[0] when CKE is driven HIGH. 4. When CKE is driven high, the SDRAM's ODT\_ CA will revert to the state/value defined by FSP-OP prior to Command Bus. Training mode entry, i.e. the original frequency set point (FSP-OP, MR13-OP[7]) Figure 4.94 — DQS ODT Timing during Command Bus Training Mode 2 When CKE is driven high the clock frequency must be returned to the original frequency (the frequency corresponding to the FSP at which Command Bus Training mode was entered) 5. CS and CA[5:0] must be all low tCKCKEH before CKE is driven high. 6. When CKE is driven high the LPDDR4-SDRAM will revert to the FSP in operation when Command Bus Training mode was entered. CK must meet tCKCKEH before CKE is driven high. # 4.25.2.2.5 AC Timing The Timing is provided in Table 4.39. Table 4.39 — Command Bus Training AC Timing Table for Mode 2 | Parameter | Symbol | Min/<br>Max | | Note | |----------------------------------------------------------|----------------|-------------|----------------------------------------|------| | | | | 533 1066 1600 2133 2667 3200 3733 4267 | | | Command Bus Training | Timing | | | | | Valid Clock Requirement after CKE Input low | tCKELCK | Min | Max(5ns,5nCK) ns | | | Valid Clock Requirement before CS High | tCKPRECS | Min | 2tCK + tXP (tXP = max(7.5ns, 5nCK)) - | | | Valid Clock Requirement after CS High | tCKPSTCS | Min | max(7.5ns, 5nCK)) - | | | Valid Strobe Requirement before CKE Low | tDQSCKE | Min | 10 ns | 1 | | First CA Bus Training<br>Command Following<br>CKE Low | tCAENT | Min | 250 ns | | | VREF Step Time - Long | tVREFCA_Long | Max | 250 ns | 2 | | VREF Step Time - Middle | tVREFCA_Middle | Max | 200 ns | 3 | | VREF Step Time - Short | tVREFCA_Short | Max | 100 ns | 4 | | Data Setup for<br>Vref Training Mode | tDStrain | Min | 2 ns | | | Data Hold for<br>Vref Training Mode | tDHtrain | Min | 2 ns | | | Asynchronous Data Read | | Min | 16 ns | | | Valid Window | tADVW | Max | 80 ns | 1 | | DQS Input period at CBT | | Min | 5 ns | + | | mode | tDQSICYC | Max | 100 ns | + | | Asynchronous Data Read | tADR | Max | | + | | DQS_c high impedance | IADN | IVIAX | 20 ns | + | | time from CS High | tHZCBT | Min | 0 ns | | | Asynchronous Data Read | tAD2DQ7 | Min | 3 ns | | | to DQ7 toggle | 0.020 0. | Max | 10 ns | | | DQ7sample hold time | tDQ7SH | Min | 10 ns | | | DQ7 sample floid time | IDQ/OIT | Max | 60 ns | | | Asynchronous Data Read | +A DCD\A/ | Min | 3 ns | | | Pulse Width | tADSPW | Max | 10 ns | | | Hi-Z to asynchronous<br>VrefCA valid data | tHZ2VREF | Min | Max(10ns, 5nCK) - | | | Read to Write Delay at CBT mode | tCBTRTW | Min | 2 ns | | | CA Bus Training Command to CA Bus Training Command Delay | tCACD | Min | Max(110ns, 4nCK) - | | Table 4.39 — Command Bus Training AC Timing Table for Mode 2 (Cont'd) | Parameter | Symbol | Min/<br>Max | <b>F</b> 22 | 1066 | 4600 | | Rate | 2200 | 0700 | 4067 | Unit | Note | |-------------------------|--------------|-------------|------------------|------|------|---------|----------|------|------|------|------|------| | Command Bus Training | Timing | | 533 | 1000 | 1600 | 2133 | 2007 | 3200 | 3733 | 4207 | | | | Minimum delay from | Tilling | | | | | | | | | | | | | CKE High to | tCKEHDQS | Min | | | | 1 | 10 | | | | ns | | | Strobe High Impedance | TORLIBGO | | | | | ' | | | | | 110 | | | Clock and Command | tCKCKEH | Min | | | Ma | w/1 75 | | CK) | | | | | | Valid before CKE High | ICKCKEH | IVIIII | | | IVIZ | ıx(1.75 | 0118,311 | CK) | | | - | | | ODT turn-on Latency | tCKELODTon | Min | 20 | | | | ns | | | | | | | from CKE | ICKELODIOII | 20 | | | | | | | 113 | | | | | ODT turn-off Latency | tCKELODToff | Min | 20 | | | | | | | ns | | | | from CKE for ODT_CA | TORLEGETON | Max | 20 | | | | | | | 113 | | | | ODT turn-off Latency | | Min | n | | | | | | | | | | | from CKE for ODT_DQ | tCKEHODToff | Max 20 | | | | | ns | | | | | | | and DQS | | TVICIA | | | | | | | | | | | | ODT_DQ turn-off Latency | | | | | | | | | | | | | | from CS high during CB | tODToffCBT | Max | | | | 2 | 20 | | | | ns | | | Training | | | | | | | | | | | | | | ODT_DQ turn-on Latency | | | | | | | | | | | | | | from the end of Valid | tODTonCBT | Max | | | Ma | ax(10r | ns, 5n0 | CK) | | | - | | | Data out | | | | | | | | | | | | | | Exit Command Bus | tXCBT_Short | Min | Max(5nCK, 200ns) | | | | - | 5 | | | | | | Training Mode to next | tXCBT_Middle | Min | | | | x(5nC | | | | | - | 5 | | valid command delay | tXCBT_Long | Min | | | Ма | x(5nC | K, 250 | Ons) | | | - | 5 | NOTE 1 DQS\_t has to retain a low level during tDQSCKE period, as well as DQS\_c has to retain a high level. NOTE 2 VREFCA\_Long is the time including up to VREFmin to VREFmax or VREFmax to VREFmin change across the VREFDQ Range in VREF voltage. NOTE 3 VREF\_Middle is at least 2 stepsizes increment/decrement change within the same VREFDQ range in VREF voltage. NOTE 4 VREF\_Short is for a single stepsize increment/decrement change in VREF voltage. NOTE 5 Exit Command Bus Training Mode to next valid command delay Time depends on value of VREF(CA) setting: MR12 OP[5:0] and VREF(CA) Range: MR12 OP[6] of FSP-OP 0 and 1. Additionally exit Command Bus Training Mode to next valid command delay Time may affect VREF(DQ) setting. Settling time of VREF(DQ) level is same as VREF(CA) level. # 4.26 Frequency Set Point Frequency Set-Points allow the LPDDR4-SDRAM CA Bus to be switched between two differing operating frequencies, with changes in voltage swings and termination values, without ever being in an un-trained state which could result in a loss of communication to the DRAM. This is accomplished by duplicating all CA Bus mode register parameters, as well as other mode register parameters commonly changed with operating frequency. These duplicated registers form two sets that use the same mode register addresses, with read/write access controlled by MR bit FSP-WR (Frequency Set-Point Write/Read) and the DRAM operating point controlled by another MR bit FSP-OP (Frequency Set-Point Operation). Changing the FSP-WR bit allows MR parameters to be changed for an alternate Frequency Set-Point without affecting the LPDDR4-SDRAM's current operation. Once all necessary parameters have been written to the alternate Set-Point, changing the FSP-OP bit will switch operation to use all of the new parameters simultaneously (within tFC), eliminating the possibility of a loss of communication that could be caused by a partial configuration change. Parameters which have two physical registers controlled by FSP-WR and FSP-OP include: MR# **Operand** Function Note OP[2] WR-PRE (WR Pre-amble Length) OP[3] RD-PRE (RD Pre-amble Type) MR1 nWR (Write-Recovery for Auto-Pre-charge commands) OP[6:4] OP[7] PST (RD Post-Amble Length) OP[2:0] RL (Read latency) MR2 OP[5:3] WL (Write latency) OP[6] WLS (Write Latency Set) OP[0] PU-Cal (Pull-up Calibration Point) 1 OP[1] WR PST(WR Post-Amble Length) MR3 OP[5:3] PDDS (Pull-Down Drive Strength) OP[6] DBI-RD (DBI-Read Enable) OP[7] DBI-WR (DBI-Write Enable) OP[2:0] DQ ODT (DQ Bus Receiver On-Die-Termination) **MR11** OP[6:4] CA ODT (CA Bus Receiver On-Die-Termination) V<sub>REF</sub>(CA) (V<sub>REF</sub>(CA) Setting) OP[5:0] **MR12** VR-CA (V<sub>RFF</sub>(CA) Range) OP[6] V<sub>RFF</sub>(DQ) (V<sub>RFF</sub>(DQ) Setting) OP[5:0] **MR14** OP[6] VR(dq) (V<sub>REF</sub>(DQ) Range) OP[2:0] SoC ODT (Controller ODT Value for VOH calibration) OP[3] ODTE-CK (CK ODT enabled for nonterminating rank) MR22 OP[4] ODTE-CS (CS ODT enable for non terminating rank) OP[5] ODTD-CA (CA ODT termination disable) Table 4.34 — Mode Register Function with two physical registers NOTE 1 PU\_CAL setting is required as the same value for both Ch.A and Ch.B before issuing ZQ Cal start command. See Mode Register Definition for more details. Table 4.35 shows how the two mode registers for each of the parameters above can be modified by setting the appropriate FSP-WR value, and how device operation can be switched between operating points by setting the appropriate FSP-OP value. The FSP-WR and FSP-OP functions operate completely independently. Table 4.35 — Relation between MR Setting and DRAM Operation | Function | MR# &<br>Operand | Data | Operation | Note | |----------|------------------|-------------|--------------------------------------------------|------| | | | 0 (Default) | Data write to Mode Register N for FSP-OP[0] | | | FSP-WR | MR13 OP[6] | (Delault) | by MRW Command | 4 | | | IVIN 13 OF[0] | 1 | Data write to Mode Register N for FSP-OP[1] | | | | | ı | by MRW Command | | | | | 0 (Default) | DRAM operates with Mode Register N for FSP-OP[0] | | | FSP-OP | MR13 OP[7] | 0 (Delault) | setting. | 2 | | F3F-UF | WIT 13 OF[/] | 1 | DRAM operates with Mode Register N for FSP-OP[1] | | | | | Į. | setting. | | NOTE 1 FSP-WR stands for Frequency Set Point Write/Read. NOTE 2 FSP-OP stands for Frequency Set Point Operating Point. # 4.26.1 Frequency set point update timing The Frequency set point update timing is shown in Figure 4.87. When changing the frequency set point via MR13 OP[7], the VRCG setting: MR13 OP[3] have to be changed into V<sub>REF</sub> Fast Response (high current) mode at the same time. After Frequency change time(tFC) is satisfied. VRCG can be changed into Normal Operation mode via MR13 OP[3]. Figure 4.87 — Frequency Set Point Switching Timing Table 4.36 — AC Timing Table | Parameter | Symbol | Min/<br>Max | Data Rate 533 1066 1600 2133 2667 3200 | Unit | Note | |-------------------------------------------------------------------------|------------|-------------|-----------------------------------------|------|------| | Frequency Set Point param | eters | | | | | | Frequency Set Point<br>Switching Time | tFC_Short | min | 200 | ns | 1 | | | tFC_Middle | min | 200 | ns | 1 | | | tFC_Long | min | 250 | ns | 1 | | Valid Clock Requirement after Entering FSP Change | tCKFSPE | min | max(7.5ns, 4nCK) | - | | | Valid Clock Requirement<br>before 1st Valid Command<br>after FSP change | tCKFSPX | min | max(7.5ns, 4nCK) | - | | NOTE 1 Frequency Set Point Switching Time depends on value of $V_{REF}(CA)$ setting: MR12 OP[5:0] and $V_{REF}(CA)$ Range: MR12 OP[6] of FSP-OP 0 and 1. The details are shown in Table 4.37. Additionally change of Frequency Set Point may affect $V_{REF}(DQ)$ setting. Settling time of $V_{REF}(DQ)$ level is same as $V_{REF}(CA)$ level. Table 4.37 — tFC value mapping | | | Step Size | Range | | | |-------------|------------------|-------------------------------------------|------------------|---------------|--| | Application | From<br>FSP -OP0 | To<br>FSP-OP1 | From<br>FSP -OP0 | To<br>FSP-OP1 | | | tFC_Short | Base | A single step size increment/decrement | Base | No Change | | | tFC_Middle | Base | Two or more step size increment/decrement | Base | No Change | | | tFC_Long | - | - | Base | Change | | #### Note. Table 4.38 provides an example of tFC value mapping when FSP-OP moves from OP0 to OP1. Table 4.38 — tFC value mapping example | Case | From/To | FSP-OP:<br>MR13 OP[7] | V <sub>REF</sub> (CA) Setting:<br>MR12: OP[5:0] | V <sub>REF</sub> (CA) Range:<br>MR12 OP[6] | Application | Note | |------|---------|-----------------------|-------------------------------------------------|--------------------------------------------|----------------------|------| | 4 | From | 0 | 001100 | 0 | tEC Short | 1 | | ! | То | 1 | 001101 | 0 | IFC_SHOIL | 1 | | 2 | From | 0 | 001100 | 0 | tEC Middle | 2 | | | То | 1 | 001110 | 0 | tFC_Short tFC_Middle | 2 | | 3 | From | 0 | Don't Care | 0 | tEC Long | 3 | | 3 | То | 1 | Don't Care | 1 | tFC_Long | 3 | #### Note. - 1. A single step size increment/decrement for $V_{\mbox{\scriptsize REF}}(\mbox{\scriptsize CA})$ Setting Value. - 2. Two or more step size increment/decrement for V<sub>RFF</sub>(CA) Setting Value. - 3. V<sub>REF</sub>(CA) Range is changed. In tis case changing V<sub>REF</sub>(CA) Setting doesn't affect tFC value. <sup>1.</sup> As well as change from FSP-OP1 to FSP-OP0. The LPDDR4-SDRAM defaults to FSP-OP[0] at power-up. Both Set-Points default to settings needed to operate in un-terminated, low-frequency environments. To enable the LPDDR4-SDRAM to operate at higher frequencies, Command Bus Training mode should be utilized to train the alternate Frequency Set-Point (Figure 4.88). See the section Command Bus Training for more details on this training mode. Figure 4.88 — Training Two Frequency Set-Points Once both Frequency Set-Points have been trained, switching between points can be performed by a single MRW followed by waiting for tFC (Figure 4.89). Figure 4.89 — Switching Between Two Trained Frequency Set-Points Switching to a third (or more) Set-Point can be accomplished if the memory controller has stored the previously-trained values (in particular the Vref-CA calibration value) and re-writes these to the alternate Set-Point before switching FSP-OP (Figure 4.90). Figure 4.90 — Switching to a Third Trained Frequency Set-Point # 4.27 Mode Register Write-WR Leveling Mode To improve signal-integrity performance, the LPDDR4 SDRAM provides a write-leveling feature to compensate CK-to-DQS timing skew affecting timing parameters such as tDQSS, tDSS, and tDSH. The DRAM samples the clock state with the rising edge of DQS signals, and asynchronously feeds back to the memory controller. The memory controller references this feedback to adjust the clock-to-data strobe signal relationship for each DQS t/DQS c signal pair. All data bits (DQ[7:0] for DQS\_t/DQS\_c[0], and DQ[15:8] for DQS\_t/DQS\_c[1]) carry the training feedback to the controller. Both DQS signals in each channel must be leveled independently. Write-leveling entry/exit is independent between channels. The LPDDR4 SDRAM enters into write-leveling mode when mode register MR2-OP[7] is set HIGH. When entering write-leveling mode, the state of the DQ pins is undefined. During write-leveling mode, only DESELECT commands are allowed, or a MRW command to exit the write-leveling operation. Depending on the absolute values of tDQSL and tDQSH in the application, the value of tDQSS may have to be better than the limits provided in Table (1) in order to satisfy the tDSS and tDSH specifications. Upon completion of the write-leveling operation, the DRAM exits from write-leveling mode when MR2-OP[7] is reset LOW. Write Leveling should be performed before Write Training (DQS2DQ Training). NOTE 1 As of publication of this document, under discussion by the formulating committee. # 4.27.1 Write Leveling Procedure - 1. Enter into Write-leveling mode by setting MR2-OP[7]=1. - 2. Once entered into Write-leveling mode, DQS\_t must be driven LOW and DQS\_c HIGH after a delay of tWLDQSEN. - 3. Wait for a time tWLMRD before providing the first DQS signal input. The delay time tWLMRD(MAX) is controllerdependent. - 4. DRAM may or may not capture first rising edge of DQS\_t due to an unstable first risign edge. Hence provide at least consecutive 2 pulses of DQS signal input is required in every DQS input signal during Write Training Mode. - The captured clock level by each DQS edges are overwritten at any time and the DRAM provides asynchronous feedback on all the DQ bits after time tWLO. - 5. The feedback provided by the DRAM is referenced by the controller to increment or decrement the DQS t and/or DQS c delay settings. - 6. Repeat step 4 through step 5 until the proper DQS\_t/DQS\_c delay is established. - 7. Exit from Write-leveling mode by setting MR2-OP[7]=0. A Write Leveling timing examples are shown in Figure 4.91 and Figure 4.92. Figure 4.91 — Write Leveling Timing, tDQSL(max) Figure 4.92 — Write Leveling Timing, tDQSL(min) # 4.27.2 Input Clock Frequency Stop and Change The input clock frequency can be stopped or changed from one stable clock rate to another stable clock rate during Write Leveling mode. The Frequency stop or change timing is shown in Figure 4.93. Figure 4.93 — Clock Stop and Timing during Write ## Leveling Table 4.39 — Write Leveling Timing Parameters | Parameter | Symbol | Min/Max | Value | Units | Notes | |-------------------------------------------|------------|---------|------------------|-------|-------| | DQS_t/DQS_c delay | tWLDQSEN | Min | 20 | tCK | | | after write leveling mode is programmed | WEDQUEN | Max | - | ion | | | Write preamble for Write Leveling | tWLWPRE | Min | 20 | tCK | | | write preamble for write Leveling | TOVEVOPICE | Max | - | ion | | | First DQS_t/DQS_c edge | tWLMRD | Min | 40 | tCK | | | after write leveling mode is programmed | TVVLIVITYD | Max | - | tort | | | Write leveling output delay | tWLO | Min | 0 | ns | | | Write leveling output delay | tvvLO | Max | 20 | 115 | | | Mode register set command delay | tMRD | Min | max(14ns, 10nCK) | ns | | | Mode register set command delay | UVIND | Max | - | 115 | | | Valid Clock Paguiroment before DOS Taggle | tCKPRDQS | Min | max(7.5ns, 4nCK) | | | | Valid Clock Requirement before DQS Toggle | ICKPRDQS | Max | - | _ | | | Valid Clock Paguiroment after DOS Taggle | +CKDSTDOS | Min | max(7.5ns, 4nCK) | | | | Valid Clock Requirement after DQS Toggle | tCKPSTDQS | Max | - | _ | | # 4.27.3 Write Leveling Setup and Hold Time | Table 4.40 — | - Write | Levelina | Setup | and | Hold | <b>Time</b> | |--------------|---------|----------|-------|-----|------|-------------| |--------------|---------|----------|-------|-----|------|-------------| | Parameter | Symbol | Min/Max | | Unit | | | | |-----------------------------------|----------|---------------|------|------|-----------|----|--| | Parameter | Symbol | IVIII I/IVIAX | 1600 | 2400 | 2400 3200 | | | | Write Leveling Parameters | | | | | | | | | Write leveling hold time | tWLH | MIN | 150 | 100 | 75 | ps | | | Write leveling setup time | tWLS MIN | | 150 | 100 | 75 | ps | | | Write leveling input valid window | tWLIVW | MIN | 240 | 160 | 120 | ps | | #### Notes: - 1. In addition to the traditional setup and hold time specifications above, there is value in a input valid window based specification for write-leveling training. As the training is based on each device, worst case process skews for setup and hold do not make sense to close timing between CK and DQS. - 2. tWLIVW is defined in a similar manner to tdIVW\_Total, except that here it is a DQS input valid window with respect to CK. This would need to account for all VT (voltage and temperature) drift terms between CK and DQS within the DRAM that affect the write-leveling input valid window. The DQS input mask for timing with respect to CK is shown in figure 4.94. The "total" mask (tWLIVW) defines the time the input signal must not encroach in order for the DQS input to be successfully captured by CK with a BER of lower than tbd. The mask is a receiver property and it is not the valid data-eye. # Figure 4.94 — DQS\_t/DQS\_c to CK\_t/CK\_c timings at the DRAM pins referenced from the internal latch #### 4.28 RD DQ Calibration for x16 mode LPDDR4 devices feature a RD DQ Calibration training function that outputs a 16-bit user-defined pattern on the DQ pins. RD DQ Calibration is initiated by issuing a MPC-1 [RD DQ Calibration] command followed by a CAS-2 command, cause the LPDDR4-SDRAM to drive the contents of MR32 followed by the contents of MR40 on each of DQ[15:0] and DMI[1:0]. The pattern can be inverted on selected DQ pins according to user-defined invert masks written to MR15 and MR20. # 4.28.1 RD DQ Calibration Training Procedure The procedure for executing RD DQ Calibration is: - Issue MRW commands to write MR32 (first eight bits), MR40 (second eight bits), MR15 (eight-bit invert mask for byte 0), and MR20 (eight-bit invert mask for byte 1). - Optionally this step could be skipped to use the default patterns - MR32 default = 5Ah - MR40 default = 3Ch - MR15 default = 55h - MR20 default = 55h - •Issue an MPC-1 [RD DQ Calibration] command followed immediately by a CAS-2 command. - Each time an MPC-1 [RD DQ Calibration] command followed by a CAS-2 is received by the LPDDR4 SDRAM, a 16-bit data burst will, after the currently set RL, drive the eight bits programmed in MR32 followed by the eight bits programmed in MR40 on all I/O pins. - The data pattern will be inverted for I/O pins with a '1' programmed in the corresponding invert mask mode register bit (see Table 4.41). - Note that the pattern is driven on the DMI pins, but no data bus inversion function is enabled, even if Read DBI is enabled in the DRAM mode register. - The MPC-1 [RD DQ Calibration] command can be issued every tCCD seamlessly, and tRTRRD delay is required between Array Read command and the MPC-1 [RD DQ Calibration] command as well the delay required between the MPC-1 [RD DQ Calibration] command and an array read. - The operands received with the CAS-2 command must be driven LOW. - DQ Read Training can be performed with any or no banks active, during Refresh, or during SREF with CKE high. Table 4.41 — Invert Mask Assignments DMI0 | | _ | | | _ | _ | | _ | _ | | |----------|---|---|----|----|------|----|----|----|----| | MR15 bit | 0 | 1 | 2 | 3 | N/A | 4 | 5 | 6 | 7 | | | | | | | | | | | | | DQ Pin | 8 | 9 | 10 | 11 | DMI1 | 12 | 13 | 14 | 15 | | MR20 bit | 0 | 1 | 2 | 3 | N/A | 4 | 5 | 6 | 7 | 3 DQ Pin DQ Read Training Timing: Read to Read DQ Calibration Figure 4.95 — Timing from Read-1 to MPC [RD DQ Calibration] command is tRTRRD. MPC [RD DQ Calibration] uses the same command-to-data timing relationship (RL, tDQSCK, tDQSQ) as a Read-1 command. BL = 16, Read Preamble: Toggle, Read Postamble: 0.5nCK. DES commands are shown for ease of illustration; other commands may be valid at these times. Figure 4.96 — DQ Read Training Timing: Read DQ Cal. to Read DQ Cal. / Read # 4.28.2 DQ Read Training Example An example of DQ Read Training output is shown in Table 4.42. This shows the 16-bit data pattern that will be driven on each DQ in byte 0 when one DQ Read Training command is executed. This output assumes the following mode register values are used: - MR32 = 1CH - -MR40 = 59H - -MR15 = 55H - -MR20 = 55H Table 4.42 — DQ Read Calibration Bit Ordering and Inversion Example | Pin | | | Bit Sequence → | | | | | | | | | | | | | | | |------|--------|----|----------------|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | FIII | Invert | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DQ0 | Yes | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | DQ1 | No | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | DQ2 | Yes | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | DQ3 | No | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | DMI0 | Never | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | DQ4 | Yes | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | DQ5 | No | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | DQ6 | Yes | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | DQ7 | No | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | DQ8 | Yes | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | DQ9 | No | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | DQ10 | Yes | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | DQ11 | No | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | DMI1 | Never | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | DQ12 | Yes | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | DQ13 | No | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | DQ14 | Yes | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | DQ15 | No | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | NOTE 1 The patterns contained in MR32 and MR40 are transmitted on DQ[15:0] and DMI[1:0] when RD DQ Calibration is initiated via a MPC-1 [RD DQ Calibration] command. The pattern transmitted serially on each data lane, organized "little endian" such that the low-order bit in a byte is transmitted first. If the data pattern is 27H, then the first bit transmitted with be a '1', followed by '1', '1', '0', '0', '1', '0', and '0'. The bit stream will be 00100111 →. NOTE 2 MR15 and MR20 may be used to invert the MR32/MR40 data pattern on the DQ pins. See MR15 and MR20 for more information. Data is never inverted on the DMI[1:0] pins. NOTE 3 DMI [1:0] outputs status follows Table 142. NOTE 4 No Data Bus Inversion (DBI) function is enacted during RD DQ Calibration, even if DBI is enabled in MR3-OP[6]. 3. DMI [1:0] outputs status follows Table 4.43. Table 4.43 — MR Setting vs. DMI Status | DM Function<br>MR13 OP[5] | Write DBIdc<br>Function<br>MR3 OP[7] | Read DBIdc Function<br>MR3 OP[6] | DMI Status | |---------------------------|--------------------------------------|----------------------------------|---------------------------------| | 1: Disable | 0: Disable | 0: Disable | Hi-Z | | 1: Disable | 1: Enable | 0: Disable | The data pattern is transmitted | | 1: Disable | 0: Disable | 1: Enable | The data pattern is transmitted | | 1: Disable | 1: Enable | 1: Enable | The data pattern is transmitted | | 0: Enable | 0: Disable | 0: Disable | The data pattern is transmitted | | 0: Enable | 1: Enable | 0: Disable | The data pattern is transmitted | | 0: Enable | 0: Disable | 1: Enable | The data pattern is transmitted | | 0: Enable | 1: Enable | 1: Enable | The data pattern is transmitted | <sup>4.</sup> No D a Bus Inversion (DBI) function is enacted during RD DQ Calibration, even if DBI is enabled in MR3-OP[6]. # 4.28.3 MPC of Read DQ Calibration after Power-Down Exit Following the power-down state, an additional time, tMRRI, is required prior to issuing the MPC of Read DQ Calibration command. This additional time (equivalent to tRCD) is required in order to be able to maximize power-down current savings by allowing more power-up time for the Read DQ data in MR32 and MR40 data path after exit from standby, power-down mode. Figure 4.97 — MPC Read DQ Calibration Following Power-Down State # 4.29 DQS-DQ Training The LPDDR4-SDRAM uses an un-matched DQS-DQ path to enable high speed performance and save power in the DRAM. As a result, the DQS strobe must be trained to arrive at the DQ latch center-aligned with the Data eye. The SDRAM DQ receiver is located at the DQ pad, and has a shorter internal delay in the SDRAM than does the DQS signal. The SDRAM DQ receiver will latch the data present on the DQ bus when DQS reaches the latch, and training is accomplished by delaying the DQ signals relative to DQS such that the Data eye arrives at the receiver latch centered on the DQS transition. Two modes of training are available in LPDDR4: - Command-based FIFO WR/RD with user patterns - A internal DQS clock-tree oscillator, to determine the need for, and the magnitude of required training. The command-based FIFO WR/RD uses the MPC command with operands to enable this special mode of operation. When issuing the MPC command, if OP6 is set LOW then the DRAM will perform a NOP command. When OP6 is set HIGH, then OP5:0 enable training functions or are reserved for future use (RFU). MPC commands that initiate a Read FIFO, READ DQ Calibration or Write FIFO to the SDRAM must be followed immediately by a CAS-2 command. See 4.32, "Multi Purpose Command (MPC) Definition" for more information. To perform Write Training, the controller can issue a MPC [Write DQ FIFO] command with OP[6:0] set as described in the MPC Definition section, followed immediately by a CAS-2 command (CAS-2 operands should be driven LOW) to initiate a Write DQ FIFO. Timings for MPC [Write DQ FIFO] are identical to a Write command, with WL (Write Latency) timed from the 2nd rising clock edge of the CAS-2 command. Up to 5 consecutive MPC [Write DQ FIFO] commands with user defined patterns may be issued to the SDRAM to store up to 80 values (BL16 x5) per pin that can be read back via the MPC [Read DQ FIFO] command. Write/Read FIFO Pointer operation is described later in this section. After writing data to the SDRAM with the MPC [Write DQ FIFO] command, the data can be read back with the MPC [Read DQ FIFO] command and results compared with "expect" data to see if further training (DQ delay) is needed. MPC [Read DQ FIFO] is initiated by issuing a MPC command with OP[6:0] set as described in the MPC Definition section, followed immediately by a CAS-2 command (CAS-2 operands must be driven LOW). Timings for the MPC [Read DQ FIFO] command are identical to a Read command, with RL (Read Latency) timed from the 2nd rising clock edge of the CAS-2 command. Read DQ FIFO is non-destructive to the data captured in the FIFO, so data may be read continuously until it is either overwritten by a Write DQ FIFO command or disturbed by CKE LOW or any of the following commands; Write, Masked Write, Read, Read DQ Calibration and a MRR. If fewer than 5 Write DQ FIFO commands were executed, then unwritten registers will have un-defined (but valid) data when read back. The following command about MRW is only allowed from MPC [Write DQ FIFO] command to MPC [Read DQ FIFO]. Allowing MRW command is for OP[7]:FSP-OP, OP[6]:FSP-WR and OP[3]:VRCG of MR13 and MR14. And the rest of MRW command is prohibited. For example: If 5 Write DQ FIFO commands are executed sequentially, then a series of Read DQ FIFO commands will read valid data from FIFO[0], FIFO[1]....FIFO[4], and will then wrap back to FIFO[0] on the next Read DQ FIFO. On the other hand, if fewer than 5 Write DQ FIFO commands are executed sequentially (example=3), then a series of Read DQ FIFO commands will return valid data for FIFO[0], FIFO[1], and FIFO[2], but the next two Read DQ FIFO commands will return un-defined data for FIFO[3] and FIFO[4] before wrapping back to the valid data in FIFO[0]. # 4.29.1 FIFO Pointer Reset and Synchronism The Read and Write DQ FIFO pointers are reset under the following conditions: - Power-up initialization - RESET\_n asserted - Power-down entry - Self Refresh Power-Down entry The MPC [Write DQ FIFO] command advances the WR-FIFO pointer, and the MPC [Read DQ FIFO] advances the RD-FIFO pointer. Also any normal (non-FIFO) Read Operation (RD, RDA) advances both WR-FIFO pointer and RD-FIFO pointer. Issuing (non-FIFO) Read Operation command is inhibited during Write training period. To keep the pointers aligned, the SoC memory controller must adhere to the following restriction at the end of Write training period: • $b = a + (n \times c)$ #### Where: 'a' is the number of MPC [Write DQ FIFO] commands 'b' is the number of MPC [Read DQ FIFO] commands 'c' is the FIFO depth (=5 for LPDDR4) 'n' is a positive integer, $\geq 0$ Write-1 to MPC is shown as an example of command-to-command timing for MPC. Timing from Write-1 to MPC [WR-FIFO] is tWRWTR : 1. MPC [WR FIFO] can be executed with a single bank or multiple banks active, during Refresh, or during SREF with CKE HIGH NOTES Seamless MPC [WR-FIFO] commands may be executed by repeating the command every tCCD time. MPC [WR-FIFO] uses the same command-to-data timing relationship (WL, tDQSS, tDQS2DQ) as a Write-1 command. A maximum of 5 MPC [WR-FIFO] commands may be executed consecutively without corrupting FIFO data. The 6th MPC [WR-FIFO] command will overwrite the FIFO data from the first command. If fewer than 5 MPC [WR-FIFO] commands are executed, then the remaining FIFO locations will contain undefined data. For the CAS-2 command following a MPC command, the CAS-2 operands must be driven "LOW." To avoid corrupting the FIFO contents, MPC [RD-FIFO] must immediately follow MPC [WR-FIFO]/CAS-2 without any other command disturbing FIFO pointers in-between. FIFO pointers are disturbed by CKE Low, Write, Masked Write, Read, Read DQ Calibration and MRR. BL = 16, Write Postamble = 0.5nCK DES commands are shown for ease of illustration; other commands may be valid at these times. Write to MPC [Write FIFO] Operation Timing Figure 4.98 NOTES: 1. MPC [WR FIFO] can be executed with a single bank or multiple banks active, during Refresh, or during SREF with CKE HIGH. 2. MPC [WR-FIFO] to MPC [RD-FIFO] is shown as an example of command-to-command timing for MPC. Timing from MPC [WR-FIFO] to MPC [RD-FIFO] is specified in the command-to-command timing table. Seamless MPC [RD-FIFO] commands may be executed by repeating the command every tCCD time. MPC [RD-FIFO] uses the same command-to-data timing relationship (RL, tDQSCK, tDQSQ) as a Read-1 command. Data may be continuously read from the FIFO without any data corruption. After 5 MPC [RD-FIFO] commands the FIFO pointer will wrap back to the 1st FIFO and continue advancing. If fewer than 5 MPC [WR-FIFO] commands were executed, then the MPC [RD-FIFO] commands to those FIFO locations will return undefined data. See the Write Training section for more information on the FIFO pointer behavior. DMI[1:0] signals will be driven if any of WR-DBI, RD-DBI, or DM is enabled in the mode registers. See Write Training section for more information on DMI behavior. For the CAS-2 command immediately following a MPC command, the CAS-2 operands must be driven "LOW. BL = 16, Write Postamble = 0.5nCK, Read Preamble: Toggle, Read Postamble: 0.5nCK DES commands are shown for ease of illustration; other commands may be valid at these times # Figure 4.99 — MPC [Write FIFO] to MPC [Read FIFO] Tming Figure 4.100 — MPC [Read FIFO] to Read Timing DM[[1:0] signals will be driven if any of WR-DBI, RD-DBI, or DM is enabled in the mode registers. See Write Training section for more information on DMI behavior. Data may be continuously read from the FIFO without any data corruption. After 5 MPC [RD-FIFO] commands the FIFO pointer will wrap back to the 1st FIFO and continue advancing. If fewer than 5 MPC [WR-FIFO] commands were executed, then the MPC [RD-FIFO] commands to those Seamless MPC [RD-FIFO] commands may be executed by repeating the command every tCCD time. MPC [RD-FIFO] uses the same command-to-data timing relationship (RL, tDQSCK, tDQSQ) as a Read-1 command. to Read is tRTRRD. FIFO locations will return undefined data. See the Write Training section for more information on the FIFO pointer behavior For the CAS-2 command immediately following a MPC command, the CAS-2 operands must be driven "LOW. DES commands are shown for ease of illustration; other commands may be valid at these times BL = 16, Read Preamble: Toggle, Read Postamble: 0.5nCK 2 - 1. MPC [WR FIFO] can be executed with a single bank or multiple banks active, during Refresh, or during SREF with CKE HIGH. - DON'T CARE TIME BREAK 2. MPC [WR-FIFO] uses the same command-to-data/ODT timing relationship (WL, tDQSS, tDQS2DQ, ODTLon, ODTLoff, tODTon, tODToff) as a Write-1 command. - 3. For the CAS-2 command immediately following a MPC command, the CAS-2 operands must be driven "LOW." - 4. BL = 16, Write Postamble = 0.5nCK - 5. DES commands are shown for ease of illustration; other commands may be valid at these times. - 1. Any commands except MPC WR FIFO and other exception commands defined other section in this document (i.e. MPC Read DQ Cal). - 2. DES commands are shown for ease of illustration; other commands may be valid at these times. Figure 4.102 — Power Down Exit to MPC [Write FIFO] ## Timing Table 4.44 — MPC [Write FIFO] AC Timing | Parameter | Symbol | Min/<br>Max | Data Rate | Unit | Note | |------------------------------------------------------------------------------------|--------|-------------|-------------|------|------| | MPC Write FIFO Timing | | | | | | | Additional time after tXP has expired until MPC [Write FIFO] command may be issued | tMPCWR | Min | tRCD + 3nCK | | | ## 4.30 DQS Interval Oscillator As voltage and temperature change on the SDRAM die, the DQS clock tree delay will shift and may require re-training. The LPDDR4-SDRAM includes an internal DQS clock-tree oscillator to measure the amount of delay over a given time interval (determined by the controller), allowing the controller to compare the trained delay value to the delay value seen at a later time. The DQS Oscillator will provide the controller with important information regarding the need to re-train, and the magnitude of potential error. The DQS Interval Oscillator is started by issuing a MPC [Start DQS Osc] command with OP[6:0] set as described in the MPC Operation section, which will start an internal ring oscillator that counts the number of time a signal propagates through a copy of the DQS clock tree. The DQS Oscillator may be stopped by issuing a MPC [Stop DQS Osc] command with OP[6:0] set as described in the MPC Operation section, or the controller may instruct the SDRAM to count for a specific number of clocks and then stop automatically (See MR23 for more information). If MR23 is set to automatically stop the DQS Oscillator, then the MPC [Stop DQS Osc] command should not be used (illegal). When the DQS Oscillator is stopped by either method, the result of the oscillator counter is automatically stored in MR18 and MR19. The controller may adjust the accuracy of the result by running the DQS Interval Oscillator for shorter (less accurate) or longer (more accurate) duration. The accuracy of the result for a given temperature and voltage is determined by the following equation: DQS Oscillator Granularity Error = $$\frac{2 * (DQS delay)}{Run Time}$$ Where: Run Time = total time between start and stop commands DQS delay = the value of the DQS clock tree delay (tDQS2DQ min/max) Additional matching error must be included, which is the difference between DQS training circuit and the actual DQS clock tree across voltage and temperature. The matching error is vendor specific. Therefore, the total accuracy of the DQS Oscillator counter is given by: DQS Oscillator Accuracy = 1 - Granularity Error - Matching Error **Example**: If the total time between start and stop commands is 100ns, and the maximum DQS clock tree delay is 800ps (tDQS2DQ max), then the DQS Oscillator Granularity Error is: DQS Oscillator Granularity Error = $$\frac{2*(0.8ns)}{100ns}$$ = 1.6% This equates to a granularity timing error of 12.8ps. Assuming a circuit Matching Error of 5.5ps across voltage and temperature, then the accuracy is: DQS Oscillator Accuracy = 1- $$\frac{12.8 + 5.5}{800}$$ = 97.7% **Example:** Running the DQS Oscillator for a longer period improves the accuracy. If the total time between start and stop commands is 500ns, and the maximum DQS clock tree delay is 800ps (tDQS2DQ max), then the DQS Oscillator Granularity Error is: DQS Oscillator Granularity Error = $$\frac{2*(0.8ns)}{500ns}$$ = 0.32% This equates to a granularity timing error or 2.56ps. Assuming a circuit Matching Error of 5.5ps across voltage and temperature, then the accuracy is: DQS Oscillator Accuracy = 1- $$\frac{2.56 + 5.5}{800}$$ = 99.0% The result of the DQS Interval Oscillator is defined as the number of DQS Clock Tree Delays that can be counted within the "run time," determined by the controller. The result is stored in MR18-OP[7:0] and MR19-OP[7:0]. MR18 contains the least significant bits (LSB) of the result, and MR19 contains the most significant bits (MSB) of the result. MR18 and MR19 are overwritten by the SDRAM when a MPC-1 [Stop DQS Osc] command is received. The SDRAM counter will count to its maximum value (=2^16) and stop. If the maximum value is read from the mode registers, then the memory controller must assume that the counter overflowed the register and discard the result. The longest "run time" for the oscillator that will not overflow the counter registers can be calculated as follows: Longest Run Time Interval = $2^{16} * tDQS2DQ(min) = 2^{16} * 0.2ns = 13.1us$ # 4.30.1 Interval Oscillator matching error The interval oscillator matching error is defined as the difference between the DQS training ckt(interval oscillator) and the actual DQS clock tree across voltage and temperature. - Parameters: - tDQS2DQ: Actual DQS clock tree delay - tDQSOSC: Training ckt(interval oscillator) delay - OSCOffset: Average delay difference over voltage and temp(shown in Figure 4.103) - OSCMatch: DQS oscillator matching error Figure 4.103 — Interval oscillator offset OSCoffset • tDQS<sub>OSC</sub>: $$tDQS_{OSC(V,T)} = \frac{Runtime}{2 \cdot Count}$$ Table 4.45 — DQS Oscillator Matching Error Specification | Parameter | Symbol | Min | Max | Units | Notes | |-------------------------------|-----------------------|------|-----|-------|---------------| | DQS Oscillator Matching Error | OSC <sub>Match</sub> | -20 | 20 | ps | 1,2,3,4,5,6,7 | | DQS Oscillator Offset | OSC <sub>offset</sub> | -100 | 100 | ps | 2,4,7 | #### Notes: - The OSC<sub>Match</sub> is the matching error per between the actual DQS and DQS interval oscillator over voltage and temp. - 2. This parameter will be characterized or guaranteed by design. - 3. The OSC<sub>Match</sub> is defined as the following: $$OSC_{Match} = [tDQS2DQ_{(V,T)} - tDQS_{OSC(V,T)} - OSC_{offset}]$$ Where tDQS2DQ<sub>(V,T)</sub> and tDQS<sub>OSC(V,T)</sub> are determined over the same voltage and temp conditions. 4. The runtime of the oscillator must be at least 200ns for determining tDQS<sub>OSC(V,T)</sub> $$tDQS_{OSC(V,T)} = \frac{Runtime}{2 * Count}$$ - 5. The input stimulus for tDQS2DQ will be consistent over voltage and temp conditions. - 6. The OSCoffset is the average difference of the endpoints across voltage and temp. - 7. These parameters are defined per channel. - 8. tDQS2DQ(V,T) delay will be the average of DQS to DQ delay over the runtime period. # 4.30.2 DQS Interval Oscillator Readout Timing OSC Stop to its counting value readout timing is shown in Figure 4.104 and Figuire 4.105. Figure 4.104 — In case of DQS Interval Oscillator is stopped by MPC Command TO Figure 4.105 — In case of DQS Interval Oscillator is stopped by DQS interval timer Table 4.46 — DQS Interval Oscillator AC Timing | Parameter | Symbol | Min/Max | Value | Units | Notes | |------------------------------------------------------|--------|---------|----------------|-------|-------| | Delay time from OSC stop to<br>Mode Register Readout | tOSCO | Min | Max(40ns,8nCK) | ns | | NOTE 1 Start DQS OSC command is prohibited until tOSCO(Min) is satisfied. ## 4.31 READ Preamble Training LPDDR4 READ Preamble Training is supported through the MPC function. This mode can be used to train or read level the DQS receivers. Once READ Preamble Training is enabled by MR13[OP1] = 1, the LPDDR4 DRAM will drive DQS\_t LOW, DQS\_c HIGH within tSDO and remain at these levels until an MPC DQ READ Calibration command is issued. During READ Preamble Training the DQS preamble provided during normal operation will not be driven by the DRAM. Once the MPC DQ READ Calibration command is issued, the DRAM will drive DQS\_t/DQS\_c and DQ like a normal READ burst after RL and tDQSCK. Prior to the MPC DQ READ Calibration command, the DRAM may or may not drive DQ[15:0] in this mode. While in READ Preamble Training Mode, only READ DQ Calibration commands may be issued. - •Issue an MPC [RD DQ Calibration] command followed immediately by a CAS-2 command. - Each time an MPC [RD DQ Calibration] command followed by a CAS-2 is received by the LPDDR4 SDRAM, a 16-bit data burst will, after the currently set RL, drive the eight bits programmed in MR32 followed by the eight bits programmed in MR40 on all I/O pins. - The data pattern will be inverted for I/O pins with a '1' programmed in the corresponding invert mask mode register bit. - Note that the pattern is driven on the DMI pins, but no data bus inversion function is enabled, even if Read DBI is enabled in the DRAM mode register. - This command can be issued every tCCD seamlessly. - The operands received with the CAS-2 command must be driven LOW. READ Preamble Training is exited within tSDO after setting MR13[OP1] = 0. LPDDR4 supports the READ Preamble Training as optional feature. Refer to vendor specific datasheets. # 4.32 Multi-Purpose Command (MPC) LPDDR4-SDRAMs use the MPC command to issue a NOP and to access various training modes. The MPC command is initiated with CS, and CA[5:0] asserted to the proper state at the rising edge of CK, as defined by Table 4.68. The MPC command has seven operands (OP[6:0]) that are decoded to execute spe-cific commands in the SDRAM. OP[6] is a special bit that is decoded on the first rising CK edge of the MPC command. When OP[6]=0 then the SDRAM executes a NOP (no operation) command, and when OP[6]=1 then the SDRAM further decodes one of several training commands. When OP[6]=1 and when the training command includes a Read or Write operation, the MPC command must be followed immediately by a CAS-2 command. For training commands that Read or Write the SDRAM, read latency (RL) and write latency (WL) are counted from the second rising CK edge of the CAS-2 command with the same timing relationship as any normal Read or Write command. The operands of the CAS-2 command following a MPC Read/Write command must be driven LOW. The following MPC commands must be followed by a CAS-2 command: - Write FIFO - Read FIFO - Read DQ Calibration All other MPC-1 commands do not require a CAS-2 command, including: - NOP - Start DQS Interval Oscillator - Stop DQS Interval Oscillator - Start ZQ Calibration - Latch ZQ Calibration #### Table 4.48 — MPC Command Definition | SDRAM | SDR C | ommand I | Pins | | | SDR C | A Pins | | | CK + | | |--------------|---------|----------|------|-----|-----|-------|--------|-----|-----|--------------|-------| | Command | CK_t(n- | CK_t(n) | cs | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | CK_t<br>EDGE | Notes | | MPC | Ш | ш | Н | L | L | L | L | L | OP6 | R1 | 1, 2 | | (Train, NOP) | П | п | L | OP0 | OP1 | OP2 | OP3 | OP4 | OP5 | R2 | 1, 2 | ## Table 4.49 — MPC Command Definition for OP[6:0] | Function | Operand | Data | Notes | |----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | Training Modes | OP[6:0] | 0XXXXXX <sub>B</sub> : NOP 1000001 <sub>B</sub> : RD FIFO: RD FIFO supports only BL16 operation 1000011 <sub>B</sub> : RD DQ Calibration (MR32/MR40) 1000101 <sub>B</sub> : RFU 1000111 <sub>B</sub> : WR FIFO: WR FIFO supports only BL16 operation 1001001 <sub>B</sub> : RFU 1001011 <sub>B</sub> : Start DQS Osc 1001101 <sub>B</sub> : Stop DQS Osc 1001111 <sub>B</sub> : ZQCal Start 1010001 <sub>B</sub> : ZQCal Latch All Others: Reserved | 1, 2, 3 | ## Notes: - 1. See Table 4.68, Command truth table for more information. - 2. MPC commands for Read or Write training operations must be immediately followed by CAS-2 command consecutively without any other commands in-between. MPC command must be issued first before issuing the CAS-2 command. - 3. Write FIFO and Read FIFO commands will only operate as BL16, ignoring the burst length selected by MR1 OP[1:0]. NOTES: 1. MPC [WR FIFO] can be executed with a single bank or multiple banks active, during Refresh, or during SREF with CKE HIGH. - 2. Write-1 to MPC is shown as an example of command-to-command timing for MPC. Timing from Write-1 to MPC [WR-FIFO] is tWRWTR. - 3. Seamless MPC [WR-FIFO] commands may be executed by repeating the command every tCCD time. - 4. MPC [WR-FIFO] uses the same command-to-data timing relationship (WL, tDQSS, tDQS2DQ) as a Write-1 command. - 5. A maximum of 5 MPC [WR-FIFO] commands may be executed consecutively without corrupting FIFO data. The 6th MPC [WR-FIFO] command will overwrite the FIFO data from the first command. If fewer than 5 MPC [WR-FIFO] commands are executed, then the remaining FIFO locations will contain undefined data. - 6. For the CAS-2 command following a MPC command, the CAS-2 operands must be driven "LOW." - 7. To avoid corrupting the FIFO contents, MPC-1 [RD-FIFO] must immediately follow MPC-1 [WR-FIFO]/CAS-2 without any other command disturbing FIFO pointers in-between. FIFO pointers are disturbed by CKE Low, Write, Masked Write, Read, Read DQ Calibration and MRR. See Write Training session for more information on FIFO pointer behavior. Figure 4.107 — MPC [WRITE FIFO] Operation: tWPRE=2nCK, tWPST=0.5nCK NOTES: 1. MPC [WR FIFO] can be executed with a single bank or multiple banks active, during Refresh, or during SREF with CKE HIGH - 2. Write-1 to MPC is shown as an example of command-to-command timing for MPC. Timing from Write-1 to MPC-1 [WR-FIFO] is tWRWTR. - 3. Seamless MPC [RD-FIFO] commands may be executed by repeating the command every tCCD time. - 4. MPC [RD-FIFO] uses the same command-to-data timing relationship (RL, tDQSCK) as a Read-1 command. - 5. Data may be continuously read from the FIFO without any data corruption. After 5 MPC [RD-FIFO] commands the FIFO pointer will wrap back to the 1st FIFO and continue advancing. If fewer than 5 MPC [WR-FIFO] commands were executed, then the MPC [RD-FIFO] commands to those FIFO locations will return undefined data. See the Write Training section for more information on the FIFO pointer behavior. - 6. For the CAS-2 command immediately following a MPC command, the CAS-2 operands must be driven "LOW." - 7. DMI[1:0] signals will be driven if any of WR-DBI, RD-DBI, or DM is enabled in the mode registers. See Write Training section for more information on DMI behavior. Figure 4.108 — MPC [RD FIFO] Read Operation : tWPRE=2nCK, tWPST=0.5nCK, tRPRE=toggling, tRPST=1.5nCK NOTES: 1. MPC [WR FIFO] can be executed with a single bank or multiple banks active, during Refresh, or during SREF with CKE HIGH. - 2. MPC [RD-FIFO] to Read-1 Operation is shown as an example of command-to-command timing for MPC. Timing from MPC-1 [RD-FIFO] command to Read is tRTRRD. - 3. Seamless MPC [RD-FIFO] commands may be executed by repeating the command every tCCD time. - 4. MPC [RD-FIFO] uses the same command-to-data timing relationship (RL, tDQSCK) as a Read-1 command. - 5. Data may be continuously read from the FIFO without any data corruption. After 5 MPC [RD-FIFO] commands the FIFO pointer will wrap back to the 1st FIFO and continue advancing. If fewer than 5 MPC [WR-FIFO] commands were executed, then the MPC [RD-FIFO] commands to those FIFO locations will return undefined data. See the Write Training section for more information on the FIFO pointer behavior. - 6. For the CAS-2 command immediately following a MPC command, the CAS-2 operands must be driven "LOW." - 7. DMI[1:0] signals will be driven if any of WR-DBI, RD-DBI, or DM is enabled in the mode registers. See Write Training section for more information on DMI behavior. Figure 4.109 — MPC [RD FIFO] Operation: tRPRE=toggling, tRPST=1.5nCK Table 4.50 — Timing Constraints for Training Commands | Previous Command | Next Command | Minimum Delay | Unit | Notes | |-------------------------------|----------------------------|-------------------------------------------------------|------|-------| | | MPC<br>[WR FIFO] | tWRWTR | nCK | 1 | | WR/MWR | MPC<br>[RD FIFO] | Not Allowed | - | 2 | | | MPC [RD DQ Calibration] | WL+RU(tDQSS(max)/tCK) +BL/2+RU(tWTR/tCK) | nCK | | | | MPC<br>[WR FIFO] | tRTRRD | nCK | 3 | | RD/MRR | MPC<br>[RD FIFO] | Not Allowed | - | 2 | | | MPC<br>[RD DQ Calibration] | tRTRRD | nCK | 3 | | | WR/MWR | Not Allowed | - | 2 | | MPC | MPC<br>[WR FIFO] | tCCD | | | | | RD/MRR | Not Allowed | | 2 | | [WR FIFO] | MPC<br>[RD FIFO] | WL+RU(tDQSS(max)/tCK) +BL/2+RU(tWTR/tCK) Not Allowed | | | | | MPC [RD DQ Calibration] | | | 2 | | | WR/MWR | tRTRRD | nCK | 3 | | | MPC<br>[WR FIFO] | tRTW | nCK | 4 | | MPC | RD/MRR | tRTRRD | nCK | 3 | | [RD FIFO] | MPC<br>[RD FIFO] | tCCD | nCK | | | | MPC [RD DQ Calibration] | tRTRRD | nCK | 3 | | | WR/MWR | tRTRRD | nCK | 3 | | MDO | MPC<br>[WR FIFO] | tRTRRD | nCK | 3 | | MPC<br>[RD DQ<br>Calibration] | RD/MRR | tRTRRD | nCK | 3 | | | MPC<br>[RD FIFO] | Not Allowed | - | 2 | | | MPC [RD DQ Calibration] | tCCD | nCK | | NOTE 1 tWRWTR = WL + BL/2 + RU(tDQSS(max)/tCK) + max(RU(7.5ns/tCK),8nCK) NOTE 2 No commands are allowed between MPC [WR FIFO] and MPC-1 [RD FIFO] except MRW commands related to training parameters. NOTE 3 TRTRRD = RL + RU(tDQSCK(max)/tCK) + BL/2 + RD(tRPST) + max(RU(7.5ns/tCK),8nCK) NOTE 4 tRTW: <sup>•</sup> In Case of DQ ODT Disable MR11 OP[2:0] = 000<sub>B</sub>: RL+RU(tDQSCK(max)/ tCK) +BL/2- WL+tWPRE+RD(tRPST) In Case of DQ ODT Enable MR11 OP[2:0] ≠ 000<sub>B</sub>: RL + RU(tDQSCK(max)/tCK) + BL/2 + RD(tRPST) - ODTLon - RD(tODTon,min/tCK) + 1 #### 4.33 Thermal Offset Because of their tight thermal coupling with the LPDDR4 device, hot spots on an SOC can induce thermal gradients across the LPDDR4 device. As these hot spots may not be located near the device thermal sensor, the devices' temperature compensated self-refresh circuit may not generate enough refresh cycles to guarantee memory retention. To address this shortcoming, the controller can provide a thermal offset that the memory uses to adjust its TCSR circuit to ensure reliable operation. This offset is provided through MR4(6:5) to either or to both the channels. This temperature offset may modify refresh behavior for the channel to which the offset is provided. It will take a max of 200us to have the change reflected in MR4(2:0) for the channel to which the offset is provided. If the induced thermal gradient from the device temperature sensor location to the hot spot location of the controller is larger than 15 °C, then self-refresh mode will not reliably maintain memory contents. To accurately determine the temperature gradient between the memory thermal sensor and the induced hot spot, the memory thermal sensor location must be provided to the LPDDR4 memory controller. Support of thermal offset function is optional. Please refer to vendor datasheet to figure out if the function is supported or not. ## 4.34 Temperature Sensor LPDDR4 devices feature a temperature sensor whose status can be read from MR4. This sensor can be used to determine an appropriate refresh rate, determine whether AC timing de-rating is required in the elevated temperature range, and/or monitor the operating temperature. Either the temperature sensor or the device TOPER may be used to determine whether operating temperature requirements are being met. LPDDR4 devices shall monitor device temperature and update MR4 according to tTSI. Upon assertion of CKE (Low to High transition), the device temperature status bits shall be no older than tTSI. MR4 will be updated even when device is in self refresh state with CKE HIGH. When using the temperature sensor, the actual device case temperature may be higher than the TOPER specification that applies for the standard or elevated temperature ranges. For example, TCASE may be above 85 °C when MR4[2:0] equals 'b011. LPDDR4 devices shall allow for 2 °C temperature margin between the point at which the device updates the MR4 value and the point at which the controller reconfigures the system accordingly. In the case of tight thermal coupling of the memory device to external hot spots, the maximum device temperature might be higher than what is indicated by MR4. To assure proper operation using the temperature sensor, applications should consider the following factors: - TempGradient is the maximum temperature gradient experienced by the memory device at the temperature of interest over a range of 2 °C. - ReadInterval is the time period between MR4 reads from the system. - TempSensorInterval (tTSI) is maximum delay between internal updates of MR4. - SysRespDelay is the maximum time between a read of MR4 and the response by the system. In order to determine the required frequency of polling MR4, the system shall use the maximum TempGradient and the maximum response time of the system using the following equation: ## TempGradient x (ReadInterval + tTSI + SysRespDelay) $\leq$ 2°C Table 4.51 — Temperature Sensor | Parameter | Symbol | Max/Min | Value | Unit | Notes | |-----------------------------|--------------|---------|------------------|------|-------| | System Temperature Gradient | TempGradient | Max | System Dependent | °C/s | | | MR4 Read Interval | ReadInterval | Max | System Dependent | ms | | | Temperature Sensor Interval | tTSI | Max | 32 | ms | | | System Response Delay | SysRespDelay | Max | System Dependent | ms | | | Device Temperature Margin | TempMargin | Max | 2 | °C | | For example, if TempGradient is 10°C/s and the SysRespDelay is 1 ms: $(10 \, ^{\circ}\text{C/s}) \, \text{x} \, (\text{ReadInterval} + 32 \text{ms} + 1 \text{ms}) \leq 2 \, ^{\circ}\text{C}$ In this case, ReadInterval shall be no greater than 167 ms. Figure 4.110 — Temp Sensor Timing #### 4.35 ZQ Calibration The MPC command is used to initiate ZQ Calibration, which calibrates the output driver impedance across process, temperature, and voltage. ZQ Calibration occurs in the background of device operation, and is designed to eliminate any need for coordination between channels (i.e., it allows for channel independence). There are two ZQ Calibration modes initiated with the MPC command: ZQCal Start, and ZQCal Latch. ZQCal Start initiates the SDRAM's calibration procedure, and ZQCal Latch captures the result and loads it into the SDRAM's drivers. A ZQCal Start command may be issued anytime the LPDDR4-SDRAM is not in a power-down state. A ZQCal Latch Command may be issued anytime outside of power-down after tZQCAL has expired and all DQ bus operations have completed. The CA Bus must maintain a Deselect state during tZQLAT to allow CA ODT calibration settings to be updated. The following mode register fields that modify I/O parameters cannot be changed following a ZQCal Start command and before tZQCAL has expired: - PU-Cal (Pull-up Calibration VOH Point) - PDDS (Pull Down Drive Strength and Rx Termination) - DQ-ODT (DQ ODT Value) - · CA-ODT (CA ODT Value) ## 4.35.1 ZQCal Reset The ZQCal Reset command resets the output impedance calibration to a default accuracy of +/- 30% across process, voltage, and temperature. This command is used to ensure output impedance accuracy to +/- 30% when ZQCal Start and ZQCal Latch commands are not used. The ZQCal Reset command is executed by writing MR10 OP[0]=1B. Table 4.52— ZQCal Timing Parameters | Parameter | Symbol | Min/Max | Value | Unit | |---------------------------|----------|---------|----------------|------| | ZQ Calibration Time | tZQCAL | MIN | 1 | us | | ZQ Calibration Latch Time | tZQLAT | MIN | max(30ns,8nCK) | ns | | ZQ Calibration Reset Time | tZQRESET | MIN | max(50ns,3nCK) | ns | Write and Precharge operations shown for illustrative purposes. Any single or multiple valid commands may be executed within the tZQCAL time and prior to latching the results Figure 4.111 — ZQCal Timing Before the ZQ-Latch command can be executed, any prior commands utilizing the DQ bus must have completed. Write commands with DQ Termination must be given enough time to turn off the DQ-ODT before issuing the ZQ-Latch command. See the ODT section for ODT timing. ## 4.35.2 Multi-Channel Considerations The LPDDR4-SDRAM includes a single ZQ pin and associated ZQ Calibration circuitry. Calibration values from this circuit will be used by both channels according to the following protocol: - 1. ZQCal Start commands may be issued to either or both channels. - 2. ZQCal Start commands may be issued when either or both channels are executing other commands and other commands may be issued during tZQCAL. - 3. ZQCal Start commands may be issued to both channels simultaneously. - 4. The ZQCal Start command will begin the calibration unless a previously requested ZQ calibration is in progress. - 5. If a ZQCal Start command is received while a ZQ calibration is in progress on the SDRAM, the ZQCal Start command will be ignored and the in-progress calibration will not be interrupted. - 6. ZQCal Latch commands are required for each channel. - 7. ZQCal Latch commands may be issued to both channels simultaneously. - ZQCal Latch commands will latch results of the most recent ZQCal Start command provided tZQCAL has been met. - 9. ZQCal Latch commands which do not meet tZQCAL will latch the results of the most recently completed ZQ calibration. - 10. ZQ Reset MRW commands will only reset the calibration values for the channel issuing the command. In compliance with complete channel independence, either channel may issue ZQCal Start and ZQCal Latch commands as needed without regard to the state of the other channel. # 4.31.3 ZQ External Resistor, Tolerance, and Capacitive Loading To use the ZQ calibration function, a 240 ohm $\pm$ 1% tolerance external resistor must be connected between the ZQ pin and $V_{DDQ}$ . If the system configuration shares the CA bus to form a x32 (or wider) channel, the ZQ pin of each die's x16 channel shall use a separate ZQCal resistor. If the system configuration has more than one rank, and if the ZQ pins of both ranks are attached to a single resistor, then the SDRAM controller must ensure that the ZQCal's don't overlap. The total capacitive loading on the ZQ pin must be limited to 25pF. Example: If a system configuration shares a CA bus between 'n' channels to form a n \* 16 wide bus, and no means are available to control the ZQCal separately for each channel (i.e., separate CS, CKE, or CK), then each x16 channel must have a separate ZQCal resistor. Example: For a x32, two rank system, each x16 channel must have its own ZQCal resistor, but the ZQCal resistor can be shared between ranks on each x16 channel. In this configuration, the CS signal can be used to ensure that the ZQCal commands for Rank[0] and Rank[1] don't overlap. # 4.36 Pull Up/Pull Down Driver Characteristics and Calibration Table 4.53 — Pull-down Driver Characteristics, with ZQ Calibration | R <sub>ONPD</sub> ,nom | Resistor | Min | Nom | Max | Unit | |------------------------|----------------------|-----|-----|-----|-------| | 40 Ohm | R <sub>ON40PD</sub> | 0.9 | 1 | 1.1 | RZQ/6 | | 48 Ohm | R <sub>ON48PD</sub> | 0.9 | 1 | 1.1 | RZQ/5 | | 60 Ohm | R <sub>ON60PD</sub> | 0.9 | 1 | 1.1 | RZQ/4 | | 80 Ohm | R <sub>ON80PD</sub> | 0.9 | 1 | 1.1 | RZQ/3 | | 120 Ohm | R <sub>ON120PD</sub> | 0.9 | 1 | 1.1 | RZQ/2 | | 240 Ohm | R <sub>ON240PD</sub> | 0.9 | 1 | 1.1 | RZQ/1 | #### Notes: 1. All value are after ZQ Calibration. Without ZQ Calibration $R_{ONPD}$ values are $\pm 30\%$ . Table 4.54a — Pull-Up Characteristics, with ZQ Calibration for LPDDR4 | VOH <sub>PU</sub> ,nom | VOH,nom(mV) | Min | Nom | Max | Unit | |------------------------|-------------|-----|-----|-----|---------| | V <sub>DDQ</sub> /2.5 | 440 | 0.9 | 1 | 1.1 | VOH,nom | | V <sub>DDQ</sub> /3 | 367 | 0.9 | 1 | 1.1 | VOH,nom | #### Notes: - 1. All values are after ZQ Calibration. Without ZQ Calibration VOH(nom) values are $\pm 30\%$ . - 2. VOH,nom (mV) values are based on a nominal $V_{DDO} = 1.1V$ . Table 4.54b — Pull-Up Characteristics, with ZQ Calibration for LPDDR4X | VOH <sub>PU</sub> ,nom | VOH,nom(mV) | Min | Nom | Max | Unit | |------------------------|-------------|-----|-----|-----|---------| | V <sub>DDQ*</sub> 0.5 | 300 | 0.9 | 1 | 1.1 | VOH,nom | | V <sub>DDQ</sub> *0.6 | 360 | 0.9 | 1 | 1.1 | VOH,nom | NOTE 1 All values are after ZQ Calibration. Without ZQ Calibration VOH(nom) values are ± 30%. NOTE 2 VOH,nom (mV) values are based on a nominal $V_{DDQ}$ = 0.6 V. Table 4.55a — Valid Calibration Points for LPDDR4 | VOHPU,nom | | ODT Value | | | | | | | | |-----------------------|-------|---------------------|-------|-------|-------|-------|--|--|--| | vorm o,mom | 240 | 240 120 80 60 48 40 | | | | | | | | | V <sub>DDQ</sub> /2.5 | VALID | VALID | VALID | DNU | DNU | DNU | | | | | V <sub>DDQ</sub> /3 | VALID | VALID | VALID | VALID | VALID | VALID | | | | Table 4.55b — Valid Calibration Points for LPDDR4X | VOH nom | SOC ODT Value | | | | | | | | |------------------------|---------------|-------|-------|-------|-------|-------|--|--| | VOH <sub>PU</sub> ,nom | 240 | 120 | 80 | 60 | 48 | 40 | | | | V <sub>DDQ</sub> *0.5 | VALID | VALID | VALID | VALID | VALID | VALID | | | | V <sub>DDQ</sub> *0.6 | DNU | VALID | DNU | VALID | DNU | DNU | | | #### Notes: - 1. Once the output is calibrated for a given VOH(nom) calibration point, the ODT value may be changed without recalibration. - 2. If the VOH(nom) calibration point is changed, then re-calibration is required. - 3. DNU = Do Not Use ## 4.37 On Die Termination for Command/Address Bus ODT (On-Die Termination) is a feature of the LPDDR4 SDRAM that allows the SDRAM to turn on/off termination resistance for CK\_t, CK\_c, CS and CA[5:0] signals without the ODT control pin. The ODT feature is designed to improve signal integrity of the memory channel by allowing the DRAM controller to turn on and off termination resistance for any target DRAM devices via Mode Register setting. A simple functional representation of the DRAM ODT feature is shown in Figure 4.112. Figure 4.112 — Functional Representation of CA ODT ## 4.37.1 ODT Mode Register and ODT State Table for LPDDR4 ODT termination values are set and enabled via MR11. The CA bus (CK\_t, CK\_C, CS, CA[5:0]) ODT resistance values are set by MR11 OP[6:4]. The default state for the CA is ODT disabled. ODT is applied on the CA bus to the CK\_t, CK\_c, CS and CA[5:0] signals. The CA ODT of the device is designed to enable one rank to terminate the entire command bus in a multirank system, so only one termination load will be present even if multiple devices are sharing the command signals. For this reason, CA ODT remains on even when the device is in the power-down or self-refresh power-down states. The die has a bond-pad (ODT\_CA) for multirank operations. When the ODT\_CA pad is LOW, the die will not terminate the CA bus regardless of the state of the mode register CA ODT bits (MR11 OP[6:4]). If, however, the ODT\_CA bond-pad is HIGH, and the mode register CA ODT bits are enabled, the die will terminate the CA bus with the ODT values found in MR11 OP[6:4]. In a multirank system, the terminating rank should be trained first, followed by the non-terminating rank(s). | CA ODT<br>MR11[6:4] | _ | ODTD-CA<br>MR22[5] | ODTE-CK<br>MR22[3] | ODTE-CS<br>MR22[4] | ODT State for CA | ODT for CK | ODT State for CS | |-----------------------|--------------------|--------------------|--------------------|--------------------|------------------|------------|------------------| | Disabled <sup>1</sup> | Valid <sup>2</sup> | Valid <sup>3</sup> | Valid <sup>3</sup> | Valid <sup>3</sup> | Off | Off | Off | | Valid <sup>3</sup> | 0 | Valid <sup>3</sup> | 0 | 0 | Off | Off | Off | | Valid <sup>3</sup> | 0 | Valid <sup>3</sup> | 0 | 1 | Off | Off | On | | Valid <sup>3</sup> | 0 | Valid <sup>3</sup> | 1 | 0 | Off | On | Off | | Valid <sup>3</sup> | 0 | Valid <sup>3</sup> | 1 | 1 | Off | On | On | | Valid <sup>3</sup> | 1 | 0 | Valid <sup>3</sup> | Valid <sup>3</sup> | On | On | On | | Valid <sup>3</sup> | 1 | 1 | Valid <sup>3</sup> | Valid <sup>3</sup> | Off | On | On | Table 4.56(a) — Command Bus ODT State for LPDDR4 ## Note - 1. Default Value - 2. "Valid" means "H or L (but a defined logic level)" - 3. "Valid" means "0 or 1" - 4. The state of ODT\_CA is not changed when the DRAM enters power-down mode. This maintains termination for alternate ranks in multi-rank systems. ## 4.37.2 ODT Mode Register and ODT State Table for LPDDR4X ODT termination values are set and enabled via MR11. The CA bus (CK\_t, CK\_C, CS, CA[5:0]) ODT resistance values are set by MR11 OP[6:4]. The default state for the CA is ODT disabled. ODT is applied on the CA bus to the CK\_t, CK\_c, CS and CA[5:0] signals. Generally, only one termination load will be present even if multiple devices are sharing the command signals. In contrast to LPDDR4 where the ODT\_CA input is used in combination with mode registers, LPDDR4X uses mode registers exclusively to enable CA termination. Before enabling CA termination via MR11, all ranks should have appropriate MR22 termination settings programmed. In a multi rank system, the terminating rank should be trained first, followed by the nonterminating rank(s). Table 4.56(b) — Command Bus ODT State for LPDDR4X | CA ODT<br>MR11[6:4] | ODTD-CA<br>MR22[5] | ODTE-CK<br>MR22[3] | ODTE-CS<br>MR22[4] | ODT State for CA | ODT for CK | ODT State for CS | |-----------------------|--------------------|--------------------|--------------------|------------------|------------|------------------| | Disabled <sup>1</sup> | Valid <sup>2</sup> | Valid <sup>2</sup> | Valid <sup>2</sup> | Off | Off | Off | | Valid <sup>2</sup> | 0 | 0 | 0 | On | On | On | | Valid <sup>2</sup> | 0 | 0 | 1 | On | On | Off | | Valid <sup>2</sup> | 0 | 1 | 0 | On | Off | On | | Valid <sup>2</sup> | 0 | 1 | 1 | On | Off | Off | | Valid <sup>2</sup> | 1 | 0 | 0 | Off | On | On | | Valid <sup>2</sup> | 1 | 0 | 1 | Off | On | Off | | Valid <sup>2</sup> | 1 | 1 | 0 | Off | Off | On | | Valid <sup>2</sup> | 1 | 1 | 1 | Off | Off | Off | NOTE 1 Default Value. NOTE2 Valid" means "0 or 1". ## 4.37.3 ODT Mode Register and ODT Characteristics Figure 4.113a — On Die Termination for CA for LPDDR4 ## **ODT Mode Register and ODT Characteristics** Figure 4.113b — On Die Termination for CA for LPDDR4X ## Table 4.57a — ODT DC Electrical Characteristics for Command/Adress Bus (LPDDR4) $(RZQ = 240\Omega + /-1\%)$ over the entire operating temperature range after a proper ZQ calibration) | MR11[6:4] | RTT | Vout | Min | Nom | Max | Unit | Note | |------------------------|-------------|--------------------------------|-----|-----|-----|-------|-------| | | | VOLdc= 0.1 * V <sub>DD2</sub> | 0.8 | 1.0 | | RZQ | 1,2 | | 001 | $240\Omega$ | VOMdc= 0.33 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ | 1,2 | | | | VOHdc= 0.5 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ | 1,2 | | | | VOLdc= 0.1 * V <sub>DD2</sub> | 0.8 | 1.0 | | RZQ/2 | 1,2 | | 010 | $120\Omega$ | VOMdc= 0.33 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ/2 | 1,2 | | | | VOHdc= 0.5 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ/2 | 1,2 | | | | VOLdc= 0.1 * V <sub>DD2</sub> | 0.8 | 1.0 | | RZQ/3 | 1,2 | | 011 | $\Omega$ 08 | VOMdc= 0.33 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ/3 | 1,2 | | | | VOHdc= 0.5 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ/3 | 1,2 | | | | VOLdc= 0.1 * V <sub>DD2</sub> | 0.8 | 1.0 | | RZQ/4 | 1,2 | | 100 | $60\Omega$ | VOMdc= 0.33 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ/4 | 1,2 | | | | VOHdc= 0.5 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ/4 | 1,2 | | | | VOLdc= 0.1 * V <sub>DD2</sub> | 0.8 | 1.0 | | RZQ/5 | 1,2 | | 101 | $48\Omega$ | VOMdc= 0.33 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ/5 | 1,2 | | | | VOHdc= 0.5 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ/5 | 1,2 | | | | VOLdc= 0.1 * V <sub>DD2</sub> | 0.8 | 1.0 | | RZQ/6 | 1,2 | | 110 | $40\Omega$ | VOMdc= 0.33 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ/6 | 1,2 | | | | VOHdc= 0.5 * V <sub>DD2</sub> | 0.9 | 1.0 | | RZQ/6 | 1,2 | | Mismatch<br>within clk | | 0.33* V <sub>DD2</sub> | - | | 2 | % | 1,2,3 | NOTE 1 The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see the section on voltage and temperature sensitivity. NOTE 2 Pull-dn ODT resistors are recommended to be calibrated at $0.33^*V_{DD2}$ . Other calibration schemes may be used to achieve the linearity spec shown above, e.g., calibration at $0.5^*V_{DD2}$ and $0.1^*V_{DD2}$ . NOTE 3 CA to CA mismatch within clock group (CA,CS) variation for a given component including CK\_t and CK\_c (characterized). $$CA - CA_{Mismatch} = \frac{RODT(max) - RODT(min)}{RODT(avg)}$$ ## **ODT Mode Register and ODT Characteristics (cont'd)** Table 4.57b — ODT DC Electrical Characteristics for Command/Adress Bus (LPDDR4X) (RZQ = $240\Omega + -1\%$ over the entire operating temperature range after a proper ZQ calibration) | MR11<br>OP[6:4] | R <sub>TT</sub> | Vout | Min | Nom | Max | Unit | Notes | |-----------------------|-----------------|------------------------|-----|-----|-----|-------|-------| | | | $VOLdc = 0.20*V_{DDQ}$ | 0.8 | 1 | 1.1 | RZQ | 1,2 | | 001 | 240 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ | 1,2 | | | | VOHdc = $0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ | 1,2 | | | | $VOLdc = 0.20*V_{DDQ}$ | 8.0 | 1 | 1.1 | RZQ/2 | 1,2 | | 010 | 120 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ/2 | 1,2 | | | | VOHdc = $0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ/2 | 1,2 | | | | $VOLdc = 0.20*V_{DDQ}$ | 8.0 | 1 | 1.1 | RZQ/3 | 1,2 | | 011 | 80 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ/3 | 1,2 | | | | VOHdc = $0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ/3 | 1,2 | | | | $VOLdc = 0.20*V_{DDQ}$ | 8.0 | 1 | 1.1 | RZQ/4 | 1,2 | | 100 | 60 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ/4 | 1,2 | | | | VOHdc = $0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ/4 | 1,2 | | | | $VOLdc = 0.20*V_{DDQ}$ | 0.8 | 1 | 1.1 | RZQ/5 | 1,2 | | 101 | 48 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ/5 | 1,2 | | | | VOHdc = $0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ/5 | 1,2 | | | | $VOLdc = 0.20*V_{DDQ}$ | 0.8 | 1 | 1.1 | RZQ/6 | 1,2 | | 110 | 40 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ/6 | 1,2 | | | | VOHdc = $0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ/6 | 1,2 | | Mismatch<br>within cl | | 0.50*V <sub>DDQ</sub> | - | | 2 | % | 1,2,3 | NOTE 1 The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see 3.4 on voltage and temperature sensitivity. NOTE 2 Pull-dn ODT resistors are recommended to be calibrated at 0.50\*V<sub>DDQ</sub>. Other calibration schemes may be used to achieve the linearity spec shown above, e.g., calibration at 0.75\*V<sub>DDQ</sub> and 0.2\*V<sub>DDQ</sub>. NOTE 3 CA to CA mismatch within clock group (CA,CS) variation for a given component including CK\_t and CK\_c (characterized). $$CA - CA_{Mismatch} = \frac{RODT(max) - RODT(min)}{RODT|T(avg)}$$ # 4.37.4 ODT for Command/Address update time ODT for Command/Address update time after Mode Register set are shown in Figure 4.114 and Table 4.59 Figure 4.114 — ODT for Command/Address setting update timing in 4 Clock Cycle ## Command Table 4.59 — ODT CA AC Timing | Speed | | LPDDR4-1600/1866/2133/2400/3200/4266 | | | NOTE | |--------------------------|--------|--------------------------------------|-----|--|------| | Parameter | Symbol | MIN | MAX | | | | ODT CA Value Update Time | tODTUP | RU(20ns/tCK(avg)) | - | | | #### 4.38 DQ On-Die Termination ODT (On-Die Termination) is a feature of the LPDDR4 SDRAM that allows the DRAM to turn on/off termination resistance for each DQ, DQS\_t, DQS\_c and DMI signals without the ODT control pin. The ODT feature is designed to improve signal integrity of the memory channel by allowing the DRAM controller to turn on and off termination resistance for any target DRAM devices during Write or Mask Write operation. The ODT feature is off and cannot be supported in Power Down and Self-Refresh modes. A simple functional representation of the DRAM ODT feature is shown in Figure 4.115. Figure 4.115 — Functional Representation of ODT The switch is enabled by the internal ODT control logic, which uses the Write-1 or Mask Write-1 command and other mode register control information. The value of RTT is determined by the settings of Mode Register bits. ## 4.38.1 ODT Mode Register The ODT Mode is enabled if MR11 OP[3:0] are non zero. In this case, the value of RTT is determined by the settings of those bits. The ODT Mode is disabled if MR11 OP[3] = 0. # 4.38.2 Asynchronous ODT When ODT Mode is enabled in MR11 OP[3:0], DRAM ODT is always Hi-Z. DRAM ODT feature is automatically turned ON asynchronously based on the Write-1 or Mask Write-1 command that DRAM samples. After the write burst is complete, DRAM ODT featured is automatically turned OFF asynchronously. Following timing parameters apply when DRAM ODT mode is enabled: - ODTLon, tODTon,min, tODTon,max - ODTLoff, tODToff,min, tODToff,max ODTLon is a synchronous parameter and it is the latency from CAS-2 command to tODTon reference. ODTLon latency is a fixed latency value for each speed bin. Each speed bin has a different ODTLon latency. Minimum RTT turn-on time (tODTon,min) is the point in time when the device termination circuit leaves high impedance state and ODT resistance begins to turn on. Maximum RTT turn on time (tODTon,max) is the point in time when the ODT resistance is fully on. tODTon,min and tODTon,max are measured once ODTLon latency is satisfied from CAS-2 command. ODTLoff is a synchronous parameter and it is the latency from CAS-2 command to tODToff reference. ODTLoff latency is a fixed latency value for each speed bin. Each speed bin has a different ODTLoff latency. Minimum RTT turn-off time (tODToff,min) is the point in time when the device termination circuit starts to turn off the ODT resistance. Maximum ODT turn off time (tODToff,max) is the point in time when the on-die termination has reached high impedance. tODToff,min and tODToff,max are measured once ODTLoff latency is satisfied from CAS-2 command. | | Latency <sup>1</sup><br>= 2 tCK | ODTLoff | Latency <sup>2</sup> | Lower Clock<br>Frequency Limit | Upper Clock<br>Frequency Limit | |------------|---------------------------------|------------|----------------------|--------------------------------|--------------------------------| | WL Set "A" | WL Set "B" | WL Set "A" | WL Set "B" | (>) | (≤) | | 4 | 4 | 14 | 14 | 10³ | 266³ | | 4 | 4 | 16 | 18 | 266 <sup>3</sup> | 533 <sup>3</sup> | | 4 | 6 | 18 | 22 | 533 | 800 | | 4 | 12 | 20 | 28 | 800 | 1066 | | 4 | 14 | 22 | 32 | 1066 | 1333 | | 6 | 18 | 24 | 36 | 1333 | 1600 | | 6 | 20 | 26 | 40 | 1600 | 1866 | | 8 | 24 | 28 | 44 | 1866 | 2133 | | nCK | nCK | nCK | nCK | MHz | MHz | Table 4.60 — ODTLon and ODTLoff Latency Values #### Note - 1. ODTLon is referenced from CAS-2 command. See Figure 4.116. - 2. ODTLoff as shown in table assumes BL=16. For BL32, 8 tCK should be added. - 3. ODTLon and ODTLoff supported for this speed range, but requires Write Latency modification where WL ≥ 8 during ODTL transitions. See table Frequency Ranges for RL, WL, nWR, and nRTP settings. Table 4.61— Asynchronous ODT Turn On and Turn Off Timing | Parameter | 800 - 2133 MHz | Unit | |--------------|----------------|------| | tODTon, min | 1.5 | ns | | tODTon, max | 3.5 | ns | | tODToff, min | 1.5 | ns | | tODToff, max | 3.5 | ns | Figure 4.116 — Asynchronous ODTon/ODToff Timing # 4.38.3 ODT during Write Leveling If ODT is enabled in MR11 OP[3:0], in Write Leveling mode, DRAM always provides the termination on DQS\_t/DQS\_c signals. DQ termination is always off in Write Leveling mode regardless. Table 4.62 — DRAM Termination Function in Write Leveling Mode | ODT Enabled in MR11 | DQS_t/DQS_c termination | DQ termination | |---------------------|-------------------------|----------------| | Disabled | OFF | OFF | | Enabled | ON | OFF | # 4.39 On Die Termination for DQ, DQS and DMI On-Die Termination effective resistance RTT is defined by MR11 OP[2:0]. ODT is applied to the DQ, DMI, DQS\_t and DQS\_c pins. A functional representation of the on-die termination is shown in Figure 4.117. $$R_{TT} = \frac{Vout}{|I out|}$$ Chip In Termination Mode Figure 4.117 — On Die Terminiation ## Table 4.63(a) — ODT DC Electrical Characteristics for DQ Bus for LPDDR4 $(RZQ = 240\Omega + 1\%)$ over the entire operating temperature range after a proper ZQ calibration) | MR11<br>OP[2:0] | RTT | Vout | Min | Nom | Max | Unit | Notes | |-----------------------|------|-------------------------------|-----|-----|-----|-------|-------| | | | VOLdc= 0.1* V <sub>DDQ</sub> | 0.8 | 1 | 1.1 | RZQ | 1,2 | | 001 | 240Ω | VOMdc= 0.33* V <sub>DDQ</sub> | 0.9 | 1 | 1.1 | RZQ | 1,2 | | | | VOHdc= 0.5* V <sub>DDQ</sub> | 0.9 | 1 | 1.2 | RZQ | 1,2 | | | | VOLdc= 0.1* V <sub>DDQ</sub> | 0.8 | 1 | 1.1 | RZQ/2 | 1,2 | | 010 | 120Ω | VOMdc= 0.33* V <sub>DDQ</sub> | 0.9 | 1 | 1.1 | RZQ/2 | 1,2 | | | | VOHdc= 0.5* V <sub>DDQ</sub> | 0.9 | 1 | 1.2 | RZQ/2 | 1,2 | | | | VOLdc= 0.1* V <sub>DDQ</sub> | 0.8 | 1 | 1.1 | RZQ/3 | 1,2 | | 011 | 80Ω | VOMdc= 0.33* V <sub>DDQ</sub> | 0.9 | 1 | 1.1 | RZQ/3 | 1,2 | | | | VOHdc= 0.5* V <sub>DDQ</sub> | 0.9 | 1 | 1.2 | RZQ/3 | 1,2 | | | | VOLdc= 0.1* V <sub>DDQ</sub> | 0.8 | 1 | 1.1 | RZQ/4 | 1,2 | | 100 | 60Ω | VOMdc= 0.33* V <sub>DDQ</sub> | 0.9 | 1 | 1.1 | RZQ/4 | 1,2 | | | | VOHdc= 0.5* V <sub>DDQ</sub> | 0.9 | 1 | 1.2 | RZQ/4 | 1,2 | | | | VOLdc= 0.1* V <sub>DDQ</sub> | 0.8 | 1 | 1.1 | RZQ/5 | 1,2 | | 101 | 48Ω | VOMdc= 0.33* V <sub>DDQ</sub> | 0.9 | 1 | 1.1 | RZQ/5 | 1,2 | | | | VOHdc= 0.5* V <sub>DDQ</sub> | 0.9 | 1 | 1.2 | RZQ/5 | 1,2 | | | | VOLdc= 0.1* V <sub>DDQ</sub> | 0.8 | 1 | 1.1 | RZQ/6 | 1,2 | | 110 | 40Ω | VOMdc= 0.33* V <sub>DDQ</sub> | 0.9 | 1 | 1.1 | RZQ/6 | 1,2 | | | | VOHdc= 0.5* V <sub>DDQ</sub> | 0.9 | 1 | 1.2 | RZQ/6 | 1,2 | | Mismatch<br>within cl | | 0.33* V <sub>DDQ</sub> | - | | 2 | % | 1,2,3 | NOTE 1 The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see 4.40. NOTE 2 Pull-dn ODT resistors are recommended to be calibrated at $0.33^*V_{DDQ}$ . Other calibration schemes may be used to achieve the linearity spec shown above, e.g., calibration at $0.5^*V_{DDQ}$ and $0.1^*V_{DDQ}$ . NOTE 3 DQ to DQ mismatch within byte variation for a given component including DQS\_t and DQS\_c (characterized). $$DQ - DQ_{Mismatch} = \frac{RODT(max) - RODT(min)}{RODT(avg)}$$ # Table 4.63(b) — ODT DC Electrical Characteristics for DQ Bus for LPDDR4X $(RZQ = 240\Omega + 1/1)$ % over the entire operating temperature range after a proper ZQ calibration) | MR11<br>OP[2:0] | R <sub>TT</sub> | Vout | Min | Nom | Max | Unit | Notes | |------------------------|-----------------|------------------------|-----|-----|-----|-------|-------| | | | $VOLdc = 0.20*V_{DDQ}$ | 8.0 | 1 | 1.1 | RZQ | 1,2 | | 001 | 240 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ | 1,2 | | | | $VOHdc = 0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ | 1,2 | | | | $VOLdc = 0.20*V_{DDQ}$ | 8.0 | 1 | 1.1 | RZQ/2 | 1,2 | | 010 | 120 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ/2 | 1,2 | | | | $VOHdc = 0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ/2 | 1,2 | | | | $VOLdc = 0.20*V_{DDQ}$ | 8.0 | 1 | 1.1 | RZQ/3 | 1,2 | | 011 | 80 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ/3 | 1,2 | | | | $VOHdc = 0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ/3 | 1,2 | | | | $VOLdc = 0.20*V_{DDQ}$ | 8.0 | 1 | 1.1 | RZQ/4 | 1,2 | | 100 | 60 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ/4 | 1,2 | | | | $VOHdc = 0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ/4 | 1,2 | | | | $VOLdc = 0.20*V_{DDQ}$ | 0.8 | 1 | 1.1 | RZQ/5 | 1,2 | | 101 | 48 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ/5 | 1,2 | | | | $VOHdc = 0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ/5 | 1,2 | | | | $VOLdc = 0.20*V_{DDQ}$ | 8.0 | 1 | 1.1 | RZQ/6 | 1,2 | | 110 | 40 Ω | $VOMdc = 0.50*V_{DDQ}$ | 0.9 | 1 | 1.1 | RZQ/6 | 1,2 | | | | $VOHdc = 0.75*V_{DDQ}$ | 0.9 | 1 | 1.3 | RZQ/6 | 1,2 | | Mismatch<br>within clo | | 0.50*V <sub>DDQ</sub> | - | | 2 | % | 1,2,3 | NOTE 1 The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see 3.4 on voltage and temperature sensitivity. NOTE 2 Pull-dn ODT resistors are recommended to be calibrated at $0.75^*V_{DDQ}$ and $0.2^*V_{DDQ}$ . Other calibration schemes may be used to achieve the linearity spec shown above, e.g., calibration at $0.75^*V_{DDQ}$ and $0.1^*V_{DDQ}$ . NOTE 3 DQ to DQ mismatch within byte variation for a given component including DQS\_t and DQS\_c (characterized). $$DQ - DQ_{Misma\ tch} = \frac{RODT(max) - RODT(min)}{RODT(avg)}$$ ## 4.40 Output Driver and Termination Register Temperature and Voltage Sensitivity If temperature and/or voltage change after calibration, the tolerance limits widen according to the Table 4.65a, Table 4.65b, and Table 4.66. Table 4.65a — Output Driver and Termination Register Sensitivity Definition for LPDDR4 | Resistor | Definition<br>Point | Min | Max | Unit | Notes | |----------------------|-------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|------|-------| | R <sub>ONPD</sub> | $0.33 \times V_{DDQ}$ | 90-( $dR_{on}dT \times \Delta T $ )-( $dR_{on}dV \times \Delta V $ ) | 110+( $dR_{on}dT \times \Delta T $ )+( $dR_{on}dV \times \Delta V $ ) | % | 1,2 | | VOH <sub>PU</sub> | $0.33 \times V_{DDQ}$ | 90-(dVOHdT x ΔT )-(dVOHdV x ΔV ) | 110+(dVOHdT x ∆T )+(dVOHdV x ∆V ) | % | 1,2,5 | | R <sub>TT(I/O)</sub> | 0.33 x V <sub>DDQ</sub> | 90-( $dR_{on}dT \times \Delta T $ )-( $dR_{on}dV \times \Delta V $ ) | 110+( $dR_{on}dT \times \Delta T $ )+( $dR_{on}dV \times \Delta V $ ) | % | 1,2,3 | | R <sub>TT(In)</sub> | 0.33 x V <sub>DD2</sub> | 90-( $dR_{on}dT \times \Delta T $ )-( $dR_{on}dV \times \Delta V $ ) | 110+( $dR_{on}dT \times \Delta T $ )+( $dR_{on}dV \times \Delta V $ ) | % | 1,2,4 | #### Note. - 1. $\Delta T = T T(@ Calibration)$ , $\Delta V = V V(@ Calibration)$ - 2. dR<sub>ON</sub>dT, dR<sub>ON</sub>dV, dVOHdT, dVOHdV, dR<sub>TT</sub>dV, and dR<sub>TT</sub>dT are not subject to production test but are verified by design and characterization. - 3. This parameter applies to Input/Output pin such as DQS, DQ and DMI. - 4. This parameter applies to Input pin such as CK, CA and CS. - 5. Refer to Pull Up/Pull Down Driver Characteristics for VOHPU. Table 4.65(b) — Output Driver and Termination Register Sensitivity Definition for LPDDR4X | Resistor | Definition<br>Point | Min | Max | | Notes | |----------------------|-------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---|-------| | R <sub>ONPD</sub> | 0.50 x V <sub>DDQ</sub> | 90-( $dR_{on}dT \times \Delta T $ )- ( $dR_{on}dV \times \Delta V $ ) | 110+(dR <sub>on</sub> dT x $ \Delta T $ )+<br>(dR <sub>on</sub> dV x $ \Delta V $ ) | % | 1,2 | | VOH <sub>PU</sub> | 0.50 x V <sub>DDQ</sub> | 90-(dVOHdT x △T )-<br>(dVOHdV x △V ) | 110+(dVOHdT x ∆T )+<br>(dVOHdV x ∆V ) | % | 1,2,5 | | R <sub>TT(I/O)</sub> | 0.50 x V <sub>DDQ</sub> | 90-( $dR_{on}dT \times \Delta T $ )-<br>( $dR_{on}dV \times \Delta V $ ) | 110+( $dR_{on}dT \times \Delta T $ )+<br>( $dR_{on}dV \times \Delta V $ ) | % | 1,2,3 | | R <sub>TT(In)</sub> | 0.50 x V <sub>DDQ</sub> | 90-( $dR_{on}dT \times \Delta T $ )-<br>( $dR_{on}dV \times \Delta V $ ) | 110+( $dR_{on}dT \times \Delta T $ )+<br>( $dR_{on}dV \times \Delta V $ ) | % | 1,2,4 | NOTE 1 $\Delta T = T - T(@ Calibration), \Delta V = V - V(@ Calibration)$ NOTE 2 $dR_{ON}dT$ , $dR_{ON}dV$ , dVOHdT, dVOHdV, $dR_{TT}dV$ , and $dR_{TT}dT$ are not subject to production test but are verified by design and characterization. - NOTE 3 This parameter applies to Input/Output pin such as DQS, DQ and DMI - NOTE 4 This parameter applies to Input pin such as CK, CA, and CS. - NOTE 5 Refer to Pull Up/Pull Down Driver Characteristics for VOHPU. Table 4.66 — Output Driver and Termination Register Temperature and Voltage Sensitivity | Symbol | Parameter | Min | Max | Unit | |---------------------|-----------------------------------------|------|------|------| | dR <sub>ON</sub> dT | R <sub>ON</sub> Temperature Sensitivity | 0.00 | 0.75 | %/°C | | dR <sub>ON</sub> dV | R <sub>ON</sub> Voltage Sensitivity | 0.00 | 0.20 | %/mV | | dVOHdT | VOH Temperature Sensitivity | 0.00 | 0.75 | %/°C | | dVOHdV | VOH Voltage Sensitivity | 0.00 | 0.35 | %/mV | | dR <sub>TT</sub> dT | R <sub>TT</sub> Temperature Sensitivity | 0.00 | 0.75 | %/°C | | dR <sub>TT</sub> dV | R <sub>TT</sub> Voltage Sensitivity | 0.00 | 0.20 | %/mV | # 4.41 Power-Down Mode4.41.1 Power-Down Entry and Exit Power-down is asynchronously entered when CKE is driven LOW. CKE must not go LOW while the following operations are in progress: - · Mode Register Read - Mode Register Write - Read - Write - V<sub>RFF</sub>(CA) Range and Value setting via MRW - V<sub>RFF</sub>(DQ) Range and Value setting via MRW - · Command Bus Training mode Entering/Exiting via MRW - VRCG High Current mode Entering/Exiting via MRW And the LPDDR4 DRAM cannot be placed in power-down state during "Start DQS Interval Oscillator" operation. CKE can go LOW while any other operations such as row activation, Precharge, Auto Precharge, or Refresh are in progress. The power-down IDD specification will not be applied until such operations are complete. Power-down entry and exit are shown in Figure 4.118. Entering power-down deactivates the input and output buffers, excluding CKE and Reset\_n. To ensure that there is enough time to account for internal delay on the CKE signal path, CS input is required stable Low level and CA input level is don't care after CKE is driven LOW, this timing period is defined as tCKELCS. Clock input is required after CKE is driven LOW, this timing period is defined as tCKELCK. CKE LOW will result in deactivation of all input receivers except Reset\_n after tCKELCK has expired. In power-down mode, CKE must be held LOW; all other input signals except Reset\_n are "Don't Care". CKE LOW must be maintained until tCKE,min is satisfied. No refresh operations are performed in power-down mode except Self-Refresh power-down. The maximum duration in non-Self-Refresh power-down mode is only limited by the refresh requirements outlined in the Refresh command section. The power-down state is asynchronously exited when CKE is driven HIGH. CKE HIGH must be maintained until tCKE,min is satisfied. A valid, executable command can be applied with power-down exit latency tXP after CKE goes HIGH. Power-down exit latency is defined in Table 4.67. Clock frequency change or Clock Stop is inhibited during tCMDCKE, tCKELCK, tCKCKEH, tXP, tMRWCKEL and tZQCKE periods. If power-down occurs when all banks are idle, this mode is referred to as idle power-down. if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. And If power-down occurs when Self Refresh is in progress, this mode is referred to as Self Refresh power-down in which the internal refresh is continuing in the same way as Self Refresh mode. VDDQ may be turned off during power-down after tCKELCK(Max(5ns,5nCK)) is satisfied (Refer to Figure 4.118 about tCKELCK). Prior to exiting power-down, VDDQ must be within its minimum/maximum operating range. When CA, CK and/or CS ODT is enabled via MR11 OP[6:4] and also via MR22 or CA-ODT pad setting, the rank providing ODT will continue to terminate the command bus in all DRAM states including power-down when VDDQ is stable and within its minimum/maximum operating range. NOTES: 1. Input clock frequency can be changed or the input clock can be stopped or floated during power-down, provided that upon exiting power-down, the clock is stable and within specified limits for a minimum of tCKCKEH of stable clock prior to power-down exit and the clock frequency is between the minimum and maximum specified frequency for the speed grade in use. Figure 4.118 — Basic Power-Down Entry and Exit Timing NOTES: 1. CKE must be held HIGH until the end of the burst operation. 2. Minimum Delay time from Read Command or Read with Auto Precharge Command to falling edge of CKE signal is as follows. Read Post-amble = 0.5nCK: MR1 OP[7]=[0]: (RL x tCK) + tDQSCK(Max) + ((BL/2) x tCK) + ttCK Read Post-amble = 1.5nCK: MR1 OP[7]=[1]: (RL x tCK) + tDQSCK(Max) + ((BL/2) x tCK) + 2tCK Figure 4.119 — Read and Read with Auto Precharge to Power-Down Entry - Minimum Delay time from Write Command or Mask Write Command to falling edge of CKE signal is as follows. (WL x tCK) + tDQSS(Max) + tDQS2DQ(Max) + ((BL/2) x tCK) + tWR - 3. This timing is applied regardless of DQ ODT Disable/Enable setting: MR11[OP2:0]. - 4. This timing diagram only applies to the Write and Mask Write Commands without Auto-Precharge. Figure 4.120 - Write and Mask Write to Power-Down Entry - 2. Delay time from Write with Auto-Precharge Command or Mask Write with Auto-Precharge Command to falling edge of CKE signal is more than (WL x tCK) + tDQSS(Max) + tDQS2DQ(Max) + ((BL/2) x tCK) + (nWR x tCK) + (2 x tCK) - 3. Internal Precharge Command - 4. This timing is applied regardless of DQ ODT Disable/Enable setting: MR11[OP2:0]. Figure 4.121 — Write with Auto Precharge and Mask Write with Auto Precharge to Power-Down Entry Figure 4.122 — Refresh entry to Power-Down Entry Figure 4.123 — Activate Command to Power-Down Entry Figure 4.124 — Precharge Command to Power-Down Entry 2. Minimum Delay time from Mode Register Read Command to falling edge of CKE signal is as follows: Read Post-amble = 0.5nCK: MR1 OP[7]=[0]: (RL x tCK) + tDQSCK(Max) + ((BL/2) x tCK) + 1tCK Read Post-amble = 1.5nCK: MR1 OP[7]=[1]: (RL x tCK) + tDQSCK(Max) + ((BL/2) x tCK) + 2tCK Figure 4.125 — Mode Register Read to Power-Down Entry Figure 4.126 — Mode Register Write to Power-Down Entry Figure 4.127 — Multi purpose Command for Start ZQ Calibration to Power-Down Entry Table 4.67 — Power-Down AC Timing | Parameter | Symbol | Min/<br>Max | Data Rate | Unit | Note | |---------------------------------------------------------------------------------------|----------|-------------|----------------------|------|------| | Power Down Timing | | | | | | | CKE minimum pulse width<br>(HIGH and LOW pulse width) | tCKE | Min | Max(7.5ns,<br>4nCK) | - | | | Delay from valid command to CKE input LOW | tCMDCKE | Min | Max(1.75ns,<br>3nCK) | ns | 1 | | Valid Clock Requirement after CKE Input low | tCKELCK | Min | Max(5ns,<br>5nCK) | ns | 1 | | Valid CS Requirement before CKE Input Low | tCSCKE | Min | 1.75 | ns | | | Valid CS Requirement after CKE Input low | tCKELCS | Min | Max(5ns,<br>5nCK) | ns | | | Valid Clock Requirement before CKE Input High | tCKCKEH | Min | Max(1.75ns,<br>3nCK) | ns | 1 | | Exit power- down to next valid command delay | tXP | Min | Max(7.5ns,<br>5nCK) | ns | 1 | | Valid CS Requirement before CKE Input High | tCSCKEH | Min | 1.75 | ns | | | Valid CS Requirement after CKE Input High | tCKEHCS | Min | Max(7.5ns,<br>5nCK) | ns | | | Valid Clock and CS Requirement after CKE Input low after MRW Command | tMRWCKEL | Min | Max(14ns,<br>10nCK) | ns | 1 | | Valid Clock and CS Requirement after CKE Input low after ZQ Calibration Start Command | tZQCKE | Min | Max(1.75ns,<br>3nCK) | ns | 1 | #### Note: 1. Delay time has to satisfy both analog time(ns) and clock count(nCK). For example, tCMDCKE will not expire until CK has toggled through at least 3 full cycles (3 \*tCK) and 1.75ns has transpired. The case which 3nCK is applied to is shown below. Figure 4.128 — tCMDCKE Timing # 4.42 Input Clock Stop and Frequency Change LPDDR4 SDRAMs support input clock frequency change during CKE LOW under the following conditions: - tCK(abs)min is met for each clock cycle; - Refresh requirements apply during clock frequency change; - During clock frequency change, only REFab or REFpb commands may be executing; - Any Activate or Precharge commands have executed to completion prior to changing the frequency; - The related timing conditions (tRCD, tRP) have been met prior to changing the frequency; - The initial clock frequency shall be maintained for a minimum of 4 clock cycles after CKE goes LOW; - The clock satisfies tCH(abs) and tCL(abs) for a minimum of 2 clock cycles prior to CKE going HIGH After the input clock frequency is changed and CKE is held HIGH, additional MRW commands may be required to set the WR, RL etc. These settings may need to be adjusted to meet minimum timing requirements at the target clock frequency. LPDDR4 devices support clock stop during CKE LOW under the following conditions: - CK\_t is held LOW and CK\_c is held HIGH or both are floated during clock stop; - · Refresh requirements apply during clock stop; - During clock stop, only REFab or REFpb commands may be executing; - Any Activate or Precharge commands have executed to completion prior to stopping the clock; - The related timing conditions (tRCD, tRP) have been met prior to stopping the clock; - The initial clock frequency shall be maintained for a minimum of 4 clock cycles after CKE goes LOW; - The clock satisfies tCH(abs) and tCL(abs) for a minimum of 2 clock cycles prior to CKE going HIGH LPDDR4 devices support input clock frequency change during CKE HIGH under the following conditions: - tCK(abs)min is met for each clock cycle; - · Refresh requirements apply during clock frequency change; - Any Activate, Read, Write, Precharge, Mode Register Write, or Mode Register Read commands must have executed to completion, including any associated data bursts prior to changing the frequency; - The related timing conditions (tRCD, tWR, tWRA, tRP, tMRW, tMRR, etc.) have been met prior to changing the frequency; - CS shall be held LOW during clock frequency change; - During clock frequency change, only REFab or REFpb commands may be executing; - The LPDDR4 SDRAM is ready for normal operation after the clock satisfies tCH(abs) and tCL(abs) for a minimum of 2\*tCK+tXP. After the input clock frequency is changed, additional MRW commands may be required to set the WR, RL etc. These settings may need to be adjusted to meet minimum timing requirements at the target clock frequency. # IS43/46LQ32640A, IS43/46LQ32640AL LPDDR4 devices support clock stop during CKE HIGH under the following conditions: - CK\_t is held LOW and CK\_c is held HIGH during clock stop; - CS shall be held LOW during clock clock stop; - Refresh requirements apply during clock stop; - During clock stop, only REFab or REFpb commands may be executing; - Any Activate, Read, Write, MPC(WRFIFO,RDFIFO,RDDQCAL), Precharge, Mode Register Write or Mode Register Read commands must have executed to completion, including any associated data bursts and extra 4 clock cycles must be provided prior to stopping the clock; - The related timing conditions (tRCD, tWR, tRP, tMRW, tMRR, tZQLAT, etc.) have been met prior to stopping the clock; - Read with auto pre-charge and write with auto pre-charge commands need extra 4 clock cycles in addition to the related timing constraints, nWR and nRTP, to complete the operations. - REFab, REFpb, SRE, SRX and MPC(Zqcal Start)commands are required to have 4 additional clocks prior to stopping the clock same as CKE=L case. - The LPDDR4 SDRAM is ready for normal operation after the clock is restarted and satisfies tCH(abs) and tCL(abs) for a minimum of 2\*tCK+tXP. ## 4.43 Truth Tables Operation or timing that is not specified is illegal, and after such an event, in order to guarantee proper operation, the LPDDR4 device must be reset or power-cycled and then restarted through the specified initialization sequence before normal operation can continue. CKE signal has to be held High when the commands listed in Table 4.68 input. ## 4.43.1 Command Truth Table Table 4.68 — Command Truth Table | l | SDR Com-<br>mand Pins | | | SDR CA | Pins (6) | | | | | | | | |-------------------------------|-----------------------|-----|-----|--------|----------|-----|-----|--------------|------------|--|--|--| | SDRAM Command | cs | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | CK_t<br>edge | Notes | | | | | Deselect (DES) | L | | | > | ( | | | R1 | 1,2 | | | | | Multi Purpose | Н | L | L | L | L | L | OP6 | R1 | 1,2,9 | | | | | Command (MPC) | L | OP0 | OP1 | OP2 | OP3 | OP4 | OP5 | R2 | 1,2,9 | | | | | Precharge (PRE) | Н | L | L | L | L | Н | AB | R1 | 1,2,3,4 | | | | | (Per Bank, All Bank) | L | BA0 | BA1 | BA2 | V | V | V | R2 | 1,2,3,4 | | | | | Refresh (REF) | Н | L | L | L | Η | L | AB | R1 | 1,2,3,4 | | | | | (Per Bank, All Bank) | L | BA0 | BA1 | BA2 | V | V | V | R2 | 1,2,3,4 | | | | | Self Refresh Entry | Н | L | L | L | Н | Н | V | R1 | 1,2 | | | | | (SRE) | L | | | \ | / | | | R2 | 1,2 | | | | | Write -1 (WR-1) | Н | L | L | Н | L | L | BL | R1 | 1,2,3,6,7, | | | | | vviile - i (vvn-i) | L | BA0 | BA1 | BA2 | V | C9 | AP | R2 | 9 | | | | | Self Refresh Exit | Н | L | L | Н | L | Н | V | R1 | 1.0 | | | | | (SRX) | L | | | \ | / | | | R2 | 1,2 | | | | | Mask Write -1 | Н | L | L | Н | Н | L | L | R1 | 1,2,3,5,6, | | | | | (MWR-1) | L | BA0 | BA1 | BA2 | V | C9 | AP | R2 | 9 | | | | | RFU | Н | L | L | Н | Н | Н | V | R1 | 1.0 | | | | | NFU NFU | L | | | \ | / | | | R2 | 1,2 | | | | | Dood 1 (DD 1) | Н | L | Н | L | L | L | BL | R1 | 1,2,3,6,7, | | | | | Read -1 (RD-1) | L | BA0 | BA1 | BA2 | V | C9 | AP | R2 | 9 | | | | | CAS-2 (Write-2, Mask | Н | L | Н | L | L | Н | C8 | R1 | 100 | | | | | Write -2, Read-2, MRR-2, MPC) | L | C2 | C3 | C4 | C5 | C6 | C7 | R2 | 1,8,9 | | | | | RFU | Н | L | Н | L | Н | L | V | R1 | 1.0 | | | | | KFU | L | | | \ | / | | | R2 | 1,2 | | | | | DELL | Н | L | Н | L | Н | Н | V | R1 | 1.0 | | | | | RFU | L | | | \ | / | | | R2 | 1,2 | | | | | Mode Register Write - | Н | L | Н | Н | L | L | OP7 | R1 | 1011 | | | | | 1 (MRW-1) | L | MA0 | MA1 | MA2 | MA3 | MA4 | MA5 | R2 | 1,2,11 | | | | | Mode Register Write- | Н | L | Н | Н | L | Н | OP6 | R1 | 1011 | | | | | 2 (MRW-2) | L | OP0 | OP1 | OP2 | OP3 | OP4 | OP5 | R2 | 1,2,11 | | | | | Mode Register Read- | Н | L | Н | Н | Н | L | V | R1 | 1010 | | | | | 1 (MRR-1) | L | MA0 | MA1 | MA2 | MA3 | MA4 | MA5 | R2 | 1,2,12 | | | | | | SDR Com-<br>mand Pins | | SDR CA Pins (6) | | | | | | | | |---------------------|-----------------------|-----|-----------------|-----|-----|-----|-----|--------------|----------|--| | SDRAM Command | cs | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | CK_t<br>edge | Notes | | | DELL | Н | L | Н | Н | Н | Н | V | R1 | 1.2 | | | RFU | L | | V | | | | | R2 | 1,2 | | | Activate -1 (ACT-1) | Н | Н | L | R12 | R13 | R14 | R15 | R1 | 1,2,3,10 | | | Activate -1 (ACT-1) | L | BA0 | BA1 | BA2 | R16 | R10 | R11 | R2 | 1,2,3,10 | | | Activate -2 (ACT-2) | Н | R17 | R18 | R6 | R7 | R8 | R9 | R1 | 1,10,13 | | | | L | R0 | R1 | R2 | R3 | R4 | R5 | R2 | 1,10,13 | | - 1. All LPDDR4 commands except for Deselect are 2 clock cycle long and defined by states of CS and CA[5:0] at the first rising edge of clock. Deselect command is 1 clock cycle long. - 2. "V" means "H" or "L" (a defined logic level). "X" means don't care in which case CS, CK\_t, CK\_c and CA[5:0] can be floated. - 3. Bank addresses BA[2:0] determine which bank is to be operated upon. - 4. AB "HIGH" during Precharge or Refresh command indicates that command must be applied to all banks and bank address is a don't care. - 5. Mask Write-1 command supports only BL 16. For Mask Write-1 comamnd, CA5 must be driven LOW on first rising clock cycle (R1). - 6. AP "HIGH" during Write-1, Mask Write-1 or Read-1 commands indicates that an auto-precharge will occur to the bank associated with the Write, Mask Write or Read command. - 7. If Burst Length on-the-fly is enabled, BL "HIGH" during Write-1 or Read-1 command indicates that Burst Length should be set on-the-Fly to BL=32. BL "LOW" during Write-1 or Read-1 command indicates that Burst Length should be set on-the-fly to BL=16. If Burst Length on-the-fly is disabled, then BL must be driven to defined logic level "H" or "L". - 8. For CAS-2 commands (Write-2 or Mask Write-2 or Read-2 or MRR-2 or MPC (Only Write FIFO, Read FIFO & Read DQ Calibration), C[1:0] are not transmitted on the CA[5:0] bus and are assumed to be zero. Note that for CAS-2 Write-2 or CAS-2 Mask Write-2 command, C[3:2] must be driven LOW. - 9. Write-1 or Mask Write-1 or Read-1 or Mode Register Read-1 or MPC (Only Write FIFO, Read FIFO & Read DQ Calibration) command must be immediately followed by CAS-2 command consecutively without any other command in between. Write-1 or Mask Write-1 or Read-1 or Mode Register Read-1 or MPC (Only Write FIFO, Read FIFO & Read DQ Calibration) command must be issued first before issuing CAS-2 command. MPC (Only Start & Stop DQS Oscillator, Start & Latch ZQ Calibration) commands do not require CAS-2 command; they require two additional DES or NOP commands consecutively before issuing any other commands. - 10. Activate-1 command must be immediately followed by Activate-2 command consecutively without any other command in between. Activate-1 command must be issued first before issuing Activate-2 command. Once Activate-1 command is issued, Activate-2 command must be issued before issuing another Activate-1 command. - 11. MRW-1 command must be immediately followed by MRW-2 command consecutively without any other command in between. MRW-1 command must be issued first before issuing MRW-2 command. - 12. MRR-1 command must be immediately followed by CAS-2 command consecutively without any other command in between. MRR-1 command must be issued first before issuing CAS-2 command. - 13. In case of the densities which not to use R17 and R18 as row address, R17 and R18 must both be driven # 4.44 TRR Mode - Target Row Refresh A LPDDR4 SDRAM's row has a limited number of times a given row can be accessed within a refresh period (tREFW \* 2) prior to requiring adjacent rows to be refreshed. The Maximum Activate Count (MAC) is the maximum number of activates that a single row can sustain within a refresh period before the adjacent rows need to be refreshed. The row receiving the excessive actives is the Target Row (TRn), the adjacent rows to be refreshed are the victim rows. When the MAC limit is reached on TRn, either the LPDRR4 SDRAM receive all (R \* 2) Refresh Commands before another row activate is issued, or the LPDRR4 SDRAM should be placed into Targeted Row Refresh (TRR) mode. The TRR Mode will re-fresh the rows adjacent to the TRn that encountered tMAC limit. If LPDDR4 SDRAM supports Unlimited MAC value: MR24 [OP2:0=000] and MR24 [OP3=1], Target Row Refresh operation is not required. Even though LPDDR4 SDRAM allows to set MR24 [OP7=1]: TRR mode enable, in this case LPDDR4 SDRAM's behavior is vendor specific. For example, a certain LPDDR4 SDRAM may ignore MRW command for entering/exiting TRR mode or a certain SDRAM may support commands related TRR mode. See vendor device datasheets for details about TRR mode definition at supporting Unlimited MAC value case. There could be a maximum of two target rows to a victim row in a bank. The cumulative value of the activates from the two target rows on a victim row in a bank should not exceed MAC value as well. MR24 fields required to support the new TRR settings. Setting MR24 [OP7=1] enables TRR Mode and setting MR24 [OP7=0] disables TRR Mode. MR24 [OP6:OP4] defines which bank (BAn) the target row is located in (See 3.4.24, MR24 table for details). The TRR mode must be disabled during initialization as well as any other LPDRR4 SDRAM calibration modes. The TRR mode is entered from a DRAM Idle State, once TRR mode has been entered, no other Mode Register commands are allowed until TRR mode is completed, except setting MR24 [OP7=0] to interrupt and reissue the TRR mode is allowed. When enabled; TRR Mode is self-clearing; the mode will be disabled automatically after the completion of defined TRR flow; after the 3rd BAn precharge has completed plus tMRD. Optionally the TRR mode can also be exited via another MRS command at the completion of TRR by setting MR24 [OP7=0]; if the TRR is exited via another MRS command, the value written to MR24 [OP6:OP4] are don't cares. # 4.44.1 TRR Mode Operation - 1. The timing diagram in Figure 4.129 depicts TRR mode. The following steps must be performed when TRR mode is enabled. This mode requires all three ACT (ACT1, ACT2 and ACT3) and three corresponding PRE commands (PRE1, PRE2 and PRE3) to complete TRR mode. A Precharge All (PREA) commands issued while LPDDR4 SDRAM is in TRR mode will also perform precharge to BAn and counts towards a PREn command. - 2. Prior to issuing the MRW command to enter TRR mode, the SDRAM should be in the idle state. A MRW command must be issued with MR24 [OP7=1] and MR24 [OP6:4] defining the bank in which the targeted row is located. All other MR24 bits should remain unchanged. - 3.No activity is to occur in the DRAM until tMRD has been satisfied. Once tMRD has been satisfied, the only commands to BAn allowed are ACT and PRE until the TRR mode has been completed. - 4. The first ACT to the BAn with the TRn address can now be applied, no other command is allowed at this point. All other banks must remain inactive from when the first BAn ACT command is issued until [(1.5 \* tRAS) + tRP] is satisfied. # IS43/46LQ32640A, IS43/46LQ32640AL - 5. After the first ACT to the BAn with the TRn address is issued, a PRE to BAn is to be issued (1.5 \* tRAS) later; and then followed tRP later by the second ACT to the BAn with the TRn address. Once the 2nd activate to the BAn is issued, nonBAn banks are allowed to have activity. - 6. After the second ACT to the BAn with the TRn address is issued, a PRE to BAn is to be issued tRAS later and then followed tRP later by the third ACT to the BAn with the TRn address. - 7. After the third ACT to the BAn with the TRn address is issued, a PRE to BAn would be issued tRAS later; and once the third PRE has been issued, nonBAn banks are not allowed to have activity until TRR mode is exited. The TRR mode is completed once tRP plus tMRD is satisfied. - 8. TRR mode must be completed as specified to guarantee that adjacent rows are refreshed. Any-time the TRR mode is interrupted and not completed, the interrupted TRR Mode must be cleared and then subsequently performed again. To clear an interrupted TRR mode, an MR24 change is required with setting MR24 [OP7=0], MR24 [OP6:4] are don't care, followed by three PRE to BAn, tRP time in between each PRE command. The complete TRR sequence (Steps 2-7) must be then re-issued and completed to guarantee that the adjacent rows are refreshed. - Refresh command to the LPDRR4 SDRAM or entering Self-Refresh mode is not allowed while the DRAM is in TRR mode. Activate commands to BAn during TRR mode do not provide refreshing support, i.e. the Refresh counter is unaffected. The DRAM must restore the degraded row(s) caused by excessive activation of the targeted row (TRn) neccessary to meet refresh requirements. A new TRR mode must wait tMRD+tRP time after the third precharge. BAn may not be used with any other command. ACT and PRE are the only allowed commands to BAn during TRR Mode. ARE refresh commands are not allowed during TRR mode. ARE MODE are not allowed during TRR mode. ARE MODE are not allowed during TRR mode such as tFAW. Issuing of ACT1, ACT2 and ACT3 counts towards tFAW budget. Refresh commands are not allowed during TRR mode. All DRAM timings are to be met by DRAM during TRR mode such as tFAW. Issuing of ACT1, ACT2 and ACT3 counts towards tFAW budget. PRE\_ALL also counts if issued instead of PREn. TRR mode is cleared by DRAM after PRE3 to the BAn bank. Figure 4.129 — TRR Mode ### 4.45 Post Package Repair (PPR) LPDDR4 supports Fail Row address repair as optional feature and it is readable through MR25 OP[7:0] PPR provides simple and easy repair method in the system and Fail Row address can be repaired by the electrical programming of Electrical-fuse scheme. With PPR, LPDDR4 can correct 1Row per Bank. Electrical-fuse cannot be switched back to un-fused states once it is programmed. The controller should prevent unintended the PPR mode entry and repair. ## 4.45.1 Fail Row Address Repair The following is procedure of PPR. - 1. Before entering 'PPR' mode, All banks must be Precharged - 2. Enable PPR using MR4 bit "OP4=1" and wait tMRD - 3. Issue ACT command with Fail Row address - 4. Wait tPGM to allow DRAM repair target Row Address internally then issue PRE - 5. Wait tPGM Exit after PRE which allow DRAM to recognize repaired Row address RAn - 6. Exit PPR with setting MR4 bit "OP4=0" - 7. LPDDR4 will accept any valid command after tPGMPST - 8. In More than one fail address repair case, Repeat Step 2 to 7 Once PPR mode is exited, to confirm if target row is repaired correctly, host can verify by writing data into the target row and reading it back after PPR exit with MR4 [OP4=0] and tPGMPST. - NOTE 1 During tPGM, any other commands (including refresh) are not allowed on each die - NOTE 2 With one PPR command, only one row can be repaired at one time per die. - NOTE 3 RESET command is required at the end of every PPR procedure. - NOTE 4 During PPR, memory contents is not refreshed and may be lost. - NOTE 5 Assert Reset\_n below 0.2 X V<sub>DD2</sub>. Reset\_n needs to be maintained LOW for minimum tPW\_RESET. CKE must be pulled LOW at least 10ns before deassserting Reset\_n. - NOTE 6 After RESET command, follow steps 4 to 10 in 'Voltage Ramp and Device Initialization' section. Figure 4.130 — PPR Timing # Table 4.69 — PPR Timing Parameters | Parameter | Symbol | min | max | Unit | Note | |--------------------------|-----------|------|-----|------|------| | PPR Programming Time | tPGM | 1000 | - | ms | | | PPR Exit Time | tPGM_Exit | 15 | - | ns | | | New Address Setting time | tPGMPST | 50 | - | us | | | PPR Programming Clock | tCKPGM | 1.25 | - | ns | | # 4.46 WRITE and MASKED WRITE Operation DQS Control (WDQS Control) The device supports WRITE and MASKED WRITE operations with the following DQS controls. Before and after WRITE and MASKED WRITE operations, DQS\_t, and DQS\_c are required to have sufficient voltage gap to make sure the write buffers operating normally without any risk of meta-stability. The device is supported by either of the two WDQS control modes below. - · Mode 1: Read based control - · Mode 2: WDQS on / WDQS off definition based control Regardless of ODT enable/disable, WDQS related timing described here does not allow any change of existing command timing constraints for all READ/WRITE operations. In case of any conflict or ambiguity on the command timing constraints caused by the specification here, the specification defined in the Timing Constraints for Training Commands table should have higher priority than WDQS control requirements. In order to prevent write preamble related failure, it is strongly recommended to support either of the two WDQS controls to the device. #### WDQS Control Mode 1 - Read-Based Control The device needs to be guaranteed the differential WDQS, but the differential WDQS can be controlled as described below. WDQS control requirements here can be ignored while differential read DQS is operated or while DQS hands over from read to write or vice versa. - When WRITE/MASKED WRITE command is issued, SoC makes the transition from driving DQS\_c HIGH to driving differential DQS\_t/DQS\_c, followed by normal differential burst on DQS pins. - 2. At the end of post amble of WRITE/MASKED WRITE burst, SoC resumes driving DQS\_c HIGH through the subsequent states except for DQS toggling and DQS turn around time of WT-RD and RD-WT as long as CKE is HIGH. - 3. When CKE is LOW, the state of DQS t/DQS c is allowed to be "Don't Care." Figure 4.131: WDQS Control Mode 1 ## WDQS Control Mode 2 – WDQS\_On/Off After WRITE/MASKED WRITE command is issued, DQS\_t and DQS\_c required to be differential from WDQS\_on, and DQS\_t and DQS\_c can be "Don't Care" status from WDQS\_off of WRITE/MASKED WRITE command. When ODT is enabled, WDQS\_on and WDQS\_off timing is located in the middle of the operations. When host disables ODT, WDQS\_on and WDQS\_off constraints conflict with \$\$^tRTW\$. The timing does not conflict when ODT is enabled because WDQS\_on and WDQS\_off timing is covered in ODTLon and ODTLoff. However, regardless of ODT on/off, WDQS\_on/off timing below does not change any command timing constraints for all read and write operations. In order to prevent the conflict, WDQS\_on/off requirement can be ignored where WDQS\_on/off timing is overlapped with read operation period including READ burst period and \$\$^tRPST\$ or overlapped with turn-around time (RD-WT or WT-RD). In addition, the period during DQS toggling caused by read and write can be counted as WDQS\_on/off. #### **Parameters** - WDQS\_on: The maximum delay from WRITE/MASKED WRITE command to differential DQS t and DQS c - WDQS\_off: The minimum delay for DQS\_t and DQS\_c differential input after the last WRITE/MASKED WRITE command - WDQS\_Exception: The period where WDQS\_on and WDQS\_off timing is overlapped with READ operation or with DQS turn around (RD-WT, WT-RD) - WDQS\_Exception @ ODT disable = MAX(WL-WDQS\_on +DQSTA WPRE n CK, 0 CK) where RD to WT command gap = RTW(MIN)@ODT disable + n CK - WDQS\_Exception @ ODT enable = DQSTA Table 4.70: WDQS\_On/WDQS\_Off Definition | | WRITE<br>Latency | | | WDQS_On<br>(Max) | | WDQ:<br>(Mi | _ | Lower<br>Frequency | Upper<br>Frequency | |-------|------------------|-------------|------|-------------------|----|-------------|----|--------------------|--------------------| | Set A | Set B | <i>n</i> WR | nRTP | Set A Set B Set A | | Set A Set B | | Limit (>) | Limit ( ≤) | | 4 | 4 | 6 | 8 | 0 | 0 | 15 | 15 | 10 | 266 | | 6 | 8 | 10 | 8 | 0 | 0 | 18 | 20 | 266 | 533 | | 8 | 12 | 16 | 8 | 0 | 6 | 21 | 25 | 533 | 800 | | 10 | 18 | 20 | 8 | 4 | 12 | 24 | 32 | 800 | 1066 | | 12 | 22 | 24 | 10 | 4 | 14 | 27 | 37 | 1066 | 1333 | | 14 | 26 | 30 | 12 | 6 | 18 | 30 | 42 | 1333 | 1600 | | 16 | 30 | 34 | 14 | 6 | 20 | 33 | 47 | 1600 | 1866 | | 18 | 34 | 40 | 16 | 8 | 24 | 36 | 52 | 1866 | 2133 | - 1. WDQS\_on/off requirement can be ignored when WDQS\_on/off timing is overlapped with READ operation period including READ burst period and turn-around time (RD-WT or WT-RD). - 2. DQS toggling period caused by read and write can be counted as WDQS\_on/off. Table 4.71: WDQS On/WDQS Off Allowable Variation Range | | Min | Max | Unit | |----------|-------|------|----------------------| | WDQS_on | -0.25 | 0.25 | <sup>t</sup> CK(avg) | | WDQS_off | -0.25 | 0.25 | <sup>t</sup> CK(avg) | **Table 4.72: DQS Turn-Around Parameter** | P | Parameter | Description | Value | Unit | Note | |---|--------------------|-----------------------------------------------------|-------|------|------| | | <sup>t</sup> DQSTA | Turn-around time RDQS to WDQS for WDQS control case | TBD | 1 | 1 | Note: 1. <sup>†</sup>DQSTA is only applied to WDQS\_exception case when WDQS Control. Except for WDQS Control, <sup>†</sup>DQSTA can be ignored. Figure 4.132: Burst WRITE Operation - 1. BL=16, Write postamble = 0.5 nCK, DQ/DQS: V<sub>SSQ</sub>termination. - 2. DI n = data-in to column n. - DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. DRAM R<sub>TT</sub> is only applied when ODT is enabled (MR11 OP[2:0] is not 000b). Figure 4.133: Burst READ Followed by Burst WRITE or Burst MASKED WRITE (ODT Disable) - BL = 16, Read preamble = Toggle, Read postamble = 0.5 nCK, Write preamble = 2 nCK, Write postamble = 0.5 nCK. - 2. DO n = data-out from column n, DI n = data-in to column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. WDQS\_on and WDQS\_off requirement can be ignored where WDQS\_on/off timing is overlapped with READ operation period including READ burst period and <sup>†</sup>RPST or overlapped with turn-around time (RD-WT or WT-RD). # 5 Absolute Maximum DC Ratings Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Table 5.1 — Absolute Maximum DC Ratings | Parameter | Symbol | Min | Max | Units | Notes | |--------------------------------------------------------------|-----------|------|-----|-------|-------| | V <sub>DD1</sub> supply voltage relative to V <sub>SS</sub> | $V_{DD1}$ | -0.4 | 2.1 | V | 1 | | V <sub>DD2</sub> supply voltage relative to V <sub>SS</sub> | $V_{DD2}$ | -0.4 | 1.5 | V | 1 | | V <sub>DDQ</sub> supply voltage relative to V <sub>SSQ</sub> | $V_{DDQ}$ | -0.4 | 1.5 | V | 1 | | Voltage on any ball except $V_{DD1}$ relative to $V_{SS}$ | VIN, VOUT | -0.4 | 1.5 | V | | | Storage Temperature | TSTG | -55 | 125 | °C | 2 | - 1. See "Power-Ramp" in 3.3 for relationships between power supplies. - 2. Storage Temperature is the case surface temperature on the center/top side of the LPDDR4 device. For the measurement conditions, please refer to JESD51-2. #### 6 AC and DC Operating Conditions ## 6.1 Recommended DC Operating Conditions Table 6.1 — Recommended DC Operating Conditions | DRAM | Symbol | Min | Тур | Max | Unit | Notes | |---------------------------------|--------|------|------|------|------|-------| | Core 1 Power | VDD1 | 1.70 | 1.80 | 1.95 | V | 1,2 | | Core 2 Power/Input Buffer Power | VDD2 | 1.06 | 1.10 | 1.17 | V | 1,2,3 | | I/O Buffer Power (LPDDR4) | VDDQ | 1.06 | 1.10 | 1.17 | V | 2,3 | | I/O Buffer Power (LPDDR4X) | VDDQ | 0.57 | 0.6 | 0.65 | V | 2,3 | #### Notes: - 1. VDD1 uses significantly less current than VDD2. - 2. The voltage range is for DC voltage only. DC is defined as the voltage supplied at the DRAM and is inclusive of all noise up to 20MHz at the DRAM package ball. - The voltage noise tolerance from DC to 20MHz exceeding a pk-pk tolerance of 45mV at the DRAM ball is not included in the TdIVW. ## 6.2 Input Leakage Current #### Table 6.2 — Input Leakage Current | | | | - | | | | |-----------------------|----------------|-----|-----|------|-------|--| | Parameter/Condition | Symbol | Min | Max | Unit | Notes | | | Input Leakage current | Ι <sub>L</sub> | -4 | 4 | uA | 1,2 | | #### Notes: - 1. For CK\_t, CK\_c, CKE, CS, CA, ODT\_CA and RESET\_n. Any input $0V \le V_{IN} \le VDD2$ (All other pins not under test = 0V). - 2. CA ODT is disabled for CK\_t, CK\_c, CS, and CA. ## 6.3 Input/Output Leakage Current #### Table 6.3 — Input/Output Leakage Current | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |------------------------------|-----------------|-----|-----|------|-------| | Input/Output Leakage current | I <sub>OZ</sub> | -5 | 5 | uA | 1,2 | #### Notes: - 1. For DQ, DQS\_t, DQS\_c and DMI. Any I/O $0V \le V_{OUT} \le VDDQ$ . - 2. I/Os status are disabled: High Impedance and ODT Off. #### 6.4 Operating Temperature Range #### Table 6.4 — Operating Temperature Range | Parameter/Condition | Symbol | Min | Max | Unit | |------------------------------|-------------------|-----|-----|------| | Industrial or Automotive, A1 | | -40 | 95 | °C | | Automotive, A2 | T <sub>OPER</sub> | -40 | 105 | °C | | Automotive, A25 | OPER | -40 | 115 | °C | | Automotive, A3 | | -40 | 125 | °C | - Operating Temperature is the case surface temperature on the center-top side of the LPDDR4 device. For the measurement conditions, please refer to JESD51-2. See MR4 Register Information, and Refresh Requirement Parameters (4.17.1) - 2. The Standard Temperature Range is between -40°C and 85°C case temperature. The Elevated Temperature Range is between 85°C and 105°C case temperature. Derating or timing modification may be necessary to operate in Elevated or higher temperature. - 3. Either the device case temperature rating or the temperature sensor (see 4.34) may be used to set an appropriate refresh rate, determine the need for AC timing de-rating and/or monitor the operating temperature. When using the temperature sensor, the actual device case temperature may be higher than the TOPER rating that applies for the Standard or Elevated Temperature Ranges. For example, TCASE may be above 85°C when the temperature sensor indicates a temperature of less than 85°C. ## 6.5 Thermal Resistance Table 6.5 - Thermal Resistance | Package | Package<br>Thickness | Theta-ja<br>(Airflow = 0m/s) | Theta-ja<br>(Airflow = 1m/s) | Theta-ja<br>(Airflow = 2m/s) | Theta-jc | Unit | |--------------|----------------------|------------------------------|------------------------------|------------------------------|----------|------| | 200-ball BGA | 1.1mm | 20.4 | 14.8 | 14.1 | 3.2 | °C/W | | 200-ball BGA | 0.85mm | 25.7 | 21.9 | 20.0 | 2.3 | °C/W | NOTE: Follows method defined by JESD51, with 4-layer substrate. # 7 AC and DC Input/Output Measurement levels # 7.1 1.1 V High speed LVCMOS (HS\_LLVCMOS) This section defines power supply voltage range, dc interface, switching parameter and overshoot/ undershoot for high speed lower low-voltage CMOS family of non terminated digital circuits. The specifications in this section represent a minimum set of interface specifications for CMOS compatible circuits. The purpose of this section is to provide a standard of specification for uniformity, multiplicity of sources, elimination of confusion, and ease of device specification and design by users. # 7.1.1 Standard specifications All voltages are referenced to ground except where noted. ## 7.1.2 Input Levels for CKE Table 7.2 — Input Levels for CKE | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------|---------|----------------------------|---------------------------------------------|------|------| | Input high level (AC) | VIH(AC) | $0.75*V_{DD}(or V_{DDQ})$ | V <sub>DD</sub> ( or V <sub>DDQ</sub> )+0.2 | V | 1 | | Input low level (AC) | VIL(AC) | -0.2 | $0.25*V_{DD}(or V_{DDQ})$ | V | 1 | | Input high level (DC) | VIH(DC) | $0.65*V_{DD}(or\ V_{DDQ})$ | V <sub>DD</sub> ( or V <sub>DDQ</sub> )+0.2 | V | | | Input low level (DC) | VIL(DC) | -0.2 | $0.35*V_{DD}(or V_{DDQ})$ | V | | <sup>1.</sup> See the AC Over/Undershoot section Figure 7.1a — Input Timing Definition for CKE ## 7.1.3 Input Levels for Reset\_n and ODT\_CA This definition applies to Reset\_n and ODT\_CA. Table 7.3 provides the input level; Figure 7.1b shows the timing. Table 7.3 — Input Level for Reset\_n and ODT\_CA | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------|----------------|-----------------------|-----------------------|------|------| | Input high level | VIH | 0.80*V <sub>DD2</sub> | V <sub>DD2</sub> +0.2 | V | 1 | | Input low level | VIL | -0.2 | 0.20*V <sub>DD2</sub> | V | 1 | | NOTE 1 Refer LPDDR4 AC C | ver/Undershoot | section. | | | | Figure 7.1b — Input AC timing definition for Reset\_n and ODT\_CA #### 7.1.4 AC Over/Undershoot ## 7.1.4.1 LPDDR4 AC Over/Undershoot Table 7.4 — LPDDR4 AC Over/Undershoot | Parameter | Specification | |-----------------------------------------------------------------|---------------| | Maximum peak Amplitude allowed for overshoot area | 0.35V | | Maximum peak Amplitude allowed for undershoot area | 0.35V | | Maximum overshoot area above V <sub>DD</sub> /V <sub>DDQ</sub> | 0.8V-ns | | Maximum undershoot area below V <sub>SS</sub> /V <sub>SSQ</sub> | 0.8V-ns | Figure 7.2 — AC Overshoot and Undershoot Definition for Address and Control Pins # 7.2 Differential Input Voltage # 7.2.1 Differential Input Voltage for CK The minimum input voltage need to satisfy both Vindiff\_CK and Vindiff\_CK /2 specification at input receiver and their measurement period is 1tCK. Vindiff\_CK is the peak to peak voltage centered on 0 volts differential and Vindiff\_CK /2 is max and min peak voltage from 0V. Figure 7.3 — CK Differential Input Voltage Table 7.5 — CK differential input voltage | | | | Data | Rate | | | | |-------------------------------|------------|-------|-------------------|---------|------|------|---| | Parameter | Symbol | 1600/ | 1867 <sup>a</sup> | 2133/24 | Unit | Note | | | | | Min | Max | Min | Max | | | | CK differential input voltage | Vindiff_CK | 420 | - | 380 | - | mV | 1 | #### Note: 1. The peak voltage of Differential CK signals is calculated in a following equation. Vindiff\_CK = (Max Peak Voltage) - (Min Peak Voltage) Max Peak Voltage = Max(f(t)) Min Peak Voltage = Min(f(t)) f(t) = VCK t - VCK c a. The following requirements apply for DQ operating frequencies at or below 1333Gbps for all speed bins for the first column 1600/1867. # 7.2.2 Peak voltage calculation method The peak voltage of Differential Clock signals are calculated in the following equation (see Figure 7.4). VIH.DIFF.Peak Voltage = Max(f(t)) VIL.DIFF.Peak Voltage = Min(f(t)) $f(t) = VCK_t - VCK_c$ Figure 7.4 — Definition of differential Clock Peak Voltage ## 7.2.3 Single-Ended Input Voltage for Clock The minimum input voltage needs to satisfy both Vinse\_CK, Vinse\_CK\_High/Low specification at input receiver. (See Figure 7.5 and Table 7.5.) NOTES : 1. $V_{\text{REF}}$ CA is LPDDR4 SDRAM internal setting value by $V_{\text{REF}}$ Training Figure 7.5 — Clock Single-Ended Input Voltage Table 7.5 — Clock Single-Ended input voltage | | | | Dat | ta Rate | | | | | |--------------------------|---------------|------|-----------|---------|----------------|------|------|--| | Parameter | Symbol | 1600 | 1600/1867 | | 2133/2400/3200 | | Note | | | | | Min | Max | Min | Max | | | | | Clock Single-Ended | Vinse CK | 210 | | 190 | | mV | 1 | | | input voltage | VIIISE_CIX | 210 | - | 190 | - | IIIV | ı | | | Clock Single-Ended | | | | | | | | | | input voltage High | Vinse_CK_High | 105 | - | 95 | - | mV | 1 | | | from V <sub>REF</sub> DQ | | | | | | | | | | Clock Single-Ended | | | | | | | | | | input voltage Low | Vinse_CK_Low | 105 | - | 95 | - | mV | 1 | | | from V <sub>REF</sub> DQ | | | | | | | | | NOTE 1 These requirements apply for DQ operating frequencies at or below 1333Mbps for all speed bins for the first column, 1600/1867. ## 7.2.4 Differential Input Slew Rate Definition for Clock Input slew rate for differential signals (CK\_t, CK\_c) are defined and measured as shown in Figure 7.6 and Tables 7.6 through 7.8. NOTES: 1. Differential signal rising edge from VILdiff\_CK to VIHdiff\_CK must be monotonic slope. 2. Differential signal falling edge from VIHdiff\_CK to VILdiff\_CK must be monotonic slope. Figure 7.6 — Differential Input Slew Rate Definition for CK\_t, CK\_c Table 7.6 — Differential Input Slew Rate Definition for CK\_t, CK\_c | Description | | | Defined by | |------------------------------------------------------------|------------|------------|--------------------------------------| | Description | From | То | Defined by | | Differential input slew rate for rising edge(CK_t - CK_c) | VILdiff_CK | VIHdiff_CK | VILdiff_CK - VIHdiff_CK /DeltaTRdiff | | Differential input slew rate for falling edge(CK_t - CK_c) | VIHdiff_CK | VILdiff_CK | VILdiff_CK - VIHdiff_CK /DeltaTFdiff | Table 7.7 — Differential Input Level for CK\_t, CK\_c | | | | Dat | a Rate | | | | |-------------------------|------------------|-----|-------|---------|---------|------|------| | Parameter | Symbol 1600/1867 | | /1867 | 2133/24 | 00/3200 | Unit | Note | | | | Min | Max | Min | Max | | | | Differential Input High | VIHdiff_CK | 175 | - | 155 | - | mV | 1 | | Differential Input Low | VILdiff_CK | - | -175 | - | -155 | mV | 1 | NOTE 1 These requirements apply for DQ operating frequencies at or below 1333Mbps for all speed bins for the first column, 1600/1867. Table 7.8 — Differential Input Slew Rate for CK\_t, CK\_c | | | | Data Rate | | | | | |-------------------------------------------|------------|------------------------|-----------|----------------|-----|------|--| | Parameter | Symbol | 1600/1867 <sup>a</sup> | | 2133/2400/3200 | | Unit | | | | | Min | Max | Min | Max | | | | Differential Input<br>Slew Rate for Clock | SRIdiff_CK | 2 | 14 | 2 | 14 | V/ns | | ## 7.2.5 Differential Input Cross Point Voltage The cross point voltage of differential input signals (CK\_t, CK\_c) are shown in Figure 7.7 and must meet the requirements in Table 7.9. The differential input cross point voltage VIX is measured from the actual cross point of true and complement signals to the mid level. NOTES : 1. The base level of Vix\_CK\_FR/RF is V<sub>RFF</sub>CA that is LPDDR4 SDRAM internal setting value by V<sub>RFF</sub> Training. Figure 7.7 — Vix Definition (Clock) Table 7.9 — Cross point voltage for differential input signals (Clock) | | | | Da | ta Rate | | | | |--------------------------------------------------------------------------------------------------------------|--------------|-----------|-----|----------------|-----|------|--------| | Parameter | Symbol | 1600/1867 | | 2133/2400/3200 | | Unit | Note | | | | Min | Max | Min | Max | | | | Clock Differential input | Vix CK ratio | | 25 | | 25 | % | 1,2,3, | | cross point voltage ratio | VIX_CK_IAIIO | • | 25 | | 25 | 70 | 4,5 | | NOTE 1 These requirements apply for DQ operating frequencies at or below 1333Mbps for all speed bins for the | | | | | | | | first column,1600/1867. NOTE 2 Vix\_CK\_Ratio is defined by this equation: Vix\_CK\_Ratio = Vix\_CK\_FR/|Min(f(t))| NOTE 3 Vix\_CK\_Ratio is defined by this equation: Vix\_CK\_Ratio = Vix\_CK\_RF/Max(f(t)) NOTE 4 Vix\_CK\_FR is defined as delta between cross point (CK\_t fall, CK\_c rise) to Min(f(t))/2. Vix CK RF is defined as delta between cross point (CK t rise, CK c fall) to Max(f(t))/2. NOTE 5 In LPDDR4X un-terminated case, CK mid-level is calculated as: High level = VDDQ, Low level=VSS, Mid-level = VDDQ/2. In LPDDR4 un-terminated case, Mid-level must be equal or lower than 369mV (33.6% of VDD2). # 7.2.2 Differential Input Voltage for DQS The minimum input voltage need to satisfy both Vindiff\_DQS and Vindiff\_DQS /2 specification at input receiver and their measurement period is 1UI(tCK/2). Vindiff\_DQS is the peak to peak voltage centered on 0 volts differential and Vindiff\_DQS /2 is max and min peak voltage from 0V. Figure 7.8 — DQS Differential Input Voltage Table 7.10 — DQS differential input voltage | Parameter | Symbol 160 | | 1867 <sup>a</sup> | 2133/2400/3200 | | Unit | Note | |------------------------|-------------|-----|-------------------|----------------|-----|------|------| | | | Min | Max | Min | Max | | | | DQS differential input | Vindiff_DQS | 360 | - | 360 | - | mV | 1 | #### Note: 1. The peak voltage of Differential DQS signals is calculated in a following equation. Vindiff\_DQS = (Max Peak Voltage) - (Min Peak Voltage) Max Peak Voltage = Max(f(t)) Min Peak Voltage = Min(f(t)) f(t) = VDQS t - VDQS c a. The following requirements apply for DQ operating frequencies at or below 1333Gbps for all speed bins for the first column 1600/1867. #### 7.2.7 Peak voltage calculation method The peak voltage of Differential DQS signals, shown in Figure 7.9, are calculated in a following equation. VIH.DIFF.Peak Voltage = Max(f(t)) VIL.DIFF.Peak Voltage = Min(f(t)) f(t) = VDQS t - VDQS c NOTES: 1. VrefDQ is LPDDR4 SDRAM internal setting value by Vref Training. Figure 7.9 — Definition of differential DQS Peak Voltage #### 7.2.8 Single-Ended Input Voltage for DQS The minimum input voltage need to satisfy both Vinse\_DQS, Vinse\_DQS\_High/Low specification at input receiver, as shown in Figure 7.10 and Table 7.11. NOTES: 1. VrefDQ is LPDDR4 SDRAM internal setting value by Vref Training. Figure 7.10 — DQS Single-Ended Input Voltage Table 7.11 — DQS Single-Ended input voltage | | | | | Data Rate | | | | |--------------------------|----------------|------|-------------------|-----------|---------|------|------| | Parameter | Symbol | 1600 | 1600/1867 2133/24 | | 00/3200 | Unit | Note | | | | Min | Max | Min | Max | | | | DQS Single-Ended | Vinse DQS | 180 | | 180 | | mV | 1 | | input voltage | VIIISE_DQ3 | 100 | | 100 | | IIIV | ı | | DQS Single-Ended | | | | | | | | | input voltage High | Vinse_DQS_High | 90 | - | 90 | - | mV | 1 | | from V <sub>REF</sub> DQ | | | | | | | | | DQS Single-Ended | | | | | | | | | input voltage Low | Vinse_DQS_Low | 90 | - | 90 | - | mV | 1 | | from V <sub>REF</sub> DQ | | | | | | | | NOTE 1 These requirements apply for DQ operating frequencies at or below 1333Mbps for all speed bins for the first column 1600/1867. #### 7.2.9 Differential Input Slew Rate Definition for DQS Input slew rate for differential signals (DQS\_t, DQS\_c) are defined and measured as shown in Figure 7.11 and Tables 7.12 through 7.14. NOTES: 1. Differential signal rising edge from VILdiff\_DQS to VIHdiff\_DQS must be monotonic slope. 2. Differential signal falling edge from VIHdiff\_DQS to VILdiff\_DQS must be monotonic slope. Figure 7.11 — Differential Input Slew Rate Definition for DQS\_t, DQS\_c Table 7.12 — Differential Input Slew Rate Definition for DQS\_t, DQS\_c | Description | From | То | Defined by | |--------------------------------------------------------------|-------------|-------------|----------------------------------------| | Differential input slew rate for rising edge(DQS_t - DQS_c) | VILdiff_DQS | VIHdiff_DQS | VILdiff_DQS - VIHdiff_DQS /DeltaTRdiff | | Differential input slew rate for falling edge(DQS_t - DQS_c) | VIHdiff_DQS | VILdiff_DQS | VILdiff_DQS - VIHdiff_DQS /DeltaTFdiff | Table 7.13 — Differential Input Level for DQS\_t, DQS\_c | | | | Dat | | | | | |-------------------------|-------------|-----------|------|-------------------|------|------|------| | Parameter | Symbol | 1600/1867 | | 67 2133/2400/3200 | | Unit | Note | | | | Min | Max | Min | Max | | | | Differential Input High | VIHdiff_DQS | 140 | - | 140 | - | mV | 1 | | Differential Input Low | VILdiff_DQS | - | -140 | - | -140 | mV | 1 | NOTE 1 The following requirements apply for DQ operating frequencies at or below 1333Mbps for all speed bins for the first column, 1600/1867. Table 7.14 — Differential Input Slew Rate for DQS\_t, DQS\_c | | | | Dat | | | | | |---------------------------------|---------|-----------|-----|----------------|-----|------|------| | Parameter | Symbol | 1600/1867 | | 2133/2400/3200 | | Unit | Note | | | | Min | Max | Min | Max | | | | Differential Input<br>Slew Rate | SRIdiff | 2 | 14 | 2 | 14 | V/ns | 1 | NOTE 1 The following requirements apply for DQ operating frequencies at or below 1333Mbps for all speed bins for the first column, 1600/1867. ## 7.3 Differential Input Cross Point Voltage $NOTES: 1. \ The \ base \ level \ of \ Vix\_DQS\_FR/RF \ is \ VrefDQ \ that \ is \ LPDDR4 \ SDRAM \ internal \ setting \ value \ by \ Vref \ Training.$ Figure 7.12 — DQS input Crosspoint voltage (Vix) Table 7.15 — DQS input voltage crosspoint(Vix) ratio | Parameter | Symbol | LPDDR4-2133 | | LPDDR | 4-3200 | Unite | Notes | | |-------------------------------------------------|---------------|-------------|-----|-------|--------|-------|--------|--| | | , | Min | Max | Min | Max | Units | 140163 | | | DQS Differential input crosspoint voltage ratio | Vix_DQS_ratio | - | 20 | - | 20 | % | 1,2 | | NOTE 1 The Vix voltage is referenced to Vswing/2(avg)= 0.5(VDQS\_t + VDQS\_c) where the average is over (TBD<sup>1</sup>) UI. NOTE 2 The ratio of the Vix pk voltage divided by Vdiff\_DQS : Vix\_DQS\_Ratio = $100^*$ (Vix\_DQS/Vdiff DQS pkpk) where VdiffDQS pk-pk = $2^*$ |VDQS\_t - VDQS\_c| NOTES : 1. The base level of Vix\_CK\_FR/RF is V\_per CA that is LPDDR4 SDRAM internal setting value by V\_per Training. Figure 7.13 — CK input Crosspoint voltage (Vix) Table 7.16 — CK input voltage crosspoint(Vix) | | Tanada | | | | | | | | | |-----------|-----------------------------------------------------------------------------------------------------------------|--------------|-------------|-----|-------------|-------|--------|-------|--| | Parameter | | Symbol | LPDDR4-2133 | | LPDDR4-3200 | | Unite | Notes | | | Farameter | Symbol | Min | Max | Min | Max | Units | 140163 | | | | | CK Differential input<br>crosspoint voltage ratio | Vix_CK_ratio | - | 25 | 1 | 25 | % | 1,2 | | NOTE 1 The Vix voltage is referenced to Vswing/2(avg)= 0.5(VCK\_t + VCK\_c) where the average is over (TBD) UI. NOTE 2 The ratio of the Vix pk voltage divided by Vdiff\_CK: Vix\_CK\_Ratio = 100\* (Vix\_CK/Vdiff CK pk-pk) where VdiffCK pk-pk = 2\*|VCK\_t - VCK\_c| # 7.4 AC/DC Input level for ODT input Table 7.17 — LPDDR4 Input Level for ODT | | Symbol | Min | Max | Unit | Note | |------------|---------------------------|----------------------|----------------------|------|------| | VIHODT(AC) | ODT Input High Level (AC) | 0.75*V <sub>DD</sub> | V <sub>DD</sub> +0.2 | V | 1 | | VILODT(AC) | ODT Input Low Level (AC) | -0.2 | 0.25*V <sub>DD</sub> | V | 1 | | VIHODT(DC) | ODT Input High Level (DC) | 0.65*V <sub>DD</sub> | V <sub>DD</sub> +0.2 | V | | | VILODT(DC) | ODT Input Low Level (DC) | -0.2 | 0.35*V <sub>DD</sub> | V | | #### Notes: ## 7.5 Single Ended Output Slew Rate Figure 7.14 — Single Ended Output Slew Rate Definition Table 7.18(a) — Output Slew Rate (single-ended) for LPDDR4 | Parameter | Symbol | Va | Units | | |-----------------------------------------------------------|----------|------------------|------------------|--------| | i didilicici | Cyllibol | Min <sup>1</sup> | Max <sup>2</sup> | Offics | | Single-ended Output Slew Rate (VOH = V <sub>DDQ</sub> /3) | SRQse | 3.5 | 9 | V/ns | | Output slew-rate matching Ratio (Rise to Fall) | - | 0.8 | 1.2 | 1 | Table 7.18(b) — Output Slew Rate (single-ended) for LPDDR4X | Parameter | Cymbol | Va | Units | | | | | |---------------------------------------------------------------------------------------------------------------|--------------------|------------------|------------------|--------|--|--|--| | Farameter | Symbol | Min <sup>1</sup> | Max <sup>2</sup> | Offics | | | | | Single-ended Output Slew Rate (VOH = V <sub>DDQ</sub> *0.5) | SRQse <sup>†</sup> | 3.0 | 9 | V/ns | | | | | Output slew-rate matching Ratio (Rise to Fall) | 1 | 0.8 | 1.2 | 1 | | | | | SR: Slew Rate, Q: Query Output (like in DQ, which stands for Data-in, Query-Output), se: Single-ended Signals | | | | | | | | Description: SR: Slew Rate Q: Query Output (like in DQ, which stands for Data-in, Query-Output) se: Single-ended Signals - 1. Measured with output reference load. - 2. The ratio of pull-up to pull-down slew rate is specified for the same temperature and voltage, over the entire temperature and voltage range. For a given output, it represents the maximum difference between pull-up and pull-down drivers due to process variation. - 3. The output slew rate for falling and rising edges is defined and measured between VOL(AC)=0.2\*VOH(DC) and VOH(AC)=0.8\*VOH(DC). - 4. Slew rates are measured under average SSO conditions, with 50% of DQ signals per data byte switching. <sup>1.</sup> See Overshoot and Undershoot Specifications in Table 7.20. # 7.6 Differential Output Slew Rate Figure 7.15 — Differential Output Slew Rate Definition Table 7.19(a) — Differential Output Slew Rate for LPDDR4 | Parameter | Symbol | Va | Units | | |---------------------------------------------------------|---------|-----|-------|--------| | | Symbol | Min | Max | Offics | | Differential Output Slew Rate (VOH=V <sub>DDQ</sub> /3) | SRQdiff | 7 | 18 | V/ns | Table 7.19 (b) — Differential Output Slew Rate for LPDDR4X | Parameter | Symbol | Va | Units | | | | | |-----------------------------------------------------------------------------------------------------------------|----------------------|-----|-------|--------|--|--|--| | Farameter | Syllibol | Min | Max | Ullits | | | | | Differential Output Slew Rate (VOH = $V_{DDQ}^*0.5$ ) | SRQdiff <sup>†</sup> | 6 | 18 | V/ns | | | | | SR: Slew Rate, Q: Query Output (like in DQ, which stands for Data-in, Query-Output), diff: Differential Signals | | | | | | | | # Description: SR: Slew Rate Q: Query Output (like in DQ, which stands for Data-in, Query-Output) diff: Differential Signals - 1. Measured with output reference load. - 2. The output slew rate for falling and rising edges is defined and measured between VOL(AC) = -0.8\*VOH(DC) and VOH(AC) = 0.8\*VOH(DC). - 3. Slew rates are measured under average SSO conditions, with 50% of DQ signals per data byte switching. #### 7.7 Overshoot and Undershoot for LVSTL Table 7.20 — AC Overshoot/Undershoot Specification | Parameter | | Data Rate | | | Units | |--------------------------------------------------------------------------|-----|-----------|------|------|--------| | | | 1600 | 1866 | 3200 | Offics | | Maximum peak amplitude allowed for overshoot area.<br>(See Figure 7.16) | Max | 0.3 | 0.3 | 0.3 | V | | Maximum peak amplitude allowed for undershoot area.<br>(See Figure 7.16) | Max | 0.3 | 0.3 | 0.3 | V | | Maximum area above V <sub>DD</sub> .<br>(See Figure 7.16) | Max | 0.1 | 0.1 | 0.1 | V-ns | | Maximum area below V <sub>SS</sub> .<br>(See Figure 7.16) | Max | 0.1 | 0.1 | 0.1 | V-ns | - 1. $V_{DD2}$ stands for $V_{DD}$ for CA[5:0], CK\_t, CK\_c, CS\_n, CKE and ODT. $V_{DD}$ stands for $V_{DDQ}$ for DQ, DMI, DQS\_t and DQS\_c. - 2. $V_{SS}$ stands for $V_{SS}$ for CA[5:0], CK\_t, CK\_c, CS\_n, CKE and ODT. $V_{SS}$ stands for $V_{SSQ}$ for DQ, DMI, DQS\_t and DQS\_c. - 3. Maximum peak amplitude values are referenced from actual $V_{DD}$ and $V_{SS}$ values. - 4. Maximum area values are referenced from maximum operating $V_{\mbox{\scriptsize DD}}$ and $V_{\mbox{\scriptsize SS}}$ values. Figure 7.16 — Overshoot and Undershoot Definition # 7.8 LPDDR4 Driver Output Timing Reference load These 'Timing Reference Loads' are not intended as a precise representation of any particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics. All output timing parameter values are reported with respect to this reference load. Figure 7.17 — Driver Output Reference Load for Timing and Slew Rate # 7.9 LVSTL(Low Voltage Swing Terminated Logic) IO System LVSTL I/O cell is comprised of pull-up, pull-down dirver and a terminator. The basic cell is shown in Figure 7.18. Figure 7.18 — LVSTL I/O Cell To ensure that the target impedance is achived the LVSTL I/O cell is designed to calibrated as below procedure. - 1. First calibrate the pull-down device against a 240 $\Omega$ resister to $V_{DDQ}$ via the ZQ pin. - · Set Strength Control to minimum setting. - Increase drive strength until comparator detects data bit is less than V<sub>DDO</sub>/2. - NMOS pull-down device is calibrated to 240 $\Omega$ . Figure 7.19 — Pull-down calibration - 2. Then calibrate the pull-up device against the calibrated pull-down device. - Set VOH target and NMOS controller ODT replica via MRS (VOH can be automatically controlled by ODT MRS). - Set Strength Control to minimum setting. - Increase drive strength until comparator detects data bit is grater than VOH target. - NMOS pull-up device is now calibrated to VOH target. 7.20 — pull-up calibration # 8 Input/Output Capacitance Table 8.1 — Input/output capacitance | Parameter | Symbol | | LPDDR4<br>3200-533 | Units | Notes | |---------------------------------|--------|-----|--------------------|-------|-------| | Input capacitance, | ССК | Min | 0.5 | pF | 1,2 | | CK_t and CK_c | COR | Max | 0.9 | pF | 1,2 | | Input capacitance delta, | CDCK | Min | 0.0 | pF | 1,2,3 | | CK_t and CK_c | OBOR | Max | 0.09 | pF | 1,2,3 | | Input capacitance, | CI | Min | 0.5 | pF | 1,2,4 | | All other input-only pins | Oi | Max | 0.9 | pF | 1,2,4 | | Input capacitance delta, | CDI | Min | -0.1 | pF | 1,2,5 | | All other input-only pins | ODI | Max | 0.1 | pF | 1,2,5 | | Input/output capacitance, | CIO | Min | 0.7 | pF | 1,2,6 | | DQ, DMI, DQS_t, DQS_c | 0.0 | Max | 1.3 | pF | 1,2,6 | | Input/output capacitance delta, | CDDQS | Min | 0.0 | pF | 1,2,7 | | DQS_t, DQS_c | CDDQS | Max | 0.1 | pF | 1,2,7 | | Input/output capacitance delta, | CDIO | Min | -0.1 | pF | 1,2,8 | | DQ, DMI | CDIO | Max | 0.1 | pF | 1,2,8 | | Input/output capacitance, | CZQ | Min | 0.0 | pF | 1,2 | | ZQ pin | UZQ | Max | 5.0 | pF | 1,2 | ### Notes: - 1. This parameter applies to die device only (does not include package capacitance). - 2. This parameter is not subject to production test. It is verified by design and characterization. The capacitance is measured according to JEP147 (Procedure for measuring input capacitance using a vector network analyzer (VNA) with $V_{DD1}$ , $V_{DD2}$ , $V_{DD0}$ , $V_{SS}$ , $V_{SSO}$ applied and all other pins floating. - 3. Absolute value of CCK\_t . CCK\_c. - 4. CI applieds to CS\_n, CKE, CA0~CA5. - 5. $CDI = CI \cdot 0.5 * (CCK_t + CCK_c)$ - 6. DMI loading matches DQ and DQS. - 7. Absolute value of CDQS\_t and CDQS\_c. - 8. CDIO = CIO Average (CDQn, CDMI, CDQS\_t, CDQS\_c) in byte lane ### 9 I<sub>DD</sub> Specification parameters and test conditions # 9.1 I<sub>DD</sub> Measurement conditions The following definitions are used within the I<sub>DD</sub> measurement tables unless stated otherwise: LOW: $VIN \le VIL(DC)$ MAX HIGH: $VIN \ge VIH(DC)$ MIN STABLE: Inputs are stable at a HIGH or LOW level SWITCHING: See Table 9.1 and Table 9.2. Table 9.1 — Definition of Switching for CA Input Signals | | Switching for CA | | | | | | | | | | | |-----------|------------------|------|------|------|------|------|------|------|--|--|--| | CK_t edge | R1 | R2 | R3 | R4 | R5 | R6 | R7 | R8 | | | | | CKE | HIGH | | | | CS | LOW | | | | CA0 | HIGH | LOW | LOW | LOW | LOW | HIGH | HIGH | HIGH | | | | | CA1 | HIGH | HIGH | HIGH | LOW | LOW | LOW | LOW | HIGH | | | | | CA2 | HIGH | LOW | LOW | LOW | LOW | HIGH | HIGH | HIGH | | | | | CA3 | HIGH | HIGH | HIGH | LOW | LOW | LOW | LOW | HIGH | | | | | CA4 | HIGH | LOW | LOW | LOW | LOW | HIGH | HIGH | HIGH | | | | | CA5 | HIGH | HIGH | HIGH | LOW | LOW | LOW | LOW | HIGH | | | | NOTE 1 CS must always be driven LOW. NOTE 2 50% of CA bus is changing between HIGH and LOW once per clock for the CA bus. NOTE 3 The above pattern is used continuously during $I_{DD}$ measurement for $I_{DD}$ values that require switching on the CA bus. Table 9.2 — CA pattern for IDD4R for BL=16 | Clock Cycle<br>Number | CKE | CS | Command | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | |-----------------------|------|------|---------|-----|-----|-----|-----|-----|-----| | N | HIGH | HIGH | Read-1 | L | Н | L | L | L | L | | N+1 | HIGH | LOW | | L | Н | L | L | L | L | | N+2 | HIGH | HIGH | CAS-2 | L | Н | L | L | Н | L | | N+3 | HIGH | LOW | | L | L | L | L | L | L | | N+4 | HIGH | LOW | DES | L | L | L | L | L | L | | N+5 | HIGH | LOW | DES | L | L | L | L | L | L | | N+6 | HIGH | LOW | DES | L | L | L | L | L | L | | N+7 | HIGH | LOW | DES | L | L | L | L | L | L | | N+8 | HIGH | HIGH | Read-1 | L | Н | L | L | L | L | | N+9 | HIGH | LOW | | L | Н | L | L | Н | L | | N+10 | HIGH | HIGH | CAS-2 | L | Н | L | L | Н | Н | | N+11 | HIGH | LOW | | Н | Н | Н | Н | Н | Н | | N+12 | HIGH | LOW | DES | L | L | L | L | L | L | | N+13 | HIGH | LOW | DES | L | L | L | L | L | L | | N+14 | HIGH | LOW | DES | L | L | L | L | L | L | | N+15 | HIGH | LOW | DES | L | L | Ĺ | L | L | L | NOTE 1 BA[2:0] = 010, C[9:4] = 000000 or 1111111, Burst Order C[3:2] = 00 or 11 (Same as LPDDR3 IDD4R Spec) NOTE 2 Difference from LPDDR3 Spec : CA pins are kept low with DES CMD to reduce ODT current. Table 9.3 — CA pattern for IDD4W for BL=16 | Clock Cycle<br>Number | CKE | CS | Comman<br>d | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | |-----------------------|------|------|-------------|-----|-----|-----|-----|-----|-----| | N | HIGH | HIGH | Write-1 | L | L | Η | L | L | L | | N+1 | HIGH | LOW | vviile-i | L | Н | L | L | L | L | | N+2 | HIGH | HIGH | CAS-2 | L | Н | L | L | Н | L | | N+3 | HIGH | LOW | CA3-2 | L | L | L | L | L | L | | N+4 | HIGH | LOW | DES | L | L | L | L | L | L | | N+5 | HIGH | LOW | DES | L | L | L | L | L | L | | N+6 | HIGH | LOW | DES | L | L | L | L | L | L | | N+7 | HIGH | LOW | DES | L | L | L | L | L | L | | N+8 | HIGH | HIGH | Write-1 | L | L | Н | L | L | L | | N+9 | HIGH | LOW | vviile-i | L | Н | L | L | Н | L | | N+10 | HIGH | HIGH | CAS-2 | L | Н | L | L | Н | Н | | N+11 | HIGH | LOW | CA3-2 | L | L | Н | Н | Н | Н | | N+12 | HIGH | LOW | DES | L | L | L | L | L | L | | N+13 | HIGH | LOW | DES | L | L | L | L | L | L | | N+14 | HIGH | LOW | DES | L | L | L | L | L | L | | N+15 | HIGH | LOW | DES | L | L | L | L | L | L | NOTE 1 BA[2:0] = 010, C[9:4] = 000000 or 1111111 (Same as LPDDR3 IDD4W Spec.) NOTE 2 Difference from LPDDR3 Spec : <sup>1-</sup>No burst ordering <sup>2-</sup>CA pins are kept low with DES CMD to reduce ODT current. Table 9.4 — Data Pattern for IDD4W (DBI off) for BL=16 | | | | | DBI OF | F Case | | | | | No. of | |---------------|-------|-------|-------|--------|--------|-------|-------|-------|-----|--------| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | BL0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL5 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL6 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL7 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL8 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL9 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL11 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL12 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL13 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL14 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL15 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | | | | | | | | | | | | | BL16 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL17 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL18 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL19 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL20 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL21 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL22 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL23 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL24 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL25 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL26 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL27 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL28 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL29 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL30 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL31 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | No. of<br>1's | 16 | 16 | 16 | 16 | 16 | 16 | 16 | 16 | | | NOTE 1 Same data pattern was applied to DQ[4], DQ[5], DQ[6], DQ[7] for reducing complexity for IDD4W/R pattern programming. Table 9.5 — Data Pattern for IDD4R (DBI off) for BL=16 | DBI OFF Case | | | | | | | | | No. of | | |---------------|-------|-------|-------|-------|-------|-------|-------|-------|--------|-----| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | BL0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL5 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL6 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL7 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL8 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL9 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL11 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL12 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL13 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL14 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL15 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | | | | | | | | | | | | | BL16 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL17 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL18 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL19 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL20 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL21 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL22 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL23 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL24 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL25 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL26 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL27 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL28 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL29 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL30 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL31 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | No. of<br>1's | 16 | 16 | 16 | 16 | 16 | 16 | 16 | 16 | | | NOTE Same data pattern was applied to DQ[4], DQ[5], DQ[6], DQ[7] for reducing complexity for IDD4W/R pattern programming. Table 9.6 — Data Pattern for IDD4W (DBI on) for BL=16 | | | | | DBI OI | V Case | | | | | No. of | |---------------|-------|-------|-------|--------|--------|-------|-------|-------|-----|--------| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | BL0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL5 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL6 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL7 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL9 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL11 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL12 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL13 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL14 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL15 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | | | | | | | | | | | | | BL16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL17 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL18 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL19 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL20 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL21 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL23 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL24 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL25 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL26 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL27 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL28 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL29 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL30 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL31 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | No. of<br>1's | 8 | 8 | 8 | 8 | 8 | 8 | 16 | 16 | 8 | | Table 9.7 — Data Pattern for IDD4R (DBI on) for BL=16 | | | | | DBI OI | N Case | | | | | No. of | |---------------|-------|-------|-------|--------|--------|-------|-------|-------|-----|--------| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | BL0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL5 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL6 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL7 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL9 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL11 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL12 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL13 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL14 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL15 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | | | | | | | | | | | | | BL16 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL17 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL18 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL19 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL20 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL21 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL22 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL23 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL24 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL25 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL26 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL27 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL28 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL29 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL30 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL31 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | No. of<br>1's | 8 | 8 | 8 | 8 | 8 | 8 | 16 | 16 | 8 | | Table 9.8 — CA pattern for IDD4R for BL=32 | Clock Cycle<br>Number | CKE | CS | Comman<br>d | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | |-----------------------|---------------|--------------|---------------|---------------|-------------|-----|-----|-----|-----| | N | HIGH | HIGH | Read-1 | L | Н | L | L | L | L | | N+1 | HIGH | LOW | | L | Н | L | L | L | L | | N+2 | HIGH | HIGH | CAS-2 | L | Н | L | L | Н | L | | N+3 | HIGH | LOW | | L | L | L | L | L | L | | N+4 | HIGH | LOW | DES | L | L | L | L | L | L | | N+5 | HIGH | LOW | DES | L | L | L | L | L | L | | N+6 | HIGH | LOW | DES | L | L | L | L | L | L | | N+7 | HIGH | LOW | DES | L | L | L | L | L | L | | N+8 | HIGH | LOW | DES | L | L | L | L | L | L | | N+9 | HIGH | LOW | DES | L | L | L | L | L | L | | N+10 | HIGH | LOW | DES | L | L | L | L | L | L | | N+11 | HIGH | LOW | DES | L | L | L | L | L | L | | N+12 | HIGH | LOW | DES | L | L | L | L | L | L | | N+13 | HIGH | LOW | DES | L | L | L | L | L | L | | N+14 | HIGH | LOW | DES | L | L | L | L | L | L | | N+15 | HIGH | LOW | DES | L | L | L | L | L | L | | N+16 | HIGH | HIGH | Read-1 | L | Н | L | L | L | L | | N+17 | HIGH | LOW | | L | Н | L | L | Н | L | | N+18 | HIGH | HIGH | CAS-2 | L | Н | L | L | Н | Н | | N+19 | HIGH | LOW | | Н | Н | L | Н | Н | Н | | N+20 | HIGH | LOW | DES | L | L | L | L | L | L | | N+21 | HIGH | LOW | DES | L | L | L | L | L | L | | N+22 | HIGH | LOW | DES | L | L | L | L | L | L | | N+23 | HIGH | LOW | DES | L | L | L | L | L | L | | N+24 | HIGH | LOW | DES | L | L | L | L | L | L | | N+25 | HIGH | LOW | DES | L | L | L | L | L | L | | N+26 | HIGH | LOW | DES | L | L | L | L | L | L | | N+27 | HIGH | LOW | DES | L | L | L | L | L | L | | N+28 | HIGH | LOW | DES | L | L | L | L | L | L | | N+29 | HIGH | LOW | DES | L | L | L | L | L | L | | N+30 | HIGH | LOW | DES | <u>L</u> | L | L | L | L | L | | N+31 | HIGH | LOW | DES | L | L | L | L | L | L | | NOTE BA[2:0] = | : 010, C[9:5] | = 00000 or 1 | 1111, Burst O | rder C[4:2] = | 000 or 111. | | | | | Integrated Silicon Solution, Inc. — www.issi.com Rev. A 05/15/2023 Table 9.9 — CA pattern for IDD4W for BL=32 | Clock Cycle<br>Number | CKE | CS | Comman<br>d | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | |-----------------------|-------------|--------------|-------------|----------|-----|-----|-----|-----|-----| | N | HIGH | HIGH | Write-1 | L | L | Н | L | L | L | | N+1 | HIGH | LOW | | L | Н | L | L | L | L | | N+2 | HIGH | HIGH | CAS-2 | L | Н | L | L | Н | L | | N+3 | HIGH | LOW | | L | L | L | L | L | L | | N+4 | HIGH | LOW | DES | L | L | L | L | L | L | | N+5 | HIGH | LOW | DES | L | L | L | L | L | L | | N+6 | HIGH | LOW | DES | | L | L | L | L | L | | N+7 | HIGH | LOW | DES | L | L | L | L | L | L | | N+8 | HIGH | LOW | DES | L | L | L | L | L | L | | N+9 | HIGH | LOW | DES | <br>L | L | L | L | L | L | | N+10 | HIGH | LOW | DES | L | L | L | L | L | L | | N+11 | HIGH | LOW | DES | L | L | L | L | L | L | | N+12 | HIGH | LOW | DES | L | L | L | L | L | L | | N+13 | HIGH | LOW | DES | L | L | L | L | L | L | | N+14 | HIGH | LOW | DES | L | L | L | L | L | L | | N+15 | HIGH | LOW | DES | L | L | L | L | L | L | | N+16 | HIGH | HIGH | Write-1 | <u>-</u> | L | Н | L | L | L | | N+17 | HIGH | LOW | VVIIIC-1 | L | Н | L | L | Н | L | | N+18 | HIGH | HIGH | CAS-2 | L | Н | L | L | Н | Н | | N+19 | HIGH | LOW | 0/10 2 | L | L | L | H | H | H | | N+20 | HIGH | LOW | DES | | L | L | L | L | L | | N+21 | HIGH | LOW | DES | <br>L | L | L | L | L | L | | N+22 | HIGH | LOW | DES | L | L | L | L | L | L | | N+23 | HIGH | LOW | DES | L | L | L | L | L | L | | N+24 | HIGH | LOW | DES | L | L | L | L | L | L | | N+25 | HIGH | LOW | DES | L | L | L | L | L | L | | N+26 | HIGH | LOW | DES | L | L | L | L | L | L | | N+27 | HIGH | LOW | DES | L | L | L | L | L | L | | N+28 | HIGH | LOW | DES | L | L | L | L | L | L | | N+29 | HIGH | LOW | DES | L | L | L | L | L | L | | N+30 | HIGH | LOW | DES | L | L | L | L | L | L | | N+31 | HIGH | LOW | DES | L | L | L | L | L | L | | NOTE BA[2:0] = | 010, C[9:5] | = 00000 or 1 | 1111 | | | | | | | Table 9.10 — Data Pattern for IDD4W (DBI off) for BL=32 | | | | | DBI OF | F Case | | | | | No. of | |------|-------|-------|-------|--------|--------|-------|-------|-------|-----|--------| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | BL0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL5 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL6 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL7 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL8 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL9 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL11 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL12 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL13 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL14 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL15 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | | | | | | | | | | | | | BL16 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL17 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL18 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL19 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL20 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL21 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL22 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL23 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL24 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL25 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL26 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL27 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL28 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL29 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL30 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL31 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | Table 9.10 — Data Pattern for IDD4W (DBI off) for BL=32 (Cont'd) | DBI OFF Case | | | | | | | | | | No. of | |---------------|-------|-------|-------|-------|-------|-------|-------|-------|-----|--------| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | BL32 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL33 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL34 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL35 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL36 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL37 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL38 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL39 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL40 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL41 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL42 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL43 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL44 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL45 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL46 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL47 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | | | | | | | | | | | | | BL48 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL49 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL50 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL51 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL52 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL53 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL54 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL55 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL56 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL57 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL58 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL59 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL60 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL61 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL62 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL63 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | No. of<br>1's | 32 | 32 | 32 | 32 | 32 | 32 | 32 | 32 | | | NOTE Same data pattern was applied to DQ[4], DQ[5], DQ[6], DQ[7] for reducing complexity for IDD4W/R pattern programming. Table 9.11 — Data Pattern for IDD4R (DBI off) for BL=32 | | | | | DBI OF | F Case | | | | | No. of | |------|-------|-------|-------|--------|--------|-------|-------|-------|-----|--------| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | | | | | | | | | | | | | | | | | | | | | | | | | BL0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL5 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL6 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL7 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL8 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL9 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL11 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL12 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL13 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL14 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL15 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | | | | | | | | | | | | | BL16 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL17 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL18 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL19 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL20 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL21 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL22 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL23 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL24 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL25 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL26 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL27 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL28 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL29 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL30 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL31 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | Table 9.11 — Data Pattern for IDD4R (DBI off) for BL=32 (Cont'd) | DBI OFF Case | | | | | | | | | | No. of | |---------------|-------|-------|-------|-------|-------|-------|-------|-------|-----|--------| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | BL32 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL33 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL34 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL35 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL36 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL37 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL38 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL39 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL40 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL41 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL42 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL43 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL44 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL45 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL46 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL47 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | | | | | | | | | | | | | BL48 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL49 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL50 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL51 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL52 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL53 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL54 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL55 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL56 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL57 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL58 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8 | | BL59 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL60 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL61 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL62 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 6 | | BL63 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | No. of<br>1's | 32 | 32 | 32 | 32 | 32 | 32 | 32 | 32 | | | NOTE Same data pattern was applied to DQ[4], DQ[5], DQ[6], DQ[7] for reducing complexity for IDD4W/R pattern programming. Table 9.12 — Data Pattern for IDD4W (DBI on) for BL=32 | | | | | DBI Of | V Case | | | | | No. of | |------|-------|-------|-------|--------|--------|-------|-------|-------|-----|--------| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | | | | | | | | | | | | | | | | | | | | | | | | | BL0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL5 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL6 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL7 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL9 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL11 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL12 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL13 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL14 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL15 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | | | | | | | | | | | | | BL16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL17 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL18 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL19 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL20 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL21 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL23 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL24 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL25 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL26 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL27 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL28 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL29 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL30 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL31 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | Table 9.12 — Data Pattern for IDD4W (DBI on) for BL=32 (Cont'd) | | | | | DBI OI | V Case | | | | | No. of | |---------------|-------|-------|-------|--------|--------|-------|-------|-------|-----|--------| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | BL32 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL33 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL34 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL35 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL36 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL37 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL38 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL39 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL40 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL41 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL42 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL43 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL44 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL45 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL46 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL47 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | | | | | | | | | | | | | BL48 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL49 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL50 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL51 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL52 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL53 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL54 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL55 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL56 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL57 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL58 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL59 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL60 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL61 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL62 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL63 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | No. of<br>1's | 16 | 16 | 16 | 16 | 16 | 16 | 32 | 32 | 16 | | Table 9.13 — Data Pattern for IDD4R (DBI on) for BL=32 | | | | | DBI Of | V Case | | | | | No. of | |------|-------|-------|-------|--------|--------|-------|-------|-------|-----|--------| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | | | | | | | | | | | | | | | | | | | | | | | | | BL0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL5 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL6 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL7 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL9 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL11 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL12 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL13 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL14 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL15 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | | | | | | | | | | | | | BL16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL17 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL18 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL19 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL20 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL21 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL23 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL24 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL25 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL26 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL27 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL28 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL29 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL30 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL31 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | Table 9.13 — Data Pattern for IDD4R (DBI on) for BL=32 (Cont'd) | | | | | DBI Of | V Case | | | | | No. of | |---------------|-------|-------|-------|--------|--------|-------|-------|-------|-----|--------| | | DQ[7] | DQ[6] | DQ[5] | DQ[4] | DQ[3] | DQ[2] | DQ[1] | DQ[0] | DBI | 1's | | BL32 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL33 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL34 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL35 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL36 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL37 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL38 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL39 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL40 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL41 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL42 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL43 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL44 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL45 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL46 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL47 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | | | | | | | | | | | | | BL48 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL49 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL50 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL51 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL52 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL53 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL54 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL55 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL56 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BL57 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL58 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BL59 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | BL60 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 2 | | BL61 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 4 | | BL62 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | | BL63 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4 | | No. of<br>1's | 16 | 16 | 16 | 16 | 16 | 16 | 32 | 32 | 16 | | # 9.2 I<sub>DD</sub> Specifications I<sub>DD</sub> values are for the entire operating voltage range, and all of them are for the entire standard range, with the exception of $I_{DD}6ET$ which is for the entire elevated temperature range. Table 9.7 — LPDDR4 $I_{\rm DD}$ Specification Parameters and Operating Conditions | Parameter/Condition | Symbol | Power Supply | Notes | |---------------------------------------------------------------------------------------------|----------------------------------|--------------------|-------| | Operating one bank active-precharge current: tCK = tCKmin; tRC = tRCmin; | I <sub>DD</sub> 0 <sub>1</sub> | V <sub>DD1</sub> | | | CKE is HIGH; CS is LOW between valid commands; CA bus inputs are switching; | I <sub>DD</sub> 0 <sub>2</sub> | V <sub>DD2</sub> | | | Data bus inputs are stable<br>ODT disabled | I <sub>DD</sub> 0 <sub>Q</sub> | V <sub>DDQ</sub> | 2 | | Idle power-down standby current:<br>tCK = tCKmin;<br>CKE is LOW; | I <sub>DD</sub> 2P <sub>1</sub> | V <sub>DD1</sub> | | | CS is LOW; All banks are idle; CA bus inputs are switching; | I <sub>DD</sub> 2P <sub>2</sub> | V <sub>DD2</sub> | | | Data bus inputs are stable ODT disabled | I <sub>DD</sub> 2P <sub>Q</sub> | V <sub>DDQ</sub> | 2 | | Idle power-down standby current with clock stop: CK_t =LOW, CK_c =HIGH; CKE is LOW; | I <sub>DD</sub> 2PS <sub>1</sub> | V <sub>DD1</sub> | | | CS is LOW;<br>All banks are idle; | I <sub>DD</sub> 2PS <sub>2</sub> | V <sub>DD2</sub> | | | CA bus inputs are stable;<br>Data bus inputs are stable<br>ODT disabled | I <sub>DD</sub> 2PS <sub>Q</sub> | V <sub>DDQ</sub> | 2 | | Idle non power-down standby current:<br>tCK = tCKmin;<br>CKE is HIGH; | I <sub>DD</sub> 2N <sub>1</sub> | V <sub>DD1</sub> | | | CS is LOW;<br>All banks are idle; | I <sub>DD</sub> 2N <sub>2</sub> | V <sub>DD2</sub> | | | CA bus inputs are switching; Data bus inputs are stable ODT disabled | I <sub>DD</sub> 2N <sub>Q</sub> | V <sub>DDQ</sub> | 2 | | Idle non power-down standby current with clock stopped: CK_t=LOW; CK_c=HIGH; CKE is HIGH; | I <sub>DD</sub> 2NS <sub>1</sub> | V <sub>DD1</sub> | | | CS is LOW;<br>All banks are idle; | I <sub>DD</sub> 2NS <sub>2</sub> | V <sub>DD2</sub> | | | CA bus inputs are stable; Data bus inputs are stable ODT disabled | I <sub>DD</sub> 2NS <sub>Q</sub> | $V_{\mathrm{DDQ}}$ | 2 | Table 9.7— LPDDR4 IDD Specification Parameters and Operating Conditions (Cont'd) | Parameter/Condition | Symbol | Power Supply | Notes | |-----------------------------------------------------------------------------------------------|-----------------------------------|--------------------|-------| | Active power-down standby current:<br>tCK = tCKmin;<br>CKE is LOW; | I <sub>DD</sub> 3P <sub>1</sub> | V <sub>DD1</sub> | | | CS is LOW; One bank is active; CA bus inputs are switching; | I <sub>DD</sub> 3P <sub>2</sub> | V <sub>DD2</sub> | | | Data bus inputs are stable ODT disabled | I <sub>DD</sub> 3P <sub>Q</sub> | V <sub>DDQ</sub> | 3 | | Active power-down standby current with clock stop: CK_t=LOW, CK_c=HIGH; CKE is LOW; | I <sub>DD</sub> 3PS <sub>1</sub> | V <sub>DD1</sub> | | | CS is LOW; One bank is active; CA bus inputs are stable; | I <sub>DD</sub> 3PS <sub>2</sub> | V <sub>DD2</sub> | | | Data bus inputs are stable ODT disabled | I <sub>DD</sub> 3PS <sub>Q</sub> | V <sub>DDQ</sub> | 4 | | Active non-power-down standby current: tCK = tCKmin; CKE is HIGH; | I <sub>DD</sub> 3N <sub>1</sub> | V <sub>DD1</sub> | | | CS is LOW; One bank is active; CA bus inputs are switching; | I <sub>DD</sub> 3N <sub>2</sub> | V <sub>DD2</sub> | | | Data bus inputs are stable ODT disabled | I <sub>DD</sub> 3N <sub>Q</sub> | V <sub>DDQ</sub> | 4 | | Active non-power-down standby current with clock stopped: CK_t=LOW, CK_c=HIGH; CKE is HIGH; | I <sub>DD</sub> 3NS <sub>1</sub> | V <sub>DD1</sub> | | | CS is LOW; One bank is active; CA bus inputs are stable; | $I_{\mathrm{DD}}3\mathrm{NS}_{2}$ | V <sub>DD2</sub> | | | Data bus inputs are stable ODT disabled | I <sub>DD</sub> 3NS <sub>Q</sub> | $V_{\mathrm{DDQ}}$ | 4 | | Operating burst READ current:<br>tCK = tCKmin;<br>CS is LOW between valid commands; | I <sub>DD</sub> 4R <sub>1</sub> | V <sub>DD1</sub> | | | One bank is active; BL = 16 or 32; RL = RL(MIN); CA bus inputs are switching; | I <sub>DD</sub> 4R <sub>2</sub> | V <sub>DD2</sub> | | | 50% data change each burst transfer ODT disabled | I <sub>DD</sub> 4R <sub>Q</sub> | V <sub>DDQ</sub> | 5 | Table 9.7— LPDDR4 IDD Specification Parameters and Operating Conditions (Cont'd) | Parameter/Condition | Symbol | Power Supply | Notes | |---------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------|------------| | Operating burst WRITE current:<br>tCK = tCKmin; | I <sub>DD</sub> 4W <sub>1</sub> | V <sub>DD1</sub> | | | CS is LOW between valid commands; One bank is active; BL = 16 or 32; WL = WLmin; CA bus inputs are switching; | I <sub>DD</sub> 4W <sub>2</sub> | V <sub>DD2</sub> | | | 50% data change each burst transfer ODT disabled | I <sub>DD</sub> 4W <sub>Q</sub> | $V_{\mathrm{DDQ}}$ | 4 | | All-bank REFRESH Burst current:<br>tCK = tCKmin;<br>CKE is HIGH between valid commands; | I <sub>DD</sub> 5 <sub>1</sub> | V <sub>DD1</sub> | | | tRC = tRFCabmin; Burst refresh; CA bus inputs are switching; | I <sub>DD</sub> 5 <sub>2</sub> | V <sub>DD2</sub> | | | Data bus inputs are stable; ODT disabled | I <sub>DD</sub> 5 <sub>Q</sub> | V <sub>DDQ</sub> | 4 | | All-bank REFRESH Average current:<br>tCK = tCKmin; | I <sub>DD</sub> 5AB <sub>1</sub> | V <sub>DD1</sub> | | | CKE is HIGH between valid commands;<br>tRC = tREFI;<br>CA bus inputs are switching; | I <sub>DD</sub> 5AB <sub>2</sub> | V <sub>DD2</sub> | | | Data bus inputs are stable; ODT disabled | I <sub>DD</sub> 5AB <sub>Q</sub> | V <sub>DDQ</sub> | 4 | | Per-bank REFRESH Average current: tCK = tCKmin; | I <sub>DD</sub> 5PB <sub>1</sub> | V <sub>DD1</sub> | | | CKE is HIGH between valid commands;<br>tRC = tREFI/8;<br>CA bus inputs are switching; | I <sub>DD</sub> 5PB <sub>2</sub> | V <sub>DD2</sub> | | | Data bus inputs are stable;<br>ODT disabled | I <sub>DD</sub> 5PB <sub>Q</sub> | $V_{DDQ}$ | 4 | | Power Down Self refresh current : CK_t=LOW, CK_c=HIGH; | I <sub>DD</sub> 6 <sub>1</sub> | V <sub>DD1</sub> | 4, 6, 9 | | CKE is LOW; CA bus inputs are stable; Data bus inputs are stable; | I <sub>DD</sub> 6 <sub>2</sub> | V <sub>DD2</sub> | 4, 6, 9 | | Maximum 1x Self-Refresh Rate;<br>ODT disabled | I <sub>DD</sub> 6 <sub>Q</sub> | V <sub>DDQ</sub> | 4, 6, 7, 9 | # IS43/46LQ32640A, IS43/46LQ32640AL - NOTE 1 Published $I_{DD}$ values are the maximum of the distribution of the arithmetic mean. - NOTE 2 ODT disabled: MR11[2:0] = 000B. - NOTE 3 I<sub>DD</sub> current specifications are tested after the device is properly initialized. - NOTE 4 Measured currents are the summation of $V_{DDQ}$ and $V_{DD2}$ . - NOTE 5 Guaranteed by design with output load = 5pF and RON = $40 \Omega$ . - NOTE 6 The 1x Self Refresh Rate is the rate at which the LPDDR4 device is refreshed internally during Self Refresh, before going into the elevated Temperature range. - NOTE 7 This is the general definition that applies to full array Self Refresh. - NOTE 8 For all $I_{DD}$ measurements, VIHCKE = 0.8 x $V_{DD2}$ , VILCKE = 0.2 x $V_{DD2}$ . - NOTE 9 $I_{DD}6$ 85 °C is guaranteed, $I_{DD}6$ 45 °C is typical of the distribution of the arithmetic mean. - NOTE 10 I<sub>DD</sub>6<sub>ET</sub> is a typical value, is sampled only, and is not tested. - NOTE 11 Dual Channel devices are specified in dual channel operation (both channels operating together). Table 9.8 — IDD Specifications | 0 1 1 | 122 <b>4</b> 9001 | | 75 | 00 | 11.2 | |--------|-------------------|--------------|-----|-----|---------| | Symbol | Parameter | Supply | -75 | -62 | Unit | | | IDD01 | VDD1 | 40 | 40 | | | IDD0 | IDD02 | VDD2 | 80 | 80 | mA | | | IDD0Q | VDDQ | 0.8 | 0.8 | | | | IDD2P1 | VDD1 | 2 | 2 | | | IDD2P | IDD2P2 | VDD2 | 3.5 | 3.5 | mA | | | IDD2PQ | VDDQ | 0.8 | 0.8 | | | | IDD2PS1 | VDD1 | 2 | 2 | | | IDD2PS | IDD2PS2 | VDD2 | 3.5 | 3.5 | mA | | | IDD2PSQ | VDDQ | 0.8 | 0.8 | | | | IDD2N1 | VDD1 | 3 | 3 | | | IDD2N | IDD2N2 | VDD2 | 65 | 65 | mA | | | IDD2NQ | VDDQ | 0.8 | 0.8 | | | | IDD2NS1 | VDD1 | 3 | 3 | | | IDD2NS | IDD2NS2 | VDD2 | 55 | 55 | mA | | | IDD2NSQ | VDDQ | 0.8 | 0.8 | | | | IDD3P1 | VDD1 | 3.5 | 3.5 | | | IDD3P | IDD3P2 | VDD2 | 7 | 7 | mA | | | IDD3PQ | VDDQ | 0.8 | 0.8 | | | | IDD3PS1 | VDD1 | 3.5 | 3.5 | | | IDD3PS | IDD3PS2 | VDD2 | 7 | 7 | mA | | | IDD3PSQ | VDDQ | 0.8 | | | | | IDD3N1 | VDD1 | 9 | 9 | | | IDD3N | IDD3N2 | VDD2 | 65 | 65 | mA | | | IDD3NQ | VDDQ | 0.8 | 0.8 | | | | IDD3NS1 | VDD1 | 9 | 9 | | | IDD3NS | IDD3NS2 | VDD2 | 55 | 55 | mA | | | IDD3NSQ | VDDQ | 0.8 | 0.8 | | | | IDD4R1 | VDD1 | 9 | 9 | | | IDD4R | IDD4R2 | VDD2 | 320 | 350 | mA | | | IDD4RQ | VDDQ | 450 | 480 | | | | IDD4W1 | VDD1 | 9 | 9 | | | IDD4W | IDD4W2 | VDD1 | 320 | 350 | mA | | | IDD4WQ | VDD1 | 140 | 150 | | | | IDD51 | VDD1 | 95 | 95 | | | IDD5 | IDD52 | VDD2 | 85 | 85 | mA | | • | IDD5Q | VDDQ | 0.8 | 0.8 | • • • • | | | IDD5AB1 | VDD1 | 7 | 7 | | | IDD5AB | IDD5AB2 | VDD2 | 75 | 75 | mA | | | IDD5ABQ | VDDQ | 0.8 | 0.8 | | | | IDD5PB1 | VDDQ<br>VDD1 | 7 | 7 | | | IDD5PB | IDD5PB2 | VDD1<br>VDD2 | 75 | 75 | mA | | 155015 | IDD5PBQ | VDDQ | 0.8 | 0.8 | 111/3 | | | וטטארטע | VDDQ | 0.0 | 0.0 | | Table 9.9 — IDD6 Full-Array Self Refresh Current Specifications VDD2, VDDQ = 1.06 - 1.17V, VDD1 = 1.70 - 1.95V | Temperature | Parameter | Supply | Value | Unit | |-------------|-----------|--------|-------|------| | | IDD61 | VDD1 | 2 | | | 45°C | IDD62 | VDD2 | 5 | mA | | | IDD6Q | VDDQ | 0.8 | | | | IDD61 | VDD1 | 5 | | | 95°C | IDD62 | VDD2 | 6 | mA | | | IDD6Q | VDDQ | 0.8 | | | | IDD61 | VDD1 | 6 | | | 105°C | IDD62 | VDD2 | 7 | mA | | | IDD6Q | VDDQ | 0.8 | | | | IDD61 | VDD1 | - | | | 125°C | IDD62 | VDD2 | - | mA | | | IDD6Q | VDDQ | - | | # 10 Electrical Characteristics and AC Timing # 10.1 Clock Timing Table 10.1 — Clock AC Timings | Parameter | Symbol | LPDDR4 | -1600 | LPDDR4 | -2400 | LPDDR4 | -3200 | Units | Notes | |-------------------------------------------------|-----------|---------------------------------------|-------|---------------------------------------|-------|---------------------------------------|-------|----------|-------| | Parameter | Syllibol | Min | Max | Min | Max | Min | Max | Uiilis | Notes | | Clock Timing | | | | | | | | | | | Average clock period | tCK(avg) | 1.25 | 100 | 0.833 | 100 | 0.625 | 100 | ns | | | Average High pulse width | tCH(avg) | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | tCK(avg) | | | Average Low pulse width | tCL(avg) | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | tCK(avg) | | | Absolute clock period | tCK(abs) | tCK(avg)<br>Min +<br>tJIT(per)<br>Min | - | tCK(avg)<br>Min +<br>tJIT(per)<br>Min | 1 | tCK(avg)<br>Min +<br>tJIT(per)<br>Min | 1 | ns | | | Absolute High clock pulse width | tCH(abs) | 0.43 | 0.57 | 0.43 | 0.57 | 0.43 | 0.57 | tCK(avg) | | | Absolute Low clock pulse width | tCL(abs) | 0.43 | 0.57 | 0.43 | 0.57 | 0.43 | 0.57 | tCK(avg) | | | Clock period jitter | tJIT(per) | -70 | 70 | -50 | 50 | -40 | 40 | ps | | | Maximum Clock Jitter between consecutive cycles | tJIT(cc) | - | 140 | - | 100 | - | 80 | ps | | ### 10.2 Temperature Derating for AC timing Table 10.2 — Temperature Derating AC Timing | Parameter | Symbol | Min/<br>Max | Data Rate 533 1066 1600 2133 2667 3200 | Unit | Note | |-------------------------------------------------|--------|-------------|-----------------------------------------|------|------| | Temperature Derating <sup>1,2</sup> | | | | | | | DQS output access time from CK_t/CK_c (derated) | tDQSCK | max | 3600 | ps | | | RAS-to-CAS delay (derated) | tRCD | min | tRCD + 1.875 | ns | | | ACTIVATE-to- ACTIVATE command period (derated) | tRC | min | tRC + 3.75 | ns | | | Row active time (derated) | tRAS | min | tRAS + 1.875 | ns | | | Row precharge time (derated) | tRP | min | tRP + 1.875 | ns | | | Active bank A to active bank B (derated) | tRRD | min | tRRD + 1.875 | ns | | NOTE 1 Timing derating applies for operation at 85 °C to 105 °C. <sup>2</sup> Timing derating applies for operation at 105 °C to 125 °C is TBD. ### 10.3 CA Rx voltage and timing The command and address(CA) including CS input receiver compliance mask for voltage and timing is shown in the figure below. All CA, CS signals apply the same compliance mask and operate in single data rate mode. The CA input receiver mask for voltage and timing is shown in the figure below is applied across all CA pins. The receiver mask (Rx Mask) defines the area that the input signal must not encroach in order for the DRAM input receiver to be expected to be able to successfully capture a valid input signal; it is not the valid data-eye. Figure 10.1 — CA Receiver(Rx) mask Figure 10.2 — Across pin V<sub>REF</sub>CA voltage variation Vcent\_CA(pin mid) is defined as the midpoint between the largest Vcent\_CA voltage level and the smallest Vcent\_CA voltage level across all CA and CS pins for a given DRAM component. Each CA Vcent level is defined by the center, i.e., widest opening, of the cumulative data input eye as depicted in figure 10.2. This clarifies that any DRAM component level variation must be accounted for within the DRAM CA Rx mask. The component level V<sub>REF</sub> will be set by the system to account for Ron and ODT settings. # CK\_t, CK\_c Data-in at DRAM Pin Minimum CA Eye center aligned TcIVW for all CA signals is defined as centered on the CK t/CK c crossing at the DRAM pin. Figure 10.3 — CA Timings at the DRAM Pins All of the timing terms in figure 10.4 are measured from the CK\_t/CK\_c to the center(midpoint) of the TcIVW window taken at the VcIVW\_total voltage levels centered around Vcent\_CA(pin mid). Note 1. SRIN\_cIVW=VcIVW\_Total/(tr or tf), signal must be monotonic within tr and tf range. Figure 10.4 — CA TcIPW and SRIN cIVW definition (for each input pulse) Figure 10.5 — CA VIHL\_AC definition (for each input pulse) Table 10.3 — DRAM CMD/ADR, CS (\* UI=tck(avg)min) | Symbol | Parameter | DQ-1333* | | DQ-1600/1867 | | DQ-3200 | | Unit | NOTE | |-----------|-----------------------------------|----------|-----|--------------|-----|---------|-----|-------|-----------| | Symbol | i didilictei | min | max | min | max | min | max | o i i | NOTE | | VcIVW | Rx Mask<br>voltage - p-p | _ | | - | 175 | - | 155 | mV | 1,2,3,4 | | TcIVW | Rx timing window | - | 0.3 | - | 0.3 | - | 0.3 | UI | 1,2,3,4,9 | | VIHL_AC | CA AC input pulse amplitude pk-pk | 210 | - | 210 | - | 190 | - | mV | 1,5,8 | | TcIPW | CA input pulse width | 0.55 | | 0.55 | | 0.6 | | UI | 2,6,9 | | SRIN_cIVW | N_cIVW Input Slew Rate over VcIVW | | 7 | 1 | 7 | | 7 | V/ns | 1,7 | - NOTE 1 The Rx voltage and absolute timing requirements apply for DQ operating frequencies at or below 1333 for all speed bins. For example the TcIVW(ps) = 450ps at or below 1333 operating frequencies. - NOTE 2 CA Rx mask voltage and timing parameters at the pin including voltage and temperature drift. - NOTE 3 Rx mask voltage VcIVW total(max) must be centered around Vcent CA(pin mid). - NOTE 4 Vcent\_CA must be within the adjustment range of the CA internal Vref. - NOTE 5 CA only input pulse signal amplitude into the receiver must meet or exceed VIHLAC at any point over the total UI. No timing requirement above level. VIHLAC is the peak to peak voltage centered around Vcent\_CA(pin mid) such that VIHL AC/2 min must be met both above and below Vcent CA. - NOTE 6 CA only minimum input pulse width defined at the Vcent CA(pin mid). - NOTE 7 Input slew rate over VcIVW Mask centered at Vcent CA(pin mid). - NOTE 8 VIHL\_AC does not have to be met when no transitions are occurring. - NOTE 9 UI=tck(avg)min # 10.4 DRAM Data Timing Figure 10.6 — Read data timing definitions tQH and tDQSQ across on DQ signals per DQS group Figure 10.7 — Read data timing tQW valid window defined per DQ signal Table 10.4 — Read output timings | Dawamatan | Comple ed | LPDDR4-160 | 0/1867 | LPDDR4-213 | 3/2400 | LPDDR4-3 | LPDDR4-3200 | | Notes | |---------------------------------------------------------------------------|---------------|----------------------------|--------|----------------------------|--------|----------------------------|-------------|----------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Units | Notes | | Data Timing | | | | | | | | | | | DQS_t,DQS_c to DQ<br>Skew total, per group, per<br>access (DBIDisabled) | tDQSQ | ı | 0.18 | - | 0.18 | - | 0.18 | UI | 1 | | DQ output hold time total<br>from DQS_t, DQS_c<br>(DBI-Disabled) | tQH | min(tQSH,<br>tQSL) | - | min(tQSH,<br>tQSL) | - | min(tQSH,<br>tQSL) | - | UI | 1 | | DQ output window time<br>total, per pin<br>(DBI-Disabled) | tQW_total | 0.75 | - | 0.73 | - | 0.7 | - | UI | 1,4 | | DQ output window time deterministic, per pin (DBIDisabled) | tQW_dj | tbd | - | tbd | - | tbd | - | UI | 1,3,4 | | DQS_t,DQS_c to DQ<br>Skew total,per group, per<br>access<br>(DBI-Enabled) | tDQSQ_DBI | - | 0.18 | - | 0.18 | - | 0.18 | UI | 1 | | DQ output hold time total<br>from DQS_t, DQS_c<br>(DBI-Enabled) | tQH_DBI | min(tQSH_DBI,<br>tQSL_DBI) | - | min(tQSH_DBI,<br>tQSL_DBI) | - | min(tQSH_DBI,<br>tQSL_DBI) | - | UI | 1 | | DQ output window time<br>total, per pin<br>(DBI-Enabled) | tQW_total_DBI | 0.75 | - | 0.73 | - | 0.70 | - | UI | 1,4 | | Data Strobe Timing | | | | | | | | | | | DQS, DQS# differential<br>output low time<br>(DBI-Disabled) | tQSL | tCL(abs)<br>-0.05 | - | tCL(abs)<br>-0.05 | - | tCL(abs)<br>-0.05 | - | tCK(avg) | 4,5 | | DQS, DQS# differential<br>output high time<br>(DBI-Disabled) | tQSH | tCH(abs)<br>-0.05 | - | tCH(abs)<br>-0.05 | - | tCH(abs)<br>-0.05 | - | tCK(avg) | 4,6 | | DQS, DQS# differential output low time (DBI-Enabled) | tQSL_DBI | tCL(abs)<br>-0.045 | - | tCL(abs)<br>-0.045 | - | tCL(abs)<br>-0.045 | - | tCK(avg) | 5,7 | | DQS, DQS# differential output high time (DBI-Enabled) | tQSH_DBI | tCH(abs)<br>-0.045 | - | tCH(abs)<br>-0.045 | - | tCH(abs)<br>-0.045 | - | tCK(avg) | 6,7 | NOTE 1 Unit UI = tCK(avg)min/2 NOTE 2 The deterministic component of the total timing. Measurement method tbd. NOTE 3 This parameter will be characterized and guaranteed by design. NOTE 4 This parameter is function of input clock jitter. These values assume the min tCH(abs) and tCL(abs). When the input clock jitter min tCH(abs) and tCL(abs) is 0.44 or greater of tck(avg) the min value of tQSL will be tCL(abs)-0.04 and tQSH will be tCH(abs)-0.04. NOTE 5 tQSL describes the instantaneous differential output low pulse width on DQS\_t - DQS\_c, as it measured the next rising edge from an arbitrary falling edge. NOTE 6 tQSH describes the instantaneous differential output high pulse width on DQS\_t - DQS\_c, as it measured the next rising edge from an arbitrary falling edge. NOTE 7 This parameter is function of input clock jitter. These values assume the min tCH(abs) and tCL(abs). When the input clock jitter min tCH(abs) and tCL(abs) is 0.44 or greater of tck(avg) the min value of tQSL will be tCL(abs)-0.04 and tQSH will be tCH(abs)-0.04. ### 10.5 DQ Rx voltage and timing The DQ input receiver mask for voltage and timing is shown figure 10.8 is applied per pin. The "total" mask (VdIVW\_total, TdiVW\_total) defines the area the input signal must not encroach in order for the DQ input receiver to successfully capture an input signal with a BER of lower than TBD<sup>1</sup>. The mask is a receiver property and it is not the valid data-eye. Figure 10.8 — DQ Receiver(Rx) mask Figure 10.9 — Across pin V<sub>REF</sub>DQ voltage variation Vcent\_DQ(pin\_mid) is defined as the midpoint between the largest Vcent\_DQ voltage level and the smallest Vcent\_DQ voltage level across all DQ pins for a given DRAM component. Each DQ Vcent is defined by the center, i.e., widest opening, of the cumulative data input eye as depicted in Figure 10.9. This clarifies that any DRAM component level variation must be accounted for within the DRAM Rx mask. The component level V<sub>REF</sub> will be set by the system to account for Ron and ODT settings. Figure 10.10 — DQ to DQS $t_{DQS2DQ}$ & $t_{DQDQ}$ Timings at the DRAM pins referenced from the internal latch All of the timing terms in DQ to DQS t are measured from the DQS\_t/DQS\_c to the center(midpoint) of the TdIVW window taken at the VdIVW\_total voltage levels centered around Vcent\_DQ(pin\_mid). In Figure 10.10 the timings at the pins are referenced with respect to all DQ signals center aligned to the DRAM internal latch. The data to data offset is defined as the difference between the min and max tDQS2DQ for a given component. Figure 10.11 — DQ TdIPW and SRIN\_dIVW definition (for each input pulse) Figure 10.12 — DQ VIHL\_AC definition (for each input pulse) ### IS43/46LQ32640A, IS43/46LQ32640AL #### Table 10.6 — DRAM DQs In Receive Mode | Symbol | Symbol Parameter | | /1867 | 2133/2400 | | 3200 | | Unit | NOTE | |-------------------------------------------------|---------------------------------------------------------|------|-------|-----------|------|------|------|----------|-------------------| | | | min | max | min | max | min | max | | | | VdIVW_total | Rx Mask voltage - p-p total | - | 140 | - | 140 | - | 140 | mV | 1,2,3,4,5 | | TdIVW_total | Rx timing window total (At VdIVW voltage levels) | - | 0.22 | - | 0.22 | - | 0.25 | UI | 1,2,3,5,18 | | TdIVW_1bit | Rx timing window 1 bit toggle (At VdIVW voltage levels) | - | TBD | - | TBD | - | TBD | UI | 1,2,3,5,<br>13,18 | | VIHL_AC | VIHL_AC DQ AC input pulse amplitude pk-pk | | - | 180 | - | 180 | - | mV | 1,6,14 | | TdIPW DQ Input pulse width (At Vcent_DQ) | | 0.45 | | 0.45 | | 0.45 | | UI | 1,7,18 | | tDQS2DQ | DQ to DQS offset | 200 | 800 | 200 | 800 | 200 | 800 | ps | 1,8 | | tDQ2DQ | DQ to DQ offset | - | 30 | - | 30 | - | 30 | ps | 1,9 | | tDQS2DQ_temp | tDQS2DQ_temp DQ to DQS offset temperature variation | | 0.6 | - | 0.6 | - | 0.6 | ps/ C | 1,10 | | tDQS2DQ_volt DQ to DQS offset voltage variation | | - | 33 | - | 33 | - | 33 | ps/50 mV | 1,11 | | SRIN_dIVW | SRIN_dIVW Input Slew Rate over VdIVW_total | | 7 | 1 | 7 | 1 | 7 | V/ns | 1,12 | | tDQS2DQ_rank2rank | DQ to DQS offset rank to rank variation | - | 200 | - | 200 | - | 200 | ps | 1,15,16,17 | - NOTE 1 The Rx voltage and absolute timing requirements apply for all DQ operating frequencies at or below 1600 for all speed bins. For example TdIVW\_total(ps) = 137.5ps at or below 1600 operating frequencies. - NOTE 2 Data Rx mask voltage and timing parameters are applied per pin and includes the DRAM DQ to DQS voltage AC noise impact for frequencies >20 MHz and max voltage of 45mv pk-pk from DC-20MHz at a fixed temperature on the package. The voltage supply noise must comply to the component Min-Max DC operating conditions. - NOTE 3 The design specification is a BER <TBD. The BER will be characterized and extrapolated if necessary using a dual dirac method. - NOTE 4 Rx mask voltage VdIVW total(max) must be centered around Vcent\_DQ(pin\_mid). - NOTE 5 Vcent\_DQ must be within the adjustment range of the DQ internal Vref. - NOTE 6 DQ only input pulse amplitude into the receiver must meet or exceed VIHL AC at any point over the total UI. No timing requirement above level. VIHL AC is the peak to peak voltage centered around Vcent\_DQ(pin\_mid) such that VIHL\_AC/2 min must be met both above and below Vcent\_DQ. - NOTE 7 DQ only minimum input pulse width defined at the Vcent\_DQ(pin\_mid). - NOTE 8 DQ to DQS offset is within byte from DRAM pin to DRAM internal latch. Includes all DRAM process, voltage and temperature variation. - NOTE 9 DQ to DQ offset defined within byte from DRAM pin to DRAM internal latch for a given component. - NOTE 10 TDQS2DQ max delay variation as a function of temperature - NOTE 11 TDQS2DQ max delay variation as a function of the DC voltage variation for V<sub>DDQ</sub> and V<sub>DD2</sub>. It includes the V<sub>DDQ</sub> and V<sub>DD2</sub> AC noise impact for frequencies > 20MHz and max voltage of 45mv pk-pk from DC-20MHz at a fixed temperature on the package. For tester measurement V<sub>DDQ</sub> = V<sub>DD2</sub> is assumed. - NOTE 12 Input slew rate over VdIVW Mask centered at Vcent\_DQ(pin\_mid). - NOTE 13 Rx mask defined for a one pin toggling with other DQ signals in a steady state. - NOTE 14 VIHL\_AC does not have to be met when no transitions are occurring. - NOTE 15 The same voltage and temperature are applied to tDQS2DQ\_rank2rank. NOTE 16 tDQS2DQ\_rank2rank parameter is applied to multi-ranks per byte lane within a package consisting of the same design dies. - NOTE 17 tDQS2DQ\_rabk2rank support was added to JESD209-4B, some older devices designed to support JESD209-4 and JESD209-4A may not support this parameter. Refer to vendor datasheet. - NOTE 18 Unit UI = tCK(avg)min/2 ### ORDERING INFORMATION - Valid Part Numbers ### ORDERING INFORMATION, 64Mb x 32 LPDDR4 Industrial Range: Tc = -40°C to +95°C | Clock | Speed Grade | Order Part No. | Package | |----------|-------------|----------------------|-------------------------------------------------| | 1600 MHz | -062 | IS43LQ32640A-062BLI | 200-ball FBGA, 0.85mm max. thickness, Lead-free | | | | IS43LQ32640A-062TBLI | 200-ball FBGA, 1.1mm max. thickness, Lead-free | Automotive, A1 Range: Tc = -40°C to +95°C | Clock | Speed Grade | Order Part No. | Package | |----------|-------------|-----------------------|-------------------------------------------------| | 1600 MHz | -062 | IS46LQ32640A-062BLA1 | 200-ball FBGA, 0.85mm max. thickness, Lead-free | | | -002 | IS46LQ32640A-062TBLA1 | 200-ball FBGA, 1.1mm max. thickness, Lead-free | Automotive, A2 Range: Tc = -40°C to +105°C | Clock | Speed Grade | Order Part No. | Package | |---------------|----------------------|-------------------------------------------------|------------------------------------------------| | 1600 MHz -062 | IS46LQ32640A-062BLA2 | 200-ball FBGA, 0.85mm max. thickness, Lead-free | | | | -002 | IS46LQ32640A-062TBLA2 | 200-ball FBGA, 1.1mm max. thickness, Lead-free | Automotive, A3 Range: Tc = -40°C to +125°C | Clock | Speed Grade | Order Part No. | Package | |--------------|-------------|-----------------------|-------------------------------------------------| | 1600 M⊔- | 00 MHz -062 | IS46LQ32640A-062BLA3 | 200-ball FBGA, 0.85mm max. thickness, Lead-free | | 1000 IVII IZ | | IS46LQ32640A-062TBLA3 | 200-ball FBGA, 1.1mm max. thickness, Lead-free | ### ORDERING INFORMATION, 64Mb x 32 LPDDR4X Industrial Range: Tc = -40°C to +95°C | Clock | Speed Grade | Order Part No. | Package | |---------------|-----------------------|------------------------------------------------|-------------------------------------------------| | 1600 MHz -062 | 062 | IS43LQ32640AL-062BLI | 200-ball FBGA, 0.85mm max. thickness, Lead-free | | | IS43LQ32640AL-062TBLI | 200-ball FBGA, 1.1mm max. thickness, Lead-free | | Automotive, A1 Range: Tc = -40°C to +95°C | Clock | Speed Grade | Order Part No. | Package | |----------|-------------|------------------------|-------------------------------------------------| | 1600 MHz | 062 | IS46LQ32640AL-062BLA1 | 200-ball FBGA, 0.85mm max. thickness, Lead-free | | | -062 | IS46LQ32640AL-062TBLA1 | 200-ball FBGA, 1.1mm max. thickness, Lead-free | Automotive, A2 Range: Tc = -40°C to +105°C | Clock | Speed Grade | Order Part No. | Package | |---------------|-------------|------------------------|-------------------------------------------------| | 1600 MHz -062 | 062 | IS46LQ32640AL-062BLA2 | 200-ball FBGA, 0.85mm max. thickness, Lead-free | | | -002 | IS46LQ32640AL-062TBLA2 | 200-ball FBGA, 1.1mm max. thickness, Lead-free | Automotive, A3 Range: Tc = -40°C to +125°C | Clock | Speed Grade | Order Part No. | Package | |--------------|-------------|------------------------|-------------------------------------------------| | 1600 MHz | -062 | IS46LQ32640AL-062BLA3 | 200-ball FBGA, 0.85mm max. thickness, Lead-free | | 1000 IVII IZ | | IS46LQ32640AL-062TBLA3 | 200-ball FBGA, 1.1mm max. thickness, Lead-free | # **PACKAGE INFORMATION: 200-ball FBGA**