SHUTDOWNE

BYPASS□

IN+□

IN-□

3

SLOS229D - NOVEMBER1998 - REVISED MAY 2003

 $\square$   $\vee_{\cap^{-}}$ 

 $\square$  GND

∇o+

 $V_{DD}$ 

D OR DGN PACKAGE (TOP VIEW)

- Fully Specified for 3.3-V and 5-V Operation
- Wide Power Supply Compatibility 2.5 V – 5.5 V
- Output Power for  $R_L = 8 \Omega$ 
  - 700 mW at  $V_{DD} = 5$  V, BTL
  - $250 \text{ mW at V}_{DD} = 3.3 \text{ V, BTL}$
- Ultralow Quiescent Current in Shutdown Mode . . . 1.5 nA
- Thermal and Short-Circuit Protection
- Surface-Mount Packaging
  - SOIC
  - PowerPAD™ MSOP

# description

The TPA701 is a bridge-tied load (BTL) audio power amplifier developed especially for low-voltage applications where internal speakers are required. Operating with a 3.3-V supply, the TPA701 can deliver 250-mW of continuous power into a BTL 8- $\Omega$  load at less than 0.6% THD+N throughout voice band frequencies. Although this device is characterized out to 20 kHz, its operation was optimized for narrower band applications such as wireless communications. The BTL configuration eliminates the need for external coupling capacitors on the output in most applications, which is particularly important for small battery-powered equipment. This device features a shutdown mode for power-sensitive applications with a supply current of 1.5 nA during shutdown. The TPA701 is available in an 8-pin SOIC surface-mount package and the surface-mount PowerPAD MSOP, which reduces board space by 50% and height by 40%.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.



#### **AVAILABLE OPTIONS**

|               | PACKAGED                          | моор                       |                       |
|---------------|-----------------------------------|----------------------------|-----------------------|
| TA            | SMALL OUTLINE <sup>†</sup><br>(D) | MSOP <sup>‡</sup><br>(DGN) | MSOP<br>SYMBOLIZATION |
| -40°C to 85°C | TPA701D                           | TPA701DGN                  | ABA                   |

<sup>†</sup> In the SOIC package, the maximum RMS output power is thermally limited to 350 mW; 700 mW peaks can be driven, as long as the RMS value is less than 350 mW.

#### **Terminal Functions**

| TERMINA          | AL  |     | DECODIFICAL                                                                                                                                                                                 |
|------------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME             | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                 |
| BYPASS           | 2   | I   | BYPASS is the tap to the voltage divider for internal mid-supply bias. This terminal should be connected to a $0.1$ - $\mu$ F to $2.2$ - $\mu$ F capacitor when used as an audio amplifier. |
| GND              | 7   |     | GND is the ground connection.                                                                                                                                                               |
| IN-              | 4   | I   | IN – is the inverting input. IN – is typically used as the audio input terminal.                                                                                                            |
| IN+              | 3   | I   | IN+ is the noninverting input. IN+ is typically tied to the BYPASS terminal.                                                                                                                |
| SHUTDOWN         | 1   | I   | SHUTDOWN places the entire device in shutdown mode when held high (I <sub>DD</sub> = 1.5 nA).                                                                                               |
| $V_{DD}$         | 6   |     | V <sub>DD</sub> is the supply voltage terminal.                                                                                                                                             |
| V <sub>O</sub> + | 5   | 0   | V <sub>O</sub> + is the positive BTL output.                                                                                                                                                |
| VO-              | 8   | 0   | VO- is the negative BTL output.                                                                                                                                                             |

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§

| Supply voltage, V <sub>DD</sub>                           | 6 V                                               |
|-----------------------------------------------------------|---------------------------------------------------|
| Input voltage, V <sub>I</sub>                             | 0.3 V to V <sub>DD</sub> +0.3 V                   |
| Continuous total power dissipation                        | internally limited (see Dissipation Rating Table) |
| Operating free-air temperature range, T <sub>A</sub>      | –40°C to 85°C                                     |
| Operating junction temperature range, T <sub>J</sub>      | 40°C to 150°C                                     |
| Storage temperature range, T <sub>stq</sub>               | –65°C to 150°C                                    |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seco | nds 260°C                                         |

<sup>§</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{\scriptsize A}} \leq 25^{\circ} \mbox{\scriptsize C}$ | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|-----------------------------------------------------------------|-----------------|-----------------------|-----------------------|
| D       | 725 mW                                                          | 5.8 mW/°C       | 464 mW                | 377 mW                |
| DGN     | 2.14 W¶                                                         | 17.1 mW/°C      | 1.37 W                | 1.11 W                |

<sup>¶</sup> Please see the Texas Instruments document, PowerPAD Thermally Enhanced Package Application Report (literature number SLMA002), for more information on the PowerPAD package. The thermal data was measured on a PCB layout based on the information in the section entitled Texas Instruments Recommended Board for PowerPAD on page 33 of the before mentioned document.



<sup>&</sup>lt;sup>‡</sup>The D and DGN packages are available taped and reeled. To order a taped and reeled part, add the suffix R to the part number (e.g., TPA701DR).

# recommended operating conditions

|                                    |                  | MIN                 | MAX                 | UNIT |
|------------------------------------|------------------|---------------------|---------------------|------|
| Supply voltage, V <sub>DD</sub>    |                  | 2.5                 | 5.5                 | V    |
| High-level voltage, VIH            | SHUTDOWN         | 0.9 V <sub>DD</sub> |                     | V    |
| Low-level voltage, V <sub>IL</sub> | SHUTDOWN         |                     | 0.1 V <sub>DD</sub> | V    |
| Operating free-air temperature     | , T <sub>A</sub> | <br>-40             | 85                  | °C   |

# electrical characteristics at specified free-air temperature, $V_{DD}$ = 3.3 V, $T_A$ = 25°C (unless otherwise noted)

| PARAMETER           |                                                 | TEST CONDITIONS                                            | MIN | TYP  | MAX  | UNIT |
|---------------------|-------------------------------------------------|------------------------------------------------------------|-----|------|------|------|
| IVool               | Output offset voltage (measured differentially) | SHUTDOWN = 0 V, $R_L = 8 \Omega$ , $R_F = 10 k\Omega$      | ,   |      | 20   | mV   |
| PSRR                | Power supply rejection ratio                    | V <sub>DD</sub> = 3.2 V to 3.4 V                           |     | 85   |      | dB   |
| I <sub>DD</sub>     | Supply current                                  | SHUTDOWN = 0 V, $R_F = 10 \text{ k}\Omega$                 |     | 1.25 | 2.5  | mA   |
| I <sub>DD(SD)</sub> | Supply current, shutdown mode (see Figure 4)    | SHUTDOWN = $V_{DD}$ , $R_F = 10 \text{ k}\Omega$           |     | 1.5  | 1000 | nA   |
| Iнн                 | High-level input current                        | SHUTDOWN, V <sub>DD</sub> = 3.3 V, V <sub>I</sub> = 3.3 V  |     |      | 1    | μΑ   |
| I <sub>I</sub> L    | Low-level input current                         | SHUTDOWN, $V_{DD} = 3.3 \text{ V}$ , $V_{I} = 0 \text{ V}$ |     |      | 1    | μΑ   |

# operating characteristics, V<sub>DD</sub> = 3.3 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 8 $\Omega$

| PARAMETER      |                                      | TEST CONDITIONS                                   |                        |               | MIN | TYP   | MAX | UNIT    |
|----------------|--------------------------------------|---------------------------------------------------|------------------------|---------------|-----|-------|-----|---------|
| PO             | Output power, see Note 1             | THD = 0.2%,                                       | See Figure 9           |               |     | 250   |     | mW      |
| THD + N        | Total harmonic distortion plus noise | $A_V = -2 \text{ V/V},$<br>$P_O = 250 \text{ mW}$ | f = 200 Hz to 4 kHz,   | See Figure 7, |     | 0.55% |     |         |
| ВОМ            | Maximum output power bandwidth       | $A_{V} = -2 \text{ V/V},$                         | THD = 2%,              | See Figure 7  |     | 20    |     | kHz     |
| B <sub>1</sub> | Unity-gain bandwidth                 | Open loop,                                        | See Figure 15          |               |     | 1.4   |     | MHz     |
|                | Supply ripple rejection ratio        | f = 1 kHz,                                        | C <sub>B</sub> = 1 μF, | See Figure 2  | ,   | 79    |     | dB      |
| Vn             | Noise output voltage                 | $A_V = -1 V/V$ ,                                  | $C_B = 0.1 \mu F$ ,    | See Figure 19 |     | 17    |     | μV(rms) |

NOTE 1: Output power is measured at the output terminals of the device at f = 1 kHz.

# electrical characteristics at specified free-air temperature, $V_{DD}$ = 5 V, $T_A$ = 25°C (unless otherwise noted)

| PARAMETER        |                                                 | TEST CONDITIONS                                            | MIN | TYP  | MAX  | UNIT |
|------------------|-------------------------------------------------|------------------------------------------------------------|-----|------|------|------|
| IVool            | Output offset voltage (measured differentially) | SHUTDOWN = 0 V, $R_L = 8 \Omega$ , $R_F = 10 k\Omega$      |     |      | 20   | mV   |
| PSRR             | Power supply rejection ratio                    | V <sub>DD</sub> = 4.9 V to 5.1 V                           |     | 78   |      | dB   |
| I <sub>DD</sub>  | Supply current                                  | SHUTDOWN = 0 V, $R_F = 10 \text{ k}\Omega$                 |     | 1.25 | 2.5  | mA   |
| IDD(SD)          | Supply current, shutdown mode (see Figure 4)    | SHUTDOWN = $V_{DD}$ , $R_F = 10 \text{ k}\Omega$           |     | 5    | 1500 | nA   |
| ШН               | High-level input current                        | SHUTDOWN, $V_{DD} = 5.5 \text{ V}$ , $V_{I} = V_{DD}$      | ,   |      | 1    | μΑ   |
| I <sub>I</sub> L | Low-level input current                         | SHUTDOWN, $V_{DD} = 5.5 \text{ V}$ , $V_{I} = 0 \text{ V}$ |     |      | 1    | μΑ   |

# operating characteristics, V<sub>DD</sub> = 5 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 8 $\Omega$

| PARAMETER       |                                      | TEST CONDITIONS                                   |                      |                | MIN | TYP  | MAX | UNIT    |
|-----------------|--------------------------------------|---------------------------------------------------|----------------------|----------------|-----|------|-----|---------|
| PO              | Output power                         | THD = $0.5\%$ ,                                   | See Figure 13        |                |     | 700† |     | mW      |
| THD + N         | Total harmonic distortion plus noise | $A_V = -2 \text{ V/V},$<br>$P_O = 700 \text{ mW}$ | f = 200 Hz to 4 kHz, | See Figure 11, |     | 0.5% |     |         |
| B <sub>OM</sub> | Maximum output power bandwidth       | $A_{V} = -2 \text{ V/V},$                         | THD = 2%,            | See Figure 11  |     | 20   |     | kHz     |
| B <sub>1</sub>  | Unity-gain bandwidth                 | Open loop,                                        | See Figure 16        |                |     | 1.4  |     | MHz     |
|                 | Supply ripple rejection ratio        | f = 1 kHz,                                        | $C_B = 1 \mu F$ ,    | See Figure 2   |     | 80   |     | dB      |
| Vn              | Noise output voltage                 | $A_{V} = -1 \text{ V/V},$                         | $C_B = 0.1 \mu F$ ,  | See Figure 20  |     | 17   |     | μV(rms) |

<sup>†</sup> The DGN package, properly mounted, can conduct 700 mW RMS power continuously. The D package, can only conduct 350 mW RMS power continuously, with peaks to 700 mW.

# PARAMETER MEASUREMENT INFORMATION



Figure 1. BTL Mode Test Circuit

# **Table of Graphs**

|                 |                                      |                    | FIGURE        |
|-----------------|--------------------------------------|--------------------|---------------|
|                 | Supply ripple rejection ratio        | vs Frequency       | 2             |
| I <sub>DD</sub> | Supply current                       | vs Supply voltage  | 3, 4          |
| 5               | Outroot a success                    | vs Supply voltage  | 5             |
| PO              | Output power                         | vs Load resistance | 6             |
|                 | Total harmonia distantian plus paisa | vs Frequency       | 7, 8, 11, 12  |
| THD+N           | Total harmonic distortion plus noise | vs Output power    | 9, 10, 13, 14 |
|                 | Open loop gain and phase             | vs Frequency       | 15, 16        |
|                 | Closed loop gain and phase           | vs Frequency       | 17, 18        |
| V <sub>n</sub>  | Output noise voltage                 | vs Frequency       | 19, 20        |
| $P_{D}$         | Power dissipation                    | vs Output power    | 21, 22        |









Figure 6

### TOTAL HARMONIC DISTORTION PLUS NOISE



# TOTAL HARMONIC DISTORTION PLUS NOISE vs





# TOTAL HARMONIC DISTORTION PLUS NOISE



#### TOTAL HARMONIC DISTORTION PLUS NOISE



Figure 11

#### TOTAL HARMONIC DISTORTION PLUS NOISE



#### TOTAL HARMONIC DISTORTION PLUS NOISE



TOTAL HARMONIC DISTORTION PLUS NOISE



#### **OPEN-LOOP GAIN AND PHASE**



Figure 15

#### **OPEN-LOOP GAIN AND PHASE**



Figure 16

#### **CLOSED-LOOP GAIN AND PHASE**



Figure 17

#### **CLOSED-LOOP GAIN AND PHASE**



Figure 18





#### bridged-tied load

Figure 23 shows a linear audio power amplifier (APA) in a BTL configuration. The TPA701 BTL amplifier consists of two linear amplifiers driving both ends of the load. There are several potential benefits to this differential drive configuration but initially consider power to the load. The differential drive to the speaker means that as one side is slewing up, the other side is slewing down, and vice versa. This, in effect, doubles the voltage swing on the load as compared to a ground referenced load. Plugging  $2 \times V_{O(PP)}$  into the power equation, where voltage is squared, yields  $4 \times$  the output power from the same supply rail and load impedance (see equation 1).

$$V_{(rms)} = \frac{V_{O(PP)}}{2\sqrt{2}}$$

$$Power = \frac{V_{(rms)}^{2}}{R_{L}}$$

$$V_{DD}$$

$$V_{DD$$

Figure 23. Bridge-Tied Load Configuration

In a typical portable handheld equipment sound channel operating at 3.3 V, bridging raises the power into an 8- $\Omega$  speaker from a singled-ended (SE, ground reference) limit of 62.5 mW to 250 mW. In sound power that is a 6-dB improvement, which is loudness that can be heard. In addition to increased power, there are frequency response concerns. Consider the single-supply SE configuration shown in Figure 24. A coupling capacitor is required to block the dc offset voltage from reaching the load. These capacitors can be quite large (approximately 33  $\mu$ F to 1000  $\mu$ F) so they tend to be expensive, heavy, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance of the system. This frequency-limiting effect is due to the high pass filter network created with the speaker impedance and the coupling capacitance and is calculated with equation 2.

$$f_{C} = \frac{1}{2\pi R_{L} C_{C}} \tag{2}$$



#### bridged-tied load (continued)

For example, a  $68-\mu$ F capacitor with an  $8-\Omega$  speaker would attenuate low frequencies below 293 Hz. The BTL configuration cancels the dc offsets, which eliminates the need for the blocking capacitors. Low-frequency performance is then limited only by the input network and speaker response. Cost and PCB space are also minimized by eliminating the bulky coupling capacitor.



Figure 24. Single-Ended Configuration and Frequency Response

Increasing power to the load does carry a penalty of increased internal power dissipation. The increased dissipation is understandable considering that the BTL configuration produces 4× the output power of a SE configuration. Internal dissipation versus output power is discussed further in the *thermal considerations* section.

### BTL amplifier efficiency

Linear amplifiers are inefficient. The primary cause of these inefficiencies is voltage drop across the output stage transistors. There are two components of the internal voltage drop. One is the headroom or dc voltage drop that varies inversely to output power. The second component is due to the sinewave nature of the output. The total voltage drop can be calculated by subtracting the RMS value of the output voltage from  $V_{DD}$ . The internal voltage drop multiplied by the RMS value of the supply current,  $I_{DD}$ rms, determines the internal power dissipation of the amplifier.

An easy-to-use equation to calculate efficiency starts out being equal to the ratio of power from the power supply to the power delivered to the load. To accurately calculate the RMS values of power in the load and in the amplifier, the current and voltage waveform shapes must first be understood (see Figure 25).



Figure 25. Voltage and Current Waveforms for BTL Amplifiers

### BTL amplifier efficiency (continued)

Although the voltages and currents for SE and BTL are sinusoidal in the load, currents from the supply are very different between SE and BTL configurations. In an SE application the current waveform is a half-wave rectified shape, whereas in BTL it is a full-wave rectified waveform. This means RMS conversion factors are different. Keep in mind that for most of the waveform both the push and pull transistors are not on at the same time, which supports the fact that each amplifier in the BTL device only draws current from the supply for half the waveform. The following equations are the basis for calculating amplifier efficiency.

Efficiency = 
$$\frac{P_L}{P_{SUP}}$$
 (3) where 
$$P_L = \frac{V_L rms^2}{R_L} = \frac{V_p^2}{2R_L}$$
 
$$V_L rms = \frac{V_P}{\sqrt{2}}$$
 
$$P_{SUP} = V_{DD} I_{DD} rms = \frac{V_{DD} 2V_P}{\pi R_L}$$
 
$$I_{DD} rms = \frac{2V_P}{\pi R_L}$$

Efficiency of a BTL configuration 
$$=\frac{\pi V_P}{4V_{DD}}=\frac{\pi \left(2 P_L R_L\right)^{1/2}}{4V_{DD}}$$
 (4)

Table 1 employs equation 4 to calculate efficiencies for three different output power levels. The efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased, resulting in a nearly flat internal power dissipation over the normal operating range. The internal dissipation at full output power is less than in the half-power range. Calculating the efficiency for a specific system is the key to proper power supply design.

Table 1. Efficiency Vs Output Power in 3.3-V 8- $\Omega$  BTL Systems

| OUTPUT POWER<br>(W) | EFFICIENCY<br>(%) | PEAK VOLTAGE<br>(V) | INTERNAL<br>DISSIPATION<br>(W) |
|---------------------|-------------------|---------------------|--------------------------------|
| 0.125               | 33.6              | 1.41                | 0.26                           |
| 0.25                | 47.6              | 2.00                | 0.29                           |
| 0.375               | 58.3              | 2.45†               | 0.28                           |

<sup>†</sup> High-peak voltage values cause the THD to increase.

A final point to remember about linear amplifiers (either SE or BTL) is how to manipulate the terms in the efficiency equation to utmost advantage when possible. In equation 4,  $V_{DD}$  is in the denominator. This indicates that as  $V_{DD}$  goes down, efficiency goes up.



#### application schematic

Figure 26 is a schematic diagram of a typical handheld audio application circuit, configured for a gain of -10 V/V.



Figure 26. TPA701 Application Circuit

The following sections discuss the selection of the components used in Figure 26.

#### component selection

#### gain setting resistors, RF and RI

The gain for each audio input of the TPA701 is set by resistors R<sub>F</sub> and R<sub>I</sub> according to equation 5 for BTL mode.

BTL gain = 
$$-2\left(\frac{R_F}{R_I}\right)$$
 (5)

BTL mode operation brings about the factor 2 in the gain equation due to the inverting amplifier mirroring the voltage swing across the load. Given that the TPA701 is a MOS amplifier, the input impedance is very high; consequently input leakage currents are not generally a concern, although noise in the circuit increases as the value of  $R_{\text{F}}$  increases. In addition, a certain range of  $R_{\text{F}}$  values is required for proper start-up operation of the amplifier. Taken together, it is recommended that the effective impedance seen by the inverting node of the amplifier be set between 5  $k\Omega$  and 20  $k\Omega$ . The effective impedance is calculated in equation 6.

Effective impedance = 
$$\frac{R_F R_I}{R_F + R_I}$$
 (6)

#### component selection (continued)

As an example consider an input resistance of 10 k $\Omega$  and a feedback resistor of 50 k $\Omega$ . The BTL gain of the amplifier would be -10 V/V and the effective impedance at the inverting terminal would be  $8.3 \text{ k}\Omega$ , which is well within the recommended range.

For high performance applications, metal film resistors are recommended because they tend to have lower noise levels than carbon resistors. For values of  $R_F$  above 50  $k\Omega$ , the amplifier tends to become unstable due to a pole formed from R<sub>F</sub> and the inherent input capacitance of the MOS input structure. For this reason, a small compensation capacitor of approximately 5 pF should be placed in parallel with RF when RF is greater than 50 k $\Omega$ . This, in effect, creates a low pass filter network with the cutoff frequency defined in equation 7.



For example, if  $R_F$  is 100 k $\Omega$  and  $C_F$  is 5 pF, then  $f_{CO}$  is 318 kHz, which is well outside of audio range.

#### input capacitor, CI

In the typical application an input capacitor, C<sub>I</sub>, is required to allow the amplifier to bias the input signal to the proper dc level for optimum operation. In this case, C<sub>I</sub> and R<sub>I</sub> form a high-pass filter with the corner frequency determined in equation 8.



(8)

The value of C<sub>1</sub> is important to consider as it directly affects the bass (low frequency) performance of the circuit. Consider the example where R<sub>I</sub> is 10 kΩ and the specification calls for a flat bass response down to 40 Hz. Equation 8 is reconfigured as equation 9.

$$C_{I} = \frac{1}{2\pi R_{I} f_{C}} \tag{9}$$



#### component selection (continued)

In this example,  $C_I$  is 0.40  $\mu$ F, so one would likely choose a value in the range of 0.47  $\mu$ F to 1  $\mu$ F. A further consideration for this capacitor is the leakage path from the input source through the input network ( $R_I$ ,  $C_I$ ) and the feedback resistor ( $R_F$ ) to the load. This leakage current creates a dc offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications, as the dc level there is held at  $V_{DD}/2$ , which is likely higher than the source dc level. It is important to confirm the capacitor polarity in the application.

#### power supply decoupling, CS

The TPA701 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. The optimum decoupling is achieved by using two capacitors of different types that target different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F placed as close as possible to the device  $V_{DD}$  lead works best. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10  $\mu$ F or greater placed near the audio power amplifier is recommended.

#### midrail bypass capacitor, CB

The midrail bypass capacitor,  $C_B$ , is the most critical capacitor and serves several important functions. During start-up or recovery from shutdown mode,  $C_B$  determines the rate at which the amplifier starts up. The second function is to reduce noise produced by the power supply caused by coupling into the output drive signal. This noise is from the midrail generation circuit internal to the amplifier, which appears as degraded PSRR and THD + N. The capacitor is fed from a 250-k $\Omega$  source inside the amplifier. To keep the start-up pop as low as possible, the relationship shown in equation 10 should be maintained. This insures the input capacitor is fully charged before the bypass capacitor is fully charged and the amplifier starts up.

$$\frac{10}{\left(C_{\mathsf{B}} \times 250 \,\mathrm{k}\Omega\right)} \le \frac{1}{\left(\mathsf{R}_{\mathsf{F}} + \mathsf{R}_{\mathsf{I}}\right) \,C_{\mathsf{I}}} \tag{10}$$

As an example, consider a circuit where  $C_B$  is 2.2  $\mu$ F,  $C_I$  is 0.47  $\mu$ F,  $R_F$  is 50  $k\Omega$ , and  $R_I$  is 10  $k\Omega$ . Inserting these values into the equation 10 we get:

$$18.2 \le 35.5$$

which satisfies the rule. Bypass capacitor,  $C_B$ , values of  $0.1\,\mu\text{F}$  to  $2.2\,\mu\text{F}$  ceramic or tantalum low-ESR capacitors are recommended for the best THD and noise performance.

#### using low-ESR capacitors

Low-ESR capacitors are recommended throughout this applications section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance, the more the real capacitor behaves like an ideal capacitor.



#### 5-V versus 3.3-V operation

The TPA701 operates over a supply range of 2.5 V to 5.5 V. This data sheet provides full specifications for 5-V and 3.3-V operation, as these are considered to be the two most common standard voltages. There are no special considerations for 3.3-V versus 5-V operation with respect to supply bypassing, gain setting, or stability. The most important consideration is that of output power. Each amplifier in TPA701 can produce a maximum voltage swing of  $V_{DD} - 1$  V. This means, for 3.3-V operation, clipping starts to occur when  $V_{O(PP)} = 2.3$  V as opposed to  $V_{O(PP)} = 4$  V at 5 V. The reduced voltage swing subsequently reduces maximum output power into an 8- $\Omega$  load before distortion becomes significant.

Operation from 3.3-V supplies, as can be shown from the efficiency formula in equation 4, consumes approximately two-thirds the supply power of operation from 5-V supplies for a given output-power level.

#### headroom and thermal considerations

Linear power amplifiers dissipate a significant amount of heat in the package under normal operating conditions. A typical music CD requires 12 dB to 15 dB of dynamic headroom to pass the loudest portions without distortion as compared with the average power output. From the TPA701 data sheet, one can see that when the TPA701 is operating from a 5-V supply into a  $8-\Omega$  speaker that 700 mW peaks are available. Converting watts to dB:

$$P_{dB} = 10 Log \frac{P_W}{P_{ref}} = 10 Log \frac{700 \text{ mW}}{1W} = -1.5 \text{ dB}$$

Subtracting the headroom restriction to obtain the average listening level without distortion yields:

-1.5 dB - 15 dB = -16.5 (15 dB headroom)

-1.5 dB - 12 dB = -13.5 (12 dB headroom)

-1.5 dB - 9 dB = -10.5 (9 dB headroom)

-1.5 dB - 6 dB = -7.5 (6 dB headroom)

-1.5 dB - 3 dB = -4.5 (3 dB headroom)

Converting dB back into watts:

 $P_W = 10^{PdB/10} x P_{ref}$ 

= 22 mW (15 dB headroom)

= 44 mW (12 dB headroom)

= 88 mW (9 dB headroom)

= 175 mW (6 dB headroom)

= 350 mW (3 dB headroom)



#### **APPLICATION INFORMATION**

### headroom and thermal considerations (continued)

This is valuable information to consider when attempting to estimate the heat dissipation requirements for the amplifier system. Comparing the absolute worst case, which is 700 mW of continuous power output with 0 dB of headroom, against 12 dB and 15 dB applications drastically affects maximum ambient temperature ratings for the system. Using the power dissipation curves for a 5-V, 8- $\Omega$  system, the internal dissipation in the TPA701 and maximum ambient temperatures is shown in Table 2.

Table 2. TPA701 Power Rating, 5-V, 8-Ω, BTL

| PEAK OUTPUT   | AVERAGE OUTPUT | POWER               | D PACKAGE<br>(SOIC)            | DGN PACKAGE<br>(MSOP)          |
|---------------|----------------|---------------------|--------------------------------|--------------------------------|
| POWER<br>(mW) | POWER          | DISSIPATION<br>(mW) | MAXIMUM AMBIENT<br>TEMPERATURE | MAXIMUM AMBIENT<br>TEMPERATURE |
| 700           | 700 mW         | 675                 | 34°C                           | 110°C                          |
| 700           | 350 mW (3 dB)  | 595                 | 47°C                           | 115°C                          |
| 700           | 176 mW (6 dB)  | 475                 | 68°C                           | 122°C                          |
| 700           | 88 mW (9 dB)   | 350                 | 89°C                           | 125°C                          |
| 700           | 44 mW (12 dB)  | 225                 | 111°C                          | 125°C                          |

Table 2 shows that the TPA701 can be used to its full 700-mW rating without any heat sinking in still air up to 110°C and 34°C for the DGN package (MSOP) and D package (SOIC) respectively.

www.ti.com 13-Aug-2021

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPA701D          | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 701                     | Samples |
| TPA701DGN        | ACTIVE | HVSSOP       | DGN                | 8    | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ABA                     | Samples |
| TPA701DGNG4      | ACTIVE | HVSSOP       | DGN                | 8    | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ABA                     | Samples |
| TPA701DGNR       | ACTIVE | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ABA                     | Samples |
| TPA701DR         | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 701                     | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Aug-2021

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Г | P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| an annoncione are norminar |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPA701DGNR                 | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPA701DR                   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA701DGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPA701DR   | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device  | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPA701D | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |

# **PACKAGE OUTLINE**

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated