# **S25FL1-K**

**S25FL116K — 16 Mbit (2 Mbyte) S25FL132K — 32 Mbit (4 Mbyte) S25FL164K — 64 Mbit (8 Mbyte) CMOS 3.0-Volt Flash Non-Volatile Memory Serial Peripheral Interface (SPI) with Multi-I/O Industrial and Extended Temperature**

**Data Sheet**



**Notice to Readers:** This document states the current technical specifications regarding the Spansion product(s) described herein. Each product described herein may be designated as Advance Information, Preliminary, or Full Production. See [Notice On Data Sheet Designations](#page-1-0) for definitions.



## <span id="page-1-0"></span>**Notice On Data Sheet Designations**

Spansion Inc. issues data sheets with Advance Information or Preliminary designations to advise readers of product information or intended specifications throughout the product life cycle, including development, qualification, initial production, and full production. In all cases, however, readers are encouraged to verify that they have the latest information before finalizing their design. The following descriptions of Spansion data sheet designations are presented here to highlight their presence and definitions.

#### **Advance Information**

The Advance Information designation indicates that Spansion Inc. is developing one or more specific products, but has not committed any design to production. Information presented in a document with this designation is likely to change, and in some cases, development on the product may discontinue. Spansion Inc. therefore places the following conditions upon Advance Information content:

"This document contains information on one or more products under development at Spansion Inc. The information is intended to help you evaluate this product. Do not design in this product without contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed product without notice."

#### **Preliminary**

The Preliminary designation indicates that the product development has progressed such that a commitment to production has taken place. This designation covers several aspects of the product life cycle, including product qualification, initial production, and the subsequent phases in the manufacturing process that occur before full production is achieved. Changes to the technical specifications presented in a Preliminary document should be expected while keeping these aspects of production under consideration. Spansion places the following conditions upon Preliminary content:

"This document states the current technical specifications regarding the Spansion product(s) described herein. The Preliminary status of this document indicates that product qualification has been completed, and that initial production has begun. Due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifications due to changes in technical specifications."

#### **Combination**

Some data sheets contain a combination of products with different designations (Advance Information, Preliminary, or Full Production). This type of document distinguishes these products and their designations wherever necessary, typically on the first page, the ordering information page, and pages with the DC Characteristics table and the AC Erase and Program table (in the table notes). The disclaimer on the first page refers the reader to the notice on this page.

#### **Full Production (No Designation on Document)**

When a product has been in production for a period of time such that no changes or only nominal changes are expected, the Preliminary designation is removed from the data sheet. Nominal changes may include those affecting the number of ordering part numbers available, such as the addition or deletion of a speed option, temperature range, package type, or  $V_{1O}$  range. Changes may also include those needed to clarify a description or to correct a typographical error or incorrect specification. Spansion Inc. applies the following conditions to documents in this category:

"This document states the current technical specifications regarding the Spansion product(s) described herein. Spansion Inc. deems the products to have been in sufficient production volume such that subsequent versions of this document are not expected to change. However, typographical or specification corrections, or modifications to the valid combinations offered may occur."

Questions regarding these document designations may be directed to your local sales office.

# **S25FL1-K**

**S25FL116K — 16 Mbit (2 Mbyte) S25FL132K — 32 Mbit (4 Mbyte) S25FL164K — 64 Mbit (8 Mbyte)**

**CMOS 3.0-Volt Flash Non-Volatile Memory Serial Peripheral Interface (SPI) with Multi-I/O Industrial and Extended Temperature**

#### **Data Sheet**

## <span id="page-2-0"></span>**Features**

#### **Serial Peripheral Interface (SPI)**

- SPI Clock polarity and phase modes 0 and 3
- Command subset and footprint compatible with S25FL-K
- **Read**
	- Normal Read (Serial):
		- 50 MHz clock rate (-40°C to +85°C/105°C)
		- $-$  45 MHz clock rate (-40 $^{\circ}$ C to +125 $^{\circ}$ C)
	- Fast Read (Serial):
		- $-108$  MHz clock rate (-40 $^{\circ}$ C to +85 $^{\circ}$ C/105 $^{\circ}$ C)
		- $-$  97 MHz clock rate (-40 $^{\circ}$ C to +125 $^{\circ}$ C)
	- Dual Read:
		- $-$  108 MHz clock rate (-40°C to +85°C/105°C)
		- $-$  97 MHz clock rate (-40 $^{\circ}$ C to +125 $^{\circ}$ C)
	- Quad Read:
		- $-$  108 MHz clock rate (-40°C to +85°C/105°C)
		- 97 MHz clock rate for S25FL164K (-40°C to +125°C)
	- 54 MB/s maximum continuous data transfer rate
	- (-40°C to +85°C/105°C)
	- Efficient Execute-In-Place (XIP)
	- Continuous and wrapped read modes
	- Serial Flash Discoverable Parameters (SFDP)
- **Program**
	- Serial-input Page Program (up to 256 bytes)
	- Program Suspend and Resume
- **Erase**
	- Uniform sector erase (4 kB)
	- Uniform block erase (64 kB)
	- Chip erase
	- Erase Suspend and Resume
- **Cycling Endurance**
	- 100K Program-Erase cycles on any sector, minimum
- Data Retention
	- 20-year data retention, typical

#### **Security**

- Three 256-byte Security Registers with OTP protection
- Low supply voltage protection of the entire memory
- Pointer-based security protection feature (**S25FL132K and S25FL164K**)
- Top / Bottom relative Block Protection Range, 4 kB to all of memory
- 8-Byte Unique ID for each device
- Non-volatile Status Register bits control protection modes
	- Software command protection
	- Hardware input signal protection
	- Lock-Down until power cycle protection
	- OTP protection of security registers
- **90 nm Floating Gate Technology**

#### **Single Supply Voltage**

- 2.7V to 3.6V (Industrial and Automotive temperature range)
- 2.6V to 3.6V (Extended temperature range)

#### **Temperature Ranges**

- Industrial (-40°C to +85°C)
- Automotive (-40°C to +105°C)
- Extended (-40°C to +125°C)
- Package Options

#### **– S25FL116K / S25FL132K**

- 8-lead SOIC (150 mil) SOA008
- 8-lead SOIC (208 mil) SOC008
- 8-contact WSON 5 mm x 6 mm WND008
- 24-ball BGA 6 mm x 8 mm FAB024 and FAC024
- KGD / KGW
- **S25FL164K**
	- 8-lead SOIC (208 mil) SOC008
	- 16-lead SOIC (300 mil) SO3016
	- 8-contact WSON 5 mm x 6 mm WND008
	- 24-ball BGA 6 mm x 8 mm FAB024 and FAC024
	- KGD / KGW

**Publication Number** S25FL1-K\_00 **Revision** 03 **Issue Date** December 4, 2014

This document states the current technical specifications regarding the Spansion product(s) described herein. Spansion Inc. deems the products to have been in sufficient production volume such that subsequent versions of this document are not expected to change. However, typographical or specification corrections, or modifications to the valid combinations offered may occur.





## <span id="page-3-0"></span>**1. Performance Summary**

<span id="page-3-1"></span>

| Command          | <b>Clock Rate (MHz)</b> | Mbytes/s |
|------------------|-------------------------|----------|
| Read             | 50                      | 6.25     |
| <b>Fast Read</b> | 108                     | 13.5     |
| Dual Read        | 108                     | 27       |
| <b>Quad Read</b> | 108                     | 54       |

**Table 1.1** Maximum Read Rates ( $V_{CC}$  = 2.7V to 3.6V, 85°C/105°C)

**Table 1.2** Typical Program and Erase Rates ( $V_{CC}$  = 2.7V to 3.6V, 85°C/105°C)

<span id="page-3-2"></span>

| Operation                               | kbytes/s |  |  |
|-----------------------------------------|----------|--|--|
| Page Programming (256-byte page buffer) | 365      |  |  |
| 4-kbyte Sector Erase                    | 81       |  |  |
| 64-kbyte Sector Erase                   | 131      |  |  |

**Table 1.3** Typical Current Consumption ( $V_{CC} = 2.7V$  to 3.6V, 85°C/105°C)

<span id="page-3-3"></span>

## **Table of Contents**







# **Figures**









## **Tables**





## <span id="page-9-0"></span>**2. General Description**

The S25FL1-K of non-volatile flash memory devices connect to a host system via a Serial Peripheral Interface (SPI). Traditional SPI single bit serial input and output (Single I/O or SIO) is supported as well as optional two bit (Dual I/O or DIO) and four bit (Quad I/O or QIO) serial protocols. This multiple width interface is called SPI Multi-I/O or MIO.

The SPI-MIO protocols use only 4 to 6 signals:

- Chip Select (CS#)
- Serial Clock (SCK)
- Serial Data
	- IO0 (SI)
	- IO1 (SO)
	- IO2 (WP#)
	- IO3 (HOLD#)

The SIO protocol uses Serial Input (SI) and Serial Output (SO) for data transfer. The DIO protocols use IO0 and IO1 to input or output two bits of data in each clock cycle.

The Write Protect (WP#) input signal option allows hardware control over data protection. Software controlled commands can also manage data protection.

The HOLD# input signal option allows commands to be suspended and resumed on any clock cycle.

The QIO protocols use all of the data signals (IO0 to IO3) to transfer 4 bits in each clock cycle. When the QIO protocols are enabled the WP# and HOLD# inputs and features are disabled.

Clock frequency of up to 108 MHz is supported, allowing data transfer rates up to:

- Single bit data path =  $13.5$  Mbytes/s
- $\blacksquare$  Dual bit data path = 27 Mbytes/s
- $\Box$  Quad bit data path = 54 Mbytes/s

Executing code directly from flash memory is often called eXecute-In-Place or XIP. By using S25FL1-K devices at the higher clock rates supported, with QIO commands, the command read transfer rate can match or exceed traditional x8 or x16 parallel interface, asynchronous, NOR flash memories, while reducing signal count dramatically. The Continuous Read Mode allows for random memory access with as few as 8-clocks of overhead for each access, providing efficient XIP operation. The Wrapped Read mode provides efficient instruction or data cache refill via a fast read of the critical byte that causes a cache miss, followed by reading all other bytes in the same cache line in a single read command.

The S25FL1-K:

- Support JEDEC standard manufacturer and device type identification.
- Program pages of 256 bytes each. One to 256 bytes can be programmed in each Page Program operation. Pages can be erased in groups of 16 (4-kB aligned sector erase), groups of 256 (64-kB aligned block erase), or the entire chip (chip erase).
- The S25FL1-K devices operate on a single 2.6V/2.7V to 3.6V power supply and all devices are offered in space-saving packages.
- **Provides an ideal storage solution for systems with limited space, signal connections, and power. These** memories offer flexibility and performance well beyond ordinary serial flash devices. They are ideal for code shadowing to RAM, executing code directly (XIP), and storing reprogrammable data.



## <span id="page-10-0"></span>**2.1 Migration Notes**

## **2.1.1 Features Comparison**

The S25FL1-K is command set and footprint compatible with prior generation FL-K and FL-P families.



<span id="page-10-1"></span>

#### **Notes:**

1. S25FL-K family devices can erase 4-kB sectors in groups of 32 kB or 64 kB.

2. S25FL1-K family devices can erase 4-kB sectors in groups of 64 kB.

3. S25FL-P has either 64-kB or 256-kB uniform sectors depending on an ordering option.

4. Refer to individual data sheets for further details.

## **2.1.2 Known Feature Differences from Prior Generations**

## **2.1.2.1 Secure Silicon Region (OTP)**

The size and format (address map) of the One Time Program area is the same for the S25FL1-K and the S25FL-K but different for the S25FL-P.



#### **2.1.2.2 Commands Not Supported**

The following S25FL-K and S25FL-P commands are not supported:

- Quad Page PGM (32h)
- Half-Block Erase 32K (52h)
- Word read Quad I/O (E7)
- Octal Word Read Quad I/O (E3h)
- MFID dual I/O (92h)
- MFID quad I/O (94h)
- Read Unique ID (4Bh)

#### **2.1.2.3 New Features**

The S25FL1-K introduces new features to low density SPI category memories:

- Variable read latency (number of dummy cycles) for faster initial access time or higher clock rate read commands
- Automotive temperature range
- Volatile configuration option in addition to legacy non-volatile configuration

## <span id="page-11-0"></span>**2.2 Glossary**

- **Command.** All information transferred between the host system and memory during one period while CS# is low. This includes the instruction (sometimes called an operation code or opcode) and any required address, mode bits, latency cycles, or data.
- **Flash**. The name for a type of Electrical Erase Programmable Read Only Memory (EEPROM) that erases large blocks of memory bits in parallel, making the erase operation much faster than early EEPROM.
- **High**. A signal voltage level  $\geq$  V<sub>IH</sub> or a logic level representing a binary one (1).
- **Instruction**. The 8-bit code indicating the function to be performed by a command (sometimes called an operation code or opcode). The instruction is always the first 8 bits transferred from host system to the memory in any command.
- **Low.** A signal voltage level  $\leq V_{\text{II}}$  or a logic level representing a binary zero (0).
- **LSB**. Least Significant Bit. Generally the right most bit, with the lowest order of magnitude value, within a group of bits of a register or data value.
- **MSB**. Most Significant Bit. Generally the left most bit, with the highest order of magnitude value, within a group of bits of a register or data value.
- **Non-Volatile**. No power is needed to maintain data stored in the memory.
- **OPN.** Ordering Part Number. The alphanumeric string specifying the memory device type, density, package, factory non-volatile configuration, etc. used to select the desired device.
- **Page**. 256-byte aligned and length group of data.
- **PCB.** Printed Circuit Board.
- **Register Bit References**. Are in the format: Register\_name[bit\_number] or Register\_name[bit\_range\_MSB: bit\_range\_LSB].
- **Sector**. Erase unit size; all sectors are physically 4-kbytes aligned and length. Depending on the erase command used, groups of physical sectors may be erased as a larger logical sector of 64 kbytes.
- **Write**. An operation that changes data within volatile or non-volatile registers bits or non-volatile flash memory. When changing non-volatile data, an erase and reprogramming of any unchanged non-volatile data is done, as part of the operation, such that the non-volatile data is modified by the write operation, in the same way that volatile data is modified – as a single operation. The non-volatile data appears to the host system to be updated by the single write command, without the need for separate commands for erase and reprogram of adjacent, but unaffected data.



## <span id="page-12-0"></span>**2.3 Other Resources**

### **2.3.1 Links to Software**

<http://www.spansion.com/Support/Pages/Support.aspx>

## **2.3.2 Links to Application Notes**

http://www.spansion.com/Support/TechnicalDocuments/Pages/ApplicationNotes.aspx

### **2.3.3 Specification Bulletins**

Specification bulletins provide information on temporary differences in feature description or parametric variance since the publication of the last full data sheet. Contact your local sales office for details. Obtain the latest list of company locations and contact information at:

<http://www.spansion.com/About/Pages/Locations.aspx>



## <span id="page-13-0"></span>**Hardware Interface**

#### **Serial Peripheral Interface with Multiple Input / Output (SPI-MIO)**

Many memory devices connect to their host system with separate parallel control, address, and data signals that require a large number of signal connections and larger package size. The large number of connections increase power consumption due to so many signals switching and the larger package increases cost.

The S25FL1-K reduces the number of signals for connection to the host system by serially transferring all control, address, and data information over 4 to 6 signals. This reduces the cost of the memory package, reduces signal switching power, and either reduces the host connection count or frees host connectors for use in providing other features.

The S25FL1-K uses the industry standard single bit Serial Peripheral Interface (SPI) and also supports commands for two bit (Dual) and four bit (Quad) wide serial transfers. This multiple width interface is called SPI Multi-I/O or SPI-MIO.

## <span id="page-13-1"></span>**3. Signal Descriptions**

## <span id="page-13-2"></span>**3.1 Input / Output Summary**

<span id="page-13-3"></span>

**Table 3.1** Signal List

**Note:**

1. A signal name ending with the # symbol is active when low.



## <span id="page-14-0"></span>**3.2 Address and Data Configuration**

Traditional SPI single bit wide commands (Single or SIO) send information from the host to the memory only on the SI signal. Data may be sent back to the host serially on the Serial Output (SO) signal.

Dual or Quad Output commands send information from the host to the memory only on the SI signal. Data will be returned to the host as a sequence of bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3.

Dual or Quad Input / Output (I/O) commands send information from the host to the memory as bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3. Data is returned to the host similarly as bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3.

## <span id="page-14-1"></span>**3.3 Serial Clock (SCK)**

This input signal provides the synchronization reference for the SPI interface. Instructions, addresses, or data input are latched on the rising edge of the SCK signal. Data output changes after the falling edge of SCK.

## <span id="page-14-2"></span>**3.4 Chip Select (CS#)**

The chip select signal indicates when a command for the device is in process and the other signals are relevant for the memory device. When the CS# signal is at the logic high state, the device is not selected and all input signals are ignored and all output signals are high impedance. Unless an internal Program, Erase or Write Status Registers embedded operation is in progress, the device will be in the Standby Power mode. Driving the CS# input to logic low state enables the device, placing it in the Active Power mode. After Power-Up, a falling edge on CS# is required prior to the start of any command.

## <span id="page-14-3"></span>**3.5 Serial Input (SI) / IO0**

This input signal is used to transfer data serially into the device. It receives instructions, addresses, and data to be programmed. Values are latched on the rising edge of serial SCK clock signal.

SI becomes IO0 - an input and output during Dual and Quad commands for receiving instructions, addresses, and data to be programmed (values latched on rising edge of serial SCK clock signal) as well as shifting out data (on the falling edge of SCK).

## <span id="page-14-4"></span>**3.6 Serial Output (SO) / IO1**

This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of the serial SCK clock signal.

SO becomes IO1, an input and output during Dual and Quad commands for receiving instructions, addresses, and data to be programmed (values latched on rising edge of serial SCK clock signal) as well as shifting out data (on the falling edge of SCK).

## <span id="page-14-5"></span>**3.7 Write Protect (WP#) / IO2**

When WP# is driven Low  $(V_{II})$ , while the Status Register Protect bits (SRP1 and SRP0) of the Status Registers (SR2[0] and SR1[7]) are set to 0 and 1 respectively, it is not possible to write to the Status Registers. This prevents any alteration of the Status Registers. As a consequence, all the data bytes in the memory area that are protected by the Block Protect, TB, SEC, and CMP bits in the status registers, are also hardware protected against data modification while WP# remains Low.

The WP# function is not available when the Quad mode is enabled (QE) in Status Register-2 (SR2[1]=1). The WP# function is replaced by IO2 for input and output during Quad mode for receiving addresses, and data to be programmed (values are latched on rising edge of the SCK signal) as well as shifting out data (on the falling edge of SCK).

WP# has an internal pull-up resistance; when unconnected, WP# is at  $V_{H}$  and may be left unconnected in the host system if not used for Quad mode.



### <span id="page-15-0"></span>**3.8 HOLD# / IO3**

The HOLD# signal is used to pause any serial communications with the device without deselecting the device or stopping the serial clock.

To enter the Hold condition, the device must be selected by driving the CS# input to the logic low state. It is required that the user keep the CS# input low state during the entire duration of the Hold condition. This is to ensure that the state of the interface logic remains unchanged from the moment of entering the Hold condition.

The Hold condition starts on the falling edge of the Hold (HOLD#) signal, provided that this coincides with SCK being at the logic low state. If the falling edge does not coincide with the SCK signal being at the logic low state, the Hold condition starts whenever the SCK signal reaches the logic low state. Taking the HOLD# signal to the logic low state does not terminate any Write, Program or Erase operation that is currently in progress.

During the Hold condition, SO is in high impedance and both the SI and SCK input are Don't Care.

The Hold condition ends on the rising edge of the Hold (HOLD#) signal, provided that this coincides with the SCK signal being at the logic low state. If the rising edge does not coincide with the SCK signal being at the logic low state, the Hold condition ends whenever the SCK signal reaches the logic low state.

<span id="page-15-5"></span>

**Figure 3.1** Hold Condition

## <span id="page-15-1"></span>**3.9** Core and I/O Signal Voltage Supply (V<sub>CC</sub>)

 $V_{CC}$  is the voltage source for all device internal logic and input / output signals. It is the single voltage used for all device functions including read, program, and erase.

## <span id="page-15-2"></span>**3.10** Supply and Signal Ground (V<sub>SS</sub>)

V<sub>SS</sub> is the common voltage drain and ground reference for the device core, input signal receivers, and output drivers.

## <span id="page-15-3"></span>**3.11 Not Connected (NC)**

No device internal signal is connected to the package connector nor is there any future plan to use the connector for a signal. The connection may safely be used for routing space for a signal on a Printed Circuit Board (PCB).

## <span id="page-15-4"></span>**3.12 Reserved for Future Use (RFU)**

No device internal signal is currently connected to the package connector but is there potential future use for the connector for a signal. It is recommended to not use RFU connectors for PCB routing channels so that the PCB may take advantage of future enhanced features in compatible footprint devices.

## <span id="page-16-0"></span>**3.13 Do Not Use (DNU)**

A device internal signal may be connected to the package connector. The connection may be used by Spansion for test or other purposes and is not intended for connection to any host system signal. Any DNU signal related function will be inactive when the signal is at  $V_{IL}$ . The signal has an internal pull-down resistor and may be left unconnected in the host system or may be tied to  $V_{SS}$ . Do not use these connections for PCB signal routing channels. Do not connect any host system signal to these connections.

## <span id="page-16-1"></span>**3.14 Block Diagrams**

<span id="page-16-2"></span>**Figure 3.2** Bus Master and Memory Devices on the SPI Bus – Single Bit Data Path



<span id="page-16-3"></span>







<span id="page-17-0"></span>**Figure 3.4** Bus Master and Memory Devices on the SPI Bus – Quad Bit Data Path



## <span id="page-18-0"></span>**4. Signal Protocols**

## <span id="page-18-1"></span>**4.1 SPI Clock Modes**

The S25FL1-K can be driven by an embedded microcontroller (bus master) in either of the two following clocking modes.

- **Mode 0** with Clock Polarity (CPOL) = 0 and, Clock Phase (CPHA) = 0
- $\blacksquare$  **Mode 3** with CPOL = 1 and, CPHA = 1

For these two modes, input data into the device is always latched in on the rising edge of the SCK signal and the output data is always available from the falling edge of the SCK clock signal.

The difference between the two modes is the clock polarity when the bus master is in standby mode and not transferring any data.

- SCK will stay at logic low state with CPOL = 0, CPHA =  $0$
- <span id="page-18-3"></span>SCK will stay at logic high state with CPOL = 1, CPHA = 1

#### **Figure 4.1** SPI Modes Supported



Timing diagrams throughout the remainder of the document are generally shown as both mode 0 and 3 by showing SCK as both high and low at the fall of CS#. In some cases a timing diagram may show only mode 0 with SCK low at the fall of CS#. In such a case, mode 3 timing simply means clock is high at the fall of CS# so no SCK rising edge set up or hold time to the falling edge of CS# is needed for mode 3.

SCK cycles are measured (counted) from one falling edge of SCK to the next falling edge of SCK. In mode 0 the beginning of the first SCK cycle in a command is measured from the falling edge of CS# to the first falling edge of SCK because SCK is already low at the beginning of a command.

### <span id="page-18-2"></span>**4.2 Command Protocol**

All communication between the host system and S25FL1-K memory devices is in the form of units called commands.

All commands begin with an instruction that selects the type of information transfer or device operation to be performed. Commands may also have an address, instruction modifier (mode), latency period, data transfer to the memory, or data transfer from the memory. All instruction, address, and data information is transferred serially between the host system and memory device.

All instructions are transferred from host to memory as a single bit serial sequence on the SI signal.

Single bit wide commands may provide an address or data sent only on the SI signal. Data may be sent back to the host serially on the SO signal.

Dual or Quad Output commands provide an address sent to the memory only on the SI signal. Data will be returned to the host as a sequence of bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3.

Dual or Quad Input / Output (I/O) commands provide an address sent from the host as bit pairs on IO0 and IO1 or, four bit (nibble) groups on IO0, IO1, IO2, and IO3. Data is returned to the host similarly as bit pairs on IO0 and IO1 or, four bit (nibble) groups on IO0, IO1, IO2, and IO3.



Commands are structured as follows:

- Each command begins with CS# going low and ends with CS# returning high. The memory device is selected by the host driving the Chip Select (CS#) signal low throughout a command.
- The serial clock (SCK) marks the transfer of each bit or group of bits between the host and memory.
- Each command begins with an eight bit (byte) instruction. The instruction is always presented only as a single bit serial sequence on the Serial Input (SI) signal with one bit transferred to the memory device on each SCK rising edge. The instruction selects the type of information transfer or device operation to be performed.
- The instruction may be stand alone or may be followed by address bits to select a location within one of several address spaces in the device. The instruction determines the address space used. The address is a 24-bit, byte boundary, address. The address transfers occur on SCK rising edge.
- The width of all transfers following the instruction are determined by the instruction sent. Following transfers may continue to be single bit serial on only the SI or Serial Output (SO) signals, they may be done in 2-bit groups per (dual) transfer on the IO0 and IO1 signals, or they may be done in 4-bit groups per (quad) transfer on the IO0-IO3 signals. Within the dual or quad groups the least significant bit is on IO0. More significant bits are placed in significance order on each higher numbered IO signal. SIngle bits or parallel bit groups are transferred in most to least significant bit order.
- Some instructions send an instruction modifier called mode bits, following the address, to indicate that the next command will be of the same type with an implied, rather than an explicit, instruction. The next command thus does not provide an instruction byte, only a new address and mode bits. This reduces the time needed to send each command when the same command type is repeated in a sequence of commands. The mode bit transfers occur on SCK rising edge.
- The address or mode bits may be followed by write data to be stored in the memory device or by a read latency period before read data is returned to the host.
- Write data bit transfers occur on SCK rising edge.
- SCK continues to toggle during any read access latency period. The latency may be zero to several SCK cycles (also referred to as dummy cycles). At the end of the read latency cycles, the first read data bits are driven from the outputs on SCK falling edge at the end of the last read latency cycle. The first read data bits are considered transferred to the host on the following SCK rising edge. Each following transfer occurs on the next SCK rising edge.
- If the command returns read data to the host, the device continues sending data transfers until the host takes the CS# signal high. The CS# signal can be driven high after any transfer in the read data sequence. This will terminate the command.
- At the end of a command that does not return data, the host drives the CS# input high. The CS# signal must go high after the eighth bit, of a stand alone instruction or, of the last write data byte that is transferred. That is, the CS# signal must be driven high when the number of clock cycles after CS# signal was driven low is an exact multiple of eight cycles. If the CS# signal does not go high exactly at the eight SCK cycle boundary of the instruction or write data, the command is rejected and not executed.
- All instruction, address, and mode bits are shifted into the device with the most significant bits (MSB) first. The data bits are shifted in and out of the device MSB first. All data is transferred in byte units with the lowest address byte sent first. Following bytes of data are sent in lowest to highest byte address order i.e. the byte address increments.
- All attempts to read the flash memory array during a program, erase, or a write cycle (embedded operations) are ignored. The embedded operation will continue to execute without any affect. A very limited set of commands are accepted during an embedded operation. These are discussed in the individual command descriptions.
- Depending on the command, the time for execution varies. A command to read status information from an executing command is available to determine when the command completes execution and whether the command was successful.



## **4.2.1 Command Sequence Examples**

<span id="page-20-0"></span>





<span id="page-20-1"></span>

#### **Figure 4.4** Single Bit Wide Output Command

<span id="page-20-2"></span>

#### **Figure 4.5** Single Bit Wide I/O Command without Latency

<span id="page-20-3"></span>

#### **Figure 4.6** Single Bit Wide I/O Command with Latency

<span id="page-20-4"></span>



#### **Figure 4.7** Dual Output Command

<span id="page-21-0"></span>

#### **Figure 4.8** Quad Output Command without Latency

<span id="page-21-1"></span>

#### **Figure 4.9** Dual I/O Command

<span id="page-21-2"></span>

#### **Figure 4.10** Quad I/O Command

<span id="page-21-3"></span>

Additional sequence diagrams, specific to each command, are provided in Commands [on page 68.](#page-67-0)



## <span id="page-22-0"></span>**4.3 Interface States**

This section describes the input and output signal levels as related to the SPI interface behavior.

<span id="page-22-1"></span>

#### **Table 4.1** Interface States Summary

**Legend:**

 $Z =$  no driver - floating signal

 $HL = Host$  driving  $V_{IL}$ 

 $HH = Host$  driving  $V_{IH}$ 

 $HV = either HL or HH$ 

 $X = HL$  or  $HH$  or  $Z$ 

 $HT =$  toggling between HL and HH

 $ML$  = Memory driving  $V_{IL}$ 

 $MH = Memory$  driving  $V_{IH}$ 

MV = either ML or MH

## **4.3.1 Low Power Hardware Data Protection**

When  $V_{CC}$  is less than  $V_{WI}$  the memory device will ignore commands to ensure that program and erase operations can not start when the core supply voltage is out of the operating range.

## **4.3.2 Power-On (Cold) Reset**

When the core voltage supply remains at or below the  $V_{CC (Low)}$  voltage for > t<sub>PD</sub> time, then rises to ≥ V<sub>WI</sub> the device will begin its Power-On-Reset (POR) process. POR continues until the end of t<sub>PUW</sub>. During t<sub>PUW</sub> the device does not react to write commands. Following the end of t<sub>PUW</sub> the device transitions to the Interface Standby state and can accept write commands. For additional information on POR see [Power-](#page-31-0)[On \(Cold\) Reset](#page-31-0) on page 32.



### **4.3.3 Interface Standby**

When CS# is high the SPI interface is in standby state. Inputs are ignored. The interface waits for the beginning of a new command. The next interface state is Instruction Cycle when CS# goes low to begin a new command.

While in interface standby state the memory device draws standby current  $(I_{SR})$  if no embedded algorithm is in progress. If an embedded algorithm is in progress, the related current is drawn until the end of the algorithm when the entire device returns to standby current draw.

## **4.3.4 Instruction Cycle**

When the host drives the MSB of an instruction and CS# goes low, on the next rising edge of SCK the device captures the MSB of the instruction that begins the new command. On each following rising edge of SCK the device captures the next lower significance bit of the 8-bit instruction. The host keeps CS# low, HOLD# high, and drives Write Protect (WP#) signal as needed for the instruction. However, WP# is only relevant during instruction cycles of a Write Status Registers command and is otherwise ignored.

Each instruction selects the address space that is operated on and the transfer format used during the remainder of the command. The transfer format may be Single, Dual output, Quad output, Dual I/O, or Quad I/O. The expected next interface state depends on the instruction received.

Some commands are stand alone, needing no address or data transfer to or from the memory. The host returns CS# high after the rising edge of SCK for the eighth bit of the instruction in such commands. The next interface state in this case is Interface Standby.

### **4.3.5 Hold**

When Quad mode is not enabled (SR2[1]=0) the HOLD# / IO3 signal is used as the HOLD# input. The host keeps HOLD# low, SCK may be at a valid level or continue toggling, and CS# is low. When HOLD# is low a command is paused, as though SCK were held low. SI / IO0 and SO / IO1 ignore the input level when acting as inputs and are high impedance when acting as outputs during hold state. Whether these signals are input or output depends on the command and the point in the command sequence when HOLD# is asserted low.

When HOLD# returns high the next state is the same state the interface was in just before HOLD# was asserted low.

### **4.3.6 Single Input Cycle — Host to Memory Transfer**

Several commands transfer information after the instruction on the single serial input (SI) signal from host to the memory device. The dual output, and quad output commands send address to the memory using only SI but return read data using the I/O signals. The host keeps CS# low, HOLD# high, and drives SI as needed for the command. The memory does not drive the Serial Output (SO) signal.

The expected next interface state depends on the instruction. Some instructions continue sending address or data to the memory using additional Single Input Cycles. Others may transition to Single Latency, or directly to Single, Dual, or Quad Output.

## **4.3.7 Single Latency (Dummy) Cycle**

Read commands may have zero to several latency cycles during which read data is read from the main flash memory array before transfer to the host. The number of latency cycles are determined by the instruction. During the latency cycles, the host keeps CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The host may drive the SI signal during these cycles or the host may leave SI floating. The memory does not use any data driven on SI / I/O0 or other I/O signals during the latency cycles. In dual or quad read commands, the host must stop driving the I/O signals on the falling edge at the end of the last latency cycle. It is recommended that the host stop driving I/O signals during latency cycles so that there is sufficient time for the host drivers to turn off before the memory begins to drive at the end of the latency cycles. This prevents driver conflict between host and memory when the signal direction changes. The memory does not drive the Serial Output (SO) or I/O signals during the latency cycles.

The next interface state depends on the command structure i.e. the number of latency cycles, and whether the read is single, dual, or quad width.



## **4.3.8 Single Output Cycle — Memory to Host Transfer**

Several commands transfer information back to the host on the single Serial Output (SO) signal. The host keeps CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The memory ignores the Serial Input (SI) signal. The memory drives SO with data.

The next interface state continues to be Single Output Cycle until the host returns CS# to high ending the command.

### **4.3.9 Dual Input Cycle — Host to Memory Transfer**

The Read Dual I/O command transfers two address or mode bits to the memory in each cycle. The host keeps CS# low, HOLD# high. The Write Protect (WP#) signal is ignored. The host drives address on SI / IO0 and SO / IO1.

The next interface state following the delivery of address and mode bits is a Dual Latency Cycle if there are latency cycles needed or Dual Output Cycle if no latency is required.

### **4.3.10 Dual Latency (Dummy) Cycle**

Read commands may have zero to several latency cycles during which read data is read from the main flash memory array before transfer to the host. The number of latency cycles are determined by the instruction. During the latency cycles, the host keeps CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The host may drive the SI / IO0 and SO / IO1 signals during these cycles or the host may leave SI / IO0 and SO / IO1 floating. The memory does not use any data driven on SI / IO0 and SO / IO1 during the latency cycles. The host must stop driving SI / IO0 and SO / IO1 on the falling edge at the end of the last latency cycle. It is recommended that the host stop driving them during all latency cycles so that there is sufficient time for the host drivers to turn off before the memory begins to drive at the end of the latency cycles. This prevents driver conflict between host and memory when the signal direction changes. The memory does not drive the SI / IO0 and SO / IO1 signals during the latency cycles.

The next interface state following the last latency cycle is a Dual Output Cycle.

### **4.3.11 Dual Output Cycle — Memory to Host Transfer**

The Read Dual Output and Read Dual I/O return data to the host two bits in each cycle. The host keeps CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The memory drives data on the SI / IO0 and SO / IO1 signals during the dual output cycles.

The next interface state continues to be Dual Output Cycle until the host returns CS# to high ending the command.

#### **4.3.12 Quad Input Cycle — Host to Memory Transfer**

The Read Quad I/O command transfers four address, mode, or data bits to the memory in each cycle. The host keeps CS# low, and drives the IO signals.

For Read Quad I/O the next interface state following the delivery of address and mode bits is a Quad Latency Cycle if there are latency cycles needed or Quad Output Cycle if no latency is required.

### **4.3.13 Quad Latency (Dummy) Cycle**

Read commands may have zero to several latency cycles during which read data is read from the main flash memory array before transfer to the host. The number of latency cycles are determined by the Latency Control in the Status Register-3 (SR3[3:0]). During the latency cycles, the host keeps CS# low. The host may drive the IO signals during these cycles or the host may leave the IO floating. The memory does not use any data driven on IO during the latency cycles. The host must stop driving the IO signals on the falling edge at the end of the last latency cycle. It is recommended that the host stop driving them during all latency cycles so that there is sufficient time for the host drivers to turn off before the memory begins to drive at the end of the latency cycles. This prevents driver conflict between host and memory when the signal direction changes. The memory does not drive the IO signals during the latency cycles.

The next interface state following the last latency cycle is a Quad Output Cycle.



### **4.3.14 Quad Output Cycle — Memory to Host Transfer**

The Read Quad Output and Read Quad I/O return data to the host four bits in each cycle. The host keeps CS# low. The memory drives data on IO0-IO3 signals during the Quad output cycles.

The next interface state continues to be Quad Output Cycle until the host returns CS# to high ending the command.

## <span id="page-25-0"></span>**4.4 Status Register Effects on the Interface**

The Status Register-2, bit 1 (SR2[1]), selects whether Quad mode is enabled to ignore HOLD# and WP# and allow Read Quad Output, and Read Quad I/O commands.

### <span id="page-25-1"></span>**4.5 Data Protection**

Some basic protection against unintended changes to stored data are provided and controlled purely by the hardware design. These are described below. Other software managed protection methods are discussed in the software section of this document.

#### **4.5.1 Low Power**

When  $V_{CC}$  is less than  $V_{WI}$  the memory device will ignore commands to ensure that program and erase operations can not start when the core supply voltage is out of the operating range.

### **4.5.2 Power-Up**

Program and erase operations continue to be prevented during the Power-Up to Write delay ( $t_{\text{Pl}}$ <sub>W</sub>) because no write command is accepted until after  $t_{PI\,$  IW.

### **4.5.3 Deep Power-Down (DPD)**

In DPD mode the device responds only to the Resume from DPD command (RES ABh). All other commands are ignored during DPD mode, thereby protecting the memory from program and erase operations.

#### **4.5.4 Clock Pulse Count**

The device verifies that all program, erase, and Write Status Registers commands consist of a clock pulse count that is a multiple of eight before executing them. A command not having a multiple of 8 clock pulse count is ignored and no error status is set for the command.



## <span id="page-26-0"></span>**5. Electrical Characteristics**

## <span id="page-26-1"></span>**5.1 Absolute Maximum Ratings**



<span id="page-26-4"></span>

**Notes:**

<span id="page-26-5"></span>1. This device has been designed and tested for the specified operation ranges. Proper operation outside of these levels is not guaranteed. Exposure to absolute maximum ratings may affect device reliability. Exposure beyond absolute maximum ratings may cause permanent damage.

<span id="page-26-6"></span>2. Compliant with JEDEC Standard J-STD-20C for small body Sn-Pb or Pb-free (Green) assembly and the European directive on restrictions on hazardous substances (RoHS) 2002/95/EU.

<span id="page-26-7"></span>3. JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 ohms, R2=500 ohms).

## **5.1.1 Input Signal Overshoot**

<span id="page-26-2"></span>During DC conditions, input or I/O signals should remain equal to or between  $V_{SS}$  and  $V_{CC}$ . During voltage transitions, inputs or I/Os may overshoot V<sub>SS</sub> to negative V<sub>IOT</sub> or overshoot to positive V<sub>IOT</sub>, for periods up to 20 ns.







<span id="page-26-3"></span>



## **5.1.2 Latchup Characteristics**

**Table 5.2** Latchup Specification

<span id="page-27-1"></span>

| <b>Description</b>                                                   | Min    | Max            | Unit |
|----------------------------------------------------------------------|--------|----------------|------|
| Input voltage with respect to $V_{SS}$ on all input only connections | $-1.0$ | $V_{CC}$ + 1.0 |      |
| Input voltage with respect to $V_{SS}$ on all I/O connections        | $-1.0$ | $V_{CC}$ + 1.0 |      |
| $V_{CC}$ Current                                                     | $-100$ | $+100$         | mA   |

**Note:**

1. Excludes power supply V<sub>CC</sub>. Test conditions: V<sub>CC</sub> = 3.0V, one connection at a time tested, connections not being tested are at V<sub>SS</sub>.

## <span id="page-27-0"></span>**5.2 Operating Ranges**

Operating ranges define those limits between which functionality of the device is guaranteed.

<span id="page-27-2"></span>

| <b>Parameter</b>           | Symbol         | <b>Conditions</b>              | <b>Spec</b> |            |      |  |
|----------------------------|----------------|--------------------------------|-------------|------------|------|--|
|                            |                |                                | Min         | <b>Max</b> | Unit |  |
| <b>Ambient Temperature</b> | T <sub>A</sub> | Industrial                     | -40         | $+85$      |      |  |
|                            |                | Automotive                     | -40         | $+105$     | °C   |  |
|                            |                | Extended                       | -40         | $+125$     |      |  |
| <b>Supply Voltage</b>      | $V_{\rm CC}$   | Industrial and Automotive Temp | 2.7         | 3.6        | v    |  |
|                            |                | <b>Extended Temp</b>           | 2.6         | 3.6        |      |  |

**Table 5.3** Operating Ranges

**Note:**

1.  $V_{CC}$  voltage during read can operate across the min and max range but should not exceed  $\pm$  10% of the voltage used during programming or erase of the data being read.



## <span id="page-28-0"></span>**5.3 DC Electrical Characteristics**

**Table 5.4** DC Electrical Characteristics

<span id="page-28-3"></span>

| Parameter                                             | Symbol           | <b>Conditions</b><br>Min                       |                    |                | Max                                                    |                |                |        |
|-------------------------------------------------------|------------------|------------------------------------------------|--------------------|----------------|--------------------------------------------------------|----------------|----------------|--------|
|                                                       |                  |                                                |                    | <b>Typ</b>     | -40 to 85 $^{\circ}$ C<br>-40 to 105°C<br>-40 to 125°C |                |                | Unit   |
| Input Leakage                                         | Īц               |                                                |                    |                | ±2                                                     |                |                | μA     |
| I/O Leakage                                           | $I_{LO}$         |                                                |                    |                | ±2                                                     |                |                | μA     |
| <b>Standby Current</b>                                | $I_{\rm CC1}$    | $CS# = V_{CC}$ , $V_{IN} = GND$ or<br>$V_{CC}$ |                    | 15             | 25                                                     | 25             | 35             | μA     |
| Deep Power-Down Current (S25FL116K)                   | $I_{CC2}$        | $CS# = V_{CC}$ , $V_{IN} = GND$ or<br>$V_{CC}$ |                    | $\overline{2}$ | 5                                                      | 5              | 20             | μA     |
| Deep Power-Down Current<br>(S25FL132K / S25FL164K)    | $I_{CC2}$        | $CS# = V_{CC}$ , $V_{IN} = GND$ or<br>$V_{CC}$ |                    | $\overline{2}$ | 8                                                      | 10             | 20             | μA     |
| Current: Read Single / Dual / Quad<br>1 MHz $(2)$     | $I_{CC3}$        | $SCK = 0.1 V_{CC} / 0.9 V_{CC}$<br>$SO = Open$ |                    | 4/5/6          | 6/7.5/9                                                | 6/7.5/9        | 6/7.5/9        | mA     |
| Current: Read Single / Dual / Quad<br>33 MHz (2)      | $I_{CC3}$        | $SCK = 0.1 V_{CC} / 0.9 V_{CC}$<br>$SO = Open$ |                    | 6/7/8          | 9/10.5/12                                              | 9/10.5/12      | 9/10.5/12      | mA     |
| Current: Read Single / Dual / Quad<br>50 MHz (2) (3)  | $I_{CC3}$        | $SCK = 0.1 V_{CC} / 0.9 V_{CC}$<br>$SO = Open$ |                    | 7/8/9          | 10/12/13.5                                             | 10/12/13.5     | 10/12/13.5     | mA     |
| Current: Read Single / Dual / Quad<br>108 MHz (2) (4) | ICC3             | $SCK = 0.1 V_{CC} / 0.9 V_{CC}$<br>$SO = Open$ |                    | 12/14/16       | 18/22/25                                               | 18/22/25       | 18 / 22 / 25   | mA     |
| <b>Current: Write Status Registers</b>                | $I_{\text{CC4}}$ | $CS# = V_{CC}$                                 |                    | 8              | 12                                                     | 12             | 12             | mA     |
| <b>Current Page Program</b>                           | $I_{CC5}$        | $CS# = V_{CC}$                                 |                    | 20             | 25                                                     | 25             | 25             | mA     |
| Current Sector / Block Erase                          | $I_{CC6}$        | $CS# = V_{CC}$                                 |                    | 20             | 25                                                     | 25             | 25             | mA     |
| <b>Current Chip Erase</b>                             | $I_{CC7}$        | $CS# = V_{CC}$                                 |                    | 20             | 25                                                     | 25             | 25             | mA     |
| Input Low Voltage (S25FL116K)                         | $V_{IL}$         |                                                | $-0.5$             |                | $V_{CC}$ x 0.2                                         | $V_{CC}$ x 0.2 | $V_{CC}$ x 0.2 | $\vee$ |
| Input Low Voltage<br>(S25FL132K / S25FL164K)          | $V_{IL}$         |                                                | $-0.5$             |                | $V_{CC}$ x 0.3                                         | $V_{CC}$ x 0.3 | $V_{CC}$ x 0.3 | $\vee$ |
| Input High Voltage                                    | V <sub>IH</sub>  |                                                | $V_{CC}$ x 0.7     |                | $V_{CC}$ + 0.4                                         | $V_{CC}$ + 0.4 | $V_{CC}$ + 0.4 | $\vee$ |
|                                                       | $V_{OL}$         | $I_{OL}$ = 100 µA                              | $V_{SS}$           |                | 0.2                                                    | 0.2            | 0.2            | $\vee$ |
| <b>Output Low Voltage</b>                             |                  | $I_{\Omega I} = 1.6 \text{ mA}$                | $V_{SS}$           |                | 0.4                                                    | 0.4            | 0.4            |        |
| Output High Voltage                                   | $V_{OH}$         | $I_{OH} = -100 \mu A$                          | $V_{\rm CC}$ – 0.2 |                | $V_{CC}$                                               | $V_{CC}$       | $V_{CC}$       | $\vee$ |

#### **Notes:**

1. Tested on sample basis and specified through design and characterization data.  $T_A = 25^{\circ}C$ ,  $V_{CC} = 3V$ .

<span id="page-28-4"></span>2. Checker Board Pattern. Read current is same for 125°C operation.

<span id="page-28-5"></span>3. 45 MHz for 125°C operation.

<span id="page-28-6"></span>4. For 125°C operation: 2.7V: 97 MHz for 16 Mb, 32 Mb, and 64 Mb

2.6V: 50 MHz for 16 Mb, 70 MHz for 32 Mb, and 97 MHz for 64 Mb

## **5.3.1 Active Power and Standby Power Modes**

The device is enabled and in the Active Power mode when Chip Select (CS#) is Low. When CS# is high, the device is disabled, but may still be in an Active Power mode until all program, erase, and write operations have completed. The device then goes into the Standby Power mode, and power consumption drops to I<sub>SB</sub>.

## <span id="page-28-2"></span><span id="page-28-1"></span>**5.4 AC Measurement Conditions**







<span id="page-29-2"></span>

**Notes:**

1. Output High-Z is defined as the point where data is no longer driven.

2. Input slew rate: 1.5 V/ns.

3. AC characteristics tables assume clock and data signals have the same slew rate (slope).



<span id="page-29-1"></span>

## **5.4.1 Capacitance Characteristics**

**Table 5.6** Capacitance

<span id="page-29-3"></span>

|                            | Parameter                               | <b>Test Conditions</b> | Min | Max | Unit |
|----------------------------|-----------------------------------------|------------------------|-----|-----|------|
| $\mathsf{v}_{\mathsf{IN}}$ | Input Capacitance (applies to SCK, CS#) | MHz                    |     |     | рF   |
| სი∪                        | Output Capacitance (applies to All I/O) | MHz                    |     |     | рF   |

**Notes:** 

1. Sampled, not 100% tested.

2. Test conditions  $TA = 25^{\circ}C$ ,  $f = 1.0$  MHz.

## <span id="page-29-0"></span>**5.5 Power-Up Timing**



<span id="page-29-5"></span><span id="page-29-4"></span>

**Note:**

1. These parameters are characterized only.



<span id="page-30-0"></span>



<span id="page-30-1"></span>



## <span id="page-31-0"></span>**5.6 Power-On (Cold) Reset**

The device executes a Power-On Reset (POR) process until a time delay of  $t_{PUW}$  has elapsed after the moment that  $V_{CC}$  rises above the  $V_{WI}$  threshold. See [Figure 5.5 on page 31](#page-30-0), [Figure 5.6 on page 31](#page-30-1), and [Table on page 30](#page-29-5). The device must not be selected (CS# to go high with  $V_{CC}$ ) until after (t<sub>VSL</sub>), i.e. no commands may be sent to the device until the end of  $t_{VSL}$ .

## <span id="page-31-1"></span>**5.7 AC Electrical Characteristics**

**Table 5.8** AC Electrical Characteristics — -40°C to +85°C/105°C at 2.7V to 3.6V (Sheet 1 of 2)

<span id="page-31-2"></span>



#### **Table 5.8** AC Electrical Characteristics — -40°C to +85°C/105°C at 2.7V to 3.6V (Sheet 2 of 2)

**Notes:**

<span id="page-32-0"></span>1. Clock high + Clock low must be less than or equal to  $1/f_C$ .

<span id="page-32-1"></span>2. Value guaranteed by design and / or characterization, not 100% tested in production.

<span id="page-32-2"></span>3. Only applicable as a constraint for a Write Status Registers command when Status Register Protect 0 (SRP0) bit is set to 1. Or WPSEL  $bit = 1$ .

<span id="page-32-3"></span>4. For multiple bytes after first byte within a page,  $t_{BPN} = t_{BP1} + t_{BP2} * N$  (typical) and  $t_{BPN} = t_{BP1} + t_{BP2} * N$  (max), where N = number of bytes programmed.

<span id="page-32-4"></span>5. All program and erase times are tested using a random data pattern.

<span id="page-32-5"></span>6. For 10K Cycles. 85 ms at 100K cycles.



<span id="page-33-1"></span>

#### **Table 5.9** AC Electrical Characteristics — -40°C to 125°C at 2.6V/2.7V to 3.6V

**Notes:**

<span id="page-33-2"></span>1. Clock high + Clock low must be less than or equal to  $1/f_C$ .

<span id="page-33-3"></span>2. Value guaranteed by design and / or characterization, not 100% tested in production. Bytes programmed.

<span id="page-33-4"></span>3. All program and erase times are tested using a random data pattern.

4. For all other AC parameters, refer to [Table](#page-31-2) 5.8.

## **5.7.1 Clock Timing**

**Figure 5.7** Clock Timing

<span id="page-33-0"></span>



## **5.7.2 Input / Output Timing**



<span id="page-34-0"></span>



<span id="page-34-1"></span>



<span id="page-34-2"></span>



#### **Figure 5.11** Hold Timing

<span id="page-35-0"></span>



<span id="page-35-1"></span>



<span id="page-35-2"></span>


# **6. Physical Interface**

# **6.1 Connection Diagrams**

# **6.1.1 SOIC 8**

**Figure 6.1** 8-Pin Plastic Small Outline Package (SO)



### **6.1.2 SOIC 16 — S25FL164K**

**Figure 6.2** 16-Pin Plastic Small Outline Package (SO)



#### **6.1.3 WSON 8**

**Figure 6.3** 8-Contact WSON (5 mm x 6 mm) Package





#### **6.1.4 FAB024 24-Ball BGA**



**Figure 6.4** 24-Ball BGA Package, 5x5 Ball Configuration, Top View

#### **6.1.5 FAC024 24-Ball BGA Package**





**Note:**

1. Signal connections are in the same relative positions as FAB024 BGA, allowing a single PCB footprint to use either package.

## **6.1.6 Special Handling Instructions for FBGA Packages**

Flash memory devices in BGA packages may be damaged if exposed to ultrasonic cleaning methods. The package and / or data integrity may be compromised if the package body is exposed to temperatures above 150°C for prolonged periods of time.



# **6.2 Physical Diagrams**

### **6.2.1 SOA008 — 8-Lead Plastic Small Outline Package (150-mils Body Width)**





NOTES:

- 1. ALL DIMENSIONS ARE IN BOTH INCHES AND MILLMETERS.
	- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994.
- 3. DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER END. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. D AND E1 DIMENSIONS ARE DETERMINED AT DATUM H.
- $\sqrt{4}$ . THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE<br>OUTMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF<br>MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH. BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- $\sqrt{6}$ . DATUMS A AND B TO BE DETERMINED AT DATUM H.
- 6. "N" IS THE MAXIMUM NUMBER OF TERMINAL POSITIONS FOR THE SPECIFIED PACKAGE LENGTH.
- $\sqrt{\lambda}$  THE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 mm FROM THE LEAD TIP.
- $\sqrt{8}$ . DIMENSION "b" DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10 mm TOTAL<br>IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL<br>CONDITION. THE DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE LEAD FOOT.
- 9.\ THIS CHAMFER FEATURE IS OPTIONAL. IF IT IS NOT PRESENT,<br> THEN A PIN 1 IDENTIFIER MUST BE LOCATED WITHIN THE INDEX AREA INDICATED.
- 10. LEAD COPLANARITY SHALL BE WITHIN 0.10 mm AS MEASURED FROM THE SEATING PLANE.

g1019 \ 16-038.3f \ 10.06.11



#### **6.2.2 SOC008 — 8-Lead Plastic Small Outline Package (208-mils Body Width)**





NOTES:

- 1. ALL DIMENSIONS ARE IN BOTH INCHES AND MILLMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994.<br> $\overline{\langle 3 \rangle}$  DIMENSION D DOES NOT INCLUDE MOLD FLASH, DIMENSION D DOES NOT INCLUDE MOLD FLASH,
	- PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER END. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. D AND E1 DIMENSIONS ARE DETERMINED AT DATUM H.
- $\sqrt{4}$ . THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE OUTMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH. BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- $\sqrt{6}$ . DATUMS A AND B TO BE DETERMINED AT DATUM H.
- 6. "N" IS THE MAXIMUM NUMBER OF TERMINAL POSITIONS FOR THE SPECIFIED PACKAGE LENGTH.
- $\overline{7}$ . The dimensions apply to the flat section of the lead<br>BETWEEN 0.10 TO 0.25 mm FROM THE LEAD TIP.
- $\sqrt{8}$ . DIMENSION "b" DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10 mm TOTAL<br>IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL<br>CONDITION. THE DAMBAR CANNOT BE LOCATED ON THE<br>LOWER RADIUS OF THE LEAD FOOT.
- $\sqrt{9}$ . THIS CHAMFER FEATURE IS OPTIONAL. IF IT IS NOT PRESENT, THEN A PIN 1 IDENTIFIER MUST BE LOCATED WITHIN THE INDEX AREA INDICATED.
- 10. LEAD COPLANARITY SHALL BE WITHIN 0.10 mm AS MEASURED FROM THE SEATING PLANE.

3602 \ 16-038.03 \ 9.1.6



## **6.2.3 SO3016 — 16-Lead Plastic Wide Outline Package (300-mils Body Width) (S25FL164K)**





NOTES:

- ALL DIMENSIONS ARE IN BOTH INCHES AND MILLMETERS.  $1.$
- DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994.
- $\mathbb{A}$ DIMENSION D DOES NOT INCLUDE MOLD FLASH. DIMENSION D DOES NOT INCLUDE MOLD FLASH,<br>PROTRUSIONS OR GATE BURRS. MOLD FLASH,<br>PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 mm FER END. DIMENSION E1 DOES NOT INCLUDE INTERLEAD<br>FLASH OR PROTRUSION INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. D AND E1<br>DIMENSIONS ARE DETERMINED AT DATUM H.
- $\mathbb{A}$ THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE THE PACKAGE TOP MAY BE SMALLEN THAN THE PACKAGE<br>BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE<br>OUTMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF<br>MOLD FLASH, THE BAR BURRS, GATE BURRS AND INTERLEAD<br>FLASH. BUT INCLUDING A AND BOTTOM OF THE PLASTIC BODY
- $\sqrt{\frac{2}{3}}$  DATUMS A AND B TO BE DETERMINED AT DATUM H.
- "N" IS THE MAXIMUM NUMBER OF TERMINAL POSITIONS FOR 6. THE SPECIFIED PACKAGE LENGTH.
- $\mathbb{A}$ THE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 mm FROM THE LEAD TIP.
- $\sqrt{8}$ DIMENSION "b" DOES NOT INCLUDE DAMBAR PROTRUSION. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION<br>IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL<br>IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL<br>CONDITION. THE DAMBAR CANNOT BE LOCATED ON THE<br>LOWER RADIUS OF THE LEAD F
- $\overbrace{0}$  THIS CHAMFER FEATURE IS OPTIONAL. IF IT IS NOT PRESENT, THEN A PIN 1 IDENTIFIER MUST BE LOCATED WITHIN THE INDEX AREA INDICATED
- LEAD COPLANARITY SHALL BE WITHIN 0.10 mm AS MEASURED 10. FROM THE SEATING PLANE.

g1011r2 \ 16-038.3 \4.1.11



### **6.2.4 WND008 — 8-Contact WSON 5 mm x 6 mm**









NOTES:

- 1. DIMENSIONING AND TOLERANCING CONFORMS TO ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLMETERS.
- 3. N IS THE TOTAL NUMBER OF TERMINALS.
- $\sqrt{4}$  DIMENSION "b" APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM TERMINAL TIP. IF THE TERMINAL HAS THE OPTIONAL RADIUS ON THE OTHER END OF THE TERMINAL, THE DIMENSION "b" SHOULD NOT BE MEASURED IN THAT RADIUS AREA.
- $\sqrt{5}$  ND REFERS TO THE NUMBER OF TERMINALS ON D SIDE.
- 6. MAX. PACKAGE WARPAGE IS 0.05mm.

MAXIMUM ALLOWABLE BURR IS 0.076mm IN ALL DIRECTIONS.  $\sqrt{8}$  PIN #1 ID ON TOP WILL BE LOCATED WITHIN THE INDICATED ZONE.

 $\sqrt{9}$  BILATERAL COPLANARITY ZONE APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.

g5026 \ 16-038.30 \ 03.20.14



### **6.2.5 FAB024 — 24-Ball Ball Grid Array (8 mm x 6 mm) Package**





#### **NOTES:**

- 1. DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994. 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. BALL POSITION DESIGNATION PER JEP95, SECTION 4.3, SPP-010.
- 4. e REPRESENTS THE SOLDER BALL GRID PITCH.

5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. n IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME.

- $\sqrt{6}$  dimension "b" is measured at the maximum ball DIAMETER IN A PLANE PARALLEL TO DATUM C.
- $\sqrt{2}$  SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR  $SE = 0.000$ . WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS

- IN THE OUTER ROW, SD OR SE =  $\frac{e}{2}$ "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.
- 8.  $\sqrt{2}$ 
	- A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

4002/F16-038 Rev.A /6.04.09



# **6.2.6 FAC024 — 24-Ball Ball Grid Array (8 mm x 6 mm) Package**



3642 F16-038.9 \ 09.10.09



# **Software Interface**

This section discusses the features and behaviors most relevant to host system software that interacts with S25FL1-K memory devices.

# **7. Address Space Maps**

## **7.1 Overview**

Many commands operate on the main flash memory array. Some commands operate on address spaces separate from the main flash array. Each separate address space uses the full 24-bit address but may only define a small portion of the available address space.

# **7.2 Flash Memory Array**

The main flash array is divided into erase units called sectors. The sectors are uniform 4 kbytes in size.



#### **Table 7.1** S25FL116K Main Memory Address Map









**Note**: These are condensed tables that use a couple of sectors as references. There are address ranges that are not explicitly listed. All 4-kB sectors have the pattern XXX000h-XXXFFFh.



# **7.3 Security Registers**

The S25FL1-K provides four 256-byte Security Registers. Each register can be used to store information that can be permanently protected by programming One Time Programmable (OTP) lock bits in Status Register-2.

Register 0 is used by Spansion to store and protect the Serial Flash Discoverable Parameters (SFDP) information that is also accessed by the Read SFDP command. See [Section 7.4](#page-45-0).

The three additional Security Registers can be erased, programmed, and protected individually. These registers may be used by system manufacturers to store and permanently protect security or other important information separate from the main memory array.





# <span id="page-45-0"></span>**7.4 Security Register 0 — Serial Flash Discoverable Parameters (SFDP — JEDEC JESD216B)**

This document defines the Serial Flash Discoverable Parameters (SFDP) revision B data structure for S25FL1-K family.

These data structure values are an update to the earlier revision SFDP data structure in the S25FL1-K family devices.

The Read SFDP (RSFDP) command (5Ah) reads information from a separate flash memory address space for device identification, feature, and configuration information, in accord with the JEDEC JESD216B standard for Serial Flash Discoverable Parameters.

The SFDP data structure consists of a header table that identifies the revision of the JESD216 header format that is supported and provides a revision number and pointer for each of the SFDP parameter tables that are provided. The parameter tables follow the SFDP header. However, the parameter tables may be placed in any physical location and order within the SFDP address space. The tables are not necessarily adjacent nor in the same order as their header table entries.

The SFDP header points to the following parameter tables:

- Basic Flash
	- This is the original SFDP table. It has a few modified fields and new additional field added at the end of the table.
- Sector Map
	- This is the original SFDP table. It has a few modified fields and new additional field added at the end of the table.

The physical order of the tables in the SFDP address space is: SFDP Header, Spansion Vendor Specific, Basic Flash, and Sector Map.

The SFDP address space is programmed by Spansion and read-only for the host system.



## **7.4.1 Serial Flash Discoverable Parameters (SFDP) Address Map**

The SFDP address space has a header starting at address zero that identifies the SFDP data structure and provides a pointer to each parameter. One Basic Flash parameter is mandated by the JEDEC JESD216B standard.





# **7.4.2 SFDP Header Field Definitions**



#### **Table 7.6** SFDP Header (Sheet 1 of 2)



#### **Table 7.6** SFDP Header (Sheet 2 of 2)



٦



# **7.4.3 JEDEC SFDP Basic SPI Flash Parameter**

T



























### <span id="page-52-0"></span>**7.5 Status Registers**

Status Register-1 (SR1) and Status Register-2 (SR2) can be used to provide status on the availability of the flash memory array, if the device is write enabled or disabled, the state of write protection, Quad SPI setting, Security Register lock status, and Erase / Program Suspend status.

SR1 and SR2 contain non-volatile bits in locations SR1[7:2] and SR2[6:0] that control sector protection, OTP Register Protection, Status Register Protection, and Quad mode. Bit locations SR2[7], SR1[1], and SR1[0] are read only volatile bits for suspend, write enable, and busy status; these are updated by the memory control logic. The SR1[1] write enable bit is set only by the Write Enable (06h) command and cleared by the memory control logic when an embedded operation is completed.

Write access to the non-volatile Status Register bits is controlled by the state of the non-volatile Status Register Protect bits SR1[7] and SR2[0] (SRP0, SRP1), the Write Enable command (06h) preceding a Write Status Registers command, and while Quad mode is not enabled, the WP# pin.

A volatile version of bits SR2[6], SR2[1], and SR1[7:2] that control sector protection and Quad Mode are used to control the behavior of these features after power up. During power up or software reset, these volatile bits are loaded from the non-volatile version of the Status Register bits. The Write Enable for Volatile Status Register (50h) command can be used to write these volatile bits when the command is followed by a Write Status Registers (01h) command. This gives more flexibility to change the system configuration and memory protection schemes quickly without waiting for the typical non-volatile bit write cycles or affecting the endurance of the Status Register non-volatile bits.

Write access to the volatile SR1 and SR2 Status Register bits is controlled by the state of the non-volatile Status Register Protect bits SR1[7] and SR2[0] (SRP0, SRP1), the Write Enable for Volatile Status Register command (50h) preceding a Write Status Registers command, and while Quad mode is not enabled, the WP# pin.



Status Register-3 (SR3) is used to configure and provide status on the variable read latency, and Quad IO wrapped read features.

Write access to the volatile SR3 Status Register bits is controlled by Write Enable for Volatile Status Register command (50h) preceding a Write Status Register command. The SRP bits do not protect SR3.

| <b>Bits</b>    | Field<br>Name                           | <b>Function</b>                        | Type                | <b>Default State</b>                                                                                                | <b>Description</b>                                                                                                        |  |  |
|----------------|-----------------------------------------|----------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|
|                |                                         | <b>Status</b>                          |                     |                                                                                                                     | $0 = WP# input$ has no effect or Power Supply Lock Down<br>mode                                                           |  |  |
| 7              | SRP <sub>0</sub>                        | Register<br>Protect 0                  |                     | $\Omega$                                                                                                            | $1 = WP# input can protect the Status Register or OTP$<br>Lock Down<br>See Table 7.17 on page 62.                         |  |  |
|                |                                         |                                        |                     |                                                                                                                     | $0 = BP2-BP0$ protect 64-kB blocks                                                                                        |  |  |
| 6              | Sector / Block<br><b>SEC</b><br>Protect | Non-volatile and<br>Volatile versions  | $\Omega$            | $1 = BP2-BPO$ protect 4-kB sectors<br>See Table 7.13 on page 58 and Table 7.14 on page 59<br>for protection ranges. |                                                                                                                           |  |  |
|                |                                         |                                        |                     |                                                                                                                     | $0 = BP2-BP0$ protect from the Top down                                                                                   |  |  |
| 5              | Top / Bottom<br><b>TB</b><br>Protect    |                                        |                     | 0                                                                                                                   | $1 = BP2-BP0$ protect from the Bottom up<br>See Table 7.13 on page 58 and Table 7.14 on page 59<br>for protection ranges. |  |  |
| 4              | BP <sub>2</sub>                         |                                        |                     | $\Omega$                                                                                                            | $000b = No$ protection                                                                                                    |  |  |
| 3              | BP <sub>1</sub>                         | <b>Block Protect</b><br><b>Bits</b>    |                     | $\Omega$                                                                                                            | See Table 7.13 on page 58 and Table 7.14 on page 59                                                                       |  |  |
| $\overline{2}$ | BP <sub>0</sub>                         |                                        |                     | $\Omega$                                                                                                            | for protection ranges.                                                                                                    |  |  |
| 1              | <b>Write Enable</b><br><b>WEL</b>       |                                        | Volatile, Read only | 0                                                                                                                   | $0 =$ Not Write Enabled, no embedded operation can start                                                                  |  |  |
|                |                                         | Latch                                  |                     |                                                                                                                     | 1 = Write Enabled, embedded operation can start                                                                           |  |  |
| 0              | <b>BUSY</b>                             | Embedded<br>Operation<br><b>Status</b> | Volatile, Read only | 0                                                                                                                   | $0 = Not$ Busy, no embedded operation in progress<br>$1 =$ Busy, embedded operation in progress                           |  |  |

**Table 7.8** Status Register-1 (SR1)

**Table 7.9** Status Register-2 (SR2)

| <b>Bits</b>    | Field<br>Name                       | <b>Function</b>          | <b>Default State</b><br><b>Type</b>   |                            | <b>Description</b>                                                                                                           |  |  |
|----------------|-------------------------------------|--------------------------|---------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|
| $\overline{7}$ | <b>SUS</b>                          | Suspend<br><b>Status</b> | Volatile, Read Only                   | $\Omega$                   | $0 =$ Erase / Program not suspended                                                                                          |  |  |
|                |                                     |                          | $1 =$ Erase / Program suspended       |                            |                                                                                                                              |  |  |
|                |                                     |                          |                                       |                            | 0 = Normal Protection Map                                                                                                    |  |  |
| 6              | Complement<br><b>CMP</b><br>Protect |                          | Non-volatile and<br>Volatile versions | 0                          | 1 = Inverted Protection Map<br>See Table 7.13 on page 58 and Table 7.14 on page 59<br>for protection ranges.                 |  |  |
| 5              | LB <sub>3</sub>                     |                          |                                       | $\Omega$                   | OTP Lock Bits 3:0 for Security Registers 3:0                                                                                 |  |  |
| 4              | LB <sub>2</sub>                     | Security<br>Register     | <b>OTP</b>                            | 0                          | $0 =$ Security Register not protected                                                                                        |  |  |
| 3              | LB1                                 |                          |                                       | $\Omega$                   | $1 =$ Security Register protected                                                                                            |  |  |
| $\overline{2}$ | LB0                                 | <b>Lock Bits</b>         |                                       |                            | Security register 0 contains the Serial Flash<br>Discoverable Parameters and is always programmed<br>and locked by Spansion. |  |  |
|                | <b>OE</b>                           | Quad Enable              |                                       | $\Omega$                   | $0 =$ Quad Mode Not Enabled, the WP# pin and HOLD#                                                                           |  |  |
|                |                                     |                          |                                       | (For all model             | are enabled                                                                                                                  |  |  |
|                |                                     |                          |                                       | numbers<br>except 'Q1')    | 1 = Quad Mode Enabled, the IO2 and IO3 pins are<br>enabled, and WP# and HOLD# functions are disabled                         |  |  |
|                |                                     |                          |                                       |                            | $1 =$ Quad Mode Enabled and can not be changed, the                                                                          |  |  |
|                |                                     |                          | Non-volatile and<br>Volatile versions | (For model<br>number 'Q1') | IO2 and IO3 pins are enabled, and WP# and HOLD#<br>functions are disabled                                                    |  |  |
| 0              |                                     | <b>Status</b>            |                                       |                            | $0 =$ SRP1 selects whether WP# input has effect on<br>protection of the status register                                      |  |  |
|                | SRP <sub>1</sub>                    | Register<br>Protect 1    |                                       | 0                          | 1 = SRP1 selects Power Supply Lock Down or OTP Lock<br>Down mode<br>See Table 7.17 on page 62.                               |  |  |

**Note:** 

1. LB0 value should be considered don't care for read. This bit is set to 1.



<span id="page-54-0"></span>



#### **7.5.1 BUSY**

BUSY is a read only bit in the Status Register (SR1[0]) that is set to a 1 state when the device is executing a Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Registers or Erase / Program Security Register command. During this time the device will ignore further commands except for the Software Reset, Read Status Register and Erase / Program Suspend commands (see  $t_W$ ,  $t_{\text{PP}}$ ,  $t_{\text{SE}}$ ,  $t_{\text{BE}}$ , and  $t_{\text{CE}}$  in Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32). When the program, erase or write status / security register command has completed, the BUSY bit will be cleared to a 0 state indicating the device is ready for further commands.

#### **7.5.2 Write Enable Latch (WEL)**

Write Enable Latch (WEL) is a read only bit in the Status Register (SR1[1]) that is set to 1 after executing a Write Enable Command. The WEL status bit is cleared to 0 when the device is write disabled. A write disable state occurs upon power-up or after any of the following commands: Write Disable, Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Registers, Erase Security Register and Program Security Register. The WEL status bit is cleared to 0 even when a program or erase operation is prevented by the block protection bits. The WEL status bit is also cleared to 0 when a program or erase operation is suspended. The WEL status bit is set to 1 when a program or erase operation is resumed.

#### **7.5.3 Block Protect Bits (BP2, BP1, BP0)**

The Block Protect Bits (BP2, BP1, BP0) are non-volatile read / write bits in the Status Register (SR1[4:2]) that provide Write Protection control and status. Block Protect bits can be set using the Write Status Registers Command (see  $t_W$  in Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32). All, none or a portion of the memory array can be protected from Program and Erase commands (see [Section 7.5.7,](#page-55-0) Block Protection Maps [on page 56](#page-55-0)). The factory default setting for the Block Protection Bits is 0 (none of the array is protected.)

## **7.5.4 Top / Bottom Block Protect (TB)**

The non-volatile Top / Bottom bit (TB SR1[5]) controls if the Block Protect Bits (BP2, BP1, BP0) protect from the Top (TB=0) or the Bottom (TB=1) of the array as shown in Section 7.5.7, [Block Protection Maps](#page-55-0) [on page 56.](#page-55-0) The factory default setting is TB=0. The TB bit can be set with the Write Status Registers Command depending on the state of the SRP0, SRP1 and WEL bits.



## **7.5.5 Sector / Block Protect (SEC)**

The non-volatile Sector / Block Protect bit (SEC SR1[6]) controls if the Block Protect Bits (BP2, BP1, BP0) protect either 4-kB Sectors (SEC=1) or 64-kB Blocks (SEC=0) in the Top (TB=0) or the Bottom (TB=1) of the array as shown in Section 7.5.7, [Block Protection Maps](#page-55-0) on page 56. The default setting is SEC=0.

## **7.5.6 Complement Protect (CMP)**

The Complement Protect bit (CMP SR2[6]) is a non-volatile read / write bit in the Status Register (SR2[6]). It is used in conjunction with SEC, TB, BP2, BP1 and BP0 bits to provide more flexibility for the array protection. Once CMP is set to 1, previous array protection set by SEC, TB, BP2, BP1 and BP0 will be reversed. For instance, when CMP=0, a top 4-kB sector can be protected while the rest of the array is not; when CMP=1, the top 4-kB sector will become unprotected while the rest of the array become read-only. Refer to Section 7.5.7, [Block Protection Maps](#page-55-0) on page 56 for details. The default setting is CMP=0.

## <span id="page-55-0"></span>**7.5.7 Block Protection Maps**



#### **Table 7.11** FL116K Block Protection (CMP = 0)

**Notes:**

<span id="page-55-2"></span><span id="page-55-1"></span>1.  $X =$  don't care.





### **Table 7.12** FL116K Block Protection (CMP = 1)

**Notes:**

<span id="page-56-1"></span><span id="page-56-0"></span>1.  $X = don't care$ .

<span id="page-57-0"></span>

### **Table 7.13** FL132K Block Protection (CMP = 0)

#### **Notes:**

<span id="page-57-2"></span><span id="page-57-1"></span>1.  $X = don't care$ .



<span id="page-58-0"></span>



#### **Notes:**

<span id="page-58-2"></span><span id="page-58-1"></span>1.  $X = don't care$ .



### **Table 7.15** FL164K Block Protection (CMP = 0)

#### **Notes:**

<span id="page-59-1"></span><span id="page-59-0"></span>1.  $X = don't care$ .





### **Table 7.16** FL164K Block Protection (CMP = 1)

#### **Notes:**

<span id="page-60-1"></span><span id="page-60-0"></span>1.  $X = don't care$ .



## **7.5.8 Status Register Protect (SRP1, SRP0)**

The Status Register Protect bits (SRP1 and SRP0) are non-volatile read / write bits in the Status Register (SR2[0] and SR1[7]). The SRP bits control the method of write protection: software protection, hardware protection, power supply lock-down, or one time programmable (OTP) protection.

<span id="page-61-0"></span>



**Notes:**

<span id="page-61-1"></span>1. When SRP1, SRP0 = (1, 0), a power-down, power-up, or Software Reset cycle will change SRP1, SRP0 to (0, 0) state.

<span id="page-61-2"></span>2. The One-Time Program feature is available upon special order. Contact Spansion for details.

3. Busy, WEL, and SUS (SR1[1:0] and SR2[7]) are volatile read only status bits that are never affected by the Write Status Registers command.

4. The non-volatile version of CMP, QE, SRP1, SRP0, SEC, TB, and BP2-BP0 (SR2[6,1,0] and SR1[6:2]) bits and the OTP LB3-LB0 bits are not writable when protected by the SRP bits and WP# as shown in the table. The non-volatile version of these Status Register bits are selected for writing when the Write Enable (06h) command precedes the Write Status Registers (01h) command.

- 5. The volatile version of CMP, QE, SRP1, SRP0, SEC, TB, and BP2-BP0 (SR2[6,1,0] and SR1[6:2]) bits are not writable when protected by the SRP bits and WP# as shown in the table. The volatile version of these Status Register bits are selected for writing when the Write Enable for volatile Status Register (50h) command precedes the Write Status Registers (01h) command. There is no volatile version of the LB3-LB0 bits and these bits are not affected by a volatile Write Status Registers command.
- 6. The volatile SR3 bits are not protected by the SRP bits and may be written at any time by volatile (50h) Write Enable command preceding the Write Status Registers (01h) command.

## **7.5.9 Erase / Program Suspend Status (SUS)**

The Suspend Status bit is a read only bit in the status register (SR2[7]) that is set to 1 after executing an Erase / Program Suspend (75h) command. The SUS status bit is cleared to 0 by Erase / Program Resume (7Ah) command as well as a power-down, power-up cycle.

## **7.5.10 Security Register Lock Bits (LB3, LB2, LB1, LB0)**

The Security Register Lock Bits (LB3, LB2, LB1, LB0) are non-volatile One Time Program (OTP) bits in Status Register (SR2[5:2]) that provide the write protect control and status to the Security Registers. The default state of LB[3:1] is 0, Security Registers 1 to 3 are unlocked. LB[3:1] can be set to 1 individually using the Write Status Registers command. LB[3:1] are One Time Programmable (OTP), once it's set to 1, the corresponding 256-byte Security Register will become read-only permanently.

Security Register 0 is programmed with the SFDP parameters and LB0 is programmed to 1 by Spansion.

#### **7.5.11 Quad Enable (QE)**

The Quad Enable (QE) bit is a non-volatile read / write bit in the Status Register (SR2[1]) that allows Quad SPI operation. When the QE bit is set to a 0 state (factory default), the WP# pin and HOLD# are enabled. When the QE bit is set to a 1, the Quad IO2 and IO3 pins are enabled, and WP# and HOLD# functions are disabled.

**Note**: If the WP# or HOLD# pins are tied directly to the power supply or ground during standard SPI or Dual SPI operation, the QE bit should never be set to a 1.



# **7.5.12 Latency Control (LC)**

Status Register-3 provides bits (SR3[3:0]) to select the number of read latency cycles used in each Fast Read command. The Read Data command is not affected by the latency code. The binary value of this field selects from 1 to 15 latency cycles. The zero value selects the legacy number of latency cycles used in prior generation FL-K family devices. The default is 0 cycles to provide backward compatibility to legacy devices. The Latency Control bits may be set to select a number of read cycles optimized for the frequency in use. If the number of latency cycles is not sufficient for the operating frequency, invalid data will be read.

| <b>Latency Control</b>     | <b>Read Command Maximum Frequency (MHz)</b> |                                |                         |                    |                         |  |  |  |
|----------------------------|---------------------------------------------|--------------------------------|-------------------------|--------------------|-------------------------|--|--|--|
|                            | <b>Fast Read</b>                            | Dual I/O<br><b>Dual Output</b> |                         | <b>Quad Output</b> | Quad I/O                |  |  |  |
| 0<br>(legacy read latency) | 108<br>(8 dummy)                            | 108<br>(8 dummy)               | 88<br>(4 mode, 0 dummy) | 108<br>(8 dummy)   | 78<br>(2 mode, 4 dummy) |  |  |  |
| 1                          | 50                                          | 50                             | 94                      | 43                 | 49                      |  |  |  |
| 2                          | 95                                          | 85                             | 105                     | 56                 | 59                      |  |  |  |
| 3                          | 105                                         | 95                             | 108                     | 70                 | 69                      |  |  |  |
| 4                          | 108                                         | 105                            | 108                     | 83                 | 78                      |  |  |  |
| 5                          | 108                                         | 108                            | 108                     | 94                 | 86                      |  |  |  |
| 6                          | 108                                         | 108                            | 108                     | 105                | 95                      |  |  |  |
| $\overline{7}$             | 108                                         | 108                            | 108                     | 108                | 105                     |  |  |  |
| 8                          | 108                                         | 108                            | 108                     | 108                | 108                     |  |  |  |
| 9                          | 108                                         | 108                            | 108                     | 108                | 108                     |  |  |  |
| 10                         | 108                                         | 108                            | 108                     | 108                | 108                     |  |  |  |
| 11                         | 108                                         | 108                            | 108                     | 108                | 108                     |  |  |  |
| 12                         | 108                                         | 108                            | 108                     | 108                | 108                     |  |  |  |
| 13                         | 108                                         | 108                            | 108                     | 108                | 108                     |  |  |  |
| 14                         | 108                                         | 108                            | 108                     | 108                | 108                     |  |  |  |
| 15                         | 108                                         | 108                            | 108                     | 108                | 108                     |  |  |  |

**Table 7.18** Latency Cycles Versus Frequency for -40°C to 85°C/105°C at 2.7V to 3.6V

**Notes:** 

1. SCK frequency > 108 MHz SIO, 108 MHz DIO, or 108 MHz QIO is not supported by this family of devices.

2. The Dual I/O and Quad I/O command protocols include Continuous Read Mode bits following the address. The clock cycles for these bits are not counted as part of the latency cycles shown in the table. Example: the legacy Dual I/O command has four Continuous Read Mode bits following the address and no additional dummy cycles. Therefore, the legacy Dual I/O command without additional read latency is supported only up to the frequency shown in the table for a read latency of zero cycles. By increasing the variable read latency the frequency of the Dual I/O command can be increased to allow operation up to the maximum supported 108 MHz DIO frequency.



|                                      | Read Command Maximum Frequency (MHz) |                    |                                |                    |                                |                              |                                                 |  |  |
|--------------------------------------|--------------------------------------|--------------------|--------------------------------|--------------------|--------------------------------|------------------------------|-------------------------------------------------|--|--|
| <b>Latency Control</b>               | <b>Fast Read</b>                     | <b>Dual Output</b> | Dual I/O                       | <b>Quad Output</b> | Quad I/O                       | Quad I/O at<br>125°C at 2.7V | Quad I/O at<br>125°C at 2.6V<br>$(16/32/64$ Mb) |  |  |
| $\Omega$<br>(legacy read<br>latency) | 97<br>(8 dummy)                      | 97<br>(8 dummy)    | 77<br>$(4$ mode, $0$<br>dummy) | 97<br>(8 dummy)    | 67<br>$(2$ mode, $4$<br>dummy) | 67                           | 20/40/67                                        |  |  |
| 1                                    | 39                                   | 39                 | 83                             | 32                 | 38                             | 38                           | 0/11/38                                         |  |  |
| $\overline{2}$                       | 84                                   | 74                 | 94                             | 45                 | 48                             | 48                           | 1/21/48                                         |  |  |
| 3                                    | 94                                   | 84                 | 97                             | 59                 | 58                             | 58                           | 11/31/58                                        |  |  |
| 4                                    | 97                                   | 94                 | 97                             | 72                 | 67                             | 67                           | 20/40/67                                        |  |  |
| 5                                    | 97                                   | 97                 | 97                             | 83                 | 75                             | 75                           | 28/48/75                                        |  |  |
| 6                                    | 97                                   | 97                 | 97                             | 94                 | 84                             | 84                           | 37/57/84                                        |  |  |
| $\overline{7}$                       | 97                                   | 97                 | 97                             | 97                 | 94                             | 94                           | 47/67/94                                        |  |  |
| 8                                    | 97                                   | 97                 | 97                             | 97                 | 97                             | 97                           | 50/70/97                                        |  |  |
| 9                                    | 97                                   | 97                 | 97                             | 97                 | 97                             | 97                           | 50/70/97                                        |  |  |
| 10                                   | 97                                   | 97                 | 97                             | 97                 | 97                             | 97                           | 50/70/97                                        |  |  |
| 11                                   | 97                                   | 97                 | 97                             | 97                 | 97                             | 97                           | 50/70/97                                        |  |  |
| 12                                   | 97                                   | 97                 | 97                             | 97                 | 97                             | 97                           | 50/70/97                                        |  |  |
| 13                                   | 97                                   | 97                 | 97                             | 97                 | 97                             | 97                           | 50/70/97                                        |  |  |
| 14                                   | 97                                   | 97                 | 97                             | 97                 | 97                             | 97                           | 50/70/97                                        |  |  |
| 15                                   | 97                                   | 97                 | 97                             | 97                 | 97                             | 97                           | 50/70/97                                        |  |  |

**Table 7.19** Latency Cycles Versus Frequency for -40°C to 125°C at 2.6V to 3.6V

#### **Notes:**

1. SCK frequency > 97 MHz SIO, 97 MHz DIO, or 97 MHz QIO (50 MHz for 16 Mbit and 70 MHz for 32 Mbit) at 2.6V at 125°C is not supported by this family of devices.

2. The Dual I/O and Quad I/O command protocols include Continuous Read Mode bits following the address. The clock cycles for these bits are not counted as part of the latency cycles shown in the table. Example: the legacy Dual I/O command has four Continuous Read Mode bits following the address and no additional dummy cycles. Therefore, the legacy Dual I/O command without additional read latency is supported only up to the frequency shown in the table for a read latency of zero cycles. By increasing the variable read latency the frequency of the Dual I/O command can be increased to allow operation up to the maximum supported 97 MHz DIO frequency.

# **7.5.13 Burst Wrap Enable (W4)**

Status Register-3 provides a bit (SR3[4]) to enable a read with wrap option for the Quad I/O Read command. When SR3[4]=1, the wrap mode is not enabled and unlimited length sequential read is performed. When SR3[4]=0, the wrap mode is enabled and a fixed length and aligned group of 8, 16, 32, or 64 bytes will be read starting at the byte address provided by the Quad I/O Read command and wrapping around at the group alignment boundary.

## **7.5.14 Burst Wrap Length (W6, W5)**

Status Register-3 provides bits (SR3[1:0]) to select the alignment boundary at which reading will wrap to perform a cache line fill. Reading begins at the initial byte address of a Fast Read Quad IO command, then sequential bytes are read until the selected boundary is reached. Reading then wraps to the beginning of the selected boundary. This enables critical word first cache line refills. The wrap point can be aligned on 8-, 16-, 32-, or 64-byte boundaries.



# **7.6 Device Identification**

### <span id="page-64-1"></span>**7.6.1 Legacy Device Identification Commands**

Three legacy commands are supported to access device identification that can indicate the manufacturer, device type, and capacity (density). The returned data bytes provide the information as shown in [Table 7.20](#page-64-0).

<span id="page-64-0"></span>



**Note:**

1. The 90h instruction is followed by an address. Address = 0 selects Manufacturer ID as the first returned data as shown in the table. Address = 1 selects Device ID as the first returned data followed by Manufacturer ID.

## **7.6.2 Serial Flash Discoverable Parameters (SFDP)**

A Read SFDP (5Ah) command to read a JEDEC standard (JESD216) defined device information structure is supported. The information is stored in Security Register 0 and described in Security Register 0 - Serial [Flash Discoverable Parameters \(SFDP — JEDEC JESD216B\)](#page-45-0) on page 46.



# **8. Functional Description**

# **8.1 SPI Operations**

#### **8.1.1 Standard SPI Commands**

The S25FL1-K is accessed through an SPI compatible bus consisting of four signals: Serial Clock (SCK), Chip Select (CS#), Serial Data Input (SI) and Serial Data Output (SO). Standard SPI commands use the SI input pin to serially write instructions, addresses or data to the device on the rising edge of SCK. The SO output pin is used to read data or status from the device on the falling edge SCK.

SPI bus operation Mode 0 (0,0) and 3 (1,1) are supported. The primary difference between Mode 0 and Mode 3 concerns the normal state of the SCK signal when the SPI bus master is in standby and data is not being transferred to the serial flash. For Mode 0, the SCK signal is normally low on the falling and rising edges of CS#. For Mode 3, the SCK signal is normally high on the falling and rising edges of CS#.

#### **8.1.2 Dual SPI Commands**

The S25FL1-K supports Dual SPI operation when using the "Fast Read Dual Output (3Bh)" and "Fast Read Dual I/O (BBh)" commands. These commands allow data to be transferred to or from the device at two to three times the rate of ordinary serial flash devices. The Dual SPI Read commands are ideal for quickly downloading code to RAM upon power-up (code-shadowing) or for executing non-speed-critical code directly from the SPI bus (XIP). When using Dual SPI commands, the SI and SO pins become bidirectional I/O pins: IO0 and IO1.

#### **8.1.3 Quad SPI Commands**

The S25FL1-K supports Quad SPI operation when using the "Fast Read Quad Output (6Bh)", and "Fast Read Quad I/O (EBh)" commands. These commands allow data to be transferred to or from the device four to six times the rate of ordinary serial flash. The Quad Read commands offer a significant improvement in continuous and random access transfer rates allowing fast code-shadowing to RAM or execution directly from the SPI bus (XIP). When using Quad SPI commands the SI and SO pins become bidirectional IO0 and IO1, and the WP# and HOLD# pins become IO2 and IO3 respectively. Quad SPI commands require the nonvolatile or volatile Quad Enable bit (QE) in Status Register-2 to be set.

#### **8.1.4 Hold Function**

For Standard SPI and Dual SPI operations, the HOLD# (IO3) signal allows the device interface operation to be paused while it is actively selected (when CS# is low). The Hold function may be useful in cases where the SPI data and clock signals are shared with other devices. For example, if the page buffer is only partially written when a priority interrupt requires use of the SPI bus, the Hold function can save the state of the interface and the data in the buffer so programming command can resume where it left off once the bus is available again. The Hold function is only available for standard SPI and Dual SPI operation, not during Quad SPI.

To initiate a Hold condition, the device must be selected with CS# low. A Hold condition will activate on the falling edge of the HOLD# signal if the SCK signal is already low. If the SCK is not already low the Hold condition will activate after the next falling edge of SCK. The Hold condition will terminate on the rising edge of the HOLD# signal if the SCK signal is already low. If the SCK is not already low the Hold condition will terminate after the next falling edge of SCK. During a Hold condition, the Serial Data Output, (SO) or IO0 and IO1, are high impedance and Serial Data Input, (SI) or IO0 and IO1, and Serial Clock (SCK) are ignored. The Chip Select (CS#) signal should be kept active (low) for the full duration of the Hold operation to avoid resetting the internal logic state of the device.

# **8.2 Write Protection**

Applications that use non-volatile memory must take into consideration the possibility of noise and other adverse system conditions that may compromise data integrity. To address this concern, the S25FL1-K provides several means to protect the data from inadvertent program or erase.



#### **8.2.1 Write Protect Features**

- Device resets when  $V_{CC}$  is below threshold
- Time delay write disable after Power-Up
- Write enable / disable commands and automatic write disable after erase or program
- Command length protection
	- All commands that Write, Program or Erase must complete on a byte boundary (CS# driven high after a full 8 bits have been clocked) otherwise the command will be ignored
- Software and Hardware write protection using Status Register control
	- WP# input protection
	- Lock Down write protection until next power-up or Software Reset
	- One-Time Program (OTP) write protection
- Write Protection using the Deep Power-Down command

Upon power-up or at power-down, the S25FL1-K will maintain a reset condition while  $V_{CC}$  is below the threshold value of VWI, (see Figure 5.5, [Power-Up Timing and Voltage Levels](#page-30-0) on page 31). While reset, all operations are disabled and no commands are recognized. During power-up and after the  $V_{CC}$  voltage exceeds VWI, all program and erase related commands are further disabled for a time delay of t<sub>PUW</sub>. This includes the Write Enable, Page Program, Sector Erase, Block Erase, Chip Erase and the Write Status Registers commands. Note that the chip select pin (CS#) must track the  $V_{CC}$  supply level at power-up until the V<sub>CC</sub>-min level and t<sub>VSL</sub> time delay is reached. If needed a pull-up resistor on CS# can be used to accomplish this.

After power-up the device is automatically placed in a write-disabled state with the Status Register Write Enable Latch (WEL) set to a 0. A Write Enable command must be issued before a Page Program, Sector Erase, Block Erase, Chip Erase or Write Status Registers command will be accepted. After completing a program, erase or write command the Write Enable Latch (WEL) is automatically cleared to a write-disabled state of 0.

Software controlled main flash array write protection is facilitated using the Write Status Registers command to write the Status Register Protect (SRP0, SRP1) and Block Protect (CMP, SEC,TB, BP2, BP1 and BP0) bits.

The BP method allows a portion as small as 4-kB sector or the entire memory array to be configured as read only. Used in conjunction with the Write Protect (WP#) pin, changes to the Status Register can be enabled or disabled under hardware control. See [Status Registers](#page-52-0) on page 53, for further information.

Additionally, the Deep Power-Down (DPD) command offers an alternative means of data protection as all commands are ignored during the DPD state, except for the Release from Deep-Power-Down (RES ABh) command. Thus, preventing any program or erase during the DPD state.

#### **8.3 Status Registers**

The Read and Write Status Registers commands can be used to provide status and control of the flash memory device.



# **9. Commands**

The command set of the S25FL1-K is fully controlled through the SPI bus (see [Table 9.1](#page-67-0) to Table 9.4 [on page 70\)](#page-69-0). Commands are initiated with the falling edge of Chip Select (CS#). The first byte of data clocked into the SI input provides the instruction code. Data on the SI input is sampled on the rising edge of clock with most significant bit (MSB) first.

Commands vary in length from a single byte to several bytes. Each command begins with an instruction code and may be followed by address bytes, a mode byte, read latency (dummy / don't care) cycles, or data bytes. Commands are completed with the rising edge of edge CS#. Clock relative sequence diagrams for each command are included in the command descriptions. All read commands can be completed after any data bit. However, all commands that Write, Program or Erase must complete on a byte boundary (CS# driven high after a full 8 bits have been clocked) otherwise the command will be ignored. This feature further protects the device from inadvertent writes. Additionally, while the memory is being programmed or erased, all commands except for Read Status Register and Suspend commands will be ignored until the program or erase cycle has completed. When the Status Register is being written, all commands except for Read Status Register will be ignored until the Status Register write operation has completed.

<span id="page-67-0"></span>

| <b>Command Name</b>                                       | <b>BYTE 1</b><br>(Instruction) | <b>BYTE 2</b>    | BYTE 3        | <b>BYTE 4</b> | BYTE <sub>5</sub> | BYTE <sub>6</sub> |
|-----------------------------------------------------------|--------------------------------|------------------|---------------|---------------|-------------------|-------------------|
| <b>Read Status Register-1</b>                             | 05h                            | SR1[7:0] (2) (4) |               |               |                   |                   |
| Read Status Register-2                                    | 35h                            | SR2[7:0] (2) (4) |               |               |                   |                   |
| Read Status Register-3                                    | 33h                            | SR3[7:0] (2)     |               |               |                   |                   |
| Write Enable                                              | 06h                            |                  |               |               |                   |                   |
| Write Enable for Volatile Status<br>Register              | 50h                            |                  |               |               |                   |                   |
| <b>Write Disable</b>                                      | 04h                            |                  |               |               |                   |                   |
| <b>Write Status Registers</b>                             | 01h                            | SR1[7:0]         | SR2[7:0]      | SR3[7:0]      |                   |                   |
| Set Burst with Wrap                                       | 77h                            | xxh              | xxh           | xxh           | SR3[7:0] (3)      |                   |
| Set Block / Pointer Protection<br>(S25FL132K / S25FL164K) | 39h                            | A23-A16          | A15-A10, x, x | xxh           |                   |                   |
| Page Program                                              | 02h                            | $A23 - A16$      | $A15 - A8$    | $A7 - A0$     | $D7-D0$           |                   |
| Sector Erase (4 kB)                                       | 20h                            | $A23 - A16$      | $A15 - AB$    | $A7 - A0$     |                   |                   |
| Block Erase (64 kB)                                       | D <sub>8</sub> h               | $A23 - A16$      | $A15 - AB$    | $A7 - A0$     |                   |                   |
| Chip Erase                                                | C7h / 60h                      |                  |               |               |                   |                   |
| Erase / Program Suspend                                   | 75h                            |                  |               |               |                   |                   |
| Erase / Program Resume                                    | 7Ah                            |                  |               |               |                   |                   |

**Table 9.1** Command Set (Configuration, Status, Erase, Program Commands [\(1\)](#page-67-1))

**Notes:**

<span id="page-67-1"></span>1. Data bytes are shifted with Most Significant Bit First. Byte fields with data in brackets '[]' indicate data being read from the device on the SO pin.

<span id="page-67-2"></span>2. Status Register contents will repeat continuously until CS# terminates the command.

<span id="page-67-3"></span>3. Set Burst with Wrap Input format to load SR3. See [Table](#page-54-0) 7.10 on page 55.

 $IO0 = x, x, x, x, x, x, W4, x]$ 

 $IO1 = x, x, x, x, x, x, W5, x]$ 

 $IO2 = x, x, x, x, x, x, W6 x]$ 

 $IO3 = x, x, x, x, x, x, x, x, x$ 

<span id="page-67-4"></span>4. When changing the value of any single bit, read all other bits and rewrite the same value to them.



#### **Table 9.2** Command Set (Read Commands)



**Notes:**

<span id="page-68-1"></span>1. Dual Output data IO0 = (D6, D4, D2, D0) IO1 = (D7, D5, D3, D1)

<span id="page-68-3"></span>2. Dual Input Address

IO0 = A22, A20, A18, A16, A14, A12, A10, A8 A6, A4, A2, A0, M6, M4, M2, M0 IO1 = A23, A21, A19, A17, A15, A13, A11, A9 A7, A5, A3, A1, M7, M5, M3, M1

<span id="page-68-2"></span>3. Quad Output Data



<span id="page-68-4"></span>4. Quad Input Address IO0 = A20, A16, A12, A8, A4, A0, M4, M0 IO1 = A21, A17, A13, A9, A5, A1, M5, M1 IO2 = A22, A18, A14, A10, A6, A2, M6, M2 IO3 = A23, A19, A15, A11, A7, A3, M7, M3

<span id="page-68-5"></span>5. Fast Read Quad I/O Data

 $IO0 = (x, x, x, x, D4, D0, \ldots)$  $IO1 = (x, x, x, x, D5, D1, \ldots)$  $IO2 = (x, x, x, x, D6, D2, \ldots)$  $IO3 = (x, x, x, x, D7, D3, \ldots)$ 

<span id="page-68-6"></span>6. This command is recommended when using the Dual or Quad "Continuous Read Mode" feature. See [Section](#page-83-0) 9.4.3 and [Section](#page-83-0) 9.4.3 on [page](#page-83-0) 84 for more information.

**Table 9.3** Command Set (Reset Commands)

| <b>Command Name</b>               | Byte 1<br>(Instruction) | Byte 2     | Byte 3 | Byte 4 | Byte 5 | Byte 6 |
|-----------------------------------|-------------------------|------------|--------|--------|--------|--------|
| Software Reset Enable             | 66h                     |            |        |        |        |        |
| Software Reset                    | 99h                     |            |        |        |        |        |
| Continuous Read Mode Reset<br>(1) | FFh.                    | <b>FFh</b> |        |        |        |        |

**Notes:**

<span id="page-68-0"></span>1. This command is recommended when using the Dual or Quad "Continuous Read Mode" feature. See [Section](#page-83-0) 9.4.3 and [Section](#page-83-0) 9.4.3 on [page](#page-83-0) 84 for more information.

<span id="page-69-0"></span>

#### **Table 9.4** Command Set (ID, Security Commands)

#### **Notes:**

<span id="page-69-1"></span>1. The Device ID will repeat continuously until CS# terminates the command.

- <span id="page-69-2"></span>2. See Section [7.6.1, Legacy Device Identification Commands on](#page-64-1) page 65 for Device ID information. The 90h instruction is followed by an address. Address = 0 selects Manufacturer ID as the first returned data as shown in the table. Address = 1 selects Device ID as the first returned data followed by Manufacturer ID.
- <span id="page-69-3"></span>3. Security Register Address:

Security Register 0: A23-16 = 00h; A15-8 = 00h; A7-0 = byte address Security Register 1: A23-16 = 00h; A15-8 = 10h; A7-0 = byte address Security Register 2: A23-16 = 00h; A15-8 = 20h; A7-0 = byte address Security Register 3:  $A23-16 = 00h$ ;  $A15-8 = 30h$ ;  $A7-0 = byte$  address

Security Register 0 is used to store the SFDP parameters and is always programmed and locked by Spansion.

# **9.1 Configuration and Status Commands**

#### **9.1.1 Read Status Registers (05h), (35h), (33h)**

The Read Status Register commands allow the 8-bit Status Registers to be read. The command is entered by driving CS# low and shifting the instruction code "05h" for Status Register-1, "35h" for Status Register-2, or 33h for Status Register-3, into the SI pin on the rising edge of SCK. The Status Register bits are then shifted out on the SO pin at the falling edge of SCK with most significant bit (MSB) first as shown in [Figure 9.1](#page-70-0). The Status Register bits are shown in Section 7.5, [Status Registers](#page-52-0) on page 53.

The Read Status Register-1 (05h) command may be used at any time, even while a Program, Erase, or Write Status Registers cycle is in progress. This allows the BUSY status bit to be checked to determine when the operation is complete and if the device can accept another command. The Read Status Register-2 (35h), and Read Status Registers (33h) may be used only when the device is in standby, not busy with an embedded operation.

Status Registers can be read continuously as each repeated data output delivers the updated current value of each status register. Example: using the instruction code "05h" for Read Status Register-1, the first output of eight bits may show the device is busy, SR1[0]=1. By continuing to hold CS# low, the updated value of SR1 will be shown in the next byte output. This repeated reading of SR1can continue until the system detects the Busy bit has changed back to ready status in one of the status bytes being read out. The Read Status Register commands are completed by driving CS# high.



<span id="page-70-0"></span>

#### **Figure 9.1** Read Status Register Command Sequence Diagram for 05h and 35h





#### **9.1.2 Write Enable (06h)**

The Write Enable command ([Figure 9.3](#page-70-1)) sets the Write Enable Latch (WEL) bit in the Status Register to a 1. The WEL bit must be set prior to every Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Registers and Erase / Program Security Registers command. The Write Enable command is entered by driving CS# low, shifting the instruction code "06h" into the Data Input (SI) pin on the rising edge of SCK, and then driving CS# high.



<span id="page-70-1"></span>

# **9.1.3 Write Enable for Volatile Status Register (50h)**

The non-volatile Status Register bits described in Section 7.5, [Status Registers](#page-52-0) on page 53 can also be written to as volatile bits. During power up reset, the non-volatile Status Register bits are copied to a volatile version of the Status Register that is used during device operation. This gives more flexibility to change the system configuration and memory protection schemes quickly without waiting for the typical non-volatile bit write cycles or affecting the endurance of the Status Register non-volatile bits. To write the volatile version of the Status Register bits, the Write Enable for Volatile Status Register (50h) command must be issued and immediately followed by the Write Status Registers (01h) command. Write Enable for Volatile Status Register command ([Figure 9.4](#page-71-0)) will not set the Write Enable Latch (WEL) bit, it is only valid for the next following Write Status Registers command, to change the volatile Status Register bit values.



**Figure 9.4** Write Enable for Volatile Status Register Command Sequence

<span id="page-71-0"></span>

#### **9.1.4 Write Disable (04h)**

The Write Disable command resets the Write Enable Latch (WEL) bit in the Status Register to a 0. The Write Disable command is entered by driving CS# low, shifting the instruction code "04h" into the SI pin and then driving CS# high. Note that the WEL bit is automatically reset after Power-up and upon completion of the Write Status Registers, Erase / Program Security Registers, Page Program, Sector Erase, Block Erase and Chip Erase commands.






### **9.1.5 Write Status Registers (01h)**

The Write Status Registers command allows the Status Registers to be written. Only non-volatile Status Register bits SRP0, SEC, TB, BP2, BP1, BP0 (SR1[7:2]) CMP, LB3, LB2, LB1, QE, SRP1 (SR2[6:0]), and the volatile bits SR3[6:0] can be written. All other Status Register bit locations are read-only and will not be affected by the Write Status Registers command. LB3-0 are non-volatile OTP bits; once each is set to 1, it can not be cleared to 0. The Status Register bits are shown in Section 7.5, [Status Registers](#page-52-0) on page 53. Any reserved bits should only be written to their default value.

To write non-volatile Status Register bits, a standard Write Enable (06h) command must previously have been executed for the device to accept the Write Status Registers Command (Status Register bit WEL must equal 1). Once write enabled, the command is entered by driving CS# low, sending the instruction code "01h", and then writing the Status Register data bytes as illustrated in [Figure 9.6.](#page-72-0)

To write volatile Status Register bits, a Write Enable for Volatile Status Register (50h) command must have been executed prior to the Write Status Registers command (Status Register bit WEL remains 0). However, SRP1 and LB3, LB2, LB1, LB0 can not be changed because of the OTP protection for these bits. Upon power-off, the volatile Status Register bit values will be lost, and the non-volatile Status Register bit values will be restored when power on again.

To complete the Write Status Registers command, the CS# pin must be driven high after the eighth bit of a data value is clocked in (CS# must be driven high on an 8-bit boundary). If this is not done the Write Status Registers command will not be executed. If CS# is driven high after the eighth clock the CMP and QE bits will be cleared to 0 if the SRP1 bit is 0. The SR2 bits are unaffected if SRP1 is 1. If CS# is driven high after the eighth or sixteenth clock, the SR3 bits will not be affected.

During non-volatile Status Register write operation (06h combined with 01h), after CS# is driven high at the end of the Write Status Registers command, the self-timed Write Status Registers operation will commence for a time duration of t<sub>W</sub> (see Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32). While the Write Status Registers operation is in progress, the Read Status Register command may still be accessed to check the status of the BUSY bit. The BUSY bit is a 1 during the Write Status Registers operation and a 0 when the operation is finished and ready to accept other commands again. After the Write Status Registers operation has finished, the Write Enable Latch (WEL) bit in the Status Register will be cleared to 0.

During volatile Status Register write operation (50h combined with 01h), after CS# is driven high at the end of the Write Status Registers command, the Status Register bits will be updated to the new values within the time period of t<sub>SHSL2</sub> (see Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32). BUSY bit will remain 0 during the Status Register bit refresh period.

Refer to Section 7.5, [Status Registers](#page-52-0) on page 53 for detailed Status Register bit descriptions.

<span id="page-72-0"></span>

**Figure 9.6** Write Status Registers Command Sequence Diagram



## **9.2 Program and Erase Commands**

### <span id="page-73-1"></span>**9.2.1 Page Program (02h)**

The Page Program command allows from one byte to 256 bytes (a page) of data to be programmed at previously erased (FFh) memory locations. A Write Enable command must be executed before the device will accept the Page Program Command (Status Register bit WEL= 1). The command is initiated by driving the CS# pin low then shifting the instruction code "02h" followed by a 24-bit address (A23-A0) and at least one data byte, into the SI pin. The CS# pin must be held low for the entire length of the command while data is being sent to the device. The [Page Program](#page-73-0) command sequence is shown in Figure 9.7, Page Program [Command Sequence](#page-73-0) on page 74.

If an entire 256-byte page is to be programmed, the last address byte (the 8 least significant address bits) should be set to 0. If the last address byte is not zero, and the number of clocks exceed the remaining page length, the addressing will wrap to the beginning of the page. In some cases, less than 256 bytes (a partial page) can be programmed without having any effect on other bytes within the same page. One condition to perform a partial page program is that the number of clocks can not exceed the remaining page length. If more than 256 bytes are sent to the device the addressing will wrap to the beginning of the page and overwrite previously sent data.

As with the write and erase commands, the CS# pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the Page Program command will not be executed. After CS# is driven high, the self-timed Page Program command will commence for a time duration of  $t_{\text{PP}}$  ([Section 5.7,](#page-31-0) AC [Electrical Characteristics](#page-31-0) on page 32). While the Page Program cycle is in progress, the Read Status Register command may still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the Page Program cycle and becomes a 0 when the cycle is finished and the device is ready to accept other commands again. After the Page Program cycle has finished the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Page Program command will not be executed if the addressed page is protected by the Block Protect (CMP, SEC, TB, BP2, BP1, and BP0) bits.

<span id="page-73-0"></span>





### **9.2.2 Sector Erase (20h)**

The Sector Erase command sets all memory within a specified sector (4 kbytes) to the erased state of all 1's (FFh). A Write Enable command must be executed before the device will accept the Sector Erase command (Status Register bit WEL must equal 1). The command is initiated by driving the CS# pin low and shifting the instruction code "20h" followed a 24-bit sector address (A23-A0) See Supply and Signal Ground ( $V_{\text{SS}}$ ) [on page 16.](#page-15-0) The Sector Erase command sequence is shown in [Figure 9.8 on page 75.](#page-74-0)

The CS# pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the Sector Erase command will not be executed. After CS# is driven high, the self-timed Sector Erase command will commence for a time duration of t<sub>SE</sub>. Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32 While the Sector Erase cycle is in progress, the Read Status Register command may still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the Sector Erase cycle and becomes a 0 when the cycle is finished and the device is ready to accept other commands again. After the Sector Erase cycle has finished the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Sector Erase command will not be executed if the addressed sector is protected by the Block Protect (CMP, SEC, TB, BP2, BP1, and BP0) bits (Table 7.13, [FL132K Block Protection \(CMP = 0\)](#page-57-0) on page 58).

<span id="page-74-0"></span>

#### **Figure 9.8** Sector Erase Command Sequence

#### **9.2.3 64-kB Block Erase (D8h)**

The Block Erase command sets all memory within a specified block (64 kbytes) to the erased state of all 1s (FFh). A Write Enable command must be executed before the device will accept the Block Erase command (Status Register bit WEL must equal 1). The command is initiated by driving the CS# pin low and shifting the instruction code "D8h" followed a 24-bit block address (A23-A0) See Supply and Signal Ground ( $V_{SS}$ ) [on page 16.](#page-15-0) The Block Erase command sequence is shown in [Figure 9.9](#page-74-1).

The CS# pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the Block Erase command will not be executed. After CS# is driven high, the self-timed Block Erase command will commence for a time duration of  $t_{\text{BE}}$  (see Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32). While the Block Erase cycle is in progress, the Read Status Register command may still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the Block Erase cycle and becomes a 0 when the cycle is finished and the device is ready to accept other commands again. After the Block Erase cycle has finished the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Block Erase command will not be executed if the addressed sector is protected by the Block Protect (CMP, SEC, TB, BP2, BP1, and BP0) bits (see Section 7.5, [Status Registers](#page-52-0) on page 53).



<span id="page-74-1"></span>



## **9.2.4 Chip Erase (C7h / 60h)**

The Chip Erase command sets all memory within the device to the erased state of all 1's (FFh). A Write Enable command must be executed before the device will accept the Chip Erase command (Status Register bit WEL must equal 1). The command is initiated by driving the CS# pin low and shifting the instruction code "C7h" or "60h". The Chip Erase command sequence is shown in [Figure 9.10](#page-75-0).

The CS# pin must be driven high after the eighth bit has been latched. If this is not done the Chip Erase command will not be executed. After CS# is driven high, the self-timed Chip Erase command will commence for a time duration of  $t_{CF}$  (Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32). While the Chip Erase cycle is in progress, the Read Status Register command may still be accessed to check the status of the BUSY bit. The BUSY bit is a 1 during the Chip Erase cycle and becomes a 0 when finished and the device is ready to accept other commands again. After the Chip Erase cycle has finished the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Chip Erase command will not be executed if any page is protected by the Block Protect (CMP, SEC, TB, BP2, BP1, and BP0) bits (see Section 7.5, [Status Registers](#page-52-0) on page 53).



<span id="page-75-0"></span>

## **9.2.5 Erase / Program Suspend (75h)**

The Erase / Program Suspend command allows the system to interrupt a Sector or Block Erase operation, then read from or program data to any other sector. The Erase / Program Suspend command also allows the system to interrupt a Page Program operation and then read from any other page or erase any other sector or block. The [Erase / Program Suspend](#page-76-0) command sequence is shown in Figure 9.11, *Erase / Program Suspend* [Command Sequence](#page-76-0) on page 77.

The Write Status Registers command (01h), Program Security Registers (42h), and Erase commands (20h, D8h, C7h, 60h, 44h) are not allowed during Erase Suspend. Erase Suspend is valid only during the Sector or Block erase operation. If written during the Chip Erase operation, the Erase Suspend command is ignored. The Write Status Registers command (01h), Erase Security Registers (44h), and Program commands (02h, 32h, 42h) are not allowed during Program Suspend. Program Suspend is valid only during the Page Program operation.





#### **Table 9.5** Commands Accepted During Suspend

The Erase / Program Suspend command 75h will be accepted by the device only if the SUS bit in the Status Register equals to 0 and the BUSY bit equals to 1 while a Sector or Block Erase or a Page Program operation is on-going. If the SUS bit equals to 1 or the BUSY bit equals to 0, the Suspend command will be ignored by the device. Program or Erase command for the sector that is being suspended will be ignored.

A maximum of time of t<sub>SUS</sub> (Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32) is required to suspend the erase or program operation. The BUSY bit in the Status Register will be cleared from 1 to 0 within t<sub>SUS</sub> and the SUS bit in the Status Register will be set from 0 to 1 immediately after Erase / Program Suspend. For a previously resumed Erase / Program operation, it is also required that the Suspend command 75h is not issued earlier than a minimum of time of t<sub>SUS</sub> following the preceding Resume command 7Ah.

Unexpected power off during the Erase / Program suspend state will reset the device and release the suspend state. SUS bit in the Status Register will also reset to 0. The data within the page, sector or block that was being suspended may become corrupted. It is recommended for the user to implement system design techniques to prevent accidental power interruption, provide non-volatile tracking of in process program or erase commands, and preserve data integrity by evaluating the non-volatile program or erase tracking information during each system power up in order to identify and repair (re-erase and re-program) any improperly terminated program or erase operations.

<span id="page-76-0"></span>

#### **Figure 9.11** Erase / Program Suspend Command Sequence



## **9.2.6 Erase / Program Resume (7Ah)**

The Erase / Program Resume command "7Ah" must be written to resume the Sector or Block Erase operation or the Page Program operation after an Erase / Program Suspend. The Resume command "7Ah" will be accepted by the device only if the SUS bit in the Status Register equals to 1 and the BUSY bit equals to 0. After the Resume command is issued the SUS bit will be cleared from 1 to 0 immediately, the BUSY bit will be set from 0 to 1 within 200 ns and the Sector or Block will complete the erase operation or the page will complete the program operation. If the SUS bit equals to 0 or the BUSY bit equals to 1, the Resume command "7Ah" will be ignored by the device. The Erase / Program Resume command sequence is shown in [Figure 9.12](#page-77-0).

It is required that a subsequent Erase / Program Suspend command not to be issued within a minimum of time of " $t_{SUS}$ " following a Resume command.

<span id="page-77-0"></span>



## **9.3 Read Commands**

### **9.3.1 Read Data (03h)**

The Read Data command allows one or more data bytes to be sequentially read from the memory. The command is initiated by driving the CS# pin low and then shifting the instruction code "03h" followed by a 24-bit address (A23-A0) into the SI pin. The code and address bits are latched on the rising edge of the SCK pin. After the address is received, the data byte of the addressed memory location will be shifted out on the SO pin at the falling edge of SCK with most significant bit (MSB) first. The address is automatically incremented to the next higher address after each byte of data is shifted out allowing for a continuous stream of data. This means that the entire memory can be accessed with a single command as long as the clock continues. The command is completed by driving CS# high.

The Read Data command sequence is shown in [Figure 9.13](#page-77-1). If a Read Data command is issued while an Erase, Program or Write cycle is in process (BUSY=1) the command is ignored and will not have any effects on the current cycle. The Read Data command allows clock rates from DC to a maximum of  $f_R$  (see Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32).

<span id="page-77-1"></span>



### **9.3.2 Fast Read (0Bh)**

The Fast Read command is similar to the Read Data command except that it can operate at higher frequency than the traditional Read Data command. This is accomplished by adding eight "dummy" clocks after the 24-bit address as shown in [Figure 9.14.](#page-78-0) The dummy clocks allow the devices internal circuits additional time for setting up the initial address. During the dummy clocks the data value on the SI pin is a "don't care."

When variable read latency is enabled, the number of dummy cycles is set by the Latency Control value in SR3 to optimize the latency for the frequency in use. See. Table 7.18, [Latency Cycles Versus Frequency for -](#page-62-0) [40°C to 85°C/105°C at 2.7V to 3.6V](#page-62-0) on page 63.

<span id="page-78-0"></span>

#### **Figure 9.14** Fast Read Command Sequence

## **9.3.3 Fast Read Dual Output (3Bh)**

The Fast Read Dual Output (3Bh) command is similar to the standard Fast Read (0Bh) command except that data is output on two pins; IO0 and IO1. This allows data to be transferred from the S25FL1-K at twice the rate of standard SPI devices. The Fast Read Dual Output command is ideal for quickly downloading code from flash to RAM upon power-up or for applications that cache code-segments to RAM for execution.

Similar to the Fast Read command, the Fast Read Dual Output command can operate at higher frequency than the traditional Read Data command. This is accomplished by adding eight "dummy" clocks after the 24- bit address as shown in [Figure 9.15.](#page-78-1) The dummy clocks allow the device's internal circuits additional time for setting up the initial address. The input data during the dummy clocks is "don't care." However, the IO0 pin should be high-impedance prior to the falling edge of the first data out clock.

When variable read latency is enabled, the number of dummy cycles is set by the Latency Control value in SR3 to optimize the latency for the frequency in use. See. Table 7.18, [Latency Cycles Versus Frequency for -](#page-62-0) [40°C to 85°C/105°C at 2.7V to 3.6V](#page-62-0) on page 63.

<span id="page-78-1"></span>

**Figure 9.15** Fast Read Dual Output Command Sequence



## **9.3.4 Fast Read Quad Output (6Bh)**

The Fast Read Quad Output (6Bh) command is similar to the Fast Read Dual Output (3Bh) command except that data is output on four pins, IO0, IO1, IO2, and IO3. A Quad enable of Status Register-2 must be executed before the device will accept the Fast Read Quad Output Command (Status Register bit QE must equal 1). The Fast Read Quad Output Command allows data to be transferred from the S25FL1-K at four times the rate of standard SPI devices.

The Fast Read Quad Output command can operate at higher frequency than the traditional Read Data command. This is accomplished by adding eight "dummy" clocks after the 24-bit address as shown in [Figure 9.16](#page-79-0). The dummy clocks allow the device's internal circuits additional time for setting up the initial address. The input data during the dummy clocks is "don't care." However, the IO pins should be highimpedance prior to the falling edge of the first data out clock.

When variable read latency is enabled, the number of dummy cycles is set by the Latency Control value in SR3 to optimize the latency for the frequency in use. See. Table 7.18, [Latency Cycles Versus Frequency for -](#page-62-0) [40°C to 85°C/105°C at 2.7V to 3.6V](#page-62-0) on page 63.

<span id="page-79-0"></span>

#### **Figure 9.16** Fast Read Quad Output Command Sequence



### **9.3.5 Fast Read Dual I/O (BBh)**

The Fast Read Dual I/O (BBh) command allows for improved random access while maintaining two IO pins, IO0 and IO1. It is similar to the Fast Read Dual Output (3Bh) command but with the capability to input the Address bits (A23-0) two bits per clock. This reduced command overhead may allow for code execution (XIP) directly from the Dual SPI in some applications.

#### **Fast Read Dual I/O with "Continuous Read Mode"**

The Fast Read Dual I/O command can further reduce instruction overhead through setting the "Continuous Read Mode" bits (M7-0) after the input Address bits (A23-0), as shown in [Figure 9.17.](#page-80-0) The upper nibble of the (M7-4) controls the length of the next Fast Read Dual I/O command through the inclusion or exclusion of the first byte instruction code. The lower nibble bits of the (M3-0) are don't care ("x"). However, the IO pins should be high-impedance prior to the falling edge of the first data out clock.

If the "Continuous Read Mode" bits M5-4 = (1,0), then the next Fast Read Dual I/O command (after CS# is raised and then lowered) does not require the BBh instruction code, as shown in [Figure 9.18.](#page-80-1) This reduces the command sequence by eight clocks and allows the Read address to be immediately entered after CS# is asserted low. If the "Continuous Read Mode" bits M5-4 do not equal to (1,0), the next command (after CS# is raised and then lowered) requires the first byte instruction code, thus returning to normal operation. A "Continuous Read Mode" Reset command can also be used to reset (M7-0) before issuing normal commands (see See [Continuous Read Mode Reset \(FFh or FFFFh\)](#page-83-0) on page 84.).

When variable read latency is enabled, the number of latency (Mode + Dummy) cycles is set by the Latency Control value in SR3 to optimize the latency for the frequency in use. See Table 7.18, Latency Cycles Versus [Frequency for -40°C to 85°C/105°C at 2.7V to 3.6V](#page-62-0) on page 63. Note that the legacy Read Dual I/O command has four Mode cycles and no Dummy cycles for a total of four latency cycles, Enabling the variable read latency allows for the addition of more read latency to enable higher frequency operation of the Dual I/O command.

<span id="page-80-0"></span>

**Figure 9.17** Fast Read Dual I/O Command Sequence (Initial command or previous M5-4 ≠ 10)

**Note:**

1. Least significant 4 bits of Mode are don't care and it is optional for the host to drive these bits. The host may turn off drive during these cycles to increase bus turn around time between Mode bits from host and returning data from the memory.



<span id="page-80-1"></span>



## **9.3.6 Fast Read Quad I/O (EBh)**

The Fast Read Quad I/O (EBh) command is similar to the Fast Read Dual I/O (BBh) command except that address and data bits are input and output through four pins IO0, IO1, IO2 and IO3 and four Dummy clock are required prior to the data output. The Quad I/O dramatically reduces instruction overhead allowing faster random access for code execution (XIP) directly from the Quad SPI. The Quad Enable bit (QE) of Status Register-2 must be set to enable the Fast Read Quad I/O Command.

#### **Fast Read Quad I/O with "Continuous Read Mode"**

The Fast Read Quad I/O command can further reduce instruction overhead through setting the "Continuous Read Mode" bits (M7-0) after the input Address bits (A23-0), as shown in Figure 9.19, Fast Read Quad I/O [Command Sequence \(Initial command or previous M5-4](#page-81-0)  $\neq$  10) on page 82. The upper nibble of the (M7-4) controls the length of the next Fast Read Quad I/O command through the inclusion or exclusion of the first byte instruction code. The lower nibble bits of the (M3-0) are don't care ("x"). However, the IO pins should be high-impedance prior to the falling edge of the first data out clock.

If the "Continuous Read Mode" bits M5-4 = (1,0), then the next Fast Read Quad I/O command (after CS# is raised and then lowered) does not require the EBh instruction code, as shown in [Figure 9.20,](#page-81-1) Fast Read Quad I/O Command Sequence (Previous command set  $M5-4 = 10$ ) on page 82. This reduces the command sequence by eight clocks and allows the Read address to be immediately entered after CS# is asserted low. If the "Continuous Read Mode" bits M5-4 do not equal to (1,0), the next command (after CS# is raised and then lowered) requires the first byte instruction code, thus returning to normal operation. A "Continuous Read Mode" Reset command can also be used to reset (M7-0) before issuing normal commands (see Section 9.4.3, [Continuous Read Mode Reset \(FFh or FFFFh\)](#page-83-0) on page 84).

When variable read latency is enabled, the number of latency (Mode + Dummy) cycles is set by the Latency Control value in SR3 to optimize the latency for the frequency in use. See. Table 7.18, Latency Cycles Versus [Frequency for -40°C to 85°C/105°C at 2.7V to 3.6V](#page-62-0) on page 63. Note that the legacy Read Quad I/O command has two Mode cycles plus four Dummy cycles for a total of six latency cycles, Enabling the variable read latency allows for the addition of more read latency to enable higher frequency operation of the Quad I/O command.

<span id="page-81-0"></span>

**Figure 9.19** Fast Read Quad I/O Command Sequence (Initial command or previous M5-4 ≠10)

**Note:**

1. Least significant 4 bits of Mode are don't care and it is optional for the host to drive these bits. The host may turn off drive during these cycles to increase bus turn around time between Mode bits from host and returning data from the memory.

<span id="page-81-1"></span>

**Figure 9.20** Fast Read Quad I/O Command Sequence (Previous command set M5-4 = 10)



#### **Fast Read Quad I/O with "16 / 32 / 64-Byte Wrap Around"**

The Fast Read Quad I/O command can also be used to access a specific portion within a page by issuing a "Set Burst with Wrap" command prior to EBh. The "Set Burst with Wrap" command can either enable or disable the "Wrap Around" feature for the following EBh commands. When "Wrap Around" is enabled, the data being accessed can be limited to either a 16 / 32 / 64-byte section of data. The output data starts at the initial address specified in the command, once it reaches the ending boundary of the 16 / 32 / 64-byte section, the output will wrap around to the beginning boundary automatically until CS# is pulled high to terminate the command.

The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (16 / 32 / 64-bytes) of data without issuing multiple read commands.

The "Set Burst with Wrap" command allows three "Wrap Bits", W6-4 to be set. The W4 bit is used to enable or disable the "Wrap Around" operation while W6-5 are used to specify the length of the wrap around section within a page. See Section 9.3.7, [Set Burst with Wrap \(77h\)](#page-82-0) on page 83.

### <span id="page-82-0"></span>**9.3.7 Set Burst with Wrap (77h)**

The Set Burst with Wrap (77h) command is used in conjunction with "Fast Read Quad I/O" commands to access a fixed length and alignment of 8 / 16 / 32 / 64-bytes of data. Certain applications can benefit from this feature and improve the overall system code execution performance. This command loads the SR3 bits.

Similar to a Quad I/O command, the Set Burst with Wrap command is initiated by driving the CS# pin low and then shifting the instruction code "77h" followed by 24-dummy bits and 8 "Wrap Bits", W7-0. The command sequence is shown in Figure 9.21, [Set Burst with Wrap Command Sequence](#page-82-1) on page 83. Wrap bit W7 and the lower nibble W3-0 are not used. See Status Register-3 (SR3[6:4]) for the encoding of W6-W4 in Section 7.5, *[Status Registers](#page-52-0)* on page 53.

Once W6-4 is set by a Set Burst with Wrap command, all the following "Fast Read Quad I/O" commands will use the W6-4 setting to access the 8 / 16 / 32 / 64-byte section of data. Note, Status Register-2 QE bit (SR2[1]) must be set to 1 in order to use the Fast Read Quad I/O and Set Burst with Wrap commands. To exit the "Wrap Around" function and return to normal read operation, another Set Burst with Wrap command should be issued to set W4 = 1. The default value of W4 upon power on is 1. In the case of a system Reset while W4 = 0, it is recommended that the controller issues a Software Reset command or a Set Burst with Wrap command to reset W4 = 1 prior to any normal Read commands since S25FL1-K does not have a hardware Reset Pin.

<span id="page-82-1"></span>

#### **Figure 9.21** Set Burst with Wrap Command Sequence

## **9.4 Reset Commands**

Software controlled Reset commands restore the device to its initial power up state, by reloading volatile registers from non-volatile default values. If a software reset is initiated during a Erase, Program or writing of a Register operation the data in that Sector, Page or Register is not stable, the operation that was interrupted needs to be initiated again.

When the device is in Deep Power-Down mode it is protected from a software reset, the software reset commands are ignored and have no effect. To reset the device send the Release Power down command (ABh) and after time duration of  $t_{RES1}$  the device will resume normal operation and the Software reset commands will be accepted.



A software reset is initiated by the Software Reset Enable command (66h) followed by Software Reset command (99h) and then executed when CS# is brought high after  $t_{RCH}$  time at the end of the Software Reset instruction and requires  $t_{RST}$  time before executing the next Instruction after the Software Reset. See Figure 5.13, [Software Reset Input Timing](#page-35-0) on page 36

Note: The t<sub>RCH</sub> is a Spansion specific parameter and CS# must be brought high after t<sub>RCH</sub> time, if not the Software Reset will not be executed.





### **9.4.1 Software Reset Enable (66h):**

The Reset Enable (66h) command is required immediately before a software reset command (99h) such that a software reset is a sequence of the two commands. Any command other than Reset (99h) following the Reset Enable (66h) command, will clear the reset enable condition and prevent a later RST command from being recognized.

### **9.4.2 Software Reset (99h):**

The Reset (99h) command immediately following a Reset Enable (66h) command, initiates the software reset process. Any command other than Reset (99h) following the Reset Enable (66h) command, will clear the reset enable condition and prevent a later Reset (99h) command from being recognized.

### <span id="page-83-0"></span>**9.4.3 Continuous Read Mode Reset (FFh or FFFFh)**

The "Continuous Read Mode" bits are used in conjunction with "Fast Read Dual I/O" and "Fast Read Quad I/O" commands to provide the highest random Flash memory access rate with minimum SPI instruction overhead, thus allowing more efficient XIP (execute in place) with this device family. A device that is in a continuous high performance read mode may not recognize any normal SPI command or the software reset command may not be recognized by the device. It is recommended to use the Continuous Read Mode Reset command after a system Power on Reset or, before sending a software reset, to ensure the device is released from continuous high performance read mode.

The "Continuous Read Mode" bits M7-0 are set by the Dual/Quad I/O Read commands. M5-4 are used to control whether the 8-bit SPI instruction code (BBh or EBh) is needed or not for the next command. When M5-4 = (1,0), the next command will be treated the same as the current Dual/Quad I/O Read command without needing the 8-bit instruction code; when M5-4 do not equal to (1,0), the device returns to normal SPI command mode, in which all commands can be accepted. M7-6 and M3-0 are reserved bits for future use, either 0 or 1 values can be used.

The Continuous Read Mode Reset command (FFh or FFFFh) can be used to set M4 = 1, thus the device will release the Continuous Read Mode and return to normal SPI operation, as shown in [Figure 9.23](#page-84-0).



#### **Figure 9.23** Continuous Read Mode Reset for Fast Read Dual or Quad I/O

<span id="page-84-0"></span>

#### **Notes:**

1. To reset "Continuous Read Mode" during Quad I/O operation, only eight clocks are needed. The instruction is "FFh".

2. To reset "Continuous Read Mode" during Dual I/O operation, sixteen clocks are needed to shift in instruction "FFFFh".

#### **9.4.4 Host System Reset Commands**

Since S25FL1-K does not have a hardware Reset pin, if the host system memory controller resets, without a complete power-down and power-up sequence, while an S25FL1-K device is set to Continuous Mode Read, the S25FL1-K device will not recognize any initial standard SPI commands from the controller. To address this possibility, it is recommended to issue a Continuous Read Mode Reset (FFFFh) command as the first command after a system Reset. Doing so will release the device from the Continuous Read Mode and allow Standard SPI commands to be recognized. See Section 9.4.3, [Continuous Read Mode Reset \(FFh or FFFFh\)](#page-83-0) [on page 84.](#page-83-0)

If Burst Wrap Mode is used, it is also recommended to issue a Set Burst with Wrap (77h) command that sets the W4 bit to one as the second command after a system Reset. Doing so will release the device from the Burst Wrap Mode and allow standard sequential read SPI command operation. See [Section 9.3.7,](#page-82-0) Set Burst [with Wrap \(77h\)](#page-82-0) on page 83.

Issuing these commands immediately after a non-power-cycle (warm) system reset, ensures the device operation is consistent with the power-on default device operation. The same commands may also be issued after device power-on (cold) reset so that system reset code is the same for warm or cold reset.

## **9.5 ID and Security Commands**

#### **9.5.1 Deep-Power-Down (B9h)**

Although the standby current during normal operation is relatively low, standby current can be further reduced with the Deep-Power-Down command. The lower power consumption makes the Deep-Power-Down (DPD) command especially useful for battery powered applications (see  $I_{CC1}$  and  $I_{CC2}$  in [Section 5.7,](#page-31-0) AC Electrical Characteristics [on page 32\)](#page-31-0). The command is initiated by driving the CS# pin low and shifting the instruction code "B9h" as shown in [Figure 9.24.](#page-85-0)

The CS# pin must be driven high after the eighth bit has been latched. If this is not done the Deep-Power-Down command will not be executed. After CS# is driven high, the power-down state will entered within the time duration of  $t_{DP}$  (Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32). While in the power-down state only the Release from Deep-Power-Down / Device ID command, which restores the device to normal operation, will be recognized. All other commands are ignored. This includes the Read Status Register command, which is always available during normal operation. Ignoring all but one command also makes the Power Down state a useful condition for securing maximum write protection. The device always powers-up in the normal operation with the standby current of  $I_{CC1}$ .



**Figure 9.24** Deep Power-Down Command Sequence

<span id="page-85-0"></span>

### **9.5.2 Release from Deep-Power-Down / Device ID (ABh)**

The Release from Deep-Power-Down / Device ID command is a multi-purpose command. It can be used to release the device from the deep-power-down state, or obtain the devices electronic identification (ID) number.

To release the device from the deep-power-down state, the command is issued by driving the CS# pin low, shifting the instruction code "ABh" and driving CS# high as shown in [Figure 9.25](#page-85-1). Release from deep-power-down will take the time duration of t<sub>RES1</sub> (Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32) before the device will resume normal operation and other commands are accepted. The CS# pin must remain high during the  $t_{\text{RES}1}$  time duration.

When used only to obtain the Device ID while not in the deep power-down state, the command is initiated by driving the CS# pin low and shifting the instruction code "ABh" followed by 3-dummy bytes. The Device ID bits are then shifted out on the falling edge of SCK with most significant bit (MSB) first. The Device ID values for the S25FL1-K is listed in Section 7.6.1, [Legacy Device Identification Commands](#page-64-0) on page 65. The Device ID can be read continuously. The command is completed by driving CS# high.

When used to release the device from the deep-power-down state and obtain the Device ID, the command is the same as previously described, and shown in [Figure 9.26](#page-85-2), except that after CS# is driven high it must remain high for a time duration of t<sub>RES2</sub>. After this time duration the device will resume normal operation and other commands will be accepted. If the Release from Deep-Power-Down / Device ID command is issued while an Erase, Program or Write cycle is in process (when BUSY equals 1) the command is ignored and will not have any effects on the current cycle.

<span id="page-85-1"></span>

**Figure 9.25** Release from Deep-Power-Down Command Sequence

#### **Figure 9.26** Read Electronic Signature (RES ABh) Command Sequence

<span id="page-85-2"></span>



## **9.5.3 Read Manufacturer / Device ID (90h)**

The Read Manufacturer / Device ID command is an alternative to the Release from Deep-Power-Down / Device ID command that provides both the JEDEC assigned manufacturer ID and the specific device ID.

The Read Manufacturer / Device ID command is very similar to the Release from Deep-Power-Down / Device ID command. The command is initiated by driving the CS# pin low and shifting the instruction code "90h" followed by a 24-bit address (A23-A0) of 000000h. After which, the Manufacturer ID and the Device ID are shifted out on the falling edge of SCK with most significant bit (MSB) first as shown in [Figure 9.27](#page-86-0). The Device ID values for the S25FL1-K is listed in Section 7.6.1, [Legacy Device Identification Commands](#page-64-0) on page 65. If the 24-bit address is initially set to 000001h the Device ID will be read first and then followed by the Manufacturer ID. The Manufacturer and Device IDs can be read continuously, alternating from one to the other. The command is completed by driving CS# high.

<span id="page-86-0"></span>

## **9.5.4 Read JEDEC ID (9Fh)**

For compatibility reasons, the S25FL1-K provides several commands to electronically determine the identity of the device. The Read JEDEC ID command is compatible with the JEDEC standard for SPI compatible serial flash memories that was adopted in 2003. The command is initiated by driving the CS# pin low and shifting the instruction code "9Fh". The JEDEC assigned Manufacturer ID byte and two Device ID bytes, Memory Type (ID15-ID8) and Capacity (ID7-ID0) are then shifted out on the falling edge of SCK with most significant bit (MSB) first as shown in [Figure 9.28.](#page-86-1) For memory type and capacity values refer to Section 7.6.1, [Legacy Device Identification Commands](#page-64-0) on page 65.



<span id="page-86-1"></span>



### **9.5.5 Read SFDP Register / Read Unique ID Number (5Ah)**

The Read SFDP command is initiated by driving the CS# pin low and shifting the instruction code "5Ah" followed by a 24-bit address (A23-A0) into the SI pin. Eight "dummy" clocks are also required before the SFDP register contents are shifted out on the falling edge of the 40th SCK with most significant bit (MSB) first as shown in [Figure 9.29](#page-87-0). For SFDP register values and descriptions, refer to [Table 7.6.2,](#page-64-1) Serial Flash [Discoverable Parameters \(SFDP\)](#page-64-1) on page 65.

**Note:** A23-A8 = 0; A7-A0 are used to define the starting byte address for the 256-byte SFDP Register.

The 5Ah command can also be used to access the Read Unique ID Number. This is a factory-set read-only 8-byte number that is unique to each S25FL1-K device. The ID number can be used in conjunction with user software methods to help prevent copying or cloning of a system.

<span id="page-87-0"></span>

#### **Figure 9.29** Read SFDP Register Command Sequence

### **9.5.6 Erase Security Registers (44h)**

The Erase Security Register command is similar to the Sector Erase command. A Write Enable command must be executed before the device will accept the Erase Security Register Command (Status Register bit WEL must equal 1). The command is initiated by driving the CS# pin low and shifting the instruction code "44h" followed by a 24-bit address (A23-A0) to erase one of the security registers.



**Note:**

1. Addresses outside the ranges in the table have undefined results.

The Erase Security Register command sequence is shown in [Figure 9.30.](#page-87-1) The CS# pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the command will not be executed. After CS# is driven high, the self-timed Erase Security Register operation will commence for a time duration of  $t_{SE}$  (see Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32). While the Erase Security Register cycle is in progress, the Read Status Register command may still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the erase cycle and becomes a 0 when the cycle is finished and the device is ready to accept other commands again. After the Erase Security Register cycle has finished the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Security Register Lock Bits (LB3:1) in the Status Register-2 can be used to OTP protect the security registers. Once a lock bit is set to 1, the corresponding security register will be permanently locked, and an Erase Security Register command to that register will be ignored (see [Security Register Lock Bits \(LB3, LB2, LB1, LB0\)](#page-61-0) on page 62).

#### **Figure 9.30** Erase Security Registers Command Sequence

<span id="page-87-1"></span>



### **9.5.7 Program Security Registers (42h)**

The Program Security Register command is similar to the Page Program command. It allows from one byte to 256 bytes of security register data to be programmed at previously erased (FFh) memory locations. A Write Enable command must be executed before the device will accept the Program Security Register Command (Status Register bit WEL= 1). The command is initiated by driving the CS# pin low then shifting the instruction code "42h" followed by a 24-bit address (A23-A0) and at least one data byte, into the SI pin. The CS# pin must be held low for the entire length of the command while data is being sent to the device.



**Note:**

1. Addresses outside the ranges in the table have undefined results.

The Program Security Register command sequence is shown in [Figure 9.31](#page-88-0). The Security Register Lock Bits (LB3:1) in the Status Register-2 can be used to OTP protect the security registers. Once a lock bit is set to 1, the corresponding security register will be permanently locked, and a Program Security Register command to that register will be ignored (see [Security Register Lock Bits \(LB3, LB2, LB1, LB0\)](#page-61-0) on page 62 and Page [Program \(02h\)](#page-73-1) on page 74 for detail descriptions).

#### **Figure 9.31** Program Security Registers Command Sequence

<span id="page-88-0"></span>

### **9.5.8 Read Security Registers (48h)**

The Read Security Register command is similar to the Fast Read command and allows one or more data bytes to be sequentially read from one of the three security registers. The command is initiated by driving the CS# pin low and then shifting the instruction code "48h" followed by a 24-bit address (A23-A0) and eight "dummy" clocks into the SI pin. The code and address bits are latched on the rising edge of the SCK pin. After the address is received, and following the eight dummy cycles, the data byte of the addressed memory location will be shifted out on the SO pin at the falling edge of SCK with most significant bit (MSB) first. Locations with address bits A23-A16 not equal to zero, have undefined data. The byte address is automatically incremented to the next byte address after each byte of data is shifted out. Once the byte address reaches the last byte of the register (byte FFh), it will reset to 00h, the first byte of the register, and continue to increment. The command is completed by driving CS# high. The Read Security Register command sequence is shown in [Figure 9.32](#page-89-0). If a Read Security Register command is issued while an Erase, Program, or Write cycle is in process (BUSY=1), the command is ignored and will not have any effects on the current cycle. The Read Security Register command allows clock rates from DC to a maximum of  $F_R$  (see Section 5.7, [AC Electrical Characteristics](#page-31-0) on page 32).



**Note:**

1. Addresses outside the ranges in the table have undefined results.



<span id="page-89-0"></span>

**Figure 9.32** Read Security Registers Command Sequence

## **9.6 Set Block / Pointer Protection (39h) — S25FL132K and S25FL164K**

The user has a choice to enable one of two protection mechanisms: block protection or pointer protection. Only one protection mechanism can be enabled at one time.

The Set Block / Pointer Protection (39h) is a new command (see [Figure 9.33](#page-90-0)) and is used to determine which one of the two protection mechanisms is enabled, and if the pointer protection mechanism is enabled, determines the pointer address. The Write Enable command must precede the Set Block / Pointer command.

After the Set Block / Pointer Protection command is given, the value of A10 in byte 3 selects whether the block protection or the pointer protection mechanism will be enabled. If  $A10 = 1$ , then the block protection mode is enabled. This is the default state, and the rest of pointer values are don't care. If A10=0, then the pointer protection is enabled, and the block protection feature is disabled. The pointer address values A9 to A0 are don't care.

If the pointer protection mechanism is enabled, a pointer address determines the boundary between the protected and the unprotected regions in the memory. The format of the Set Pointer command is the 39h instruction followed by three address bytes. For the S25FL132K, ten address bits (A21-A12) after the 39h command are used to program the non-volatile pointer address. For the 32M, A23 – A22 are don't care. For the S25FL164K, eleven address bits (A22-A12) after the 39h command are used to program the non-volatile pointer address. For the 64M, A23 is a don't care.

The A11 bit can be used to protect all sectors. If A11=1, then all sectors are protected, and A23 – A12 are don't cares. If A11=0, then the unprotected range will be determined by A22-A12 for the 64M and A21-A12 for the 32M. The area that is unprotected will be inclusive of the 4-kB sector selected by the pointer address.

Bit 5 (Top / Bottom) of SR1 is used to determine whether the region that will be unprotected will start from the top (highest address) or bottom (lowest address) of the memory array to the location of the pointer. If TB=0 and the 39h command is issued followed by a 24-bit address, then the 4-kB sector which includes that address and all the sectors from the bottom up (zero to higher address) will be unprotected. If TB=1 and 39h command is issued followed by a 24-bit address then the 4-kB sector which includes that address and all the sectors from the Top down (max to lower address) will be unprotected.

The SRP1 (SR2 [0]) and SRP0 (SR1 [7]) bits are used to protect the pointer address in the same way they protect SR1 and SR2. When SRP1 and SRP0 protect SR1 and SR2, the 39h command is ignored. This effectively prevents changes to the protection scheme using the existing SRP1-SRP0 mechanism – including the OTP protection option.

The 39h command is ignored during a suspend operation because the pointer address cannot be erased and re-programmed during a suspend.

The Read Status Register-3 command 33h (see [Figure 9.2](#page-70-0) for 33h timing diagram) reads the contents of SR3 followed by the contents of the pointer. This allows the contents of the pointer to be read out for test and verification. The read back order is SR3, A23-A16, A15-A8. If CS# remains low, the Bytes after A15-A8 are undefined.





**Notes:**

<span id="page-90-2"></span>1. Amax = 7FFFFFh for the FL164K, and 3FFFFFh for the FL132K.

<span id="page-90-1"></span>2. A<21-12> for the FL132K.

Block Erase: In general, if the pointer protect scheme is active (A10=0), protect all sectors is not active (A11=0), and the pointer address points to anywhere within the block, the whole block will be protected from Block Erase even though part of the block is unprotected. The 2 exceptions where block erase goes through is if the pointer address points to the TOP sector of the block(A[15:12]=1111) if TB=0, and if the pointer points to the BOTTOM sector of the block (A[15:12]=0000) and TB=1.



<span id="page-90-0"></span>



## **10. Data Integrity**

### **10.1 Endurance**

The Joint Electron Device Engineering Council (JEDEC) standard JESD22-A117 defines the procedural requirements for performing valid endurance and retention tests based on a qualification specification. This methodology is intended to determine the ability of a flash device to sustain repeated data changes without failure (program / erase endurance) and to retain data for the expected life (data retention). Endurance and retention qualification specifications are specified in JESD47 or may be developed using knowledge-based methods as in JESD94.

## **10.2 Erase Endurance**

**Table 10.1** Erase Endurance



**Note:**

1. Data retention of 20 years is based on 1K erase cycles or less.

## **10.3 Initial Delivery State**

The device is shipped from Spansion with non-volatile bits / default states set as follows:

- The entire memory array is erased: i.e. all bits are set to 1 (each byte contains FFh).
- The Unique Device ID is programmed to a random number seeded by the date and time of device test.
- The SFDP Security Register address space 0 contains the values as defined in [Table 7.6.2,](#page-64-1) Serial Flash [Discoverable Parameters \(SFDP\)](#page-64-1) on page 65. Security Register address spaces 1 to 3 are erased: i.e. all bits are set to 1 (each byte contains FFh).
- Status Register-1 contains 00h.
- Status Register-2 contains 04h.
- Status Register-3 contains 70h.



# **Ordering Information**

## **11. Ordering Part Number**

The ordering part number is formed by a valid combination of the following:



Spansion Memory 3.0 Volt-Only, Serial Peripheral Interface (SPI) Flash Memory



## **11.1 Valid Combinations**

The valid combinations supported for this family.

| <b>Base Ordering Part</b><br><b>Number</b> | <b>Speed Option</b> | Package and<br>Temperature | <b>Model Number</b> | <b>Packing Type</b> | <b>Package Marking</b> |
|--------------------------------------------|---------------------|----------------------------|---------------------|---------------------|------------------------|
| <b>FL116K</b>                              | 0X                  | MFI                        | 01                  | 0, 1, 3             | FL116KIF01             |
|                                            |                     |                            | Q1                  |                     | FL116KIFQ1             |
|                                            |                     |                            | 04                  |                     | FL116KIF4              |
|                                            |                     | <b>MFV</b>                 | 01                  |                     | FL116KVF01             |
|                                            |                     |                            | 04                  |                     | FL116KVF4              |
|                                            |                     | <b>NFI</b>                 | 01                  |                     | FL116KIF01             |
|                                            |                     |                            | Q1                  |                     | FL116KIFQ1             |
|                                            |                     | <b>NFV</b>                 | 01                  |                     | FL116KVF01             |
|                                            |                     | BHI                        | 02                  | 0, 3                | FL116KIH02             |
|                                            |                     |                            | 03                  |                     | FL116KIH03             |
|                                            |                     | <b>BHV</b>                 | 02                  |                     | FL116KVH02             |
|                                            |                     |                            | 03                  |                     | FL116KVH03             |
| <b>FL132K</b>                              | 0X                  | <b>MFI</b>                 | 01                  | 0, 1, 3             | FL132KIF01             |
|                                            |                     |                            | 04                  |                     | FL132KIF4              |
|                                            |                     |                            | Q1                  |                     | FL132KIFQ1             |
|                                            |                     | <b>MFV</b>                 | 01                  |                     | FL132KVF01             |
|                                            |                     |                            | 04                  |                     | FL132KVF4              |
|                                            |                     | <b>NFI</b>                 | 01                  |                     | FL132KIF01             |
|                                            |                     |                            | Q1                  |                     | FL132KIFQ1             |
|                                            |                     | <b>NFV</b>                 | 01                  |                     | FL132KVF01             |
|                                            |                     | <b>BHI</b>                 | 02                  | 0, 3                | FL132KIH02             |
|                                            |                     |                            | 03                  |                     | FL132KIH03             |
|                                            |                     | <b>BHV</b>                 | 02                  |                     | FL132KVH02             |
|                                            |                     |                            | 03                  |                     | FL132KVH03             |
| <b>FL164K</b>                              | 0X                  | MFI                        | 00                  | 0, 1, 3<br>0, 3     | FL164KIF00             |
|                                            |                     |                            | 01                  |                     | FL164KIF01             |
|                                            |                     |                            | Q1                  |                     | FL164KIFQ1             |
|                                            |                     | <b>MFV</b>                 | 00                  |                     | FL164KVF00             |
|                                            |                     |                            | 01                  |                     | FL164KVF01             |
|                                            |                     | <b>NFI</b>                 | 01                  |                     | FL164KIF01             |
|                                            |                     |                            | Q1                  |                     | FL164KIFQ1             |
|                                            |                     | <b>NFV</b>                 | 01                  |                     | FL164KVF01             |
|                                            |                     | BHI                        | 02                  |                     | FL164KIH02             |
|                                            |                     |                            | 03                  |                     | FL164KIH03             |
|                                            |                     | <b>BHV</b>                 | 02                  |                     | FL164KVH02             |
|                                            |                     |                            | 03                  |                     | FL164KVH03             |

**Table 11.1** Valid Combinations

**Note:** 

1. Contact the factory for Extended (-40°C to +125°C) temperature range OPN offering.

## **12. Contacting Spansion**

Obtain the latest list of company locations and contact information at

<http://www.spansion.com/About/Pages/Locations.aspx>



# **13. Revision History**





#### **Colophon**

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country, the prior authorization by the respective government entity will be required for export of those products.

#### **Trademarks and Notice**

The contents of this document are subject to change without notice. This document may contain information on a Spansion product under development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any damages of any kind arising out of the use of the information in this document.

Copyright © 2014 Spansion LLC. All rights reserved. Spansion®, the Spansion logo, MirrorBit®, MirrorBit® Eclipse™, ORNAND™, HyperBus™, HyperFlash™ and combinations thereof, are trademarks and registered trademarks of Spansion LLC in the United States and other countries. Other names used are for informational purposes only and may be trademarks of their respective owners.